tlv320dac33.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/soc-dapm.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. #define DAC33_BUFFER_SIZE_BYTES 24576 /* bytes, 12288 16 bit words,
  43. * 6144 stereo */
  44. #define DAC33_BUFFER_SIZE_SAMPLES 6144
  45. #define NSAMPLE_MAX 5700
  46. #define LATENCY_TIME_MS 20
  47. static struct snd_soc_codec *tlv320dac33_codec;
  48. enum dac33_state {
  49. DAC33_IDLE = 0,
  50. DAC33_PREFILL,
  51. DAC33_PLAYBACK,
  52. DAC33_FLUSH,
  53. };
  54. enum dac33_fifo_modes {
  55. DAC33_FIFO_BYPASS = 0,
  56. DAC33_FIFO_MODE1,
  57. DAC33_FIFO_MODE7,
  58. DAC33_FIFO_LAST_MODE,
  59. };
  60. #define DAC33_NUM_SUPPLIES 3
  61. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  62. "AVDD",
  63. "DVDD",
  64. "IOVDD",
  65. };
  66. struct tlv320dac33_priv {
  67. struct mutex mutex;
  68. struct workqueue_struct *dac33_wq;
  69. struct work_struct work;
  70. struct snd_soc_codec codec;
  71. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  72. int power_gpio;
  73. int chip_power;
  74. int irq;
  75. unsigned int refclk;
  76. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  77. unsigned int nsample_min; /* nsample should not be lower than
  78. * this */
  79. unsigned int nsample_max; /* nsample should not be higher than
  80. * this */
  81. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  82. unsigned int nsample; /* burst read amount from host */
  83. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  84. enum dac33_state state;
  85. };
  86. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  87. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  88. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  89. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  90. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  91. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  92. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  93. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  94. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  95. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  96. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  97. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  98. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  99. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  100. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  101. 0x00, 0x00, /* 0x38 - 0x39 */
  102. /* Registers 0x3a - 0x3f are reserved */
  103. 0x00, 0x00, /* 0x3a - 0x3b */
  104. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  105. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  106. 0x00, 0x80, /* 0x44 - 0x45 */
  107. /* Registers 0x46 - 0x47 are reserved */
  108. 0x80, 0x80, /* 0x46 - 0x47 */
  109. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  110. /* Registers 0x4b - 0x7c are reserved */
  111. 0x00, /* 0x4b */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  122. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  123. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  124. 0x00, /* 0x7c */
  125. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  126. };
  127. /* Register read and write */
  128. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  129. unsigned reg)
  130. {
  131. u8 *cache = codec->reg_cache;
  132. if (reg >= DAC33_CACHEREGNUM)
  133. return 0;
  134. return cache[reg];
  135. }
  136. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  137. u8 reg, u8 value)
  138. {
  139. u8 *cache = codec->reg_cache;
  140. if (reg >= DAC33_CACHEREGNUM)
  141. return;
  142. cache[reg] = value;
  143. }
  144. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  145. u8 *value)
  146. {
  147. struct tlv320dac33_priv *dac33 = codec->private_data;
  148. int val;
  149. *value = reg & 0xff;
  150. /* If powered off, return the cached value */
  151. if (dac33->chip_power) {
  152. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  153. if (val < 0) {
  154. dev_err(codec->dev, "Read failed (%d)\n", val);
  155. value[0] = dac33_read_reg_cache(codec, reg);
  156. } else {
  157. value[0] = val;
  158. dac33_write_reg_cache(codec, reg, val);
  159. }
  160. } else {
  161. value[0] = dac33_read_reg_cache(codec, reg);
  162. }
  163. return 0;
  164. }
  165. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  166. unsigned int value)
  167. {
  168. struct tlv320dac33_priv *dac33 = codec->private_data;
  169. u8 data[2];
  170. int ret = 0;
  171. /*
  172. * data is
  173. * D15..D8 dac33 register offset
  174. * D7...D0 register data
  175. */
  176. data[0] = reg & 0xff;
  177. data[1] = value & 0xff;
  178. dac33_write_reg_cache(codec, data[0], data[1]);
  179. if (dac33->chip_power) {
  180. ret = codec->hw_write(codec->control_data, data, 2);
  181. if (ret != 2)
  182. dev_err(codec->dev, "Write failed (%d)\n", ret);
  183. else
  184. ret = 0;
  185. }
  186. return ret;
  187. }
  188. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  189. unsigned int value)
  190. {
  191. struct tlv320dac33_priv *dac33 = codec->private_data;
  192. int ret;
  193. mutex_lock(&dac33->mutex);
  194. ret = dac33_write(codec, reg, value);
  195. mutex_unlock(&dac33->mutex);
  196. return ret;
  197. }
  198. #define DAC33_I2C_ADDR_AUTOINC 0x80
  199. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  200. unsigned int value)
  201. {
  202. struct tlv320dac33_priv *dac33 = codec->private_data;
  203. u8 data[3];
  204. int ret = 0;
  205. /*
  206. * data is
  207. * D23..D16 dac33 register offset
  208. * D15..D8 register data MSB
  209. * D7...D0 register data LSB
  210. */
  211. data[0] = reg & 0xff;
  212. data[1] = (value >> 8) & 0xff;
  213. data[2] = value & 0xff;
  214. dac33_write_reg_cache(codec, data[0], data[1]);
  215. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  216. if (dac33->chip_power) {
  217. /* We need to set autoincrement mode for 16 bit writes */
  218. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  219. ret = codec->hw_write(codec->control_data, data, 3);
  220. if (ret != 3)
  221. dev_err(codec->dev, "Write failed (%d)\n", ret);
  222. else
  223. ret = 0;
  224. }
  225. return ret;
  226. }
  227. static void dac33_restore_regs(struct snd_soc_codec *codec)
  228. {
  229. struct tlv320dac33_priv *dac33 = codec->private_data;
  230. u8 *cache = codec->reg_cache;
  231. u8 data[2];
  232. int i, ret;
  233. if (!dac33->chip_power)
  234. return;
  235. for (i = DAC33_PWR_CTRL; i <= DAC33_INTP_CTRL_B; i++) {
  236. data[0] = i;
  237. data[1] = cache[i];
  238. /* Skip the read only registers */
  239. if ((i >= DAC33_INT_OSC_STATUS &&
  240. i <= DAC33_INT_OSC_FREQ_RAT_READ_B) ||
  241. (i >= DAC33_FIFO_WPTR_MSB && i <= DAC33_FIFO_IRQ_FLAG) ||
  242. i == DAC33_DAC_STATUS_FLAGS ||
  243. i == DAC33_SRC_EST_REF_CLK_RATIO_A ||
  244. i == DAC33_SRC_EST_REF_CLK_RATIO_B)
  245. continue;
  246. ret = codec->hw_write(codec->control_data, data, 2);
  247. if (ret != 2)
  248. dev_err(codec->dev, "Write failed (%d)\n", ret);
  249. }
  250. for (i = DAC33_LDAC_PWR_CTRL; i <= DAC33_LINEL_TO_LLO_VOL; i++) {
  251. data[0] = i;
  252. data[1] = cache[i];
  253. ret = codec->hw_write(codec->control_data, data, 2);
  254. if (ret != 2)
  255. dev_err(codec->dev, "Write failed (%d)\n", ret);
  256. }
  257. for (i = DAC33_LINER_TO_RLO_VOL; i <= DAC33_OSC_TRIM; i++) {
  258. data[0] = i;
  259. data[1] = cache[i];
  260. ret = codec->hw_write(codec->control_data, data, 2);
  261. if (ret != 2)
  262. dev_err(codec->dev, "Write failed (%d)\n", ret);
  263. }
  264. }
  265. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  266. {
  267. u8 reg;
  268. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  269. if (power)
  270. reg |= DAC33_PDNALLB;
  271. else
  272. reg &= ~DAC33_PDNALLB;
  273. dac33_write(codec, DAC33_PWR_CTRL, reg);
  274. }
  275. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  276. {
  277. struct tlv320dac33_priv *dac33 = codec->private_data;
  278. int ret;
  279. mutex_lock(&dac33->mutex);
  280. if (power) {
  281. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  282. dac33->supplies);
  283. if (ret != 0) {
  284. dev_err(codec->dev,
  285. "Failed to enable supplies: %d\n", ret);
  286. goto exit;
  287. }
  288. if (dac33->power_gpio >= 0)
  289. gpio_set_value(dac33->power_gpio, 1);
  290. dac33->chip_power = 1;
  291. /* Restore registers */
  292. dac33_restore_regs(codec);
  293. dac33_soft_power(codec, 1);
  294. } else {
  295. dac33_soft_power(codec, 0);
  296. if (dac33->power_gpio >= 0)
  297. gpio_set_value(dac33->power_gpio, 0);
  298. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  299. dac33->supplies);
  300. if (ret != 0) {
  301. dev_err(codec->dev,
  302. "Failed to disable supplies: %d\n", ret);
  303. goto exit;
  304. }
  305. dac33->chip_power = 0;
  306. }
  307. exit:
  308. mutex_unlock(&dac33->mutex);
  309. return ret;
  310. }
  311. static int dac33_get_nsample(struct snd_kcontrol *kcontrol,
  312. struct snd_ctl_elem_value *ucontrol)
  313. {
  314. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  315. struct tlv320dac33_priv *dac33 = codec->private_data;
  316. ucontrol->value.integer.value[0] = dac33->nsample;
  317. return 0;
  318. }
  319. static int dac33_set_nsample(struct snd_kcontrol *kcontrol,
  320. struct snd_ctl_elem_value *ucontrol)
  321. {
  322. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  323. struct tlv320dac33_priv *dac33 = codec->private_data;
  324. int ret = 0;
  325. if (dac33->nsample == ucontrol->value.integer.value[0])
  326. return 0;
  327. if (ucontrol->value.integer.value[0] < dac33->nsample_min ||
  328. ucontrol->value.integer.value[0] > dac33->nsample_max)
  329. ret = -EINVAL;
  330. else
  331. dac33->nsample = ucontrol->value.integer.value[0];
  332. return ret;
  333. }
  334. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  335. struct snd_ctl_elem_value *ucontrol)
  336. {
  337. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  338. struct tlv320dac33_priv *dac33 = codec->private_data;
  339. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  340. return 0;
  341. }
  342. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  343. struct snd_ctl_elem_value *ucontrol)
  344. {
  345. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  346. struct tlv320dac33_priv *dac33 = codec->private_data;
  347. int ret = 0;
  348. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  349. return 0;
  350. /* Do not allow changes while stream is running*/
  351. if (codec->active)
  352. return -EPERM;
  353. if (ucontrol->value.integer.value[0] < 0 ||
  354. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  355. ret = -EINVAL;
  356. else
  357. dac33->fifo_mode = ucontrol->value.integer.value[0];
  358. return ret;
  359. }
  360. /* Codec operation modes */
  361. static const char *dac33_fifo_mode_texts[] = {
  362. "Bypass", "Mode 1", "Mode 7"
  363. };
  364. static const struct soc_enum dac33_fifo_mode_enum =
  365. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  366. dac33_fifo_mode_texts);
  367. /*
  368. * DACL/R digital volume control:
  369. * from 0 dB to -63.5 in 0.5 dB steps
  370. * Need to be inverted later on:
  371. * 0x00 == 0 dB
  372. * 0x7f == -63.5 dB
  373. */
  374. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  375. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  376. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  377. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  378. 0, 0x7f, 1, dac_digivol_tlv),
  379. SOC_DOUBLE_R("DAC Digital Playback Switch",
  380. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  381. SOC_DOUBLE_R("Line to Line Out Volume",
  382. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  383. };
  384. static const struct snd_kcontrol_new dac33_nsample_snd_controls[] = {
  385. SOC_SINGLE_EXT("nSample", 0, 0, 5900, 0,
  386. dac33_get_nsample, dac33_set_nsample),
  387. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  388. dac33_get_fifo_mode, dac33_set_fifo_mode),
  389. };
  390. /* Analog bypass */
  391. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  392. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  393. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  394. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  395. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  396. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  397. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  398. SND_SOC_DAPM_INPUT("LINEL"),
  399. SND_SOC_DAPM_INPUT("LINER"),
  400. SND_SOC_DAPM_DAC("DACL", "Left Playback", DAC33_LDAC_PWR_CTRL, 2, 0),
  401. SND_SOC_DAPM_DAC("DACR", "Right Playback", DAC33_RDAC_PWR_CTRL, 2, 0),
  402. /* Analog bypass */
  403. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  404. &dac33_dapm_abypassl_control),
  405. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  406. &dac33_dapm_abypassr_control),
  407. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amp Power",
  408. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  409. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amp Power",
  410. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  411. };
  412. static const struct snd_soc_dapm_route audio_map[] = {
  413. /* Analog bypass */
  414. {"Analog Left Bypass", "Switch", "LINEL"},
  415. {"Analog Right Bypass", "Switch", "LINER"},
  416. {"Output Left Amp Power", NULL, "DACL"},
  417. {"Output Right Amp Power", NULL, "DACR"},
  418. {"Output Left Amp Power", NULL, "Analog Left Bypass"},
  419. {"Output Right Amp Power", NULL, "Analog Right Bypass"},
  420. /* output */
  421. {"LEFT_LO", NULL, "Output Left Amp Power"},
  422. {"RIGHT_LO", NULL, "Output Right Amp Power"},
  423. };
  424. static int dac33_add_widgets(struct snd_soc_codec *codec)
  425. {
  426. snd_soc_dapm_new_controls(codec, dac33_dapm_widgets,
  427. ARRAY_SIZE(dac33_dapm_widgets));
  428. /* set up audio path interconnects */
  429. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  430. return 0;
  431. }
  432. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  433. enum snd_soc_bias_level level)
  434. {
  435. int ret;
  436. switch (level) {
  437. case SND_SOC_BIAS_ON:
  438. dac33_soft_power(codec, 1);
  439. break;
  440. case SND_SOC_BIAS_PREPARE:
  441. break;
  442. case SND_SOC_BIAS_STANDBY:
  443. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  444. ret = dac33_hard_power(codec, 1);
  445. if (ret != 0)
  446. return ret;
  447. }
  448. dac33_soft_power(codec, 0);
  449. break;
  450. case SND_SOC_BIAS_OFF:
  451. ret = dac33_hard_power(codec, 0);
  452. if (ret != 0)
  453. return ret;
  454. break;
  455. }
  456. codec->bias_level = level;
  457. return 0;
  458. }
  459. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  460. {
  461. struct snd_soc_codec *codec;
  462. codec = &dac33->codec;
  463. switch (dac33->fifo_mode) {
  464. case DAC33_FIFO_MODE1:
  465. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  466. DAC33_THRREG(dac33->nsample));
  467. dac33_write16(codec, DAC33_PREFILL_MSB,
  468. DAC33_THRREG(dac33->alarm_threshold));
  469. break;
  470. case DAC33_FIFO_MODE7:
  471. dac33_write16(codec, DAC33_PREFILL_MSB,
  472. DAC33_THRREG(10));
  473. break;
  474. default:
  475. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  476. dac33->fifo_mode);
  477. break;
  478. }
  479. }
  480. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  481. {
  482. struct snd_soc_codec *codec;
  483. codec = &dac33->codec;
  484. switch (dac33->fifo_mode) {
  485. case DAC33_FIFO_MODE1:
  486. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  487. DAC33_THRREG(dac33->nsample));
  488. break;
  489. case DAC33_FIFO_MODE7:
  490. /* At the moment we are not using interrupts in mode7 */
  491. break;
  492. default:
  493. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  494. dac33->fifo_mode);
  495. break;
  496. }
  497. }
  498. static void dac33_work(struct work_struct *work)
  499. {
  500. struct snd_soc_codec *codec;
  501. struct tlv320dac33_priv *dac33;
  502. u8 reg;
  503. dac33 = container_of(work, struct tlv320dac33_priv, work);
  504. codec = &dac33->codec;
  505. mutex_lock(&dac33->mutex);
  506. switch (dac33->state) {
  507. case DAC33_PREFILL:
  508. dac33->state = DAC33_PLAYBACK;
  509. dac33_prefill_handler(dac33);
  510. break;
  511. case DAC33_PLAYBACK:
  512. dac33_playback_handler(dac33);
  513. break;
  514. case DAC33_IDLE:
  515. break;
  516. case DAC33_FLUSH:
  517. dac33->state = DAC33_IDLE;
  518. /* Mask all interrupts from dac33 */
  519. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  520. /* flush fifo */
  521. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  522. reg |= DAC33_FIFOFLUSH;
  523. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  524. break;
  525. }
  526. mutex_unlock(&dac33->mutex);
  527. }
  528. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  529. {
  530. struct snd_soc_codec *codec = dev;
  531. struct tlv320dac33_priv *dac33 = codec->private_data;
  532. queue_work(dac33->dac33_wq, &dac33->work);
  533. return IRQ_HANDLED;
  534. }
  535. static void dac33_shutdown(struct snd_pcm_substream *substream,
  536. struct snd_soc_dai *dai)
  537. {
  538. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  539. struct snd_soc_device *socdev = rtd->socdev;
  540. struct snd_soc_codec *codec = socdev->card->codec;
  541. struct tlv320dac33_priv *dac33 = codec->private_data;
  542. unsigned int pwr_ctrl;
  543. /* Stop pending workqueue */
  544. if (dac33->fifo_mode)
  545. cancel_work_sync(&dac33->work);
  546. mutex_lock(&dac33->mutex);
  547. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  548. pwr_ctrl &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  549. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  550. mutex_unlock(&dac33->mutex);
  551. }
  552. static void dac33_oscwait(struct snd_soc_codec *codec)
  553. {
  554. int timeout = 20;
  555. u8 reg;
  556. do {
  557. msleep(1);
  558. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  559. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  560. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  561. dev_err(codec->dev,
  562. "internal oscillator calibration failed\n");
  563. }
  564. static int dac33_hw_params(struct snd_pcm_substream *substream,
  565. struct snd_pcm_hw_params *params,
  566. struct snd_soc_dai *dai)
  567. {
  568. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  569. struct snd_soc_device *socdev = rtd->socdev;
  570. struct snd_soc_codec *codec = socdev->card->codec;
  571. /* Check parameters for validity */
  572. switch (params_rate(params)) {
  573. case 44100:
  574. case 48000:
  575. break;
  576. default:
  577. dev_err(codec->dev, "unsupported rate %d\n",
  578. params_rate(params));
  579. return -EINVAL;
  580. }
  581. switch (params_format(params)) {
  582. case SNDRV_PCM_FORMAT_S16_LE:
  583. break;
  584. default:
  585. dev_err(codec->dev, "unsupported format %d\n",
  586. params_format(params));
  587. return -EINVAL;
  588. }
  589. return 0;
  590. }
  591. #define CALC_OSCSET(rate, refclk) ( \
  592. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  593. #define CALC_RATIOSET(rate, refclk) ( \
  594. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  595. /*
  596. * tlv320dac33 is strict on the sequence of the register writes, if the register
  597. * writes happens in different order, than dac33 might end up in unknown state.
  598. * Use the known, working sequence of register writes to initialize the dac33.
  599. */
  600. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  601. {
  602. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  603. struct snd_soc_device *socdev = rtd->socdev;
  604. struct snd_soc_codec *codec = socdev->card->codec;
  605. struct tlv320dac33_priv *dac33 = codec->private_data;
  606. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  607. u8 aictrl_a, aictrl_b, fifoctrl_a;
  608. switch (substream->runtime->rate) {
  609. case 44100:
  610. case 48000:
  611. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  612. ratioset = CALC_RATIOSET(substream->runtime->rate,
  613. dac33->refclk);
  614. break;
  615. default:
  616. dev_err(codec->dev, "unsupported rate %d\n",
  617. substream->runtime->rate);
  618. return -EINVAL;
  619. }
  620. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  621. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  622. /* Read FIFO control A, and clear FIFO flush bit */
  623. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  624. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  625. fifoctrl_a &= ~DAC33_WIDTH;
  626. switch (substream->runtime->format) {
  627. case SNDRV_PCM_FORMAT_S16_LE:
  628. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  629. fifoctrl_a |= DAC33_WIDTH;
  630. break;
  631. default:
  632. dev_err(codec->dev, "unsupported format %d\n",
  633. substream->runtime->format);
  634. return -EINVAL;
  635. }
  636. mutex_lock(&dac33->mutex);
  637. dac33_soft_power(codec, 1);
  638. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  639. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  640. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  641. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  642. /* calib time: 128 is a nice number ;) */
  643. dac33_write(codec, DAC33_CALIB_TIME, 128);
  644. /* adjustment treshold & step */
  645. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  646. DAC33_ADJSTEP(1));
  647. /* div=4 / gain=1 / div */
  648. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  649. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  650. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  651. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  652. dac33_oscwait(codec);
  653. if (dac33->fifo_mode) {
  654. /* Generic for all FIFO modes */
  655. /* 50-51 : ASRC Control registers */
  656. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  657. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  658. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  659. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  660. /* Set interrupts to high active */
  661. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  662. } else {
  663. /* FIFO bypass mode */
  664. /* 50-51 : ASRC Control registers */
  665. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  666. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  667. }
  668. /* Interrupt behaviour configuration */
  669. switch (dac33->fifo_mode) {
  670. case DAC33_FIFO_MODE1:
  671. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  672. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  673. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  674. break;
  675. case DAC33_FIFO_MODE7:
  676. /* Disable all interrupts */
  677. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  678. break;
  679. default:
  680. /* in FIFO bypass mode, the interrupts are not used */
  681. break;
  682. }
  683. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  684. switch (dac33->fifo_mode) {
  685. case DAC33_FIFO_MODE1:
  686. /*
  687. * For mode1:
  688. * Disable the FIFO bypass (Enable the use of FIFO)
  689. * Select nSample mode
  690. * BCLK is only running when data is needed by DAC33
  691. */
  692. fifoctrl_a &= ~DAC33_FBYPAS;
  693. fifoctrl_a &= ~DAC33_FAUTO;
  694. aictrl_b &= ~DAC33_BCLKON;
  695. break;
  696. case DAC33_FIFO_MODE7:
  697. /*
  698. * For mode1:
  699. * Disable the FIFO bypass (Enable the use of FIFO)
  700. * Select Threshold mode
  701. * BCLK is only running when data is needed by DAC33
  702. */
  703. fifoctrl_a &= ~DAC33_FBYPAS;
  704. fifoctrl_a |= DAC33_FAUTO;
  705. aictrl_b &= ~DAC33_BCLKON;
  706. break;
  707. default:
  708. /*
  709. * For FIFO bypass mode:
  710. * Enable the FIFO bypass (Disable the FIFO use)
  711. * Set the BCLK as continous
  712. */
  713. fifoctrl_a |= DAC33_FBYPAS;
  714. aictrl_b |= DAC33_BCLKON;
  715. break;
  716. }
  717. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  718. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  719. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  720. /*
  721. * BCLK divide ratio
  722. * 0: 1.5
  723. * 1: 1
  724. * 2: 2
  725. * ...
  726. * 254: 254
  727. * 255: 255
  728. */
  729. if (dac33->fifo_mode)
  730. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  731. dac33->burst_bclkdiv);
  732. else
  733. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  734. switch (dac33->fifo_mode) {
  735. case DAC33_FIFO_MODE1:
  736. dac33_write16(codec, DAC33_ATHR_MSB,
  737. DAC33_THRREG(dac33->alarm_threshold));
  738. break;
  739. case DAC33_FIFO_MODE7:
  740. /*
  741. * Configure the threshold levels, and leave 10 sample space
  742. * at the bottom, and also at the top of the FIFO
  743. */
  744. dac33_write16(codec, DAC33_UTHR_MSB,
  745. DAC33_THRREG(DAC33_BUFFER_SIZE_SAMPLES - 10));
  746. dac33_write16(codec, DAC33_LTHR_MSB,
  747. DAC33_THRREG(10));
  748. break;
  749. default:
  750. break;
  751. }
  752. mutex_unlock(&dac33->mutex);
  753. return 0;
  754. }
  755. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  756. {
  757. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  758. struct snd_soc_device *socdev = rtd->socdev;
  759. struct snd_soc_codec *codec = socdev->card->codec;
  760. struct tlv320dac33_priv *dac33 = codec->private_data;
  761. unsigned int nsample_limit;
  762. /* Number of samples (16bit, stereo) in one period */
  763. dac33->nsample_min = snd_pcm_lib_period_bytes(substream) / 4;
  764. /* Number of samples (16bit, stereo) in ALSA buffer */
  765. dac33->nsample_max = snd_pcm_lib_buffer_bytes(substream) / 4;
  766. /* Subtract one period from the total */
  767. dac33->nsample_max -= dac33->nsample_min;
  768. /* Number of samples for LATENCY_TIME_MS / 2 */
  769. dac33->alarm_threshold = substream->runtime->rate /
  770. (1000 / (LATENCY_TIME_MS / 2));
  771. /* Find and fix up the lowest nsmaple limit */
  772. nsample_limit = substream->runtime->rate / (1000 / LATENCY_TIME_MS);
  773. if (dac33->nsample_min < nsample_limit)
  774. dac33->nsample_min = nsample_limit;
  775. if (dac33->nsample < dac33->nsample_min)
  776. dac33->nsample = dac33->nsample_min;
  777. /*
  778. * Find and fix up the highest nsmaple limit
  779. * In order to not overflow the DAC33 buffer substract the
  780. * alarm_threshold value from the size of the DAC33 buffer
  781. */
  782. nsample_limit = DAC33_BUFFER_SIZE_SAMPLES - dac33->alarm_threshold;
  783. if (dac33->nsample_max > nsample_limit)
  784. dac33->nsample_max = nsample_limit;
  785. if (dac33->nsample > dac33->nsample_max)
  786. dac33->nsample = dac33->nsample_max;
  787. }
  788. static int dac33_pcm_prepare(struct snd_pcm_substream *substream,
  789. struct snd_soc_dai *dai)
  790. {
  791. dac33_calculate_times(substream);
  792. dac33_prepare_chip(substream);
  793. return 0;
  794. }
  795. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  796. struct snd_soc_dai *dai)
  797. {
  798. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  799. struct snd_soc_device *socdev = rtd->socdev;
  800. struct snd_soc_codec *codec = socdev->card->codec;
  801. struct tlv320dac33_priv *dac33 = codec->private_data;
  802. int ret = 0;
  803. switch (cmd) {
  804. case SNDRV_PCM_TRIGGER_START:
  805. case SNDRV_PCM_TRIGGER_RESUME:
  806. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  807. if (dac33->fifo_mode) {
  808. dac33->state = DAC33_PREFILL;
  809. queue_work(dac33->dac33_wq, &dac33->work);
  810. }
  811. break;
  812. case SNDRV_PCM_TRIGGER_STOP:
  813. case SNDRV_PCM_TRIGGER_SUSPEND:
  814. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  815. if (dac33->fifo_mode) {
  816. dac33->state = DAC33_FLUSH;
  817. queue_work(dac33->dac33_wq, &dac33->work);
  818. }
  819. break;
  820. default:
  821. ret = -EINVAL;
  822. }
  823. return ret;
  824. }
  825. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  826. int clk_id, unsigned int freq, int dir)
  827. {
  828. struct snd_soc_codec *codec = codec_dai->codec;
  829. struct tlv320dac33_priv *dac33 = codec->private_data;
  830. u8 ioc_reg, asrcb_reg;
  831. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  832. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  833. switch (clk_id) {
  834. case TLV320DAC33_MCLK:
  835. ioc_reg |= DAC33_REFSEL;
  836. asrcb_reg |= DAC33_SRCREFSEL;
  837. break;
  838. case TLV320DAC33_SLEEPCLK:
  839. ioc_reg &= ~DAC33_REFSEL;
  840. asrcb_reg &= ~DAC33_SRCREFSEL;
  841. break;
  842. default:
  843. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  844. break;
  845. }
  846. dac33->refclk = freq;
  847. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  848. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  849. return 0;
  850. }
  851. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  852. unsigned int fmt)
  853. {
  854. struct snd_soc_codec *codec = codec_dai->codec;
  855. struct tlv320dac33_priv *dac33 = codec->private_data;
  856. u8 aictrl_a, aictrl_b;
  857. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  858. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  859. /* set master/slave audio interface */
  860. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  861. case SND_SOC_DAIFMT_CBM_CFM:
  862. /* Codec Master */
  863. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  864. break;
  865. case SND_SOC_DAIFMT_CBS_CFS:
  866. /* Codec Slave */
  867. if (dac33->fifo_mode) {
  868. dev_err(codec->dev, "FIFO mode requires master mode\n");
  869. return -EINVAL;
  870. } else
  871. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  872. break;
  873. default:
  874. return -EINVAL;
  875. }
  876. aictrl_a &= ~DAC33_AFMT_MASK;
  877. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  878. case SND_SOC_DAIFMT_I2S:
  879. aictrl_a |= DAC33_AFMT_I2S;
  880. break;
  881. case SND_SOC_DAIFMT_DSP_A:
  882. aictrl_a |= DAC33_AFMT_DSP;
  883. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  884. aictrl_b |= DAC33_DATA_DELAY(0);
  885. break;
  886. case SND_SOC_DAIFMT_RIGHT_J:
  887. aictrl_a |= DAC33_AFMT_RIGHT_J;
  888. break;
  889. case SND_SOC_DAIFMT_LEFT_J:
  890. aictrl_a |= DAC33_AFMT_LEFT_J;
  891. break;
  892. default:
  893. dev_err(codec->dev, "Unsupported format (%u)\n",
  894. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  895. return -EINVAL;
  896. }
  897. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  898. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  899. return 0;
  900. }
  901. static void dac33_init_chip(struct snd_soc_codec *codec)
  902. {
  903. /* 44-46: DAC Control Registers */
  904. /* A : DAC sample rate Fsref/1.5 */
  905. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  906. /* B : DAC src=normal, not muted */
  907. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  908. DAC33_DACSRCL_LEFT);
  909. /* C : (defaults) */
  910. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  911. /* 64-65 : L&R DAC power control
  912. Line In -> OUT 1V/V Gain, DAC -> OUT 4V/V Gain*/
  913. dac33_write(codec, DAC33_LDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  914. dac33_write(codec, DAC33_RDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  915. /* 73 : volume soft stepping control,
  916. clock source = internal osc (?) */
  917. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  918. /* 66 : LOP/LOM Modes */
  919. dac33_write(codec, DAC33_OUT_AMP_CM_CTRL, 0xff);
  920. /* 68 : LOM inverted from LOP */
  921. dac33_write(codec, DAC33_OUT_AMP_CTRL, (3<<2));
  922. dac33_write(codec, DAC33_PWR_CTRL, DAC33_PDNALLB);
  923. }
  924. static int dac33_soc_probe(struct platform_device *pdev)
  925. {
  926. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  927. struct snd_soc_codec *codec;
  928. struct tlv320dac33_priv *dac33;
  929. int ret = 0;
  930. BUG_ON(!tlv320dac33_codec);
  931. codec = tlv320dac33_codec;
  932. socdev->card->codec = codec;
  933. dac33 = codec->private_data;
  934. /* Power up the codec */
  935. dac33_hard_power(codec, 1);
  936. /* Set default configuration */
  937. dac33_init_chip(codec);
  938. /* register pcms */
  939. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  940. if (ret < 0) {
  941. dev_err(codec->dev, "failed to create pcms\n");
  942. goto pcm_err;
  943. }
  944. snd_soc_add_controls(codec, dac33_snd_controls,
  945. ARRAY_SIZE(dac33_snd_controls));
  946. /* Only add the nSample controls, if we have valid IRQ number */
  947. if (dac33->irq >= 0)
  948. snd_soc_add_controls(codec, dac33_nsample_snd_controls,
  949. ARRAY_SIZE(dac33_nsample_snd_controls));
  950. dac33_add_widgets(codec);
  951. /* power on device */
  952. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  953. /* Bias level configuration has enabled regulator an extra time */
  954. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  955. return 0;
  956. pcm_err:
  957. dac33_hard_power(codec, 0);
  958. return ret;
  959. }
  960. static int dac33_soc_remove(struct platform_device *pdev)
  961. {
  962. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  963. struct snd_soc_codec *codec = socdev->card->codec;
  964. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  965. snd_soc_free_pcms(socdev);
  966. snd_soc_dapm_free(socdev);
  967. return 0;
  968. }
  969. static int dac33_soc_suspend(struct platform_device *pdev, pm_message_t state)
  970. {
  971. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  972. struct snd_soc_codec *codec = socdev->card->codec;
  973. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  974. return 0;
  975. }
  976. static int dac33_soc_resume(struct platform_device *pdev)
  977. {
  978. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  979. struct snd_soc_codec *codec = socdev->card->codec;
  980. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  981. dac33_set_bias_level(codec, codec->suspend_bias_level);
  982. return 0;
  983. }
  984. struct snd_soc_codec_device soc_codec_dev_tlv320dac33 = {
  985. .probe = dac33_soc_probe,
  986. .remove = dac33_soc_remove,
  987. .suspend = dac33_soc_suspend,
  988. .resume = dac33_soc_resume,
  989. };
  990. EXPORT_SYMBOL_GPL(soc_codec_dev_tlv320dac33);
  991. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  992. SNDRV_PCM_RATE_48000)
  993. #define DAC33_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  994. static struct snd_soc_dai_ops dac33_dai_ops = {
  995. .shutdown = dac33_shutdown,
  996. .hw_params = dac33_hw_params,
  997. .prepare = dac33_pcm_prepare,
  998. .trigger = dac33_pcm_trigger,
  999. .set_sysclk = dac33_set_dai_sysclk,
  1000. .set_fmt = dac33_set_dai_fmt,
  1001. };
  1002. struct snd_soc_dai dac33_dai = {
  1003. .name = "tlv320dac33",
  1004. .playback = {
  1005. .stream_name = "Playback",
  1006. .channels_min = 2,
  1007. .channels_max = 2,
  1008. .rates = DAC33_RATES,
  1009. .formats = DAC33_FORMATS,},
  1010. .ops = &dac33_dai_ops,
  1011. };
  1012. EXPORT_SYMBOL_GPL(dac33_dai);
  1013. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1014. const struct i2c_device_id *id)
  1015. {
  1016. struct tlv320dac33_platform_data *pdata;
  1017. struct tlv320dac33_priv *dac33;
  1018. struct snd_soc_codec *codec;
  1019. int ret, i;
  1020. if (client->dev.platform_data == NULL) {
  1021. dev_err(&client->dev, "Platform data not set\n");
  1022. return -ENODEV;
  1023. }
  1024. pdata = client->dev.platform_data;
  1025. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1026. if (dac33 == NULL)
  1027. return -ENOMEM;
  1028. codec = &dac33->codec;
  1029. codec->private_data = dac33;
  1030. codec->control_data = client;
  1031. mutex_init(&codec->mutex);
  1032. mutex_init(&dac33->mutex);
  1033. INIT_LIST_HEAD(&codec->dapm_widgets);
  1034. INIT_LIST_HEAD(&codec->dapm_paths);
  1035. codec->name = "tlv320dac33";
  1036. codec->owner = THIS_MODULE;
  1037. codec->read = dac33_read_reg_cache;
  1038. codec->write = dac33_write_locked;
  1039. codec->hw_write = (hw_write_t) i2c_master_send;
  1040. codec->bias_level = SND_SOC_BIAS_OFF;
  1041. codec->set_bias_level = dac33_set_bias_level;
  1042. codec->dai = &dac33_dai;
  1043. codec->num_dai = 1;
  1044. codec->reg_cache_size = ARRAY_SIZE(dac33_reg);
  1045. codec->reg_cache = kmemdup(dac33_reg, ARRAY_SIZE(dac33_reg),
  1046. GFP_KERNEL);
  1047. if (codec->reg_cache == NULL) {
  1048. ret = -ENOMEM;
  1049. goto error_reg;
  1050. }
  1051. i2c_set_clientdata(client, dac33);
  1052. dac33->power_gpio = pdata->power_gpio;
  1053. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1054. dac33->irq = client->irq;
  1055. dac33->nsample = NSAMPLE_MAX;
  1056. /* Disable FIFO use by default */
  1057. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1058. tlv320dac33_codec = codec;
  1059. codec->dev = &client->dev;
  1060. dac33_dai.dev = codec->dev;
  1061. /* Check if the reset GPIO number is valid and request it */
  1062. if (dac33->power_gpio >= 0) {
  1063. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1064. if (ret < 0) {
  1065. dev_err(codec->dev,
  1066. "Failed to request reset GPIO (%d)\n",
  1067. dac33->power_gpio);
  1068. snd_soc_unregister_dai(&dac33_dai);
  1069. snd_soc_unregister_codec(codec);
  1070. goto error_gpio;
  1071. }
  1072. gpio_direction_output(dac33->power_gpio, 0);
  1073. } else {
  1074. dac33->chip_power = 1;
  1075. }
  1076. /* Check if the IRQ number is valid and request it */
  1077. if (dac33->irq >= 0) {
  1078. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1079. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1080. codec->name, codec);
  1081. if (ret < 0) {
  1082. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1083. dac33->irq, ret);
  1084. dac33->irq = -1;
  1085. }
  1086. if (dac33->irq != -1) {
  1087. /* Setup work queue */
  1088. dac33->dac33_wq =
  1089. create_singlethread_workqueue("tlv320dac33");
  1090. if (dac33->dac33_wq == NULL) {
  1091. free_irq(dac33->irq, &dac33->codec);
  1092. ret = -ENOMEM;
  1093. goto error_wq;
  1094. }
  1095. INIT_WORK(&dac33->work, dac33_work);
  1096. }
  1097. }
  1098. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1099. dac33->supplies[i].supply = dac33_supply_names[i];
  1100. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(dac33->supplies),
  1101. dac33->supplies);
  1102. if (ret != 0) {
  1103. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1104. goto err_get;
  1105. }
  1106. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  1107. dac33->supplies);
  1108. if (ret != 0) {
  1109. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  1110. goto err_enable;
  1111. }
  1112. ret = snd_soc_register_codec(codec);
  1113. if (ret != 0) {
  1114. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  1115. goto error_codec;
  1116. }
  1117. ret = snd_soc_register_dai(&dac33_dai);
  1118. if (ret != 0) {
  1119. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  1120. snd_soc_unregister_codec(codec);
  1121. goto error_codec;
  1122. }
  1123. /* Shut down the codec for now */
  1124. dac33_hard_power(codec, 0);
  1125. return ret;
  1126. error_codec:
  1127. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1128. err_enable:
  1129. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1130. err_get:
  1131. if (dac33->irq >= 0) {
  1132. free_irq(dac33->irq, &dac33->codec);
  1133. destroy_workqueue(dac33->dac33_wq);
  1134. }
  1135. error_wq:
  1136. if (dac33->power_gpio >= 0)
  1137. gpio_free(dac33->power_gpio);
  1138. error_gpio:
  1139. kfree(codec->reg_cache);
  1140. error_reg:
  1141. tlv320dac33_codec = NULL;
  1142. kfree(dac33);
  1143. return ret;
  1144. }
  1145. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1146. {
  1147. struct tlv320dac33_priv *dac33;
  1148. dac33 = i2c_get_clientdata(client);
  1149. dac33_hard_power(&dac33->codec, 0);
  1150. if (dac33->power_gpio >= 0)
  1151. gpio_free(dac33->power_gpio);
  1152. if (dac33->irq >= 0)
  1153. free_irq(dac33->irq, &dac33->codec);
  1154. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1155. destroy_workqueue(dac33->dac33_wq);
  1156. snd_soc_unregister_dai(&dac33_dai);
  1157. snd_soc_unregister_codec(&dac33->codec);
  1158. kfree(dac33->codec.reg_cache);
  1159. kfree(dac33);
  1160. tlv320dac33_codec = NULL;
  1161. return 0;
  1162. }
  1163. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1164. {
  1165. .name = "tlv320dac33",
  1166. .driver_data = 0,
  1167. },
  1168. { },
  1169. };
  1170. static struct i2c_driver tlv320dac33_i2c_driver = {
  1171. .driver = {
  1172. .name = "tlv320dac33",
  1173. .owner = THIS_MODULE,
  1174. },
  1175. .probe = dac33_i2c_probe,
  1176. .remove = __devexit_p(dac33_i2c_remove),
  1177. .id_table = tlv320dac33_i2c_id,
  1178. };
  1179. static int __init dac33_module_init(void)
  1180. {
  1181. int r;
  1182. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1183. if (r < 0) {
  1184. printk(KERN_ERR "DAC33: driver registration failed\n");
  1185. return r;
  1186. }
  1187. return 0;
  1188. }
  1189. module_init(dac33_module_init);
  1190. static void __exit dac33_module_exit(void)
  1191. {
  1192. i2c_del_driver(&tlv320dac33_i2c_driver);
  1193. }
  1194. module_exit(dac33_module_exit);
  1195. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1196. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1197. MODULE_LICENSE("GPL");