wm_adsp.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/pm.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/regmap.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/jack.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include <linux/mfd/arizona/registers.h>
  30. #include "wm_adsp.h"
  31. #define adsp_crit(_dsp, fmt, ...) \
  32. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  33. #define adsp_err(_dsp, fmt, ...) \
  34. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  35. #define adsp_warn(_dsp, fmt, ...) \
  36. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  37. #define adsp_info(_dsp, fmt, ...) \
  38. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  39. #define adsp_dbg(_dsp, fmt, ...) \
  40. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  41. #define ADSP1_CONTROL_1 0x00
  42. #define ADSP1_CONTROL_2 0x02
  43. #define ADSP1_CONTROL_3 0x03
  44. #define ADSP1_CONTROL_4 0x04
  45. #define ADSP1_CONTROL_5 0x06
  46. #define ADSP1_CONTROL_6 0x07
  47. #define ADSP1_CONTROL_7 0x08
  48. #define ADSP1_CONTROL_8 0x09
  49. #define ADSP1_CONTROL_9 0x0A
  50. #define ADSP1_CONTROL_10 0x0B
  51. #define ADSP1_CONTROL_11 0x0C
  52. #define ADSP1_CONTROL_12 0x0D
  53. #define ADSP1_CONTROL_13 0x0F
  54. #define ADSP1_CONTROL_14 0x10
  55. #define ADSP1_CONTROL_15 0x11
  56. #define ADSP1_CONTROL_16 0x12
  57. #define ADSP1_CONTROL_17 0x13
  58. #define ADSP1_CONTROL_18 0x14
  59. #define ADSP1_CONTROL_19 0x16
  60. #define ADSP1_CONTROL_20 0x17
  61. #define ADSP1_CONTROL_21 0x18
  62. #define ADSP1_CONTROL_22 0x1A
  63. #define ADSP1_CONTROL_23 0x1B
  64. #define ADSP1_CONTROL_24 0x1C
  65. #define ADSP1_CONTROL_25 0x1E
  66. #define ADSP1_CONTROL_26 0x20
  67. #define ADSP1_CONTROL_27 0x21
  68. #define ADSP1_CONTROL_28 0x22
  69. #define ADSP1_CONTROL_29 0x23
  70. #define ADSP1_CONTROL_30 0x24
  71. #define ADSP1_CONTROL_31 0x26
  72. /*
  73. * ADSP1 Control 19
  74. */
  75. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  76. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  77. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  78. /*
  79. * ADSP1 Control 30
  80. */
  81. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  82. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  83. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  84. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  86. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  87. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  88. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  89. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  90. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  91. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  92. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  93. #define ADSP1_START 0x0001 /* DSP1_START */
  94. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  95. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  96. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  97. /*
  98. * ADSP1 Control 31
  99. */
  100. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  101. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  102. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  103. #define ADSP2_CONTROL 0
  104. #define ADSP2_CLOCKING 1
  105. #define ADSP2_STATUS1 4
  106. /*
  107. * ADSP2 Control
  108. */
  109. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  110. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  111. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  112. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  113. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  114. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  115. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  116. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  117. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  118. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  119. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  120. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  121. #define ADSP2_START 0x0001 /* DSP1_START */
  122. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  123. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  124. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  125. /*
  126. * ADSP2 clocking
  127. */
  128. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  129. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  130. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  131. /*
  132. * ADSP2 Status 1
  133. */
  134. #define ADSP2_RAM_RDY 0x0001
  135. #define ADSP2_RAM_RDY_MASK 0x0001
  136. #define ADSP2_RAM_RDY_SHIFT 0
  137. #define ADSP2_RAM_RDY_WIDTH 1
  138. #define WM_ADSP_NUM_FW 3
  139. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  140. "MBC/VSS", "Tx", "Rx ANC"
  141. };
  142. static struct {
  143. const char *file;
  144. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  145. { .file = "mbc-vss" },
  146. { .file = "tx" },
  147. { .file = "rx-anc" },
  148. };
  149. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  150. struct snd_ctl_elem_value *ucontrol)
  151. {
  152. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  153. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  154. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  155. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  156. return 0;
  157. }
  158. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  159. struct snd_ctl_elem_value *ucontrol)
  160. {
  161. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  162. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  163. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  164. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  165. return 0;
  166. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  167. return -EINVAL;
  168. if (adsp[e->shift_l].running)
  169. return -EBUSY;
  170. adsp->fw = ucontrol->value.integer.value[0];
  171. return 0;
  172. }
  173. static const struct soc_enum wm_adsp_fw_enum[] = {
  174. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  175. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  176. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  177. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  178. };
  179. const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
  180. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  181. wm_adsp_fw_get, wm_adsp_fw_put),
  182. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  183. wm_adsp_fw_get, wm_adsp_fw_put),
  184. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  185. wm_adsp_fw_get, wm_adsp_fw_put),
  186. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  187. wm_adsp_fw_get, wm_adsp_fw_put),
  188. };
  189. EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
  190. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  191. int type)
  192. {
  193. int i;
  194. for (i = 0; i < dsp->num_mems; i++)
  195. if (dsp->mem[i].type == type)
  196. return &dsp->mem[i];
  197. return NULL;
  198. }
  199. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  200. unsigned int offset)
  201. {
  202. switch (region->type) {
  203. case WMFW_ADSP1_PM:
  204. return region->base + (offset * 3);
  205. case WMFW_ADSP1_DM:
  206. return region->base + (offset * 2);
  207. case WMFW_ADSP2_XM:
  208. return region->base + (offset * 2);
  209. case WMFW_ADSP2_YM:
  210. return region->base + (offset * 2);
  211. case WMFW_ADSP1_ZM:
  212. return region->base + (offset * 2);
  213. default:
  214. WARN_ON(NULL != "Unknown memory region type");
  215. return offset;
  216. }
  217. }
  218. static int wm_adsp_load(struct wm_adsp *dsp)
  219. {
  220. const struct firmware *firmware;
  221. struct regmap *regmap = dsp->regmap;
  222. unsigned int pos = 0;
  223. const struct wmfw_header *header;
  224. const struct wmfw_adsp1_sizes *adsp1_sizes;
  225. const struct wmfw_adsp2_sizes *adsp2_sizes;
  226. const struct wmfw_footer *footer;
  227. const struct wmfw_region *region;
  228. const struct wm_adsp_region *mem;
  229. const char *region_name;
  230. char *file, *text;
  231. void *buf;
  232. unsigned int reg;
  233. int regions = 0;
  234. int ret, offset, type, sizes;
  235. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  236. if (file == NULL)
  237. return -ENOMEM;
  238. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  239. wm_adsp_fw[dsp->fw].file);
  240. file[PAGE_SIZE - 1] = '\0';
  241. ret = request_firmware(&firmware, file, dsp->dev);
  242. if (ret != 0) {
  243. adsp_err(dsp, "Failed to request '%s'\n", file);
  244. goto out;
  245. }
  246. ret = -EINVAL;
  247. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  248. if (pos >= firmware->size) {
  249. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  250. file, firmware->size);
  251. goto out_fw;
  252. }
  253. header = (void*)&firmware->data[0];
  254. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  255. adsp_err(dsp, "%s: invalid magic\n", file);
  256. goto out_fw;
  257. }
  258. if (header->ver != 0) {
  259. adsp_err(dsp, "%s: unknown file format %d\n",
  260. file, header->ver);
  261. goto out_fw;
  262. }
  263. if (header->core != dsp->type) {
  264. adsp_err(dsp, "%s: invalid core %d != %d\n",
  265. file, header->core, dsp->type);
  266. goto out_fw;
  267. }
  268. switch (dsp->type) {
  269. case WMFW_ADSP1:
  270. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  271. adsp1_sizes = (void *)&(header[1]);
  272. footer = (void *)&(adsp1_sizes[1]);
  273. sizes = sizeof(*adsp1_sizes);
  274. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  275. file, le32_to_cpu(adsp1_sizes->dm),
  276. le32_to_cpu(adsp1_sizes->pm),
  277. le32_to_cpu(adsp1_sizes->zm));
  278. break;
  279. case WMFW_ADSP2:
  280. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  281. adsp2_sizes = (void *)&(header[1]);
  282. footer = (void *)&(adsp2_sizes[1]);
  283. sizes = sizeof(*adsp2_sizes);
  284. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  285. file, le32_to_cpu(adsp2_sizes->xm),
  286. le32_to_cpu(adsp2_sizes->ym),
  287. le32_to_cpu(adsp2_sizes->pm),
  288. le32_to_cpu(adsp2_sizes->zm));
  289. break;
  290. default:
  291. BUG_ON(NULL == "Unknown DSP type");
  292. goto out_fw;
  293. }
  294. if (le32_to_cpu(header->len) != sizeof(*header) +
  295. sizes + sizeof(*footer)) {
  296. adsp_err(dsp, "%s: unexpected header length %d\n",
  297. file, le32_to_cpu(header->len));
  298. goto out_fw;
  299. }
  300. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  301. le64_to_cpu(footer->timestamp));
  302. while (pos < firmware->size &&
  303. pos - firmware->size > sizeof(*region)) {
  304. region = (void *)&(firmware->data[pos]);
  305. region_name = "Unknown";
  306. reg = 0;
  307. text = NULL;
  308. offset = le32_to_cpu(region->offset) & 0xffffff;
  309. type = be32_to_cpu(region->type) & 0xff;
  310. mem = wm_adsp_find_region(dsp, type);
  311. switch (type) {
  312. case WMFW_NAME_TEXT:
  313. region_name = "Firmware name";
  314. text = kzalloc(le32_to_cpu(region->len) + 1,
  315. GFP_KERNEL);
  316. break;
  317. case WMFW_INFO_TEXT:
  318. region_name = "Information";
  319. text = kzalloc(le32_to_cpu(region->len) + 1,
  320. GFP_KERNEL);
  321. break;
  322. case WMFW_ABSOLUTE:
  323. region_name = "Absolute";
  324. reg = offset;
  325. break;
  326. case WMFW_ADSP1_PM:
  327. BUG_ON(!mem);
  328. region_name = "PM";
  329. reg = wm_adsp_region_to_reg(mem, offset);
  330. break;
  331. case WMFW_ADSP1_DM:
  332. BUG_ON(!mem);
  333. region_name = "DM";
  334. reg = wm_adsp_region_to_reg(mem, offset);
  335. break;
  336. case WMFW_ADSP2_XM:
  337. BUG_ON(!mem);
  338. region_name = "XM";
  339. reg = wm_adsp_region_to_reg(mem, offset);
  340. break;
  341. case WMFW_ADSP2_YM:
  342. BUG_ON(!mem);
  343. region_name = "YM";
  344. reg = wm_adsp_region_to_reg(mem, offset);
  345. break;
  346. case WMFW_ADSP1_ZM:
  347. BUG_ON(!mem);
  348. region_name = "ZM";
  349. reg = wm_adsp_region_to_reg(mem, offset);
  350. break;
  351. default:
  352. adsp_warn(dsp,
  353. "%s.%d: Unknown region type %x at %d(%x)\n",
  354. file, regions, type, pos, pos);
  355. break;
  356. }
  357. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  358. regions, le32_to_cpu(region->len), offset,
  359. region_name);
  360. if (text) {
  361. memcpy(text, region->data, le32_to_cpu(region->len));
  362. adsp_info(dsp, "%s: %s\n", file, text);
  363. kfree(text);
  364. }
  365. if (reg) {
  366. buf = kmemdup(region->data, le32_to_cpu(region->len),
  367. GFP_KERNEL | GFP_DMA);
  368. if (!buf) {
  369. adsp_err(dsp, "Out of memory\n");
  370. return -ENOMEM;
  371. }
  372. ret = regmap_raw_write(regmap, reg, buf,
  373. le32_to_cpu(region->len));
  374. kfree(buf);
  375. if (ret != 0) {
  376. adsp_err(dsp,
  377. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  378. file, regions,
  379. le32_to_cpu(region->len), offset,
  380. region_name, ret);
  381. goto out_fw;
  382. }
  383. }
  384. pos += le32_to_cpu(region->len) + sizeof(*region);
  385. regions++;
  386. }
  387. if (pos > firmware->size)
  388. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  389. file, regions, pos - firmware->size);
  390. out_fw:
  391. release_firmware(firmware);
  392. out:
  393. kfree(file);
  394. return ret;
  395. }
  396. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  397. {
  398. struct regmap *regmap = dsp->regmap;
  399. struct wmfw_adsp1_id_hdr adsp1_id;
  400. struct wmfw_adsp2_id_hdr adsp2_id;
  401. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  402. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  403. void *alg, *buf;
  404. struct wm_adsp_alg_region *region;
  405. const struct wm_adsp_region *mem;
  406. unsigned int pos, term;
  407. size_t algs, buf_size;
  408. __be32 val;
  409. int i, ret;
  410. switch (dsp->type) {
  411. case WMFW_ADSP1:
  412. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  413. break;
  414. case WMFW_ADSP2:
  415. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  416. break;
  417. default:
  418. mem = NULL;
  419. break;
  420. }
  421. if (mem == NULL) {
  422. BUG_ON(mem != NULL);
  423. return -EINVAL;
  424. }
  425. switch (dsp->type) {
  426. case WMFW_ADSP1:
  427. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  428. sizeof(adsp1_id));
  429. if (ret != 0) {
  430. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  431. ret);
  432. return ret;
  433. }
  434. buf = &adsp1_id;
  435. buf_size = sizeof(adsp1_id);
  436. algs = be32_to_cpu(adsp1_id.algs);
  437. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  438. be32_to_cpu(adsp1_id.fw.id),
  439. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  440. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  441. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  442. algs);
  443. pos = sizeof(adsp1_id) / 2;
  444. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  445. break;
  446. case WMFW_ADSP2:
  447. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  448. sizeof(adsp2_id));
  449. if (ret != 0) {
  450. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  451. ret);
  452. return ret;
  453. }
  454. buf = &adsp2_id;
  455. buf_size = sizeof(adsp2_id);
  456. algs = be32_to_cpu(adsp2_id.algs);
  457. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  458. be32_to_cpu(adsp2_id.fw.id),
  459. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  460. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  461. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  462. algs);
  463. pos = sizeof(adsp2_id) / 2;
  464. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  465. break;
  466. default:
  467. BUG_ON(NULL == "Unknown DSP type");
  468. return -EINVAL;
  469. }
  470. if (algs == 0) {
  471. adsp_err(dsp, "No algorithms\n");
  472. return -EINVAL;
  473. }
  474. if (algs > 1024) {
  475. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  476. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  477. buf, buf_size);
  478. return -EINVAL;
  479. }
  480. /* Read the terminator first to validate the length */
  481. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  482. if (ret != 0) {
  483. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  484. ret);
  485. return ret;
  486. }
  487. if (be32_to_cpu(val) != 0xbedead)
  488. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  489. term, be32_to_cpu(val));
  490. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  491. if (!alg)
  492. return -ENOMEM;
  493. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  494. if (ret != 0) {
  495. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  496. ret);
  497. goto out;
  498. }
  499. adsp1_alg = alg;
  500. adsp2_alg = alg;
  501. for (i = 0; i < algs; i++) {
  502. switch (dsp->type) {
  503. case WMFW_ADSP1:
  504. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  505. i, be32_to_cpu(adsp1_alg[i].alg.id),
  506. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  507. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  508. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  509. be32_to_cpu(adsp1_alg[i].dm),
  510. be32_to_cpu(adsp1_alg[i].zm));
  511. if (adsp1_alg[i].dm) {
  512. region = kzalloc(sizeof(*region), GFP_KERNEL);
  513. if (!region)
  514. return -ENOMEM;
  515. region->type = WMFW_ADSP1_DM;
  516. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  517. region->base = be32_to_cpu(adsp1_alg[i].dm);
  518. list_add_tail(&region->list,
  519. &dsp->alg_regions);
  520. }
  521. if (adsp1_alg[i].zm) {
  522. region = kzalloc(sizeof(*region), GFP_KERNEL);
  523. if (!region)
  524. return -ENOMEM;
  525. region->type = WMFW_ADSP1_ZM;
  526. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  527. region->base = be32_to_cpu(adsp1_alg[i].zm);
  528. list_add_tail(&region->list,
  529. &dsp->alg_regions);
  530. }
  531. break;
  532. case WMFW_ADSP2:
  533. adsp_info(dsp,
  534. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  535. i, be32_to_cpu(adsp2_alg[i].alg.id),
  536. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  537. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  538. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  539. be32_to_cpu(adsp2_alg[i].xm),
  540. be32_to_cpu(adsp2_alg[i].ym),
  541. be32_to_cpu(adsp2_alg[i].zm));
  542. if (adsp2_alg[i].xm) {
  543. region = kzalloc(sizeof(*region), GFP_KERNEL);
  544. if (!region)
  545. return -ENOMEM;
  546. region->type = WMFW_ADSP2_XM;
  547. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  548. region->base = be32_to_cpu(adsp2_alg[i].xm);
  549. list_add_tail(&region->list,
  550. &dsp->alg_regions);
  551. }
  552. if (adsp2_alg[i].ym) {
  553. region = kzalloc(sizeof(*region), GFP_KERNEL);
  554. if (!region)
  555. return -ENOMEM;
  556. region->type = WMFW_ADSP2_YM;
  557. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  558. region->base = be32_to_cpu(adsp2_alg[i].ym);
  559. list_add_tail(&region->list,
  560. &dsp->alg_regions);
  561. }
  562. if (adsp2_alg[i].zm) {
  563. region = kzalloc(sizeof(*region), GFP_KERNEL);
  564. if (!region)
  565. return -ENOMEM;
  566. region->type = WMFW_ADSP2_ZM;
  567. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  568. region->base = be32_to_cpu(adsp2_alg[i].zm);
  569. list_add_tail(&region->list,
  570. &dsp->alg_regions);
  571. }
  572. break;
  573. }
  574. }
  575. out:
  576. kfree(alg);
  577. return ret;
  578. }
  579. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  580. {
  581. struct regmap *regmap = dsp->regmap;
  582. struct wmfw_coeff_hdr *hdr;
  583. struct wmfw_coeff_item *blk;
  584. const struct firmware *firmware;
  585. const struct wm_adsp_region *mem;
  586. struct wm_adsp_alg_region *alg_region;
  587. const char *region_name;
  588. int ret, pos, blocks, type, offset, reg;
  589. char *file;
  590. void *buf;
  591. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  592. if (file == NULL)
  593. return -ENOMEM;
  594. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  595. wm_adsp_fw[dsp->fw].file);
  596. file[PAGE_SIZE - 1] = '\0';
  597. ret = request_firmware(&firmware, file, dsp->dev);
  598. if (ret != 0) {
  599. adsp_warn(dsp, "Failed to request '%s'\n", file);
  600. ret = 0;
  601. goto out;
  602. }
  603. ret = -EINVAL;
  604. if (sizeof(*hdr) >= firmware->size) {
  605. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  606. file, firmware->size);
  607. goto out_fw;
  608. }
  609. hdr = (void*)&firmware->data[0];
  610. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  611. adsp_err(dsp, "%s: invalid magic\n", file);
  612. return -EINVAL;
  613. }
  614. switch (be32_to_cpu(hdr->rev) & 0xff) {
  615. case 1:
  616. break;
  617. default:
  618. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  619. file, be32_to_cpu(hdr->rev) & 0xff);
  620. ret = -EINVAL;
  621. goto out_fw;
  622. }
  623. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  624. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  625. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  626. le32_to_cpu(hdr->ver) & 0xff);
  627. pos = le32_to_cpu(hdr->len);
  628. blocks = 0;
  629. while (pos < firmware->size &&
  630. pos - firmware->size > sizeof(*blk)) {
  631. blk = (void*)(&firmware->data[pos]);
  632. type = le16_to_cpu(blk->type);
  633. offset = le16_to_cpu(blk->offset);
  634. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  635. file, blocks, le32_to_cpu(blk->id),
  636. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  637. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  638. le32_to_cpu(blk->ver) & 0xff);
  639. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  640. file, blocks, le32_to_cpu(blk->len), offset, type);
  641. reg = 0;
  642. region_name = "Unknown";
  643. switch (type) {
  644. case (WMFW_NAME_TEXT << 8):
  645. case (WMFW_INFO_TEXT << 8):
  646. break;
  647. case (WMFW_ABSOLUTE << 8):
  648. region_name = "register";
  649. reg = offset;
  650. break;
  651. case WMFW_ADSP1_DM:
  652. case WMFW_ADSP1_ZM:
  653. case WMFW_ADSP2_XM:
  654. case WMFW_ADSP2_YM:
  655. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  656. file, blocks, le32_to_cpu(blk->len),
  657. type, le32_to_cpu(blk->id));
  658. mem = wm_adsp_find_region(dsp, type);
  659. if (!mem) {
  660. adsp_err(dsp, "No base for region %x\n", type);
  661. break;
  662. }
  663. reg = 0;
  664. list_for_each_entry(alg_region,
  665. &dsp->alg_regions, list) {
  666. if (le32_to_cpu(blk->id) == alg_region->alg &&
  667. type == alg_region->type) {
  668. reg = alg_region->base + offset;
  669. reg = wm_adsp_region_to_reg(mem,
  670. reg);
  671. }
  672. }
  673. if (reg == 0)
  674. adsp_err(dsp, "No %x for algorithm %x\n",
  675. type, le32_to_cpu(blk->id));
  676. break;
  677. default:
  678. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  679. file, blocks, type, pos);
  680. break;
  681. }
  682. if (reg) {
  683. buf = kmemdup(blk->data, le32_to_cpu(blk->len),
  684. GFP_KERNEL | GFP_DMA);
  685. if (!buf) {
  686. adsp_err(dsp, "Out of memory\n");
  687. return -ENOMEM;
  688. }
  689. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  690. file, blocks, le32_to_cpu(blk->len),
  691. reg);
  692. ret = regmap_raw_write(regmap, reg, blk->data,
  693. le32_to_cpu(blk->len));
  694. if (ret != 0) {
  695. adsp_err(dsp,
  696. "%s.%d: Failed to write to %x in %s\n",
  697. file, blocks, reg, region_name);
  698. }
  699. kfree(buf);
  700. }
  701. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  702. blocks++;
  703. }
  704. if (pos > firmware->size)
  705. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  706. file, blocks, pos - firmware->size);
  707. out_fw:
  708. release_firmware(firmware);
  709. out:
  710. kfree(file);
  711. return 0;
  712. }
  713. int wm_adsp1_init(struct wm_adsp *adsp)
  714. {
  715. INIT_LIST_HEAD(&adsp->alg_regions);
  716. return 0;
  717. }
  718. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  719. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  720. struct snd_kcontrol *kcontrol,
  721. int event)
  722. {
  723. struct snd_soc_codec *codec = w->codec;
  724. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  725. struct wm_adsp *dsp = &dsps[w->shift];
  726. int ret;
  727. int val;
  728. switch (event) {
  729. case SND_SOC_DAPM_POST_PMU:
  730. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  731. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  732. /*
  733. * For simplicity set the DSP clock rate to be the
  734. * SYSCLK rate rather than making it configurable.
  735. */
  736. if(dsp->sysclk_reg) {
  737. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  738. if (ret != 0) {
  739. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  740. ret);
  741. return ret;
  742. }
  743. val = (val & dsp->sysclk_mask)
  744. >> dsp->sysclk_shift;
  745. ret = regmap_update_bits(dsp->regmap,
  746. dsp->base + ADSP1_CONTROL_31,
  747. ADSP1_CLK_SEL_MASK, val);
  748. if (ret != 0) {
  749. adsp_err(dsp, "Failed to set clock rate: %d\n",
  750. ret);
  751. return ret;
  752. }
  753. }
  754. ret = wm_adsp_load(dsp);
  755. if (ret != 0)
  756. goto err;
  757. ret = wm_adsp_setup_algs(dsp);
  758. if (ret != 0)
  759. goto err;
  760. ret = wm_adsp_load_coeff(dsp);
  761. if (ret != 0)
  762. goto err;
  763. /* Start the core running */
  764. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  765. ADSP1_CORE_ENA | ADSP1_START,
  766. ADSP1_CORE_ENA | ADSP1_START);
  767. break;
  768. case SND_SOC_DAPM_PRE_PMD:
  769. /* Halt the core */
  770. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  771. ADSP1_CORE_ENA | ADSP1_START, 0);
  772. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  773. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  774. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  775. ADSP1_SYS_ENA, 0);
  776. break;
  777. default:
  778. break;
  779. }
  780. return 0;
  781. err:
  782. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  783. ADSP1_SYS_ENA, 0);
  784. return ret;
  785. }
  786. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  787. static int wm_adsp2_ena(struct wm_adsp *dsp)
  788. {
  789. unsigned int val;
  790. int ret, count;
  791. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  792. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  793. if (ret != 0)
  794. return ret;
  795. /* Wait for the RAM to start, should be near instantaneous */
  796. count = 0;
  797. do {
  798. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  799. &val);
  800. if (ret != 0)
  801. return ret;
  802. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  803. if (!(val & ADSP2_RAM_RDY)) {
  804. adsp_err(dsp, "Failed to start DSP RAM\n");
  805. return -EBUSY;
  806. }
  807. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  808. adsp_info(dsp, "RAM ready after %d polls\n", count);
  809. return 0;
  810. }
  811. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  812. struct snd_kcontrol *kcontrol, int event)
  813. {
  814. struct snd_soc_codec *codec = w->codec;
  815. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  816. struct wm_adsp *dsp = &dsps[w->shift];
  817. struct wm_adsp_alg_region *alg_region;
  818. unsigned int val;
  819. int ret;
  820. switch (event) {
  821. case SND_SOC_DAPM_POST_PMU:
  822. /*
  823. * For simplicity set the DSP clock rate to be the
  824. * SYSCLK rate rather than making it configurable.
  825. */
  826. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  827. if (ret != 0) {
  828. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  829. ret);
  830. return ret;
  831. }
  832. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  833. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  834. ret = regmap_update_bits(dsp->regmap,
  835. dsp->base + ADSP2_CLOCKING,
  836. ADSP2_CLK_SEL_MASK, val);
  837. if (ret != 0) {
  838. adsp_err(dsp, "Failed to set clock rate: %d\n",
  839. ret);
  840. return ret;
  841. }
  842. if (dsp->dvfs) {
  843. ret = regmap_read(dsp->regmap,
  844. dsp->base + ADSP2_CLOCKING, &val);
  845. if (ret != 0) {
  846. dev_err(dsp->dev,
  847. "Failed to read clocking: %d\n", ret);
  848. return ret;
  849. }
  850. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  851. ret = regulator_enable(dsp->dvfs);
  852. if (ret != 0) {
  853. dev_err(dsp->dev,
  854. "Failed to enable supply: %d\n",
  855. ret);
  856. return ret;
  857. }
  858. ret = regulator_set_voltage(dsp->dvfs,
  859. 1800000,
  860. 1800000);
  861. if (ret != 0) {
  862. dev_err(dsp->dev,
  863. "Failed to raise supply: %d\n",
  864. ret);
  865. return ret;
  866. }
  867. }
  868. }
  869. ret = wm_adsp2_ena(dsp);
  870. if (ret != 0)
  871. return ret;
  872. ret = wm_adsp_load(dsp);
  873. if (ret != 0)
  874. goto err;
  875. ret = wm_adsp_setup_algs(dsp);
  876. if (ret != 0)
  877. goto err;
  878. ret = wm_adsp_load_coeff(dsp);
  879. if (ret != 0)
  880. goto err;
  881. ret = regmap_update_bits(dsp->regmap,
  882. dsp->base + ADSP2_CONTROL,
  883. ADSP2_CORE_ENA | ADSP2_START,
  884. ADSP2_CORE_ENA | ADSP2_START);
  885. if (ret != 0)
  886. goto err;
  887. dsp->running = true;
  888. break;
  889. case SND_SOC_DAPM_PRE_PMD:
  890. dsp->running = false;
  891. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  892. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  893. ADSP2_START, 0);
  894. if (dsp->dvfs) {
  895. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  896. 1800000);
  897. if (ret != 0)
  898. dev_warn(dsp->dev,
  899. "Failed to lower supply: %d\n",
  900. ret);
  901. ret = regulator_disable(dsp->dvfs);
  902. if (ret != 0)
  903. dev_err(dsp->dev,
  904. "Failed to enable supply: %d\n",
  905. ret);
  906. }
  907. while (!list_empty(&dsp->alg_regions)) {
  908. alg_region = list_first_entry(&dsp->alg_regions,
  909. struct wm_adsp_alg_region,
  910. list);
  911. list_del(&alg_region->list);
  912. kfree(alg_region);
  913. }
  914. break;
  915. default:
  916. break;
  917. }
  918. return 0;
  919. err:
  920. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  921. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  922. return ret;
  923. }
  924. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  925. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  926. {
  927. int ret;
  928. /*
  929. * Disable the DSP memory by default when in reset for a small
  930. * power saving.
  931. */
  932. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  933. ADSP2_MEM_ENA, 0);
  934. if (ret != 0) {
  935. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  936. return ret;
  937. }
  938. INIT_LIST_HEAD(&adsp->alg_regions);
  939. if (dvfs) {
  940. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  941. if (IS_ERR(adsp->dvfs)) {
  942. ret = PTR_ERR(adsp->dvfs);
  943. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  944. return ret;
  945. }
  946. ret = regulator_enable(adsp->dvfs);
  947. if (ret != 0) {
  948. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  949. ret);
  950. return ret;
  951. }
  952. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  953. if (ret != 0) {
  954. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  955. ret);
  956. return ret;
  957. }
  958. ret = regulator_disable(adsp->dvfs);
  959. if (ret != 0) {
  960. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  961. ret);
  962. return ret;
  963. }
  964. }
  965. return 0;
  966. }
  967. EXPORT_SYMBOL_GPL(wm_adsp2_init);