tg3.c 397 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define DRV_MODULE_VERSION "3.111"
  62. #define DRV_MODULE_RELDATE "June 5, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. #define TG3_RSS_INDIR_TBL_SIZE 128
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  100. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  112. #define TG3_RX_DMA_ALIGN 16
  113. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  114. #define TG3_DMA_BYTE_ENAB 64
  115. #define TG3_RX_STD_DMA_SZ 1536
  116. #define TG3_RX_JMB_DMA_SZ 9046
  117. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  118. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  119. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  120. #define TG3_RX_STD_BUFF_RING_SIZE \
  121. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  122. #define TG3_RX_JMB_BUFF_RING_SIZE \
  123. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  124. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  125. * that are at least dword aligned when used in PCIX mode. The driver
  126. * works around this bug by double copying the packet. This workaround
  127. * is built into the normal double copy length check for efficiency.
  128. *
  129. * However, the double copy is only necessary on those architectures
  130. * where unaligned memory accesses are inefficient. For those architectures
  131. * where unaligned memory accesses incur little penalty, we can reintegrate
  132. * the 5701 in the normal rx path. Doing so saves a device structure
  133. * dereference by hardcoding the double copy threshold in place.
  134. */
  135. #define TG3_RX_COPY_THRESHOLD 256
  136. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  137. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  138. #else
  139. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  140. #endif
  141. /* minimum number of free TX descriptors required to wake up TX process */
  142. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  143. #define TG3_RAW_IP_ALIGN 2
  144. /* number of ETHTOOL_GSTATS u64's */
  145. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  146. #define TG3_NUM_TEST 6
  147. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  148. #define FIRMWARE_TG3 "tigon/tg3.bin"
  149. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  150. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  151. static char version[] __devinitdata =
  152. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  153. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  154. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  155. MODULE_LICENSE("GPL");
  156. MODULE_VERSION(DRV_MODULE_VERSION);
  157. MODULE_FIRMWARE(FIRMWARE_TG3);
  158. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  159. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  160. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  161. module_param(tg3_debug, int, 0);
  162. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  163. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  247. {}
  248. };
  249. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  250. static const struct {
  251. const char string[ETH_GSTRING_LEN];
  252. } ethtool_stats_keys[TG3_NUM_STATS] = {
  253. { "rx_octets" },
  254. { "rx_fragments" },
  255. { "rx_ucast_packets" },
  256. { "rx_mcast_packets" },
  257. { "rx_bcast_packets" },
  258. { "rx_fcs_errors" },
  259. { "rx_align_errors" },
  260. { "rx_xon_pause_rcvd" },
  261. { "rx_xoff_pause_rcvd" },
  262. { "rx_mac_ctrl_rcvd" },
  263. { "rx_xoff_entered" },
  264. { "rx_frame_too_long_errors" },
  265. { "rx_jabbers" },
  266. { "rx_undersize_packets" },
  267. { "rx_in_length_errors" },
  268. { "rx_out_length_errors" },
  269. { "rx_64_or_less_octet_packets" },
  270. { "rx_65_to_127_octet_packets" },
  271. { "rx_128_to_255_octet_packets" },
  272. { "rx_256_to_511_octet_packets" },
  273. { "rx_512_to_1023_octet_packets" },
  274. { "rx_1024_to_1522_octet_packets" },
  275. { "rx_1523_to_2047_octet_packets" },
  276. { "rx_2048_to_4095_octet_packets" },
  277. { "rx_4096_to_8191_octet_packets" },
  278. { "rx_8192_to_9022_octet_packets" },
  279. { "tx_octets" },
  280. { "tx_collisions" },
  281. { "tx_xon_sent" },
  282. { "tx_xoff_sent" },
  283. { "tx_flow_control" },
  284. { "tx_mac_errors" },
  285. { "tx_single_collisions" },
  286. { "tx_mult_collisions" },
  287. { "tx_deferred" },
  288. { "tx_excessive_collisions" },
  289. { "tx_late_collisions" },
  290. { "tx_collide_2times" },
  291. { "tx_collide_3times" },
  292. { "tx_collide_4times" },
  293. { "tx_collide_5times" },
  294. { "tx_collide_6times" },
  295. { "tx_collide_7times" },
  296. { "tx_collide_8times" },
  297. { "tx_collide_9times" },
  298. { "tx_collide_10times" },
  299. { "tx_collide_11times" },
  300. { "tx_collide_12times" },
  301. { "tx_collide_13times" },
  302. { "tx_collide_14times" },
  303. { "tx_collide_15times" },
  304. { "tx_ucast_packets" },
  305. { "tx_mcast_packets" },
  306. { "tx_bcast_packets" },
  307. { "tx_carrier_sense_errors" },
  308. { "tx_discards" },
  309. { "tx_errors" },
  310. { "dma_writeq_full" },
  311. { "dma_write_prioq_full" },
  312. { "rxbds_empty" },
  313. { "rx_discards" },
  314. { "rx_errors" },
  315. { "rx_threshold_hit" },
  316. { "dma_readq_full" },
  317. { "dma_read_prioq_full" },
  318. { "tx_comp_queue_full" },
  319. { "ring_set_send_prod_index" },
  320. { "ring_status_update" },
  321. { "nic_irqs" },
  322. { "nic_avoided_irqs" },
  323. { "nic_tx_threshold_hit" }
  324. };
  325. static const struct {
  326. const char string[ETH_GSTRING_LEN];
  327. } ethtool_test_keys[TG3_NUM_TEST] = {
  328. { "nvram test (online) " },
  329. { "link test (online) " },
  330. { "register test (offline)" },
  331. { "memory test (offline)" },
  332. { "loopback test (offline)" },
  333. { "interrupt test (offline)" },
  334. };
  335. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  336. {
  337. writel(val, tp->regs + off);
  338. }
  339. static u32 tg3_read32(struct tg3 *tp, u32 off)
  340. {
  341. return readl(tp->regs + off);
  342. }
  343. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  344. {
  345. writel(val, tp->aperegs + off);
  346. }
  347. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  348. {
  349. return readl(tp->aperegs + off);
  350. }
  351. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  352. {
  353. unsigned long flags;
  354. spin_lock_irqsave(&tp->indirect_lock, flags);
  355. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  357. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  358. }
  359. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  360. {
  361. writel(val, tp->regs + off);
  362. readl(tp->regs + off);
  363. }
  364. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  365. {
  366. unsigned long flags;
  367. u32 val;
  368. spin_lock_irqsave(&tp->indirect_lock, flags);
  369. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  370. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  371. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  372. return val;
  373. }
  374. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  375. {
  376. unsigned long flags;
  377. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  378. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  379. TG3_64BIT_REG_LOW, val);
  380. return;
  381. }
  382. if (off == TG3_RX_STD_PROD_IDX_REG) {
  383. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  384. TG3_64BIT_REG_LOW, val);
  385. return;
  386. }
  387. spin_lock_irqsave(&tp->indirect_lock, flags);
  388. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  389. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  390. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  391. /* In indirect mode when disabling interrupts, we also need
  392. * to clear the interrupt bit in the GRC local ctrl register.
  393. */
  394. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  395. (val == 0x1)) {
  396. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  397. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  398. }
  399. }
  400. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  401. {
  402. unsigned long flags;
  403. u32 val;
  404. spin_lock_irqsave(&tp->indirect_lock, flags);
  405. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  406. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  407. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  408. return val;
  409. }
  410. /* usec_wait specifies the wait time in usec when writing to certain registers
  411. * where it is unsafe to read back the register without some delay.
  412. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  413. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  414. */
  415. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  416. {
  417. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  418. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  419. /* Non-posted methods */
  420. tp->write32(tp, off, val);
  421. else {
  422. /* Posted method */
  423. tg3_write32(tp, off, val);
  424. if (usec_wait)
  425. udelay(usec_wait);
  426. tp->read32(tp, off);
  427. }
  428. /* Wait again after the read for the posted method to guarantee that
  429. * the wait time is met.
  430. */
  431. if (usec_wait)
  432. udelay(usec_wait);
  433. }
  434. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  435. {
  436. tp->write32_mbox(tp, off, val);
  437. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  438. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  439. tp->read32_mbox(tp, off);
  440. }
  441. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  442. {
  443. void __iomem *mbox = tp->regs + off;
  444. writel(val, mbox);
  445. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  446. writel(val, mbox);
  447. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  448. readl(mbox);
  449. }
  450. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  451. {
  452. return readl(tp->regs + off + GRCMBOX_BASE);
  453. }
  454. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  455. {
  456. writel(val, tp->regs + off + GRCMBOX_BASE);
  457. }
  458. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  459. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  460. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  461. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  462. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  463. #define tw32(reg, val) tp->write32(tp, reg, val)
  464. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  465. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  466. #define tr32(reg) tp->read32(tp, reg)
  467. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  468. {
  469. unsigned long flags;
  470. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  471. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  472. return;
  473. spin_lock_irqsave(&tp->indirect_lock, flags);
  474. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  476. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  477. /* Always leave this as zero. */
  478. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  479. } else {
  480. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  481. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  482. /* Always leave this as zero. */
  483. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  484. }
  485. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  486. }
  487. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  488. {
  489. unsigned long flags;
  490. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  491. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  492. *val = 0;
  493. return;
  494. }
  495. spin_lock_irqsave(&tp->indirect_lock, flags);
  496. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  497. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  498. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  499. /* Always leave this as zero. */
  500. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  501. } else {
  502. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  503. *val = tr32(TG3PCI_MEM_WIN_DATA);
  504. /* Always leave this as zero. */
  505. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  506. }
  507. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  508. }
  509. static void tg3_ape_lock_init(struct tg3 *tp)
  510. {
  511. int i;
  512. u32 regbase;
  513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  514. regbase = TG3_APE_LOCK_GRANT;
  515. else
  516. regbase = TG3_APE_PER_LOCK_GRANT;
  517. /* Make sure the driver hasn't any stale locks. */
  518. for (i = 0; i < 8; i++)
  519. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  520. }
  521. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  522. {
  523. int i, off;
  524. int ret = 0;
  525. u32 status, req, gnt;
  526. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  527. return 0;
  528. switch (locknum) {
  529. case TG3_APE_LOCK_GRC:
  530. case TG3_APE_LOCK_MEM:
  531. break;
  532. default:
  533. return -EINVAL;
  534. }
  535. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  536. req = TG3_APE_LOCK_REQ;
  537. gnt = TG3_APE_LOCK_GRANT;
  538. } else {
  539. req = TG3_APE_PER_LOCK_REQ;
  540. gnt = TG3_APE_PER_LOCK_GRANT;
  541. }
  542. off = 4 * locknum;
  543. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  544. /* Wait for up to 1 millisecond to acquire lock. */
  545. for (i = 0; i < 100; i++) {
  546. status = tg3_ape_read32(tp, gnt + off);
  547. if (status == APE_LOCK_GRANT_DRIVER)
  548. break;
  549. udelay(10);
  550. }
  551. if (status != APE_LOCK_GRANT_DRIVER) {
  552. /* Revoke the lock request. */
  553. tg3_ape_write32(tp, gnt + off,
  554. APE_LOCK_GRANT_DRIVER);
  555. ret = -EBUSY;
  556. }
  557. return ret;
  558. }
  559. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  560. {
  561. u32 gnt;
  562. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  563. return;
  564. switch (locknum) {
  565. case TG3_APE_LOCK_GRC:
  566. case TG3_APE_LOCK_MEM:
  567. break;
  568. default:
  569. return;
  570. }
  571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  572. gnt = TG3_APE_LOCK_GRANT;
  573. else
  574. gnt = TG3_APE_PER_LOCK_GRANT;
  575. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  576. }
  577. static void tg3_disable_ints(struct tg3 *tp)
  578. {
  579. int i;
  580. tw32(TG3PCI_MISC_HOST_CTRL,
  581. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  582. for (i = 0; i < tp->irq_max; i++)
  583. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  584. }
  585. static void tg3_enable_ints(struct tg3 *tp)
  586. {
  587. int i;
  588. tp->irq_sync = 0;
  589. wmb();
  590. tw32(TG3PCI_MISC_HOST_CTRL,
  591. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  592. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  593. for (i = 0; i < tp->irq_cnt; i++) {
  594. struct tg3_napi *tnapi = &tp->napi[i];
  595. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  596. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  597. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  598. tp->coal_now |= tnapi->coal_now;
  599. }
  600. /* Force an initial interrupt */
  601. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  602. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  603. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  604. else
  605. tw32(HOSTCC_MODE, tp->coal_now);
  606. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  607. }
  608. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  609. {
  610. struct tg3 *tp = tnapi->tp;
  611. struct tg3_hw_status *sblk = tnapi->hw_status;
  612. unsigned int work_exists = 0;
  613. /* check for phy events */
  614. if (!(tp->tg3_flags &
  615. (TG3_FLAG_USE_LINKCHG_REG |
  616. TG3_FLAG_POLL_SERDES))) {
  617. if (sblk->status & SD_STATUS_LINK_CHG)
  618. work_exists = 1;
  619. }
  620. /* check for RX/TX work to do */
  621. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  622. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  623. work_exists = 1;
  624. return work_exists;
  625. }
  626. /* tg3_int_reenable
  627. * similar to tg3_enable_ints, but it accurately determines whether there
  628. * is new work pending and can return without flushing the PIO write
  629. * which reenables interrupts
  630. */
  631. static void tg3_int_reenable(struct tg3_napi *tnapi)
  632. {
  633. struct tg3 *tp = tnapi->tp;
  634. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  635. mmiowb();
  636. /* When doing tagged status, this work check is unnecessary.
  637. * The last_tag we write above tells the chip which piece of
  638. * work we've completed.
  639. */
  640. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  641. tg3_has_work(tnapi))
  642. tw32(HOSTCC_MODE, tp->coalesce_mode |
  643. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  644. }
  645. static void tg3_napi_disable(struct tg3 *tp)
  646. {
  647. int i;
  648. for (i = tp->irq_cnt - 1; i >= 0; i--)
  649. napi_disable(&tp->napi[i].napi);
  650. }
  651. static void tg3_napi_enable(struct tg3 *tp)
  652. {
  653. int i;
  654. for (i = 0; i < tp->irq_cnt; i++)
  655. napi_enable(&tp->napi[i].napi);
  656. }
  657. static inline void tg3_netif_stop(struct tg3 *tp)
  658. {
  659. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  660. tg3_napi_disable(tp);
  661. netif_tx_disable(tp->dev);
  662. }
  663. static inline void tg3_netif_start(struct tg3 *tp)
  664. {
  665. /* NOTE: unconditional netif_tx_wake_all_queues is only
  666. * appropriate so long as all callers are assured to
  667. * have free tx slots (such as after tg3_init_hw)
  668. */
  669. netif_tx_wake_all_queues(tp->dev);
  670. tg3_napi_enable(tp);
  671. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  672. tg3_enable_ints(tp);
  673. }
  674. static void tg3_switch_clocks(struct tg3 *tp)
  675. {
  676. u32 clock_ctrl;
  677. u32 orig_clock_ctrl;
  678. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  679. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  680. return;
  681. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  682. orig_clock_ctrl = clock_ctrl;
  683. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  684. CLOCK_CTRL_CLKRUN_OENABLE |
  685. 0x1f);
  686. tp->pci_clock_ctrl = clock_ctrl;
  687. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  688. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  689. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  690. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  691. }
  692. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  693. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  694. clock_ctrl |
  695. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  696. 40);
  697. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  698. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  699. 40);
  700. }
  701. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  702. }
  703. #define PHY_BUSY_LOOPS 5000
  704. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  705. {
  706. u32 frame_val;
  707. unsigned int loops;
  708. int ret;
  709. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  710. tw32_f(MAC_MI_MODE,
  711. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  712. udelay(80);
  713. }
  714. *val = 0x0;
  715. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  716. MI_COM_PHY_ADDR_MASK);
  717. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  718. MI_COM_REG_ADDR_MASK);
  719. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  720. tw32_f(MAC_MI_COM, frame_val);
  721. loops = PHY_BUSY_LOOPS;
  722. while (loops != 0) {
  723. udelay(10);
  724. frame_val = tr32(MAC_MI_COM);
  725. if ((frame_val & MI_COM_BUSY) == 0) {
  726. udelay(5);
  727. frame_val = tr32(MAC_MI_COM);
  728. break;
  729. }
  730. loops -= 1;
  731. }
  732. ret = -EBUSY;
  733. if (loops != 0) {
  734. *val = frame_val & MI_COM_DATA_MASK;
  735. ret = 0;
  736. }
  737. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  738. tw32_f(MAC_MI_MODE, tp->mi_mode);
  739. udelay(80);
  740. }
  741. return ret;
  742. }
  743. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  744. {
  745. u32 frame_val;
  746. unsigned int loops;
  747. int ret;
  748. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  749. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  750. return 0;
  751. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  752. tw32_f(MAC_MI_MODE,
  753. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  754. udelay(80);
  755. }
  756. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  757. MI_COM_PHY_ADDR_MASK);
  758. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  759. MI_COM_REG_ADDR_MASK);
  760. frame_val |= (val & MI_COM_DATA_MASK);
  761. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  762. tw32_f(MAC_MI_COM, frame_val);
  763. loops = PHY_BUSY_LOOPS;
  764. while (loops != 0) {
  765. udelay(10);
  766. frame_val = tr32(MAC_MI_COM);
  767. if ((frame_val & MI_COM_BUSY) == 0) {
  768. udelay(5);
  769. frame_val = tr32(MAC_MI_COM);
  770. break;
  771. }
  772. loops -= 1;
  773. }
  774. ret = -EBUSY;
  775. if (loops != 0)
  776. ret = 0;
  777. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  778. tw32_f(MAC_MI_MODE, tp->mi_mode);
  779. udelay(80);
  780. }
  781. return ret;
  782. }
  783. static int tg3_bmcr_reset(struct tg3 *tp)
  784. {
  785. u32 phy_control;
  786. int limit, err;
  787. /* OK, reset it, and poll the BMCR_RESET bit until it
  788. * clears or we time out.
  789. */
  790. phy_control = BMCR_RESET;
  791. err = tg3_writephy(tp, MII_BMCR, phy_control);
  792. if (err != 0)
  793. return -EBUSY;
  794. limit = 5000;
  795. while (limit--) {
  796. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  797. if (err != 0)
  798. return -EBUSY;
  799. if ((phy_control & BMCR_RESET) == 0) {
  800. udelay(40);
  801. break;
  802. }
  803. udelay(10);
  804. }
  805. if (limit < 0)
  806. return -EBUSY;
  807. return 0;
  808. }
  809. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  810. {
  811. struct tg3 *tp = bp->priv;
  812. u32 val;
  813. spin_lock_bh(&tp->lock);
  814. if (tg3_readphy(tp, reg, &val))
  815. val = -EIO;
  816. spin_unlock_bh(&tp->lock);
  817. return val;
  818. }
  819. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  820. {
  821. struct tg3 *tp = bp->priv;
  822. u32 ret = 0;
  823. spin_lock_bh(&tp->lock);
  824. if (tg3_writephy(tp, reg, val))
  825. ret = -EIO;
  826. spin_unlock_bh(&tp->lock);
  827. return ret;
  828. }
  829. static int tg3_mdio_reset(struct mii_bus *bp)
  830. {
  831. return 0;
  832. }
  833. static void tg3_mdio_config_5785(struct tg3 *tp)
  834. {
  835. u32 val;
  836. struct phy_device *phydev;
  837. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  838. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  839. case PHY_ID_BCM50610:
  840. case PHY_ID_BCM50610M:
  841. val = MAC_PHYCFG2_50610_LED_MODES;
  842. break;
  843. case PHY_ID_BCMAC131:
  844. val = MAC_PHYCFG2_AC131_LED_MODES;
  845. break;
  846. case PHY_ID_RTL8211C:
  847. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  848. break;
  849. case PHY_ID_RTL8201E:
  850. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  851. break;
  852. default:
  853. return;
  854. }
  855. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  856. tw32(MAC_PHYCFG2, val);
  857. val = tr32(MAC_PHYCFG1);
  858. val &= ~(MAC_PHYCFG1_RGMII_INT |
  859. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  860. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  861. tw32(MAC_PHYCFG1, val);
  862. return;
  863. }
  864. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  865. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  866. MAC_PHYCFG2_FMODE_MASK_MASK |
  867. MAC_PHYCFG2_GMODE_MASK_MASK |
  868. MAC_PHYCFG2_ACT_MASK_MASK |
  869. MAC_PHYCFG2_QUAL_MASK_MASK |
  870. MAC_PHYCFG2_INBAND_ENABLE;
  871. tw32(MAC_PHYCFG2, val);
  872. val = tr32(MAC_PHYCFG1);
  873. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  874. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  875. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  876. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  877. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  878. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  879. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  880. }
  881. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  882. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  883. tw32(MAC_PHYCFG1, val);
  884. val = tr32(MAC_EXT_RGMII_MODE);
  885. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  886. MAC_RGMII_MODE_RX_QUALITY |
  887. MAC_RGMII_MODE_RX_ACTIVITY |
  888. MAC_RGMII_MODE_RX_ENG_DET |
  889. MAC_RGMII_MODE_TX_ENABLE |
  890. MAC_RGMII_MODE_TX_LOWPWR |
  891. MAC_RGMII_MODE_TX_RESET);
  892. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  893. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  894. val |= MAC_RGMII_MODE_RX_INT_B |
  895. MAC_RGMII_MODE_RX_QUALITY |
  896. MAC_RGMII_MODE_RX_ACTIVITY |
  897. MAC_RGMII_MODE_RX_ENG_DET;
  898. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  899. val |= MAC_RGMII_MODE_TX_ENABLE |
  900. MAC_RGMII_MODE_TX_LOWPWR |
  901. MAC_RGMII_MODE_TX_RESET;
  902. }
  903. tw32(MAC_EXT_RGMII_MODE, val);
  904. }
  905. static void tg3_mdio_start(struct tg3 *tp)
  906. {
  907. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  908. tw32_f(MAC_MI_MODE, tp->mi_mode);
  909. udelay(80);
  910. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  912. tg3_mdio_config_5785(tp);
  913. }
  914. static int tg3_mdio_init(struct tg3 *tp)
  915. {
  916. int i;
  917. u32 reg;
  918. struct phy_device *phydev;
  919. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  920. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  921. u32 is_serdes;
  922. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  923. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  924. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  925. else
  926. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  927. TG3_CPMU_PHY_STRAP_IS_SERDES;
  928. if (is_serdes)
  929. tp->phy_addr += 7;
  930. } else
  931. tp->phy_addr = TG3_PHY_MII_ADDR;
  932. tg3_mdio_start(tp);
  933. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  934. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  935. return 0;
  936. tp->mdio_bus = mdiobus_alloc();
  937. if (tp->mdio_bus == NULL)
  938. return -ENOMEM;
  939. tp->mdio_bus->name = "tg3 mdio bus";
  940. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  941. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  942. tp->mdio_bus->priv = tp;
  943. tp->mdio_bus->parent = &tp->pdev->dev;
  944. tp->mdio_bus->read = &tg3_mdio_read;
  945. tp->mdio_bus->write = &tg3_mdio_write;
  946. tp->mdio_bus->reset = &tg3_mdio_reset;
  947. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  948. tp->mdio_bus->irq = &tp->mdio_irq[0];
  949. for (i = 0; i < PHY_MAX_ADDR; i++)
  950. tp->mdio_bus->irq[i] = PHY_POLL;
  951. /* The bus registration will look for all the PHYs on the mdio bus.
  952. * Unfortunately, it does not ensure the PHY is powered up before
  953. * accessing the PHY ID registers. A chip reset is the
  954. * quickest way to bring the device back to an operational state..
  955. */
  956. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  957. tg3_bmcr_reset(tp);
  958. i = mdiobus_register(tp->mdio_bus);
  959. if (i) {
  960. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  961. mdiobus_free(tp->mdio_bus);
  962. return i;
  963. }
  964. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  965. if (!phydev || !phydev->drv) {
  966. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  967. mdiobus_unregister(tp->mdio_bus);
  968. mdiobus_free(tp->mdio_bus);
  969. return -ENODEV;
  970. }
  971. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  972. case PHY_ID_BCM57780:
  973. phydev->interface = PHY_INTERFACE_MODE_GMII;
  974. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  975. break;
  976. case PHY_ID_BCM50610:
  977. case PHY_ID_BCM50610M:
  978. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  979. PHY_BRCM_RX_REFCLK_UNUSED |
  980. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  981. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  982. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  983. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  984. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  985. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  986. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  987. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  988. /* fallthru */
  989. case PHY_ID_RTL8211C:
  990. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  991. break;
  992. case PHY_ID_RTL8201E:
  993. case PHY_ID_BCMAC131:
  994. phydev->interface = PHY_INTERFACE_MODE_MII;
  995. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  996. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  997. break;
  998. }
  999. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  1000. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1001. tg3_mdio_config_5785(tp);
  1002. return 0;
  1003. }
  1004. static void tg3_mdio_fini(struct tg3 *tp)
  1005. {
  1006. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  1007. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  1008. mdiobus_unregister(tp->mdio_bus);
  1009. mdiobus_free(tp->mdio_bus);
  1010. }
  1011. }
  1012. /* tp->lock is held. */
  1013. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1014. {
  1015. u32 val;
  1016. val = tr32(GRC_RX_CPU_EVENT);
  1017. val |= GRC_RX_CPU_DRIVER_EVENT;
  1018. tw32_f(GRC_RX_CPU_EVENT, val);
  1019. tp->last_event_jiffies = jiffies;
  1020. }
  1021. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1022. /* tp->lock is held. */
  1023. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1024. {
  1025. int i;
  1026. unsigned int delay_cnt;
  1027. long time_remain;
  1028. /* If enough time has passed, no wait is necessary. */
  1029. time_remain = (long)(tp->last_event_jiffies + 1 +
  1030. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1031. (long)jiffies;
  1032. if (time_remain < 0)
  1033. return;
  1034. /* Check if we can shorten the wait time. */
  1035. delay_cnt = jiffies_to_usecs(time_remain);
  1036. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1037. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1038. delay_cnt = (delay_cnt >> 3) + 1;
  1039. for (i = 0; i < delay_cnt; i++) {
  1040. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1041. break;
  1042. udelay(8);
  1043. }
  1044. }
  1045. /* tp->lock is held. */
  1046. static void tg3_ump_link_report(struct tg3 *tp)
  1047. {
  1048. u32 reg;
  1049. u32 val;
  1050. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1051. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1052. return;
  1053. tg3_wait_for_event_ack(tp);
  1054. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1055. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1056. val = 0;
  1057. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1058. val = reg << 16;
  1059. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1060. val |= (reg & 0xffff);
  1061. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1062. val = 0;
  1063. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1064. val = reg << 16;
  1065. if (!tg3_readphy(tp, MII_LPA, &reg))
  1066. val |= (reg & 0xffff);
  1067. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1068. val = 0;
  1069. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1070. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1071. val = reg << 16;
  1072. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1073. val |= (reg & 0xffff);
  1074. }
  1075. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1076. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1077. val = reg << 16;
  1078. else
  1079. val = 0;
  1080. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1081. tg3_generate_fw_event(tp);
  1082. }
  1083. static void tg3_link_report(struct tg3 *tp)
  1084. {
  1085. if (!netif_carrier_ok(tp->dev)) {
  1086. netif_info(tp, link, tp->dev, "Link is down\n");
  1087. tg3_ump_link_report(tp);
  1088. } else if (netif_msg_link(tp)) {
  1089. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1090. (tp->link_config.active_speed == SPEED_1000 ?
  1091. 1000 :
  1092. (tp->link_config.active_speed == SPEED_100 ?
  1093. 100 : 10)),
  1094. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1095. "full" : "half"));
  1096. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1097. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1098. "on" : "off",
  1099. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1100. "on" : "off");
  1101. tg3_ump_link_report(tp);
  1102. }
  1103. }
  1104. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1105. {
  1106. u16 miireg;
  1107. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1108. miireg = ADVERTISE_PAUSE_CAP;
  1109. else if (flow_ctrl & FLOW_CTRL_TX)
  1110. miireg = ADVERTISE_PAUSE_ASYM;
  1111. else if (flow_ctrl & FLOW_CTRL_RX)
  1112. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1113. else
  1114. miireg = 0;
  1115. return miireg;
  1116. }
  1117. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1118. {
  1119. u16 miireg;
  1120. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1121. miireg = ADVERTISE_1000XPAUSE;
  1122. else if (flow_ctrl & FLOW_CTRL_TX)
  1123. miireg = ADVERTISE_1000XPSE_ASYM;
  1124. else if (flow_ctrl & FLOW_CTRL_RX)
  1125. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1126. else
  1127. miireg = 0;
  1128. return miireg;
  1129. }
  1130. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1131. {
  1132. u8 cap = 0;
  1133. if (lcladv & ADVERTISE_1000XPAUSE) {
  1134. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1135. if (rmtadv & LPA_1000XPAUSE)
  1136. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1137. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1138. cap = FLOW_CTRL_RX;
  1139. } else {
  1140. if (rmtadv & LPA_1000XPAUSE)
  1141. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1142. }
  1143. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1144. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1145. cap = FLOW_CTRL_TX;
  1146. }
  1147. return cap;
  1148. }
  1149. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1150. {
  1151. u8 autoneg;
  1152. u8 flowctrl = 0;
  1153. u32 old_rx_mode = tp->rx_mode;
  1154. u32 old_tx_mode = tp->tx_mode;
  1155. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1156. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1157. else
  1158. autoneg = tp->link_config.autoneg;
  1159. if (autoneg == AUTONEG_ENABLE &&
  1160. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1161. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1162. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1163. else
  1164. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1165. } else
  1166. flowctrl = tp->link_config.flowctrl;
  1167. tp->link_config.active_flowctrl = flowctrl;
  1168. if (flowctrl & FLOW_CTRL_RX)
  1169. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1170. else
  1171. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1172. if (old_rx_mode != tp->rx_mode)
  1173. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1174. if (flowctrl & FLOW_CTRL_TX)
  1175. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1176. else
  1177. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1178. if (old_tx_mode != tp->tx_mode)
  1179. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1180. }
  1181. static void tg3_adjust_link(struct net_device *dev)
  1182. {
  1183. u8 oldflowctrl, linkmesg = 0;
  1184. u32 mac_mode, lcl_adv, rmt_adv;
  1185. struct tg3 *tp = netdev_priv(dev);
  1186. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1187. spin_lock_bh(&tp->lock);
  1188. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1189. MAC_MODE_HALF_DUPLEX);
  1190. oldflowctrl = tp->link_config.active_flowctrl;
  1191. if (phydev->link) {
  1192. lcl_adv = 0;
  1193. rmt_adv = 0;
  1194. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1195. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1196. else if (phydev->speed == SPEED_1000 ||
  1197. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1198. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1199. else
  1200. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1201. if (phydev->duplex == DUPLEX_HALF)
  1202. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1203. else {
  1204. lcl_adv = tg3_advert_flowctrl_1000T(
  1205. tp->link_config.flowctrl);
  1206. if (phydev->pause)
  1207. rmt_adv = LPA_PAUSE_CAP;
  1208. if (phydev->asym_pause)
  1209. rmt_adv |= LPA_PAUSE_ASYM;
  1210. }
  1211. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1212. } else
  1213. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1214. if (mac_mode != tp->mac_mode) {
  1215. tp->mac_mode = mac_mode;
  1216. tw32_f(MAC_MODE, tp->mac_mode);
  1217. udelay(40);
  1218. }
  1219. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1220. if (phydev->speed == SPEED_10)
  1221. tw32(MAC_MI_STAT,
  1222. MAC_MI_STAT_10MBPS_MODE |
  1223. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1224. else
  1225. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1226. }
  1227. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1228. tw32(MAC_TX_LENGTHS,
  1229. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1230. (6 << TX_LENGTHS_IPG_SHIFT) |
  1231. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1232. else
  1233. tw32(MAC_TX_LENGTHS,
  1234. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1235. (6 << TX_LENGTHS_IPG_SHIFT) |
  1236. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1237. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1238. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1239. phydev->speed != tp->link_config.active_speed ||
  1240. phydev->duplex != tp->link_config.active_duplex ||
  1241. oldflowctrl != tp->link_config.active_flowctrl)
  1242. linkmesg = 1;
  1243. tp->link_config.active_speed = phydev->speed;
  1244. tp->link_config.active_duplex = phydev->duplex;
  1245. spin_unlock_bh(&tp->lock);
  1246. if (linkmesg)
  1247. tg3_link_report(tp);
  1248. }
  1249. static int tg3_phy_init(struct tg3 *tp)
  1250. {
  1251. struct phy_device *phydev;
  1252. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1253. return 0;
  1254. /* Bring the PHY back to a known state. */
  1255. tg3_bmcr_reset(tp);
  1256. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1257. /* Attach the MAC to the PHY. */
  1258. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1259. phydev->dev_flags, phydev->interface);
  1260. if (IS_ERR(phydev)) {
  1261. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1262. return PTR_ERR(phydev);
  1263. }
  1264. /* Mask with MAC supported features. */
  1265. switch (phydev->interface) {
  1266. case PHY_INTERFACE_MODE_GMII:
  1267. case PHY_INTERFACE_MODE_RGMII:
  1268. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1269. phydev->supported &= (PHY_GBIT_FEATURES |
  1270. SUPPORTED_Pause |
  1271. SUPPORTED_Asym_Pause);
  1272. break;
  1273. }
  1274. /* fallthru */
  1275. case PHY_INTERFACE_MODE_MII:
  1276. phydev->supported &= (PHY_BASIC_FEATURES |
  1277. SUPPORTED_Pause |
  1278. SUPPORTED_Asym_Pause);
  1279. break;
  1280. default:
  1281. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1282. return -EINVAL;
  1283. }
  1284. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1285. phydev->advertising = phydev->supported;
  1286. return 0;
  1287. }
  1288. static void tg3_phy_start(struct tg3 *tp)
  1289. {
  1290. struct phy_device *phydev;
  1291. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1292. return;
  1293. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1294. if (tp->link_config.phy_is_low_power) {
  1295. tp->link_config.phy_is_low_power = 0;
  1296. phydev->speed = tp->link_config.orig_speed;
  1297. phydev->duplex = tp->link_config.orig_duplex;
  1298. phydev->autoneg = tp->link_config.orig_autoneg;
  1299. phydev->advertising = tp->link_config.orig_advertising;
  1300. }
  1301. phy_start(phydev);
  1302. phy_start_aneg(phydev);
  1303. }
  1304. static void tg3_phy_stop(struct tg3 *tp)
  1305. {
  1306. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1307. return;
  1308. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1309. }
  1310. static void tg3_phy_fini(struct tg3 *tp)
  1311. {
  1312. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1313. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1314. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1315. }
  1316. }
  1317. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1318. {
  1319. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1320. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1321. }
  1322. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1323. {
  1324. u32 phytest;
  1325. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1326. u32 phy;
  1327. tg3_writephy(tp, MII_TG3_FET_TEST,
  1328. phytest | MII_TG3_FET_SHADOW_EN);
  1329. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1330. if (enable)
  1331. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1332. else
  1333. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1334. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1335. }
  1336. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1337. }
  1338. }
  1339. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1340. {
  1341. u32 reg;
  1342. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1343. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1344. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1345. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1346. return;
  1347. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1348. tg3_phy_fet_toggle_apd(tp, enable);
  1349. return;
  1350. }
  1351. reg = MII_TG3_MISC_SHDW_WREN |
  1352. MII_TG3_MISC_SHDW_SCR5_SEL |
  1353. MII_TG3_MISC_SHDW_SCR5_LPED |
  1354. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1355. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1356. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1357. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1358. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1359. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1360. reg = MII_TG3_MISC_SHDW_WREN |
  1361. MII_TG3_MISC_SHDW_APD_SEL |
  1362. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1363. if (enable)
  1364. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1365. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1366. }
  1367. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1368. {
  1369. u32 phy;
  1370. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1371. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1372. return;
  1373. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1374. u32 ephy;
  1375. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1376. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1377. tg3_writephy(tp, MII_TG3_FET_TEST,
  1378. ephy | MII_TG3_FET_SHADOW_EN);
  1379. if (!tg3_readphy(tp, reg, &phy)) {
  1380. if (enable)
  1381. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1382. else
  1383. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1384. tg3_writephy(tp, reg, phy);
  1385. }
  1386. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1387. }
  1388. } else {
  1389. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1390. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1391. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1392. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1393. if (enable)
  1394. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1395. else
  1396. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1397. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1398. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1399. }
  1400. }
  1401. }
  1402. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1403. {
  1404. u32 val;
  1405. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1406. return;
  1407. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1408. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1409. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1410. (val | (1 << 15) | (1 << 4)));
  1411. }
  1412. static void tg3_phy_apply_otp(struct tg3 *tp)
  1413. {
  1414. u32 otp, phy;
  1415. if (!tp->phy_otp)
  1416. return;
  1417. otp = tp->phy_otp;
  1418. /* Enable SM_DSP clock and tx 6dB coding. */
  1419. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1420. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1421. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1422. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1423. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1424. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1425. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1426. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1427. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1428. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1429. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1430. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1431. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1432. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1433. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1434. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1435. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1436. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1437. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1438. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1439. /* Turn off SM_DSP clock. */
  1440. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1441. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1442. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1443. }
  1444. static int tg3_wait_macro_done(struct tg3 *tp)
  1445. {
  1446. int limit = 100;
  1447. while (limit--) {
  1448. u32 tmp32;
  1449. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1450. if ((tmp32 & 0x1000) == 0)
  1451. break;
  1452. }
  1453. }
  1454. if (limit < 0)
  1455. return -EBUSY;
  1456. return 0;
  1457. }
  1458. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1459. {
  1460. static const u32 test_pat[4][6] = {
  1461. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1462. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1463. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1464. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1465. };
  1466. int chan;
  1467. for (chan = 0; chan < 4; chan++) {
  1468. int i;
  1469. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1470. (chan * 0x2000) | 0x0200);
  1471. tg3_writephy(tp, 0x16, 0x0002);
  1472. for (i = 0; i < 6; i++)
  1473. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1474. test_pat[chan][i]);
  1475. tg3_writephy(tp, 0x16, 0x0202);
  1476. if (tg3_wait_macro_done(tp)) {
  1477. *resetp = 1;
  1478. return -EBUSY;
  1479. }
  1480. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1481. (chan * 0x2000) | 0x0200);
  1482. tg3_writephy(tp, 0x16, 0x0082);
  1483. if (tg3_wait_macro_done(tp)) {
  1484. *resetp = 1;
  1485. return -EBUSY;
  1486. }
  1487. tg3_writephy(tp, 0x16, 0x0802);
  1488. if (tg3_wait_macro_done(tp)) {
  1489. *resetp = 1;
  1490. return -EBUSY;
  1491. }
  1492. for (i = 0; i < 6; i += 2) {
  1493. u32 low, high;
  1494. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1495. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1496. tg3_wait_macro_done(tp)) {
  1497. *resetp = 1;
  1498. return -EBUSY;
  1499. }
  1500. low &= 0x7fff;
  1501. high &= 0x000f;
  1502. if (low != test_pat[chan][i] ||
  1503. high != test_pat[chan][i+1]) {
  1504. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1505. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1506. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1507. return -EBUSY;
  1508. }
  1509. }
  1510. }
  1511. return 0;
  1512. }
  1513. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1514. {
  1515. int chan;
  1516. for (chan = 0; chan < 4; chan++) {
  1517. int i;
  1518. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1519. (chan * 0x2000) | 0x0200);
  1520. tg3_writephy(tp, 0x16, 0x0002);
  1521. for (i = 0; i < 6; i++)
  1522. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1523. tg3_writephy(tp, 0x16, 0x0202);
  1524. if (tg3_wait_macro_done(tp))
  1525. return -EBUSY;
  1526. }
  1527. return 0;
  1528. }
  1529. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1530. {
  1531. u32 reg32, phy9_orig;
  1532. int retries, do_phy_reset, err;
  1533. retries = 10;
  1534. do_phy_reset = 1;
  1535. do {
  1536. if (do_phy_reset) {
  1537. err = tg3_bmcr_reset(tp);
  1538. if (err)
  1539. return err;
  1540. do_phy_reset = 0;
  1541. }
  1542. /* Disable transmitter and interrupt. */
  1543. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1544. continue;
  1545. reg32 |= 0x3000;
  1546. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1547. /* Set full-duplex, 1000 mbps. */
  1548. tg3_writephy(tp, MII_BMCR,
  1549. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1550. /* Set to master mode. */
  1551. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1552. continue;
  1553. tg3_writephy(tp, MII_TG3_CTRL,
  1554. (MII_TG3_CTRL_AS_MASTER |
  1555. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1556. /* Enable SM_DSP_CLOCK and 6dB. */
  1557. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1558. /* Block the PHY control access. */
  1559. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1560. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1561. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1562. if (!err)
  1563. break;
  1564. } while (--retries);
  1565. err = tg3_phy_reset_chanpat(tp);
  1566. if (err)
  1567. return err;
  1568. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1569. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1570. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1571. tg3_writephy(tp, 0x16, 0x0000);
  1572. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1573. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1574. /* Set Extended packet length bit for jumbo frames */
  1575. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1576. } else {
  1577. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1578. }
  1579. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1580. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1581. reg32 &= ~0x3000;
  1582. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1583. } else if (!err)
  1584. err = -EBUSY;
  1585. return err;
  1586. }
  1587. /* This will reset the tigon3 PHY if there is no valid
  1588. * link unless the FORCE argument is non-zero.
  1589. */
  1590. static int tg3_phy_reset(struct tg3 *tp)
  1591. {
  1592. u32 cpmuctrl;
  1593. u32 phy_status;
  1594. int err;
  1595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1596. u32 val;
  1597. val = tr32(GRC_MISC_CFG);
  1598. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1599. udelay(40);
  1600. }
  1601. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1602. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1603. if (err != 0)
  1604. return -EBUSY;
  1605. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1606. netif_carrier_off(tp->dev);
  1607. tg3_link_report(tp);
  1608. }
  1609. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1610. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1612. err = tg3_phy_reset_5703_4_5(tp);
  1613. if (err)
  1614. return err;
  1615. goto out;
  1616. }
  1617. cpmuctrl = 0;
  1618. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1619. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1620. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1621. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1622. tw32(TG3_CPMU_CTRL,
  1623. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1624. }
  1625. err = tg3_bmcr_reset(tp);
  1626. if (err)
  1627. return err;
  1628. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1629. u32 phy;
  1630. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1631. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1632. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1633. }
  1634. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1635. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1636. u32 val;
  1637. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1638. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1639. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1640. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1641. udelay(40);
  1642. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1643. }
  1644. }
  1645. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1646. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) &&
  1647. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1648. return 0;
  1649. tg3_phy_apply_otp(tp);
  1650. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1651. tg3_phy_toggle_apd(tp, true);
  1652. else
  1653. tg3_phy_toggle_apd(tp, false);
  1654. out:
  1655. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1656. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1657. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1658. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1659. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1660. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1661. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1662. }
  1663. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1664. tg3_writephy(tp, 0x1c, 0x8d68);
  1665. tg3_writephy(tp, 0x1c, 0x8d68);
  1666. }
  1667. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1668. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1669. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1670. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1671. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1672. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1673. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1674. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1675. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1676. } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1677. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1678. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1679. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1680. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1681. tg3_writephy(tp, MII_TG3_TEST1,
  1682. MII_TG3_TEST1_TRIM_EN | 0x4);
  1683. } else
  1684. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1685. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1686. }
  1687. /* Set Extended packet length bit (bit 14) on all chips that */
  1688. /* support jumbo frames */
  1689. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1690. /* Cannot do read-modify-write on 5401 */
  1691. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1692. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1693. u32 phy_reg;
  1694. /* Set bit 14 with read-modify-write to preserve other bits */
  1695. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1696. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1697. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1698. }
  1699. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1700. * jumbo frames transmission.
  1701. */
  1702. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1703. u32 phy_reg;
  1704. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1705. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1706. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1707. }
  1708. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1709. /* adjust output voltage */
  1710. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1711. }
  1712. tg3_phy_toggle_automdix(tp, 1);
  1713. tg3_phy_set_wirespeed(tp);
  1714. return 0;
  1715. }
  1716. static void tg3_frob_aux_power(struct tg3 *tp)
  1717. {
  1718. struct tg3 *tp_peer = tp;
  1719. /* The GPIOs do something completely different on 57765. */
  1720. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1721. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1722. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1723. return;
  1724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1725. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1726. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1727. struct net_device *dev_peer;
  1728. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1729. /* remove_one() may have been run on the peer. */
  1730. if (!dev_peer)
  1731. tp_peer = tp;
  1732. else
  1733. tp_peer = netdev_priv(dev_peer);
  1734. }
  1735. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1736. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1737. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1738. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1739. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1740. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1741. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1742. (GRC_LCLCTRL_GPIO_OE0 |
  1743. GRC_LCLCTRL_GPIO_OE1 |
  1744. GRC_LCLCTRL_GPIO_OE2 |
  1745. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1746. GRC_LCLCTRL_GPIO_OUTPUT1),
  1747. 100);
  1748. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1749. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1750. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1751. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1752. GRC_LCLCTRL_GPIO_OE1 |
  1753. GRC_LCLCTRL_GPIO_OE2 |
  1754. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1755. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1756. tp->grc_local_ctrl;
  1757. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1758. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1759. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1760. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1761. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1762. } else {
  1763. u32 no_gpio2;
  1764. u32 grc_local_ctrl = 0;
  1765. if (tp_peer != tp &&
  1766. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1767. return;
  1768. /* Workaround to prevent overdrawing Amps. */
  1769. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1770. ASIC_REV_5714) {
  1771. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1772. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1773. grc_local_ctrl, 100);
  1774. }
  1775. /* On 5753 and variants, GPIO2 cannot be used. */
  1776. no_gpio2 = tp->nic_sram_data_cfg &
  1777. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1778. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1779. GRC_LCLCTRL_GPIO_OE1 |
  1780. GRC_LCLCTRL_GPIO_OE2 |
  1781. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1782. GRC_LCLCTRL_GPIO_OUTPUT2;
  1783. if (no_gpio2) {
  1784. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1785. GRC_LCLCTRL_GPIO_OUTPUT2);
  1786. }
  1787. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1788. grc_local_ctrl, 100);
  1789. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1790. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1791. grc_local_ctrl, 100);
  1792. if (!no_gpio2) {
  1793. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1794. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1795. grc_local_ctrl, 100);
  1796. }
  1797. }
  1798. } else {
  1799. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1800. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1801. if (tp_peer != tp &&
  1802. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1803. return;
  1804. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1805. (GRC_LCLCTRL_GPIO_OE1 |
  1806. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1807. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1808. GRC_LCLCTRL_GPIO_OE1, 100);
  1809. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1810. (GRC_LCLCTRL_GPIO_OE1 |
  1811. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1812. }
  1813. }
  1814. }
  1815. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1816. {
  1817. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1818. return 1;
  1819. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1820. if (speed != SPEED_10)
  1821. return 1;
  1822. } else if (speed == SPEED_10)
  1823. return 1;
  1824. return 0;
  1825. }
  1826. static int tg3_setup_phy(struct tg3 *, int);
  1827. #define RESET_KIND_SHUTDOWN 0
  1828. #define RESET_KIND_INIT 1
  1829. #define RESET_KIND_SUSPEND 2
  1830. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1831. static int tg3_halt_cpu(struct tg3 *, u32);
  1832. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1833. {
  1834. u32 val;
  1835. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1836. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1837. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1838. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1839. sg_dig_ctrl |=
  1840. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1841. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1842. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1843. }
  1844. return;
  1845. }
  1846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1847. tg3_bmcr_reset(tp);
  1848. val = tr32(GRC_MISC_CFG);
  1849. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1850. udelay(40);
  1851. return;
  1852. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1853. u32 phytest;
  1854. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1855. u32 phy;
  1856. tg3_writephy(tp, MII_ADVERTISE, 0);
  1857. tg3_writephy(tp, MII_BMCR,
  1858. BMCR_ANENABLE | BMCR_ANRESTART);
  1859. tg3_writephy(tp, MII_TG3_FET_TEST,
  1860. phytest | MII_TG3_FET_SHADOW_EN);
  1861. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1862. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1863. tg3_writephy(tp,
  1864. MII_TG3_FET_SHDW_AUXMODE4,
  1865. phy);
  1866. }
  1867. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1868. }
  1869. return;
  1870. } else if (do_low_power) {
  1871. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1872. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1873. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1874. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1875. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1876. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1877. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1878. }
  1879. /* The PHY should not be powered down on some chips because
  1880. * of bugs.
  1881. */
  1882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1883. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1884. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1885. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1886. return;
  1887. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1888. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1889. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1890. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1891. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1892. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1893. }
  1894. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1895. }
  1896. /* tp->lock is held. */
  1897. static int tg3_nvram_lock(struct tg3 *tp)
  1898. {
  1899. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1900. int i;
  1901. if (tp->nvram_lock_cnt == 0) {
  1902. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1903. for (i = 0; i < 8000; i++) {
  1904. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1905. break;
  1906. udelay(20);
  1907. }
  1908. if (i == 8000) {
  1909. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1910. return -ENODEV;
  1911. }
  1912. }
  1913. tp->nvram_lock_cnt++;
  1914. }
  1915. return 0;
  1916. }
  1917. /* tp->lock is held. */
  1918. static void tg3_nvram_unlock(struct tg3 *tp)
  1919. {
  1920. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1921. if (tp->nvram_lock_cnt > 0)
  1922. tp->nvram_lock_cnt--;
  1923. if (tp->nvram_lock_cnt == 0)
  1924. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1925. }
  1926. }
  1927. /* tp->lock is held. */
  1928. static void tg3_enable_nvram_access(struct tg3 *tp)
  1929. {
  1930. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1931. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1932. u32 nvaccess = tr32(NVRAM_ACCESS);
  1933. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1934. }
  1935. }
  1936. /* tp->lock is held. */
  1937. static void tg3_disable_nvram_access(struct tg3 *tp)
  1938. {
  1939. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1940. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1941. u32 nvaccess = tr32(NVRAM_ACCESS);
  1942. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1943. }
  1944. }
  1945. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1946. u32 offset, u32 *val)
  1947. {
  1948. u32 tmp;
  1949. int i;
  1950. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1951. return -EINVAL;
  1952. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1953. EEPROM_ADDR_DEVID_MASK |
  1954. EEPROM_ADDR_READ);
  1955. tw32(GRC_EEPROM_ADDR,
  1956. tmp |
  1957. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1958. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1959. EEPROM_ADDR_ADDR_MASK) |
  1960. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1961. for (i = 0; i < 1000; i++) {
  1962. tmp = tr32(GRC_EEPROM_ADDR);
  1963. if (tmp & EEPROM_ADDR_COMPLETE)
  1964. break;
  1965. msleep(1);
  1966. }
  1967. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1968. return -EBUSY;
  1969. tmp = tr32(GRC_EEPROM_DATA);
  1970. /*
  1971. * The data will always be opposite the native endian
  1972. * format. Perform a blind byteswap to compensate.
  1973. */
  1974. *val = swab32(tmp);
  1975. return 0;
  1976. }
  1977. #define NVRAM_CMD_TIMEOUT 10000
  1978. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1979. {
  1980. int i;
  1981. tw32(NVRAM_CMD, nvram_cmd);
  1982. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1983. udelay(10);
  1984. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1985. udelay(10);
  1986. break;
  1987. }
  1988. }
  1989. if (i == NVRAM_CMD_TIMEOUT)
  1990. return -EBUSY;
  1991. return 0;
  1992. }
  1993. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1994. {
  1995. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1996. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1997. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1998. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1999. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2000. addr = ((addr / tp->nvram_pagesize) <<
  2001. ATMEL_AT45DB0X1B_PAGE_POS) +
  2002. (addr % tp->nvram_pagesize);
  2003. return addr;
  2004. }
  2005. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2006. {
  2007. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  2008. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  2009. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  2010. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  2011. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2012. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2013. tp->nvram_pagesize) +
  2014. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2015. return addr;
  2016. }
  2017. /* NOTE: Data read in from NVRAM is byteswapped according to
  2018. * the byteswapping settings for all other register accesses.
  2019. * tg3 devices are BE devices, so on a BE machine, the data
  2020. * returned will be exactly as it is seen in NVRAM. On a LE
  2021. * machine, the 32-bit value will be byteswapped.
  2022. */
  2023. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2024. {
  2025. int ret;
  2026. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2027. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2028. offset = tg3_nvram_phys_addr(tp, offset);
  2029. if (offset > NVRAM_ADDR_MSK)
  2030. return -EINVAL;
  2031. ret = tg3_nvram_lock(tp);
  2032. if (ret)
  2033. return ret;
  2034. tg3_enable_nvram_access(tp);
  2035. tw32(NVRAM_ADDR, offset);
  2036. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2037. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2038. if (ret == 0)
  2039. *val = tr32(NVRAM_RDDATA);
  2040. tg3_disable_nvram_access(tp);
  2041. tg3_nvram_unlock(tp);
  2042. return ret;
  2043. }
  2044. /* Ensures NVRAM data is in bytestream format. */
  2045. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2046. {
  2047. u32 v;
  2048. int res = tg3_nvram_read(tp, offset, &v);
  2049. if (!res)
  2050. *val = cpu_to_be32(v);
  2051. return res;
  2052. }
  2053. /* tp->lock is held. */
  2054. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2055. {
  2056. u32 addr_high, addr_low;
  2057. int i;
  2058. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2059. tp->dev->dev_addr[1]);
  2060. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2061. (tp->dev->dev_addr[3] << 16) |
  2062. (tp->dev->dev_addr[4] << 8) |
  2063. (tp->dev->dev_addr[5] << 0));
  2064. for (i = 0; i < 4; i++) {
  2065. if (i == 1 && skip_mac_1)
  2066. continue;
  2067. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2068. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2069. }
  2070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2072. for (i = 0; i < 12; i++) {
  2073. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2074. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2075. }
  2076. }
  2077. addr_high = (tp->dev->dev_addr[0] +
  2078. tp->dev->dev_addr[1] +
  2079. tp->dev->dev_addr[2] +
  2080. tp->dev->dev_addr[3] +
  2081. tp->dev->dev_addr[4] +
  2082. tp->dev->dev_addr[5]) &
  2083. TX_BACKOFF_SEED_MASK;
  2084. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2085. }
  2086. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2087. {
  2088. u32 misc_host_ctrl;
  2089. bool device_should_wake, do_low_power;
  2090. /* Make sure register accesses (indirect or otherwise)
  2091. * will function correctly.
  2092. */
  2093. pci_write_config_dword(tp->pdev,
  2094. TG3PCI_MISC_HOST_CTRL,
  2095. tp->misc_host_ctrl);
  2096. switch (state) {
  2097. case PCI_D0:
  2098. pci_enable_wake(tp->pdev, state, false);
  2099. pci_set_power_state(tp->pdev, PCI_D0);
  2100. /* Switch out of Vaux if it is a NIC */
  2101. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2102. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2103. return 0;
  2104. case PCI_D1:
  2105. case PCI_D2:
  2106. case PCI_D3hot:
  2107. break;
  2108. default:
  2109. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2110. state);
  2111. return -EINVAL;
  2112. }
  2113. /* Restore the CLKREQ setting. */
  2114. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2115. u16 lnkctl;
  2116. pci_read_config_word(tp->pdev,
  2117. tp->pcie_cap + PCI_EXP_LNKCTL,
  2118. &lnkctl);
  2119. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2120. pci_write_config_word(tp->pdev,
  2121. tp->pcie_cap + PCI_EXP_LNKCTL,
  2122. lnkctl);
  2123. }
  2124. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2125. tw32(TG3PCI_MISC_HOST_CTRL,
  2126. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2127. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2128. device_may_wakeup(&tp->pdev->dev) &&
  2129. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2130. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2131. do_low_power = false;
  2132. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2133. !tp->link_config.phy_is_low_power) {
  2134. struct phy_device *phydev;
  2135. u32 phyid, advertising;
  2136. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2137. tp->link_config.phy_is_low_power = 1;
  2138. tp->link_config.orig_speed = phydev->speed;
  2139. tp->link_config.orig_duplex = phydev->duplex;
  2140. tp->link_config.orig_autoneg = phydev->autoneg;
  2141. tp->link_config.orig_advertising = phydev->advertising;
  2142. advertising = ADVERTISED_TP |
  2143. ADVERTISED_Pause |
  2144. ADVERTISED_Autoneg |
  2145. ADVERTISED_10baseT_Half;
  2146. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2147. device_should_wake) {
  2148. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2149. advertising |=
  2150. ADVERTISED_100baseT_Half |
  2151. ADVERTISED_100baseT_Full |
  2152. ADVERTISED_10baseT_Full;
  2153. else
  2154. advertising |= ADVERTISED_10baseT_Full;
  2155. }
  2156. phydev->advertising = advertising;
  2157. phy_start_aneg(phydev);
  2158. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2159. if (phyid != PHY_ID_BCMAC131) {
  2160. phyid &= PHY_BCM_OUI_MASK;
  2161. if (phyid == PHY_BCM_OUI_1 ||
  2162. phyid == PHY_BCM_OUI_2 ||
  2163. phyid == PHY_BCM_OUI_3)
  2164. do_low_power = true;
  2165. }
  2166. }
  2167. } else {
  2168. do_low_power = true;
  2169. if (tp->link_config.phy_is_low_power == 0) {
  2170. tp->link_config.phy_is_low_power = 1;
  2171. tp->link_config.orig_speed = tp->link_config.speed;
  2172. tp->link_config.orig_duplex = tp->link_config.duplex;
  2173. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2174. }
  2175. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2176. tp->link_config.speed = SPEED_10;
  2177. tp->link_config.duplex = DUPLEX_HALF;
  2178. tp->link_config.autoneg = AUTONEG_ENABLE;
  2179. tg3_setup_phy(tp, 0);
  2180. }
  2181. }
  2182. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2183. u32 val;
  2184. val = tr32(GRC_VCPU_EXT_CTRL);
  2185. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2186. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2187. int i;
  2188. u32 val;
  2189. for (i = 0; i < 200; i++) {
  2190. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2191. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2192. break;
  2193. msleep(1);
  2194. }
  2195. }
  2196. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2197. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2198. WOL_DRV_STATE_SHUTDOWN |
  2199. WOL_DRV_WOL |
  2200. WOL_SET_MAGIC_PKT);
  2201. if (device_should_wake) {
  2202. u32 mac_mode;
  2203. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2204. if (do_low_power) {
  2205. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2206. udelay(40);
  2207. }
  2208. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2209. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2210. else
  2211. mac_mode = MAC_MODE_PORT_MODE_MII;
  2212. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2213. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2214. ASIC_REV_5700) {
  2215. u32 speed = (tp->tg3_flags &
  2216. TG3_FLAG_WOL_SPEED_100MB) ?
  2217. SPEED_100 : SPEED_10;
  2218. if (tg3_5700_link_polarity(tp, speed))
  2219. mac_mode |= MAC_MODE_LINK_POLARITY;
  2220. else
  2221. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2222. }
  2223. } else {
  2224. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2225. }
  2226. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2227. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2228. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2229. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2230. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2231. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2232. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2233. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2234. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2235. mac_mode |= tp->mac_mode &
  2236. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2237. if (mac_mode & MAC_MODE_APE_TX_EN)
  2238. mac_mode |= MAC_MODE_TDE_ENABLE;
  2239. }
  2240. tw32_f(MAC_MODE, mac_mode);
  2241. udelay(100);
  2242. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2243. udelay(10);
  2244. }
  2245. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2246. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2247. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2248. u32 base_val;
  2249. base_val = tp->pci_clock_ctrl;
  2250. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2251. CLOCK_CTRL_TXCLK_DISABLE);
  2252. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2253. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2254. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2255. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2256. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2257. /* do nothing */
  2258. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2259. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2260. u32 newbits1, newbits2;
  2261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2262. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2263. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2264. CLOCK_CTRL_TXCLK_DISABLE |
  2265. CLOCK_CTRL_ALTCLK);
  2266. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2267. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2268. newbits1 = CLOCK_CTRL_625_CORE;
  2269. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2270. } else {
  2271. newbits1 = CLOCK_CTRL_ALTCLK;
  2272. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2273. }
  2274. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2275. 40);
  2276. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2277. 40);
  2278. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2279. u32 newbits3;
  2280. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2282. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2283. CLOCK_CTRL_TXCLK_DISABLE |
  2284. CLOCK_CTRL_44MHZ_CORE);
  2285. } else {
  2286. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2287. }
  2288. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2289. tp->pci_clock_ctrl | newbits3, 40);
  2290. }
  2291. }
  2292. if (!(device_should_wake) &&
  2293. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2294. tg3_power_down_phy(tp, do_low_power);
  2295. tg3_frob_aux_power(tp);
  2296. /* Workaround for unstable PLL clock */
  2297. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2298. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2299. u32 val = tr32(0x7d00);
  2300. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2301. tw32(0x7d00, val);
  2302. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2303. int err;
  2304. err = tg3_nvram_lock(tp);
  2305. tg3_halt_cpu(tp, RX_CPU_BASE);
  2306. if (!err)
  2307. tg3_nvram_unlock(tp);
  2308. }
  2309. }
  2310. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2311. if (device_should_wake)
  2312. pci_enable_wake(tp->pdev, state, true);
  2313. /* Finally, set the new power state. */
  2314. pci_set_power_state(tp->pdev, state);
  2315. return 0;
  2316. }
  2317. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2318. {
  2319. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2320. case MII_TG3_AUX_STAT_10HALF:
  2321. *speed = SPEED_10;
  2322. *duplex = DUPLEX_HALF;
  2323. break;
  2324. case MII_TG3_AUX_STAT_10FULL:
  2325. *speed = SPEED_10;
  2326. *duplex = DUPLEX_FULL;
  2327. break;
  2328. case MII_TG3_AUX_STAT_100HALF:
  2329. *speed = SPEED_100;
  2330. *duplex = DUPLEX_HALF;
  2331. break;
  2332. case MII_TG3_AUX_STAT_100FULL:
  2333. *speed = SPEED_100;
  2334. *duplex = DUPLEX_FULL;
  2335. break;
  2336. case MII_TG3_AUX_STAT_1000HALF:
  2337. *speed = SPEED_1000;
  2338. *duplex = DUPLEX_HALF;
  2339. break;
  2340. case MII_TG3_AUX_STAT_1000FULL:
  2341. *speed = SPEED_1000;
  2342. *duplex = DUPLEX_FULL;
  2343. break;
  2344. default:
  2345. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2346. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2347. SPEED_10;
  2348. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2349. DUPLEX_HALF;
  2350. break;
  2351. }
  2352. *speed = SPEED_INVALID;
  2353. *duplex = DUPLEX_INVALID;
  2354. break;
  2355. }
  2356. }
  2357. static void tg3_phy_copper_begin(struct tg3 *tp)
  2358. {
  2359. u32 new_adv;
  2360. int i;
  2361. if (tp->link_config.phy_is_low_power) {
  2362. /* Entering low power mode. Disable gigabit and
  2363. * 100baseT advertisements.
  2364. */
  2365. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2366. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2367. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2368. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2369. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2370. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2371. } else if (tp->link_config.speed == SPEED_INVALID) {
  2372. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2373. tp->link_config.advertising &=
  2374. ~(ADVERTISED_1000baseT_Half |
  2375. ADVERTISED_1000baseT_Full);
  2376. new_adv = ADVERTISE_CSMA;
  2377. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2378. new_adv |= ADVERTISE_10HALF;
  2379. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2380. new_adv |= ADVERTISE_10FULL;
  2381. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2382. new_adv |= ADVERTISE_100HALF;
  2383. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2384. new_adv |= ADVERTISE_100FULL;
  2385. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2386. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2387. if (tp->link_config.advertising &
  2388. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2389. new_adv = 0;
  2390. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2391. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2392. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2393. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2394. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2395. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2396. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2397. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2398. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2399. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2400. } else {
  2401. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2402. }
  2403. } else {
  2404. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2405. new_adv |= ADVERTISE_CSMA;
  2406. /* Asking for a specific link mode. */
  2407. if (tp->link_config.speed == SPEED_1000) {
  2408. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2409. if (tp->link_config.duplex == DUPLEX_FULL)
  2410. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2411. else
  2412. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2413. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2414. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2415. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2416. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2417. } else {
  2418. if (tp->link_config.speed == SPEED_100) {
  2419. if (tp->link_config.duplex == DUPLEX_FULL)
  2420. new_adv |= ADVERTISE_100FULL;
  2421. else
  2422. new_adv |= ADVERTISE_100HALF;
  2423. } else {
  2424. if (tp->link_config.duplex == DUPLEX_FULL)
  2425. new_adv |= ADVERTISE_10FULL;
  2426. else
  2427. new_adv |= ADVERTISE_10HALF;
  2428. }
  2429. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2430. new_adv = 0;
  2431. }
  2432. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2433. }
  2434. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2435. tp->link_config.speed != SPEED_INVALID) {
  2436. u32 bmcr, orig_bmcr;
  2437. tp->link_config.active_speed = tp->link_config.speed;
  2438. tp->link_config.active_duplex = tp->link_config.duplex;
  2439. bmcr = 0;
  2440. switch (tp->link_config.speed) {
  2441. default:
  2442. case SPEED_10:
  2443. break;
  2444. case SPEED_100:
  2445. bmcr |= BMCR_SPEED100;
  2446. break;
  2447. case SPEED_1000:
  2448. bmcr |= TG3_BMCR_SPEED1000;
  2449. break;
  2450. }
  2451. if (tp->link_config.duplex == DUPLEX_FULL)
  2452. bmcr |= BMCR_FULLDPLX;
  2453. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2454. (bmcr != orig_bmcr)) {
  2455. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2456. for (i = 0; i < 1500; i++) {
  2457. u32 tmp;
  2458. udelay(10);
  2459. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2460. tg3_readphy(tp, MII_BMSR, &tmp))
  2461. continue;
  2462. if (!(tmp & BMSR_LSTATUS)) {
  2463. udelay(40);
  2464. break;
  2465. }
  2466. }
  2467. tg3_writephy(tp, MII_BMCR, bmcr);
  2468. udelay(40);
  2469. }
  2470. } else {
  2471. tg3_writephy(tp, MII_BMCR,
  2472. BMCR_ANENABLE | BMCR_ANRESTART);
  2473. }
  2474. }
  2475. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2476. {
  2477. int err;
  2478. /* Turn off tap power management. */
  2479. /* Set Extended packet length bit */
  2480. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2481. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2482. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2483. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2484. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2485. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2486. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2487. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2488. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2489. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2490. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2491. udelay(40);
  2492. return err;
  2493. }
  2494. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2495. {
  2496. u32 adv_reg, all_mask = 0;
  2497. if (mask & ADVERTISED_10baseT_Half)
  2498. all_mask |= ADVERTISE_10HALF;
  2499. if (mask & ADVERTISED_10baseT_Full)
  2500. all_mask |= ADVERTISE_10FULL;
  2501. if (mask & ADVERTISED_100baseT_Half)
  2502. all_mask |= ADVERTISE_100HALF;
  2503. if (mask & ADVERTISED_100baseT_Full)
  2504. all_mask |= ADVERTISE_100FULL;
  2505. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2506. return 0;
  2507. if ((adv_reg & all_mask) != all_mask)
  2508. return 0;
  2509. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2510. u32 tg3_ctrl;
  2511. all_mask = 0;
  2512. if (mask & ADVERTISED_1000baseT_Half)
  2513. all_mask |= ADVERTISE_1000HALF;
  2514. if (mask & ADVERTISED_1000baseT_Full)
  2515. all_mask |= ADVERTISE_1000FULL;
  2516. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2517. return 0;
  2518. if ((tg3_ctrl & all_mask) != all_mask)
  2519. return 0;
  2520. }
  2521. return 1;
  2522. }
  2523. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2524. {
  2525. u32 curadv, reqadv;
  2526. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2527. return 1;
  2528. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2529. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2530. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2531. if (curadv != reqadv)
  2532. return 0;
  2533. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2534. tg3_readphy(tp, MII_LPA, rmtadv);
  2535. } else {
  2536. /* Reprogram the advertisement register, even if it
  2537. * does not affect the current link. If the link
  2538. * gets renegotiated in the future, we can save an
  2539. * additional renegotiation cycle by advertising
  2540. * it correctly in the first place.
  2541. */
  2542. if (curadv != reqadv) {
  2543. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2544. ADVERTISE_PAUSE_ASYM);
  2545. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2546. }
  2547. }
  2548. return 1;
  2549. }
  2550. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2551. {
  2552. int current_link_up;
  2553. u32 bmsr, dummy;
  2554. u32 lcl_adv, rmt_adv;
  2555. u16 current_speed;
  2556. u8 current_duplex;
  2557. int i, err;
  2558. tw32(MAC_EVENT, 0);
  2559. tw32_f(MAC_STATUS,
  2560. (MAC_STATUS_SYNC_CHANGED |
  2561. MAC_STATUS_CFG_CHANGED |
  2562. MAC_STATUS_MI_COMPLETION |
  2563. MAC_STATUS_LNKSTATE_CHANGED));
  2564. udelay(40);
  2565. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2566. tw32_f(MAC_MI_MODE,
  2567. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2568. udelay(80);
  2569. }
  2570. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2571. /* Some third-party PHYs need to be reset on link going
  2572. * down.
  2573. */
  2574. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2575. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2577. netif_carrier_ok(tp->dev)) {
  2578. tg3_readphy(tp, MII_BMSR, &bmsr);
  2579. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2580. !(bmsr & BMSR_LSTATUS))
  2581. force_reset = 1;
  2582. }
  2583. if (force_reset)
  2584. tg3_phy_reset(tp);
  2585. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2586. tg3_readphy(tp, MII_BMSR, &bmsr);
  2587. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2588. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2589. bmsr = 0;
  2590. if (!(bmsr & BMSR_LSTATUS)) {
  2591. err = tg3_init_5401phy_dsp(tp);
  2592. if (err)
  2593. return err;
  2594. tg3_readphy(tp, MII_BMSR, &bmsr);
  2595. for (i = 0; i < 1000; i++) {
  2596. udelay(10);
  2597. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2598. (bmsr & BMSR_LSTATUS)) {
  2599. udelay(40);
  2600. break;
  2601. }
  2602. }
  2603. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2604. TG3_PHY_REV_BCM5401_B0 &&
  2605. !(bmsr & BMSR_LSTATUS) &&
  2606. tp->link_config.active_speed == SPEED_1000) {
  2607. err = tg3_phy_reset(tp);
  2608. if (!err)
  2609. err = tg3_init_5401phy_dsp(tp);
  2610. if (err)
  2611. return err;
  2612. }
  2613. }
  2614. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2615. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2616. /* 5701 {A0,B0} CRC bug workaround */
  2617. tg3_writephy(tp, 0x15, 0x0a75);
  2618. tg3_writephy(tp, 0x1c, 0x8c68);
  2619. tg3_writephy(tp, 0x1c, 0x8d68);
  2620. tg3_writephy(tp, 0x1c, 0x8c68);
  2621. }
  2622. /* Clear pending interrupts... */
  2623. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2624. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2625. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2626. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2627. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2628. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2631. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2632. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2633. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2634. else
  2635. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2636. }
  2637. current_link_up = 0;
  2638. current_speed = SPEED_INVALID;
  2639. current_duplex = DUPLEX_INVALID;
  2640. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2641. u32 val;
  2642. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2643. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2644. if (!(val & (1 << 10))) {
  2645. val |= (1 << 10);
  2646. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2647. goto relink;
  2648. }
  2649. }
  2650. bmsr = 0;
  2651. for (i = 0; i < 100; i++) {
  2652. tg3_readphy(tp, MII_BMSR, &bmsr);
  2653. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2654. (bmsr & BMSR_LSTATUS))
  2655. break;
  2656. udelay(40);
  2657. }
  2658. if (bmsr & BMSR_LSTATUS) {
  2659. u32 aux_stat, bmcr;
  2660. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2661. for (i = 0; i < 2000; i++) {
  2662. udelay(10);
  2663. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2664. aux_stat)
  2665. break;
  2666. }
  2667. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2668. &current_speed,
  2669. &current_duplex);
  2670. bmcr = 0;
  2671. for (i = 0; i < 200; i++) {
  2672. tg3_readphy(tp, MII_BMCR, &bmcr);
  2673. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2674. continue;
  2675. if (bmcr && bmcr != 0x7fff)
  2676. break;
  2677. udelay(10);
  2678. }
  2679. lcl_adv = 0;
  2680. rmt_adv = 0;
  2681. tp->link_config.active_speed = current_speed;
  2682. tp->link_config.active_duplex = current_duplex;
  2683. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2684. if ((bmcr & BMCR_ANENABLE) &&
  2685. tg3_copper_is_advertising_all(tp,
  2686. tp->link_config.advertising)) {
  2687. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2688. &rmt_adv))
  2689. current_link_up = 1;
  2690. }
  2691. } else {
  2692. if (!(bmcr & BMCR_ANENABLE) &&
  2693. tp->link_config.speed == current_speed &&
  2694. tp->link_config.duplex == current_duplex &&
  2695. tp->link_config.flowctrl ==
  2696. tp->link_config.active_flowctrl) {
  2697. current_link_up = 1;
  2698. }
  2699. }
  2700. if (current_link_up == 1 &&
  2701. tp->link_config.active_duplex == DUPLEX_FULL)
  2702. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2703. }
  2704. relink:
  2705. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2706. u32 tmp;
  2707. tg3_phy_copper_begin(tp);
  2708. tg3_readphy(tp, MII_BMSR, &tmp);
  2709. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2710. (tmp & BMSR_LSTATUS))
  2711. current_link_up = 1;
  2712. }
  2713. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2714. if (current_link_up == 1) {
  2715. if (tp->link_config.active_speed == SPEED_100 ||
  2716. tp->link_config.active_speed == SPEED_10)
  2717. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2718. else
  2719. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2720. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2721. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2722. else
  2723. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2724. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2725. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2726. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2728. if (current_link_up == 1 &&
  2729. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2730. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2731. else
  2732. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2733. }
  2734. /* ??? Without this setting Netgear GA302T PHY does not
  2735. * ??? send/receive packets...
  2736. */
  2737. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2738. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2739. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2740. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2741. udelay(80);
  2742. }
  2743. tw32_f(MAC_MODE, tp->mac_mode);
  2744. udelay(40);
  2745. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2746. /* Polled via timer. */
  2747. tw32_f(MAC_EVENT, 0);
  2748. } else {
  2749. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2750. }
  2751. udelay(40);
  2752. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2753. current_link_up == 1 &&
  2754. tp->link_config.active_speed == SPEED_1000 &&
  2755. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2756. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2757. udelay(120);
  2758. tw32_f(MAC_STATUS,
  2759. (MAC_STATUS_SYNC_CHANGED |
  2760. MAC_STATUS_CFG_CHANGED));
  2761. udelay(40);
  2762. tg3_write_mem(tp,
  2763. NIC_SRAM_FIRMWARE_MBOX,
  2764. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2765. }
  2766. /* Prevent send BD corruption. */
  2767. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2768. u16 oldlnkctl, newlnkctl;
  2769. pci_read_config_word(tp->pdev,
  2770. tp->pcie_cap + PCI_EXP_LNKCTL,
  2771. &oldlnkctl);
  2772. if (tp->link_config.active_speed == SPEED_100 ||
  2773. tp->link_config.active_speed == SPEED_10)
  2774. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2775. else
  2776. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2777. if (newlnkctl != oldlnkctl)
  2778. pci_write_config_word(tp->pdev,
  2779. tp->pcie_cap + PCI_EXP_LNKCTL,
  2780. newlnkctl);
  2781. }
  2782. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2783. if (current_link_up)
  2784. netif_carrier_on(tp->dev);
  2785. else
  2786. netif_carrier_off(tp->dev);
  2787. tg3_link_report(tp);
  2788. }
  2789. return 0;
  2790. }
  2791. struct tg3_fiber_aneginfo {
  2792. int state;
  2793. #define ANEG_STATE_UNKNOWN 0
  2794. #define ANEG_STATE_AN_ENABLE 1
  2795. #define ANEG_STATE_RESTART_INIT 2
  2796. #define ANEG_STATE_RESTART 3
  2797. #define ANEG_STATE_DISABLE_LINK_OK 4
  2798. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2799. #define ANEG_STATE_ABILITY_DETECT 6
  2800. #define ANEG_STATE_ACK_DETECT_INIT 7
  2801. #define ANEG_STATE_ACK_DETECT 8
  2802. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2803. #define ANEG_STATE_COMPLETE_ACK 10
  2804. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2805. #define ANEG_STATE_IDLE_DETECT 12
  2806. #define ANEG_STATE_LINK_OK 13
  2807. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2808. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2809. u32 flags;
  2810. #define MR_AN_ENABLE 0x00000001
  2811. #define MR_RESTART_AN 0x00000002
  2812. #define MR_AN_COMPLETE 0x00000004
  2813. #define MR_PAGE_RX 0x00000008
  2814. #define MR_NP_LOADED 0x00000010
  2815. #define MR_TOGGLE_TX 0x00000020
  2816. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2817. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2818. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2819. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2820. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2821. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2822. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2823. #define MR_TOGGLE_RX 0x00002000
  2824. #define MR_NP_RX 0x00004000
  2825. #define MR_LINK_OK 0x80000000
  2826. unsigned long link_time, cur_time;
  2827. u32 ability_match_cfg;
  2828. int ability_match_count;
  2829. char ability_match, idle_match, ack_match;
  2830. u32 txconfig, rxconfig;
  2831. #define ANEG_CFG_NP 0x00000080
  2832. #define ANEG_CFG_ACK 0x00000040
  2833. #define ANEG_CFG_RF2 0x00000020
  2834. #define ANEG_CFG_RF1 0x00000010
  2835. #define ANEG_CFG_PS2 0x00000001
  2836. #define ANEG_CFG_PS1 0x00008000
  2837. #define ANEG_CFG_HD 0x00004000
  2838. #define ANEG_CFG_FD 0x00002000
  2839. #define ANEG_CFG_INVAL 0x00001f06
  2840. };
  2841. #define ANEG_OK 0
  2842. #define ANEG_DONE 1
  2843. #define ANEG_TIMER_ENAB 2
  2844. #define ANEG_FAILED -1
  2845. #define ANEG_STATE_SETTLE_TIME 10000
  2846. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2847. struct tg3_fiber_aneginfo *ap)
  2848. {
  2849. u16 flowctrl;
  2850. unsigned long delta;
  2851. u32 rx_cfg_reg;
  2852. int ret;
  2853. if (ap->state == ANEG_STATE_UNKNOWN) {
  2854. ap->rxconfig = 0;
  2855. ap->link_time = 0;
  2856. ap->cur_time = 0;
  2857. ap->ability_match_cfg = 0;
  2858. ap->ability_match_count = 0;
  2859. ap->ability_match = 0;
  2860. ap->idle_match = 0;
  2861. ap->ack_match = 0;
  2862. }
  2863. ap->cur_time++;
  2864. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2865. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2866. if (rx_cfg_reg != ap->ability_match_cfg) {
  2867. ap->ability_match_cfg = rx_cfg_reg;
  2868. ap->ability_match = 0;
  2869. ap->ability_match_count = 0;
  2870. } else {
  2871. if (++ap->ability_match_count > 1) {
  2872. ap->ability_match = 1;
  2873. ap->ability_match_cfg = rx_cfg_reg;
  2874. }
  2875. }
  2876. if (rx_cfg_reg & ANEG_CFG_ACK)
  2877. ap->ack_match = 1;
  2878. else
  2879. ap->ack_match = 0;
  2880. ap->idle_match = 0;
  2881. } else {
  2882. ap->idle_match = 1;
  2883. ap->ability_match_cfg = 0;
  2884. ap->ability_match_count = 0;
  2885. ap->ability_match = 0;
  2886. ap->ack_match = 0;
  2887. rx_cfg_reg = 0;
  2888. }
  2889. ap->rxconfig = rx_cfg_reg;
  2890. ret = ANEG_OK;
  2891. switch (ap->state) {
  2892. case ANEG_STATE_UNKNOWN:
  2893. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2894. ap->state = ANEG_STATE_AN_ENABLE;
  2895. /* fallthru */
  2896. case ANEG_STATE_AN_ENABLE:
  2897. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2898. if (ap->flags & MR_AN_ENABLE) {
  2899. ap->link_time = 0;
  2900. ap->cur_time = 0;
  2901. ap->ability_match_cfg = 0;
  2902. ap->ability_match_count = 0;
  2903. ap->ability_match = 0;
  2904. ap->idle_match = 0;
  2905. ap->ack_match = 0;
  2906. ap->state = ANEG_STATE_RESTART_INIT;
  2907. } else {
  2908. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2909. }
  2910. break;
  2911. case ANEG_STATE_RESTART_INIT:
  2912. ap->link_time = ap->cur_time;
  2913. ap->flags &= ~(MR_NP_LOADED);
  2914. ap->txconfig = 0;
  2915. tw32(MAC_TX_AUTO_NEG, 0);
  2916. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2917. tw32_f(MAC_MODE, tp->mac_mode);
  2918. udelay(40);
  2919. ret = ANEG_TIMER_ENAB;
  2920. ap->state = ANEG_STATE_RESTART;
  2921. /* fallthru */
  2922. case ANEG_STATE_RESTART:
  2923. delta = ap->cur_time - ap->link_time;
  2924. if (delta > ANEG_STATE_SETTLE_TIME)
  2925. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2926. else
  2927. ret = ANEG_TIMER_ENAB;
  2928. break;
  2929. case ANEG_STATE_DISABLE_LINK_OK:
  2930. ret = ANEG_DONE;
  2931. break;
  2932. case ANEG_STATE_ABILITY_DETECT_INIT:
  2933. ap->flags &= ~(MR_TOGGLE_TX);
  2934. ap->txconfig = ANEG_CFG_FD;
  2935. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2936. if (flowctrl & ADVERTISE_1000XPAUSE)
  2937. ap->txconfig |= ANEG_CFG_PS1;
  2938. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2939. ap->txconfig |= ANEG_CFG_PS2;
  2940. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2941. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2942. tw32_f(MAC_MODE, tp->mac_mode);
  2943. udelay(40);
  2944. ap->state = ANEG_STATE_ABILITY_DETECT;
  2945. break;
  2946. case ANEG_STATE_ABILITY_DETECT:
  2947. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2948. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2949. break;
  2950. case ANEG_STATE_ACK_DETECT_INIT:
  2951. ap->txconfig |= ANEG_CFG_ACK;
  2952. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2953. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2954. tw32_f(MAC_MODE, tp->mac_mode);
  2955. udelay(40);
  2956. ap->state = ANEG_STATE_ACK_DETECT;
  2957. /* fallthru */
  2958. case ANEG_STATE_ACK_DETECT:
  2959. if (ap->ack_match != 0) {
  2960. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2961. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2962. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2963. } else {
  2964. ap->state = ANEG_STATE_AN_ENABLE;
  2965. }
  2966. } else if (ap->ability_match != 0 &&
  2967. ap->rxconfig == 0) {
  2968. ap->state = ANEG_STATE_AN_ENABLE;
  2969. }
  2970. break;
  2971. case ANEG_STATE_COMPLETE_ACK_INIT:
  2972. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2973. ret = ANEG_FAILED;
  2974. break;
  2975. }
  2976. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2977. MR_LP_ADV_HALF_DUPLEX |
  2978. MR_LP_ADV_SYM_PAUSE |
  2979. MR_LP_ADV_ASYM_PAUSE |
  2980. MR_LP_ADV_REMOTE_FAULT1 |
  2981. MR_LP_ADV_REMOTE_FAULT2 |
  2982. MR_LP_ADV_NEXT_PAGE |
  2983. MR_TOGGLE_RX |
  2984. MR_NP_RX);
  2985. if (ap->rxconfig & ANEG_CFG_FD)
  2986. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2987. if (ap->rxconfig & ANEG_CFG_HD)
  2988. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2989. if (ap->rxconfig & ANEG_CFG_PS1)
  2990. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2991. if (ap->rxconfig & ANEG_CFG_PS2)
  2992. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2993. if (ap->rxconfig & ANEG_CFG_RF1)
  2994. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2995. if (ap->rxconfig & ANEG_CFG_RF2)
  2996. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2997. if (ap->rxconfig & ANEG_CFG_NP)
  2998. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2999. ap->link_time = ap->cur_time;
  3000. ap->flags ^= (MR_TOGGLE_TX);
  3001. if (ap->rxconfig & 0x0008)
  3002. ap->flags |= MR_TOGGLE_RX;
  3003. if (ap->rxconfig & ANEG_CFG_NP)
  3004. ap->flags |= MR_NP_RX;
  3005. ap->flags |= MR_PAGE_RX;
  3006. ap->state = ANEG_STATE_COMPLETE_ACK;
  3007. ret = ANEG_TIMER_ENAB;
  3008. break;
  3009. case ANEG_STATE_COMPLETE_ACK:
  3010. if (ap->ability_match != 0 &&
  3011. ap->rxconfig == 0) {
  3012. ap->state = ANEG_STATE_AN_ENABLE;
  3013. break;
  3014. }
  3015. delta = ap->cur_time - ap->link_time;
  3016. if (delta > ANEG_STATE_SETTLE_TIME) {
  3017. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3018. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3019. } else {
  3020. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3021. !(ap->flags & MR_NP_RX)) {
  3022. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3023. } else {
  3024. ret = ANEG_FAILED;
  3025. }
  3026. }
  3027. }
  3028. break;
  3029. case ANEG_STATE_IDLE_DETECT_INIT:
  3030. ap->link_time = ap->cur_time;
  3031. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3032. tw32_f(MAC_MODE, tp->mac_mode);
  3033. udelay(40);
  3034. ap->state = ANEG_STATE_IDLE_DETECT;
  3035. ret = ANEG_TIMER_ENAB;
  3036. break;
  3037. case ANEG_STATE_IDLE_DETECT:
  3038. if (ap->ability_match != 0 &&
  3039. ap->rxconfig == 0) {
  3040. ap->state = ANEG_STATE_AN_ENABLE;
  3041. break;
  3042. }
  3043. delta = ap->cur_time - ap->link_time;
  3044. if (delta > ANEG_STATE_SETTLE_TIME) {
  3045. /* XXX another gem from the Broadcom driver :( */
  3046. ap->state = ANEG_STATE_LINK_OK;
  3047. }
  3048. break;
  3049. case ANEG_STATE_LINK_OK:
  3050. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3051. ret = ANEG_DONE;
  3052. break;
  3053. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3054. /* ??? unimplemented */
  3055. break;
  3056. case ANEG_STATE_NEXT_PAGE_WAIT:
  3057. /* ??? unimplemented */
  3058. break;
  3059. default:
  3060. ret = ANEG_FAILED;
  3061. break;
  3062. }
  3063. return ret;
  3064. }
  3065. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3066. {
  3067. int res = 0;
  3068. struct tg3_fiber_aneginfo aninfo;
  3069. int status = ANEG_FAILED;
  3070. unsigned int tick;
  3071. u32 tmp;
  3072. tw32_f(MAC_TX_AUTO_NEG, 0);
  3073. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3074. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3075. udelay(40);
  3076. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3077. udelay(40);
  3078. memset(&aninfo, 0, sizeof(aninfo));
  3079. aninfo.flags |= MR_AN_ENABLE;
  3080. aninfo.state = ANEG_STATE_UNKNOWN;
  3081. aninfo.cur_time = 0;
  3082. tick = 0;
  3083. while (++tick < 195000) {
  3084. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3085. if (status == ANEG_DONE || status == ANEG_FAILED)
  3086. break;
  3087. udelay(1);
  3088. }
  3089. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3090. tw32_f(MAC_MODE, tp->mac_mode);
  3091. udelay(40);
  3092. *txflags = aninfo.txconfig;
  3093. *rxflags = aninfo.flags;
  3094. if (status == ANEG_DONE &&
  3095. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3096. MR_LP_ADV_FULL_DUPLEX)))
  3097. res = 1;
  3098. return res;
  3099. }
  3100. static void tg3_init_bcm8002(struct tg3 *tp)
  3101. {
  3102. u32 mac_status = tr32(MAC_STATUS);
  3103. int i;
  3104. /* Reset when initting first time or we have a link. */
  3105. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3106. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3107. return;
  3108. /* Set PLL lock range. */
  3109. tg3_writephy(tp, 0x16, 0x8007);
  3110. /* SW reset */
  3111. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3112. /* Wait for reset to complete. */
  3113. /* XXX schedule_timeout() ... */
  3114. for (i = 0; i < 500; i++)
  3115. udelay(10);
  3116. /* Config mode; select PMA/Ch 1 regs. */
  3117. tg3_writephy(tp, 0x10, 0x8411);
  3118. /* Enable auto-lock and comdet, select txclk for tx. */
  3119. tg3_writephy(tp, 0x11, 0x0a10);
  3120. tg3_writephy(tp, 0x18, 0x00a0);
  3121. tg3_writephy(tp, 0x16, 0x41ff);
  3122. /* Assert and deassert POR. */
  3123. tg3_writephy(tp, 0x13, 0x0400);
  3124. udelay(40);
  3125. tg3_writephy(tp, 0x13, 0x0000);
  3126. tg3_writephy(tp, 0x11, 0x0a50);
  3127. udelay(40);
  3128. tg3_writephy(tp, 0x11, 0x0a10);
  3129. /* Wait for signal to stabilize */
  3130. /* XXX schedule_timeout() ... */
  3131. for (i = 0; i < 15000; i++)
  3132. udelay(10);
  3133. /* Deselect the channel register so we can read the PHYID
  3134. * later.
  3135. */
  3136. tg3_writephy(tp, 0x10, 0x8011);
  3137. }
  3138. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3139. {
  3140. u16 flowctrl;
  3141. u32 sg_dig_ctrl, sg_dig_status;
  3142. u32 serdes_cfg, expected_sg_dig_ctrl;
  3143. int workaround, port_a;
  3144. int current_link_up;
  3145. serdes_cfg = 0;
  3146. expected_sg_dig_ctrl = 0;
  3147. workaround = 0;
  3148. port_a = 1;
  3149. current_link_up = 0;
  3150. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3151. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3152. workaround = 1;
  3153. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3154. port_a = 0;
  3155. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3156. /* preserve bits 20-23 for voltage regulator */
  3157. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3158. }
  3159. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3160. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3161. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3162. if (workaround) {
  3163. u32 val = serdes_cfg;
  3164. if (port_a)
  3165. val |= 0xc010000;
  3166. else
  3167. val |= 0x4010000;
  3168. tw32_f(MAC_SERDES_CFG, val);
  3169. }
  3170. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3171. }
  3172. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3173. tg3_setup_flow_control(tp, 0, 0);
  3174. current_link_up = 1;
  3175. }
  3176. goto out;
  3177. }
  3178. /* Want auto-negotiation. */
  3179. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3180. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3181. if (flowctrl & ADVERTISE_1000XPAUSE)
  3182. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3183. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3184. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3185. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3186. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3187. tp->serdes_counter &&
  3188. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3189. MAC_STATUS_RCVD_CFG)) ==
  3190. MAC_STATUS_PCS_SYNCED)) {
  3191. tp->serdes_counter--;
  3192. current_link_up = 1;
  3193. goto out;
  3194. }
  3195. restart_autoneg:
  3196. if (workaround)
  3197. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3198. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3199. udelay(5);
  3200. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3201. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3202. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3203. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3204. MAC_STATUS_SIGNAL_DET)) {
  3205. sg_dig_status = tr32(SG_DIG_STATUS);
  3206. mac_status = tr32(MAC_STATUS);
  3207. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3208. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3209. u32 local_adv = 0, remote_adv = 0;
  3210. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3211. local_adv |= ADVERTISE_1000XPAUSE;
  3212. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3213. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3214. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3215. remote_adv |= LPA_1000XPAUSE;
  3216. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3217. remote_adv |= LPA_1000XPAUSE_ASYM;
  3218. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3219. current_link_up = 1;
  3220. tp->serdes_counter = 0;
  3221. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3222. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3223. if (tp->serdes_counter)
  3224. tp->serdes_counter--;
  3225. else {
  3226. if (workaround) {
  3227. u32 val = serdes_cfg;
  3228. if (port_a)
  3229. val |= 0xc010000;
  3230. else
  3231. val |= 0x4010000;
  3232. tw32_f(MAC_SERDES_CFG, val);
  3233. }
  3234. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3235. udelay(40);
  3236. /* Link parallel detection - link is up */
  3237. /* only if we have PCS_SYNC and not */
  3238. /* receiving config code words */
  3239. mac_status = tr32(MAC_STATUS);
  3240. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3241. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3242. tg3_setup_flow_control(tp, 0, 0);
  3243. current_link_up = 1;
  3244. tp->tg3_flags2 |=
  3245. TG3_FLG2_PARALLEL_DETECT;
  3246. tp->serdes_counter =
  3247. SERDES_PARALLEL_DET_TIMEOUT;
  3248. } else
  3249. goto restart_autoneg;
  3250. }
  3251. }
  3252. } else {
  3253. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3254. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3255. }
  3256. out:
  3257. return current_link_up;
  3258. }
  3259. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3260. {
  3261. int current_link_up = 0;
  3262. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3263. goto out;
  3264. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3265. u32 txflags, rxflags;
  3266. int i;
  3267. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3268. u32 local_adv = 0, remote_adv = 0;
  3269. if (txflags & ANEG_CFG_PS1)
  3270. local_adv |= ADVERTISE_1000XPAUSE;
  3271. if (txflags & ANEG_CFG_PS2)
  3272. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3273. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3274. remote_adv |= LPA_1000XPAUSE;
  3275. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3276. remote_adv |= LPA_1000XPAUSE_ASYM;
  3277. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3278. current_link_up = 1;
  3279. }
  3280. for (i = 0; i < 30; i++) {
  3281. udelay(20);
  3282. tw32_f(MAC_STATUS,
  3283. (MAC_STATUS_SYNC_CHANGED |
  3284. MAC_STATUS_CFG_CHANGED));
  3285. udelay(40);
  3286. if ((tr32(MAC_STATUS) &
  3287. (MAC_STATUS_SYNC_CHANGED |
  3288. MAC_STATUS_CFG_CHANGED)) == 0)
  3289. break;
  3290. }
  3291. mac_status = tr32(MAC_STATUS);
  3292. if (current_link_up == 0 &&
  3293. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3294. !(mac_status & MAC_STATUS_RCVD_CFG))
  3295. current_link_up = 1;
  3296. } else {
  3297. tg3_setup_flow_control(tp, 0, 0);
  3298. /* Forcing 1000FD link up. */
  3299. current_link_up = 1;
  3300. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3301. udelay(40);
  3302. tw32_f(MAC_MODE, tp->mac_mode);
  3303. udelay(40);
  3304. }
  3305. out:
  3306. return current_link_up;
  3307. }
  3308. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3309. {
  3310. u32 orig_pause_cfg;
  3311. u16 orig_active_speed;
  3312. u8 orig_active_duplex;
  3313. u32 mac_status;
  3314. int current_link_up;
  3315. int i;
  3316. orig_pause_cfg = tp->link_config.active_flowctrl;
  3317. orig_active_speed = tp->link_config.active_speed;
  3318. orig_active_duplex = tp->link_config.active_duplex;
  3319. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3320. netif_carrier_ok(tp->dev) &&
  3321. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3322. mac_status = tr32(MAC_STATUS);
  3323. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3324. MAC_STATUS_SIGNAL_DET |
  3325. MAC_STATUS_CFG_CHANGED |
  3326. MAC_STATUS_RCVD_CFG);
  3327. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3328. MAC_STATUS_SIGNAL_DET)) {
  3329. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3330. MAC_STATUS_CFG_CHANGED));
  3331. return 0;
  3332. }
  3333. }
  3334. tw32_f(MAC_TX_AUTO_NEG, 0);
  3335. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3336. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3337. tw32_f(MAC_MODE, tp->mac_mode);
  3338. udelay(40);
  3339. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3340. tg3_init_bcm8002(tp);
  3341. /* Enable link change event even when serdes polling. */
  3342. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3343. udelay(40);
  3344. current_link_up = 0;
  3345. mac_status = tr32(MAC_STATUS);
  3346. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3347. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3348. else
  3349. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3350. tp->napi[0].hw_status->status =
  3351. (SD_STATUS_UPDATED |
  3352. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3353. for (i = 0; i < 100; i++) {
  3354. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3355. MAC_STATUS_CFG_CHANGED));
  3356. udelay(5);
  3357. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3358. MAC_STATUS_CFG_CHANGED |
  3359. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3360. break;
  3361. }
  3362. mac_status = tr32(MAC_STATUS);
  3363. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3364. current_link_up = 0;
  3365. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3366. tp->serdes_counter == 0) {
  3367. tw32_f(MAC_MODE, (tp->mac_mode |
  3368. MAC_MODE_SEND_CONFIGS));
  3369. udelay(1);
  3370. tw32_f(MAC_MODE, tp->mac_mode);
  3371. }
  3372. }
  3373. if (current_link_up == 1) {
  3374. tp->link_config.active_speed = SPEED_1000;
  3375. tp->link_config.active_duplex = DUPLEX_FULL;
  3376. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3377. LED_CTRL_LNKLED_OVERRIDE |
  3378. LED_CTRL_1000MBPS_ON));
  3379. } else {
  3380. tp->link_config.active_speed = SPEED_INVALID;
  3381. tp->link_config.active_duplex = DUPLEX_INVALID;
  3382. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3383. LED_CTRL_LNKLED_OVERRIDE |
  3384. LED_CTRL_TRAFFIC_OVERRIDE));
  3385. }
  3386. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3387. if (current_link_up)
  3388. netif_carrier_on(tp->dev);
  3389. else
  3390. netif_carrier_off(tp->dev);
  3391. tg3_link_report(tp);
  3392. } else {
  3393. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3394. if (orig_pause_cfg != now_pause_cfg ||
  3395. orig_active_speed != tp->link_config.active_speed ||
  3396. orig_active_duplex != tp->link_config.active_duplex)
  3397. tg3_link_report(tp);
  3398. }
  3399. return 0;
  3400. }
  3401. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3402. {
  3403. int current_link_up, err = 0;
  3404. u32 bmsr, bmcr;
  3405. u16 current_speed;
  3406. u8 current_duplex;
  3407. u32 local_adv, remote_adv;
  3408. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3409. tw32_f(MAC_MODE, tp->mac_mode);
  3410. udelay(40);
  3411. tw32(MAC_EVENT, 0);
  3412. tw32_f(MAC_STATUS,
  3413. (MAC_STATUS_SYNC_CHANGED |
  3414. MAC_STATUS_CFG_CHANGED |
  3415. MAC_STATUS_MI_COMPLETION |
  3416. MAC_STATUS_LNKSTATE_CHANGED));
  3417. udelay(40);
  3418. if (force_reset)
  3419. tg3_phy_reset(tp);
  3420. current_link_up = 0;
  3421. current_speed = SPEED_INVALID;
  3422. current_duplex = DUPLEX_INVALID;
  3423. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3424. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3425. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3426. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3427. bmsr |= BMSR_LSTATUS;
  3428. else
  3429. bmsr &= ~BMSR_LSTATUS;
  3430. }
  3431. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3432. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3433. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3434. /* do nothing, just check for link up at the end */
  3435. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3436. u32 adv, new_adv;
  3437. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3438. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3439. ADVERTISE_1000XPAUSE |
  3440. ADVERTISE_1000XPSE_ASYM |
  3441. ADVERTISE_SLCT);
  3442. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3443. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3444. new_adv |= ADVERTISE_1000XHALF;
  3445. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3446. new_adv |= ADVERTISE_1000XFULL;
  3447. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3448. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3449. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3450. tg3_writephy(tp, MII_BMCR, bmcr);
  3451. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3452. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3453. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3454. return err;
  3455. }
  3456. } else {
  3457. u32 new_bmcr;
  3458. bmcr &= ~BMCR_SPEED1000;
  3459. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3460. if (tp->link_config.duplex == DUPLEX_FULL)
  3461. new_bmcr |= BMCR_FULLDPLX;
  3462. if (new_bmcr != bmcr) {
  3463. /* BMCR_SPEED1000 is a reserved bit that needs
  3464. * to be set on write.
  3465. */
  3466. new_bmcr |= BMCR_SPEED1000;
  3467. /* Force a linkdown */
  3468. if (netif_carrier_ok(tp->dev)) {
  3469. u32 adv;
  3470. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3471. adv &= ~(ADVERTISE_1000XFULL |
  3472. ADVERTISE_1000XHALF |
  3473. ADVERTISE_SLCT);
  3474. tg3_writephy(tp, MII_ADVERTISE, adv);
  3475. tg3_writephy(tp, MII_BMCR, bmcr |
  3476. BMCR_ANRESTART |
  3477. BMCR_ANENABLE);
  3478. udelay(10);
  3479. netif_carrier_off(tp->dev);
  3480. }
  3481. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3482. bmcr = new_bmcr;
  3483. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3484. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3485. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3486. ASIC_REV_5714) {
  3487. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3488. bmsr |= BMSR_LSTATUS;
  3489. else
  3490. bmsr &= ~BMSR_LSTATUS;
  3491. }
  3492. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3493. }
  3494. }
  3495. if (bmsr & BMSR_LSTATUS) {
  3496. current_speed = SPEED_1000;
  3497. current_link_up = 1;
  3498. if (bmcr & BMCR_FULLDPLX)
  3499. current_duplex = DUPLEX_FULL;
  3500. else
  3501. current_duplex = DUPLEX_HALF;
  3502. local_adv = 0;
  3503. remote_adv = 0;
  3504. if (bmcr & BMCR_ANENABLE) {
  3505. u32 common;
  3506. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3507. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3508. common = local_adv & remote_adv;
  3509. if (common & (ADVERTISE_1000XHALF |
  3510. ADVERTISE_1000XFULL)) {
  3511. if (common & ADVERTISE_1000XFULL)
  3512. current_duplex = DUPLEX_FULL;
  3513. else
  3514. current_duplex = DUPLEX_HALF;
  3515. } else if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  3516. /* Link is up via parallel detect */
  3517. } else {
  3518. current_link_up = 0;
  3519. }
  3520. }
  3521. }
  3522. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3523. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3524. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3525. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3526. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3527. tw32_f(MAC_MODE, tp->mac_mode);
  3528. udelay(40);
  3529. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3530. tp->link_config.active_speed = current_speed;
  3531. tp->link_config.active_duplex = current_duplex;
  3532. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3533. if (current_link_up)
  3534. netif_carrier_on(tp->dev);
  3535. else {
  3536. netif_carrier_off(tp->dev);
  3537. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3538. }
  3539. tg3_link_report(tp);
  3540. }
  3541. return err;
  3542. }
  3543. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3544. {
  3545. if (tp->serdes_counter) {
  3546. /* Give autoneg time to complete. */
  3547. tp->serdes_counter--;
  3548. return;
  3549. }
  3550. if (!netif_carrier_ok(tp->dev) &&
  3551. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3552. u32 bmcr;
  3553. tg3_readphy(tp, MII_BMCR, &bmcr);
  3554. if (bmcr & BMCR_ANENABLE) {
  3555. u32 phy1, phy2;
  3556. /* Select shadow register 0x1f */
  3557. tg3_writephy(tp, 0x1c, 0x7c00);
  3558. tg3_readphy(tp, 0x1c, &phy1);
  3559. /* Select expansion interrupt status register */
  3560. tg3_writephy(tp, 0x17, 0x0f01);
  3561. tg3_readphy(tp, 0x15, &phy2);
  3562. tg3_readphy(tp, 0x15, &phy2);
  3563. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3564. /* We have signal detect and not receiving
  3565. * config code words, link is up by parallel
  3566. * detection.
  3567. */
  3568. bmcr &= ~BMCR_ANENABLE;
  3569. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3570. tg3_writephy(tp, MII_BMCR, bmcr);
  3571. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3572. }
  3573. }
  3574. } else if (netif_carrier_ok(tp->dev) &&
  3575. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3576. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3577. u32 phy2;
  3578. /* Select expansion interrupt status register */
  3579. tg3_writephy(tp, 0x17, 0x0f01);
  3580. tg3_readphy(tp, 0x15, &phy2);
  3581. if (phy2 & 0x20) {
  3582. u32 bmcr;
  3583. /* Config code words received, turn on autoneg. */
  3584. tg3_readphy(tp, MII_BMCR, &bmcr);
  3585. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3586. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3587. }
  3588. }
  3589. }
  3590. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3591. {
  3592. int err;
  3593. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  3594. err = tg3_setup_fiber_phy(tp, force_reset);
  3595. else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  3596. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3597. else
  3598. err = tg3_setup_copper_phy(tp, force_reset);
  3599. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3600. u32 val, scale;
  3601. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3602. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3603. scale = 65;
  3604. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3605. scale = 6;
  3606. else
  3607. scale = 12;
  3608. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3609. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3610. tw32(GRC_MISC_CFG, val);
  3611. }
  3612. if (tp->link_config.active_speed == SPEED_1000 &&
  3613. tp->link_config.active_duplex == DUPLEX_HALF)
  3614. tw32(MAC_TX_LENGTHS,
  3615. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3616. (6 << TX_LENGTHS_IPG_SHIFT) |
  3617. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3618. else
  3619. tw32(MAC_TX_LENGTHS,
  3620. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3621. (6 << TX_LENGTHS_IPG_SHIFT) |
  3622. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3623. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3624. if (netif_carrier_ok(tp->dev)) {
  3625. tw32(HOSTCC_STAT_COAL_TICKS,
  3626. tp->coal.stats_block_coalesce_usecs);
  3627. } else {
  3628. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3629. }
  3630. }
  3631. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3632. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3633. if (!netif_carrier_ok(tp->dev))
  3634. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3635. tp->pwrmgmt_thresh;
  3636. else
  3637. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3638. tw32(PCIE_PWR_MGMT_THRESH, val);
  3639. }
  3640. return err;
  3641. }
  3642. /* This is called whenever we suspect that the system chipset is re-
  3643. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3644. * is bogus tx completions. We try to recover by setting the
  3645. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3646. * in the workqueue.
  3647. */
  3648. static void tg3_tx_recover(struct tg3 *tp)
  3649. {
  3650. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3651. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3652. netdev_warn(tp->dev,
  3653. "The system may be re-ordering memory-mapped I/O "
  3654. "cycles to the network device, attempting to recover. "
  3655. "Please report the problem to the driver maintainer "
  3656. "and include system chipset information.\n");
  3657. spin_lock(&tp->lock);
  3658. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3659. spin_unlock(&tp->lock);
  3660. }
  3661. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3662. {
  3663. smp_mb();
  3664. return tnapi->tx_pending -
  3665. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3666. }
  3667. /* Tigon3 never reports partial packet sends. So we do not
  3668. * need special logic to handle SKBs that have not had all
  3669. * of their frags sent yet, like SunGEM does.
  3670. */
  3671. static void tg3_tx(struct tg3_napi *tnapi)
  3672. {
  3673. struct tg3 *tp = tnapi->tp;
  3674. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3675. u32 sw_idx = tnapi->tx_cons;
  3676. struct netdev_queue *txq;
  3677. int index = tnapi - tp->napi;
  3678. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3679. index--;
  3680. txq = netdev_get_tx_queue(tp->dev, index);
  3681. while (sw_idx != hw_idx) {
  3682. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3683. struct sk_buff *skb = ri->skb;
  3684. int i, tx_bug = 0;
  3685. if (unlikely(skb == NULL)) {
  3686. tg3_tx_recover(tp);
  3687. return;
  3688. }
  3689. pci_unmap_single(tp->pdev,
  3690. dma_unmap_addr(ri, mapping),
  3691. skb_headlen(skb),
  3692. PCI_DMA_TODEVICE);
  3693. ri->skb = NULL;
  3694. sw_idx = NEXT_TX(sw_idx);
  3695. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3696. ri = &tnapi->tx_buffers[sw_idx];
  3697. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3698. tx_bug = 1;
  3699. pci_unmap_page(tp->pdev,
  3700. dma_unmap_addr(ri, mapping),
  3701. skb_shinfo(skb)->frags[i].size,
  3702. PCI_DMA_TODEVICE);
  3703. sw_idx = NEXT_TX(sw_idx);
  3704. }
  3705. dev_kfree_skb(skb);
  3706. if (unlikely(tx_bug)) {
  3707. tg3_tx_recover(tp);
  3708. return;
  3709. }
  3710. }
  3711. tnapi->tx_cons = sw_idx;
  3712. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3713. * before checking for netif_queue_stopped(). Without the
  3714. * memory barrier, there is a small possibility that tg3_start_xmit()
  3715. * will miss it and cause the queue to be stopped forever.
  3716. */
  3717. smp_mb();
  3718. if (unlikely(netif_tx_queue_stopped(txq) &&
  3719. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3720. __netif_tx_lock(txq, smp_processor_id());
  3721. if (netif_tx_queue_stopped(txq) &&
  3722. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3723. netif_tx_wake_queue(txq);
  3724. __netif_tx_unlock(txq);
  3725. }
  3726. }
  3727. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3728. {
  3729. if (!ri->skb)
  3730. return;
  3731. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3732. map_sz, PCI_DMA_FROMDEVICE);
  3733. dev_kfree_skb_any(ri->skb);
  3734. ri->skb = NULL;
  3735. }
  3736. /* Returns size of skb allocated or < 0 on error.
  3737. *
  3738. * We only need to fill in the address because the other members
  3739. * of the RX descriptor are invariant, see tg3_init_rings.
  3740. *
  3741. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3742. * posting buffers we only dirty the first cache line of the RX
  3743. * descriptor (containing the address). Whereas for the RX status
  3744. * buffers the cpu only reads the last cacheline of the RX descriptor
  3745. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3746. */
  3747. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3748. u32 opaque_key, u32 dest_idx_unmasked)
  3749. {
  3750. struct tg3_rx_buffer_desc *desc;
  3751. struct ring_info *map, *src_map;
  3752. struct sk_buff *skb;
  3753. dma_addr_t mapping;
  3754. int skb_size, dest_idx;
  3755. src_map = NULL;
  3756. switch (opaque_key) {
  3757. case RXD_OPAQUE_RING_STD:
  3758. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3759. desc = &tpr->rx_std[dest_idx];
  3760. map = &tpr->rx_std_buffers[dest_idx];
  3761. skb_size = tp->rx_pkt_map_sz;
  3762. break;
  3763. case RXD_OPAQUE_RING_JUMBO:
  3764. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3765. desc = &tpr->rx_jmb[dest_idx].std;
  3766. map = &tpr->rx_jmb_buffers[dest_idx];
  3767. skb_size = TG3_RX_JMB_MAP_SZ;
  3768. break;
  3769. default:
  3770. return -EINVAL;
  3771. }
  3772. /* Do not overwrite any of the map or rp information
  3773. * until we are sure we can commit to a new buffer.
  3774. *
  3775. * Callers depend upon this behavior and assume that
  3776. * we leave everything unchanged if we fail.
  3777. */
  3778. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3779. if (skb == NULL)
  3780. return -ENOMEM;
  3781. skb_reserve(skb, tp->rx_offset);
  3782. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3783. PCI_DMA_FROMDEVICE);
  3784. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3785. dev_kfree_skb(skb);
  3786. return -EIO;
  3787. }
  3788. map->skb = skb;
  3789. dma_unmap_addr_set(map, mapping, mapping);
  3790. desc->addr_hi = ((u64)mapping >> 32);
  3791. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3792. return skb_size;
  3793. }
  3794. /* We only need to move over in the address because the other
  3795. * members of the RX descriptor are invariant. See notes above
  3796. * tg3_alloc_rx_skb for full details.
  3797. */
  3798. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3799. struct tg3_rx_prodring_set *dpr,
  3800. u32 opaque_key, int src_idx,
  3801. u32 dest_idx_unmasked)
  3802. {
  3803. struct tg3 *tp = tnapi->tp;
  3804. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3805. struct ring_info *src_map, *dest_map;
  3806. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3807. int dest_idx;
  3808. switch (opaque_key) {
  3809. case RXD_OPAQUE_RING_STD:
  3810. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3811. dest_desc = &dpr->rx_std[dest_idx];
  3812. dest_map = &dpr->rx_std_buffers[dest_idx];
  3813. src_desc = &spr->rx_std[src_idx];
  3814. src_map = &spr->rx_std_buffers[src_idx];
  3815. break;
  3816. case RXD_OPAQUE_RING_JUMBO:
  3817. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3818. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3819. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3820. src_desc = &spr->rx_jmb[src_idx].std;
  3821. src_map = &spr->rx_jmb_buffers[src_idx];
  3822. break;
  3823. default:
  3824. return;
  3825. }
  3826. dest_map->skb = src_map->skb;
  3827. dma_unmap_addr_set(dest_map, mapping,
  3828. dma_unmap_addr(src_map, mapping));
  3829. dest_desc->addr_hi = src_desc->addr_hi;
  3830. dest_desc->addr_lo = src_desc->addr_lo;
  3831. /* Ensure that the update to the skb happens after the physical
  3832. * addresses have been transferred to the new BD location.
  3833. */
  3834. smp_wmb();
  3835. src_map->skb = NULL;
  3836. }
  3837. /* The RX ring scheme is composed of multiple rings which post fresh
  3838. * buffers to the chip, and one special ring the chip uses to report
  3839. * status back to the host.
  3840. *
  3841. * The special ring reports the status of received packets to the
  3842. * host. The chip does not write into the original descriptor the
  3843. * RX buffer was obtained from. The chip simply takes the original
  3844. * descriptor as provided by the host, updates the status and length
  3845. * field, then writes this into the next status ring entry.
  3846. *
  3847. * Each ring the host uses to post buffers to the chip is described
  3848. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3849. * it is first placed into the on-chip ram. When the packet's length
  3850. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3851. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3852. * which is within the range of the new packet's length is chosen.
  3853. *
  3854. * The "separate ring for rx status" scheme may sound queer, but it makes
  3855. * sense from a cache coherency perspective. If only the host writes
  3856. * to the buffer post rings, and only the chip writes to the rx status
  3857. * rings, then cache lines never move beyond shared-modified state.
  3858. * If both the host and chip were to write into the same ring, cache line
  3859. * eviction could occur since both entities want it in an exclusive state.
  3860. */
  3861. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3862. {
  3863. struct tg3 *tp = tnapi->tp;
  3864. u32 work_mask, rx_std_posted = 0;
  3865. u32 std_prod_idx, jmb_prod_idx;
  3866. u32 sw_idx = tnapi->rx_rcb_ptr;
  3867. u16 hw_idx;
  3868. int received;
  3869. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3870. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3871. /*
  3872. * We need to order the read of hw_idx and the read of
  3873. * the opaque cookie.
  3874. */
  3875. rmb();
  3876. work_mask = 0;
  3877. received = 0;
  3878. std_prod_idx = tpr->rx_std_prod_idx;
  3879. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3880. while (sw_idx != hw_idx && budget > 0) {
  3881. struct ring_info *ri;
  3882. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3883. unsigned int len;
  3884. struct sk_buff *skb;
  3885. dma_addr_t dma_addr;
  3886. u32 opaque_key, desc_idx, *post_ptr;
  3887. bool hw_vlan __maybe_unused = false;
  3888. u16 vtag __maybe_unused = 0;
  3889. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3890. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3891. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3892. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3893. dma_addr = dma_unmap_addr(ri, mapping);
  3894. skb = ri->skb;
  3895. post_ptr = &std_prod_idx;
  3896. rx_std_posted++;
  3897. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3898. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3899. dma_addr = dma_unmap_addr(ri, mapping);
  3900. skb = ri->skb;
  3901. post_ptr = &jmb_prod_idx;
  3902. } else
  3903. goto next_pkt_nopost;
  3904. work_mask |= opaque_key;
  3905. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3906. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3907. drop_it:
  3908. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3909. desc_idx, *post_ptr);
  3910. drop_it_no_recycle:
  3911. /* Other statistics kept track of by card. */
  3912. tp->net_stats.rx_dropped++;
  3913. goto next_pkt;
  3914. }
  3915. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3916. ETH_FCS_LEN;
  3917. if (len > TG3_RX_COPY_THRESH(tp)) {
  3918. int skb_size;
  3919. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3920. *post_ptr);
  3921. if (skb_size < 0)
  3922. goto drop_it;
  3923. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3924. PCI_DMA_FROMDEVICE);
  3925. /* Ensure that the update to the skb happens
  3926. * after the usage of the old DMA mapping.
  3927. */
  3928. smp_wmb();
  3929. ri->skb = NULL;
  3930. skb_put(skb, len);
  3931. } else {
  3932. struct sk_buff *copy_skb;
  3933. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3934. desc_idx, *post_ptr);
  3935. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  3936. TG3_RAW_IP_ALIGN);
  3937. if (copy_skb == NULL)
  3938. goto drop_it_no_recycle;
  3939. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  3940. skb_put(copy_skb, len);
  3941. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3942. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3943. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3944. /* We'll reuse the original ring buffer. */
  3945. skb = copy_skb;
  3946. }
  3947. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3948. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3949. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3950. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3951. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3952. else
  3953. skb->ip_summed = CHECKSUM_NONE;
  3954. skb->protocol = eth_type_trans(skb, tp->dev);
  3955. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3956. skb->protocol != htons(ETH_P_8021Q)) {
  3957. dev_kfree_skb(skb);
  3958. goto next_pkt;
  3959. }
  3960. if (desc->type_flags & RXD_FLAG_VLAN &&
  3961. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  3962. vtag = desc->err_vlan & RXD_VLAN_MASK;
  3963. #if TG3_VLAN_TAG_USED
  3964. if (tp->vlgrp)
  3965. hw_vlan = true;
  3966. else
  3967. #endif
  3968. {
  3969. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  3970. __skb_push(skb, VLAN_HLEN);
  3971. memmove(ve, skb->data + VLAN_HLEN,
  3972. ETH_ALEN * 2);
  3973. ve->h_vlan_proto = htons(ETH_P_8021Q);
  3974. ve->h_vlan_TCI = htons(vtag);
  3975. }
  3976. }
  3977. #if TG3_VLAN_TAG_USED
  3978. if (hw_vlan)
  3979. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  3980. else
  3981. #endif
  3982. napi_gro_receive(&tnapi->napi, skb);
  3983. received++;
  3984. budget--;
  3985. next_pkt:
  3986. (*post_ptr)++;
  3987. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3988. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3989. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3990. tpr->rx_std_prod_idx);
  3991. work_mask &= ~RXD_OPAQUE_RING_STD;
  3992. rx_std_posted = 0;
  3993. }
  3994. next_pkt_nopost:
  3995. sw_idx++;
  3996. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3997. /* Refresh hw_idx to see if there is new work */
  3998. if (sw_idx == hw_idx) {
  3999. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4000. rmb();
  4001. }
  4002. }
  4003. /* ACK the status ring. */
  4004. tnapi->rx_rcb_ptr = sw_idx;
  4005. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4006. /* Refill RX ring(s). */
  4007. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  4008. if (work_mask & RXD_OPAQUE_RING_STD) {
  4009. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4010. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4011. tpr->rx_std_prod_idx);
  4012. }
  4013. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4014. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  4015. TG3_RX_JUMBO_RING_SIZE;
  4016. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4017. tpr->rx_jmb_prod_idx);
  4018. }
  4019. mmiowb();
  4020. } else if (work_mask) {
  4021. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4022. * updated before the producer indices can be updated.
  4023. */
  4024. smp_wmb();
  4025. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4026. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  4027. if (tnapi != &tp->napi[1])
  4028. napi_schedule(&tp->napi[1].napi);
  4029. }
  4030. return received;
  4031. }
  4032. static void tg3_poll_link(struct tg3 *tp)
  4033. {
  4034. /* handle link change and other phy events */
  4035. if (!(tp->tg3_flags &
  4036. (TG3_FLAG_USE_LINKCHG_REG |
  4037. TG3_FLAG_POLL_SERDES))) {
  4038. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4039. if (sblk->status & SD_STATUS_LINK_CHG) {
  4040. sblk->status = SD_STATUS_UPDATED |
  4041. (sblk->status & ~SD_STATUS_LINK_CHG);
  4042. spin_lock(&tp->lock);
  4043. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4044. tw32_f(MAC_STATUS,
  4045. (MAC_STATUS_SYNC_CHANGED |
  4046. MAC_STATUS_CFG_CHANGED |
  4047. MAC_STATUS_MI_COMPLETION |
  4048. MAC_STATUS_LNKSTATE_CHANGED));
  4049. udelay(40);
  4050. } else
  4051. tg3_setup_phy(tp, 0);
  4052. spin_unlock(&tp->lock);
  4053. }
  4054. }
  4055. }
  4056. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4057. struct tg3_rx_prodring_set *dpr,
  4058. struct tg3_rx_prodring_set *spr)
  4059. {
  4060. u32 si, di, cpycnt, src_prod_idx;
  4061. int i, err = 0;
  4062. while (1) {
  4063. src_prod_idx = spr->rx_std_prod_idx;
  4064. /* Make sure updates to the rx_std_buffers[] entries and the
  4065. * standard producer index are seen in the correct order.
  4066. */
  4067. smp_rmb();
  4068. if (spr->rx_std_cons_idx == src_prod_idx)
  4069. break;
  4070. if (spr->rx_std_cons_idx < src_prod_idx)
  4071. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4072. else
  4073. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4074. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4075. si = spr->rx_std_cons_idx;
  4076. di = dpr->rx_std_prod_idx;
  4077. for (i = di; i < di + cpycnt; i++) {
  4078. if (dpr->rx_std_buffers[i].skb) {
  4079. cpycnt = i - di;
  4080. err = -ENOSPC;
  4081. break;
  4082. }
  4083. }
  4084. if (!cpycnt)
  4085. break;
  4086. /* Ensure that updates to the rx_std_buffers ring and the
  4087. * shadowed hardware producer ring from tg3_recycle_skb() are
  4088. * ordered correctly WRT the skb check above.
  4089. */
  4090. smp_rmb();
  4091. memcpy(&dpr->rx_std_buffers[di],
  4092. &spr->rx_std_buffers[si],
  4093. cpycnt * sizeof(struct ring_info));
  4094. for (i = 0; i < cpycnt; i++, di++, si++) {
  4095. struct tg3_rx_buffer_desc *sbd, *dbd;
  4096. sbd = &spr->rx_std[si];
  4097. dbd = &dpr->rx_std[di];
  4098. dbd->addr_hi = sbd->addr_hi;
  4099. dbd->addr_lo = sbd->addr_lo;
  4100. }
  4101. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4102. TG3_RX_RING_SIZE;
  4103. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4104. TG3_RX_RING_SIZE;
  4105. }
  4106. while (1) {
  4107. src_prod_idx = spr->rx_jmb_prod_idx;
  4108. /* Make sure updates to the rx_jmb_buffers[] entries and
  4109. * the jumbo producer index are seen in the correct order.
  4110. */
  4111. smp_rmb();
  4112. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4113. break;
  4114. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4115. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4116. else
  4117. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4118. cpycnt = min(cpycnt,
  4119. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4120. si = spr->rx_jmb_cons_idx;
  4121. di = dpr->rx_jmb_prod_idx;
  4122. for (i = di; i < di + cpycnt; i++) {
  4123. if (dpr->rx_jmb_buffers[i].skb) {
  4124. cpycnt = i - di;
  4125. err = -ENOSPC;
  4126. break;
  4127. }
  4128. }
  4129. if (!cpycnt)
  4130. break;
  4131. /* Ensure that updates to the rx_jmb_buffers ring and the
  4132. * shadowed hardware producer ring from tg3_recycle_skb() are
  4133. * ordered correctly WRT the skb check above.
  4134. */
  4135. smp_rmb();
  4136. memcpy(&dpr->rx_jmb_buffers[di],
  4137. &spr->rx_jmb_buffers[si],
  4138. cpycnt * sizeof(struct ring_info));
  4139. for (i = 0; i < cpycnt; i++, di++, si++) {
  4140. struct tg3_rx_buffer_desc *sbd, *dbd;
  4141. sbd = &spr->rx_jmb[si].std;
  4142. dbd = &dpr->rx_jmb[di].std;
  4143. dbd->addr_hi = sbd->addr_hi;
  4144. dbd->addr_lo = sbd->addr_lo;
  4145. }
  4146. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4147. TG3_RX_JUMBO_RING_SIZE;
  4148. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4149. TG3_RX_JUMBO_RING_SIZE;
  4150. }
  4151. return err;
  4152. }
  4153. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4154. {
  4155. struct tg3 *tp = tnapi->tp;
  4156. /* run TX completion thread */
  4157. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4158. tg3_tx(tnapi);
  4159. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4160. return work_done;
  4161. }
  4162. /* run RX thread, within the bounds set by NAPI.
  4163. * All RX "locking" is done by ensuring outside
  4164. * code synchronizes with tg3->napi.poll()
  4165. */
  4166. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4167. work_done += tg3_rx(tnapi, budget - work_done);
  4168. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4169. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4170. int i, err = 0;
  4171. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4172. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4173. for (i = 1; i < tp->irq_cnt; i++)
  4174. err |= tg3_rx_prodring_xfer(tp, dpr,
  4175. tp->napi[i].prodring);
  4176. wmb();
  4177. if (std_prod_idx != dpr->rx_std_prod_idx)
  4178. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4179. dpr->rx_std_prod_idx);
  4180. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4181. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4182. dpr->rx_jmb_prod_idx);
  4183. mmiowb();
  4184. if (err)
  4185. tw32_f(HOSTCC_MODE, tp->coal_now);
  4186. }
  4187. return work_done;
  4188. }
  4189. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4190. {
  4191. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4192. struct tg3 *tp = tnapi->tp;
  4193. int work_done = 0;
  4194. struct tg3_hw_status *sblk = tnapi->hw_status;
  4195. while (1) {
  4196. work_done = tg3_poll_work(tnapi, work_done, budget);
  4197. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4198. goto tx_recovery;
  4199. if (unlikely(work_done >= budget))
  4200. break;
  4201. /* tp->last_tag is used in tg3_int_reenable() below
  4202. * to tell the hw how much work has been processed,
  4203. * so we must read it before checking for more work.
  4204. */
  4205. tnapi->last_tag = sblk->status_tag;
  4206. tnapi->last_irq_tag = tnapi->last_tag;
  4207. rmb();
  4208. /* check for RX/TX work to do */
  4209. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4210. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4211. napi_complete(napi);
  4212. /* Reenable interrupts. */
  4213. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4214. mmiowb();
  4215. break;
  4216. }
  4217. }
  4218. return work_done;
  4219. tx_recovery:
  4220. /* work_done is guaranteed to be less than budget. */
  4221. napi_complete(napi);
  4222. schedule_work(&tp->reset_task);
  4223. return work_done;
  4224. }
  4225. static int tg3_poll(struct napi_struct *napi, int budget)
  4226. {
  4227. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4228. struct tg3 *tp = tnapi->tp;
  4229. int work_done = 0;
  4230. struct tg3_hw_status *sblk = tnapi->hw_status;
  4231. while (1) {
  4232. tg3_poll_link(tp);
  4233. work_done = tg3_poll_work(tnapi, work_done, budget);
  4234. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4235. goto tx_recovery;
  4236. if (unlikely(work_done >= budget))
  4237. break;
  4238. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4239. /* tp->last_tag is used in tg3_int_reenable() below
  4240. * to tell the hw how much work has been processed,
  4241. * so we must read it before checking for more work.
  4242. */
  4243. tnapi->last_tag = sblk->status_tag;
  4244. tnapi->last_irq_tag = tnapi->last_tag;
  4245. rmb();
  4246. } else
  4247. sblk->status &= ~SD_STATUS_UPDATED;
  4248. if (likely(!tg3_has_work(tnapi))) {
  4249. napi_complete(napi);
  4250. tg3_int_reenable(tnapi);
  4251. break;
  4252. }
  4253. }
  4254. return work_done;
  4255. tx_recovery:
  4256. /* work_done is guaranteed to be less than budget. */
  4257. napi_complete(napi);
  4258. schedule_work(&tp->reset_task);
  4259. return work_done;
  4260. }
  4261. static void tg3_irq_quiesce(struct tg3 *tp)
  4262. {
  4263. int i;
  4264. BUG_ON(tp->irq_sync);
  4265. tp->irq_sync = 1;
  4266. smp_mb();
  4267. for (i = 0; i < tp->irq_cnt; i++)
  4268. synchronize_irq(tp->napi[i].irq_vec);
  4269. }
  4270. static inline int tg3_irq_sync(struct tg3 *tp)
  4271. {
  4272. return tp->irq_sync;
  4273. }
  4274. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4275. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4276. * with as well. Most of the time, this is not necessary except when
  4277. * shutting down the device.
  4278. */
  4279. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4280. {
  4281. spin_lock_bh(&tp->lock);
  4282. if (irq_sync)
  4283. tg3_irq_quiesce(tp);
  4284. }
  4285. static inline void tg3_full_unlock(struct tg3 *tp)
  4286. {
  4287. spin_unlock_bh(&tp->lock);
  4288. }
  4289. /* One-shot MSI handler - Chip automatically disables interrupt
  4290. * after sending MSI so driver doesn't have to do it.
  4291. */
  4292. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4293. {
  4294. struct tg3_napi *tnapi = dev_id;
  4295. struct tg3 *tp = tnapi->tp;
  4296. prefetch(tnapi->hw_status);
  4297. if (tnapi->rx_rcb)
  4298. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4299. if (likely(!tg3_irq_sync(tp)))
  4300. napi_schedule(&tnapi->napi);
  4301. return IRQ_HANDLED;
  4302. }
  4303. /* MSI ISR - No need to check for interrupt sharing and no need to
  4304. * flush status block and interrupt mailbox. PCI ordering rules
  4305. * guarantee that MSI will arrive after the status block.
  4306. */
  4307. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4308. {
  4309. struct tg3_napi *tnapi = dev_id;
  4310. struct tg3 *tp = tnapi->tp;
  4311. prefetch(tnapi->hw_status);
  4312. if (tnapi->rx_rcb)
  4313. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4314. /*
  4315. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4316. * chip-internal interrupt pending events.
  4317. * Writing non-zero to intr-mbox-0 additional tells the
  4318. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4319. * event coalescing.
  4320. */
  4321. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4322. if (likely(!tg3_irq_sync(tp)))
  4323. napi_schedule(&tnapi->napi);
  4324. return IRQ_RETVAL(1);
  4325. }
  4326. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4327. {
  4328. struct tg3_napi *tnapi = dev_id;
  4329. struct tg3 *tp = tnapi->tp;
  4330. struct tg3_hw_status *sblk = tnapi->hw_status;
  4331. unsigned int handled = 1;
  4332. /* In INTx mode, it is possible for the interrupt to arrive at
  4333. * the CPU before the status block posted prior to the interrupt.
  4334. * Reading the PCI State register will confirm whether the
  4335. * interrupt is ours and will flush the status block.
  4336. */
  4337. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4338. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4339. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4340. handled = 0;
  4341. goto out;
  4342. }
  4343. }
  4344. /*
  4345. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4346. * chip-internal interrupt pending events.
  4347. * Writing non-zero to intr-mbox-0 additional tells the
  4348. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4349. * event coalescing.
  4350. *
  4351. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4352. * spurious interrupts. The flush impacts performance but
  4353. * excessive spurious interrupts can be worse in some cases.
  4354. */
  4355. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4356. if (tg3_irq_sync(tp))
  4357. goto out;
  4358. sblk->status &= ~SD_STATUS_UPDATED;
  4359. if (likely(tg3_has_work(tnapi))) {
  4360. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4361. napi_schedule(&tnapi->napi);
  4362. } else {
  4363. /* No work, shared interrupt perhaps? re-enable
  4364. * interrupts, and flush that PCI write
  4365. */
  4366. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4367. 0x00000000);
  4368. }
  4369. out:
  4370. return IRQ_RETVAL(handled);
  4371. }
  4372. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4373. {
  4374. struct tg3_napi *tnapi = dev_id;
  4375. struct tg3 *tp = tnapi->tp;
  4376. struct tg3_hw_status *sblk = tnapi->hw_status;
  4377. unsigned int handled = 1;
  4378. /* In INTx mode, it is possible for the interrupt to arrive at
  4379. * the CPU before the status block posted prior to the interrupt.
  4380. * Reading the PCI State register will confirm whether the
  4381. * interrupt is ours and will flush the status block.
  4382. */
  4383. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4384. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4385. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4386. handled = 0;
  4387. goto out;
  4388. }
  4389. }
  4390. /*
  4391. * writing any value to intr-mbox-0 clears PCI INTA# and
  4392. * chip-internal interrupt pending events.
  4393. * writing non-zero to intr-mbox-0 additional tells the
  4394. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4395. * event coalescing.
  4396. *
  4397. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4398. * spurious interrupts. The flush impacts performance but
  4399. * excessive spurious interrupts can be worse in some cases.
  4400. */
  4401. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4402. /*
  4403. * In a shared interrupt configuration, sometimes other devices'
  4404. * interrupts will scream. We record the current status tag here
  4405. * so that the above check can report that the screaming interrupts
  4406. * are unhandled. Eventually they will be silenced.
  4407. */
  4408. tnapi->last_irq_tag = sblk->status_tag;
  4409. if (tg3_irq_sync(tp))
  4410. goto out;
  4411. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4412. napi_schedule(&tnapi->napi);
  4413. out:
  4414. return IRQ_RETVAL(handled);
  4415. }
  4416. /* ISR for interrupt test */
  4417. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4418. {
  4419. struct tg3_napi *tnapi = dev_id;
  4420. struct tg3 *tp = tnapi->tp;
  4421. struct tg3_hw_status *sblk = tnapi->hw_status;
  4422. if ((sblk->status & SD_STATUS_UPDATED) ||
  4423. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4424. tg3_disable_ints(tp);
  4425. return IRQ_RETVAL(1);
  4426. }
  4427. return IRQ_RETVAL(0);
  4428. }
  4429. static int tg3_init_hw(struct tg3 *, int);
  4430. static int tg3_halt(struct tg3 *, int, int);
  4431. /* Restart hardware after configuration changes, self-test, etc.
  4432. * Invoked with tp->lock held.
  4433. */
  4434. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4435. __releases(tp->lock)
  4436. __acquires(tp->lock)
  4437. {
  4438. int err;
  4439. err = tg3_init_hw(tp, reset_phy);
  4440. if (err) {
  4441. netdev_err(tp->dev,
  4442. "Failed to re-initialize device, aborting\n");
  4443. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4444. tg3_full_unlock(tp);
  4445. del_timer_sync(&tp->timer);
  4446. tp->irq_sync = 0;
  4447. tg3_napi_enable(tp);
  4448. dev_close(tp->dev);
  4449. tg3_full_lock(tp, 0);
  4450. }
  4451. return err;
  4452. }
  4453. #ifdef CONFIG_NET_POLL_CONTROLLER
  4454. static void tg3_poll_controller(struct net_device *dev)
  4455. {
  4456. int i;
  4457. struct tg3 *tp = netdev_priv(dev);
  4458. for (i = 0; i < tp->irq_cnt; i++)
  4459. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4460. }
  4461. #endif
  4462. static void tg3_reset_task(struct work_struct *work)
  4463. {
  4464. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4465. int err;
  4466. unsigned int restart_timer;
  4467. tg3_full_lock(tp, 0);
  4468. if (!netif_running(tp->dev)) {
  4469. tg3_full_unlock(tp);
  4470. return;
  4471. }
  4472. tg3_full_unlock(tp);
  4473. tg3_phy_stop(tp);
  4474. tg3_netif_stop(tp);
  4475. tg3_full_lock(tp, 1);
  4476. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4477. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4478. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4479. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4480. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4481. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4482. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4483. }
  4484. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4485. err = tg3_init_hw(tp, 1);
  4486. if (err)
  4487. goto out;
  4488. tg3_netif_start(tp);
  4489. if (restart_timer)
  4490. mod_timer(&tp->timer, jiffies + 1);
  4491. out:
  4492. tg3_full_unlock(tp);
  4493. if (!err)
  4494. tg3_phy_start(tp);
  4495. }
  4496. static void tg3_dump_short_state(struct tg3 *tp)
  4497. {
  4498. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4499. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4500. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4501. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4502. }
  4503. static void tg3_tx_timeout(struct net_device *dev)
  4504. {
  4505. struct tg3 *tp = netdev_priv(dev);
  4506. if (netif_msg_tx_err(tp)) {
  4507. netdev_err(dev, "transmit timed out, resetting\n");
  4508. tg3_dump_short_state(tp);
  4509. }
  4510. schedule_work(&tp->reset_task);
  4511. }
  4512. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4513. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4514. {
  4515. u32 base = (u32) mapping & 0xffffffff;
  4516. return ((base > 0xffffdcc0) &&
  4517. (base + len + 8 < base));
  4518. }
  4519. /* Test for DMA addresses > 40-bit */
  4520. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4521. int len)
  4522. {
  4523. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4524. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4525. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4526. return 0;
  4527. #else
  4528. return 0;
  4529. #endif
  4530. }
  4531. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4532. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4533. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4534. struct sk_buff *skb, u32 last_plus_one,
  4535. u32 *start, u32 base_flags, u32 mss)
  4536. {
  4537. struct tg3 *tp = tnapi->tp;
  4538. struct sk_buff *new_skb;
  4539. dma_addr_t new_addr = 0;
  4540. u32 entry = *start;
  4541. int i, ret = 0;
  4542. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4543. new_skb = skb_copy(skb, GFP_ATOMIC);
  4544. else {
  4545. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4546. new_skb = skb_copy_expand(skb,
  4547. skb_headroom(skb) + more_headroom,
  4548. skb_tailroom(skb), GFP_ATOMIC);
  4549. }
  4550. if (!new_skb) {
  4551. ret = -1;
  4552. } else {
  4553. /* New SKB is guaranteed to be linear. */
  4554. entry = *start;
  4555. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4556. PCI_DMA_TODEVICE);
  4557. /* Make sure the mapping succeeded */
  4558. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4559. ret = -1;
  4560. dev_kfree_skb(new_skb);
  4561. new_skb = NULL;
  4562. /* Make sure new skb does not cross any 4G boundaries.
  4563. * Drop the packet if it does.
  4564. */
  4565. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4566. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4567. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4568. PCI_DMA_TODEVICE);
  4569. ret = -1;
  4570. dev_kfree_skb(new_skb);
  4571. new_skb = NULL;
  4572. } else {
  4573. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4574. base_flags, 1 | (mss << 1));
  4575. *start = NEXT_TX(entry);
  4576. }
  4577. }
  4578. /* Now clean up the sw ring entries. */
  4579. i = 0;
  4580. while (entry != last_plus_one) {
  4581. int len;
  4582. if (i == 0)
  4583. len = skb_headlen(skb);
  4584. else
  4585. len = skb_shinfo(skb)->frags[i-1].size;
  4586. pci_unmap_single(tp->pdev,
  4587. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4588. mapping),
  4589. len, PCI_DMA_TODEVICE);
  4590. if (i == 0) {
  4591. tnapi->tx_buffers[entry].skb = new_skb;
  4592. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4593. new_addr);
  4594. } else {
  4595. tnapi->tx_buffers[entry].skb = NULL;
  4596. }
  4597. entry = NEXT_TX(entry);
  4598. i++;
  4599. }
  4600. dev_kfree_skb(skb);
  4601. return ret;
  4602. }
  4603. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4604. dma_addr_t mapping, int len, u32 flags,
  4605. u32 mss_and_is_end)
  4606. {
  4607. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4608. int is_end = (mss_and_is_end & 0x1);
  4609. u32 mss = (mss_and_is_end >> 1);
  4610. u32 vlan_tag = 0;
  4611. if (is_end)
  4612. flags |= TXD_FLAG_END;
  4613. if (flags & TXD_FLAG_VLAN) {
  4614. vlan_tag = flags >> 16;
  4615. flags &= 0xffff;
  4616. }
  4617. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4618. txd->addr_hi = ((u64) mapping >> 32);
  4619. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4620. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4621. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4622. }
  4623. /* hard_start_xmit for devices that don't have any bugs and
  4624. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4625. */
  4626. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4627. struct net_device *dev)
  4628. {
  4629. struct tg3 *tp = netdev_priv(dev);
  4630. u32 len, entry, base_flags, mss;
  4631. dma_addr_t mapping;
  4632. struct tg3_napi *tnapi;
  4633. struct netdev_queue *txq;
  4634. unsigned int i, last;
  4635. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4636. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4637. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4638. tnapi++;
  4639. /* We are running in BH disabled context with netif_tx_lock
  4640. * and TX reclaim runs via tp->napi.poll inside of a software
  4641. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4642. * no IRQ context deadlocks to worry about either. Rejoice!
  4643. */
  4644. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4645. if (!netif_tx_queue_stopped(txq)) {
  4646. netif_tx_stop_queue(txq);
  4647. /* This is a hard error, log it. */
  4648. netdev_err(dev,
  4649. "BUG! Tx Ring full when queue awake!\n");
  4650. }
  4651. return NETDEV_TX_BUSY;
  4652. }
  4653. entry = tnapi->tx_prod;
  4654. base_flags = 0;
  4655. mss = 0;
  4656. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4657. int tcp_opt_len, ip_tcp_len;
  4658. u32 hdrlen;
  4659. if (skb_header_cloned(skb) &&
  4660. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4661. dev_kfree_skb(skb);
  4662. goto out_unlock;
  4663. }
  4664. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4665. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4666. else {
  4667. struct iphdr *iph = ip_hdr(skb);
  4668. tcp_opt_len = tcp_optlen(skb);
  4669. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4670. iph->check = 0;
  4671. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4672. hdrlen = ip_tcp_len + tcp_opt_len;
  4673. }
  4674. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4675. mss |= (hdrlen & 0xc) << 12;
  4676. if (hdrlen & 0x10)
  4677. base_flags |= 0x00000010;
  4678. base_flags |= (hdrlen & 0x3e0) << 5;
  4679. } else
  4680. mss |= hdrlen << 9;
  4681. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4682. TXD_FLAG_CPU_POST_DMA);
  4683. tcp_hdr(skb)->check = 0;
  4684. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4685. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4686. }
  4687. #if TG3_VLAN_TAG_USED
  4688. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4689. base_flags |= (TXD_FLAG_VLAN |
  4690. (vlan_tx_tag_get(skb) << 16));
  4691. #endif
  4692. len = skb_headlen(skb);
  4693. /* Queue skb data, a.k.a. the main skb fragment. */
  4694. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4695. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4696. dev_kfree_skb(skb);
  4697. goto out_unlock;
  4698. }
  4699. tnapi->tx_buffers[entry].skb = skb;
  4700. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4701. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4702. !mss && skb->len > ETH_DATA_LEN)
  4703. base_flags |= TXD_FLAG_JMB_PKT;
  4704. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4705. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4706. entry = NEXT_TX(entry);
  4707. /* Now loop through additional data fragments, and queue them. */
  4708. if (skb_shinfo(skb)->nr_frags > 0) {
  4709. last = skb_shinfo(skb)->nr_frags - 1;
  4710. for (i = 0; i <= last; i++) {
  4711. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4712. len = frag->size;
  4713. mapping = pci_map_page(tp->pdev,
  4714. frag->page,
  4715. frag->page_offset,
  4716. len, PCI_DMA_TODEVICE);
  4717. if (pci_dma_mapping_error(tp->pdev, mapping))
  4718. goto dma_error;
  4719. tnapi->tx_buffers[entry].skb = NULL;
  4720. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4721. mapping);
  4722. tg3_set_txd(tnapi, entry, mapping, len,
  4723. base_flags, (i == last) | (mss << 1));
  4724. entry = NEXT_TX(entry);
  4725. }
  4726. }
  4727. /* Packets are ready, update Tx producer idx local and on card. */
  4728. tw32_tx_mbox(tnapi->prodmbox, entry);
  4729. tnapi->tx_prod = entry;
  4730. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4731. netif_tx_stop_queue(txq);
  4732. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4733. netif_tx_wake_queue(txq);
  4734. }
  4735. out_unlock:
  4736. mmiowb();
  4737. return NETDEV_TX_OK;
  4738. dma_error:
  4739. last = i;
  4740. entry = tnapi->tx_prod;
  4741. tnapi->tx_buffers[entry].skb = NULL;
  4742. pci_unmap_single(tp->pdev,
  4743. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4744. skb_headlen(skb),
  4745. PCI_DMA_TODEVICE);
  4746. for (i = 0; i <= last; i++) {
  4747. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4748. entry = NEXT_TX(entry);
  4749. pci_unmap_page(tp->pdev,
  4750. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4751. mapping),
  4752. frag->size, PCI_DMA_TODEVICE);
  4753. }
  4754. dev_kfree_skb(skb);
  4755. return NETDEV_TX_OK;
  4756. }
  4757. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4758. struct net_device *);
  4759. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4760. * TSO header is greater than 80 bytes.
  4761. */
  4762. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4763. {
  4764. struct sk_buff *segs, *nskb;
  4765. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4766. /* Estimate the number of fragments in the worst case */
  4767. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4768. netif_stop_queue(tp->dev);
  4769. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4770. return NETDEV_TX_BUSY;
  4771. netif_wake_queue(tp->dev);
  4772. }
  4773. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4774. if (IS_ERR(segs))
  4775. goto tg3_tso_bug_end;
  4776. do {
  4777. nskb = segs;
  4778. segs = segs->next;
  4779. nskb->next = NULL;
  4780. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4781. } while (segs);
  4782. tg3_tso_bug_end:
  4783. dev_kfree_skb(skb);
  4784. return NETDEV_TX_OK;
  4785. }
  4786. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4787. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4788. */
  4789. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4790. struct net_device *dev)
  4791. {
  4792. struct tg3 *tp = netdev_priv(dev);
  4793. u32 len, entry, base_flags, mss;
  4794. int would_hit_hwbug;
  4795. dma_addr_t mapping;
  4796. struct tg3_napi *tnapi;
  4797. struct netdev_queue *txq;
  4798. unsigned int i, last;
  4799. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4800. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4801. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4802. tnapi++;
  4803. /* We are running in BH disabled context with netif_tx_lock
  4804. * and TX reclaim runs via tp->napi.poll inside of a software
  4805. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4806. * no IRQ context deadlocks to worry about either. Rejoice!
  4807. */
  4808. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4809. if (!netif_tx_queue_stopped(txq)) {
  4810. netif_tx_stop_queue(txq);
  4811. /* This is a hard error, log it. */
  4812. netdev_err(dev,
  4813. "BUG! Tx Ring full when queue awake!\n");
  4814. }
  4815. return NETDEV_TX_BUSY;
  4816. }
  4817. entry = tnapi->tx_prod;
  4818. base_flags = 0;
  4819. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4820. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4821. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4822. struct iphdr *iph;
  4823. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4824. if (skb_header_cloned(skb) &&
  4825. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4826. dev_kfree_skb(skb);
  4827. goto out_unlock;
  4828. }
  4829. tcp_opt_len = tcp_optlen(skb);
  4830. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4831. hdr_len = ip_tcp_len + tcp_opt_len;
  4832. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4833. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4834. return tg3_tso_bug(tp, skb);
  4835. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4836. TXD_FLAG_CPU_POST_DMA);
  4837. iph = ip_hdr(skb);
  4838. iph->check = 0;
  4839. iph->tot_len = htons(mss + hdr_len);
  4840. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4841. tcp_hdr(skb)->check = 0;
  4842. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4843. } else
  4844. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4845. iph->daddr, 0,
  4846. IPPROTO_TCP,
  4847. 0);
  4848. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4849. mss |= (hdr_len & 0xc) << 12;
  4850. if (hdr_len & 0x10)
  4851. base_flags |= 0x00000010;
  4852. base_flags |= (hdr_len & 0x3e0) << 5;
  4853. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4854. mss |= hdr_len << 9;
  4855. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4856. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4857. if (tcp_opt_len || iph->ihl > 5) {
  4858. int tsflags;
  4859. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4860. mss |= (tsflags << 11);
  4861. }
  4862. } else {
  4863. if (tcp_opt_len || iph->ihl > 5) {
  4864. int tsflags;
  4865. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4866. base_flags |= tsflags << 12;
  4867. }
  4868. }
  4869. }
  4870. #if TG3_VLAN_TAG_USED
  4871. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4872. base_flags |= (TXD_FLAG_VLAN |
  4873. (vlan_tx_tag_get(skb) << 16));
  4874. #endif
  4875. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4876. !mss && skb->len > ETH_DATA_LEN)
  4877. base_flags |= TXD_FLAG_JMB_PKT;
  4878. len = skb_headlen(skb);
  4879. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4880. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4881. dev_kfree_skb(skb);
  4882. goto out_unlock;
  4883. }
  4884. tnapi->tx_buffers[entry].skb = skb;
  4885. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4886. would_hit_hwbug = 0;
  4887. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4888. would_hit_hwbug = 1;
  4889. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4890. tg3_4g_overflow_test(mapping, len))
  4891. would_hit_hwbug = 1;
  4892. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4893. tg3_40bit_overflow_test(tp, mapping, len))
  4894. would_hit_hwbug = 1;
  4895. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4896. would_hit_hwbug = 1;
  4897. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4898. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4899. entry = NEXT_TX(entry);
  4900. /* Now loop through additional data fragments, and queue them. */
  4901. if (skb_shinfo(skb)->nr_frags > 0) {
  4902. last = skb_shinfo(skb)->nr_frags - 1;
  4903. for (i = 0; i <= last; i++) {
  4904. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4905. len = frag->size;
  4906. mapping = pci_map_page(tp->pdev,
  4907. frag->page,
  4908. frag->page_offset,
  4909. len, PCI_DMA_TODEVICE);
  4910. tnapi->tx_buffers[entry].skb = NULL;
  4911. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4912. mapping);
  4913. if (pci_dma_mapping_error(tp->pdev, mapping))
  4914. goto dma_error;
  4915. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4916. len <= 8)
  4917. would_hit_hwbug = 1;
  4918. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4919. tg3_4g_overflow_test(mapping, len))
  4920. would_hit_hwbug = 1;
  4921. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4922. tg3_40bit_overflow_test(tp, mapping, len))
  4923. would_hit_hwbug = 1;
  4924. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4925. tg3_set_txd(tnapi, entry, mapping, len,
  4926. base_flags, (i == last)|(mss << 1));
  4927. else
  4928. tg3_set_txd(tnapi, entry, mapping, len,
  4929. base_flags, (i == last));
  4930. entry = NEXT_TX(entry);
  4931. }
  4932. }
  4933. if (would_hit_hwbug) {
  4934. u32 last_plus_one = entry;
  4935. u32 start;
  4936. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4937. start &= (TG3_TX_RING_SIZE - 1);
  4938. /* If the workaround fails due to memory/mapping
  4939. * failure, silently drop this packet.
  4940. */
  4941. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4942. &start, base_flags, mss))
  4943. goto out_unlock;
  4944. entry = start;
  4945. }
  4946. /* Packets are ready, update Tx producer idx local and on card. */
  4947. tw32_tx_mbox(tnapi->prodmbox, entry);
  4948. tnapi->tx_prod = entry;
  4949. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4950. netif_tx_stop_queue(txq);
  4951. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4952. netif_tx_wake_queue(txq);
  4953. }
  4954. out_unlock:
  4955. mmiowb();
  4956. return NETDEV_TX_OK;
  4957. dma_error:
  4958. last = i;
  4959. entry = tnapi->tx_prod;
  4960. tnapi->tx_buffers[entry].skb = NULL;
  4961. pci_unmap_single(tp->pdev,
  4962. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4963. skb_headlen(skb),
  4964. PCI_DMA_TODEVICE);
  4965. for (i = 0; i <= last; i++) {
  4966. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4967. entry = NEXT_TX(entry);
  4968. pci_unmap_page(tp->pdev,
  4969. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4970. mapping),
  4971. frag->size, PCI_DMA_TODEVICE);
  4972. }
  4973. dev_kfree_skb(skb);
  4974. return NETDEV_TX_OK;
  4975. }
  4976. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4977. int new_mtu)
  4978. {
  4979. dev->mtu = new_mtu;
  4980. if (new_mtu > ETH_DATA_LEN) {
  4981. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4982. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4983. ethtool_op_set_tso(dev, 0);
  4984. } else {
  4985. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4986. }
  4987. } else {
  4988. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4989. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4990. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4991. }
  4992. }
  4993. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4994. {
  4995. struct tg3 *tp = netdev_priv(dev);
  4996. int err;
  4997. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4998. return -EINVAL;
  4999. if (!netif_running(dev)) {
  5000. /* We'll just catch it later when the
  5001. * device is up'd.
  5002. */
  5003. tg3_set_mtu(dev, tp, new_mtu);
  5004. return 0;
  5005. }
  5006. tg3_phy_stop(tp);
  5007. tg3_netif_stop(tp);
  5008. tg3_full_lock(tp, 1);
  5009. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5010. tg3_set_mtu(dev, tp, new_mtu);
  5011. err = tg3_restart_hw(tp, 0);
  5012. if (!err)
  5013. tg3_netif_start(tp);
  5014. tg3_full_unlock(tp);
  5015. if (!err)
  5016. tg3_phy_start(tp);
  5017. return err;
  5018. }
  5019. static void tg3_rx_prodring_free(struct tg3 *tp,
  5020. struct tg3_rx_prodring_set *tpr)
  5021. {
  5022. int i;
  5023. if (tpr != &tp->prodring[0]) {
  5024. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5025. i = (i + 1) % TG3_RX_RING_SIZE)
  5026. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5027. tp->rx_pkt_map_sz);
  5028. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5029. for (i = tpr->rx_jmb_cons_idx;
  5030. i != tpr->rx_jmb_prod_idx;
  5031. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  5032. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5033. TG3_RX_JMB_MAP_SZ);
  5034. }
  5035. }
  5036. return;
  5037. }
  5038. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  5039. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5040. tp->rx_pkt_map_sz);
  5041. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5042. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5043. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5044. TG3_RX_JMB_MAP_SZ);
  5045. }
  5046. }
  5047. /* Initialize rx rings for packet processing.
  5048. *
  5049. * The chip has been shut down and the driver detached from
  5050. * the networking, so no interrupts or new tx packets will
  5051. * end up in the driver. tp->{tx,}lock are held and thus
  5052. * we may not sleep.
  5053. */
  5054. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5055. struct tg3_rx_prodring_set *tpr)
  5056. {
  5057. u32 i, rx_pkt_dma_sz;
  5058. tpr->rx_std_cons_idx = 0;
  5059. tpr->rx_std_prod_idx = 0;
  5060. tpr->rx_jmb_cons_idx = 0;
  5061. tpr->rx_jmb_prod_idx = 0;
  5062. if (tpr != &tp->prodring[0]) {
  5063. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5064. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5065. memset(&tpr->rx_jmb_buffers[0], 0,
  5066. TG3_RX_JMB_BUFF_RING_SIZE);
  5067. goto done;
  5068. }
  5069. /* Zero out all descriptors. */
  5070. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5071. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5072. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5073. tp->dev->mtu > ETH_DATA_LEN)
  5074. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5075. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5076. /* Initialize invariants of the rings, we only set this
  5077. * stuff once. This works because the card does not
  5078. * write into the rx buffer posting rings.
  5079. */
  5080. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5081. struct tg3_rx_buffer_desc *rxd;
  5082. rxd = &tpr->rx_std[i];
  5083. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5084. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5085. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5086. (i << RXD_OPAQUE_INDEX_SHIFT));
  5087. }
  5088. /* Now allocate fresh SKBs for each rx ring. */
  5089. for (i = 0; i < tp->rx_pending; i++) {
  5090. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5091. netdev_warn(tp->dev,
  5092. "Using a smaller RX standard ring. Only "
  5093. "%d out of %d buffers were allocated "
  5094. "successfully\n", i, tp->rx_pending);
  5095. if (i == 0)
  5096. goto initfail;
  5097. tp->rx_pending = i;
  5098. break;
  5099. }
  5100. }
  5101. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5102. goto done;
  5103. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5104. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5105. goto done;
  5106. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5107. struct tg3_rx_buffer_desc *rxd;
  5108. rxd = &tpr->rx_jmb[i].std;
  5109. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5110. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5111. RXD_FLAG_JUMBO;
  5112. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5113. (i << RXD_OPAQUE_INDEX_SHIFT));
  5114. }
  5115. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5116. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5117. netdev_warn(tp->dev,
  5118. "Using a smaller RX jumbo ring. Only %d "
  5119. "out of %d buffers were allocated "
  5120. "successfully\n", i, tp->rx_jumbo_pending);
  5121. if (i == 0)
  5122. goto initfail;
  5123. tp->rx_jumbo_pending = i;
  5124. break;
  5125. }
  5126. }
  5127. done:
  5128. return 0;
  5129. initfail:
  5130. tg3_rx_prodring_free(tp, tpr);
  5131. return -ENOMEM;
  5132. }
  5133. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5134. struct tg3_rx_prodring_set *tpr)
  5135. {
  5136. kfree(tpr->rx_std_buffers);
  5137. tpr->rx_std_buffers = NULL;
  5138. kfree(tpr->rx_jmb_buffers);
  5139. tpr->rx_jmb_buffers = NULL;
  5140. if (tpr->rx_std) {
  5141. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5142. tpr->rx_std, tpr->rx_std_mapping);
  5143. tpr->rx_std = NULL;
  5144. }
  5145. if (tpr->rx_jmb) {
  5146. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5147. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5148. tpr->rx_jmb = NULL;
  5149. }
  5150. }
  5151. static int tg3_rx_prodring_init(struct tg3 *tp,
  5152. struct tg3_rx_prodring_set *tpr)
  5153. {
  5154. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5155. if (!tpr->rx_std_buffers)
  5156. return -ENOMEM;
  5157. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5158. &tpr->rx_std_mapping);
  5159. if (!tpr->rx_std)
  5160. goto err_out;
  5161. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5162. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5163. GFP_KERNEL);
  5164. if (!tpr->rx_jmb_buffers)
  5165. goto err_out;
  5166. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5167. TG3_RX_JUMBO_RING_BYTES,
  5168. &tpr->rx_jmb_mapping);
  5169. if (!tpr->rx_jmb)
  5170. goto err_out;
  5171. }
  5172. return 0;
  5173. err_out:
  5174. tg3_rx_prodring_fini(tp, tpr);
  5175. return -ENOMEM;
  5176. }
  5177. /* Free up pending packets in all rx/tx rings.
  5178. *
  5179. * The chip has been shut down and the driver detached from
  5180. * the networking, so no interrupts or new tx packets will
  5181. * end up in the driver. tp->{tx,}lock is not held and we are not
  5182. * in an interrupt context and thus may sleep.
  5183. */
  5184. static void tg3_free_rings(struct tg3 *tp)
  5185. {
  5186. int i, j;
  5187. for (j = 0; j < tp->irq_cnt; j++) {
  5188. struct tg3_napi *tnapi = &tp->napi[j];
  5189. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5190. if (!tnapi->tx_buffers)
  5191. continue;
  5192. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5193. struct ring_info *txp;
  5194. struct sk_buff *skb;
  5195. unsigned int k;
  5196. txp = &tnapi->tx_buffers[i];
  5197. skb = txp->skb;
  5198. if (skb == NULL) {
  5199. i++;
  5200. continue;
  5201. }
  5202. pci_unmap_single(tp->pdev,
  5203. dma_unmap_addr(txp, mapping),
  5204. skb_headlen(skb),
  5205. PCI_DMA_TODEVICE);
  5206. txp->skb = NULL;
  5207. i++;
  5208. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5209. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5210. pci_unmap_page(tp->pdev,
  5211. dma_unmap_addr(txp, mapping),
  5212. skb_shinfo(skb)->frags[k].size,
  5213. PCI_DMA_TODEVICE);
  5214. i++;
  5215. }
  5216. dev_kfree_skb_any(skb);
  5217. }
  5218. }
  5219. }
  5220. /* Initialize tx/rx rings for packet processing.
  5221. *
  5222. * The chip has been shut down and the driver detached from
  5223. * the networking, so no interrupts or new tx packets will
  5224. * end up in the driver. tp->{tx,}lock are held and thus
  5225. * we may not sleep.
  5226. */
  5227. static int tg3_init_rings(struct tg3 *tp)
  5228. {
  5229. int i;
  5230. /* Free up all the SKBs. */
  5231. tg3_free_rings(tp);
  5232. for (i = 0; i < tp->irq_cnt; i++) {
  5233. struct tg3_napi *tnapi = &tp->napi[i];
  5234. tnapi->last_tag = 0;
  5235. tnapi->last_irq_tag = 0;
  5236. tnapi->hw_status->status = 0;
  5237. tnapi->hw_status->status_tag = 0;
  5238. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5239. tnapi->tx_prod = 0;
  5240. tnapi->tx_cons = 0;
  5241. if (tnapi->tx_ring)
  5242. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5243. tnapi->rx_rcb_ptr = 0;
  5244. if (tnapi->rx_rcb)
  5245. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5246. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5247. tg3_free_rings(tp);
  5248. return -ENOMEM;
  5249. }
  5250. }
  5251. return 0;
  5252. }
  5253. /*
  5254. * Must not be invoked with interrupt sources disabled and
  5255. * the hardware shutdown down.
  5256. */
  5257. static void tg3_free_consistent(struct tg3 *tp)
  5258. {
  5259. int i;
  5260. for (i = 0; i < tp->irq_cnt; i++) {
  5261. struct tg3_napi *tnapi = &tp->napi[i];
  5262. if (tnapi->tx_ring) {
  5263. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5264. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5265. tnapi->tx_ring = NULL;
  5266. }
  5267. kfree(tnapi->tx_buffers);
  5268. tnapi->tx_buffers = NULL;
  5269. if (tnapi->rx_rcb) {
  5270. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5271. tnapi->rx_rcb,
  5272. tnapi->rx_rcb_mapping);
  5273. tnapi->rx_rcb = NULL;
  5274. }
  5275. if (tnapi->hw_status) {
  5276. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5277. tnapi->hw_status,
  5278. tnapi->status_mapping);
  5279. tnapi->hw_status = NULL;
  5280. }
  5281. }
  5282. if (tp->hw_stats) {
  5283. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5284. tp->hw_stats, tp->stats_mapping);
  5285. tp->hw_stats = NULL;
  5286. }
  5287. for (i = 0; i < tp->irq_cnt; i++)
  5288. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5289. }
  5290. /*
  5291. * Must not be invoked with interrupt sources disabled and
  5292. * the hardware shutdown down. Can sleep.
  5293. */
  5294. static int tg3_alloc_consistent(struct tg3 *tp)
  5295. {
  5296. int i;
  5297. for (i = 0; i < tp->irq_cnt; i++) {
  5298. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5299. goto err_out;
  5300. }
  5301. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5302. sizeof(struct tg3_hw_stats),
  5303. &tp->stats_mapping);
  5304. if (!tp->hw_stats)
  5305. goto err_out;
  5306. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5307. for (i = 0; i < tp->irq_cnt; i++) {
  5308. struct tg3_napi *tnapi = &tp->napi[i];
  5309. struct tg3_hw_status *sblk;
  5310. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5311. TG3_HW_STATUS_SIZE,
  5312. &tnapi->status_mapping);
  5313. if (!tnapi->hw_status)
  5314. goto err_out;
  5315. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5316. sblk = tnapi->hw_status;
  5317. /* If multivector TSS is enabled, vector 0 does not handle
  5318. * tx interrupts. Don't allocate any resources for it.
  5319. */
  5320. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5321. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5322. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5323. TG3_TX_RING_SIZE,
  5324. GFP_KERNEL);
  5325. if (!tnapi->tx_buffers)
  5326. goto err_out;
  5327. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5328. TG3_TX_RING_BYTES,
  5329. &tnapi->tx_desc_mapping);
  5330. if (!tnapi->tx_ring)
  5331. goto err_out;
  5332. }
  5333. /*
  5334. * When RSS is enabled, the status block format changes
  5335. * slightly. The "rx_jumbo_consumer", "reserved",
  5336. * and "rx_mini_consumer" members get mapped to the
  5337. * other three rx return ring producer indexes.
  5338. */
  5339. switch (i) {
  5340. default:
  5341. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5342. break;
  5343. case 2:
  5344. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5345. break;
  5346. case 3:
  5347. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5348. break;
  5349. case 4:
  5350. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5351. break;
  5352. }
  5353. tnapi->prodring = &tp->prodring[i];
  5354. /*
  5355. * If multivector RSS is enabled, vector 0 does not handle
  5356. * rx or tx interrupts. Don't allocate any resources for it.
  5357. */
  5358. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5359. continue;
  5360. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5361. TG3_RX_RCB_RING_BYTES(tp),
  5362. &tnapi->rx_rcb_mapping);
  5363. if (!tnapi->rx_rcb)
  5364. goto err_out;
  5365. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5366. }
  5367. return 0;
  5368. err_out:
  5369. tg3_free_consistent(tp);
  5370. return -ENOMEM;
  5371. }
  5372. #define MAX_WAIT_CNT 1000
  5373. /* To stop a block, clear the enable bit and poll till it
  5374. * clears. tp->lock is held.
  5375. */
  5376. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5377. {
  5378. unsigned int i;
  5379. u32 val;
  5380. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5381. switch (ofs) {
  5382. case RCVLSC_MODE:
  5383. case DMAC_MODE:
  5384. case MBFREE_MODE:
  5385. case BUFMGR_MODE:
  5386. case MEMARB_MODE:
  5387. /* We can't enable/disable these bits of the
  5388. * 5705/5750, just say success.
  5389. */
  5390. return 0;
  5391. default:
  5392. break;
  5393. }
  5394. }
  5395. val = tr32(ofs);
  5396. val &= ~enable_bit;
  5397. tw32_f(ofs, val);
  5398. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5399. udelay(100);
  5400. val = tr32(ofs);
  5401. if ((val & enable_bit) == 0)
  5402. break;
  5403. }
  5404. if (i == MAX_WAIT_CNT && !silent) {
  5405. dev_err(&tp->pdev->dev,
  5406. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5407. ofs, enable_bit);
  5408. return -ENODEV;
  5409. }
  5410. return 0;
  5411. }
  5412. /* tp->lock is held. */
  5413. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5414. {
  5415. int i, err;
  5416. tg3_disable_ints(tp);
  5417. tp->rx_mode &= ~RX_MODE_ENABLE;
  5418. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5419. udelay(10);
  5420. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5421. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5422. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5423. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5424. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5425. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5426. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5427. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5428. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5429. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5430. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5431. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5432. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5433. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5434. tw32_f(MAC_MODE, tp->mac_mode);
  5435. udelay(40);
  5436. tp->tx_mode &= ~TX_MODE_ENABLE;
  5437. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5438. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5439. udelay(100);
  5440. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5441. break;
  5442. }
  5443. if (i >= MAX_WAIT_CNT) {
  5444. dev_err(&tp->pdev->dev,
  5445. "%s timed out, TX_MODE_ENABLE will not clear "
  5446. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5447. err |= -ENODEV;
  5448. }
  5449. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5450. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5451. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5452. tw32(FTQ_RESET, 0xffffffff);
  5453. tw32(FTQ_RESET, 0x00000000);
  5454. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5455. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5456. for (i = 0; i < tp->irq_cnt; i++) {
  5457. struct tg3_napi *tnapi = &tp->napi[i];
  5458. if (tnapi->hw_status)
  5459. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5460. }
  5461. if (tp->hw_stats)
  5462. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5463. return err;
  5464. }
  5465. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5466. {
  5467. int i;
  5468. u32 apedata;
  5469. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5470. if (apedata != APE_SEG_SIG_MAGIC)
  5471. return;
  5472. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5473. if (!(apedata & APE_FW_STATUS_READY))
  5474. return;
  5475. /* Wait for up to 1 millisecond for APE to service previous event. */
  5476. for (i = 0; i < 10; i++) {
  5477. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5478. return;
  5479. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5480. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5481. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5482. event | APE_EVENT_STATUS_EVENT_PENDING);
  5483. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5484. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5485. break;
  5486. udelay(100);
  5487. }
  5488. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5489. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5490. }
  5491. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5492. {
  5493. u32 event;
  5494. u32 apedata;
  5495. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5496. return;
  5497. switch (kind) {
  5498. case RESET_KIND_INIT:
  5499. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5500. APE_HOST_SEG_SIG_MAGIC);
  5501. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5502. APE_HOST_SEG_LEN_MAGIC);
  5503. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5504. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5505. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5506. APE_HOST_DRIVER_ID_MAGIC);
  5507. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5508. APE_HOST_BEHAV_NO_PHYLOCK);
  5509. event = APE_EVENT_STATUS_STATE_START;
  5510. break;
  5511. case RESET_KIND_SHUTDOWN:
  5512. /* With the interface we are currently using,
  5513. * APE does not track driver state. Wiping
  5514. * out the HOST SEGMENT SIGNATURE forces
  5515. * the APE to assume OS absent status.
  5516. */
  5517. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5518. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5519. break;
  5520. case RESET_KIND_SUSPEND:
  5521. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5522. break;
  5523. default:
  5524. return;
  5525. }
  5526. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5527. tg3_ape_send_event(tp, event);
  5528. }
  5529. /* tp->lock is held. */
  5530. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5531. {
  5532. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5533. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5534. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5535. switch (kind) {
  5536. case RESET_KIND_INIT:
  5537. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5538. DRV_STATE_START);
  5539. break;
  5540. case RESET_KIND_SHUTDOWN:
  5541. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5542. DRV_STATE_UNLOAD);
  5543. break;
  5544. case RESET_KIND_SUSPEND:
  5545. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5546. DRV_STATE_SUSPEND);
  5547. break;
  5548. default:
  5549. break;
  5550. }
  5551. }
  5552. if (kind == RESET_KIND_INIT ||
  5553. kind == RESET_KIND_SUSPEND)
  5554. tg3_ape_driver_state_change(tp, kind);
  5555. }
  5556. /* tp->lock is held. */
  5557. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5558. {
  5559. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5560. switch (kind) {
  5561. case RESET_KIND_INIT:
  5562. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5563. DRV_STATE_START_DONE);
  5564. break;
  5565. case RESET_KIND_SHUTDOWN:
  5566. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5567. DRV_STATE_UNLOAD_DONE);
  5568. break;
  5569. default:
  5570. break;
  5571. }
  5572. }
  5573. if (kind == RESET_KIND_SHUTDOWN)
  5574. tg3_ape_driver_state_change(tp, kind);
  5575. }
  5576. /* tp->lock is held. */
  5577. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5578. {
  5579. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5580. switch (kind) {
  5581. case RESET_KIND_INIT:
  5582. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5583. DRV_STATE_START);
  5584. break;
  5585. case RESET_KIND_SHUTDOWN:
  5586. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5587. DRV_STATE_UNLOAD);
  5588. break;
  5589. case RESET_KIND_SUSPEND:
  5590. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5591. DRV_STATE_SUSPEND);
  5592. break;
  5593. default:
  5594. break;
  5595. }
  5596. }
  5597. }
  5598. static int tg3_poll_fw(struct tg3 *tp)
  5599. {
  5600. int i;
  5601. u32 val;
  5602. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5603. /* Wait up to 20ms for init done. */
  5604. for (i = 0; i < 200; i++) {
  5605. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5606. return 0;
  5607. udelay(100);
  5608. }
  5609. return -ENODEV;
  5610. }
  5611. /* Wait for firmware initialization to complete. */
  5612. for (i = 0; i < 100000; i++) {
  5613. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5614. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5615. break;
  5616. udelay(10);
  5617. }
  5618. /* Chip might not be fitted with firmware. Some Sun onboard
  5619. * parts are configured like that. So don't signal the timeout
  5620. * of the above loop as an error, but do report the lack of
  5621. * running firmware once.
  5622. */
  5623. if (i >= 100000 &&
  5624. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5625. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5626. netdev_info(tp->dev, "No firmware running\n");
  5627. }
  5628. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5629. /* The 57765 A0 needs a little more
  5630. * time to do some important work.
  5631. */
  5632. mdelay(10);
  5633. }
  5634. return 0;
  5635. }
  5636. /* Save PCI command register before chip reset */
  5637. static void tg3_save_pci_state(struct tg3 *tp)
  5638. {
  5639. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5640. }
  5641. /* Restore PCI state after chip reset */
  5642. static void tg3_restore_pci_state(struct tg3 *tp)
  5643. {
  5644. u32 val;
  5645. /* Re-enable indirect register accesses. */
  5646. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5647. tp->misc_host_ctrl);
  5648. /* Set MAX PCI retry to zero. */
  5649. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5650. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5651. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5652. val |= PCISTATE_RETRY_SAME_DMA;
  5653. /* Allow reads and writes to the APE register and memory space. */
  5654. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5655. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5656. PCISTATE_ALLOW_APE_SHMEM_WR |
  5657. PCISTATE_ALLOW_APE_PSPACE_WR;
  5658. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5659. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5660. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5661. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5662. pcie_set_readrq(tp->pdev, 4096);
  5663. else {
  5664. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5665. tp->pci_cacheline_sz);
  5666. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5667. tp->pci_lat_timer);
  5668. }
  5669. }
  5670. /* Make sure PCI-X relaxed ordering bit is clear. */
  5671. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5672. u16 pcix_cmd;
  5673. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5674. &pcix_cmd);
  5675. pcix_cmd &= ~PCI_X_CMD_ERO;
  5676. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5677. pcix_cmd);
  5678. }
  5679. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5680. /* Chip reset on 5780 will reset MSI enable bit,
  5681. * so need to restore it.
  5682. */
  5683. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5684. u16 ctrl;
  5685. pci_read_config_word(tp->pdev,
  5686. tp->msi_cap + PCI_MSI_FLAGS,
  5687. &ctrl);
  5688. pci_write_config_word(tp->pdev,
  5689. tp->msi_cap + PCI_MSI_FLAGS,
  5690. ctrl | PCI_MSI_FLAGS_ENABLE);
  5691. val = tr32(MSGINT_MODE);
  5692. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5693. }
  5694. }
  5695. }
  5696. static void tg3_stop_fw(struct tg3 *);
  5697. /* tp->lock is held. */
  5698. static int tg3_chip_reset(struct tg3 *tp)
  5699. {
  5700. u32 val;
  5701. void (*write_op)(struct tg3 *, u32, u32);
  5702. int i, err;
  5703. tg3_nvram_lock(tp);
  5704. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5705. /* No matching tg3_nvram_unlock() after this because
  5706. * chip reset below will undo the nvram lock.
  5707. */
  5708. tp->nvram_lock_cnt = 0;
  5709. /* GRC_MISC_CFG core clock reset will clear the memory
  5710. * enable bit in PCI register 4 and the MSI enable bit
  5711. * on some chips, so we save relevant registers here.
  5712. */
  5713. tg3_save_pci_state(tp);
  5714. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5715. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5716. tw32(GRC_FASTBOOT_PC, 0);
  5717. /*
  5718. * We must avoid the readl() that normally takes place.
  5719. * It locks machines, causes machine checks, and other
  5720. * fun things. So, temporarily disable the 5701
  5721. * hardware workaround, while we do the reset.
  5722. */
  5723. write_op = tp->write32;
  5724. if (write_op == tg3_write_flush_reg32)
  5725. tp->write32 = tg3_write32;
  5726. /* Prevent the irq handler from reading or writing PCI registers
  5727. * during chip reset when the memory enable bit in the PCI command
  5728. * register may be cleared. The chip does not generate interrupt
  5729. * at this time, but the irq handler may still be called due to irq
  5730. * sharing or irqpoll.
  5731. */
  5732. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5733. for (i = 0; i < tp->irq_cnt; i++) {
  5734. struct tg3_napi *tnapi = &tp->napi[i];
  5735. if (tnapi->hw_status) {
  5736. tnapi->hw_status->status = 0;
  5737. tnapi->hw_status->status_tag = 0;
  5738. }
  5739. tnapi->last_tag = 0;
  5740. tnapi->last_irq_tag = 0;
  5741. }
  5742. smp_mb();
  5743. for (i = 0; i < tp->irq_cnt; i++)
  5744. synchronize_irq(tp->napi[i].irq_vec);
  5745. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5746. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5747. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5748. }
  5749. /* do the reset */
  5750. val = GRC_MISC_CFG_CORECLK_RESET;
  5751. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5752. if (tr32(0x7e2c) == 0x60) {
  5753. tw32(0x7e2c, 0x20);
  5754. }
  5755. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5756. tw32(GRC_MISC_CFG, (1 << 29));
  5757. val |= (1 << 29);
  5758. }
  5759. }
  5760. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5761. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5762. tw32(GRC_VCPU_EXT_CTRL,
  5763. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5764. }
  5765. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5766. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5767. tw32(GRC_MISC_CFG, val);
  5768. /* restore 5701 hardware bug workaround write method */
  5769. tp->write32 = write_op;
  5770. /* Unfortunately, we have to delay before the PCI read back.
  5771. * Some 575X chips even will not respond to a PCI cfg access
  5772. * when the reset command is given to the chip.
  5773. *
  5774. * How do these hardware designers expect things to work
  5775. * properly if the PCI write is posted for a long period
  5776. * of time? It is always necessary to have some method by
  5777. * which a register read back can occur to push the write
  5778. * out which does the reset.
  5779. *
  5780. * For most tg3 variants the trick below was working.
  5781. * Ho hum...
  5782. */
  5783. udelay(120);
  5784. /* Flush PCI posted writes. The normal MMIO registers
  5785. * are inaccessible at this time so this is the only
  5786. * way to make this reliably (actually, this is no longer
  5787. * the case, see above). I tried to use indirect
  5788. * register read/write but this upset some 5701 variants.
  5789. */
  5790. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5791. udelay(120);
  5792. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5793. u16 val16;
  5794. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5795. int i;
  5796. u32 cfg_val;
  5797. /* Wait for link training to complete. */
  5798. for (i = 0; i < 5000; i++)
  5799. udelay(100);
  5800. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5801. pci_write_config_dword(tp->pdev, 0xc4,
  5802. cfg_val | (1 << 15));
  5803. }
  5804. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5805. pci_read_config_word(tp->pdev,
  5806. tp->pcie_cap + PCI_EXP_DEVCTL,
  5807. &val16);
  5808. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5809. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5810. /*
  5811. * Older PCIe devices only support the 128 byte
  5812. * MPS setting. Enforce the restriction.
  5813. */
  5814. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5815. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5816. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5817. pci_write_config_word(tp->pdev,
  5818. tp->pcie_cap + PCI_EXP_DEVCTL,
  5819. val16);
  5820. pcie_set_readrq(tp->pdev, 4096);
  5821. /* Clear error status */
  5822. pci_write_config_word(tp->pdev,
  5823. tp->pcie_cap + PCI_EXP_DEVSTA,
  5824. PCI_EXP_DEVSTA_CED |
  5825. PCI_EXP_DEVSTA_NFED |
  5826. PCI_EXP_DEVSTA_FED |
  5827. PCI_EXP_DEVSTA_URD);
  5828. }
  5829. tg3_restore_pci_state(tp);
  5830. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5831. val = 0;
  5832. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5833. val = tr32(MEMARB_MODE);
  5834. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5835. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5836. tg3_stop_fw(tp);
  5837. tw32(0x5000, 0x400);
  5838. }
  5839. tw32(GRC_MODE, tp->grc_mode);
  5840. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5841. val = tr32(0xc4);
  5842. tw32(0xc4, val | (1 << 15));
  5843. }
  5844. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5845. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5846. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5847. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5848. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5849. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5850. }
  5851. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5852. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5853. tw32_f(MAC_MODE, tp->mac_mode);
  5854. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5855. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5856. tw32_f(MAC_MODE, tp->mac_mode);
  5857. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5858. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5859. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5860. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5861. tw32_f(MAC_MODE, tp->mac_mode);
  5862. } else
  5863. tw32_f(MAC_MODE, 0);
  5864. udelay(40);
  5865. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5866. err = tg3_poll_fw(tp);
  5867. if (err)
  5868. return err;
  5869. tg3_mdio_start(tp);
  5870. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5871. u8 phy_addr;
  5872. phy_addr = tp->phy_addr;
  5873. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5874. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5875. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5876. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5877. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5878. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5879. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5880. udelay(10);
  5881. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5882. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5883. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5884. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5885. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5886. udelay(10);
  5887. tp->phy_addr = phy_addr;
  5888. }
  5889. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5890. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5891. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5892. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5893. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719 &&
  5894. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5895. val = tr32(0x7c00);
  5896. tw32(0x7c00, val | (1 << 25));
  5897. }
  5898. /* Reprobe ASF enable state. */
  5899. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5900. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5901. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5902. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5903. u32 nic_cfg;
  5904. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5905. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5906. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5907. tp->last_event_jiffies = jiffies;
  5908. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5909. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5910. }
  5911. }
  5912. return 0;
  5913. }
  5914. /* tp->lock is held. */
  5915. static void tg3_stop_fw(struct tg3 *tp)
  5916. {
  5917. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5918. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5919. /* Wait for RX cpu to ACK the previous event. */
  5920. tg3_wait_for_event_ack(tp);
  5921. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5922. tg3_generate_fw_event(tp);
  5923. /* Wait for RX cpu to ACK this event. */
  5924. tg3_wait_for_event_ack(tp);
  5925. }
  5926. }
  5927. /* tp->lock is held. */
  5928. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5929. {
  5930. int err;
  5931. tg3_stop_fw(tp);
  5932. tg3_write_sig_pre_reset(tp, kind);
  5933. tg3_abort_hw(tp, silent);
  5934. err = tg3_chip_reset(tp);
  5935. __tg3_set_mac_addr(tp, 0);
  5936. tg3_write_sig_legacy(tp, kind);
  5937. tg3_write_sig_post_reset(tp, kind);
  5938. if (err)
  5939. return err;
  5940. return 0;
  5941. }
  5942. #define RX_CPU_SCRATCH_BASE 0x30000
  5943. #define RX_CPU_SCRATCH_SIZE 0x04000
  5944. #define TX_CPU_SCRATCH_BASE 0x34000
  5945. #define TX_CPU_SCRATCH_SIZE 0x04000
  5946. /* tp->lock is held. */
  5947. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5948. {
  5949. int i;
  5950. BUG_ON(offset == TX_CPU_BASE &&
  5951. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5952. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5953. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5954. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5955. return 0;
  5956. }
  5957. if (offset == RX_CPU_BASE) {
  5958. for (i = 0; i < 10000; i++) {
  5959. tw32(offset + CPU_STATE, 0xffffffff);
  5960. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5961. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5962. break;
  5963. }
  5964. tw32(offset + CPU_STATE, 0xffffffff);
  5965. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5966. udelay(10);
  5967. } else {
  5968. for (i = 0; i < 10000; i++) {
  5969. tw32(offset + CPU_STATE, 0xffffffff);
  5970. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5971. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5972. break;
  5973. }
  5974. }
  5975. if (i >= 10000) {
  5976. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5977. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5978. return -ENODEV;
  5979. }
  5980. /* Clear firmware's nvram arbitration. */
  5981. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5982. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5983. return 0;
  5984. }
  5985. struct fw_info {
  5986. unsigned int fw_base;
  5987. unsigned int fw_len;
  5988. const __be32 *fw_data;
  5989. };
  5990. /* tp->lock is held. */
  5991. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5992. int cpu_scratch_size, struct fw_info *info)
  5993. {
  5994. int err, lock_err, i;
  5995. void (*write_op)(struct tg3 *, u32, u32);
  5996. if (cpu_base == TX_CPU_BASE &&
  5997. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5998. netdev_err(tp->dev,
  5999. "%s: Trying to load TX cpu firmware which is 5705\n",
  6000. __func__);
  6001. return -EINVAL;
  6002. }
  6003. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6004. write_op = tg3_write_mem;
  6005. else
  6006. write_op = tg3_write_indirect_reg32;
  6007. /* It is possible that bootcode is still loading at this point.
  6008. * Get the nvram lock first before halting the cpu.
  6009. */
  6010. lock_err = tg3_nvram_lock(tp);
  6011. err = tg3_halt_cpu(tp, cpu_base);
  6012. if (!lock_err)
  6013. tg3_nvram_unlock(tp);
  6014. if (err)
  6015. goto out;
  6016. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6017. write_op(tp, cpu_scratch_base + i, 0);
  6018. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6019. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6020. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6021. write_op(tp, (cpu_scratch_base +
  6022. (info->fw_base & 0xffff) +
  6023. (i * sizeof(u32))),
  6024. be32_to_cpu(info->fw_data[i]));
  6025. err = 0;
  6026. out:
  6027. return err;
  6028. }
  6029. /* tp->lock is held. */
  6030. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6031. {
  6032. struct fw_info info;
  6033. const __be32 *fw_data;
  6034. int err, i;
  6035. fw_data = (void *)tp->fw->data;
  6036. /* Firmware blob starts with version numbers, followed by
  6037. start address and length. We are setting complete length.
  6038. length = end_address_of_bss - start_address_of_text.
  6039. Remainder is the blob to be loaded contiguously
  6040. from start address. */
  6041. info.fw_base = be32_to_cpu(fw_data[1]);
  6042. info.fw_len = tp->fw->size - 12;
  6043. info.fw_data = &fw_data[3];
  6044. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6045. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6046. &info);
  6047. if (err)
  6048. return err;
  6049. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6050. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6051. &info);
  6052. if (err)
  6053. return err;
  6054. /* Now startup only the RX cpu. */
  6055. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6056. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6057. for (i = 0; i < 5; i++) {
  6058. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6059. break;
  6060. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6061. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6062. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6063. udelay(1000);
  6064. }
  6065. if (i >= 5) {
  6066. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6067. "should be %08x\n", __func__,
  6068. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6069. return -ENODEV;
  6070. }
  6071. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6072. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6073. return 0;
  6074. }
  6075. /* 5705 needs a special version of the TSO firmware. */
  6076. /* tp->lock is held. */
  6077. static int tg3_load_tso_firmware(struct tg3 *tp)
  6078. {
  6079. struct fw_info info;
  6080. const __be32 *fw_data;
  6081. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6082. int err, i;
  6083. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6084. return 0;
  6085. fw_data = (void *)tp->fw->data;
  6086. /* Firmware blob starts with version numbers, followed by
  6087. start address and length. We are setting complete length.
  6088. length = end_address_of_bss - start_address_of_text.
  6089. Remainder is the blob to be loaded contiguously
  6090. from start address. */
  6091. info.fw_base = be32_to_cpu(fw_data[1]);
  6092. cpu_scratch_size = tp->fw_len;
  6093. info.fw_len = tp->fw->size - 12;
  6094. info.fw_data = &fw_data[3];
  6095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6096. cpu_base = RX_CPU_BASE;
  6097. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6098. } else {
  6099. cpu_base = TX_CPU_BASE;
  6100. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6101. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6102. }
  6103. err = tg3_load_firmware_cpu(tp, cpu_base,
  6104. cpu_scratch_base, cpu_scratch_size,
  6105. &info);
  6106. if (err)
  6107. return err;
  6108. /* Now startup the cpu. */
  6109. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6110. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6111. for (i = 0; i < 5; i++) {
  6112. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6113. break;
  6114. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6115. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6116. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6117. udelay(1000);
  6118. }
  6119. if (i >= 5) {
  6120. netdev_err(tp->dev,
  6121. "%s fails to set CPU PC, is %08x should be %08x\n",
  6122. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6123. return -ENODEV;
  6124. }
  6125. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6126. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6127. return 0;
  6128. }
  6129. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6130. {
  6131. struct tg3 *tp = netdev_priv(dev);
  6132. struct sockaddr *addr = p;
  6133. int err = 0, skip_mac_1 = 0;
  6134. if (!is_valid_ether_addr(addr->sa_data))
  6135. return -EINVAL;
  6136. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6137. if (!netif_running(dev))
  6138. return 0;
  6139. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6140. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6141. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6142. addr0_low = tr32(MAC_ADDR_0_LOW);
  6143. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6144. addr1_low = tr32(MAC_ADDR_1_LOW);
  6145. /* Skip MAC addr 1 if ASF is using it. */
  6146. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6147. !(addr1_high == 0 && addr1_low == 0))
  6148. skip_mac_1 = 1;
  6149. }
  6150. spin_lock_bh(&tp->lock);
  6151. __tg3_set_mac_addr(tp, skip_mac_1);
  6152. spin_unlock_bh(&tp->lock);
  6153. return err;
  6154. }
  6155. /* tp->lock is held. */
  6156. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6157. dma_addr_t mapping, u32 maxlen_flags,
  6158. u32 nic_addr)
  6159. {
  6160. tg3_write_mem(tp,
  6161. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6162. ((u64) mapping >> 32));
  6163. tg3_write_mem(tp,
  6164. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6165. ((u64) mapping & 0xffffffff));
  6166. tg3_write_mem(tp,
  6167. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6168. maxlen_flags);
  6169. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6170. tg3_write_mem(tp,
  6171. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6172. nic_addr);
  6173. }
  6174. static void __tg3_set_rx_mode(struct net_device *);
  6175. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6176. {
  6177. int i;
  6178. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6179. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6180. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6181. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6182. } else {
  6183. tw32(HOSTCC_TXCOL_TICKS, 0);
  6184. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6185. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6186. }
  6187. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  6188. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6189. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6190. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6191. } else {
  6192. tw32(HOSTCC_RXCOL_TICKS, 0);
  6193. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6194. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6195. }
  6196. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6197. u32 val = ec->stats_block_coalesce_usecs;
  6198. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6199. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6200. if (!netif_carrier_ok(tp->dev))
  6201. val = 0;
  6202. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6203. }
  6204. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6205. u32 reg;
  6206. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6207. tw32(reg, ec->rx_coalesce_usecs);
  6208. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6209. tw32(reg, ec->rx_max_coalesced_frames);
  6210. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6211. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6212. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6213. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6214. tw32(reg, ec->tx_coalesce_usecs);
  6215. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6216. tw32(reg, ec->tx_max_coalesced_frames);
  6217. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6218. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6219. }
  6220. }
  6221. for (; i < tp->irq_max - 1; i++) {
  6222. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6223. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6224. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6225. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6226. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6227. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6228. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6229. }
  6230. }
  6231. }
  6232. /* tp->lock is held. */
  6233. static void tg3_rings_reset(struct tg3 *tp)
  6234. {
  6235. int i;
  6236. u32 stblk, txrcb, rxrcb, limit;
  6237. struct tg3_napi *tnapi = &tp->napi[0];
  6238. /* Disable all transmit rings but the first. */
  6239. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6240. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6241. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6242. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6243. else
  6244. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6245. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6246. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6247. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6248. BDINFO_FLAGS_DISABLED);
  6249. /* Disable all receive return rings but the first. */
  6250. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6252. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6253. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6254. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6255. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6256. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6257. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6258. else
  6259. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6260. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6261. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6262. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6263. BDINFO_FLAGS_DISABLED);
  6264. /* Disable interrupts */
  6265. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6266. /* Zero mailbox registers. */
  6267. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6268. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6269. tp->napi[i].tx_prod = 0;
  6270. tp->napi[i].tx_cons = 0;
  6271. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6272. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6273. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6274. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6275. }
  6276. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6277. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6278. } else {
  6279. tp->napi[0].tx_prod = 0;
  6280. tp->napi[0].tx_cons = 0;
  6281. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6282. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6283. }
  6284. /* Make sure the NIC-based send BD rings are disabled. */
  6285. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6286. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6287. for (i = 0; i < 16; i++)
  6288. tw32_tx_mbox(mbox + i * 8, 0);
  6289. }
  6290. txrcb = NIC_SRAM_SEND_RCB;
  6291. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6292. /* Clear status block in ram. */
  6293. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6294. /* Set status block DMA address */
  6295. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6296. ((u64) tnapi->status_mapping >> 32));
  6297. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6298. ((u64) tnapi->status_mapping & 0xffffffff));
  6299. if (tnapi->tx_ring) {
  6300. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6301. (TG3_TX_RING_SIZE <<
  6302. BDINFO_FLAGS_MAXLEN_SHIFT),
  6303. NIC_SRAM_TX_BUFFER_DESC);
  6304. txrcb += TG3_BDINFO_SIZE;
  6305. }
  6306. if (tnapi->rx_rcb) {
  6307. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6308. (TG3_RX_RCB_RING_SIZE(tp) <<
  6309. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6310. rxrcb += TG3_BDINFO_SIZE;
  6311. }
  6312. stblk = HOSTCC_STATBLCK_RING1;
  6313. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6314. u64 mapping = (u64)tnapi->status_mapping;
  6315. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6316. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6317. /* Clear status block in ram. */
  6318. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6319. if (tnapi->tx_ring) {
  6320. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6321. (TG3_TX_RING_SIZE <<
  6322. BDINFO_FLAGS_MAXLEN_SHIFT),
  6323. NIC_SRAM_TX_BUFFER_DESC);
  6324. txrcb += TG3_BDINFO_SIZE;
  6325. }
  6326. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6327. (TG3_RX_RCB_RING_SIZE(tp) <<
  6328. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6329. stblk += 8;
  6330. rxrcb += TG3_BDINFO_SIZE;
  6331. }
  6332. }
  6333. /* tp->lock is held. */
  6334. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6335. {
  6336. u32 val, rdmac_mode;
  6337. int i, err, limit;
  6338. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6339. tg3_disable_ints(tp);
  6340. tg3_stop_fw(tp);
  6341. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6342. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6343. tg3_abort_hw(tp, 1);
  6344. if (reset_phy)
  6345. tg3_phy_reset(tp);
  6346. err = tg3_chip_reset(tp);
  6347. if (err)
  6348. return err;
  6349. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6350. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6351. val = tr32(TG3_CPMU_CTRL);
  6352. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6353. tw32(TG3_CPMU_CTRL, val);
  6354. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6355. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6356. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6357. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6358. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6359. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6360. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6361. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6362. val = tr32(TG3_CPMU_HST_ACC);
  6363. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6364. val |= CPMU_HST_ACC_MACCLK_6_25;
  6365. tw32(TG3_CPMU_HST_ACC, val);
  6366. }
  6367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6368. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6369. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6370. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6371. tw32(PCIE_PWR_MGMT_THRESH, val);
  6372. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6373. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6374. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6375. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6376. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6377. }
  6378. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6379. u32 grc_mode = tr32(GRC_MODE);
  6380. /* Access the lower 1K of PL PCIE block registers. */
  6381. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6382. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6383. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6384. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6385. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6386. tw32(GRC_MODE, grc_mode);
  6387. }
  6388. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6389. u32 grc_mode = tr32(GRC_MODE);
  6390. /* Access the lower 1K of PL PCIE block registers. */
  6391. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6392. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6393. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6394. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6395. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6396. tw32(GRC_MODE, grc_mode);
  6397. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6398. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6399. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6400. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6401. }
  6402. /* This works around an issue with Athlon chipsets on
  6403. * B3 tigon3 silicon. This bit has no effect on any
  6404. * other revision. But do not set this on PCI Express
  6405. * chips and don't even touch the clocks if the CPMU is present.
  6406. */
  6407. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6408. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6409. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6410. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6411. }
  6412. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6413. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6414. val = tr32(TG3PCI_PCISTATE);
  6415. val |= PCISTATE_RETRY_SAME_DMA;
  6416. tw32(TG3PCI_PCISTATE, val);
  6417. }
  6418. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6419. /* Allow reads and writes to the
  6420. * APE register and memory space.
  6421. */
  6422. val = tr32(TG3PCI_PCISTATE);
  6423. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6424. PCISTATE_ALLOW_APE_SHMEM_WR |
  6425. PCISTATE_ALLOW_APE_PSPACE_WR;
  6426. tw32(TG3PCI_PCISTATE, val);
  6427. }
  6428. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6429. /* Enable some hw fixes. */
  6430. val = tr32(TG3PCI_MSI_DATA);
  6431. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6432. tw32(TG3PCI_MSI_DATA, val);
  6433. }
  6434. /* Descriptor ring init may make accesses to the
  6435. * NIC SRAM area to setup the TX descriptors, so we
  6436. * can only do this after the hardware has been
  6437. * successfully reset.
  6438. */
  6439. err = tg3_init_rings(tp);
  6440. if (err)
  6441. return err;
  6442. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6443. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6444. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6445. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6446. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6447. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6448. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6449. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6450. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6451. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6452. /* This value is determined during the probe time DMA
  6453. * engine test, tg3_test_dma.
  6454. */
  6455. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6456. }
  6457. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6458. GRC_MODE_4X_NIC_SEND_RINGS |
  6459. GRC_MODE_NO_TX_PHDR_CSUM |
  6460. GRC_MODE_NO_RX_PHDR_CSUM);
  6461. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6462. /* Pseudo-header checksum is done by hardware logic and not
  6463. * the offload processers, so make the chip do the pseudo-
  6464. * header checksums on receive. For transmit it is more
  6465. * convenient to do the pseudo-header checksum in software
  6466. * as Linux does that on transmit for us in all cases.
  6467. */
  6468. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6469. tw32(GRC_MODE,
  6470. tp->grc_mode |
  6471. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6472. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6473. val = tr32(GRC_MISC_CFG);
  6474. val &= ~0xff;
  6475. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6476. tw32(GRC_MISC_CFG, val);
  6477. /* Initialize MBUF/DESC pool. */
  6478. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6479. /* Do nothing. */
  6480. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6481. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6482. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6483. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6484. else
  6485. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6486. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6487. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6488. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6489. int fw_len;
  6490. fw_len = tp->fw_len;
  6491. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6492. tw32(BUFMGR_MB_POOL_ADDR,
  6493. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6494. tw32(BUFMGR_MB_POOL_SIZE,
  6495. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6496. }
  6497. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6498. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6499. tp->bufmgr_config.mbuf_read_dma_low_water);
  6500. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6501. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6502. tw32(BUFMGR_MB_HIGH_WATER,
  6503. tp->bufmgr_config.mbuf_high_water);
  6504. } else {
  6505. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6506. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6507. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6508. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6509. tw32(BUFMGR_MB_HIGH_WATER,
  6510. tp->bufmgr_config.mbuf_high_water_jumbo);
  6511. }
  6512. tw32(BUFMGR_DMA_LOW_WATER,
  6513. tp->bufmgr_config.dma_low_water);
  6514. tw32(BUFMGR_DMA_HIGH_WATER,
  6515. tp->bufmgr_config.dma_high_water);
  6516. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6517. for (i = 0; i < 2000; i++) {
  6518. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6519. break;
  6520. udelay(10);
  6521. }
  6522. if (i >= 2000) {
  6523. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6524. return -ENODEV;
  6525. }
  6526. /* Setup replenish threshold. */
  6527. val = tp->rx_pending / 8;
  6528. if (val == 0)
  6529. val = 1;
  6530. else if (val > tp->rx_std_max_post)
  6531. val = tp->rx_std_max_post;
  6532. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6533. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6534. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6535. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6536. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6537. }
  6538. tw32(RCVBDI_STD_THRESH, val);
  6539. /* Initialize TG3_BDINFO's at:
  6540. * RCVDBDI_STD_BD: standard eth size rx ring
  6541. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6542. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6543. *
  6544. * like so:
  6545. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6546. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6547. * ring attribute flags
  6548. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6549. *
  6550. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6551. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6552. *
  6553. * The size of each ring is fixed in the firmware, but the location is
  6554. * configurable.
  6555. */
  6556. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6557. ((u64) tpr->rx_std_mapping >> 32));
  6558. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6559. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6560. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  6561. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  6562. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6563. NIC_SRAM_RX_BUFFER_DESC);
  6564. /* Disable the mini ring */
  6565. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6566. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6567. BDINFO_FLAGS_DISABLED);
  6568. /* Program the jumbo buffer descriptor ring control
  6569. * blocks on those devices that have them.
  6570. */
  6571. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6572. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6573. /* Setup replenish threshold. */
  6574. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6575. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6576. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6577. ((u64) tpr->rx_jmb_mapping >> 32));
  6578. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6579. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6580. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6581. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6582. BDINFO_FLAGS_USE_EXT_RECV);
  6583. if (!(tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) ||
  6584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6585. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6586. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6587. } else {
  6588. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6589. BDINFO_FLAGS_DISABLED);
  6590. }
  6591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6592. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6593. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6594. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6595. (TG3_RX_STD_DMA_SZ << 2);
  6596. else
  6597. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6598. } else
  6599. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6600. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6601. tpr->rx_std_prod_idx = tp->rx_pending;
  6602. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6603. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6604. tp->rx_jumbo_pending : 0;
  6605. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6607. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6608. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6609. tw32(STD_REPLENISH_LWM, 32);
  6610. tw32(JMB_REPLENISH_LWM, 16);
  6611. }
  6612. tg3_rings_reset(tp);
  6613. /* Initialize MAC address and backoff seed. */
  6614. __tg3_set_mac_addr(tp, 0);
  6615. /* MTU + ethernet header + FCS + optional VLAN tag */
  6616. tw32(MAC_RX_MTU_SIZE,
  6617. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6618. /* The slot time is changed by tg3_setup_phy if we
  6619. * run at gigabit with half duplex.
  6620. */
  6621. tw32(MAC_TX_LENGTHS,
  6622. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6623. (6 << TX_LENGTHS_IPG_SHIFT) |
  6624. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6625. /* Receive rules. */
  6626. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6627. tw32(RCVLPC_CONFIG, 0x0181);
  6628. /* Calculate RDMAC_MODE setting early, we need it to determine
  6629. * the RCVLPC_STATE_ENABLE mask.
  6630. */
  6631. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6632. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6633. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6634. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6635. RDMAC_MODE_LNGREAD_ENAB);
  6636. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6637. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6638. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6640. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6641. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6642. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6643. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6644. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6645. /* If statement applies to 5705 and 5750 PCI devices only */
  6646. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6647. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6648. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6649. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6650. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6651. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6652. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6653. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6654. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6655. }
  6656. }
  6657. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6658. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6659. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6660. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6661. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6662. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6663. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6664. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6665. /* Receive/send statistics. */
  6666. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6667. val = tr32(RCVLPC_STATS_ENABLE);
  6668. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6669. tw32(RCVLPC_STATS_ENABLE, val);
  6670. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6671. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6672. val = tr32(RCVLPC_STATS_ENABLE);
  6673. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6674. tw32(RCVLPC_STATS_ENABLE, val);
  6675. } else {
  6676. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6677. }
  6678. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6679. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6680. tw32(SNDDATAI_STATSCTRL,
  6681. (SNDDATAI_SCTRL_ENABLE |
  6682. SNDDATAI_SCTRL_FASTUPD));
  6683. /* Setup host coalescing engine. */
  6684. tw32(HOSTCC_MODE, 0);
  6685. for (i = 0; i < 2000; i++) {
  6686. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6687. break;
  6688. udelay(10);
  6689. }
  6690. __tg3_set_coalesce(tp, &tp->coal);
  6691. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6692. /* Status/statistics block address. See tg3_timer,
  6693. * the tg3_periodic_fetch_stats call there, and
  6694. * tg3_get_stats to see how this works for 5705/5750 chips.
  6695. */
  6696. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6697. ((u64) tp->stats_mapping >> 32));
  6698. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6699. ((u64) tp->stats_mapping & 0xffffffff));
  6700. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6701. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6702. /* Clear statistics and status block memory areas */
  6703. for (i = NIC_SRAM_STATS_BLK;
  6704. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6705. i += sizeof(u32)) {
  6706. tg3_write_mem(tp, i, 0);
  6707. udelay(40);
  6708. }
  6709. }
  6710. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6711. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6712. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6713. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6714. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6715. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6716. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6717. /* reset to prevent losing 1st rx packet intermittently */
  6718. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6719. udelay(10);
  6720. }
  6721. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6722. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6723. else
  6724. tp->mac_mode = 0;
  6725. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6726. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6727. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6728. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6729. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6730. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6731. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6732. udelay(40);
  6733. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6734. * If TG3_FLG2_IS_NIC is zero, we should read the
  6735. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6736. * whether used as inputs or outputs, are set by boot code after
  6737. * reset.
  6738. */
  6739. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6740. u32 gpio_mask;
  6741. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6742. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6743. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6744. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6745. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6746. GRC_LCLCTRL_GPIO_OUTPUT3;
  6747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6748. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6749. tp->grc_local_ctrl &= ~gpio_mask;
  6750. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6751. /* GPIO1 must be driven high for eeprom write protect */
  6752. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6753. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6754. GRC_LCLCTRL_GPIO_OUTPUT1);
  6755. }
  6756. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6757. udelay(100);
  6758. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6759. val = tr32(MSGINT_MODE);
  6760. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6761. tw32(MSGINT_MODE, val);
  6762. }
  6763. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6764. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6765. udelay(40);
  6766. }
  6767. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6768. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6769. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6770. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6771. WDMAC_MODE_LNGREAD_ENAB);
  6772. /* If statement applies to 5705 and 5750 PCI devices only */
  6773. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6774. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6775. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6776. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6777. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6778. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6779. /* nothing */
  6780. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6781. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6782. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6783. val |= WDMAC_MODE_RX_ACCEL;
  6784. }
  6785. }
  6786. /* Enable host coalescing bug fix */
  6787. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6788. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6789. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6790. val |= WDMAC_MODE_BURST_ALL_DATA;
  6791. tw32_f(WDMAC_MODE, val);
  6792. udelay(40);
  6793. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6794. u16 pcix_cmd;
  6795. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6796. &pcix_cmd);
  6797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6798. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6799. pcix_cmd |= PCI_X_CMD_READ_2K;
  6800. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6801. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6802. pcix_cmd |= PCI_X_CMD_READ_2K;
  6803. }
  6804. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6805. pcix_cmd);
  6806. }
  6807. tw32_f(RDMAC_MODE, rdmac_mode);
  6808. udelay(40);
  6809. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6810. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6811. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6813. tw32(SNDDATAC_MODE,
  6814. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6815. else
  6816. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6817. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6818. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6819. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6820. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6821. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6822. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6823. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6824. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6825. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6826. tw32(SNDBDI_MODE, val);
  6827. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6828. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6829. err = tg3_load_5701_a0_firmware_fix(tp);
  6830. if (err)
  6831. return err;
  6832. }
  6833. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6834. err = tg3_load_tso_firmware(tp);
  6835. if (err)
  6836. return err;
  6837. }
  6838. tp->tx_mode = TX_MODE_ENABLE;
  6839. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  6840. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  6841. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  6842. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6843. udelay(100);
  6844. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6845. u32 reg = MAC_RSS_INDIR_TBL_0;
  6846. u8 *ent = (u8 *)&val;
  6847. /* Setup the indirection table */
  6848. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6849. int idx = i % sizeof(val);
  6850. ent[idx] = i % (tp->irq_cnt - 1);
  6851. if (idx == sizeof(val) - 1) {
  6852. tw32(reg, val);
  6853. reg += 4;
  6854. }
  6855. }
  6856. /* Setup the "secret" hash key. */
  6857. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6858. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6859. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6860. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6861. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6862. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6863. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6864. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6865. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6866. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6867. }
  6868. tp->rx_mode = RX_MODE_ENABLE;
  6869. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6870. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6871. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6872. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6873. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6874. RX_MODE_RSS_IPV6_HASH_EN |
  6875. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6876. RX_MODE_RSS_IPV4_HASH_EN |
  6877. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6878. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6879. udelay(10);
  6880. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6881. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6882. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6883. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6884. udelay(10);
  6885. }
  6886. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6887. udelay(10);
  6888. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6889. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6890. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6891. /* Set drive transmission level to 1.2V */
  6892. /* only if the signal pre-emphasis bit is not set */
  6893. val = tr32(MAC_SERDES_CFG);
  6894. val &= 0xfffff000;
  6895. val |= 0x880;
  6896. tw32(MAC_SERDES_CFG, val);
  6897. }
  6898. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6899. tw32(MAC_SERDES_CFG, 0x616000);
  6900. }
  6901. /* Prevent chip from dropping frames when flow control
  6902. * is enabled.
  6903. */
  6904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6905. val = 1;
  6906. else
  6907. val = 2;
  6908. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6910. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6911. /* Use hardware link auto-negotiation */
  6912. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6913. }
  6914. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6915. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6916. u32 tmp;
  6917. tmp = tr32(SERDES_RX_CTRL);
  6918. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6919. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6920. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6921. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6922. }
  6923. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6924. if (tp->link_config.phy_is_low_power) {
  6925. tp->link_config.phy_is_low_power = 0;
  6926. tp->link_config.speed = tp->link_config.orig_speed;
  6927. tp->link_config.duplex = tp->link_config.orig_duplex;
  6928. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6929. }
  6930. err = tg3_setup_phy(tp, 0);
  6931. if (err)
  6932. return err;
  6933. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6934. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6935. u32 tmp;
  6936. /* Clear CRC stats. */
  6937. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6938. tg3_writephy(tp, MII_TG3_TEST1,
  6939. tmp | MII_TG3_TEST1_CRC_EN);
  6940. tg3_readphy(tp, 0x14, &tmp);
  6941. }
  6942. }
  6943. }
  6944. __tg3_set_rx_mode(tp->dev);
  6945. /* Initialize receive rules. */
  6946. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6947. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6948. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6949. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6950. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6951. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6952. limit = 8;
  6953. else
  6954. limit = 16;
  6955. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6956. limit -= 4;
  6957. switch (limit) {
  6958. case 16:
  6959. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6960. case 15:
  6961. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6962. case 14:
  6963. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6964. case 13:
  6965. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6966. case 12:
  6967. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6968. case 11:
  6969. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6970. case 10:
  6971. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6972. case 9:
  6973. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6974. case 8:
  6975. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6976. case 7:
  6977. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6978. case 6:
  6979. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6980. case 5:
  6981. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6982. case 4:
  6983. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6984. case 3:
  6985. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6986. case 2:
  6987. case 1:
  6988. default:
  6989. break;
  6990. }
  6991. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6992. /* Write our heartbeat update interval to APE. */
  6993. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6994. APE_HOST_HEARTBEAT_INT_DISABLE);
  6995. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6996. return 0;
  6997. }
  6998. /* Called at device open time to get the chip ready for
  6999. * packet processing. Invoked with tp->lock held.
  7000. */
  7001. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7002. {
  7003. tg3_switch_clocks(tp);
  7004. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7005. return tg3_reset_hw(tp, reset_phy);
  7006. }
  7007. #define TG3_STAT_ADD32(PSTAT, REG) \
  7008. do { u32 __val = tr32(REG); \
  7009. (PSTAT)->low += __val; \
  7010. if ((PSTAT)->low < __val) \
  7011. (PSTAT)->high += 1; \
  7012. } while (0)
  7013. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7014. {
  7015. struct tg3_hw_stats *sp = tp->hw_stats;
  7016. if (!netif_carrier_ok(tp->dev))
  7017. return;
  7018. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7019. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7020. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7021. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7022. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7023. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7024. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7025. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7026. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7027. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7028. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7029. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7030. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7031. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7032. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7033. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7034. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7035. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7036. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7037. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7038. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7039. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7040. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7041. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7042. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7043. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7044. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7045. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7046. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7047. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7048. }
  7049. static void tg3_timer(unsigned long __opaque)
  7050. {
  7051. struct tg3 *tp = (struct tg3 *) __opaque;
  7052. if (tp->irq_sync)
  7053. goto restart_timer;
  7054. spin_lock(&tp->lock);
  7055. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7056. /* All of this garbage is because when using non-tagged
  7057. * IRQ status the mailbox/status_block protocol the chip
  7058. * uses with the cpu is race prone.
  7059. */
  7060. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7061. tw32(GRC_LOCAL_CTRL,
  7062. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7063. } else {
  7064. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7065. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7066. }
  7067. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7068. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7069. spin_unlock(&tp->lock);
  7070. schedule_work(&tp->reset_task);
  7071. return;
  7072. }
  7073. }
  7074. /* This part only runs once per second. */
  7075. if (!--tp->timer_counter) {
  7076. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7077. tg3_periodic_fetch_stats(tp);
  7078. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7079. u32 mac_stat;
  7080. int phy_event;
  7081. mac_stat = tr32(MAC_STATUS);
  7082. phy_event = 0;
  7083. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7084. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7085. phy_event = 1;
  7086. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7087. phy_event = 1;
  7088. if (phy_event)
  7089. tg3_setup_phy(tp, 0);
  7090. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7091. u32 mac_stat = tr32(MAC_STATUS);
  7092. int need_setup = 0;
  7093. if (netif_carrier_ok(tp->dev) &&
  7094. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7095. need_setup = 1;
  7096. }
  7097. if (! netif_carrier_ok(tp->dev) &&
  7098. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7099. MAC_STATUS_SIGNAL_DET))) {
  7100. need_setup = 1;
  7101. }
  7102. if (need_setup) {
  7103. if (!tp->serdes_counter) {
  7104. tw32_f(MAC_MODE,
  7105. (tp->mac_mode &
  7106. ~MAC_MODE_PORT_MODE_MASK));
  7107. udelay(40);
  7108. tw32_f(MAC_MODE, tp->mac_mode);
  7109. udelay(40);
  7110. }
  7111. tg3_setup_phy(tp, 0);
  7112. }
  7113. } else if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  7114. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7115. tg3_serdes_parallel_detect(tp);
  7116. }
  7117. tp->timer_counter = tp->timer_multiplier;
  7118. }
  7119. /* Heartbeat is only sent once every 2 seconds.
  7120. *
  7121. * The heartbeat is to tell the ASF firmware that the host
  7122. * driver is still alive. In the event that the OS crashes,
  7123. * ASF needs to reset the hardware to free up the FIFO space
  7124. * that may be filled with rx packets destined for the host.
  7125. * If the FIFO is full, ASF will no longer function properly.
  7126. *
  7127. * Unintended resets have been reported on real time kernels
  7128. * where the timer doesn't run on time. Netpoll will also have
  7129. * same problem.
  7130. *
  7131. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7132. * to check the ring condition when the heartbeat is expiring
  7133. * before doing the reset. This will prevent most unintended
  7134. * resets.
  7135. */
  7136. if (!--tp->asf_counter) {
  7137. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7138. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7139. tg3_wait_for_event_ack(tp);
  7140. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7141. FWCMD_NICDRV_ALIVE3);
  7142. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7143. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7144. TG3_FW_UPDATE_TIMEOUT_SEC);
  7145. tg3_generate_fw_event(tp);
  7146. }
  7147. tp->asf_counter = tp->asf_multiplier;
  7148. }
  7149. spin_unlock(&tp->lock);
  7150. restart_timer:
  7151. tp->timer.expires = jiffies + tp->timer_offset;
  7152. add_timer(&tp->timer);
  7153. }
  7154. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7155. {
  7156. irq_handler_t fn;
  7157. unsigned long flags;
  7158. char *name;
  7159. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7160. if (tp->irq_cnt == 1)
  7161. name = tp->dev->name;
  7162. else {
  7163. name = &tnapi->irq_lbl[0];
  7164. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7165. name[IFNAMSIZ-1] = 0;
  7166. }
  7167. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7168. fn = tg3_msi;
  7169. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7170. fn = tg3_msi_1shot;
  7171. flags = IRQF_SAMPLE_RANDOM;
  7172. } else {
  7173. fn = tg3_interrupt;
  7174. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7175. fn = tg3_interrupt_tagged;
  7176. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7177. }
  7178. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7179. }
  7180. static int tg3_test_interrupt(struct tg3 *tp)
  7181. {
  7182. struct tg3_napi *tnapi = &tp->napi[0];
  7183. struct net_device *dev = tp->dev;
  7184. int err, i, intr_ok = 0;
  7185. u32 val;
  7186. if (!netif_running(dev))
  7187. return -ENODEV;
  7188. tg3_disable_ints(tp);
  7189. free_irq(tnapi->irq_vec, tnapi);
  7190. /*
  7191. * Turn off MSI one shot mode. Otherwise this test has no
  7192. * observable way to know whether the interrupt was delivered.
  7193. */
  7194. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7195. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7196. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7197. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7198. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7199. tw32(MSGINT_MODE, val);
  7200. }
  7201. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7202. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7203. if (err)
  7204. return err;
  7205. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7206. tg3_enable_ints(tp);
  7207. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7208. tnapi->coal_now);
  7209. for (i = 0; i < 5; i++) {
  7210. u32 int_mbox, misc_host_ctrl;
  7211. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7212. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7213. if ((int_mbox != 0) ||
  7214. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7215. intr_ok = 1;
  7216. break;
  7217. }
  7218. msleep(10);
  7219. }
  7220. tg3_disable_ints(tp);
  7221. free_irq(tnapi->irq_vec, tnapi);
  7222. err = tg3_request_irq(tp, 0);
  7223. if (err)
  7224. return err;
  7225. if (intr_ok) {
  7226. /* Reenable MSI one shot mode. */
  7227. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7228. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7229. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7230. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7231. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7232. tw32(MSGINT_MODE, val);
  7233. }
  7234. return 0;
  7235. }
  7236. return -EIO;
  7237. }
  7238. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7239. * successfully restored
  7240. */
  7241. static int tg3_test_msi(struct tg3 *tp)
  7242. {
  7243. int err;
  7244. u16 pci_cmd;
  7245. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7246. return 0;
  7247. /* Turn off SERR reporting in case MSI terminates with Master
  7248. * Abort.
  7249. */
  7250. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7251. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7252. pci_cmd & ~PCI_COMMAND_SERR);
  7253. err = tg3_test_interrupt(tp);
  7254. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7255. if (!err)
  7256. return 0;
  7257. /* other failures */
  7258. if (err != -EIO)
  7259. return err;
  7260. /* MSI test failed, go back to INTx mode */
  7261. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7262. "to INTx mode. Please report this failure to the PCI "
  7263. "maintainer and include system chipset information\n");
  7264. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7265. pci_disable_msi(tp->pdev);
  7266. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7267. tp->napi[0].irq_vec = tp->pdev->irq;
  7268. err = tg3_request_irq(tp, 0);
  7269. if (err)
  7270. return err;
  7271. /* Need to reset the chip because the MSI cycle may have terminated
  7272. * with Master Abort.
  7273. */
  7274. tg3_full_lock(tp, 1);
  7275. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7276. err = tg3_init_hw(tp, 1);
  7277. tg3_full_unlock(tp);
  7278. if (err)
  7279. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7280. return err;
  7281. }
  7282. static int tg3_request_firmware(struct tg3 *tp)
  7283. {
  7284. const __be32 *fw_data;
  7285. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7286. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7287. tp->fw_needed);
  7288. return -ENOENT;
  7289. }
  7290. fw_data = (void *)tp->fw->data;
  7291. /* Firmware blob starts with version numbers, followed by
  7292. * start address and _full_ length including BSS sections
  7293. * (which must be longer than the actual data, of course
  7294. */
  7295. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7296. if (tp->fw_len < (tp->fw->size - 12)) {
  7297. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7298. tp->fw_len, tp->fw_needed);
  7299. release_firmware(tp->fw);
  7300. tp->fw = NULL;
  7301. return -EINVAL;
  7302. }
  7303. /* We no longer need firmware; we have it. */
  7304. tp->fw_needed = NULL;
  7305. return 0;
  7306. }
  7307. static bool tg3_enable_msix(struct tg3 *tp)
  7308. {
  7309. int i, rc, cpus = num_online_cpus();
  7310. struct msix_entry msix_ent[tp->irq_max];
  7311. if (cpus == 1)
  7312. /* Just fallback to the simpler MSI mode. */
  7313. return false;
  7314. /*
  7315. * We want as many rx rings enabled as there are cpus.
  7316. * The first MSIX vector only deals with link interrupts, etc,
  7317. * so we add one to the number of vectors we are requesting.
  7318. */
  7319. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7320. for (i = 0; i < tp->irq_max; i++) {
  7321. msix_ent[i].entry = i;
  7322. msix_ent[i].vector = 0;
  7323. }
  7324. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7325. if (rc < 0) {
  7326. return false;
  7327. } else if (rc != 0) {
  7328. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7329. return false;
  7330. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7331. tp->irq_cnt, rc);
  7332. tp->irq_cnt = rc;
  7333. }
  7334. for (i = 0; i < tp->irq_max; i++)
  7335. tp->napi[i].irq_vec = msix_ent[i].vector;
  7336. tp->dev->real_num_tx_queues = 1;
  7337. if (tp->irq_cnt > 1) {
  7338. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7339. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7341. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7342. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7343. }
  7344. }
  7345. return true;
  7346. }
  7347. static void tg3_ints_init(struct tg3 *tp)
  7348. {
  7349. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7350. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7351. /* All MSI supporting chips should support tagged
  7352. * status. Assert that this is the case.
  7353. */
  7354. netdev_warn(tp->dev,
  7355. "MSI without TAGGED_STATUS? Not using MSI\n");
  7356. goto defcfg;
  7357. }
  7358. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7359. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7360. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7361. pci_enable_msi(tp->pdev) == 0)
  7362. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7363. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7364. u32 msi_mode = tr32(MSGINT_MODE);
  7365. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7366. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7367. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7368. }
  7369. defcfg:
  7370. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7371. tp->irq_cnt = 1;
  7372. tp->napi[0].irq_vec = tp->pdev->irq;
  7373. tp->dev->real_num_tx_queues = 1;
  7374. }
  7375. }
  7376. static void tg3_ints_fini(struct tg3 *tp)
  7377. {
  7378. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7379. pci_disable_msix(tp->pdev);
  7380. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7381. pci_disable_msi(tp->pdev);
  7382. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7383. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7384. }
  7385. static int tg3_open(struct net_device *dev)
  7386. {
  7387. struct tg3 *tp = netdev_priv(dev);
  7388. int i, err;
  7389. if (tp->fw_needed) {
  7390. err = tg3_request_firmware(tp);
  7391. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7392. if (err)
  7393. return err;
  7394. } else if (err) {
  7395. netdev_warn(tp->dev, "TSO capability disabled\n");
  7396. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7397. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7398. netdev_notice(tp->dev, "TSO capability restored\n");
  7399. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7400. }
  7401. }
  7402. netif_carrier_off(tp->dev);
  7403. err = tg3_set_power_state(tp, PCI_D0);
  7404. if (err)
  7405. return err;
  7406. tg3_full_lock(tp, 0);
  7407. tg3_disable_ints(tp);
  7408. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7409. tg3_full_unlock(tp);
  7410. /*
  7411. * Setup interrupts first so we know how
  7412. * many NAPI resources to allocate
  7413. */
  7414. tg3_ints_init(tp);
  7415. /* The placement of this call is tied
  7416. * to the setup and use of Host TX descriptors.
  7417. */
  7418. err = tg3_alloc_consistent(tp);
  7419. if (err)
  7420. goto err_out1;
  7421. tg3_napi_enable(tp);
  7422. for (i = 0; i < tp->irq_cnt; i++) {
  7423. struct tg3_napi *tnapi = &tp->napi[i];
  7424. err = tg3_request_irq(tp, i);
  7425. if (err) {
  7426. for (i--; i >= 0; i--)
  7427. free_irq(tnapi->irq_vec, tnapi);
  7428. break;
  7429. }
  7430. }
  7431. if (err)
  7432. goto err_out2;
  7433. tg3_full_lock(tp, 0);
  7434. err = tg3_init_hw(tp, 1);
  7435. if (err) {
  7436. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7437. tg3_free_rings(tp);
  7438. } else {
  7439. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7440. tp->timer_offset = HZ;
  7441. else
  7442. tp->timer_offset = HZ / 10;
  7443. BUG_ON(tp->timer_offset > HZ);
  7444. tp->timer_counter = tp->timer_multiplier =
  7445. (HZ / tp->timer_offset);
  7446. tp->asf_counter = tp->asf_multiplier =
  7447. ((HZ / tp->timer_offset) * 2);
  7448. init_timer(&tp->timer);
  7449. tp->timer.expires = jiffies + tp->timer_offset;
  7450. tp->timer.data = (unsigned long) tp;
  7451. tp->timer.function = tg3_timer;
  7452. }
  7453. tg3_full_unlock(tp);
  7454. if (err)
  7455. goto err_out3;
  7456. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7457. err = tg3_test_msi(tp);
  7458. if (err) {
  7459. tg3_full_lock(tp, 0);
  7460. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7461. tg3_free_rings(tp);
  7462. tg3_full_unlock(tp);
  7463. goto err_out2;
  7464. }
  7465. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7466. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719 &&
  7467. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7468. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7469. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7470. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7471. tw32(PCIE_TRANSACTION_CFG,
  7472. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7473. }
  7474. }
  7475. tg3_phy_start(tp);
  7476. tg3_full_lock(tp, 0);
  7477. add_timer(&tp->timer);
  7478. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7479. tg3_enable_ints(tp);
  7480. tg3_full_unlock(tp);
  7481. netif_tx_start_all_queues(dev);
  7482. return 0;
  7483. err_out3:
  7484. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7485. struct tg3_napi *tnapi = &tp->napi[i];
  7486. free_irq(tnapi->irq_vec, tnapi);
  7487. }
  7488. err_out2:
  7489. tg3_napi_disable(tp);
  7490. tg3_free_consistent(tp);
  7491. err_out1:
  7492. tg3_ints_fini(tp);
  7493. return err;
  7494. }
  7495. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7496. struct rtnl_link_stats64 *);
  7497. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7498. static int tg3_close(struct net_device *dev)
  7499. {
  7500. int i;
  7501. struct tg3 *tp = netdev_priv(dev);
  7502. tg3_napi_disable(tp);
  7503. cancel_work_sync(&tp->reset_task);
  7504. netif_tx_stop_all_queues(dev);
  7505. del_timer_sync(&tp->timer);
  7506. tg3_phy_stop(tp);
  7507. tg3_full_lock(tp, 1);
  7508. tg3_disable_ints(tp);
  7509. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7510. tg3_free_rings(tp);
  7511. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7512. tg3_full_unlock(tp);
  7513. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7514. struct tg3_napi *tnapi = &tp->napi[i];
  7515. free_irq(tnapi->irq_vec, tnapi);
  7516. }
  7517. tg3_ints_fini(tp);
  7518. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7519. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7520. sizeof(tp->estats_prev));
  7521. tg3_free_consistent(tp);
  7522. tg3_set_power_state(tp, PCI_D3hot);
  7523. netif_carrier_off(tp->dev);
  7524. return 0;
  7525. }
  7526. static inline u64 get_stat64(tg3_stat64_t *val)
  7527. {
  7528. return ((u64)val->high << 32) | ((u64)val->low);
  7529. }
  7530. static u64 calc_crc_errors(struct tg3 *tp)
  7531. {
  7532. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7533. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7534. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7536. u32 val;
  7537. spin_lock_bh(&tp->lock);
  7538. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7539. tg3_writephy(tp, MII_TG3_TEST1,
  7540. val | MII_TG3_TEST1_CRC_EN);
  7541. tg3_readphy(tp, 0x14, &val);
  7542. } else
  7543. val = 0;
  7544. spin_unlock_bh(&tp->lock);
  7545. tp->phy_crc_errors += val;
  7546. return tp->phy_crc_errors;
  7547. }
  7548. return get_stat64(&hw_stats->rx_fcs_errors);
  7549. }
  7550. #define ESTAT_ADD(member) \
  7551. estats->member = old_estats->member + \
  7552. get_stat64(&hw_stats->member)
  7553. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7554. {
  7555. struct tg3_ethtool_stats *estats = &tp->estats;
  7556. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7557. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7558. if (!hw_stats)
  7559. return old_estats;
  7560. ESTAT_ADD(rx_octets);
  7561. ESTAT_ADD(rx_fragments);
  7562. ESTAT_ADD(rx_ucast_packets);
  7563. ESTAT_ADD(rx_mcast_packets);
  7564. ESTAT_ADD(rx_bcast_packets);
  7565. ESTAT_ADD(rx_fcs_errors);
  7566. ESTAT_ADD(rx_align_errors);
  7567. ESTAT_ADD(rx_xon_pause_rcvd);
  7568. ESTAT_ADD(rx_xoff_pause_rcvd);
  7569. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7570. ESTAT_ADD(rx_xoff_entered);
  7571. ESTAT_ADD(rx_frame_too_long_errors);
  7572. ESTAT_ADD(rx_jabbers);
  7573. ESTAT_ADD(rx_undersize_packets);
  7574. ESTAT_ADD(rx_in_length_errors);
  7575. ESTAT_ADD(rx_out_length_errors);
  7576. ESTAT_ADD(rx_64_or_less_octet_packets);
  7577. ESTAT_ADD(rx_65_to_127_octet_packets);
  7578. ESTAT_ADD(rx_128_to_255_octet_packets);
  7579. ESTAT_ADD(rx_256_to_511_octet_packets);
  7580. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7581. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7582. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7583. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7584. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7585. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7586. ESTAT_ADD(tx_octets);
  7587. ESTAT_ADD(tx_collisions);
  7588. ESTAT_ADD(tx_xon_sent);
  7589. ESTAT_ADD(tx_xoff_sent);
  7590. ESTAT_ADD(tx_flow_control);
  7591. ESTAT_ADD(tx_mac_errors);
  7592. ESTAT_ADD(tx_single_collisions);
  7593. ESTAT_ADD(tx_mult_collisions);
  7594. ESTAT_ADD(tx_deferred);
  7595. ESTAT_ADD(tx_excessive_collisions);
  7596. ESTAT_ADD(tx_late_collisions);
  7597. ESTAT_ADD(tx_collide_2times);
  7598. ESTAT_ADD(tx_collide_3times);
  7599. ESTAT_ADD(tx_collide_4times);
  7600. ESTAT_ADD(tx_collide_5times);
  7601. ESTAT_ADD(tx_collide_6times);
  7602. ESTAT_ADD(tx_collide_7times);
  7603. ESTAT_ADD(tx_collide_8times);
  7604. ESTAT_ADD(tx_collide_9times);
  7605. ESTAT_ADD(tx_collide_10times);
  7606. ESTAT_ADD(tx_collide_11times);
  7607. ESTAT_ADD(tx_collide_12times);
  7608. ESTAT_ADD(tx_collide_13times);
  7609. ESTAT_ADD(tx_collide_14times);
  7610. ESTAT_ADD(tx_collide_15times);
  7611. ESTAT_ADD(tx_ucast_packets);
  7612. ESTAT_ADD(tx_mcast_packets);
  7613. ESTAT_ADD(tx_bcast_packets);
  7614. ESTAT_ADD(tx_carrier_sense_errors);
  7615. ESTAT_ADD(tx_discards);
  7616. ESTAT_ADD(tx_errors);
  7617. ESTAT_ADD(dma_writeq_full);
  7618. ESTAT_ADD(dma_write_prioq_full);
  7619. ESTAT_ADD(rxbds_empty);
  7620. ESTAT_ADD(rx_discards);
  7621. ESTAT_ADD(rx_errors);
  7622. ESTAT_ADD(rx_threshold_hit);
  7623. ESTAT_ADD(dma_readq_full);
  7624. ESTAT_ADD(dma_read_prioq_full);
  7625. ESTAT_ADD(tx_comp_queue_full);
  7626. ESTAT_ADD(ring_set_send_prod_index);
  7627. ESTAT_ADD(ring_status_update);
  7628. ESTAT_ADD(nic_irqs);
  7629. ESTAT_ADD(nic_avoided_irqs);
  7630. ESTAT_ADD(nic_tx_threshold_hit);
  7631. return estats;
  7632. }
  7633. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7634. struct rtnl_link_stats64 *stats)
  7635. {
  7636. struct tg3 *tp = netdev_priv(dev);
  7637. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7638. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7639. if (!hw_stats)
  7640. return old_stats;
  7641. stats->rx_packets = old_stats->rx_packets +
  7642. get_stat64(&hw_stats->rx_ucast_packets) +
  7643. get_stat64(&hw_stats->rx_mcast_packets) +
  7644. get_stat64(&hw_stats->rx_bcast_packets);
  7645. stats->tx_packets = old_stats->tx_packets +
  7646. get_stat64(&hw_stats->tx_ucast_packets) +
  7647. get_stat64(&hw_stats->tx_mcast_packets) +
  7648. get_stat64(&hw_stats->tx_bcast_packets);
  7649. stats->rx_bytes = old_stats->rx_bytes +
  7650. get_stat64(&hw_stats->rx_octets);
  7651. stats->tx_bytes = old_stats->tx_bytes +
  7652. get_stat64(&hw_stats->tx_octets);
  7653. stats->rx_errors = old_stats->rx_errors +
  7654. get_stat64(&hw_stats->rx_errors);
  7655. stats->tx_errors = old_stats->tx_errors +
  7656. get_stat64(&hw_stats->tx_errors) +
  7657. get_stat64(&hw_stats->tx_mac_errors) +
  7658. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7659. get_stat64(&hw_stats->tx_discards);
  7660. stats->multicast = old_stats->multicast +
  7661. get_stat64(&hw_stats->rx_mcast_packets);
  7662. stats->collisions = old_stats->collisions +
  7663. get_stat64(&hw_stats->tx_collisions);
  7664. stats->rx_length_errors = old_stats->rx_length_errors +
  7665. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7666. get_stat64(&hw_stats->rx_undersize_packets);
  7667. stats->rx_over_errors = old_stats->rx_over_errors +
  7668. get_stat64(&hw_stats->rxbds_empty);
  7669. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7670. get_stat64(&hw_stats->rx_align_errors);
  7671. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7672. get_stat64(&hw_stats->tx_discards);
  7673. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7674. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7675. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7676. calc_crc_errors(tp);
  7677. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7678. get_stat64(&hw_stats->rx_discards);
  7679. return stats;
  7680. }
  7681. static inline u32 calc_crc(unsigned char *buf, int len)
  7682. {
  7683. u32 reg;
  7684. u32 tmp;
  7685. int j, k;
  7686. reg = 0xffffffff;
  7687. for (j = 0; j < len; j++) {
  7688. reg ^= buf[j];
  7689. for (k = 0; k < 8; k++) {
  7690. tmp = reg & 0x01;
  7691. reg >>= 1;
  7692. if (tmp)
  7693. reg ^= 0xedb88320;
  7694. }
  7695. }
  7696. return ~reg;
  7697. }
  7698. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7699. {
  7700. /* accept or reject all multicast frames */
  7701. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7702. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7703. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7704. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7705. }
  7706. static void __tg3_set_rx_mode(struct net_device *dev)
  7707. {
  7708. struct tg3 *tp = netdev_priv(dev);
  7709. u32 rx_mode;
  7710. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7711. RX_MODE_KEEP_VLAN_TAG);
  7712. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7713. * flag clear.
  7714. */
  7715. #if TG3_VLAN_TAG_USED
  7716. if (!tp->vlgrp &&
  7717. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7718. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7719. #else
  7720. /* By definition, VLAN is disabled always in this
  7721. * case.
  7722. */
  7723. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7724. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7725. #endif
  7726. if (dev->flags & IFF_PROMISC) {
  7727. /* Promiscuous mode. */
  7728. rx_mode |= RX_MODE_PROMISC;
  7729. } else if (dev->flags & IFF_ALLMULTI) {
  7730. /* Accept all multicast. */
  7731. tg3_set_multi(tp, 1);
  7732. } else if (netdev_mc_empty(dev)) {
  7733. /* Reject all multicast. */
  7734. tg3_set_multi(tp, 0);
  7735. } else {
  7736. /* Accept one or more multicast(s). */
  7737. struct netdev_hw_addr *ha;
  7738. u32 mc_filter[4] = { 0, };
  7739. u32 regidx;
  7740. u32 bit;
  7741. u32 crc;
  7742. netdev_for_each_mc_addr(ha, dev) {
  7743. crc = calc_crc(ha->addr, ETH_ALEN);
  7744. bit = ~crc & 0x7f;
  7745. regidx = (bit & 0x60) >> 5;
  7746. bit &= 0x1f;
  7747. mc_filter[regidx] |= (1 << bit);
  7748. }
  7749. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7750. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7751. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7752. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7753. }
  7754. if (rx_mode != tp->rx_mode) {
  7755. tp->rx_mode = rx_mode;
  7756. tw32_f(MAC_RX_MODE, rx_mode);
  7757. udelay(10);
  7758. }
  7759. }
  7760. static void tg3_set_rx_mode(struct net_device *dev)
  7761. {
  7762. struct tg3 *tp = netdev_priv(dev);
  7763. if (!netif_running(dev))
  7764. return;
  7765. tg3_full_lock(tp, 0);
  7766. __tg3_set_rx_mode(dev);
  7767. tg3_full_unlock(tp);
  7768. }
  7769. #define TG3_REGDUMP_LEN (32 * 1024)
  7770. static int tg3_get_regs_len(struct net_device *dev)
  7771. {
  7772. return TG3_REGDUMP_LEN;
  7773. }
  7774. static void tg3_get_regs(struct net_device *dev,
  7775. struct ethtool_regs *regs, void *_p)
  7776. {
  7777. u32 *p = _p;
  7778. struct tg3 *tp = netdev_priv(dev);
  7779. u8 *orig_p = _p;
  7780. int i;
  7781. regs->version = 0;
  7782. memset(p, 0, TG3_REGDUMP_LEN);
  7783. if (tp->link_config.phy_is_low_power)
  7784. return;
  7785. tg3_full_lock(tp, 0);
  7786. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7787. #define GET_REG32_LOOP(base,len) \
  7788. do { p = (u32 *)(orig_p + (base)); \
  7789. for (i = 0; i < len; i += 4) \
  7790. __GET_REG32((base) + i); \
  7791. } while (0)
  7792. #define GET_REG32_1(reg) \
  7793. do { p = (u32 *)(orig_p + (reg)); \
  7794. __GET_REG32((reg)); \
  7795. } while (0)
  7796. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7797. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7798. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7799. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7800. GET_REG32_1(SNDDATAC_MODE);
  7801. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7802. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7803. GET_REG32_1(SNDBDC_MODE);
  7804. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7805. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7806. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7807. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7808. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7809. GET_REG32_1(RCVDCC_MODE);
  7810. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7811. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7812. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7813. GET_REG32_1(MBFREE_MODE);
  7814. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7815. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7816. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7817. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7818. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7819. GET_REG32_1(RX_CPU_MODE);
  7820. GET_REG32_1(RX_CPU_STATE);
  7821. GET_REG32_1(RX_CPU_PGMCTR);
  7822. GET_REG32_1(RX_CPU_HWBKPT);
  7823. GET_REG32_1(TX_CPU_MODE);
  7824. GET_REG32_1(TX_CPU_STATE);
  7825. GET_REG32_1(TX_CPU_PGMCTR);
  7826. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7827. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7828. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7829. GET_REG32_1(DMAC_MODE);
  7830. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7831. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7832. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7833. #undef __GET_REG32
  7834. #undef GET_REG32_LOOP
  7835. #undef GET_REG32_1
  7836. tg3_full_unlock(tp);
  7837. }
  7838. static int tg3_get_eeprom_len(struct net_device *dev)
  7839. {
  7840. struct tg3 *tp = netdev_priv(dev);
  7841. return tp->nvram_size;
  7842. }
  7843. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7844. {
  7845. struct tg3 *tp = netdev_priv(dev);
  7846. int ret;
  7847. u8 *pd;
  7848. u32 i, offset, len, b_offset, b_count;
  7849. __be32 val;
  7850. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7851. return -EINVAL;
  7852. if (tp->link_config.phy_is_low_power)
  7853. return -EAGAIN;
  7854. offset = eeprom->offset;
  7855. len = eeprom->len;
  7856. eeprom->len = 0;
  7857. eeprom->magic = TG3_EEPROM_MAGIC;
  7858. if (offset & 3) {
  7859. /* adjustments to start on required 4 byte boundary */
  7860. b_offset = offset & 3;
  7861. b_count = 4 - b_offset;
  7862. if (b_count > len) {
  7863. /* i.e. offset=1 len=2 */
  7864. b_count = len;
  7865. }
  7866. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7867. if (ret)
  7868. return ret;
  7869. memcpy(data, ((char*)&val) + b_offset, b_count);
  7870. len -= b_count;
  7871. offset += b_count;
  7872. eeprom->len += b_count;
  7873. }
  7874. /* read bytes upto the last 4 byte boundary */
  7875. pd = &data[eeprom->len];
  7876. for (i = 0; i < (len - (len & 3)); i += 4) {
  7877. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7878. if (ret) {
  7879. eeprom->len += i;
  7880. return ret;
  7881. }
  7882. memcpy(pd + i, &val, 4);
  7883. }
  7884. eeprom->len += i;
  7885. if (len & 3) {
  7886. /* read last bytes not ending on 4 byte boundary */
  7887. pd = &data[eeprom->len];
  7888. b_count = len & 3;
  7889. b_offset = offset + len - b_count;
  7890. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7891. if (ret)
  7892. return ret;
  7893. memcpy(pd, &val, b_count);
  7894. eeprom->len += b_count;
  7895. }
  7896. return 0;
  7897. }
  7898. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7899. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7900. {
  7901. struct tg3 *tp = netdev_priv(dev);
  7902. int ret;
  7903. u32 offset, len, b_offset, odd_len;
  7904. u8 *buf;
  7905. __be32 start, end;
  7906. if (tp->link_config.phy_is_low_power)
  7907. return -EAGAIN;
  7908. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7909. eeprom->magic != TG3_EEPROM_MAGIC)
  7910. return -EINVAL;
  7911. offset = eeprom->offset;
  7912. len = eeprom->len;
  7913. if ((b_offset = (offset & 3))) {
  7914. /* adjustments to start on required 4 byte boundary */
  7915. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7916. if (ret)
  7917. return ret;
  7918. len += b_offset;
  7919. offset &= ~3;
  7920. if (len < 4)
  7921. len = 4;
  7922. }
  7923. odd_len = 0;
  7924. if (len & 3) {
  7925. /* adjustments to end on required 4 byte boundary */
  7926. odd_len = 1;
  7927. len = (len + 3) & ~3;
  7928. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7929. if (ret)
  7930. return ret;
  7931. }
  7932. buf = data;
  7933. if (b_offset || odd_len) {
  7934. buf = kmalloc(len, GFP_KERNEL);
  7935. if (!buf)
  7936. return -ENOMEM;
  7937. if (b_offset)
  7938. memcpy(buf, &start, 4);
  7939. if (odd_len)
  7940. memcpy(buf+len-4, &end, 4);
  7941. memcpy(buf + b_offset, data, eeprom->len);
  7942. }
  7943. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7944. if (buf != data)
  7945. kfree(buf);
  7946. return ret;
  7947. }
  7948. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7949. {
  7950. struct tg3 *tp = netdev_priv(dev);
  7951. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7952. struct phy_device *phydev;
  7953. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7954. return -EAGAIN;
  7955. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7956. return phy_ethtool_gset(phydev, cmd);
  7957. }
  7958. cmd->supported = (SUPPORTED_Autoneg);
  7959. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7960. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7961. SUPPORTED_1000baseT_Full);
  7962. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7963. cmd->supported |= (SUPPORTED_100baseT_Half |
  7964. SUPPORTED_100baseT_Full |
  7965. SUPPORTED_10baseT_Half |
  7966. SUPPORTED_10baseT_Full |
  7967. SUPPORTED_TP);
  7968. cmd->port = PORT_TP;
  7969. } else {
  7970. cmd->supported |= SUPPORTED_FIBRE;
  7971. cmd->port = PORT_FIBRE;
  7972. }
  7973. cmd->advertising = tp->link_config.advertising;
  7974. if (netif_running(dev)) {
  7975. cmd->speed = tp->link_config.active_speed;
  7976. cmd->duplex = tp->link_config.active_duplex;
  7977. }
  7978. cmd->phy_address = tp->phy_addr;
  7979. cmd->transceiver = XCVR_INTERNAL;
  7980. cmd->autoneg = tp->link_config.autoneg;
  7981. cmd->maxtxpkt = 0;
  7982. cmd->maxrxpkt = 0;
  7983. return 0;
  7984. }
  7985. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7986. {
  7987. struct tg3 *tp = netdev_priv(dev);
  7988. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7989. struct phy_device *phydev;
  7990. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7991. return -EAGAIN;
  7992. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7993. return phy_ethtool_sset(phydev, cmd);
  7994. }
  7995. if (cmd->autoneg != AUTONEG_ENABLE &&
  7996. cmd->autoneg != AUTONEG_DISABLE)
  7997. return -EINVAL;
  7998. if (cmd->autoneg == AUTONEG_DISABLE &&
  7999. cmd->duplex != DUPLEX_FULL &&
  8000. cmd->duplex != DUPLEX_HALF)
  8001. return -EINVAL;
  8002. if (cmd->autoneg == AUTONEG_ENABLE) {
  8003. u32 mask = ADVERTISED_Autoneg |
  8004. ADVERTISED_Pause |
  8005. ADVERTISED_Asym_Pause;
  8006. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8007. mask |= ADVERTISED_1000baseT_Half |
  8008. ADVERTISED_1000baseT_Full;
  8009. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8010. mask |= ADVERTISED_100baseT_Half |
  8011. ADVERTISED_100baseT_Full |
  8012. ADVERTISED_10baseT_Half |
  8013. ADVERTISED_10baseT_Full |
  8014. ADVERTISED_TP;
  8015. else
  8016. mask |= ADVERTISED_FIBRE;
  8017. if (cmd->advertising & ~mask)
  8018. return -EINVAL;
  8019. mask &= (ADVERTISED_1000baseT_Half |
  8020. ADVERTISED_1000baseT_Full |
  8021. ADVERTISED_100baseT_Half |
  8022. ADVERTISED_100baseT_Full |
  8023. ADVERTISED_10baseT_Half |
  8024. ADVERTISED_10baseT_Full);
  8025. cmd->advertising &= mask;
  8026. } else {
  8027. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8028. if (cmd->speed != SPEED_1000)
  8029. return -EINVAL;
  8030. if (cmd->duplex != DUPLEX_FULL)
  8031. return -EINVAL;
  8032. } else {
  8033. if (cmd->speed != SPEED_100 &&
  8034. cmd->speed != SPEED_10)
  8035. return -EINVAL;
  8036. }
  8037. }
  8038. tg3_full_lock(tp, 0);
  8039. tp->link_config.autoneg = cmd->autoneg;
  8040. if (cmd->autoneg == AUTONEG_ENABLE) {
  8041. tp->link_config.advertising = (cmd->advertising |
  8042. ADVERTISED_Autoneg);
  8043. tp->link_config.speed = SPEED_INVALID;
  8044. tp->link_config.duplex = DUPLEX_INVALID;
  8045. } else {
  8046. tp->link_config.advertising = 0;
  8047. tp->link_config.speed = cmd->speed;
  8048. tp->link_config.duplex = cmd->duplex;
  8049. }
  8050. tp->link_config.orig_speed = tp->link_config.speed;
  8051. tp->link_config.orig_duplex = tp->link_config.duplex;
  8052. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8053. if (netif_running(dev))
  8054. tg3_setup_phy(tp, 1);
  8055. tg3_full_unlock(tp);
  8056. return 0;
  8057. }
  8058. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8059. {
  8060. struct tg3 *tp = netdev_priv(dev);
  8061. strcpy(info->driver, DRV_MODULE_NAME);
  8062. strcpy(info->version, DRV_MODULE_VERSION);
  8063. strcpy(info->fw_version, tp->fw_ver);
  8064. strcpy(info->bus_info, pci_name(tp->pdev));
  8065. }
  8066. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8067. {
  8068. struct tg3 *tp = netdev_priv(dev);
  8069. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8070. device_can_wakeup(&tp->pdev->dev))
  8071. wol->supported = WAKE_MAGIC;
  8072. else
  8073. wol->supported = 0;
  8074. wol->wolopts = 0;
  8075. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8076. device_can_wakeup(&tp->pdev->dev))
  8077. wol->wolopts = WAKE_MAGIC;
  8078. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8079. }
  8080. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8081. {
  8082. struct tg3 *tp = netdev_priv(dev);
  8083. struct device *dp = &tp->pdev->dev;
  8084. if (wol->wolopts & ~WAKE_MAGIC)
  8085. return -EINVAL;
  8086. if ((wol->wolopts & WAKE_MAGIC) &&
  8087. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8088. return -EINVAL;
  8089. spin_lock_bh(&tp->lock);
  8090. if (wol->wolopts & WAKE_MAGIC) {
  8091. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8092. device_set_wakeup_enable(dp, true);
  8093. } else {
  8094. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8095. device_set_wakeup_enable(dp, false);
  8096. }
  8097. spin_unlock_bh(&tp->lock);
  8098. return 0;
  8099. }
  8100. static u32 tg3_get_msglevel(struct net_device *dev)
  8101. {
  8102. struct tg3 *tp = netdev_priv(dev);
  8103. return tp->msg_enable;
  8104. }
  8105. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8106. {
  8107. struct tg3 *tp = netdev_priv(dev);
  8108. tp->msg_enable = value;
  8109. }
  8110. static int tg3_set_tso(struct net_device *dev, u32 value)
  8111. {
  8112. struct tg3 *tp = netdev_priv(dev);
  8113. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8114. if (value)
  8115. return -EINVAL;
  8116. return 0;
  8117. }
  8118. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8119. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8120. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8121. if (value) {
  8122. dev->features |= NETIF_F_TSO6;
  8123. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8124. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8125. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8126. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8127. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8128. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8129. dev->features |= NETIF_F_TSO_ECN;
  8130. } else
  8131. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8132. }
  8133. return ethtool_op_set_tso(dev, value);
  8134. }
  8135. static int tg3_nway_reset(struct net_device *dev)
  8136. {
  8137. struct tg3 *tp = netdev_priv(dev);
  8138. int r;
  8139. if (!netif_running(dev))
  8140. return -EAGAIN;
  8141. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8142. return -EINVAL;
  8143. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8144. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8145. return -EAGAIN;
  8146. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8147. } else {
  8148. u32 bmcr;
  8149. spin_lock_bh(&tp->lock);
  8150. r = -EINVAL;
  8151. tg3_readphy(tp, MII_BMCR, &bmcr);
  8152. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8153. ((bmcr & BMCR_ANENABLE) ||
  8154. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8155. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8156. BMCR_ANENABLE);
  8157. r = 0;
  8158. }
  8159. spin_unlock_bh(&tp->lock);
  8160. }
  8161. return r;
  8162. }
  8163. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8164. {
  8165. struct tg3 *tp = netdev_priv(dev);
  8166. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8167. ering->rx_mini_max_pending = 0;
  8168. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8169. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8170. else
  8171. ering->rx_jumbo_max_pending = 0;
  8172. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8173. ering->rx_pending = tp->rx_pending;
  8174. ering->rx_mini_pending = 0;
  8175. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8176. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8177. else
  8178. ering->rx_jumbo_pending = 0;
  8179. ering->tx_pending = tp->napi[0].tx_pending;
  8180. }
  8181. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8182. {
  8183. struct tg3 *tp = netdev_priv(dev);
  8184. int i, irq_sync = 0, err = 0;
  8185. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8186. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8187. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8188. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8189. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8190. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8191. return -EINVAL;
  8192. if (netif_running(dev)) {
  8193. tg3_phy_stop(tp);
  8194. tg3_netif_stop(tp);
  8195. irq_sync = 1;
  8196. }
  8197. tg3_full_lock(tp, irq_sync);
  8198. tp->rx_pending = ering->rx_pending;
  8199. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8200. tp->rx_pending > 63)
  8201. tp->rx_pending = 63;
  8202. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8203. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8204. tp->napi[i].tx_pending = ering->tx_pending;
  8205. if (netif_running(dev)) {
  8206. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8207. err = tg3_restart_hw(tp, 1);
  8208. if (!err)
  8209. tg3_netif_start(tp);
  8210. }
  8211. tg3_full_unlock(tp);
  8212. if (irq_sync && !err)
  8213. tg3_phy_start(tp);
  8214. return err;
  8215. }
  8216. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8217. {
  8218. struct tg3 *tp = netdev_priv(dev);
  8219. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8220. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8221. epause->rx_pause = 1;
  8222. else
  8223. epause->rx_pause = 0;
  8224. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8225. epause->tx_pause = 1;
  8226. else
  8227. epause->tx_pause = 0;
  8228. }
  8229. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8230. {
  8231. struct tg3 *tp = netdev_priv(dev);
  8232. int err = 0;
  8233. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8234. u32 newadv;
  8235. struct phy_device *phydev;
  8236. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8237. if (!(phydev->supported & SUPPORTED_Pause) ||
  8238. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8239. ((epause->rx_pause && !epause->tx_pause) ||
  8240. (!epause->rx_pause && epause->tx_pause))))
  8241. return -EINVAL;
  8242. tp->link_config.flowctrl = 0;
  8243. if (epause->rx_pause) {
  8244. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8245. if (epause->tx_pause) {
  8246. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8247. newadv = ADVERTISED_Pause;
  8248. } else
  8249. newadv = ADVERTISED_Pause |
  8250. ADVERTISED_Asym_Pause;
  8251. } else if (epause->tx_pause) {
  8252. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8253. newadv = ADVERTISED_Asym_Pause;
  8254. } else
  8255. newadv = 0;
  8256. if (epause->autoneg)
  8257. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8258. else
  8259. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8260. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8261. u32 oldadv = phydev->advertising &
  8262. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8263. if (oldadv != newadv) {
  8264. phydev->advertising &=
  8265. ~(ADVERTISED_Pause |
  8266. ADVERTISED_Asym_Pause);
  8267. phydev->advertising |= newadv;
  8268. if (phydev->autoneg) {
  8269. /*
  8270. * Always renegotiate the link to
  8271. * inform our link partner of our
  8272. * flow control settings, even if the
  8273. * flow control is forced. Let
  8274. * tg3_adjust_link() do the final
  8275. * flow control setup.
  8276. */
  8277. return phy_start_aneg(phydev);
  8278. }
  8279. }
  8280. if (!epause->autoneg)
  8281. tg3_setup_flow_control(tp, 0, 0);
  8282. } else {
  8283. tp->link_config.orig_advertising &=
  8284. ~(ADVERTISED_Pause |
  8285. ADVERTISED_Asym_Pause);
  8286. tp->link_config.orig_advertising |= newadv;
  8287. }
  8288. } else {
  8289. int irq_sync = 0;
  8290. if (netif_running(dev)) {
  8291. tg3_netif_stop(tp);
  8292. irq_sync = 1;
  8293. }
  8294. tg3_full_lock(tp, irq_sync);
  8295. if (epause->autoneg)
  8296. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8297. else
  8298. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8299. if (epause->rx_pause)
  8300. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8301. else
  8302. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8303. if (epause->tx_pause)
  8304. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8305. else
  8306. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8307. if (netif_running(dev)) {
  8308. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8309. err = tg3_restart_hw(tp, 1);
  8310. if (!err)
  8311. tg3_netif_start(tp);
  8312. }
  8313. tg3_full_unlock(tp);
  8314. }
  8315. return err;
  8316. }
  8317. static u32 tg3_get_rx_csum(struct net_device *dev)
  8318. {
  8319. struct tg3 *tp = netdev_priv(dev);
  8320. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8321. }
  8322. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8323. {
  8324. struct tg3 *tp = netdev_priv(dev);
  8325. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8326. if (data != 0)
  8327. return -EINVAL;
  8328. return 0;
  8329. }
  8330. spin_lock_bh(&tp->lock);
  8331. if (data)
  8332. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8333. else
  8334. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8335. spin_unlock_bh(&tp->lock);
  8336. return 0;
  8337. }
  8338. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8339. {
  8340. struct tg3 *tp = netdev_priv(dev);
  8341. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8342. if (data != 0)
  8343. return -EINVAL;
  8344. return 0;
  8345. }
  8346. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8347. ethtool_op_set_tx_ipv6_csum(dev, data);
  8348. else
  8349. ethtool_op_set_tx_csum(dev, data);
  8350. return 0;
  8351. }
  8352. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8353. {
  8354. switch (sset) {
  8355. case ETH_SS_TEST:
  8356. return TG3_NUM_TEST;
  8357. case ETH_SS_STATS:
  8358. return TG3_NUM_STATS;
  8359. default:
  8360. return -EOPNOTSUPP;
  8361. }
  8362. }
  8363. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8364. {
  8365. switch (stringset) {
  8366. case ETH_SS_STATS:
  8367. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8368. break;
  8369. case ETH_SS_TEST:
  8370. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8371. break;
  8372. default:
  8373. WARN_ON(1); /* we need a WARN() */
  8374. break;
  8375. }
  8376. }
  8377. static int tg3_phys_id(struct net_device *dev, u32 data)
  8378. {
  8379. struct tg3 *tp = netdev_priv(dev);
  8380. int i;
  8381. if (!netif_running(tp->dev))
  8382. return -EAGAIN;
  8383. if (data == 0)
  8384. data = UINT_MAX / 2;
  8385. for (i = 0; i < (data * 2); i++) {
  8386. if ((i % 2) == 0)
  8387. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8388. LED_CTRL_1000MBPS_ON |
  8389. LED_CTRL_100MBPS_ON |
  8390. LED_CTRL_10MBPS_ON |
  8391. LED_CTRL_TRAFFIC_OVERRIDE |
  8392. LED_CTRL_TRAFFIC_BLINK |
  8393. LED_CTRL_TRAFFIC_LED);
  8394. else
  8395. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8396. LED_CTRL_TRAFFIC_OVERRIDE);
  8397. if (msleep_interruptible(500))
  8398. break;
  8399. }
  8400. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8401. return 0;
  8402. }
  8403. static void tg3_get_ethtool_stats(struct net_device *dev,
  8404. struct ethtool_stats *estats, u64 *tmp_stats)
  8405. {
  8406. struct tg3 *tp = netdev_priv(dev);
  8407. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8408. }
  8409. #define NVRAM_TEST_SIZE 0x100
  8410. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8411. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8412. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8413. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8414. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8415. static int tg3_test_nvram(struct tg3 *tp)
  8416. {
  8417. u32 csum, magic;
  8418. __be32 *buf;
  8419. int i, j, k, err = 0, size;
  8420. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8421. return 0;
  8422. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8423. return -EIO;
  8424. if (magic == TG3_EEPROM_MAGIC)
  8425. size = NVRAM_TEST_SIZE;
  8426. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8427. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8428. TG3_EEPROM_SB_FORMAT_1) {
  8429. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8430. case TG3_EEPROM_SB_REVISION_0:
  8431. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8432. break;
  8433. case TG3_EEPROM_SB_REVISION_2:
  8434. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8435. break;
  8436. case TG3_EEPROM_SB_REVISION_3:
  8437. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8438. break;
  8439. default:
  8440. return 0;
  8441. }
  8442. } else
  8443. return 0;
  8444. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8445. size = NVRAM_SELFBOOT_HW_SIZE;
  8446. else
  8447. return -EIO;
  8448. buf = kmalloc(size, GFP_KERNEL);
  8449. if (buf == NULL)
  8450. return -ENOMEM;
  8451. err = -EIO;
  8452. for (i = 0, j = 0; i < size; i += 4, j++) {
  8453. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8454. if (err)
  8455. break;
  8456. }
  8457. if (i < size)
  8458. goto out;
  8459. /* Selfboot format */
  8460. magic = be32_to_cpu(buf[0]);
  8461. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8462. TG3_EEPROM_MAGIC_FW) {
  8463. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8464. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8465. TG3_EEPROM_SB_REVISION_2) {
  8466. /* For rev 2, the csum doesn't include the MBA. */
  8467. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8468. csum8 += buf8[i];
  8469. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8470. csum8 += buf8[i];
  8471. } else {
  8472. for (i = 0; i < size; i++)
  8473. csum8 += buf8[i];
  8474. }
  8475. if (csum8 == 0) {
  8476. err = 0;
  8477. goto out;
  8478. }
  8479. err = -EIO;
  8480. goto out;
  8481. }
  8482. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8483. TG3_EEPROM_MAGIC_HW) {
  8484. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8485. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8486. u8 *buf8 = (u8 *) buf;
  8487. /* Separate the parity bits and the data bytes. */
  8488. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8489. if ((i == 0) || (i == 8)) {
  8490. int l;
  8491. u8 msk;
  8492. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8493. parity[k++] = buf8[i] & msk;
  8494. i++;
  8495. } else if (i == 16) {
  8496. int l;
  8497. u8 msk;
  8498. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8499. parity[k++] = buf8[i] & msk;
  8500. i++;
  8501. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8502. parity[k++] = buf8[i] & msk;
  8503. i++;
  8504. }
  8505. data[j++] = buf8[i];
  8506. }
  8507. err = -EIO;
  8508. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8509. u8 hw8 = hweight8(data[i]);
  8510. if ((hw8 & 0x1) && parity[i])
  8511. goto out;
  8512. else if (!(hw8 & 0x1) && !parity[i])
  8513. goto out;
  8514. }
  8515. err = 0;
  8516. goto out;
  8517. }
  8518. /* Bootstrap checksum at offset 0x10 */
  8519. csum = calc_crc((unsigned char *) buf, 0x10);
  8520. if (csum != be32_to_cpu(buf[0x10/4]))
  8521. goto out;
  8522. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8523. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8524. if (csum != be32_to_cpu(buf[0xfc/4]))
  8525. goto out;
  8526. err = 0;
  8527. out:
  8528. kfree(buf);
  8529. return err;
  8530. }
  8531. #define TG3_SERDES_TIMEOUT_SEC 2
  8532. #define TG3_COPPER_TIMEOUT_SEC 6
  8533. static int tg3_test_link(struct tg3 *tp)
  8534. {
  8535. int i, max;
  8536. if (!netif_running(tp->dev))
  8537. return -ENODEV;
  8538. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8539. max = TG3_SERDES_TIMEOUT_SEC;
  8540. else
  8541. max = TG3_COPPER_TIMEOUT_SEC;
  8542. for (i = 0; i < max; i++) {
  8543. if (netif_carrier_ok(tp->dev))
  8544. return 0;
  8545. if (msleep_interruptible(1000))
  8546. break;
  8547. }
  8548. return -EIO;
  8549. }
  8550. /* Only test the commonly used registers */
  8551. static int tg3_test_registers(struct tg3 *tp)
  8552. {
  8553. int i, is_5705, is_5750;
  8554. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8555. static struct {
  8556. u16 offset;
  8557. u16 flags;
  8558. #define TG3_FL_5705 0x1
  8559. #define TG3_FL_NOT_5705 0x2
  8560. #define TG3_FL_NOT_5788 0x4
  8561. #define TG3_FL_NOT_5750 0x8
  8562. u32 read_mask;
  8563. u32 write_mask;
  8564. } reg_tbl[] = {
  8565. /* MAC Control Registers */
  8566. { MAC_MODE, TG3_FL_NOT_5705,
  8567. 0x00000000, 0x00ef6f8c },
  8568. { MAC_MODE, TG3_FL_5705,
  8569. 0x00000000, 0x01ef6b8c },
  8570. { MAC_STATUS, TG3_FL_NOT_5705,
  8571. 0x03800107, 0x00000000 },
  8572. { MAC_STATUS, TG3_FL_5705,
  8573. 0x03800100, 0x00000000 },
  8574. { MAC_ADDR_0_HIGH, 0x0000,
  8575. 0x00000000, 0x0000ffff },
  8576. { MAC_ADDR_0_LOW, 0x0000,
  8577. 0x00000000, 0xffffffff },
  8578. { MAC_RX_MTU_SIZE, 0x0000,
  8579. 0x00000000, 0x0000ffff },
  8580. { MAC_TX_MODE, 0x0000,
  8581. 0x00000000, 0x00000070 },
  8582. { MAC_TX_LENGTHS, 0x0000,
  8583. 0x00000000, 0x00003fff },
  8584. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8585. 0x00000000, 0x000007fc },
  8586. { MAC_RX_MODE, TG3_FL_5705,
  8587. 0x00000000, 0x000007dc },
  8588. { MAC_HASH_REG_0, 0x0000,
  8589. 0x00000000, 0xffffffff },
  8590. { MAC_HASH_REG_1, 0x0000,
  8591. 0x00000000, 0xffffffff },
  8592. { MAC_HASH_REG_2, 0x0000,
  8593. 0x00000000, 0xffffffff },
  8594. { MAC_HASH_REG_3, 0x0000,
  8595. 0x00000000, 0xffffffff },
  8596. /* Receive Data and Receive BD Initiator Control Registers. */
  8597. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8598. 0x00000000, 0xffffffff },
  8599. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8600. 0x00000000, 0xffffffff },
  8601. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8602. 0x00000000, 0x00000003 },
  8603. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8604. 0x00000000, 0xffffffff },
  8605. { RCVDBDI_STD_BD+0, 0x0000,
  8606. 0x00000000, 0xffffffff },
  8607. { RCVDBDI_STD_BD+4, 0x0000,
  8608. 0x00000000, 0xffffffff },
  8609. { RCVDBDI_STD_BD+8, 0x0000,
  8610. 0x00000000, 0xffff0002 },
  8611. { RCVDBDI_STD_BD+0xc, 0x0000,
  8612. 0x00000000, 0xffffffff },
  8613. /* Receive BD Initiator Control Registers. */
  8614. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8615. 0x00000000, 0xffffffff },
  8616. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8617. 0x00000000, 0x000003ff },
  8618. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8619. 0x00000000, 0xffffffff },
  8620. /* Host Coalescing Control Registers. */
  8621. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8622. 0x00000000, 0x00000004 },
  8623. { HOSTCC_MODE, TG3_FL_5705,
  8624. 0x00000000, 0x000000f6 },
  8625. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8626. 0x00000000, 0xffffffff },
  8627. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8628. 0x00000000, 0x000003ff },
  8629. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8630. 0x00000000, 0xffffffff },
  8631. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8632. 0x00000000, 0x000003ff },
  8633. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8634. 0x00000000, 0xffffffff },
  8635. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8636. 0x00000000, 0x000000ff },
  8637. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8638. 0x00000000, 0xffffffff },
  8639. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8640. 0x00000000, 0x000000ff },
  8641. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8642. 0x00000000, 0xffffffff },
  8643. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8644. 0x00000000, 0xffffffff },
  8645. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8646. 0x00000000, 0xffffffff },
  8647. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8648. 0x00000000, 0x000000ff },
  8649. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8650. 0x00000000, 0xffffffff },
  8651. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8652. 0x00000000, 0x000000ff },
  8653. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8654. 0x00000000, 0xffffffff },
  8655. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8656. 0x00000000, 0xffffffff },
  8657. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8658. 0x00000000, 0xffffffff },
  8659. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8660. 0x00000000, 0xffffffff },
  8661. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8662. 0x00000000, 0xffffffff },
  8663. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8664. 0xffffffff, 0x00000000 },
  8665. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8666. 0xffffffff, 0x00000000 },
  8667. /* Buffer Manager Control Registers. */
  8668. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8669. 0x00000000, 0x007fff80 },
  8670. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8671. 0x00000000, 0x007fffff },
  8672. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8673. 0x00000000, 0x0000003f },
  8674. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8675. 0x00000000, 0x000001ff },
  8676. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8677. 0x00000000, 0x000001ff },
  8678. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8679. 0xffffffff, 0x00000000 },
  8680. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8681. 0xffffffff, 0x00000000 },
  8682. /* Mailbox Registers */
  8683. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8684. 0x00000000, 0x000001ff },
  8685. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8686. 0x00000000, 0x000001ff },
  8687. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8688. 0x00000000, 0x000007ff },
  8689. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8690. 0x00000000, 0x000001ff },
  8691. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8692. };
  8693. is_5705 = is_5750 = 0;
  8694. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8695. is_5705 = 1;
  8696. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8697. is_5750 = 1;
  8698. }
  8699. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8700. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8701. continue;
  8702. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8703. continue;
  8704. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8705. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8706. continue;
  8707. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8708. continue;
  8709. offset = (u32) reg_tbl[i].offset;
  8710. read_mask = reg_tbl[i].read_mask;
  8711. write_mask = reg_tbl[i].write_mask;
  8712. /* Save the original register content */
  8713. save_val = tr32(offset);
  8714. /* Determine the read-only value. */
  8715. read_val = save_val & read_mask;
  8716. /* Write zero to the register, then make sure the read-only bits
  8717. * are not changed and the read/write bits are all zeros.
  8718. */
  8719. tw32(offset, 0);
  8720. val = tr32(offset);
  8721. /* Test the read-only and read/write bits. */
  8722. if (((val & read_mask) != read_val) || (val & write_mask))
  8723. goto out;
  8724. /* Write ones to all the bits defined by RdMask and WrMask, then
  8725. * make sure the read-only bits are not changed and the
  8726. * read/write bits are all ones.
  8727. */
  8728. tw32(offset, read_mask | write_mask);
  8729. val = tr32(offset);
  8730. /* Test the read-only bits. */
  8731. if ((val & read_mask) != read_val)
  8732. goto out;
  8733. /* Test the read/write bits. */
  8734. if ((val & write_mask) != write_mask)
  8735. goto out;
  8736. tw32(offset, save_val);
  8737. }
  8738. return 0;
  8739. out:
  8740. if (netif_msg_hw(tp))
  8741. netdev_err(tp->dev,
  8742. "Register test failed at offset %x\n", offset);
  8743. tw32(offset, save_val);
  8744. return -EIO;
  8745. }
  8746. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8747. {
  8748. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8749. int i;
  8750. u32 j;
  8751. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8752. for (j = 0; j < len; j += 4) {
  8753. u32 val;
  8754. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8755. tg3_read_mem(tp, offset + j, &val);
  8756. if (val != test_pattern[i])
  8757. return -EIO;
  8758. }
  8759. }
  8760. return 0;
  8761. }
  8762. static int tg3_test_memory(struct tg3 *tp)
  8763. {
  8764. static struct mem_entry {
  8765. u32 offset;
  8766. u32 len;
  8767. } mem_tbl_570x[] = {
  8768. { 0x00000000, 0x00b50},
  8769. { 0x00002000, 0x1c000},
  8770. { 0xffffffff, 0x00000}
  8771. }, mem_tbl_5705[] = {
  8772. { 0x00000100, 0x0000c},
  8773. { 0x00000200, 0x00008},
  8774. { 0x00004000, 0x00800},
  8775. { 0x00006000, 0x01000},
  8776. { 0x00008000, 0x02000},
  8777. { 0x00010000, 0x0e000},
  8778. { 0xffffffff, 0x00000}
  8779. }, mem_tbl_5755[] = {
  8780. { 0x00000200, 0x00008},
  8781. { 0x00004000, 0x00800},
  8782. { 0x00006000, 0x00800},
  8783. { 0x00008000, 0x02000},
  8784. { 0x00010000, 0x0c000},
  8785. { 0xffffffff, 0x00000}
  8786. }, mem_tbl_5906[] = {
  8787. { 0x00000200, 0x00008},
  8788. { 0x00004000, 0x00400},
  8789. { 0x00006000, 0x00400},
  8790. { 0x00008000, 0x01000},
  8791. { 0x00010000, 0x01000},
  8792. { 0xffffffff, 0x00000}
  8793. }, mem_tbl_5717[] = {
  8794. { 0x00000200, 0x00008},
  8795. { 0x00010000, 0x0a000},
  8796. { 0x00020000, 0x13c00},
  8797. { 0xffffffff, 0x00000}
  8798. }, mem_tbl_57765[] = {
  8799. { 0x00000200, 0x00008},
  8800. { 0x00004000, 0x00800},
  8801. { 0x00006000, 0x09800},
  8802. { 0x00010000, 0x0a000},
  8803. { 0xffffffff, 0x00000}
  8804. };
  8805. struct mem_entry *mem_tbl;
  8806. int err = 0;
  8807. int i;
  8808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  8810. mem_tbl = mem_tbl_5717;
  8811. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8812. mem_tbl = mem_tbl_57765;
  8813. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8814. mem_tbl = mem_tbl_5755;
  8815. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8816. mem_tbl = mem_tbl_5906;
  8817. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8818. mem_tbl = mem_tbl_5705;
  8819. else
  8820. mem_tbl = mem_tbl_570x;
  8821. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8822. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8823. mem_tbl[i].len)) != 0)
  8824. break;
  8825. }
  8826. return err;
  8827. }
  8828. #define TG3_MAC_LOOPBACK 0
  8829. #define TG3_PHY_LOOPBACK 1
  8830. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8831. {
  8832. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8833. u32 desc_idx, coal_now;
  8834. struct sk_buff *skb, *rx_skb;
  8835. u8 *tx_data;
  8836. dma_addr_t map;
  8837. int num_pkts, tx_len, rx_len, i, err;
  8838. struct tg3_rx_buffer_desc *desc;
  8839. struct tg3_napi *tnapi, *rnapi;
  8840. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8841. tnapi = &tp->napi[0];
  8842. rnapi = &tp->napi[0];
  8843. if (tp->irq_cnt > 1) {
  8844. rnapi = &tp->napi[1];
  8845. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8846. tnapi = &tp->napi[1];
  8847. }
  8848. coal_now = tnapi->coal_now | rnapi->coal_now;
  8849. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8850. /* HW errata - mac loopback fails in some cases on 5780.
  8851. * Normal traffic and PHY loopback are not affected by
  8852. * errata.
  8853. */
  8854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8855. return 0;
  8856. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8857. MAC_MODE_PORT_INT_LPBACK;
  8858. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8859. mac_mode |= MAC_MODE_LINK_POLARITY;
  8860. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8861. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8862. else
  8863. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8864. tw32(MAC_MODE, mac_mode);
  8865. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8866. u32 val;
  8867. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8868. tg3_phy_fet_toggle_apd(tp, false);
  8869. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8870. } else
  8871. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8872. tg3_phy_toggle_automdix(tp, 0);
  8873. tg3_writephy(tp, MII_BMCR, val);
  8874. udelay(40);
  8875. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8876. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8877. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8878. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8879. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8880. /* The write needs to be flushed for the AC131 */
  8881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8882. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8883. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8884. } else
  8885. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8886. /* reset to prevent losing 1st rx packet intermittently */
  8887. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8888. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8889. udelay(10);
  8890. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8891. }
  8892. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8893. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  8894. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  8895. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8896. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  8897. mac_mode |= MAC_MODE_LINK_POLARITY;
  8898. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8899. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8900. }
  8901. tw32(MAC_MODE, mac_mode);
  8902. } else {
  8903. return -EINVAL;
  8904. }
  8905. err = -EIO;
  8906. tx_len = 1514;
  8907. skb = netdev_alloc_skb(tp->dev, tx_len);
  8908. if (!skb)
  8909. return -ENOMEM;
  8910. tx_data = skb_put(skb, tx_len);
  8911. memcpy(tx_data, tp->dev->dev_addr, 6);
  8912. memset(tx_data + 6, 0x0, 8);
  8913. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8914. for (i = 14; i < tx_len; i++)
  8915. tx_data[i] = (u8) (i & 0xff);
  8916. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8917. if (pci_dma_mapping_error(tp->pdev, map)) {
  8918. dev_kfree_skb(skb);
  8919. return -EIO;
  8920. }
  8921. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8922. rnapi->coal_now);
  8923. udelay(10);
  8924. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8925. num_pkts = 0;
  8926. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8927. tnapi->tx_prod++;
  8928. num_pkts++;
  8929. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8930. tr32_mailbox(tnapi->prodmbox);
  8931. udelay(10);
  8932. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8933. for (i = 0; i < 35; i++) {
  8934. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8935. coal_now);
  8936. udelay(10);
  8937. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8938. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8939. if ((tx_idx == tnapi->tx_prod) &&
  8940. (rx_idx == (rx_start_idx + num_pkts)))
  8941. break;
  8942. }
  8943. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8944. dev_kfree_skb(skb);
  8945. if (tx_idx != tnapi->tx_prod)
  8946. goto out;
  8947. if (rx_idx != rx_start_idx + num_pkts)
  8948. goto out;
  8949. desc = &rnapi->rx_rcb[rx_start_idx];
  8950. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8951. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8952. if (opaque_key != RXD_OPAQUE_RING_STD)
  8953. goto out;
  8954. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8955. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8956. goto out;
  8957. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8958. if (rx_len != tx_len)
  8959. goto out;
  8960. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8961. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8962. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8963. for (i = 14; i < tx_len; i++) {
  8964. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8965. goto out;
  8966. }
  8967. err = 0;
  8968. /* tg3_free_rings will unmap and free the rx_skb */
  8969. out:
  8970. return err;
  8971. }
  8972. #define TG3_MAC_LOOPBACK_FAILED 1
  8973. #define TG3_PHY_LOOPBACK_FAILED 2
  8974. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8975. TG3_PHY_LOOPBACK_FAILED)
  8976. static int tg3_test_loopback(struct tg3 *tp)
  8977. {
  8978. int err = 0;
  8979. u32 cpmuctrl = 0;
  8980. if (!netif_running(tp->dev))
  8981. return TG3_LOOPBACK_FAILED;
  8982. err = tg3_reset_hw(tp, 1);
  8983. if (err)
  8984. return TG3_LOOPBACK_FAILED;
  8985. /* Turn off gphy autopowerdown. */
  8986. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8987. tg3_phy_toggle_apd(tp, false);
  8988. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8989. int i;
  8990. u32 status;
  8991. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8992. /* Wait for up to 40 microseconds to acquire lock. */
  8993. for (i = 0; i < 4; i++) {
  8994. status = tr32(TG3_CPMU_MUTEX_GNT);
  8995. if (status == CPMU_MUTEX_GNT_DRIVER)
  8996. break;
  8997. udelay(10);
  8998. }
  8999. if (status != CPMU_MUTEX_GNT_DRIVER)
  9000. return TG3_LOOPBACK_FAILED;
  9001. /* Turn off link-based power management. */
  9002. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9003. tw32(TG3_CPMU_CTRL,
  9004. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9005. CPMU_CTRL_LINK_AWARE_MODE));
  9006. }
  9007. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  9008. err |= TG3_MAC_LOOPBACK_FAILED;
  9009. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  9010. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9011. /* Release the mutex */
  9012. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9013. }
  9014. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  9015. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  9016. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  9017. err |= TG3_PHY_LOOPBACK_FAILED;
  9018. }
  9019. /* Re-enable gphy autopowerdown. */
  9020. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  9021. tg3_phy_toggle_apd(tp, true);
  9022. return err;
  9023. }
  9024. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9025. u64 *data)
  9026. {
  9027. struct tg3 *tp = netdev_priv(dev);
  9028. if (tp->link_config.phy_is_low_power)
  9029. tg3_set_power_state(tp, PCI_D0);
  9030. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9031. if (tg3_test_nvram(tp) != 0) {
  9032. etest->flags |= ETH_TEST_FL_FAILED;
  9033. data[0] = 1;
  9034. }
  9035. if (tg3_test_link(tp) != 0) {
  9036. etest->flags |= ETH_TEST_FL_FAILED;
  9037. data[1] = 1;
  9038. }
  9039. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9040. int err, err2 = 0, irq_sync = 0;
  9041. if (netif_running(dev)) {
  9042. tg3_phy_stop(tp);
  9043. tg3_netif_stop(tp);
  9044. irq_sync = 1;
  9045. }
  9046. tg3_full_lock(tp, irq_sync);
  9047. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9048. err = tg3_nvram_lock(tp);
  9049. tg3_halt_cpu(tp, RX_CPU_BASE);
  9050. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9051. tg3_halt_cpu(tp, TX_CPU_BASE);
  9052. if (!err)
  9053. tg3_nvram_unlock(tp);
  9054. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9055. tg3_phy_reset(tp);
  9056. if (tg3_test_registers(tp) != 0) {
  9057. etest->flags |= ETH_TEST_FL_FAILED;
  9058. data[2] = 1;
  9059. }
  9060. if (tg3_test_memory(tp) != 0) {
  9061. etest->flags |= ETH_TEST_FL_FAILED;
  9062. data[3] = 1;
  9063. }
  9064. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9065. etest->flags |= ETH_TEST_FL_FAILED;
  9066. tg3_full_unlock(tp);
  9067. if (tg3_test_interrupt(tp) != 0) {
  9068. etest->flags |= ETH_TEST_FL_FAILED;
  9069. data[5] = 1;
  9070. }
  9071. tg3_full_lock(tp, 0);
  9072. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9073. if (netif_running(dev)) {
  9074. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9075. err2 = tg3_restart_hw(tp, 1);
  9076. if (!err2)
  9077. tg3_netif_start(tp);
  9078. }
  9079. tg3_full_unlock(tp);
  9080. if (irq_sync && !err2)
  9081. tg3_phy_start(tp);
  9082. }
  9083. if (tp->link_config.phy_is_low_power)
  9084. tg3_set_power_state(tp, PCI_D3hot);
  9085. }
  9086. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9087. {
  9088. struct mii_ioctl_data *data = if_mii(ifr);
  9089. struct tg3 *tp = netdev_priv(dev);
  9090. int err;
  9091. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9092. struct phy_device *phydev;
  9093. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9094. return -EAGAIN;
  9095. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9096. return phy_mii_ioctl(phydev, data, cmd);
  9097. }
  9098. switch (cmd) {
  9099. case SIOCGMIIPHY:
  9100. data->phy_id = tp->phy_addr;
  9101. /* fallthru */
  9102. case SIOCGMIIREG: {
  9103. u32 mii_regval;
  9104. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9105. break; /* We have no PHY */
  9106. if (tp->link_config.phy_is_low_power)
  9107. return -EAGAIN;
  9108. spin_lock_bh(&tp->lock);
  9109. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9110. spin_unlock_bh(&tp->lock);
  9111. data->val_out = mii_regval;
  9112. return err;
  9113. }
  9114. case SIOCSMIIREG:
  9115. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9116. break; /* We have no PHY */
  9117. if (tp->link_config.phy_is_low_power)
  9118. return -EAGAIN;
  9119. spin_lock_bh(&tp->lock);
  9120. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9121. spin_unlock_bh(&tp->lock);
  9122. return err;
  9123. default:
  9124. /* do nothing */
  9125. break;
  9126. }
  9127. return -EOPNOTSUPP;
  9128. }
  9129. #if TG3_VLAN_TAG_USED
  9130. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9131. {
  9132. struct tg3 *tp = netdev_priv(dev);
  9133. if (!netif_running(dev)) {
  9134. tp->vlgrp = grp;
  9135. return;
  9136. }
  9137. tg3_netif_stop(tp);
  9138. tg3_full_lock(tp, 0);
  9139. tp->vlgrp = grp;
  9140. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9141. __tg3_set_rx_mode(dev);
  9142. tg3_netif_start(tp);
  9143. tg3_full_unlock(tp);
  9144. }
  9145. #endif
  9146. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9147. {
  9148. struct tg3 *tp = netdev_priv(dev);
  9149. memcpy(ec, &tp->coal, sizeof(*ec));
  9150. return 0;
  9151. }
  9152. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9153. {
  9154. struct tg3 *tp = netdev_priv(dev);
  9155. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9156. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9157. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9158. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9159. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9160. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9161. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9162. }
  9163. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9164. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9165. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9166. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9167. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9168. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9169. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9170. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9171. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9172. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9173. return -EINVAL;
  9174. /* No rx interrupts will be generated if both are zero */
  9175. if ((ec->rx_coalesce_usecs == 0) &&
  9176. (ec->rx_max_coalesced_frames == 0))
  9177. return -EINVAL;
  9178. /* No tx interrupts will be generated if both are zero */
  9179. if ((ec->tx_coalesce_usecs == 0) &&
  9180. (ec->tx_max_coalesced_frames == 0))
  9181. return -EINVAL;
  9182. /* Only copy relevant parameters, ignore all others. */
  9183. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9184. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9185. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9186. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9187. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9188. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9189. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9190. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9191. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9192. if (netif_running(dev)) {
  9193. tg3_full_lock(tp, 0);
  9194. __tg3_set_coalesce(tp, &tp->coal);
  9195. tg3_full_unlock(tp);
  9196. }
  9197. return 0;
  9198. }
  9199. static const struct ethtool_ops tg3_ethtool_ops = {
  9200. .get_settings = tg3_get_settings,
  9201. .set_settings = tg3_set_settings,
  9202. .get_drvinfo = tg3_get_drvinfo,
  9203. .get_regs_len = tg3_get_regs_len,
  9204. .get_regs = tg3_get_regs,
  9205. .get_wol = tg3_get_wol,
  9206. .set_wol = tg3_set_wol,
  9207. .get_msglevel = tg3_get_msglevel,
  9208. .set_msglevel = tg3_set_msglevel,
  9209. .nway_reset = tg3_nway_reset,
  9210. .get_link = ethtool_op_get_link,
  9211. .get_eeprom_len = tg3_get_eeprom_len,
  9212. .get_eeprom = tg3_get_eeprom,
  9213. .set_eeprom = tg3_set_eeprom,
  9214. .get_ringparam = tg3_get_ringparam,
  9215. .set_ringparam = tg3_set_ringparam,
  9216. .get_pauseparam = tg3_get_pauseparam,
  9217. .set_pauseparam = tg3_set_pauseparam,
  9218. .get_rx_csum = tg3_get_rx_csum,
  9219. .set_rx_csum = tg3_set_rx_csum,
  9220. .set_tx_csum = tg3_set_tx_csum,
  9221. .set_sg = ethtool_op_set_sg,
  9222. .set_tso = tg3_set_tso,
  9223. .self_test = tg3_self_test,
  9224. .get_strings = tg3_get_strings,
  9225. .phys_id = tg3_phys_id,
  9226. .get_ethtool_stats = tg3_get_ethtool_stats,
  9227. .get_coalesce = tg3_get_coalesce,
  9228. .set_coalesce = tg3_set_coalesce,
  9229. .get_sset_count = tg3_get_sset_count,
  9230. };
  9231. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9232. {
  9233. u32 cursize, val, magic;
  9234. tp->nvram_size = EEPROM_CHIP_SIZE;
  9235. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9236. return;
  9237. if ((magic != TG3_EEPROM_MAGIC) &&
  9238. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9239. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9240. return;
  9241. /*
  9242. * Size the chip by reading offsets at increasing powers of two.
  9243. * When we encounter our validation signature, we know the addressing
  9244. * has wrapped around, and thus have our chip size.
  9245. */
  9246. cursize = 0x10;
  9247. while (cursize < tp->nvram_size) {
  9248. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9249. return;
  9250. if (val == magic)
  9251. break;
  9252. cursize <<= 1;
  9253. }
  9254. tp->nvram_size = cursize;
  9255. }
  9256. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9257. {
  9258. u32 val;
  9259. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9260. tg3_nvram_read(tp, 0, &val) != 0)
  9261. return;
  9262. /* Selfboot format */
  9263. if (val != TG3_EEPROM_MAGIC) {
  9264. tg3_get_eeprom_size(tp);
  9265. return;
  9266. }
  9267. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9268. if (val != 0) {
  9269. /* This is confusing. We want to operate on the
  9270. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9271. * call will read from NVRAM and byteswap the data
  9272. * according to the byteswapping settings for all
  9273. * other register accesses. This ensures the data we
  9274. * want will always reside in the lower 16-bits.
  9275. * However, the data in NVRAM is in LE format, which
  9276. * means the data from the NVRAM read will always be
  9277. * opposite the endianness of the CPU. The 16-bit
  9278. * byteswap then brings the data to CPU endianness.
  9279. */
  9280. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9281. return;
  9282. }
  9283. }
  9284. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9285. }
  9286. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9287. {
  9288. u32 nvcfg1;
  9289. nvcfg1 = tr32(NVRAM_CFG1);
  9290. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9291. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9292. } else {
  9293. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9294. tw32(NVRAM_CFG1, nvcfg1);
  9295. }
  9296. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9297. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9298. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9299. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9300. tp->nvram_jedecnum = JEDEC_ATMEL;
  9301. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9302. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9303. break;
  9304. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9305. tp->nvram_jedecnum = JEDEC_ATMEL;
  9306. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9307. break;
  9308. case FLASH_VENDOR_ATMEL_EEPROM:
  9309. tp->nvram_jedecnum = JEDEC_ATMEL;
  9310. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9311. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9312. break;
  9313. case FLASH_VENDOR_ST:
  9314. tp->nvram_jedecnum = JEDEC_ST;
  9315. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9316. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9317. break;
  9318. case FLASH_VENDOR_SAIFUN:
  9319. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9320. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9321. break;
  9322. case FLASH_VENDOR_SST_SMALL:
  9323. case FLASH_VENDOR_SST_LARGE:
  9324. tp->nvram_jedecnum = JEDEC_SST;
  9325. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9326. break;
  9327. }
  9328. } else {
  9329. tp->nvram_jedecnum = JEDEC_ATMEL;
  9330. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9331. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9332. }
  9333. }
  9334. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9335. {
  9336. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9337. case FLASH_5752PAGE_SIZE_256:
  9338. tp->nvram_pagesize = 256;
  9339. break;
  9340. case FLASH_5752PAGE_SIZE_512:
  9341. tp->nvram_pagesize = 512;
  9342. break;
  9343. case FLASH_5752PAGE_SIZE_1K:
  9344. tp->nvram_pagesize = 1024;
  9345. break;
  9346. case FLASH_5752PAGE_SIZE_2K:
  9347. tp->nvram_pagesize = 2048;
  9348. break;
  9349. case FLASH_5752PAGE_SIZE_4K:
  9350. tp->nvram_pagesize = 4096;
  9351. break;
  9352. case FLASH_5752PAGE_SIZE_264:
  9353. tp->nvram_pagesize = 264;
  9354. break;
  9355. case FLASH_5752PAGE_SIZE_528:
  9356. tp->nvram_pagesize = 528;
  9357. break;
  9358. }
  9359. }
  9360. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9361. {
  9362. u32 nvcfg1;
  9363. nvcfg1 = tr32(NVRAM_CFG1);
  9364. /* NVRAM protection for TPM */
  9365. if (nvcfg1 & (1 << 27))
  9366. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9367. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9368. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9369. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9370. tp->nvram_jedecnum = JEDEC_ATMEL;
  9371. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9372. break;
  9373. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9374. tp->nvram_jedecnum = JEDEC_ATMEL;
  9375. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9376. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9377. break;
  9378. case FLASH_5752VENDOR_ST_M45PE10:
  9379. case FLASH_5752VENDOR_ST_M45PE20:
  9380. case FLASH_5752VENDOR_ST_M45PE40:
  9381. tp->nvram_jedecnum = JEDEC_ST;
  9382. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9383. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9384. break;
  9385. }
  9386. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9387. tg3_nvram_get_pagesize(tp, nvcfg1);
  9388. } else {
  9389. /* For eeprom, set pagesize to maximum eeprom size */
  9390. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9391. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9392. tw32(NVRAM_CFG1, nvcfg1);
  9393. }
  9394. }
  9395. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9396. {
  9397. u32 nvcfg1, protect = 0;
  9398. nvcfg1 = tr32(NVRAM_CFG1);
  9399. /* NVRAM protection for TPM */
  9400. if (nvcfg1 & (1 << 27)) {
  9401. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9402. protect = 1;
  9403. }
  9404. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9405. switch (nvcfg1) {
  9406. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9407. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9408. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9409. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9410. tp->nvram_jedecnum = JEDEC_ATMEL;
  9411. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9412. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9413. tp->nvram_pagesize = 264;
  9414. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9415. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9416. tp->nvram_size = (protect ? 0x3e200 :
  9417. TG3_NVRAM_SIZE_512KB);
  9418. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9419. tp->nvram_size = (protect ? 0x1f200 :
  9420. TG3_NVRAM_SIZE_256KB);
  9421. else
  9422. tp->nvram_size = (protect ? 0x1f200 :
  9423. TG3_NVRAM_SIZE_128KB);
  9424. break;
  9425. case FLASH_5752VENDOR_ST_M45PE10:
  9426. case FLASH_5752VENDOR_ST_M45PE20:
  9427. case FLASH_5752VENDOR_ST_M45PE40:
  9428. tp->nvram_jedecnum = JEDEC_ST;
  9429. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9430. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9431. tp->nvram_pagesize = 256;
  9432. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9433. tp->nvram_size = (protect ?
  9434. TG3_NVRAM_SIZE_64KB :
  9435. TG3_NVRAM_SIZE_128KB);
  9436. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9437. tp->nvram_size = (protect ?
  9438. TG3_NVRAM_SIZE_64KB :
  9439. TG3_NVRAM_SIZE_256KB);
  9440. else
  9441. tp->nvram_size = (protect ?
  9442. TG3_NVRAM_SIZE_128KB :
  9443. TG3_NVRAM_SIZE_512KB);
  9444. break;
  9445. }
  9446. }
  9447. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9448. {
  9449. u32 nvcfg1;
  9450. nvcfg1 = tr32(NVRAM_CFG1);
  9451. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9452. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9453. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9454. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9455. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9456. tp->nvram_jedecnum = JEDEC_ATMEL;
  9457. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9458. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9459. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9460. tw32(NVRAM_CFG1, nvcfg1);
  9461. break;
  9462. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9463. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9464. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9465. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9466. tp->nvram_jedecnum = JEDEC_ATMEL;
  9467. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9468. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9469. tp->nvram_pagesize = 264;
  9470. break;
  9471. case FLASH_5752VENDOR_ST_M45PE10:
  9472. case FLASH_5752VENDOR_ST_M45PE20:
  9473. case FLASH_5752VENDOR_ST_M45PE40:
  9474. tp->nvram_jedecnum = JEDEC_ST;
  9475. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9476. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9477. tp->nvram_pagesize = 256;
  9478. break;
  9479. }
  9480. }
  9481. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9482. {
  9483. u32 nvcfg1, protect = 0;
  9484. nvcfg1 = tr32(NVRAM_CFG1);
  9485. /* NVRAM protection for TPM */
  9486. if (nvcfg1 & (1 << 27)) {
  9487. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9488. protect = 1;
  9489. }
  9490. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9491. switch (nvcfg1) {
  9492. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9493. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9494. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9495. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9496. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9497. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9498. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9499. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9500. tp->nvram_jedecnum = JEDEC_ATMEL;
  9501. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9502. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9503. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9504. tp->nvram_pagesize = 256;
  9505. break;
  9506. case FLASH_5761VENDOR_ST_A_M45PE20:
  9507. case FLASH_5761VENDOR_ST_A_M45PE40:
  9508. case FLASH_5761VENDOR_ST_A_M45PE80:
  9509. case FLASH_5761VENDOR_ST_A_M45PE16:
  9510. case FLASH_5761VENDOR_ST_M_M45PE20:
  9511. case FLASH_5761VENDOR_ST_M_M45PE40:
  9512. case FLASH_5761VENDOR_ST_M_M45PE80:
  9513. case FLASH_5761VENDOR_ST_M_M45PE16:
  9514. tp->nvram_jedecnum = JEDEC_ST;
  9515. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9516. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9517. tp->nvram_pagesize = 256;
  9518. break;
  9519. }
  9520. if (protect) {
  9521. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9522. } else {
  9523. switch (nvcfg1) {
  9524. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9525. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9526. case FLASH_5761VENDOR_ST_A_M45PE16:
  9527. case FLASH_5761VENDOR_ST_M_M45PE16:
  9528. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9529. break;
  9530. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9531. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9532. case FLASH_5761VENDOR_ST_A_M45PE80:
  9533. case FLASH_5761VENDOR_ST_M_M45PE80:
  9534. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9535. break;
  9536. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9537. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9538. case FLASH_5761VENDOR_ST_A_M45PE40:
  9539. case FLASH_5761VENDOR_ST_M_M45PE40:
  9540. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9541. break;
  9542. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9543. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9544. case FLASH_5761VENDOR_ST_A_M45PE20:
  9545. case FLASH_5761VENDOR_ST_M_M45PE20:
  9546. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9547. break;
  9548. }
  9549. }
  9550. }
  9551. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9552. {
  9553. tp->nvram_jedecnum = JEDEC_ATMEL;
  9554. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9555. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9556. }
  9557. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9558. {
  9559. u32 nvcfg1;
  9560. nvcfg1 = tr32(NVRAM_CFG1);
  9561. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9562. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9563. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9564. tp->nvram_jedecnum = JEDEC_ATMEL;
  9565. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9566. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9567. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9568. tw32(NVRAM_CFG1, nvcfg1);
  9569. return;
  9570. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9571. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9572. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9573. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9574. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9575. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9576. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9577. tp->nvram_jedecnum = JEDEC_ATMEL;
  9578. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9579. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9580. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9581. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9582. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9583. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9584. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9585. break;
  9586. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9587. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9588. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9589. break;
  9590. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9591. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9592. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9593. break;
  9594. }
  9595. break;
  9596. case FLASH_5752VENDOR_ST_M45PE10:
  9597. case FLASH_5752VENDOR_ST_M45PE20:
  9598. case FLASH_5752VENDOR_ST_M45PE40:
  9599. tp->nvram_jedecnum = JEDEC_ST;
  9600. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9601. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9602. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9603. case FLASH_5752VENDOR_ST_M45PE10:
  9604. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9605. break;
  9606. case FLASH_5752VENDOR_ST_M45PE20:
  9607. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9608. break;
  9609. case FLASH_5752VENDOR_ST_M45PE40:
  9610. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9611. break;
  9612. }
  9613. break;
  9614. default:
  9615. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9616. return;
  9617. }
  9618. tg3_nvram_get_pagesize(tp, nvcfg1);
  9619. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9620. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9621. }
  9622. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9623. {
  9624. u32 nvcfg1;
  9625. nvcfg1 = tr32(NVRAM_CFG1);
  9626. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9627. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9628. case FLASH_5717VENDOR_MICRO_EEPROM:
  9629. tp->nvram_jedecnum = JEDEC_ATMEL;
  9630. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9631. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9632. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9633. tw32(NVRAM_CFG1, nvcfg1);
  9634. return;
  9635. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9636. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9637. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9638. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9639. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9640. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9641. case FLASH_5717VENDOR_ATMEL_45USPT:
  9642. tp->nvram_jedecnum = JEDEC_ATMEL;
  9643. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9644. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9645. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9646. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9647. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9648. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9649. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9650. break;
  9651. default:
  9652. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9653. break;
  9654. }
  9655. break;
  9656. case FLASH_5717VENDOR_ST_M_M25PE10:
  9657. case FLASH_5717VENDOR_ST_A_M25PE10:
  9658. case FLASH_5717VENDOR_ST_M_M45PE10:
  9659. case FLASH_5717VENDOR_ST_A_M45PE10:
  9660. case FLASH_5717VENDOR_ST_M_M25PE20:
  9661. case FLASH_5717VENDOR_ST_A_M25PE20:
  9662. case FLASH_5717VENDOR_ST_M_M45PE20:
  9663. case FLASH_5717VENDOR_ST_A_M45PE20:
  9664. case FLASH_5717VENDOR_ST_25USPT:
  9665. case FLASH_5717VENDOR_ST_45USPT:
  9666. tp->nvram_jedecnum = JEDEC_ST;
  9667. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9668. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9669. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9670. case FLASH_5717VENDOR_ST_M_M25PE20:
  9671. case FLASH_5717VENDOR_ST_A_M25PE20:
  9672. case FLASH_5717VENDOR_ST_M_M45PE20:
  9673. case FLASH_5717VENDOR_ST_A_M45PE20:
  9674. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9675. break;
  9676. default:
  9677. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9678. break;
  9679. }
  9680. break;
  9681. default:
  9682. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9683. return;
  9684. }
  9685. tg3_nvram_get_pagesize(tp, nvcfg1);
  9686. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9687. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9688. }
  9689. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9690. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9691. {
  9692. tw32_f(GRC_EEPROM_ADDR,
  9693. (EEPROM_ADDR_FSM_RESET |
  9694. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9695. EEPROM_ADDR_CLKPERD_SHIFT)));
  9696. msleep(1);
  9697. /* Enable seeprom accesses. */
  9698. tw32_f(GRC_LOCAL_CTRL,
  9699. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9700. udelay(100);
  9701. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9702. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9703. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9704. if (tg3_nvram_lock(tp)) {
  9705. netdev_warn(tp->dev,
  9706. "Cannot get nvram lock, %s failed\n",
  9707. __func__);
  9708. return;
  9709. }
  9710. tg3_enable_nvram_access(tp);
  9711. tp->nvram_size = 0;
  9712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9713. tg3_get_5752_nvram_info(tp);
  9714. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9715. tg3_get_5755_nvram_info(tp);
  9716. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9717. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9718. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9719. tg3_get_5787_nvram_info(tp);
  9720. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9721. tg3_get_5761_nvram_info(tp);
  9722. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9723. tg3_get_5906_nvram_info(tp);
  9724. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9725. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9726. tg3_get_57780_nvram_info(tp);
  9727. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  9728. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  9729. tg3_get_5717_nvram_info(tp);
  9730. else
  9731. tg3_get_nvram_info(tp);
  9732. if (tp->nvram_size == 0)
  9733. tg3_get_nvram_size(tp);
  9734. tg3_disable_nvram_access(tp);
  9735. tg3_nvram_unlock(tp);
  9736. } else {
  9737. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9738. tg3_get_eeprom_size(tp);
  9739. }
  9740. }
  9741. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9742. u32 offset, u32 len, u8 *buf)
  9743. {
  9744. int i, j, rc = 0;
  9745. u32 val;
  9746. for (i = 0; i < len; i += 4) {
  9747. u32 addr;
  9748. __be32 data;
  9749. addr = offset + i;
  9750. memcpy(&data, buf + i, 4);
  9751. /*
  9752. * The SEEPROM interface expects the data to always be opposite
  9753. * the native endian format. We accomplish this by reversing
  9754. * all the operations that would have been performed on the
  9755. * data from a call to tg3_nvram_read_be32().
  9756. */
  9757. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9758. val = tr32(GRC_EEPROM_ADDR);
  9759. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9760. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9761. EEPROM_ADDR_READ);
  9762. tw32(GRC_EEPROM_ADDR, val |
  9763. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9764. (addr & EEPROM_ADDR_ADDR_MASK) |
  9765. EEPROM_ADDR_START |
  9766. EEPROM_ADDR_WRITE);
  9767. for (j = 0; j < 1000; j++) {
  9768. val = tr32(GRC_EEPROM_ADDR);
  9769. if (val & EEPROM_ADDR_COMPLETE)
  9770. break;
  9771. msleep(1);
  9772. }
  9773. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9774. rc = -EBUSY;
  9775. break;
  9776. }
  9777. }
  9778. return rc;
  9779. }
  9780. /* offset and length are dword aligned */
  9781. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9782. u8 *buf)
  9783. {
  9784. int ret = 0;
  9785. u32 pagesize = tp->nvram_pagesize;
  9786. u32 pagemask = pagesize - 1;
  9787. u32 nvram_cmd;
  9788. u8 *tmp;
  9789. tmp = kmalloc(pagesize, GFP_KERNEL);
  9790. if (tmp == NULL)
  9791. return -ENOMEM;
  9792. while (len) {
  9793. int j;
  9794. u32 phy_addr, page_off, size;
  9795. phy_addr = offset & ~pagemask;
  9796. for (j = 0; j < pagesize; j += 4) {
  9797. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9798. (__be32 *) (tmp + j));
  9799. if (ret)
  9800. break;
  9801. }
  9802. if (ret)
  9803. break;
  9804. page_off = offset & pagemask;
  9805. size = pagesize;
  9806. if (len < size)
  9807. size = len;
  9808. len -= size;
  9809. memcpy(tmp + page_off, buf, size);
  9810. offset = offset + (pagesize - page_off);
  9811. tg3_enable_nvram_access(tp);
  9812. /*
  9813. * Before we can erase the flash page, we need
  9814. * to issue a special "write enable" command.
  9815. */
  9816. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9817. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9818. break;
  9819. /* Erase the target page */
  9820. tw32(NVRAM_ADDR, phy_addr);
  9821. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9822. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9823. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9824. break;
  9825. /* Issue another write enable to start the write. */
  9826. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9827. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9828. break;
  9829. for (j = 0; j < pagesize; j += 4) {
  9830. __be32 data;
  9831. data = *((__be32 *) (tmp + j));
  9832. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9833. tw32(NVRAM_ADDR, phy_addr + j);
  9834. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9835. NVRAM_CMD_WR;
  9836. if (j == 0)
  9837. nvram_cmd |= NVRAM_CMD_FIRST;
  9838. else if (j == (pagesize - 4))
  9839. nvram_cmd |= NVRAM_CMD_LAST;
  9840. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9841. break;
  9842. }
  9843. if (ret)
  9844. break;
  9845. }
  9846. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9847. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9848. kfree(tmp);
  9849. return ret;
  9850. }
  9851. /* offset and length are dword aligned */
  9852. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9853. u8 *buf)
  9854. {
  9855. int i, ret = 0;
  9856. for (i = 0; i < len; i += 4, offset += 4) {
  9857. u32 page_off, phy_addr, nvram_cmd;
  9858. __be32 data;
  9859. memcpy(&data, buf + i, 4);
  9860. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9861. page_off = offset % tp->nvram_pagesize;
  9862. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9863. tw32(NVRAM_ADDR, phy_addr);
  9864. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9865. if (page_off == 0 || i == 0)
  9866. nvram_cmd |= NVRAM_CMD_FIRST;
  9867. if (page_off == (tp->nvram_pagesize - 4))
  9868. nvram_cmd |= NVRAM_CMD_LAST;
  9869. if (i == (len - 4))
  9870. nvram_cmd |= NVRAM_CMD_LAST;
  9871. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9872. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9873. (tp->nvram_jedecnum == JEDEC_ST) &&
  9874. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9875. if ((ret = tg3_nvram_exec_cmd(tp,
  9876. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9877. NVRAM_CMD_DONE)))
  9878. break;
  9879. }
  9880. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9881. /* We always do complete word writes to eeprom. */
  9882. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9883. }
  9884. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9885. break;
  9886. }
  9887. return ret;
  9888. }
  9889. /* offset and length are dword aligned */
  9890. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9891. {
  9892. int ret;
  9893. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9894. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9895. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9896. udelay(40);
  9897. }
  9898. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9899. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9900. } else {
  9901. u32 grc_mode;
  9902. ret = tg3_nvram_lock(tp);
  9903. if (ret)
  9904. return ret;
  9905. tg3_enable_nvram_access(tp);
  9906. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9907. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9908. tw32(NVRAM_WRITE1, 0x406);
  9909. grc_mode = tr32(GRC_MODE);
  9910. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9911. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9912. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9913. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9914. buf);
  9915. } else {
  9916. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9917. buf);
  9918. }
  9919. grc_mode = tr32(GRC_MODE);
  9920. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9921. tg3_disable_nvram_access(tp);
  9922. tg3_nvram_unlock(tp);
  9923. }
  9924. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9925. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9926. udelay(40);
  9927. }
  9928. return ret;
  9929. }
  9930. struct subsys_tbl_ent {
  9931. u16 subsys_vendor, subsys_devid;
  9932. u32 phy_id;
  9933. };
  9934. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  9935. /* Broadcom boards. */
  9936. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9937. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  9938. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9939. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  9940. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9941. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  9942. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9943. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  9944. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9945. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  9946. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9947. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  9948. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9949. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  9950. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9951. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  9952. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9953. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  9954. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9955. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  9956. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9957. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  9958. /* 3com boards. */
  9959. { TG3PCI_SUBVENDOR_ID_3COM,
  9960. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  9961. { TG3PCI_SUBVENDOR_ID_3COM,
  9962. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  9963. { TG3PCI_SUBVENDOR_ID_3COM,
  9964. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  9965. { TG3PCI_SUBVENDOR_ID_3COM,
  9966. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  9967. { TG3PCI_SUBVENDOR_ID_3COM,
  9968. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  9969. /* DELL boards. */
  9970. { TG3PCI_SUBVENDOR_ID_DELL,
  9971. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  9972. { TG3PCI_SUBVENDOR_ID_DELL,
  9973. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  9974. { TG3PCI_SUBVENDOR_ID_DELL,
  9975. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  9976. { TG3PCI_SUBVENDOR_ID_DELL,
  9977. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  9978. /* Compaq boards. */
  9979. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9980. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  9981. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9982. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  9983. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9984. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  9985. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9986. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  9987. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9988. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  9989. /* IBM boards. */
  9990. { TG3PCI_SUBVENDOR_ID_IBM,
  9991. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  9992. };
  9993. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  9994. {
  9995. int i;
  9996. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9997. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9998. tp->pdev->subsystem_vendor) &&
  9999. (subsys_id_to_phy_id[i].subsys_devid ==
  10000. tp->pdev->subsystem_device))
  10001. return &subsys_id_to_phy_id[i];
  10002. }
  10003. return NULL;
  10004. }
  10005. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10006. {
  10007. u32 val;
  10008. u16 pmcsr;
  10009. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10010. * so need make sure we're in D0.
  10011. */
  10012. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10013. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10014. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10015. msleep(1);
  10016. /* Make sure register accesses (indirect or otherwise)
  10017. * will function correctly.
  10018. */
  10019. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10020. tp->misc_host_ctrl);
  10021. /* The memory arbiter has to be enabled in order for SRAM accesses
  10022. * to succeed. Normally on powerup the tg3 chip firmware will make
  10023. * sure it is enabled, but other entities such as system netboot
  10024. * code might disable it.
  10025. */
  10026. val = tr32(MEMARB_MODE);
  10027. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10028. tp->phy_id = TG3_PHY_ID_INVALID;
  10029. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10030. /* Assume an onboard device and WOL capable by default. */
  10031. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10033. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10034. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10035. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10036. }
  10037. val = tr32(VCPU_CFGSHDW);
  10038. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10039. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10040. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10041. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10042. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10043. goto done;
  10044. }
  10045. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10046. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10047. u32 nic_cfg, led_cfg;
  10048. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10049. int eeprom_phy_serdes = 0;
  10050. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10051. tp->nic_sram_data_cfg = nic_cfg;
  10052. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10053. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10054. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10055. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10056. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10057. (ver > 0) && (ver < 0x100))
  10058. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10059. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10060. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10061. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10062. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10063. eeprom_phy_serdes = 1;
  10064. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10065. if (nic_phy_id != 0) {
  10066. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10067. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10068. eeprom_phy_id = (id1 >> 16) << 10;
  10069. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10070. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10071. } else
  10072. eeprom_phy_id = 0;
  10073. tp->phy_id = eeprom_phy_id;
  10074. if (eeprom_phy_serdes) {
  10075. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10076. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10077. else
  10078. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10079. }
  10080. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10081. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10082. SHASTA_EXT_LED_MODE_MASK);
  10083. else
  10084. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10085. switch (led_cfg) {
  10086. default:
  10087. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10088. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10089. break;
  10090. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10091. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10092. break;
  10093. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10094. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10095. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10096. * read on some older 5700/5701 bootcode.
  10097. */
  10098. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10099. ASIC_REV_5700 ||
  10100. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10101. ASIC_REV_5701)
  10102. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10103. break;
  10104. case SHASTA_EXT_LED_SHARED:
  10105. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10106. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10107. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10108. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10109. LED_CTRL_MODE_PHY_2);
  10110. break;
  10111. case SHASTA_EXT_LED_MAC:
  10112. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10113. break;
  10114. case SHASTA_EXT_LED_COMBO:
  10115. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10116. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10117. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10118. LED_CTRL_MODE_PHY_2);
  10119. break;
  10120. }
  10121. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10122. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10123. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10124. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10125. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10126. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10127. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10128. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10129. if ((tp->pdev->subsystem_vendor ==
  10130. PCI_VENDOR_ID_ARIMA) &&
  10131. (tp->pdev->subsystem_device == 0x205a ||
  10132. tp->pdev->subsystem_device == 0x2063))
  10133. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10134. } else {
  10135. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10136. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10137. }
  10138. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10139. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10140. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10141. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10142. }
  10143. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10144. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10145. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10146. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10147. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10148. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10149. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10150. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10151. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10152. if (cfg2 & (1 << 17))
  10153. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10154. /* serdes signal pre-emphasis in register 0x590 set by */
  10155. /* bootcode if bit 18 is set */
  10156. if (cfg2 & (1 << 18))
  10157. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10158. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10159. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10160. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10161. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10162. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10163. u32 cfg3;
  10164. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10165. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10166. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10167. }
  10168. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10169. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10170. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10171. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10172. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10173. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10174. }
  10175. done:
  10176. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10177. device_set_wakeup_enable(&tp->pdev->dev,
  10178. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10179. }
  10180. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10181. {
  10182. int i;
  10183. u32 val;
  10184. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10185. tw32(OTP_CTRL, cmd);
  10186. /* Wait for up to 1 ms for command to execute. */
  10187. for (i = 0; i < 100; i++) {
  10188. val = tr32(OTP_STATUS);
  10189. if (val & OTP_STATUS_CMD_DONE)
  10190. break;
  10191. udelay(10);
  10192. }
  10193. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10194. }
  10195. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10196. * configuration is a 32-bit value that straddles the alignment boundary.
  10197. * We do two 32-bit reads and then shift and merge the results.
  10198. */
  10199. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10200. {
  10201. u32 bhalf_otp, thalf_otp;
  10202. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10203. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10204. return 0;
  10205. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10206. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10207. return 0;
  10208. thalf_otp = tr32(OTP_READ_DATA);
  10209. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10210. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10211. return 0;
  10212. bhalf_otp = tr32(OTP_READ_DATA);
  10213. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10214. }
  10215. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10216. {
  10217. u32 hw_phy_id_1, hw_phy_id_2;
  10218. u32 hw_phy_id, hw_phy_id_masked;
  10219. int err;
  10220. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10221. return tg3_phy_init(tp);
  10222. /* Reading the PHY ID register can conflict with ASF
  10223. * firmware access to the PHY hardware.
  10224. */
  10225. err = 0;
  10226. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10227. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10228. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10229. } else {
  10230. /* Now read the physical PHY_ID from the chip and verify
  10231. * that it is sane. If it doesn't look good, we fall back
  10232. * to either the hard-coded table based PHY_ID and failing
  10233. * that the value found in the eeprom area.
  10234. */
  10235. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10236. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10237. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10238. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10239. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10240. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10241. }
  10242. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10243. tp->phy_id = hw_phy_id;
  10244. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10245. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10246. else
  10247. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10248. } else {
  10249. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10250. /* Do nothing, phy ID already set up in
  10251. * tg3_get_eeprom_hw_cfg().
  10252. */
  10253. } else {
  10254. struct subsys_tbl_ent *p;
  10255. /* No eeprom signature? Try the hardcoded
  10256. * subsys device table.
  10257. */
  10258. p = tg3_lookup_by_subsys(tp);
  10259. if (!p)
  10260. return -ENODEV;
  10261. tp->phy_id = p->phy_id;
  10262. if (!tp->phy_id ||
  10263. tp->phy_id == TG3_PHY_ID_BCM8002)
  10264. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10265. }
  10266. }
  10267. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10268. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10269. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10270. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10271. tg3_readphy(tp, MII_BMSR, &bmsr);
  10272. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10273. (bmsr & BMSR_LSTATUS))
  10274. goto skip_phy_reset;
  10275. err = tg3_phy_reset(tp);
  10276. if (err)
  10277. return err;
  10278. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10279. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10280. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10281. tg3_ctrl = 0;
  10282. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10283. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10284. MII_TG3_CTRL_ADV_1000_FULL);
  10285. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10286. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10287. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10288. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10289. }
  10290. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10291. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10292. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10293. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10294. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10295. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10296. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10297. tg3_writephy(tp, MII_BMCR,
  10298. BMCR_ANENABLE | BMCR_ANRESTART);
  10299. }
  10300. tg3_phy_set_wirespeed(tp);
  10301. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10302. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10303. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10304. }
  10305. skip_phy_reset:
  10306. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10307. err = tg3_init_5401phy_dsp(tp);
  10308. if (err)
  10309. return err;
  10310. err = tg3_init_5401phy_dsp(tp);
  10311. }
  10312. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10313. tp->link_config.advertising =
  10314. (ADVERTISED_1000baseT_Half |
  10315. ADVERTISED_1000baseT_Full |
  10316. ADVERTISED_Autoneg |
  10317. ADVERTISED_FIBRE);
  10318. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10319. tp->link_config.advertising &=
  10320. ~(ADVERTISED_1000baseT_Half |
  10321. ADVERTISED_1000baseT_Full);
  10322. return err;
  10323. }
  10324. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10325. {
  10326. u8 vpd_data[TG3_NVM_VPD_LEN];
  10327. unsigned int block_end, rosize, len;
  10328. int j, i = 0;
  10329. u32 magic;
  10330. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10331. tg3_nvram_read(tp, 0x0, &magic))
  10332. goto out_not_found;
  10333. if (magic == TG3_EEPROM_MAGIC) {
  10334. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10335. u32 tmp;
  10336. /* The data is in little-endian format in NVRAM.
  10337. * Use the big-endian read routines to preserve
  10338. * the byte order as it exists in NVRAM.
  10339. */
  10340. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10341. goto out_not_found;
  10342. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10343. }
  10344. } else {
  10345. ssize_t cnt;
  10346. unsigned int pos = 0;
  10347. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10348. cnt = pci_read_vpd(tp->pdev, pos,
  10349. TG3_NVM_VPD_LEN - pos,
  10350. &vpd_data[pos]);
  10351. if (cnt == -ETIMEDOUT || -EINTR)
  10352. cnt = 0;
  10353. else if (cnt < 0)
  10354. goto out_not_found;
  10355. }
  10356. if (pos != TG3_NVM_VPD_LEN)
  10357. goto out_not_found;
  10358. }
  10359. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10360. PCI_VPD_LRDT_RO_DATA);
  10361. if (i < 0)
  10362. goto out_not_found;
  10363. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10364. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10365. i += PCI_VPD_LRDT_TAG_SIZE;
  10366. if (block_end > TG3_NVM_VPD_LEN)
  10367. goto out_not_found;
  10368. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10369. PCI_VPD_RO_KEYWORD_MFR_ID);
  10370. if (j > 0) {
  10371. len = pci_vpd_info_field_size(&vpd_data[j]);
  10372. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10373. if (j + len > block_end || len != 4 ||
  10374. memcmp(&vpd_data[j], "1028", 4))
  10375. goto partno;
  10376. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10377. PCI_VPD_RO_KEYWORD_VENDOR0);
  10378. if (j < 0)
  10379. goto partno;
  10380. len = pci_vpd_info_field_size(&vpd_data[j]);
  10381. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10382. if (j + len > block_end)
  10383. goto partno;
  10384. memcpy(tp->fw_ver, &vpd_data[j], len);
  10385. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10386. }
  10387. partno:
  10388. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10389. PCI_VPD_RO_KEYWORD_PARTNO);
  10390. if (i < 0)
  10391. goto out_not_found;
  10392. len = pci_vpd_info_field_size(&vpd_data[i]);
  10393. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10394. if (len > TG3_BPN_SIZE ||
  10395. (len + i) > TG3_NVM_VPD_LEN)
  10396. goto out_not_found;
  10397. memcpy(tp->board_part_number, &vpd_data[i], len);
  10398. return;
  10399. out_not_found:
  10400. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10401. strcpy(tp->board_part_number, "BCM95906");
  10402. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10403. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10404. strcpy(tp->board_part_number, "BCM57780");
  10405. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10406. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10407. strcpy(tp->board_part_number, "BCM57760");
  10408. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10409. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10410. strcpy(tp->board_part_number, "BCM57790");
  10411. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10412. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10413. strcpy(tp->board_part_number, "BCM57788");
  10414. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10415. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10416. strcpy(tp->board_part_number, "BCM57761");
  10417. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10418. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10419. strcpy(tp->board_part_number, "BCM57765");
  10420. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10421. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10422. strcpy(tp->board_part_number, "BCM57781");
  10423. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10424. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10425. strcpy(tp->board_part_number, "BCM57785");
  10426. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10427. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10428. strcpy(tp->board_part_number, "BCM57791");
  10429. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10430. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10431. strcpy(tp->board_part_number, "BCM57795");
  10432. else
  10433. strcpy(tp->board_part_number, "none");
  10434. }
  10435. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10436. {
  10437. u32 val;
  10438. if (tg3_nvram_read(tp, offset, &val) ||
  10439. (val & 0xfc000000) != 0x0c000000 ||
  10440. tg3_nvram_read(tp, offset + 4, &val) ||
  10441. val != 0)
  10442. return 0;
  10443. return 1;
  10444. }
  10445. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10446. {
  10447. u32 val, offset, start, ver_offset;
  10448. int i, dst_off;
  10449. bool newver = false;
  10450. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10451. tg3_nvram_read(tp, 0x4, &start))
  10452. return;
  10453. offset = tg3_nvram_logical_addr(tp, offset);
  10454. if (tg3_nvram_read(tp, offset, &val))
  10455. return;
  10456. if ((val & 0xfc000000) == 0x0c000000) {
  10457. if (tg3_nvram_read(tp, offset + 4, &val))
  10458. return;
  10459. if (val == 0)
  10460. newver = true;
  10461. }
  10462. dst_off = strlen(tp->fw_ver);
  10463. if (newver) {
  10464. if (TG3_VER_SIZE - dst_off < 16 ||
  10465. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10466. return;
  10467. offset = offset + ver_offset - start;
  10468. for (i = 0; i < 16; i += 4) {
  10469. __be32 v;
  10470. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10471. return;
  10472. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10473. }
  10474. } else {
  10475. u32 major, minor;
  10476. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10477. return;
  10478. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10479. TG3_NVM_BCVER_MAJSFT;
  10480. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10481. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10482. "v%d.%02d", major, minor);
  10483. }
  10484. }
  10485. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10486. {
  10487. u32 val, major, minor;
  10488. /* Use native endian representation */
  10489. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10490. return;
  10491. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10492. TG3_NVM_HWSB_CFG1_MAJSFT;
  10493. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10494. TG3_NVM_HWSB_CFG1_MINSFT;
  10495. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10496. }
  10497. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10498. {
  10499. u32 offset, major, minor, build;
  10500. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10501. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10502. return;
  10503. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10504. case TG3_EEPROM_SB_REVISION_0:
  10505. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10506. break;
  10507. case TG3_EEPROM_SB_REVISION_2:
  10508. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10509. break;
  10510. case TG3_EEPROM_SB_REVISION_3:
  10511. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10512. break;
  10513. case TG3_EEPROM_SB_REVISION_4:
  10514. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10515. break;
  10516. case TG3_EEPROM_SB_REVISION_5:
  10517. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10518. break;
  10519. default:
  10520. return;
  10521. }
  10522. if (tg3_nvram_read(tp, offset, &val))
  10523. return;
  10524. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10525. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10526. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10527. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10528. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10529. if (minor > 99 || build > 26)
  10530. return;
  10531. offset = strlen(tp->fw_ver);
  10532. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10533. " v%d.%02d", major, minor);
  10534. if (build > 0) {
  10535. offset = strlen(tp->fw_ver);
  10536. if (offset < TG3_VER_SIZE - 1)
  10537. tp->fw_ver[offset] = 'a' + build - 1;
  10538. }
  10539. }
  10540. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10541. {
  10542. u32 val, offset, start;
  10543. int i, vlen;
  10544. for (offset = TG3_NVM_DIR_START;
  10545. offset < TG3_NVM_DIR_END;
  10546. offset += TG3_NVM_DIRENT_SIZE) {
  10547. if (tg3_nvram_read(tp, offset, &val))
  10548. return;
  10549. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10550. break;
  10551. }
  10552. if (offset == TG3_NVM_DIR_END)
  10553. return;
  10554. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10555. start = 0x08000000;
  10556. else if (tg3_nvram_read(tp, offset - 4, &start))
  10557. return;
  10558. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10559. !tg3_fw_img_is_valid(tp, offset) ||
  10560. tg3_nvram_read(tp, offset + 8, &val))
  10561. return;
  10562. offset += val - start;
  10563. vlen = strlen(tp->fw_ver);
  10564. tp->fw_ver[vlen++] = ',';
  10565. tp->fw_ver[vlen++] = ' ';
  10566. for (i = 0; i < 4; i++) {
  10567. __be32 v;
  10568. if (tg3_nvram_read_be32(tp, offset, &v))
  10569. return;
  10570. offset += sizeof(v);
  10571. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10572. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10573. break;
  10574. }
  10575. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10576. vlen += sizeof(v);
  10577. }
  10578. }
  10579. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10580. {
  10581. int vlen;
  10582. u32 apedata;
  10583. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10584. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10585. return;
  10586. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10587. if (apedata != APE_SEG_SIG_MAGIC)
  10588. return;
  10589. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10590. if (!(apedata & APE_FW_STATUS_READY))
  10591. return;
  10592. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10593. vlen = strlen(tp->fw_ver);
  10594. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10595. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10596. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10597. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10598. (apedata & APE_FW_VERSION_BLDMSK));
  10599. }
  10600. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10601. {
  10602. u32 val;
  10603. bool vpd_vers = false;
  10604. if (tp->fw_ver[0] != 0)
  10605. vpd_vers = true;
  10606. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10607. strcat(tp->fw_ver, "sb");
  10608. return;
  10609. }
  10610. if (tg3_nvram_read(tp, 0, &val))
  10611. return;
  10612. if (val == TG3_EEPROM_MAGIC)
  10613. tg3_read_bc_ver(tp);
  10614. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10615. tg3_read_sb_ver(tp, val);
  10616. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10617. tg3_read_hwsb_ver(tp);
  10618. else
  10619. return;
  10620. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10621. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10622. goto done;
  10623. tg3_read_mgmtfw_ver(tp);
  10624. done:
  10625. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10626. }
  10627. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10628. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  10629. {
  10630. #if TG3_VLAN_TAG_USED
  10631. dev->vlan_features |= flags;
  10632. #endif
  10633. }
  10634. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10635. {
  10636. static struct pci_device_id write_reorder_chipsets[] = {
  10637. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10638. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10639. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10640. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10641. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10642. PCI_DEVICE_ID_VIA_8385_0) },
  10643. { },
  10644. };
  10645. u32 misc_ctrl_reg;
  10646. u32 pci_state_reg, grc_misc_cfg;
  10647. u32 val;
  10648. u16 pci_cmd;
  10649. int err;
  10650. /* Force memory write invalidate off. If we leave it on,
  10651. * then on 5700_BX chips we have to enable a workaround.
  10652. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10653. * to match the cacheline size. The Broadcom driver have this
  10654. * workaround but turns MWI off all the times so never uses
  10655. * it. This seems to suggest that the workaround is insufficient.
  10656. */
  10657. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10658. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10659. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10660. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10661. * has the register indirect write enable bit set before
  10662. * we try to access any of the MMIO registers. It is also
  10663. * critical that the PCI-X hw workaround situation is decided
  10664. * before that as well.
  10665. */
  10666. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10667. &misc_ctrl_reg);
  10668. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10669. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10670. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10671. u32 prod_id_asic_rev;
  10672. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10673. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10674. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724 ||
  10675. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719)
  10676. pci_read_config_dword(tp->pdev,
  10677. TG3PCI_GEN2_PRODID_ASICREV,
  10678. &prod_id_asic_rev);
  10679. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10680. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10681. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10682. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10683. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10684. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10685. pci_read_config_dword(tp->pdev,
  10686. TG3PCI_GEN15_PRODID_ASICREV,
  10687. &prod_id_asic_rev);
  10688. else
  10689. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10690. &prod_id_asic_rev);
  10691. tp->pci_chip_rev_id = prod_id_asic_rev;
  10692. }
  10693. /* Wrong chip ID in 5752 A0. This code can be removed later
  10694. * as A0 is not in production.
  10695. */
  10696. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10697. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10698. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10699. * we need to disable memory and use config. cycles
  10700. * only to access all registers. The 5702/03 chips
  10701. * can mistakenly decode the special cycles from the
  10702. * ICH chipsets as memory write cycles, causing corruption
  10703. * of register and memory space. Only certain ICH bridges
  10704. * will drive special cycles with non-zero data during the
  10705. * address phase which can fall within the 5703's address
  10706. * range. This is not an ICH bug as the PCI spec allows
  10707. * non-zero address during special cycles. However, only
  10708. * these ICH bridges are known to drive non-zero addresses
  10709. * during special cycles.
  10710. *
  10711. * Since special cycles do not cross PCI bridges, we only
  10712. * enable this workaround if the 5703 is on the secondary
  10713. * bus of these ICH bridges.
  10714. */
  10715. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10716. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10717. static struct tg3_dev_id {
  10718. u32 vendor;
  10719. u32 device;
  10720. u32 rev;
  10721. } ich_chipsets[] = {
  10722. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10723. PCI_ANY_ID },
  10724. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10725. PCI_ANY_ID },
  10726. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10727. 0xa },
  10728. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10729. PCI_ANY_ID },
  10730. { },
  10731. };
  10732. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10733. struct pci_dev *bridge = NULL;
  10734. while (pci_id->vendor != 0) {
  10735. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10736. bridge);
  10737. if (!bridge) {
  10738. pci_id++;
  10739. continue;
  10740. }
  10741. if (pci_id->rev != PCI_ANY_ID) {
  10742. if (bridge->revision > pci_id->rev)
  10743. continue;
  10744. }
  10745. if (bridge->subordinate &&
  10746. (bridge->subordinate->number ==
  10747. tp->pdev->bus->number)) {
  10748. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10749. pci_dev_put(bridge);
  10750. break;
  10751. }
  10752. }
  10753. }
  10754. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10755. static struct tg3_dev_id {
  10756. u32 vendor;
  10757. u32 device;
  10758. } bridge_chipsets[] = {
  10759. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10760. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10761. { },
  10762. };
  10763. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10764. struct pci_dev *bridge = NULL;
  10765. while (pci_id->vendor != 0) {
  10766. bridge = pci_get_device(pci_id->vendor,
  10767. pci_id->device,
  10768. bridge);
  10769. if (!bridge) {
  10770. pci_id++;
  10771. continue;
  10772. }
  10773. if (bridge->subordinate &&
  10774. (bridge->subordinate->number <=
  10775. tp->pdev->bus->number) &&
  10776. (bridge->subordinate->subordinate >=
  10777. tp->pdev->bus->number)) {
  10778. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10779. pci_dev_put(bridge);
  10780. break;
  10781. }
  10782. }
  10783. }
  10784. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10785. * DMA addresses > 40-bit. This bridge may have other additional
  10786. * 57xx devices behind it in some 4-port NIC designs for example.
  10787. * Any tg3 device found behind the bridge will also need the 40-bit
  10788. * DMA workaround.
  10789. */
  10790. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10792. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10793. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10794. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10795. } else {
  10796. struct pci_dev *bridge = NULL;
  10797. do {
  10798. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10799. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10800. bridge);
  10801. if (bridge && bridge->subordinate &&
  10802. (bridge->subordinate->number <=
  10803. tp->pdev->bus->number) &&
  10804. (bridge->subordinate->subordinate >=
  10805. tp->pdev->bus->number)) {
  10806. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10807. pci_dev_put(bridge);
  10808. break;
  10809. }
  10810. } while (bridge);
  10811. }
  10812. /* Initialize misc host control in PCI block. */
  10813. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10814. MISC_HOST_CTRL_CHIPREV);
  10815. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10816. tp->misc_host_ctrl);
  10817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10820. tp->pdev_peer = tg3_find_peer(tp);
  10821. /* Intentionally exclude ASIC_REV_5906 */
  10822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10823. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10825. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10830. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10831. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10835. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10836. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10837. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10838. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10839. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10840. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10841. /* 5700 B0 chips do not support checksumming correctly due
  10842. * to hardware bugs.
  10843. */
  10844. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10845. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10846. else {
  10847. unsigned long features = NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  10848. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10849. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10850. features |= NETIF_F_IPV6_CSUM;
  10851. tp->dev->features |= features;
  10852. vlan_features_add(tp->dev, features);
  10853. }
  10854. /* Determine TSO capabilities */
  10855. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10856. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10857. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10858. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10859. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10860. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10861. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10862. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10863. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10865. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10866. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10867. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10868. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10869. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10870. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10872. tp->fw_needed = FIRMWARE_TG3TSO5;
  10873. else
  10874. tp->fw_needed = FIRMWARE_TG3TSO;
  10875. }
  10876. tp->irq_max = 1;
  10877. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10878. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10879. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10880. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10881. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10882. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10883. tp->pdev_peer == tp->pdev))
  10884. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10885. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10886. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10887. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10888. }
  10889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10891. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10892. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10893. tp->irq_max = TG3_IRQ_MAX_VECS;
  10894. }
  10895. }
  10896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10898. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10899. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10900. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10901. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10902. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10903. }
  10904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10905. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10907. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10908. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10909. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10910. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10911. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10912. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10913. &pci_state_reg);
  10914. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10915. if (tp->pcie_cap != 0) {
  10916. u16 lnkctl;
  10917. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10918. pcie_set_readrq(tp->pdev, 4096);
  10919. pci_read_config_word(tp->pdev,
  10920. tp->pcie_cap + PCI_EXP_LNKCTL,
  10921. &lnkctl);
  10922. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10924. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10925. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10926. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10927. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10928. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10929. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10930. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10931. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10932. }
  10933. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10934. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10935. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10936. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10937. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10938. if (!tp->pcix_cap) {
  10939. dev_err(&tp->pdev->dev,
  10940. "Cannot find PCI-X capability, aborting\n");
  10941. return -EIO;
  10942. }
  10943. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10944. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10945. }
  10946. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10947. * reordering to the mailbox registers done by the host
  10948. * controller can cause major troubles. We read back from
  10949. * every mailbox register write to force the writes to be
  10950. * posted to the chip in order.
  10951. */
  10952. if (pci_dev_present(write_reorder_chipsets) &&
  10953. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10954. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10955. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10956. &tp->pci_cacheline_sz);
  10957. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10958. &tp->pci_lat_timer);
  10959. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10960. tp->pci_lat_timer < 64) {
  10961. tp->pci_lat_timer = 64;
  10962. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10963. tp->pci_lat_timer);
  10964. }
  10965. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10966. /* 5700 BX chips need to have their TX producer index
  10967. * mailboxes written twice to workaround a bug.
  10968. */
  10969. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10970. /* If we are in PCI-X mode, enable register write workaround.
  10971. *
  10972. * The workaround is to use indirect register accesses
  10973. * for all chip writes not to mailbox registers.
  10974. */
  10975. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10976. u32 pm_reg;
  10977. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10978. /* The chip can have it's power management PCI config
  10979. * space registers clobbered due to this bug.
  10980. * So explicitly force the chip into D0 here.
  10981. */
  10982. pci_read_config_dword(tp->pdev,
  10983. tp->pm_cap + PCI_PM_CTRL,
  10984. &pm_reg);
  10985. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10986. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10987. pci_write_config_dword(tp->pdev,
  10988. tp->pm_cap + PCI_PM_CTRL,
  10989. pm_reg);
  10990. /* Also, force SERR#/PERR# in PCI command. */
  10991. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10992. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10993. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10994. }
  10995. }
  10996. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10997. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10998. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10999. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  11000. /* Chip-specific fixup from Broadcom driver */
  11001. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11002. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11003. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11004. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11005. }
  11006. /* Default fast path register access methods */
  11007. tp->read32 = tg3_read32;
  11008. tp->write32 = tg3_write32;
  11009. tp->read32_mbox = tg3_read32;
  11010. tp->write32_mbox = tg3_write32;
  11011. tp->write32_tx_mbox = tg3_write32;
  11012. tp->write32_rx_mbox = tg3_write32;
  11013. /* Various workaround register access methods */
  11014. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  11015. tp->write32 = tg3_write_indirect_reg32;
  11016. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11017. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  11018. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11019. /*
  11020. * Back to back register writes can cause problems on these
  11021. * chips, the workaround is to read back all reg writes
  11022. * except those to mailbox regs.
  11023. *
  11024. * See tg3_write_indirect_reg32().
  11025. */
  11026. tp->write32 = tg3_write_flush_reg32;
  11027. }
  11028. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  11029. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  11030. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11031. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  11032. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11033. }
  11034. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  11035. tp->read32 = tg3_read_indirect_reg32;
  11036. tp->write32 = tg3_write_indirect_reg32;
  11037. tp->read32_mbox = tg3_read_indirect_mbox;
  11038. tp->write32_mbox = tg3_write_indirect_mbox;
  11039. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11040. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11041. iounmap(tp->regs);
  11042. tp->regs = NULL;
  11043. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11044. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11045. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11046. }
  11047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11048. tp->read32_mbox = tg3_read32_mbox_5906;
  11049. tp->write32_mbox = tg3_write32_mbox_5906;
  11050. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11051. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11052. }
  11053. if (tp->write32 == tg3_write_indirect_reg32 ||
  11054. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11055. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11056. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11057. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11058. /* Get eeprom hw config before calling tg3_set_power_state().
  11059. * In particular, the TG3_FLG2_IS_NIC flag must be
  11060. * determined before calling tg3_set_power_state() so that
  11061. * we know whether or not to switch out of Vaux power.
  11062. * When the flag is set, it means that GPIO1 is used for eeprom
  11063. * write protect and also implies that it is a LOM where GPIOs
  11064. * are not used to switch power.
  11065. */
  11066. tg3_get_eeprom_hw_cfg(tp);
  11067. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11068. /* Allow reads and writes to the
  11069. * APE register and memory space.
  11070. */
  11071. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11072. PCISTATE_ALLOW_APE_SHMEM_WR |
  11073. PCISTATE_ALLOW_APE_PSPACE_WR;
  11074. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11075. pci_state_reg);
  11076. }
  11077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11078. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11079. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11080. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11081. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11082. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11083. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11084. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11085. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11086. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11087. * It is also used as eeprom write protect on LOMs.
  11088. */
  11089. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11090. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11091. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11092. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11093. GRC_LCLCTRL_GPIO_OUTPUT1);
  11094. /* Unused GPIO3 must be driven as output on 5752 because there
  11095. * are no pull-up resistors on unused GPIO pins.
  11096. */
  11097. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11098. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11099. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11102. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11103. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11104. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11105. /* Turn off the debug UART. */
  11106. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11107. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11108. /* Keep VMain power. */
  11109. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11110. GRC_LCLCTRL_GPIO_OUTPUT0;
  11111. }
  11112. /* Force the chip into D0. */
  11113. err = tg3_set_power_state(tp, PCI_D0);
  11114. if (err) {
  11115. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11116. return err;
  11117. }
  11118. /* Derive initial jumbo mode from MTU assigned in
  11119. * ether_setup() via the alloc_etherdev() call
  11120. */
  11121. if (tp->dev->mtu > ETH_DATA_LEN &&
  11122. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11123. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11124. /* Determine WakeOnLan speed to use. */
  11125. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11126. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11127. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11128. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11129. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11130. } else {
  11131. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11132. }
  11133. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11134. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11135. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11136. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11137. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11138. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11139. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11140. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11141. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11142. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11143. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11144. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11145. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11146. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11147. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11148. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11149. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11150. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11151. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11152. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11153. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719 &&
  11154. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11155. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11156. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11159. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11160. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11161. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11162. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11163. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11164. } else
  11165. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11166. }
  11167. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11168. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11169. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11170. if (tp->phy_otp == 0)
  11171. tp->phy_otp = TG3_OTP_DEFAULT;
  11172. }
  11173. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11174. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11175. else
  11176. tp->mi_mode = MAC_MI_MODE_BASE;
  11177. tp->coalesce_mode = 0;
  11178. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11179. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11180. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11181. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11182. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11183. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11184. err = tg3_mdio_init(tp);
  11185. if (err)
  11186. return err;
  11187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11188. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11189. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11190. return -ENOTSUPP;
  11191. /* Initialize data/descriptor byte/word swapping. */
  11192. val = tr32(GRC_MODE);
  11193. val &= GRC_MODE_HOST_STACKUP;
  11194. tw32(GRC_MODE, val | tp->grc_mode);
  11195. tg3_switch_clocks(tp);
  11196. /* Clear this out for sanity. */
  11197. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11198. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11199. &pci_state_reg);
  11200. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11201. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11202. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11203. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11204. chiprevid == CHIPREV_ID_5701_B0 ||
  11205. chiprevid == CHIPREV_ID_5701_B2 ||
  11206. chiprevid == CHIPREV_ID_5701_B5) {
  11207. void __iomem *sram_base;
  11208. /* Write some dummy words into the SRAM status block
  11209. * area, see if it reads back correctly. If the return
  11210. * value is bad, force enable the PCIX workaround.
  11211. */
  11212. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11213. writel(0x00000000, sram_base);
  11214. writel(0x00000000, sram_base + 4);
  11215. writel(0xffffffff, sram_base + 4);
  11216. if (readl(sram_base) != 0x00000000)
  11217. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11218. }
  11219. }
  11220. udelay(50);
  11221. tg3_nvram_init(tp);
  11222. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11223. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11224. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11225. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11226. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11227. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11228. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11229. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11230. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11231. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11232. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11233. HOSTCC_MODE_CLRTICK_TXBD);
  11234. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11235. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11236. tp->misc_host_ctrl);
  11237. }
  11238. /* Preserve the APE MAC_MODE bits */
  11239. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11240. tp->mac_mode = tr32(MAC_MODE) |
  11241. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11242. else
  11243. tp->mac_mode = TG3_DEF_MAC_MODE;
  11244. /* these are limited to 10/100 only */
  11245. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11246. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11247. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11248. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11249. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11250. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11251. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11252. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11253. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11254. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11255. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11256. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11257. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11258. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11259. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11260. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11261. err = tg3_phy_probe(tp);
  11262. if (err) {
  11263. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11264. /* ... but do not return immediately ... */
  11265. tg3_mdio_fini(tp);
  11266. }
  11267. tg3_read_vpd(tp);
  11268. tg3_read_fw_ver(tp);
  11269. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11270. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11271. } else {
  11272. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11273. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11274. else
  11275. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11276. }
  11277. /* 5700 {AX,BX} chips have a broken status block link
  11278. * change bit implementation, so we must use the
  11279. * status register in those cases.
  11280. */
  11281. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11282. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11283. else
  11284. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11285. /* The led_ctrl is set during tg3_phy_probe, here we might
  11286. * have to force the link status polling mechanism based
  11287. * upon subsystem IDs.
  11288. */
  11289. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11290. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11291. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11292. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11293. TG3_FLAG_USE_LINKCHG_REG);
  11294. }
  11295. /* For all SERDES we poll the MAC status register. */
  11296. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11297. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11298. else
  11299. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11300. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11301. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11302. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11303. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11304. tp->rx_offset -= NET_IP_ALIGN;
  11305. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11306. tp->rx_copy_thresh = ~(u16)0;
  11307. #endif
  11308. }
  11309. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11310. /* Increment the rx prod index on the rx std ring by at most
  11311. * 8 for these chips to workaround hw errata.
  11312. */
  11313. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11314. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11315. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11316. tp->rx_std_max_post = 8;
  11317. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11318. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11319. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11320. return err;
  11321. }
  11322. #ifdef CONFIG_SPARC
  11323. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11324. {
  11325. struct net_device *dev = tp->dev;
  11326. struct pci_dev *pdev = tp->pdev;
  11327. struct device_node *dp = pci_device_to_OF_node(pdev);
  11328. const unsigned char *addr;
  11329. int len;
  11330. addr = of_get_property(dp, "local-mac-address", &len);
  11331. if (addr && len == 6) {
  11332. memcpy(dev->dev_addr, addr, 6);
  11333. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11334. return 0;
  11335. }
  11336. return -ENODEV;
  11337. }
  11338. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11339. {
  11340. struct net_device *dev = tp->dev;
  11341. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11342. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11343. return 0;
  11344. }
  11345. #endif
  11346. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11347. {
  11348. struct net_device *dev = tp->dev;
  11349. u32 hi, lo, mac_offset;
  11350. int addr_ok = 0;
  11351. #ifdef CONFIG_SPARC
  11352. if (!tg3_get_macaddr_sparc(tp))
  11353. return 0;
  11354. #endif
  11355. mac_offset = 0x7c;
  11356. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11357. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11358. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11359. mac_offset = 0xcc;
  11360. if (tg3_nvram_lock(tp))
  11361. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11362. else
  11363. tg3_nvram_unlock(tp);
  11364. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11365. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  11366. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11367. mac_offset = 0xcc;
  11368. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11369. mac_offset += 0x18c;
  11370. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11371. mac_offset = 0x10;
  11372. /* First try to get it from MAC address mailbox. */
  11373. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11374. if ((hi >> 16) == 0x484b) {
  11375. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11376. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11377. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11378. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11379. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11380. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11381. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11382. /* Some old bootcode may report a 0 MAC address in SRAM */
  11383. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11384. }
  11385. if (!addr_ok) {
  11386. /* Next, try NVRAM. */
  11387. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11388. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11389. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11390. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11391. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11392. }
  11393. /* Finally just fetch it out of the MAC control regs. */
  11394. else {
  11395. hi = tr32(MAC_ADDR_0_HIGH);
  11396. lo = tr32(MAC_ADDR_0_LOW);
  11397. dev->dev_addr[5] = lo & 0xff;
  11398. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11399. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11400. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11401. dev->dev_addr[1] = hi & 0xff;
  11402. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11403. }
  11404. }
  11405. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11406. #ifdef CONFIG_SPARC
  11407. if (!tg3_get_default_macaddr_sparc(tp))
  11408. return 0;
  11409. #endif
  11410. return -EINVAL;
  11411. }
  11412. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11413. return 0;
  11414. }
  11415. #define BOUNDARY_SINGLE_CACHELINE 1
  11416. #define BOUNDARY_MULTI_CACHELINE 2
  11417. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11418. {
  11419. int cacheline_size;
  11420. u8 byte;
  11421. int goal;
  11422. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11423. if (byte == 0)
  11424. cacheline_size = 1024;
  11425. else
  11426. cacheline_size = (int) byte * 4;
  11427. /* On 5703 and later chips, the boundary bits have no
  11428. * effect.
  11429. */
  11430. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11431. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11432. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11433. goto out;
  11434. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11435. goal = BOUNDARY_MULTI_CACHELINE;
  11436. #else
  11437. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11438. goal = BOUNDARY_SINGLE_CACHELINE;
  11439. #else
  11440. goal = 0;
  11441. #endif
  11442. #endif
  11443. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11444. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11445. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11446. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11447. goto out;
  11448. }
  11449. if (!goal)
  11450. goto out;
  11451. /* PCI controllers on most RISC systems tend to disconnect
  11452. * when a device tries to burst across a cache-line boundary.
  11453. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11454. *
  11455. * Unfortunately, for PCI-E there are only limited
  11456. * write-side controls for this, and thus for reads
  11457. * we will still get the disconnects. We'll also waste
  11458. * these PCI cycles for both read and write for chips
  11459. * other than 5700 and 5701 which do not implement the
  11460. * boundary bits.
  11461. */
  11462. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11463. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11464. switch (cacheline_size) {
  11465. case 16:
  11466. case 32:
  11467. case 64:
  11468. case 128:
  11469. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11470. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11471. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11472. } else {
  11473. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11474. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11475. }
  11476. break;
  11477. case 256:
  11478. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11479. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11480. break;
  11481. default:
  11482. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11483. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11484. break;
  11485. }
  11486. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11487. switch (cacheline_size) {
  11488. case 16:
  11489. case 32:
  11490. case 64:
  11491. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11492. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11493. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11494. break;
  11495. }
  11496. /* fallthrough */
  11497. case 128:
  11498. default:
  11499. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11500. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11501. break;
  11502. }
  11503. } else {
  11504. switch (cacheline_size) {
  11505. case 16:
  11506. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11507. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11508. DMA_RWCTRL_WRITE_BNDRY_16);
  11509. break;
  11510. }
  11511. /* fallthrough */
  11512. case 32:
  11513. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11514. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11515. DMA_RWCTRL_WRITE_BNDRY_32);
  11516. break;
  11517. }
  11518. /* fallthrough */
  11519. case 64:
  11520. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11521. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11522. DMA_RWCTRL_WRITE_BNDRY_64);
  11523. break;
  11524. }
  11525. /* fallthrough */
  11526. case 128:
  11527. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11528. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11529. DMA_RWCTRL_WRITE_BNDRY_128);
  11530. break;
  11531. }
  11532. /* fallthrough */
  11533. case 256:
  11534. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11535. DMA_RWCTRL_WRITE_BNDRY_256);
  11536. break;
  11537. case 512:
  11538. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11539. DMA_RWCTRL_WRITE_BNDRY_512);
  11540. break;
  11541. case 1024:
  11542. default:
  11543. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11544. DMA_RWCTRL_WRITE_BNDRY_1024);
  11545. break;
  11546. }
  11547. }
  11548. out:
  11549. return val;
  11550. }
  11551. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11552. {
  11553. struct tg3_internal_buffer_desc test_desc;
  11554. u32 sram_dma_descs;
  11555. int i, ret;
  11556. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11557. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11558. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11559. tw32(RDMAC_STATUS, 0);
  11560. tw32(WDMAC_STATUS, 0);
  11561. tw32(BUFMGR_MODE, 0);
  11562. tw32(FTQ_RESET, 0);
  11563. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11564. test_desc.addr_lo = buf_dma & 0xffffffff;
  11565. test_desc.nic_mbuf = 0x00002100;
  11566. test_desc.len = size;
  11567. /*
  11568. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11569. * the *second* time the tg3 driver was getting loaded after an
  11570. * initial scan.
  11571. *
  11572. * Broadcom tells me:
  11573. * ...the DMA engine is connected to the GRC block and a DMA
  11574. * reset may affect the GRC block in some unpredictable way...
  11575. * The behavior of resets to individual blocks has not been tested.
  11576. *
  11577. * Broadcom noted the GRC reset will also reset all sub-components.
  11578. */
  11579. if (to_device) {
  11580. test_desc.cqid_sqid = (13 << 8) | 2;
  11581. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11582. udelay(40);
  11583. } else {
  11584. test_desc.cqid_sqid = (16 << 8) | 7;
  11585. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11586. udelay(40);
  11587. }
  11588. test_desc.flags = 0x00000005;
  11589. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11590. u32 val;
  11591. val = *(((u32 *)&test_desc) + i);
  11592. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11593. sram_dma_descs + (i * sizeof(u32)));
  11594. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11595. }
  11596. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11597. if (to_device)
  11598. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11599. else
  11600. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11601. ret = -ENODEV;
  11602. for (i = 0; i < 40; i++) {
  11603. u32 val;
  11604. if (to_device)
  11605. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11606. else
  11607. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11608. if ((val & 0xffff) == sram_dma_descs) {
  11609. ret = 0;
  11610. break;
  11611. }
  11612. udelay(100);
  11613. }
  11614. return ret;
  11615. }
  11616. #define TEST_BUFFER_SIZE 0x2000
  11617. static int __devinit tg3_test_dma(struct tg3 *tp)
  11618. {
  11619. dma_addr_t buf_dma;
  11620. u32 *buf, saved_dma_rwctrl;
  11621. int ret = 0;
  11622. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11623. if (!buf) {
  11624. ret = -ENOMEM;
  11625. goto out_nofree;
  11626. }
  11627. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11628. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11629. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11630. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11632. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11633. goto out;
  11634. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11635. /* DMA read watermark not used on PCIE */
  11636. tp->dma_rwctrl |= 0x00180000;
  11637. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11639. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11640. tp->dma_rwctrl |= 0x003f0000;
  11641. else
  11642. tp->dma_rwctrl |= 0x003f000f;
  11643. } else {
  11644. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11645. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11646. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11647. u32 read_water = 0x7;
  11648. /* If the 5704 is behind the EPB bridge, we can
  11649. * do the less restrictive ONE_DMA workaround for
  11650. * better performance.
  11651. */
  11652. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11653. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11654. tp->dma_rwctrl |= 0x8000;
  11655. else if (ccval == 0x6 || ccval == 0x7)
  11656. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11658. read_water = 4;
  11659. /* Set bit 23 to enable PCIX hw bug fix */
  11660. tp->dma_rwctrl |=
  11661. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11662. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11663. (1 << 23);
  11664. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11665. /* 5780 always in PCIX mode */
  11666. tp->dma_rwctrl |= 0x00144000;
  11667. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11668. /* 5714 always in PCIX mode */
  11669. tp->dma_rwctrl |= 0x00148000;
  11670. } else {
  11671. tp->dma_rwctrl |= 0x001b000f;
  11672. }
  11673. }
  11674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11675. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11676. tp->dma_rwctrl &= 0xfffffff0;
  11677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11678. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11679. /* Remove this if it causes problems for some boards. */
  11680. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11681. /* On 5700/5701 chips, we need to set this bit.
  11682. * Otherwise the chip will issue cacheline transactions
  11683. * to streamable DMA memory with not all the byte
  11684. * enables turned on. This is an error on several
  11685. * RISC PCI controllers, in particular sparc64.
  11686. *
  11687. * On 5703/5704 chips, this bit has been reassigned
  11688. * a different meaning. In particular, it is used
  11689. * on those chips to enable a PCI-X workaround.
  11690. */
  11691. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11692. }
  11693. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11694. #if 0
  11695. /* Unneeded, already done by tg3_get_invariants. */
  11696. tg3_switch_clocks(tp);
  11697. #endif
  11698. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11699. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11700. goto out;
  11701. /* It is best to perform DMA test with maximum write burst size
  11702. * to expose the 5700/5701 write DMA bug.
  11703. */
  11704. saved_dma_rwctrl = tp->dma_rwctrl;
  11705. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11706. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11707. while (1) {
  11708. u32 *p = buf, i;
  11709. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11710. p[i] = i;
  11711. /* Send the buffer to the chip. */
  11712. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11713. if (ret) {
  11714. dev_err(&tp->pdev->dev,
  11715. "%s: Buffer write failed. err = %d\n",
  11716. __func__, ret);
  11717. break;
  11718. }
  11719. #if 0
  11720. /* validate data reached card RAM correctly. */
  11721. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11722. u32 val;
  11723. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11724. if (le32_to_cpu(val) != p[i]) {
  11725. dev_err(&tp->pdev->dev,
  11726. "%s: Buffer corrupted on device! "
  11727. "(%d != %d)\n", __func__, val, i);
  11728. /* ret = -ENODEV here? */
  11729. }
  11730. p[i] = 0;
  11731. }
  11732. #endif
  11733. /* Now read it back. */
  11734. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11735. if (ret) {
  11736. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11737. "err = %d\n", __func__, ret);
  11738. break;
  11739. }
  11740. /* Verify it. */
  11741. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11742. if (p[i] == i)
  11743. continue;
  11744. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11745. DMA_RWCTRL_WRITE_BNDRY_16) {
  11746. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11747. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11748. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11749. break;
  11750. } else {
  11751. dev_err(&tp->pdev->dev,
  11752. "%s: Buffer corrupted on read back! "
  11753. "(%d != %d)\n", __func__, p[i], i);
  11754. ret = -ENODEV;
  11755. goto out;
  11756. }
  11757. }
  11758. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11759. /* Success. */
  11760. ret = 0;
  11761. break;
  11762. }
  11763. }
  11764. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11765. DMA_RWCTRL_WRITE_BNDRY_16) {
  11766. static struct pci_device_id dma_wait_state_chipsets[] = {
  11767. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11768. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11769. { },
  11770. };
  11771. /* DMA test passed without adjusting DMA boundary,
  11772. * now look for chipsets that are known to expose the
  11773. * DMA bug without failing the test.
  11774. */
  11775. if (pci_dev_present(dma_wait_state_chipsets)) {
  11776. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11777. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11778. } else {
  11779. /* Safe to use the calculated DMA boundary. */
  11780. tp->dma_rwctrl = saved_dma_rwctrl;
  11781. }
  11782. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11783. }
  11784. out:
  11785. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11786. out_nofree:
  11787. return ret;
  11788. }
  11789. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11790. {
  11791. tp->link_config.advertising =
  11792. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11793. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11794. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11795. ADVERTISED_Autoneg | ADVERTISED_MII);
  11796. tp->link_config.speed = SPEED_INVALID;
  11797. tp->link_config.duplex = DUPLEX_INVALID;
  11798. tp->link_config.autoneg = AUTONEG_ENABLE;
  11799. tp->link_config.active_speed = SPEED_INVALID;
  11800. tp->link_config.active_duplex = DUPLEX_INVALID;
  11801. tp->link_config.phy_is_low_power = 0;
  11802. tp->link_config.orig_speed = SPEED_INVALID;
  11803. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11804. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11805. }
  11806. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11807. {
  11808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11809. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11810. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11811. tp->bufmgr_config.mbuf_read_dma_low_water =
  11812. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11813. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11814. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11815. tp->bufmgr_config.mbuf_high_water =
  11816. DEFAULT_MB_HIGH_WATER_57765;
  11817. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11818. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11819. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11820. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11821. tp->bufmgr_config.mbuf_high_water_jumbo =
  11822. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11823. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11824. tp->bufmgr_config.mbuf_read_dma_low_water =
  11825. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11826. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11827. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11828. tp->bufmgr_config.mbuf_high_water =
  11829. DEFAULT_MB_HIGH_WATER_5705;
  11830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11831. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11832. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11833. tp->bufmgr_config.mbuf_high_water =
  11834. DEFAULT_MB_HIGH_WATER_5906;
  11835. }
  11836. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11837. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11838. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11839. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11840. tp->bufmgr_config.mbuf_high_water_jumbo =
  11841. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11842. } else {
  11843. tp->bufmgr_config.mbuf_read_dma_low_water =
  11844. DEFAULT_MB_RDMA_LOW_WATER;
  11845. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11846. DEFAULT_MB_MACRX_LOW_WATER;
  11847. tp->bufmgr_config.mbuf_high_water =
  11848. DEFAULT_MB_HIGH_WATER;
  11849. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11850. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11851. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11852. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11853. tp->bufmgr_config.mbuf_high_water_jumbo =
  11854. DEFAULT_MB_HIGH_WATER_JUMBO;
  11855. }
  11856. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11857. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11858. }
  11859. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11860. {
  11861. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11862. case TG3_PHY_ID_BCM5400: return "5400";
  11863. case TG3_PHY_ID_BCM5401: return "5401";
  11864. case TG3_PHY_ID_BCM5411: return "5411";
  11865. case TG3_PHY_ID_BCM5701: return "5701";
  11866. case TG3_PHY_ID_BCM5703: return "5703";
  11867. case TG3_PHY_ID_BCM5704: return "5704";
  11868. case TG3_PHY_ID_BCM5705: return "5705";
  11869. case TG3_PHY_ID_BCM5750: return "5750";
  11870. case TG3_PHY_ID_BCM5752: return "5752";
  11871. case TG3_PHY_ID_BCM5714: return "5714";
  11872. case TG3_PHY_ID_BCM5780: return "5780";
  11873. case TG3_PHY_ID_BCM5755: return "5755";
  11874. case TG3_PHY_ID_BCM5787: return "5787";
  11875. case TG3_PHY_ID_BCM5784: return "5784";
  11876. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11877. case TG3_PHY_ID_BCM5906: return "5906";
  11878. case TG3_PHY_ID_BCM5761: return "5761";
  11879. case TG3_PHY_ID_BCM5718C: return "5718C";
  11880. case TG3_PHY_ID_BCM5718S: return "5718S";
  11881. case TG3_PHY_ID_BCM57765: return "57765";
  11882. case TG3_PHY_ID_BCM5719C: return "5719C";
  11883. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11884. case 0: return "serdes";
  11885. default: return "unknown";
  11886. }
  11887. }
  11888. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11889. {
  11890. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11891. strcpy(str, "PCI Express");
  11892. return str;
  11893. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11894. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11895. strcpy(str, "PCIX:");
  11896. if ((clock_ctrl == 7) ||
  11897. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11898. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11899. strcat(str, "133MHz");
  11900. else if (clock_ctrl == 0)
  11901. strcat(str, "33MHz");
  11902. else if (clock_ctrl == 2)
  11903. strcat(str, "50MHz");
  11904. else if (clock_ctrl == 4)
  11905. strcat(str, "66MHz");
  11906. else if (clock_ctrl == 6)
  11907. strcat(str, "100MHz");
  11908. } else {
  11909. strcpy(str, "PCI:");
  11910. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11911. strcat(str, "66MHz");
  11912. else
  11913. strcat(str, "33MHz");
  11914. }
  11915. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11916. strcat(str, ":32-bit");
  11917. else
  11918. strcat(str, ":64-bit");
  11919. return str;
  11920. }
  11921. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11922. {
  11923. struct pci_dev *peer;
  11924. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11925. for (func = 0; func < 8; func++) {
  11926. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11927. if (peer && peer != tp->pdev)
  11928. break;
  11929. pci_dev_put(peer);
  11930. }
  11931. /* 5704 can be configured in single-port mode, set peer to
  11932. * tp->pdev in that case.
  11933. */
  11934. if (!peer) {
  11935. peer = tp->pdev;
  11936. return peer;
  11937. }
  11938. /*
  11939. * We don't need to keep the refcount elevated; there's no way
  11940. * to remove one half of this device without removing the other
  11941. */
  11942. pci_dev_put(peer);
  11943. return peer;
  11944. }
  11945. static void __devinit tg3_init_coal(struct tg3 *tp)
  11946. {
  11947. struct ethtool_coalesce *ec = &tp->coal;
  11948. memset(ec, 0, sizeof(*ec));
  11949. ec->cmd = ETHTOOL_GCOALESCE;
  11950. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11951. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11952. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11953. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11954. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11955. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11956. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11957. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11958. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11959. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11960. HOSTCC_MODE_CLRTICK_TXBD)) {
  11961. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11962. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11963. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11964. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11965. }
  11966. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11967. ec->rx_coalesce_usecs_irq = 0;
  11968. ec->tx_coalesce_usecs_irq = 0;
  11969. ec->stats_block_coalesce_usecs = 0;
  11970. }
  11971. }
  11972. static const struct net_device_ops tg3_netdev_ops = {
  11973. .ndo_open = tg3_open,
  11974. .ndo_stop = tg3_close,
  11975. .ndo_start_xmit = tg3_start_xmit,
  11976. .ndo_get_stats64 = tg3_get_stats64,
  11977. .ndo_validate_addr = eth_validate_addr,
  11978. .ndo_set_multicast_list = tg3_set_rx_mode,
  11979. .ndo_set_mac_address = tg3_set_mac_addr,
  11980. .ndo_do_ioctl = tg3_ioctl,
  11981. .ndo_tx_timeout = tg3_tx_timeout,
  11982. .ndo_change_mtu = tg3_change_mtu,
  11983. #if TG3_VLAN_TAG_USED
  11984. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11985. #endif
  11986. #ifdef CONFIG_NET_POLL_CONTROLLER
  11987. .ndo_poll_controller = tg3_poll_controller,
  11988. #endif
  11989. };
  11990. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11991. .ndo_open = tg3_open,
  11992. .ndo_stop = tg3_close,
  11993. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11994. .ndo_get_stats64 = tg3_get_stats64,
  11995. .ndo_validate_addr = eth_validate_addr,
  11996. .ndo_set_multicast_list = tg3_set_rx_mode,
  11997. .ndo_set_mac_address = tg3_set_mac_addr,
  11998. .ndo_do_ioctl = tg3_ioctl,
  11999. .ndo_tx_timeout = tg3_tx_timeout,
  12000. .ndo_change_mtu = tg3_change_mtu,
  12001. #if TG3_VLAN_TAG_USED
  12002. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  12003. #endif
  12004. #ifdef CONFIG_NET_POLL_CONTROLLER
  12005. .ndo_poll_controller = tg3_poll_controller,
  12006. #endif
  12007. };
  12008. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12009. const struct pci_device_id *ent)
  12010. {
  12011. struct net_device *dev;
  12012. struct tg3 *tp;
  12013. int i, err, pm_cap;
  12014. u32 sndmbx, rcvmbx, intmbx;
  12015. char str[40];
  12016. u64 dma_mask, persist_dma_mask;
  12017. printk_once(KERN_INFO "%s\n", version);
  12018. err = pci_enable_device(pdev);
  12019. if (err) {
  12020. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12021. return err;
  12022. }
  12023. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12024. if (err) {
  12025. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12026. goto err_out_disable_pdev;
  12027. }
  12028. pci_set_master(pdev);
  12029. /* Find power-management capability. */
  12030. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12031. if (pm_cap == 0) {
  12032. dev_err(&pdev->dev,
  12033. "Cannot find Power Management capability, aborting\n");
  12034. err = -EIO;
  12035. goto err_out_free_res;
  12036. }
  12037. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12038. if (!dev) {
  12039. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12040. err = -ENOMEM;
  12041. goto err_out_free_res;
  12042. }
  12043. SET_NETDEV_DEV(dev, &pdev->dev);
  12044. #if TG3_VLAN_TAG_USED
  12045. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12046. #endif
  12047. tp = netdev_priv(dev);
  12048. tp->pdev = pdev;
  12049. tp->dev = dev;
  12050. tp->pm_cap = pm_cap;
  12051. tp->rx_mode = TG3_DEF_RX_MODE;
  12052. tp->tx_mode = TG3_DEF_TX_MODE;
  12053. if (tg3_debug > 0)
  12054. tp->msg_enable = tg3_debug;
  12055. else
  12056. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12057. /* The word/byte swap controls here control register access byte
  12058. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12059. * setting below.
  12060. */
  12061. tp->misc_host_ctrl =
  12062. MISC_HOST_CTRL_MASK_PCI_INT |
  12063. MISC_HOST_CTRL_WORD_SWAP |
  12064. MISC_HOST_CTRL_INDIR_ACCESS |
  12065. MISC_HOST_CTRL_PCISTATE_RW;
  12066. /* The NONFRM (non-frame) byte/word swap controls take effect
  12067. * on descriptor entries, anything which isn't packet data.
  12068. *
  12069. * The StrongARM chips on the board (one for tx, one for rx)
  12070. * are running in big-endian mode.
  12071. */
  12072. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12073. GRC_MODE_WSWAP_NONFRM_DATA);
  12074. #ifdef __BIG_ENDIAN
  12075. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12076. #endif
  12077. spin_lock_init(&tp->lock);
  12078. spin_lock_init(&tp->indirect_lock);
  12079. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12080. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12081. if (!tp->regs) {
  12082. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12083. err = -ENOMEM;
  12084. goto err_out_free_dev;
  12085. }
  12086. tg3_init_link_config(tp);
  12087. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12088. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12089. dev->ethtool_ops = &tg3_ethtool_ops;
  12090. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12091. dev->irq = pdev->irq;
  12092. err = tg3_get_invariants(tp);
  12093. if (err) {
  12094. dev_err(&pdev->dev,
  12095. "Problem fetching invariants of chip, aborting\n");
  12096. goto err_out_iounmap;
  12097. }
  12098. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12099. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 &&
  12100. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  12101. dev->netdev_ops = &tg3_netdev_ops;
  12102. else
  12103. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12104. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12105. * device behind the EPB cannot support DMA addresses > 40-bit.
  12106. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12107. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12108. * do DMA address check in tg3_start_xmit().
  12109. */
  12110. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12111. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12112. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12113. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12114. #ifdef CONFIG_HIGHMEM
  12115. dma_mask = DMA_BIT_MASK(64);
  12116. #endif
  12117. } else
  12118. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12119. /* Configure DMA attributes. */
  12120. if (dma_mask > DMA_BIT_MASK(32)) {
  12121. err = pci_set_dma_mask(pdev, dma_mask);
  12122. if (!err) {
  12123. dev->features |= NETIF_F_HIGHDMA;
  12124. err = pci_set_consistent_dma_mask(pdev,
  12125. persist_dma_mask);
  12126. if (err < 0) {
  12127. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12128. "DMA for consistent allocations\n");
  12129. goto err_out_iounmap;
  12130. }
  12131. }
  12132. }
  12133. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12134. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12135. if (err) {
  12136. dev_err(&pdev->dev,
  12137. "No usable DMA configuration, aborting\n");
  12138. goto err_out_iounmap;
  12139. }
  12140. }
  12141. tg3_init_bufmgr_config(tp);
  12142. /* Selectively allow TSO based on operating conditions */
  12143. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12144. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12145. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12146. else {
  12147. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12148. tp->fw_needed = NULL;
  12149. }
  12150. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12151. tp->fw_needed = FIRMWARE_TG3;
  12152. /* TSO is on by default on chips that support hardware TSO.
  12153. * Firmware TSO on older chips gives lower performance, so it
  12154. * is off by default, but can be enabled using ethtool.
  12155. */
  12156. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12157. (dev->features & NETIF_F_IP_CSUM)) {
  12158. dev->features |= NETIF_F_TSO;
  12159. vlan_features_add(dev, NETIF_F_TSO);
  12160. }
  12161. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12162. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12163. if (dev->features & NETIF_F_IPV6_CSUM) {
  12164. dev->features |= NETIF_F_TSO6;
  12165. vlan_features_add(dev, NETIF_F_TSO6);
  12166. }
  12167. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12168. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12169. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12170. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12171. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12172. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12173. dev->features |= NETIF_F_TSO_ECN;
  12174. vlan_features_add(dev, NETIF_F_TSO_ECN);
  12175. }
  12176. }
  12177. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12178. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12179. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12180. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12181. tp->rx_pending = 63;
  12182. }
  12183. err = tg3_get_device_address(tp);
  12184. if (err) {
  12185. dev_err(&pdev->dev,
  12186. "Could not obtain valid ethernet address, aborting\n");
  12187. goto err_out_iounmap;
  12188. }
  12189. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12190. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12191. if (!tp->aperegs) {
  12192. dev_err(&pdev->dev,
  12193. "Cannot map APE registers, aborting\n");
  12194. err = -ENOMEM;
  12195. goto err_out_iounmap;
  12196. }
  12197. tg3_ape_lock_init(tp);
  12198. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12199. tg3_read_dash_ver(tp);
  12200. }
  12201. /*
  12202. * Reset chip in case UNDI or EFI driver did not shutdown
  12203. * DMA self test will enable WDMAC and we'll see (spurious)
  12204. * pending DMA on the PCI bus at that point.
  12205. */
  12206. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12207. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12208. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12209. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12210. }
  12211. err = tg3_test_dma(tp);
  12212. if (err) {
  12213. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12214. goto err_out_apeunmap;
  12215. }
  12216. /* flow control autonegotiation is default behavior */
  12217. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12218. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12219. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12220. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12221. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12222. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12223. struct tg3_napi *tnapi = &tp->napi[i];
  12224. tnapi->tp = tp;
  12225. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12226. tnapi->int_mbox = intmbx;
  12227. if (i < 4)
  12228. intmbx += 0x8;
  12229. else
  12230. intmbx += 0x4;
  12231. tnapi->consmbox = rcvmbx;
  12232. tnapi->prodmbox = sndmbx;
  12233. if (i) {
  12234. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12235. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12236. } else {
  12237. tnapi->coal_now = HOSTCC_MODE_NOW;
  12238. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12239. }
  12240. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12241. break;
  12242. /*
  12243. * If we support MSIX, we'll be using RSS. If we're using
  12244. * RSS, the first vector only handles link interrupts and the
  12245. * remaining vectors handle rx and tx interrupts. Reuse the
  12246. * mailbox values for the next iteration. The values we setup
  12247. * above are still useful for the single vectored mode.
  12248. */
  12249. if (!i)
  12250. continue;
  12251. rcvmbx += 0x8;
  12252. if (sndmbx & 0x4)
  12253. sndmbx -= 0x4;
  12254. else
  12255. sndmbx += 0xc;
  12256. }
  12257. tg3_init_coal(tp);
  12258. pci_set_drvdata(pdev, dev);
  12259. err = register_netdev(dev);
  12260. if (err) {
  12261. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12262. goto err_out_apeunmap;
  12263. }
  12264. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12265. tp->board_part_number,
  12266. tp->pci_chip_rev_id,
  12267. tg3_bus_string(tp, str),
  12268. dev->dev_addr);
  12269. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12270. struct phy_device *phydev;
  12271. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12272. netdev_info(dev,
  12273. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12274. phydev->drv->name, dev_name(&phydev->dev));
  12275. } else
  12276. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12277. "(WireSpeed[%d])\n", tg3_phy_string(tp),
  12278. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12279. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12280. "10/100/1000Base-T")),
  12281. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12282. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12283. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12284. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12285. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12286. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12287. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12288. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12289. tp->dma_rwctrl,
  12290. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12291. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12292. return 0;
  12293. err_out_apeunmap:
  12294. if (tp->aperegs) {
  12295. iounmap(tp->aperegs);
  12296. tp->aperegs = NULL;
  12297. }
  12298. err_out_iounmap:
  12299. if (tp->regs) {
  12300. iounmap(tp->regs);
  12301. tp->regs = NULL;
  12302. }
  12303. err_out_free_dev:
  12304. free_netdev(dev);
  12305. err_out_free_res:
  12306. pci_release_regions(pdev);
  12307. err_out_disable_pdev:
  12308. pci_disable_device(pdev);
  12309. pci_set_drvdata(pdev, NULL);
  12310. return err;
  12311. }
  12312. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12313. {
  12314. struct net_device *dev = pci_get_drvdata(pdev);
  12315. if (dev) {
  12316. struct tg3 *tp = netdev_priv(dev);
  12317. if (tp->fw)
  12318. release_firmware(tp->fw);
  12319. flush_scheduled_work();
  12320. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12321. tg3_phy_fini(tp);
  12322. tg3_mdio_fini(tp);
  12323. }
  12324. unregister_netdev(dev);
  12325. if (tp->aperegs) {
  12326. iounmap(tp->aperegs);
  12327. tp->aperegs = NULL;
  12328. }
  12329. if (tp->regs) {
  12330. iounmap(tp->regs);
  12331. tp->regs = NULL;
  12332. }
  12333. free_netdev(dev);
  12334. pci_release_regions(pdev);
  12335. pci_disable_device(pdev);
  12336. pci_set_drvdata(pdev, NULL);
  12337. }
  12338. }
  12339. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12340. {
  12341. struct net_device *dev = pci_get_drvdata(pdev);
  12342. struct tg3 *tp = netdev_priv(dev);
  12343. pci_power_t target_state;
  12344. int err;
  12345. /* PCI register 4 needs to be saved whether netif_running() or not.
  12346. * MSI address and data need to be saved if using MSI and
  12347. * netif_running().
  12348. */
  12349. pci_save_state(pdev);
  12350. if (!netif_running(dev))
  12351. return 0;
  12352. flush_scheduled_work();
  12353. tg3_phy_stop(tp);
  12354. tg3_netif_stop(tp);
  12355. del_timer_sync(&tp->timer);
  12356. tg3_full_lock(tp, 1);
  12357. tg3_disable_ints(tp);
  12358. tg3_full_unlock(tp);
  12359. netif_device_detach(dev);
  12360. tg3_full_lock(tp, 0);
  12361. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12362. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12363. tg3_full_unlock(tp);
  12364. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12365. err = tg3_set_power_state(tp, target_state);
  12366. if (err) {
  12367. int err2;
  12368. tg3_full_lock(tp, 0);
  12369. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12370. err2 = tg3_restart_hw(tp, 1);
  12371. if (err2)
  12372. goto out;
  12373. tp->timer.expires = jiffies + tp->timer_offset;
  12374. add_timer(&tp->timer);
  12375. netif_device_attach(dev);
  12376. tg3_netif_start(tp);
  12377. out:
  12378. tg3_full_unlock(tp);
  12379. if (!err2)
  12380. tg3_phy_start(tp);
  12381. }
  12382. return err;
  12383. }
  12384. static int tg3_resume(struct pci_dev *pdev)
  12385. {
  12386. struct net_device *dev = pci_get_drvdata(pdev);
  12387. struct tg3 *tp = netdev_priv(dev);
  12388. int err;
  12389. pci_restore_state(tp->pdev);
  12390. if (!netif_running(dev))
  12391. return 0;
  12392. err = tg3_set_power_state(tp, PCI_D0);
  12393. if (err)
  12394. return err;
  12395. netif_device_attach(dev);
  12396. tg3_full_lock(tp, 0);
  12397. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12398. err = tg3_restart_hw(tp, 1);
  12399. if (err)
  12400. goto out;
  12401. tp->timer.expires = jiffies + tp->timer_offset;
  12402. add_timer(&tp->timer);
  12403. tg3_netif_start(tp);
  12404. out:
  12405. tg3_full_unlock(tp);
  12406. if (!err)
  12407. tg3_phy_start(tp);
  12408. return err;
  12409. }
  12410. static struct pci_driver tg3_driver = {
  12411. .name = DRV_MODULE_NAME,
  12412. .id_table = tg3_pci_tbl,
  12413. .probe = tg3_init_one,
  12414. .remove = __devexit_p(tg3_remove_one),
  12415. .suspend = tg3_suspend,
  12416. .resume = tg3_resume
  12417. };
  12418. static int __init tg3_init(void)
  12419. {
  12420. return pci_register_driver(&tg3_driver);
  12421. }
  12422. static void __exit tg3_cleanup(void)
  12423. {
  12424. pci_unregister_driver(&tg3_driver);
  12425. }
  12426. module_init(tg3_init);
  12427. module_exit(tg3_cleanup);