i2c-omap.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128
  1. /*
  2. * TI OMAP I2C master mode driver
  3. *
  4. * Copyright (C) 2003 MontaVista Software, Inc.
  5. * Copyright (C) 2005 Nokia Corporation
  6. * Copyright (C) 2004 - 2007 Texas Instruments.
  7. *
  8. * Originally written by MontaVista Software, Inc.
  9. * Additional contributions by:
  10. * Tony Lindgren <tony@atomide.com>
  11. * Imre Deak <imre.deak@nokia.com>
  12. * Juha Yrjölä <juha.yrjola@solidboot.com>
  13. * Syed Khasim <x0khasim@ti.com>
  14. * Nishant Menon <nm@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2 of the License, or
  19. * (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  29. */
  30. #include <linux/module.h>
  31. #include <linux/delay.h>
  32. #include <linux/i2c.h>
  33. #include <linux/err.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/completion.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/clk.h>
  38. #include <linux/io.h>
  39. #include <linux/slab.h>
  40. #include <linux/i2c-omap.h>
  41. /* I2C controller revisions */
  42. #define OMAP_I2C_REV_2 0x20
  43. /* I2C controller revisions present on specific hardware */
  44. #define OMAP_I2C_REV_ON_2430 0x36
  45. #define OMAP_I2C_REV_ON_3430 0x3C
  46. #define OMAP_I2C_REV_ON_4430 0x40
  47. /* timeout waiting for the controller to respond */
  48. #define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
  49. /* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
  50. enum {
  51. OMAP_I2C_REV_REG = 0,
  52. OMAP_I2C_IE_REG,
  53. OMAP_I2C_STAT_REG,
  54. OMAP_I2C_IV_REG,
  55. OMAP_I2C_WE_REG,
  56. OMAP_I2C_SYSS_REG,
  57. OMAP_I2C_BUF_REG,
  58. OMAP_I2C_CNT_REG,
  59. OMAP_I2C_DATA_REG,
  60. OMAP_I2C_SYSC_REG,
  61. OMAP_I2C_CON_REG,
  62. OMAP_I2C_OA_REG,
  63. OMAP_I2C_SA_REG,
  64. OMAP_I2C_PSC_REG,
  65. OMAP_I2C_SCLL_REG,
  66. OMAP_I2C_SCLH_REG,
  67. OMAP_I2C_SYSTEST_REG,
  68. OMAP_I2C_BUFSTAT_REG,
  69. OMAP_I2C_REVNB_LO,
  70. OMAP_I2C_REVNB_HI,
  71. OMAP_I2C_IRQSTATUS_RAW,
  72. OMAP_I2C_IRQENABLE_SET,
  73. OMAP_I2C_IRQENABLE_CLR,
  74. };
  75. /* I2C Interrupt Enable Register (OMAP_I2C_IE): */
  76. #define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
  77. #define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
  78. #define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
  79. #define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
  80. #define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
  81. #define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
  82. #define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
  83. /* I2C Status Register (OMAP_I2C_STAT): */
  84. #define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
  85. #define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
  86. #define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
  87. #define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  88. #define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  89. #define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
  90. #define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
  91. #define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  92. #define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  93. #define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
  94. #define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
  95. #define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
  96. /* I2C WE wakeup enable register */
  97. #define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
  98. #define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
  99. #define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
  100. #define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
  101. #define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
  102. #define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
  103. #define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
  104. #define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
  105. #define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
  106. #define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
  107. #define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
  108. OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
  109. OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
  110. OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
  111. OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
  112. /* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
  113. #define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
  114. #define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
  115. #define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
  116. #define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
  117. /* I2C Configuration Register (OMAP_I2C_CON): */
  118. #define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
  119. #define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
  120. #define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
  121. #define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
  122. #define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
  123. #define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
  124. #define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
  125. #define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
  126. #define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
  127. #define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
  128. /* I2C SCL time value when Master */
  129. #define OMAP_I2C_SCLL_HSSCLL 8
  130. #define OMAP_I2C_SCLH_HSSCLH 8
  131. /* I2C System Test Register (OMAP_I2C_SYSTEST): */
  132. #ifdef DEBUG
  133. #define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
  134. #define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
  135. #define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
  136. #define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
  137. #define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
  138. #define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
  139. #define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
  140. #define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
  141. #endif
  142. /* OCP_SYSSTATUS bit definitions */
  143. #define SYSS_RESETDONE_MASK (1 << 0)
  144. /* OCP_SYSCONFIG bit definitions */
  145. #define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
  146. #define SYSC_SIDLEMODE_MASK (0x3 << 3)
  147. #define SYSC_ENAWAKEUP_MASK (1 << 2)
  148. #define SYSC_SOFTRESET_MASK (1 << 1)
  149. #define SYSC_AUTOIDLE_MASK (1 << 0)
  150. #define SYSC_IDLEMODE_SMART 0x2
  151. #define SYSC_CLOCKACTIVITY_FCLK 0x2
  152. struct omap_i2c_dev {
  153. struct device *dev;
  154. void __iomem *base; /* virtual */
  155. int irq;
  156. int reg_shift; /* bit shift for I2C register addresses */
  157. struct clk *iclk; /* Interface clock */
  158. struct clk *fclk; /* Functional clock */
  159. struct completion cmd_complete;
  160. struct resource *ioarea;
  161. u32 latency; /* maximum mpu wkup latency */
  162. void (*set_mpu_wkup_lat)(struct device *dev,
  163. long latency);
  164. u32 speed; /* Speed of bus in Khz */
  165. u16 cmd_err;
  166. u8 *buf;
  167. u8 *regs;
  168. size_t buf_len;
  169. struct i2c_adapter adapter;
  170. u8 fifo_size; /* use as flag and value
  171. * fifo_size==0 implies no fifo
  172. * if set, should be trsh+1
  173. */
  174. u8 rev;
  175. unsigned b_hw:1; /* bad h/w fixes */
  176. unsigned idle:1;
  177. u16 iestate; /* Saved interrupt register */
  178. u16 pscstate;
  179. u16 scllstate;
  180. u16 sclhstate;
  181. u16 bufstate;
  182. u16 syscstate;
  183. u16 westate;
  184. };
  185. const static u8 reg_map[] = {
  186. [OMAP_I2C_REV_REG] = 0x00,
  187. [OMAP_I2C_IE_REG] = 0x01,
  188. [OMAP_I2C_STAT_REG] = 0x02,
  189. [OMAP_I2C_IV_REG] = 0x03,
  190. [OMAP_I2C_WE_REG] = 0x03,
  191. [OMAP_I2C_SYSS_REG] = 0x04,
  192. [OMAP_I2C_BUF_REG] = 0x05,
  193. [OMAP_I2C_CNT_REG] = 0x06,
  194. [OMAP_I2C_DATA_REG] = 0x07,
  195. [OMAP_I2C_SYSC_REG] = 0x08,
  196. [OMAP_I2C_CON_REG] = 0x09,
  197. [OMAP_I2C_OA_REG] = 0x0a,
  198. [OMAP_I2C_SA_REG] = 0x0b,
  199. [OMAP_I2C_PSC_REG] = 0x0c,
  200. [OMAP_I2C_SCLL_REG] = 0x0d,
  201. [OMAP_I2C_SCLH_REG] = 0x0e,
  202. [OMAP_I2C_SYSTEST_REG] = 0x0f,
  203. [OMAP_I2C_BUFSTAT_REG] = 0x10,
  204. };
  205. const static u8 omap4_reg_map[] = {
  206. [OMAP_I2C_REV_REG] = 0x04,
  207. [OMAP_I2C_IE_REG] = 0x2c,
  208. [OMAP_I2C_STAT_REG] = 0x28,
  209. [OMAP_I2C_IV_REG] = 0x34,
  210. [OMAP_I2C_WE_REG] = 0x34,
  211. [OMAP_I2C_SYSS_REG] = 0x90,
  212. [OMAP_I2C_BUF_REG] = 0x94,
  213. [OMAP_I2C_CNT_REG] = 0x98,
  214. [OMAP_I2C_DATA_REG] = 0x9c,
  215. [OMAP_I2C_SYSC_REG] = 0x20,
  216. [OMAP_I2C_CON_REG] = 0xa4,
  217. [OMAP_I2C_OA_REG] = 0xa8,
  218. [OMAP_I2C_SA_REG] = 0xac,
  219. [OMAP_I2C_PSC_REG] = 0xb0,
  220. [OMAP_I2C_SCLL_REG] = 0xb4,
  221. [OMAP_I2C_SCLH_REG] = 0xb8,
  222. [OMAP_I2C_SYSTEST_REG] = 0xbC,
  223. [OMAP_I2C_BUFSTAT_REG] = 0xc0,
  224. [OMAP_I2C_REVNB_LO] = 0x00,
  225. [OMAP_I2C_REVNB_HI] = 0x04,
  226. [OMAP_I2C_IRQSTATUS_RAW] = 0x24,
  227. [OMAP_I2C_IRQENABLE_SET] = 0x2c,
  228. [OMAP_I2C_IRQENABLE_CLR] = 0x30,
  229. };
  230. static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
  231. int reg, u16 val)
  232. {
  233. __raw_writew(val, i2c_dev->base +
  234. (i2c_dev->regs[reg] << i2c_dev->reg_shift));
  235. }
  236. static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
  237. {
  238. return __raw_readw(i2c_dev->base +
  239. (i2c_dev->regs[reg] << i2c_dev->reg_shift));
  240. }
  241. static int __init omap_i2c_get_clocks(struct omap_i2c_dev *dev)
  242. {
  243. int ret;
  244. dev->iclk = clk_get(dev->dev, "ick");
  245. if (IS_ERR(dev->iclk)) {
  246. ret = PTR_ERR(dev->iclk);
  247. dev->iclk = NULL;
  248. return ret;
  249. }
  250. dev->fclk = clk_get(dev->dev, "fck");
  251. if (IS_ERR(dev->fclk)) {
  252. ret = PTR_ERR(dev->fclk);
  253. if (dev->iclk != NULL) {
  254. clk_put(dev->iclk);
  255. dev->iclk = NULL;
  256. }
  257. dev->fclk = NULL;
  258. return ret;
  259. }
  260. return 0;
  261. }
  262. static void omap_i2c_put_clocks(struct omap_i2c_dev *dev)
  263. {
  264. clk_put(dev->fclk);
  265. dev->fclk = NULL;
  266. clk_put(dev->iclk);
  267. dev->iclk = NULL;
  268. }
  269. static void omap_i2c_unidle(struct omap_i2c_dev *dev)
  270. {
  271. WARN_ON(!dev->idle);
  272. clk_enable(dev->iclk);
  273. clk_enable(dev->fclk);
  274. if (cpu_is_omap34xx()) {
  275. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  276. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, dev->pscstate);
  277. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, dev->scllstate);
  278. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, dev->sclhstate);
  279. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, dev->bufstate);
  280. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, dev->syscstate);
  281. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
  282. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  283. }
  284. dev->idle = 0;
  285. /*
  286. * Don't write to this register if the IE state is 0 as it can
  287. * cause deadlock.
  288. */
  289. if (dev->iestate)
  290. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  291. }
  292. static void omap_i2c_idle(struct omap_i2c_dev *dev)
  293. {
  294. u16 iv;
  295. WARN_ON(dev->idle);
  296. dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  297. if (dev->rev >= OMAP_I2C_REV_ON_4430)
  298. omap_i2c_write_reg(dev, OMAP_I2C_IRQENABLE_CLR, 1);
  299. else
  300. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
  301. if (dev->rev < OMAP_I2C_REV_2) {
  302. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
  303. } else {
  304. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
  305. /* Flush posted write before the dev->idle store occurs */
  306. omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  307. }
  308. dev->idle = 1;
  309. clk_disable(dev->fclk);
  310. clk_disable(dev->iclk);
  311. }
  312. static int omap_i2c_init(struct omap_i2c_dev *dev)
  313. {
  314. u16 psc = 0, scll = 0, sclh = 0, buf = 0;
  315. u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
  316. unsigned long fclk_rate = 12000000;
  317. unsigned long timeout;
  318. unsigned long internal_clk = 0;
  319. if (dev->rev >= OMAP_I2C_REV_2) {
  320. /* Disable I2C controller before soft reset */
  321. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  322. omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
  323. ~(OMAP_I2C_CON_EN));
  324. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
  325. /* For some reason we need to set the EN bit before the
  326. * reset done bit gets set. */
  327. timeout = jiffies + OMAP_I2C_TIMEOUT;
  328. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  329. while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
  330. SYSS_RESETDONE_MASK)) {
  331. if (time_after(jiffies, timeout)) {
  332. dev_warn(dev->dev, "timeout waiting "
  333. "for controller reset\n");
  334. return -ETIMEDOUT;
  335. }
  336. msleep(1);
  337. }
  338. /* SYSC register is cleared by the reset; rewrite it */
  339. if (dev->rev == OMAP_I2C_REV_ON_2430) {
  340. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  341. SYSC_AUTOIDLE_MASK);
  342. } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
  343. dev->syscstate = SYSC_AUTOIDLE_MASK;
  344. dev->syscstate |= SYSC_ENAWAKEUP_MASK;
  345. dev->syscstate |= (SYSC_IDLEMODE_SMART <<
  346. __ffs(SYSC_SIDLEMODE_MASK));
  347. dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
  348. __ffs(SYSC_CLOCKACTIVITY_MASK));
  349. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  350. dev->syscstate);
  351. /*
  352. * Enabling all wakup sources to stop I2C freezing on
  353. * WFI instruction.
  354. * REVISIT: Some wkup sources might not be needed.
  355. */
  356. dev->westate = OMAP_I2C_WE_ALL;
  357. if (dev->rev < OMAP_I2C_REV_ON_4430)
  358. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
  359. dev->westate);
  360. }
  361. }
  362. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  363. if (cpu_class_is_omap1()) {
  364. /*
  365. * The I2C functional clock is the armxor_ck, so there's
  366. * no need to get "armxor_ck" separately. Now, if OMAP2420
  367. * always returns 12MHz for the functional clock, we can
  368. * do this bit unconditionally.
  369. */
  370. fclk_rate = clk_get_rate(dev->fclk);
  371. /* TRM for 5912 says the I2C clock must be prescaled to be
  372. * between 7 - 12 MHz. The XOR input clock is typically
  373. * 12, 13 or 19.2 MHz. So we should have code that produces:
  374. *
  375. * XOR MHz Divider Prescaler
  376. * 12 1 0
  377. * 13 2 1
  378. * 19.2 2 1
  379. */
  380. if (fclk_rate > 12000000)
  381. psc = fclk_rate / 12000000;
  382. }
  383. if (!(cpu_class_is_omap1() || cpu_is_omap2420())) {
  384. /*
  385. * HSI2C controller internal clk rate should be 19.2 Mhz for
  386. * HS and for all modes on 2430. On 34xx we can use lower rate
  387. * to get longer filter period for better noise suppression.
  388. * The filter is iclk (fclk for HS) period.
  389. */
  390. if (dev->speed > 400 || cpu_is_omap2430())
  391. internal_clk = 19200;
  392. else if (dev->speed > 100)
  393. internal_clk = 9600;
  394. else
  395. internal_clk = 4000;
  396. fclk_rate = clk_get_rate(dev->fclk) / 1000;
  397. /* Compute prescaler divisor */
  398. psc = fclk_rate / internal_clk;
  399. psc = psc - 1;
  400. /* If configured for High Speed */
  401. if (dev->speed > 400) {
  402. unsigned long scl;
  403. /* For first phase of HS mode */
  404. scl = internal_clk / 400;
  405. fsscll = scl - (scl / 3) - 7;
  406. fssclh = (scl / 3) - 5;
  407. /* For second phase of HS mode */
  408. scl = fclk_rate / dev->speed;
  409. hsscll = scl - (scl / 3) - 7;
  410. hssclh = (scl / 3) - 5;
  411. } else if (dev->speed > 100) {
  412. unsigned long scl;
  413. /* Fast mode */
  414. scl = internal_clk / dev->speed;
  415. fsscll = scl - (scl / 3) - 7;
  416. fssclh = (scl / 3) - 5;
  417. } else {
  418. /* Standard mode */
  419. fsscll = internal_clk / (dev->speed * 2) - 7;
  420. fssclh = internal_clk / (dev->speed * 2) - 5;
  421. }
  422. scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
  423. sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
  424. } else {
  425. /* Program desired operating rate */
  426. fclk_rate /= (psc + 1) * 1000;
  427. if (psc > 2)
  428. psc = 2;
  429. scll = fclk_rate / (dev->speed * 2) - 7 + psc;
  430. sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
  431. }
  432. /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
  433. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
  434. /* SCL low and high time values */
  435. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
  436. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
  437. if (dev->fifo_size) {
  438. /* Note: setup required fifo size - 1. RTRSH and XTRSH */
  439. buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
  440. (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
  441. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
  442. }
  443. /* Take the I2C module out of reset: */
  444. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  445. /* Enable interrupts */
  446. dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
  447. OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
  448. OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
  449. (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
  450. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  451. if (cpu_is_omap34xx()) {
  452. dev->pscstate = psc;
  453. dev->scllstate = scll;
  454. dev->sclhstate = sclh;
  455. dev->bufstate = buf;
  456. }
  457. return 0;
  458. }
  459. /*
  460. * Waiting on Bus Busy
  461. */
  462. static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
  463. {
  464. unsigned long timeout;
  465. timeout = jiffies + OMAP_I2C_TIMEOUT;
  466. while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
  467. if (time_after(jiffies, timeout)) {
  468. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  469. return -ETIMEDOUT;
  470. }
  471. msleep(1);
  472. }
  473. return 0;
  474. }
  475. /*
  476. * Low level master read/write transaction.
  477. */
  478. static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
  479. struct i2c_msg *msg, int stop)
  480. {
  481. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  482. int r;
  483. u16 w;
  484. dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  485. msg->addr, msg->len, msg->flags, stop);
  486. if (msg->len == 0)
  487. return -EINVAL;
  488. omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
  489. /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
  490. dev->buf = msg->buf;
  491. dev->buf_len = msg->len;
  492. omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
  493. /* Clear the FIFO Buffers */
  494. w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
  495. w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
  496. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
  497. init_completion(&dev->cmd_complete);
  498. dev->cmd_err = 0;
  499. w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
  500. /* High speed configuration */
  501. if (dev->speed > 400)
  502. w |= OMAP_I2C_CON_OPMODE_HS;
  503. if (msg->flags & I2C_M_TEN)
  504. w |= OMAP_I2C_CON_XA;
  505. if (!(msg->flags & I2C_M_RD))
  506. w |= OMAP_I2C_CON_TRX;
  507. if (!dev->b_hw && stop)
  508. w |= OMAP_I2C_CON_STP;
  509. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  510. /*
  511. * Don't write stt and stp together on some hardware.
  512. */
  513. if (dev->b_hw && stop) {
  514. unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
  515. u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  516. while (con & OMAP_I2C_CON_STT) {
  517. con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  518. /* Let the user know if i2c is in a bad state */
  519. if (time_after(jiffies, delay)) {
  520. dev_err(dev->dev, "controller timed out "
  521. "waiting for start condition to finish\n");
  522. return -ETIMEDOUT;
  523. }
  524. cpu_relax();
  525. }
  526. w |= OMAP_I2C_CON_STP;
  527. w &= ~OMAP_I2C_CON_STT;
  528. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  529. }
  530. /*
  531. * REVISIT: We should abort the transfer on signals, but the bus goes
  532. * into arbitration and we're currently unable to recover from it.
  533. */
  534. if (dev->set_mpu_wkup_lat != NULL)
  535. dev->set_mpu_wkup_lat(dev->dev, dev->latency);
  536. r = wait_for_completion_timeout(&dev->cmd_complete,
  537. OMAP_I2C_TIMEOUT);
  538. if (dev->set_mpu_wkup_lat != NULL)
  539. dev->set_mpu_wkup_lat(dev->dev, -1);
  540. dev->buf_len = 0;
  541. if (r < 0)
  542. return r;
  543. if (r == 0) {
  544. dev_err(dev->dev, "controller timed out\n");
  545. omap_i2c_init(dev);
  546. return -ETIMEDOUT;
  547. }
  548. if (likely(!dev->cmd_err))
  549. return 0;
  550. /* We have an error */
  551. if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
  552. OMAP_I2C_STAT_XUDF)) {
  553. omap_i2c_init(dev);
  554. return -EIO;
  555. }
  556. if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
  557. if (msg->flags & I2C_M_IGNORE_NAK)
  558. return 0;
  559. if (stop) {
  560. w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  561. w |= OMAP_I2C_CON_STP;
  562. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  563. }
  564. return -EREMOTEIO;
  565. }
  566. return -EIO;
  567. }
  568. /*
  569. * Prepare controller for a transaction and call omap_i2c_xfer_msg
  570. * to do the work during IRQ processing.
  571. */
  572. static int
  573. omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  574. {
  575. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  576. int i;
  577. int r;
  578. omap_i2c_unidle(dev);
  579. r = omap_i2c_wait_for_bb(dev);
  580. if (r < 0)
  581. goto out;
  582. for (i = 0; i < num; i++) {
  583. r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  584. if (r != 0)
  585. break;
  586. }
  587. if (r == 0)
  588. r = num;
  589. out:
  590. omap_i2c_idle(dev);
  591. return r;
  592. }
  593. static u32
  594. omap_i2c_func(struct i2c_adapter *adap)
  595. {
  596. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  597. }
  598. static inline void
  599. omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
  600. {
  601. dev->cmd_err |= err;
  602. complete(&dev->cmd_complete);
  603. }
  604. static inline void
  605. omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
  606. {
  607. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
  608. }
  609. /* rev1 devices are apparently only on some 15xx */
  610. #ifdef CONFIG_ARCH_OMAP15XX
  611. static irqreturn_t
  612. omap_i2c_rev1_isr(int this_irq, void *dev_id)
  613. {
  614. struct omap_i2c_dev *dev = dev_id;
  615. u16 iv, w;
  616. if (dev->idle)
  617. return IRQ_NONE;
  618. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
  619. switch (iv) {
  620. case 0x00: /* None */
  621. break;
  622. case 0x01: /* Arbitration lost */
  623. dev_err(dev->dev, "Arbitration lost\n");
  624. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
  625. break;
  626. case 0x02: /* No acknowledgement */
  627. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
  628. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
  629. break;
  630. case 0x03: /* Register access ready */
  631. omap_i2c_complete_cmd(dev, 0);
  632. break;
  633. case 0x04: /* Receive data ready */
  634. if (dev->buf_len) {
  635. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  636. *dev->buf++ = w;
  637. dev->buf_len--;
  638. if (dev->buf_len) {
  639. *dev->buf++ = w >> 8;
  640. dev->buf_len--;
  641. }
  642. } else
  643. dev_err(dev->dev, "RRDY IRQ while no data requested\n");
  644. break;
  645. case 0x05: /* Transmit data ready */
  646. if (dev->buf_len) {
  647. w = *dev->buf++;
  648. dev->buf_len--;
  649. if (dev->buf_len) {
  650. w |= *dev->buf++ << 8;
  651. dev->buf_len--;
  652. }
  653. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  654. } else
  655. dev_err(dev->dev, "XRDY IRQ while no data to send\n");
  656. break;
  657. default:
  658. return IRQ_NONE;
  659. }
  660. return IRQ_HANDLED;
  661. }
  662. #else
  663. #define omap_i2c_rev1_isr NULL
  664. #endif
  665. static irqreturn_t
  666. omap_i2c_isr(int this_irq, void *dev_id)
  667. {
  668. struct omap_i2c_dev *dev = dev_id;
  669. u16 bits;
  670. u16 stat, w;
  671. int err, count = 0;
  672. if (dev->idle)
  673. return IRQ_NONE;
  674. bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  675. while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
  676. dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
  677. if (count++ == 100) {
  678. dev_warn(dev->dev, "Too much work in one IRQ\n");
  679. break;
  680. }
  681. err = 0;
  682. complete:
  683. /*
  684. * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
  685. * acked after the data operation is complete.
  686. * Ref: TRM SWPU114Q Figure 18-31
  687. */
  688. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
  689. ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  690. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  691. if (stat & OMAP_I2C_STAT_NACK) {
  692. err |= OMAP_I2C_STAT_NACK;
  693. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  694. OMAP_I2C_CON_STP);
  695. }
  696. if (stat & OMAP_I2C_STAT_AL) {
  697. dev_err(dev->dev, "Arbitration lost\n");
  698. err |= OMAP_I2C_STAT_AL;
  699. }
  700. if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
  701. OMAP_I2C_STAT_AL)) {
  702. omap_i2c_ack_stat(dev, stat &
  703. (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  704. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  705. omap_i2c_complete_cmd(dev, err);
  706. return IRQ_HANDLED;
  707. }
  708. if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
  709. u8 num_bytes = 1;
  710. if (dev->fifo_size) {
  711. if (stat & OMAP_I2C_STAT_RRDY)
  712. num_bytes = dev->fifo_size;
  713. else /* read RXSTAT on RDR interrupt */
  714. num_bytes = (omap_i2c_read_reg(dev,
  715. OMAP_I2C_BUFSTAT_REG)
  716. >> 8) & 0x3F;
  717. }
  718. while (num_bytes) {
  719. num_bytes--;
  720. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  721. if (dev->buf_len) {
  722. *dev->buf++ = w;
  723. dev->buf_len--;
  724. /*
  725. * Data reg in 2430, omap3 and
  726. * omap4 is 8 bit wide
  727. */
  728. if (cpu_class_is_omap1() ||
  729. cpu_is_omap2420()) {
  730. if (dev->buf_len) {
  731. *dev->buf++ = w >> 8;
  732. dev->buf_len--;
  733. }
  734. }
  735. } else {
  736. if (stat & OMAP_I2C_STAT_RRDY)
  737. dev_err(dev->dev,
  738. "RRDY IRQ while no data"
  739. " requested\n");
  740. if (stat & OMAP_I2C_STAT_RDR)
  741. dev_err(dev->dev,
  742. "RDR IRQ while no data"
  743. " requested\n");
  744. break;
  745. }
  746. }
  747. omap_i2c_ack_stat(dev,
  748. stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
  749. continue;
  750. }
  751. if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
  752. u8 num_bytes = 1;
  753. if (dev->fifo_size) {
  754. if (stat & OMAP_I2C_STAT_XRDY)
  755. num_bytes = dev->fifo_size;
  756. else /* read TXSTAT on XDR interrupt */
  757. num_bytes = omap_i2c_read_reg(dev,
  758. OMAP_I2C_BUFSTAT_REG)
  759. & 0x3F;
  760. }
  761. while (num_bytes) {
  762. num_bytes--;
  763. w = 0;
  764. if (dev->buf_len) {
  765. w = *dev->buf++;
  766. dev->buf_len--;
  767. /*
  768. * Data reg in 2430, omap3 and
  769. * omap4 is 8 bit wide
  770. */
  771. if (cpu_class_is_omap1() ||
  772. cpu_is_omap2420()) {
  773. if (dev->buf_len) {
  774. w |= *dev->buf++ << 8;
  775. dev->buf_len--;
  776. }
  777. }
  778. } else {
  779. if (stat & OMAP_I2C_STAT_XRDY)
  780. dev_err(dev->dev,
  781. "XRDY IRQ while no "
  782. "data to send\n");
  783. if (stat & OMAP_I2C_STAT_XDR)
  784. dev_err(dev->dev,
  785. "XDR IRQ while no "
  786. "data to send\n");
  787. break;
  788. }
  789. /*
  790. * OMAP3430 Errata 1.153: When an XRDY/XDR
  791. * is hit, wait for XUDF before writing data
  792. * to DATA_REG. Otherwise some data bytes can
  793. * be lost while transferring them from the
  794. * memory to the I2C interface.
  795. */
  796. if (dev->rev <= OMAP_I2C_REV_ON_3430) {
  797. while (!(stat & OMAP_I2C_STAT_XUDF)) {
  798. if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
  799. omap_i2c_ack_stat(dev, stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  800. err |= OMAP_I2C_STAT_XUDF;
  801. goto complete;
  802. }
  803. cpu_relax();
  804. stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  805. }
  806. }
  807. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  808. }
  809. omap_i2c_ack_stat(dev,
  810. stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  811. continue;
  812. }
  813. if (stat & OMAP_I2C_STAT_ROVR) {
  814. dev_err(dev->dev, "Receive overrun\n");
  815. dev->cmd_err |= OMAP_I2C_STAT_ROVR;
  816. }
  817. if (stat & OMAP_I2C_STAT_XUDF) {
  818. dev_err(dev->dev, "Transmit underflow\n");
  819. dev->cmd_err |= OMAP_I2C_STAT_XUDF;
  820. }
  821. }
  822. return count ? IRQ_HANDLED : IRQ_NONE;
  823. }
  824. static const struct i2c_algorithm omap_i2c_algo = {
  825. .master_xfer = omap_i2c_xfer,
  826. .functionality = omap_i2c_func,
  827. };
  828. static int __devinit
  829. omap_i2c_probe(struct platform_device *pdev)
  830. {
  831. struct omap_i2c_dev *dev;
  832. struct i2c_adapter *adap;
  833. struct resource *mem, *irq, *ioarea;
  834. struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
  835. irq_handler_t isr;
  836. int r;
  837. u32 speed = 0;
  838. /* NOTE: driver uses the static register mapping */
  839. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  840. if (!mem) {
  841. dev_err(&pdev->dev, "no mem resource?\n");
  842. return -ENODEV;
  843. }
  844. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  845. if (!irq) {
  846. dev_err(&pdev->dev, "no irq resource?\n");
  847. return -ENODEV;
  848. }
  849. ioarea = request_mem_region(mem->start, resource_size(mem),
  850. pdev->name);
  851. if (!ioarea) {
  852. dev_err(&pdev->dev, "I2C region already claimed\n");
  853. return -EBUSY;
  854. }
  855. dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
  856. if (!dev) {
  857. r = -ENOMEM;
  858. goto err_release_region;
  859. }
  860. if (pdata != NULL) {
  861. speed = pdata->clkrate;
  862. dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
  863. } else {
  864. speed = 100; /* Default speed */
  865. dev->set_mpu_wkup_lat = NULL;
  866. }
  867. dev->speed = speed;
  868. dev->idle = 1;
  869. dev->dev = &pdev->dev;
  870. dev->irq = irq->start;
  871. dev->base = ioremap(mem->start, resource_size(mem));
  872. if (!dev->base) {
  873. r = -ENOMEM;
  874. goto err_free_mem;
  875. }
  876. platform_set_drvdata(pdev, dev);
  877. if (cpu_is_omap7xx())
  878. dev->reg_shift = 1;
  879. else if (cpu_is_omap44xx())
  880. dev->reg_shift = 0;
  881. else
  882. dev->reg_shift = 2;
  883. if ((r = omap_i2c_get_clocks(dev)) != 0)
  884. goto err_iounmap;
  885. if (cpu_is_omap44xx())
  886. dev->regs = (u8 *) omap4_reg_map;
  887. else
  888. dev->regs = (u8 *) reg_map;
  889. omap_i2c_unidle(dev);
  890. dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
  891. if (!(cpu_class_is_omap1() || cpu_is_omap2420())) {
  892. u16 s;
  893. /* Set up the fifo size - Get total size */
  894. s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
  895. dev->fifo_size = 0x8 << s;
  896. /*
  897. * Set up notification threshold as half the total available
  898. * size. This is to ensure that we can handle the status on int
  899. * call back latencies.
  900. */
  901. if (dev->rev >= OMAP_I2C_REV_ON_4430) {
  902. dev->fifo_size = 0;
  903. dev->b_hw = 0; /* Disable hardware fixes */
  904. } else {
  905. dev->fifo_size = (dev->fifo_size / 2);
  906. dev->b_hw = 1; /* Enable hardware fixes */
  907. }
  908. /* calculate wakeup latency constraint for MPU */
  909. if (dev->set_mpu_wkup_lat != NULL)
  910. dev->latency = (1000000 * dev->fifo_size) /
  911. (1000 * speed / 8);
  912. }
  913. /* reset ASAP, clearing any IRQs */
  914. omap_i2c_init(dev);
  915. isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
  916. r = request_irq(dev->irq, isr, 0, pdev->name, dev);
  917. if (r) {
  918. dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
  919. goto err_unuse_clocks;
  920. }
  921. dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
  922. pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
  923. omap_i2c_idle(dev);
  924. adap = &dev->adapter;
  925. i2c_set_adapdata(adap, dev);
  926. adap->owner = THIS_MODULE;
  927. adap->class = I2C_CLASS_HWMON;
  928. strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
  929. adap->algo = &omap_i2c_algo;
  930. adap->dev.parent = &pdev->dev;
  931. /* i2c device drivers may be active on return from add_adapter() */
  932. adap->nr = pdev->id;
  933. r = i2c_add_numbered_adapter(adap);
  934. if (r) {
  935. dev_err(dev->dev, "failure adding adapter\n");
  936. goto err_free_irq;
  937. }
  938. return 0;
  939. err_free_irq:
  940. free_irq(dev->irq, dev);
  941. err_unuse_clocks:
  942. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  943. omap_i2c_idle(dev);
  944. omap_i2c_put_clocks(dev);
  945. err_iounmap:
  946. iounmap(dev->base);
  947. err_free_mem:
  948. platform_set_drvdata(pdev, NULL);
  949. kfree(dev);
  950. err_release_region:
  951. release_mem_region(mem->start, resource_size(mem));
  952. return r;
  953. }
  954. static int
  955. omap_i2c_remove(struct platform_device *pdev)
  956. {
  957. struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
  958. struct resource *mem;
  959. platform_set_drvdata(pdev, NULL);
  960. free_irq(dev->irq, dev);
  961. i2c_del_adapter(&dev->adapter);
  962. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  963. omap_i2c_put_clocks(dev);
  964. iounmap(dev->base);
  965. kfree(dev);
  966. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  967. release_mem_region(mem->start, resource_size(mem));
  968. return 0;
  969. }
  970. static struct platform_driver omap_i2c_driver = {
  971. .probe = omap_i2c_probe,
  972. .remove = omap_i2c_remove,
  973. .driver = {
  974. .name = "i2c_omap",
  975. .owner = THIS_MODULE,
  976. },
  977. };
  978. /* I2C may be needed to bring up other drivers */
  979. static int __init
  980. omap_i2c_init_driver(void)
  981. {
  982. return platform_driver_register(&omap_i2c_driver);
  983. }
  984. subsys_initcall(omap_i2c_init_driver);
  985. static void __exit omap_i2c_exit_driver(void)
  986. {
  987. platform_driver_unregister(&omap_i2c_driver);
  988. }
  989. module_exit(omap_i2c_exit_driver);
  990. MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
  991. MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
  992. MODULE_LICENSE("GPL");
  993. MODULE_ALIAS("platform:i2c_omap");