io.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468
  1. #ifndef _ASM_POWERPC_IO_H
  2. #define _ASM_POWERPC_IO_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. /* Check of existence of legacy devices */
  11. extern int check_legacy_ioport(unsigned long base_port);
  12. #ifndef CONFIG_PPC64
  13. #include <asm-ppc/io.h>
  14. #else
  15. #include <linux/compiler.h>
  16. #include <asm/page.h>
  17. #include <asm/byteorder.h>
  18. #include <asm/paca.h>
  19. #ifdef CONFIG_PPC_ISERIES
  20. #include <asm/iseries/iseries_io.h>
  21. #endif
  22. #include <asm/synch.h>
  23. #include <asm/delay.h>
  24. #include <asm-generic/iomap.h>
  25. #define __ide_mm_insw(p, a, c) _insw_ns((volatile u16 __iomem *)(p), (a), (c))
  26. #define __ide_mm_insl(p, a, c) _insl_ns((volatile u32 __iomem *)(p), (a), (c))
  27. #define __ide_mm_outsw(p, a, c) _outsw_ns((volatile u16 __iomem *)(p), (a), (c))
  28. #define __ide_mm_outsl(p, a, c) _outsl_ns((volatile u32 __iomem *)(p), (a), (c))
  29. #define SIO_CONFIG_RA 0x398
  30. #define SIO_CONFIG_RD 0x399
  31. #define SLOW_DOWN_IO
  32. extern unsigned long isa_io_base;
  33. extern unsigned long pci_io_base;
  34. #ifdef CONFIG_PPC_ISERIES
  35. /* __raw_* accessors aren't supported on iSeries */
  36. #define __raw_readb(addr) { BUG(); 0; }
  37. #define __raw_readw(addr) { BUG(); 0; }
  38. #define __raw_readl(addr) { BUG(); 0; }
  39. #define __raw_readq(addr) { BUG(); 0; }
  40. #define __raw_writeb(v, addr) { BUG(); 0; }
  41. #define __raw_writew(v, addr) { BUG(); 0; }
  42. #define __raw_writel(v, addr) { BUG(); 0; }
  43. #define __raw_writeq(v, addr) { BUG(); 0; }
  44. #define readb(addr) iSeries_Read_Byte(addr)
  45. #define readw(addr) iSeries_Read_Word(addr)
  46. #define readl(addr) iSeries_Read_Long(addr)
  47. #define writeb(data, addr) iSeries_Write_Byte((data),(addr))
  48. #define writew(data, addr) iSeries_Write_Word((data),(addr))
  49. #define writel(data, addr) iSeries_Write_Long((data),(addr))
  50. #define memset_io(a,b,c) iSeries_memset_io((a),(b),(c))
  51. #define memcpy_fromio(a,b,c) iSeries_memcpy_fromio((a), (b), (c))
  52. #define memcpy_toio(a,b,c) iSeries_memcpy_toio((a), (b), (c))
  53. #define inb(addr) readb(((void __iomem *)(long)(addr)))
  54. #define inw(addr) readw(((void __iomem *)(long)(addr)))
  55. #define inl(addr) readl(((void __iomem *)(long)(addr)))
  56. #define outb(data,addr) writeb(data,((void __iomem *)(long)(addr)))
  57. #define outw(data,addr) writew(data,((void __iomem *)(long)(addr)))
  58. #define outl(data,addr) writel(data,((void __iomem *)(long)(addr)))
  59. /*
  60. * The *_ns versions below don't do byte-swapping.
  61. * Neither do the standard versions now, these are just here
  62. * for older code.
  63. */
  64. #define insb(port, buf, ns) _insb((u8 __iomem *)((port)+pci_io_base), (buf), (ns))
  65. #define insw(port, buf, ns) _insw_ns((u8 __iomem *)((port)+pci_io_base), (buf), (ns))
  66. #define insl(port, buf, nl) _insl_ns((u8 __iomem *)((port)+pci_io_base), (buf), (nl))
  67. #define insw_ns(port, buf, ns) _insw_ns((u16 __iomem *)((port)+pci_io_base), (buf), (ns))
  68. #define insl_ns(port, buf, nl) _insl_ns((u32 __iomem *)((port)+pci_io_base), (buf), (nl))
  69. #else
  70. static inline unsigned char __raw_readb(const volatile void __iomem *addr)
  71. {
  72. return *(volatile unsigned char __force *)addr;
  73. }
  74. static inline unsigned short __raw_readw(const volatile void __iomem *addr)
  75. {
  76. return *(volatile unsigned short __force *)addr;
  77. }
  78. static inline unsigned int __raw_readl(const volatile void __iomem *addr)
  79. {
  80. return *(volatile unsigned int __force *)addr;
  81. }
  82. static inline unsigned long __raw_readq(const volatile void __iomem *addr)
  83. {
  84. return *(volatile unsigned long __force *)addr;
  85. }
  86. static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
  87. {
  88. *(volatile unsigned char __force *)addr = v;
  89. }
  90. static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
  91. {
  92. *(volatile unsigned short __force *)addr = v;
  93. }
  94. static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
  95. {
  96. *(volatile unsigned int __force *)addr = v;
  97. }
  98. static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
  99. {
  100. *(volatile unsigned long __force *)addr = v;
  101. }
  102. #define readb(addr) eeh_readb(addr)
  103. #define readw(addr) eeh_readw(addr)
  104. #define readl(addr) eeh_readl(addr)
  105. #define readq(addr) eeh_readq(addr)
  106. #define writeb(data, addr) eeh_writeb((data), (addr))
  107. #define writew(data, addr) eeh_writew((data), (addr))
  108. #define writel(data, addr) eeh_writel((data), (addr))
  109. #define writeq(data, addr) eeh_writeq((data), (addr))
  110. #define memset_io(a,b,c) eeh_memset_io((a),(b),(c))
  111. #define memcpy_fromio(a,b,c) eeh_memcpy_fromio((a),(b),(c))
  112. #define memcpy_toio(a,b,c) eeh_memcpy_toio((a),(b),(c))
  113. #define inb(port) eeh_inb((unsigned long)port)
  114. #define outb(val, port) eeh_outb(val, (unsigned long)port)
  115. #define inw(port) eeh_inw((unsigned long)port)
  116. #define outw(val, port) eeh_outw(val, (unsigned long)port)
  117. #define inl(port) eeh_inl((unsigned long)port)
  118. #define outl(val, port) eeh_outl(val, (unsigned long)port)
  119. /*
  120. * The insw/outsw/insl/outsl macros don't do byte-swapping.
  121. * They are only used in practice for transferring buffers which
  122. * are arrays of bytes, and byte-swapping is not appropriate in
  123. * that case. - paulus */
  124. #define insb(port, buf, ns) eeh_insb((port), (buf), (ns))
  125. #define insw(port, buf, ns) eeh_insw_ns((port), (buf), (ns))
  126. #define insl(port, buf, nl) eeh_insl_ns((port), (buf), (nl))
  127. #define insw_ns(port, buf, ns) eeh_insw_ns((port), (buf), (ns))
  128. #define insl_ns(port, buf, nl) eeh_insl_ns((port), (buf), (nl))
  129. #endif
  130. #define outsb(port, buf, ns) _outsb((u8 __iomem *)((port)+pci_io_base), (buf), (ns))
  131. #define outsw(port, buf, ns) _outsw_ns((u16 __iomem *)((port)+pci_io_base), (buf), (ns))
  132. #define outsl(port, buf, nl) _outsl_ns((u32 __iomem *)((port)+pci_io_base), (buf), (nl))
  133. #define readb_relaxed(addr) readb(addr)
  134. #define readw_relaxed(addr) readw(addr)
  135. #define readl_relaxed(addr) readl(addr)
  136. #define readq_relaxed(addr) readq(addr)
  137. extern void _insb(volatile u8 __iomem *port, void *buf, int ns);
  138. extern void _outsb(volatile u8 __iomem *port, const void *buf, int ns);
  139. extern void _insw(volatile u16 __iomem *port, void *buf, int ns);
  140. extern void _outsw(volatile u16 __iomem *port, const void *buf, int ns);
  141. extern void _insl(volatile u32 __iomem *port, void *buf, int nl);
  142. extern void _outsl(volatile u32 __iomem *port, const void *buf, int nl);
  143. extern void _insw_ns(volatile u16 __iomem *port, void *buf, int ns);
  144. extern void _outsw_ns(volatile u16 __iomem *port, const void *buf, int ns);
  145. extern void _insl_ns(volatile u32 __iomem *port, void *buf, int nl);
  146. extern void _outsl_ns(volatile u32 __iomem *port, const void *buf, int nl);
  147. static inline void mmiowb(void)
  148. {
  149. __asm__ __volatile__ ("sync" : : : "memory");
  150. get_paca()->io_sync = 0;
  151. }
  152. /*
  153. * output pause versions need a delay at least for the
  154. * w83c105 ide controller in a p610.
  155. */
  156. #define inb_p(port) inb(port)
  157. #define outb_p(val, port) (udelay(1), outb((val), (port)))
  158. #define inw_p(port) inw(port)
  159. #define outw_p(val, port) (udelay(1), outw((val), (port)))
  160. #define inl_p(port) inl(port)
  161. #define outl_p(val, port) (udelay(1), outl((val), (port)))
  162. /*
  163. * The *_ns versions below don't do byte-swapping.
  164. * Neither do the standard versions now, these are just here
  165. * for older code.
  166. */
  167. #define outsw_ns(port, buf, ns) _outsw_ns((u16 __iomem *)((port)+pci_io_base), (buf), (ns))
  168. #define outsl_ns(port, buf, nl) _outsl_ns((u32 __iomem *)((port)+pci_io_base), (buf), (nl))
  169. #define IO_SPACE_LIMIT ~(0UL)
  170. extern int __ioremap_explicit(unsigned long p_addr, unsigned long v_addr,
  171. unsigned long size, unsigned long flags);
  172. extern void __iomem *__ioremap(unsigned long address, unsigned long size,
  173. unsigned long flags);
  174. /**
  175. * ioremap - map bus memory into CPU space
  176. * @address: bus address of the memory
  177. * @size: size of the resource to map
  178. *
  179. * ioremap performs a platform specific sequence of operations to
  180. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  181. * writew/writel functions and the other mmio helpers. The returned
  182. * address is not guaranteed to be usable directly as a virtual
  183. * address.
  184. */
  185. extern void __iomem *ioremap(unsigned long address, unsigned long size);
  186. #define ioremap_nocache(addr, size) ioremap((addr), (size))
  187. extern int iounmap_explicit(volatile void __iomem *addr, unsigned long size);
  188. extern void iounmap(volatile void __iomem *addr);
  189. extern void __iomem * reserve_phb_iospace(unsigned long size);
  190. /**
  191. * virt_to_phys - map virtual addresses to physical
  192. * @address: address to remap
  193. *
  194. * The returned physical address is the physical (CPU) mapping for
  195. * the memory address given. It is only valid to use this function on
  196. * addresses directly mapped or allocated via kmalloc.
  197. *
  198. * This function does not give bus mappings for DMA transfers. In
  199. * almost all conceivable cases a device driver should not be using
  200. * this function
  201. */
  202. static inline unsigned long virt_to_phys(volatile void * address)
  203. {
  204. return __pa((unsigned long)address);
  205. }
  206. /**
  207. * phys_to_virt - map physical address to virtual
  208. * @address: address to remap
  209. *
  210. * The returned virtual address is a current CPU mapping for
  211. * the memory address given. It is only valid to use this function on
  212. * addresses that have a kernel mapping
  213. *
  214. * This function does not handle bus mappings for DMA transfers. In
  215. * almost all conceivable cases a device driver should not be using
  216. * this function
  217. */
  218. static inline void * phys_to_virt(unsigned long address)
  219. {
  220. return (void *)__va(address);
  221. }
  222. /*
  223. * Change "struct page" to physical address.
  224. */
  225. #define page_to_phys(page) (page_to_pfn(page) << PAGE_SHIFT)
  226. /* We do NOT want virtual merging, it would put too much pressure on
  227. * our iommu allocator. Instead, we want drivers to be smart enough
  228. * to coalesce sglists that happen to have been mapped in a contiguous
  229. * way by the iommu
  230. */
  231. #define BIO_VMERGE_BOUNDARY 0
  232. static inline void iosync(void)
  233. {
  234. __asm__ __volatile__ ("sync" : : : "memory");
  235. }
  236. /* Enforce in-order execution of data I/O.
  237. * No distinction between read/write on PPC; use eieio for all three.
  238. */
  239. #define iobarrier_rw() eieio()
  240. #define iobarrier_r() eieio()
  241. #define iobarrier_w() eieio()
  242. /*
  243. * 8, 16 and 32 bit, big and little endian I/O operations, with barrier.
  244. * These routines do not perform EEH-related I/O address translation,
  245. * and should not be used directly by device drivers. Use inb/readb
  246. * instead.
  247. */
  248. static inline int in_8(const volatile unsigned char __iomem *addr)
  249. {
  250. int ret;
  251. __asm__ __volatile__("sync; lbz%U1%X1 %0,%1; twi 0,%0,0; isync"
  252. : "=r" (ret) : "m" (*addr));
  253. return ret;
  254. }
  255. static inline void out_8(volatile unsigned char __iomem *addr, int val)
  256. {
  257. __asm__ __volatile__("sync; stb%U0%X0 %1,%0"
  258. : "=m" (*addr) : "r" (val));
  259. get_paca()->io_sync = 1;
  260. }
  261. static inline int in_le16(const volatile unsigned short __iomem *addr)
  262. {
  263. int ret;
  264. __asm__ __volatile__("sync; lhbrx %0,0,%1; twi 0,%0,0; isync"
  265. : "=r" (ret) : "r" (addr), "m" (*addr));
  266. return ret;
  267. }
  268. static inline int in_be16(const volatile unsigned short __iomem *addr)
  269. {
  270. int ret;
  271. __asm__ __volatile__("sync; lhz%U1%X1 %0,%1; twi 0,%0,0; isync"
  272. : "=r" (ret) : "m" (*addr));
  273. return ret;
  274. }
  275. static inline void out_le16(volatile unsigned short __iomem *addr, int val)
  276. {
  277. __asm__ __volatile__("sync; sthbrx %1,0,%2"
  278. : "=m" (*addr) : "r" (val), "r" (addr));
  279. get_paca()->io_sync = 1;
  280. }
  281. static inline void out_be16(volatile unsigned short __iomem *addr, int val)
  282. {
  283. __asm__ __volatile__("sync; sth%U0%X0 %1,%0"
  284. : "=m" (*addr) : "r" (val));
  285. get_paca()->io_sync = 1;
  286. }
  287. static inline unsigned in_le32(const volatile unsigned __iomem *addr)
  288. {
  289. unsigned ret;
  290. __asm__ __volatile__("sync; lwbrx %0,0,%1; twi 0,%0,0; isync"
  291. : "=r" (ret) : "r" (addr), "m" (*addr));
  292. return ret;
  293. }
  294. static inline unsigned in_be32(const volatile unsigned __iomem *addr)
  295. {
  296. unsigned ret;
  297. __asm__ __volatile__("sync; lwz%U1%X1 %0,%1; twi 0,%0,0; isync"
  298. : "=r" (ret) : "m" (*addr));
  299. return ret;
  300. }
  301. static inline void out_le32(volatile unsigned __iomem *addr, int val)
  302. {
  303. __asm__ __volatile__("sync; stwbrx %1,0,%2" : "=m" (*addr)
  304. : "r" (val), "r" (addr));
  305. get_paca()->io_sync = 1;
  306. }
  307. static inline void out_be32(volatile unsigned __iomem *addr, int val)
  308. {
  309. __asm__ __volatile__("sync; stw%U0%X0 %1,%0"
  310. : "=m" (*addr) : "r" (val));
  311. get_paca()->io_sync = 1;
  312. }
  313. static inline unsigned long in_le64(const volatile unsigned long __iomem *addr)
  314. {
  315. unsigned long tmp, ret;
  316. __asm__ __volatile__(
  317. "sync\n"
  318. "ld %1,0(%2)\n"
  319. "twi 0,%1,0\n"
  320. "isync\n"
  321. "rldimi %0,%1,5*8,1*8\n"
  322. "rldimi %0,%1,3*8,2*8\n"
  323. "rldimi %0,%1,1*8,3*8\n"
  324. "rldimi %0,%1,7*8,4*8\n"
  325. "rldicl %1,%1,32,0\n"
  326. "rlwimi %0,%1,8,8,31\n"
  327. "rlwimi %0,%1,24,16,23\n"
  328. : "=r" (ret) , "=r" (tmp) : "b" (addr) , "m" (*addr));
  329. return ret;
  330. }
  331. static inline unsigned long in_be64(const volatile unsigned long __iomem *addr)
  332. {
  333. unsigned long ret;
  334. __asm__ __volatile__("sync; ld%U1%X1 %0,%1; twi 0,%0,0; isync"
  335. : "=r" (ret) : "m" (*addr));
  336. return ret;
  337. }
  338. static inline void out_le64(volatile unsigned long __iomem *addr, unsigned long val)
  339. {
  340. unsigned long tmp;
  341. __asm__ __volatile__(
  342. "rldimi %0,%1,5*8,1*8\n"
  343. "rldimi %0,%1,3*8,2*8\n"
  344. "rldimi %0,%1,1*8,3*8\n"
  345. "rldimi %0,%1,7*8,4*8\n"
  346. "rldicl %1,%1,32,0\n"
  347. "rlwimi %0,%1,8,8,31\n"
  348. "rlwimi %0,%1,24,16,23\n"
  349. "sync\n"
  350. "std %0,0(%3)"
  351. : "=&r" (tmp) , "=&r" (val) : "1" (val) , "b" (addr) , "m" (*addr));
  352. get_paca()->io_sync = 1;
  353. }
  354. static inline void out_be64(volatile unsigned long __iomem *addr, unsigned long val)
  355. {
  356. __asm__ __volatile__("sync; std%U0%X0 %1,%0" : "=m" (*addr) : "r" (val));
  357. get_paca()->io_sync = 1;
  358. }
  359. #ifndef CONFIG_PPC_ISERIES
  360. #include <asm/eeh.h>
  361. #endif
  362. /**
  363. * check_signature - find BIOS signatures
  364. * @io_addr: mmio address to check
  365. * @signature: signature block
  366. * @length: length of signature
  367. *
  368. * Perform a signature comparison with the mmio address io_addr. This
  369. * address should have been obtained by ioremap.
  370. * Returns 1 on a match.
  371. */
  372. static inline int check_signature(const volatile void __iomem * io_addr,
  373. const unsigned char *signature, int length)
  374. {
  375. int retval = 0;
  376. #ifndef CONFIG_PPC_ISERIES
  377. do {
  378. if (readb(io_addr) != *signature)
  379. goto out;
  380. io_addr++;
  381. signature++;
  382. length--;
  383. } while (length);
  384. retval = 1;
  385. out:
  386. #endif
  387. return retval;
  388. }
  389. /* Nothing to do */
  390. #define dma_cache_inv(_start,_size) do { } while (0)
  391. #define dma_cache_wback(_start,_size) do { } while (0)
  392. #define dma_cache_wback_inv(_start,_size) do { } while (0)
  393. /*
  394. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  395. * access
  396. */
  397. #define xlate_dev_mem_ptr(p) __va(p)
  398. /*
  399. * Convert a virtual cached pointer to an uncached pointer
  400. */
  401. #define xlate_dev_kmem_ptr(p) p
  402. #endif /* __KERNEL__ */
  403. #endif /* CONFIG_PPC64 */
  404. #endif /* _ASM_POWERPC_IO_H */