visemul.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. /* visemul.c: Emulation of VIS instructions.
  2. *
  3. * Copyright (C) 2006 David S. Miller (davem@davemloft.net)
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/errno.h>
  7. #include <linux/thread_info.h>
  8. #include <asm/ptrace.h>
  9. #include <asm/pstate.h>
  10. #include <asm/system.h>
  11. #include <asm/fpumacro.h>
  12. #include <asm/uaccess.h>
  13. /* OPF field of various VIS instructions. */
  14. /* 000111011 - four 16-bit packs */
  15. #define FPACK16_OPF 0x03b
  16. /* 000111010 - two 32-bit packs */
  17. #define FPACK32_OPF 0x03a
  18. /* 000111101 - four 16-bit packs */
  19. #define FPACKFIX_OPF 0x03d
  20. /* 001001101 - four 16-bit expands */
  21. #define FEXPAND_OPF 0x04d
  22. /* 001001011 - two 32-bit merges */
  23. #define FPMERGE_OPF 0x04b
  24. /* 000110001 - 8-by-16-bit partitoned product */
  25. #define FMUL8x16_OPF 0x031
  26. /* 000110011 - 8-by-16-bit upper alpha partitioned product */
  27. #define FMUL8x16AU_OPF 0x033
  28. /* 000110101 - 8-by-16-bit lower alpha partitioned product */
  29. #define FMUL8x16AL_OPF 0x035
  30. /* 000110110 - upper 8-by-16-bit partitioned product */
  31. #define FMUL8SUx16_OPF 0x036
  32. /* 000110111 - lower 8-by-16-bit partitioned product */
  33. #define FMUL8ULx16_OPF 0x037
  34. /* 000111000 - upper 8-by-16-bit partitioned product */
  35. #define FMULD8SUx16_OPF 0x038
  36. /* 000111001 - lower unsigned 8-by-16-bit partitioned product */
  37. #define FMULD8ULx16_OPF 0x039
  38. /* 000101000 - four 16-bit compare; set rd if src1 > src2 */
  39. #define FCMPGT16_OPF 0x028
  40. /* 000101100 - two 32-bit compare; set rd if src1 > src2 */
  41. #define FCMPGT32_OPF 0x02c
  42. /* 000100000 - four 16-bit compare; set rd if src1 <= src2 */
  43. #define FCMPLE16_OPF 0x020
  44. /* 000100100 - two 32-bit compare; set rd if src1 <= src2 */
  45. #define FCMPLE32_OPF 0x024
  46. /* 000100010 - four 16-bit compare; set rd if src1 != src2 */
  47. #define FCMPNE16_OPF 0x022
  48. /* 000100110 - two 32-bit compare; set rd if src1 != src2 */
  49. #define FCMPNE32_OPF 0x026
  50. /* 000101010 - four 16-bit compare; set rd if src1 == src2 */
  51. #define FCMPEQ16_OPF 0x02a
  52. /* 000101110 - two 32-bit compare; set rd if src1 == src2 */
  53. #define FCMPEQ32_OPF 0x02e
  54. /* 000000000 - Eight 8-bit edge boundary processing */
  55. #define EDGE8_OPF 0x000
  56. /* 000000001 - Eight 8-bit edge boundary processing, no CC */
  57. #define EDGE8N_OPF 0x001
  58. /* 000000010 - Eight 8-bit edge boundary processing, little-endian */
  59. #define EDGE8L_OPF 0x002
  60. /* 000000011 - Eight 8-bit edge boundary processing, little-endian, no CC */
  61. #define EDGE8LN_OPF 0x003
  62. /* 000000100 - Four 16-bit edge boundary processing */
  63. #define EDGE16_OPF 0x004
  64. /* 000000101 - Four 16-bit edge boundary processing, no CC */
  65. #define EDGE16N_OPF 0x005
  66. /* 000000110 - Four 16-bit edge boundary processing, little-endian */
  67. #define EDGE16L_OPF 0x006
  68. /* 000000111 - Four 16-bit edge boundary processing, little-endian, no CC */
  69. #define EDGE16LN_OPF 0x007
  70. /* 000001000 - Two 32-bit edge boundary processing */
  71. #define EDGE32_OPF 0x008
  72. /* 000001001 - Two 32-bit edge boundary processing, no CC */
  73. #define EDGE32N_OPF 0x009
  74. /* 000001010 - Two 32-bit edge boundary processing, little-endian */
  75. #define EDGE32L_OPF 0x00a
  76. /* 000001011 - Two 32-bit edge boundary processing, little-endian, no CC */
  77. #define EDGE32LN_OPF 0x00b
  78. /* 000111110 - distance between 8 8-bit components */
  79. #define PDIST_OPF 0x03e
  80. /* 000010000 - convert 8-bit 3-D address to blocked byte address */
  81. #define ARRAY8_OPF 0x010
  82. /* 000010010 - convert 16-bit 3-D address to blocked byte address */
  83. #define ARRAY16_OPF 0x012
  84. /* 000010100 - convert 32-bit 3-D address to blocked byte address */
  85. #define ARRAY32_OPF 0x014
  86. /* 000011001 - Set the GSR.MASK field in preparation for a BSHUFFLE */
  87. #define BMASK_OPF 0x019
  88. /* 001001100 - Permute bytes as specified by GSR.MASK */
  89. #define BSHUFFLE_OPF 0x04c
  90. #define VIS_OPCODE_MASK ((0x3 << 30) | (0x3f << 19))
  91. #define VIS_OPCODE_VAL ((0x2 << 30) | (0x36 << 19))
  92. #define VIS_OPF_SHIFT 5
  93. #define VIS_OPF_MASK (0x1ff << VIS_OPF_SHIFT)
  94. #define RS1(INSN) (((INSN) >> 24) & 0x1f)
  95. #define RS2(INSN) (((INSN) >> 0) & 0x1f)
  96. #define RD(INSN) (((INSN) >> 25) & 0x1f)
  97. static inline void maybe_flush_windows(unsigned int rs1, unsigned int rs2,
  98. unsigned int rd, int from_kernel)
  99. {
  100. if (rs2 >= 16 || rs1 >= 16 || rd >= 16) {
  101. if (from_kernel != 0)
  102. __asm__ __volatile__("flushw");
  103. else
  104. flushw_user();
  105. }
  106. }
  107. static unsigned long fetch_reg(unsigned int reg, struct pt_regs *regs)
  108. {
  109. unsigned long value;
  110. if (reg < 16)
  111. return (!reg ? 0 : regs->u_regs[reg]);
  112. if (regs->tstate & TSTATE_PRIV) {
  113. struct reg_window *win;
  114. win = (struct reg_window *)(regs->u_regs[UREG_FP] + STACK_BIAS);
  115. value = win->locals[reg - 16];
  116. } else if (test_thread_flag(TIF_32BIT)) {
  117. struct reg_window32 __user *win32;
  118. win32 = (struct reg_window32 __user *)((unsigned long)((u32)regs->u_regs[UREG_FP]));
  119. get_user(value, &win32->locals[reg - 16]);
  120. } else {
  121. struct reg_window __user *win;
  122. win = (struct reg_window __user *)(regs->u_regs[UREG_FP] + STACK_BIAS);
  123. get_user(value, &win->locals[reg - 16]);
  124. }
  125. return value;
  126. }
  127. static inline unsigned long __user *__fetch_reg_addr_user(unsigned int reg,
  128. struct pt_regs *regs)
  129. {
  130. BUG_ON(reg < 16);
  131. BUG_ON(regs->tstate & TSTATE_PRIV);
  132. if (test_thread_flag(TIF_32BIT)) {
  133. struct reg_window32 __user *win32;
  134. win32 = (struct reg_window32 __user *)((unsigned long)((u32)regs->u_regs[UREG_FP]));
  135. return (unsigned long __user *)&win32->locals[reg - 16];
  136. } else {
  137. struct reg_window __user *win;
  138. win = (struct reg_window __user *)(regs->u_regs[UREG_FP] + STACK_BIAS);
  139. return &win->locals[reg - 16];
  140. }
  141. }
  142. static inline unsigned long *__fetch_reg_addr_kern(unsigned int reg,
  143. struct pt_regs *regs)
  144. {
  145. BUG_ON(reg >= 16);
  146. BUG_ON(regs->tstate & TSTATE_PRIV);
  147. return &regs->u_regs[reg];
  148. }
  149. static void store_reg(struct pt_regs *regs, unsigned long val, unsigned long rd)
  150. {
  151. if (rd < 16) {
  152. unsigned long *rd_kern = __fetch_reg_addr_kern(rd, regs);
  153. *rd_kern = val;
  154. } else {
  155. unsigned long __user *rd_user = __fetch_reg_addr_user(rd, regs);
  156. if (test_thread_flag(TIF_32BIT))
  157. __put_user((u32)val, (u32 __user *)rd_user);
  158. else
  159. __put_user(val, rd_user);
  160. }
  161. }
  162. static inline unsigned long fpd_regval(struct fpustate *f,
  163. unsigned int insn_regnum)
  164. {
  165. insn_regnum = (((insn_regnum & 1) << 5) |
  166. (insn_regnum & 0x1e));
  167. return *(unsigned long *) &f->regs[insn_regnum];
  168. }
  169. static inline unsigned long *fpd_regaddr(struct fpustate *f,
  170. unsigned int insn_regnum)
  171. {
  172. insn_regnum = (((insn_regnum & 1) << 5) |
  173. (insn_regnum & 0x1e));
  174. return (unsigned long *) &f->regs[insn_regnum];
  175. }
  176. static inline unsigned int fps_regval(struct fpustate *f,
  177. unsigned int insn_regnum)
  178. {
  179. return f->regs[insn_regnum];
  180. }
  181. static inline unsigned int *fps_regaddr(struct fpustate *f,
  182. unsigned int insn_regnum)
  183. {
  184. return &f->regs[insn_regnum];
  185. }
  186. struct edge_tab {
  187. u16 left, right;
  188. };
  189. struct edge_tab edge8_tab[8] = {
  190. { 0xff, 0x80 },
  191. { 0x7f, 0xc0 },
  192. { 0x3f, 0xe0 },
  193. { 0x1f, 0xf0 },
  194. { 0x0f, 0xf8 },
  195. { 0x07, 0xfc },
  196. { 0x03, 0xfe },
  197. { 0x01, 0xff },
  198. };
  199. struct edge_tab edge8_tab_l[8] = {
  200. { 0xff, 0x01 },
  201. { 0xfe, 0x03 },
  202. { 0xfc, 0x07 },
  203. { 0xf8, 0x0f },
  204. { 0xf0, 0x1f },
  205. { 0xe0, 0x3f },
  206. { 0xc0, 0x7f },
  207. { 0x80, 0xff },
  208. };
  209. struct edge_tab edge16_tab[4] = {
  210. { 0xf, 0x8 },
  211. { 0x7, 0xc },
  212. { 0x3, 0xe },
  213. { 0x1, 0xf },
  214. };
  215. struct edge_tab edge16_tab_l[4] = {
  216. { 0xf, 0x1 },
  217. { 0xe, 0x3 },
  218. { 0xc, 0x7 },
  219. { 0x8, 0xf },
  220. };
  221. struct edge_tab edge32_tab[2] = {
  222. { 0x3, 0x2 },
  223. { 0x1, 0x3 },
  224. };
  225. struct edge_tab edge32_tab_l[2] = {
  226. { 0x3, 0x1 },
  227. { 0x2, 0x3 },
  228. };
  229. static void edge(struct pt_regs *regs, unsigned int insn, unsigned int opf)
  230. {
  231. unsigned long orig_rs1, rs1, orig_rs2, rs2, rd_val;
  232. u16 left, right;
  233. maybe_flush_windows(RS1(insn), RS2(insn), RD(insn), 0);
  234. orig_rs1 = rs1 = fetch_reg(RS1(insn), regs);
  235. orig_rs2 = rs2 = fetch_reg(RS2(insn), regs);
  236. if (test_thread_flag(TIF_32BIT)) {
  237. rs1 = rs1 & 0xffffffff;
  238. rs2 = rs2 & 0xffffffff;
  239. }
  240. switch (opf) {
  241. default:
  242. case EDGE8_OPF:
  243. case EDGE8N_OPF:
  244. left = edge8_tab[rs1 & 0x7].left;
  245. right = edge8_tab[rs2 & 0x7].right;
  246. break;
  247. case EDGE8L_OPF:
  248. case EDGE8LN_OPF:
  249. left = edge8_tab_l[rs1 & 0x7].left;
  250. right = edge8_tab_l[rs2 & 0x7].right;
  251. break;
  252. case EDGE16_OPF:
  253. case EDGE16N_OPF:
  254. left = edge16_tab[(rs1 >> 1) & 0x3].left;
  255. right = edge16_tab[(rs2 >> 1) & 0x3].right;
  256. break;
  257. case EDGE16L_OPF:
  258. case EDGE16LN_OPF:
  259. left = edge16_tab_l[(rs1 >> 1) & 0x3].left;
  260. right = edge16_tab_l[(rs2 >> 1) & 0x3].right;
  261. break;
  262. case EDGE32_OPF:
  263. case EDGE32N_OPF:
  264. left = edge32_tab[(rs1 >> 2) & 0x1].left;
  265. right = edge32_tab[(rs2 >> 2) & 0x1].right;
  266. break;
  267. case EDGE32L_OPF:
  268. case EDGE32LN_OPF:
  269. left = edge32_tab_l[(rs1 >> 2) & 0x1].left;
  270. right = edge32_tab_l[(rs2 >> 2) & 0x1].right;
  271. break;
  272. };
  273. if ((rs1 & ~0x7UL) == (rs2 & ~0x7UL))
  274. rd_val = right & left;
  275. else
  276. rd_val = left;
  277. store_reg(regs, rd_val, RD(insn));
  278. switch (opf) {
  279. case EDGE8_OPF:
  280. case EDGE8L_OPF:
  281. case EDGE16_OPF:
  282. case EDGE16L_OPF:
  283. case EDGE32_OPF:
  284. case EDGE32L_OPF: {
  285. unsigned long ccr, tstate;
  286. __asm__ __volatile__("subcc %1, %2, %%g0\n\t"
  287. "rd %%ccr, %0"
  288. : "=r" (ccr)
  289. : "r" (orig_rs1), "r" (orig_rs2)
  290. : "cc");
  291. tstate = regs->tstate & ~(TSTATE_XCC | TSTATE_ICC);
  292. regs->tstate = tstate | (ccr << 32UL);
  293. }
  294. };
  295. }
  296. static void array(struct pt_regs *regs, unsigned int insn, unsigned int opf)
  297. {
  298. unsigned long rs1, rs2, rd_val;
  299. unsigned int bits, bits_mask;
  300. maybe_flush_windows(RS1(insn), RS2(insn), RD(insn), 0);
  301. rs1 = fetch_reg(RS1(insn), regs);
  302. rs2 = fetch_reg(RS2(insn), regs);
  303. bits = (rs2 > 5 ? 5 : rs2);
  304. bits_mask = (1UL << bits) - 1UL;
  305. rd_val = ((((rs1 >> 11) & 0x3) << 0) |
  306. (((rs1 >> 33) & 0x3) << 2) |
  307. (((rs1 >> 55) & 0x1) << 4) |
  308. (((rs1 >> 13) & 0xf) << 5) |
  309. (((rs1 >> 35) & 0xf) << 9) |
  310. (((rs1 >> 56) & 0xf) << 13) |
  311. (((rs1 >> 17) & bits_mask) << 17) |
  312. (((rs1 >> 39) & bits_mask) << (17 + bits)) |
  313. (((rs1 >> 60) & 0xf) << (17 + (2*bits))));
  314. switch (opf) {
  315. case ARRAY16_OPF:
  316. rd_val <<= 1;
  317. break;
  318. case ARRAY32_OPF:
  319. rd_val <<= 2;
  320. };
  321. store_reg(regs, rd_val, RD(insn));
  322. }
  323. static void bmask(struct pt_regs *regs, unsigned int insn)
  324. {
  325. unsigned long rs1, rs2, rd_val, gsr;
  326. maybe_flush_windows(RS1(insn), RS2(insn), RD(insn), 0);
  327. rs1 = fetch_reg(RS1(insn), regs);
  328. rs2 = fetch_reg(RS2(insn), regs);
  329. rd_val = rs1 + rs2;
  330. store_reg(regs, rd_val, RD(insn));
  331. gsr = current_thread_info()->gsr[0] & 0xffffffff;
  332. gsr |= rd_val << 32UL;
  333. current_thread_info()->gsr[0] = gsr;
  334. }
  335. static void bshuffle(struct pt_regs *regs, unsigned int insn)
  336. {
  337. struct fpustate *f = FPUSTATE;
  338. unsigned long rs1, rs2, rd_val;
  339. unsigned long bmask, i;
  340. bmask = current_thread_info()->gsr[0] >> 32UL;
  341. rs1 = fpd_regval(f, RS1(insn));
  342. rs2 = fpd_regval(f, RS2(insn));
  343. rd_val = 0UL;
  344. for (i = 0; i < 8; i++) {
  345. unsigned long which = (bmask >> (i * 4)) & 0xf;
  346. unsigned long byte;
  347. if (which < 8)
  348. byte = (rs1 >> (which * 8)) & 0xff;
  349. else
  350. byte = (rs2 >> ((which-8)*8)) & 0xff;
  351. rd_val |= (byte << (i * 8));
  352. }
  353. *fpd_regaddr(f, RD(insn)) = rd_val;
  354. }
  355. static void pdist(struct pt_regs *regs, unsigned int insn)
  356. {
  357. struct fpustate *f = FPUSTATE;
  358. unsigned long rs1, rs2, *rd, rd_val;
  359. unsigned long i;
  360. rs1 = fpd_regval(f, RS1(insn));
  361. rs2 = fpd_regval(f, RS1(insn));
  362. rd = fpd_regaddr(f, RD(insn));
  363. rd_val = *rd;
  364. for (i = 0; i < 8; i++) {
  365. s16 s1, s2;
  366. s1 = (rs1 >> (56 - (i * 8))) & 0xff;
  367. s2 = (rs2 >> (56 - (i * 8))) & 0xff;
  368. /* Absolute value of difference. */
  369. s1 -= s2;
  370. if (s1 < 0)
  371. s1 = ~s1 + 1;
  372. rd_val += s1;
  373. }
  374. *rd = rd_val;
  375. }
  376. static void pformat(struct pt_regs *regs, unsigned int insn, unsigned int opf)
  377. {
  378. struct fpustate *f = FPUSTATE;
  379. unsigned long rs1, rs2, gsr, scale, rd_val;
  380. gsr = current_thread_info()->gsr[0];
  381. scale = (gsr >> 3) & (opf == FPACK16_OPF ? 0xf : 0x1f);
  382. switch (opf) {
  383. case FPACK16_OPF: {
  384. unsigned long byte;
  385. rs2 = fpd_regval(f, RS2(insn));
  386. rd_val = 0;
  387. for (byte = 0; byte < 4; byte++) {
  388. unsigned int val;
  389. s16 src = (rs2 >> (byte * 16UL)) & 0xffffUL;
  390. int scaled = src << scale;
  391. int from_fixed = scaled >> 7;
  392. val = ((from_fixed < 0) ?
  393. 0 :
  394. (from_fixed > 255) ?
  395. 255 : from_fixed);
  396. rd_val |= (val << (8 * byte));
  397. }
  398. *fps_regaddr(f, RD(insn)) = rd_val;
  399. break;
  400. }
  401. case FPACK32_OPF: {
  402. unsigned long word;
  403. rs1 = fpd_regval(f, RS1(insn));
  404. rs2 = fpd_regval(f, RS2(insn));
  405. rd_val = (rs1 << 8) & ~(0x000000ff000000ffUL);
  406. for (word = 0; word < 2; word++) {
  407. unsigned long val;
  408. s32 src = (rs2 >> (word * 32UL));
  409. s64 scaled = src << scale;
  410. s64 from_fixed = scaled >> 23;
  411. val = ((from_fixed < 0) ?
  412. 0 :
  413. (from_fixed > 255) ?
  414. 255 : from_fixed);
  415. rd_val |= (val << (32 * word));
  416. }
  417. *fpd_regaddr(f, RD(insn)) = rd_val;
  418. break;
  419. }
  420. case FPACKFIX_OPF: {
  421. unsigned long word;
  422. rs2 = fpd_regval(f, RS2(insn));
  423. rd_val = 0;
  424. for (word = 0; word < 2; word++) {
  425. long val;
  426. s32 src = (rs2 >> (word * 32UL));
  427. s64 scaled = src << scale;
  428. s64 from_fixed = scaled >> 16;
  429. val = ((from_fixed < -32768) ?
  430. -32768 :
  431. (from_fixed > 32767) ?
  432. 32767 : from_fixed);
  433. rd_val |= ((val & 0xffff) << (word * 16));
  434. }
  435. *fps_regaddr(f, RD(insn)) = rd_val;
  436. break;
  437. }
  438. case FEXPAND_OPF: {
  439. unsigned long byte;
  440. rs2 = fps_regval(f, RS2(insn));
  441. rd_val = 0;
  442. for (byte = 0; byte < 4; byte++) {
  443. unsigned long val;
  444. u8 src = (rs2 >> (byte * 8)) & 0xff;
  445. val = src << 4;
  446. rd_val |= (val << (byte * 16));
  447. }
  448. *fpd_regaddr(f, RD(insn)) = rd_val;
  449. break;
  450. }
  451. case FPMERGE_OPF: {
  452. rs1 = fps_regval(f, RS1(insn));
  453. rs2 = fps_regval(f, RS2(insn));
  454. rd_val = (((rs2 & 0x000000ff) << 0) |
  455. ((rs1 & 0x000000ff) << 8) |
  456. ((rs2 & 0x0000ff00) << 8) |
  457. ((rs1 & 0x0000ff00) << 16) |
  458. ((rs2 & 0x00ff0000) << 16) |
  459. ((rs1 & 0x00ff0000) << 24) |
  460. ((rs2 & 0xff000000) << 24) |
  461. ((rs1 & 0xff000000) << 32));
  462. *fpd_regaddr(f, RD(insn)) = rd_val;
  463. break;
  464. }
  465. };
  466. }
  467. static void pmul(struct pt_regs *regs, unsigned int insn, unsigned int opf)
  468. {
  469. struct fpustate *f = FPUSTATE;
  470. unsigned long rs1, rs2, rd_val;
  471. switch (opf) {
  472. case FMUL8x16_OPF: {
  473. unsigned long byte;
  474. rs1 = fps_regval(f, RS1(insn));
  475. rs2 = fpd_regval(f, RS2(insn));
  476. rd_val = 0;
  477. for (byte = 0; byte < 4; byte++) {
  478. u16 src1 = (rs1 >> (byte * 8)) & 0x00ff;
  479. s16 src2 = (rs2 >> (byte * 16)) & 0xffff;
  480. u32 prod = src1 * src2;
  481. u16 scaled = ((prod & 0x00ffff00) >> 8);
  482. /* Round up. */
  483. if (prod & 0x80)
  484. scaled++;
  485. rd_val |= ((scaled & 0xffffUL) << (byte * 16UL));
  486. }
  487. *fpd_regaddr(f, RD(insn)) = rd_val;
  488. break;
  489. }
  490. case FMUL8x16AU_OPF:
  491. case FMUL8x16AL_OPF: {
  492. unsigned long byte;
  493. s16 src2;
  494. rs1 = fps_regval(f, RS1(insn));
  495. rs2 = fps_regval(f, RS2(insn));
  496. rd_val = 0;
  497. src2 = (rs2 >> (opf == FMUL8x16AU_OPF) ? 16 : 0);
  498. for (byte = 0; byte < 4; byte++) {
  499. u16 src1 = (rs1 >> (byte * 8)) & 0x00ff;
  500. u32 prod = src1 * src2;
  501. u16 scaled = ((prod & 0x00ffff00) >> 8);
  502. /* Round up. */
  503. if (prod & 0x80)
  504. scaled++;
  505. rd_val |= ((scaled & 0xffffUL) << (byte * 16UL));
  506. }
  507. *fpd_regaddr(f, RD(insn)) = rd_val;
  508. break;
  509. }
  510. case FMUL8SUx16_OPF:
  511. case FMUL8ULx16_OPF: {
  512. unsigned long byte, ushift;
  513. rs1 = fpd_regval(f, RS1(insn));
  514. rs2 = fpd_regval(f, RS2(insn));
  515. rd_val = 0;
  516. ushift = (opf == FMUL8SUx16_OPF) ? 8 : 0;
  517. for (byte = 0; byte < 4; byte++) {
  518. u16 src1;
  519. s16 src2;
  520. u32 prod;
  521. u16 scaled;
  522. src1 = ((rs1 >> ((16 * byte) + ushift)) & 0x00ff);
  523. src2 = ((rs2 >> (16 * byte)) & 0xffff);
  524. prod = src1 * src2;
  525. scaled = ((prod & 0x00ffff00) >> 8);
  526. /* Round up. */
  527. if (prod & 0x80)
  528. scaled++;
  529. rd_val |= ((scaled & 0xffffUL) << (byte * 16UL));
  530. }
  531. *fpd_regaddr(f, RD(insn)) = rd_val;
  532. break;
  533. }
  534. case FMULD8SUx16_OPF:
  535. case FMULD8ULx16_OPF: {
  536. unsigned long byte, ushift;
  537. rs1 = fps_regval(f, RS1(insn));
  538. rs2 = fps_regval(f, RS2(insn));
  539. rd_val = 0;
  540. ushift = (opf == FMULD8SUx16_OPF) ? 8 : 0;
  541. for (byte = 0; byte < 2; byte++) {
  542. u16 src1;
  543. s16 src2;
  544. u32 prod;
  545. u16 scaled;
  546. src1 = ((rs1 >> ((16 * byte) + ushift)) & 0x00ff);
  547. src2 = ((rs2 >> (16 * byte)) & 0xffff);
  548. prod = src1 * src2;
  549. scaled = ((prod & 0x00ffff00) >> 8);
  550. /* Round up. */
  551. if (prod & 0x80)
  552. scaled++;
  553. rd_val |= ((scaled & 0xffffUL) <<
  554. ((byte * 32UL) + 7UL));
  555. }
  556. *fpd_regaddr(f, RD(insn)) = rd_val;
  557. break;
  558. }
  559. };
  560. }
  561. static void pcmp(struct pt_regs *regs, unsigned int insn, unsigned int opf)
  562. {
  563. struct fpustate *f = FPUSTATE;
  564. unsigned long rs1, rs2, rd_val, i;
  565. rs1 = fpd_regval(f, RS1(insn));
  566. rs2 = fpd_regval(f, RS2(insn));
  567. rd_val = 0;
  568. switch (opf) {
  569. case FCMPGT16_OPF:
  570. for (i = 0; i < 4; i++) {
  571. s16 a = (rs1 >> (i * 16)) & 0xffff;
  572. s16 b = (rs2 >> (i * 16)) & 0xffff;
  573. if (a > b)
  574. rd_val |= 1 << i;
  575. }
  576. break;
  577. case FCMPGT32_OPF:
  578. for (i = 0; i < 2; i++) {
  579. s32 a = (rs1 >> (i * 32)) & 0xffff;
  580. s32 b = (rs2 >> (i * 32)) & 0xffff;
  581. if (a > b)
  582. rd_val |= 1 << i;
  583. }
  584. break;
  585. case FCMPLE16_OPF:
  586. for (i = 0; i < 4; i++) {
  587. s16 a = (rs1 >> (i * 16)) & 0xffff;
  588. s16 b = (rs2 >> (i * 16)) & 0xffff;
  589. if (a <= b)
  590. rd_val |= 1 << i;
  591. }
  592. break;
  593. case FCMPLE32_OPF:
  594. for (i = 0; i < 2; i++) {
  595. s32 a = (rs1 >> (i * 32)) & 0xffff;
  596. s32 b = (rs2 >> (i * 32)) & 0xffff;
  597. if (a <= b)
  598. rd_val |= 1 << i;
  599. }
  600. break;
  601. case FCMPNE16_OPF:
  602. for (i = 0; i < 4; i++) {
  603. s16 a = (rs1 >> (i * 16)) & 0xffff;
  604. s16 b = (rs2 >> (i * 16)) & 0xffff;
  605. if (a != b)
  606. rd_val |= 1 << i;
  607. }
  608. break;
  609. case FCMPNE32_OPF:
  610. for (i = 0; i < 2; i++) {
  611. s32 a = (rs1 >> (i * 32)) & 0xffff;
  612. s32 b = (rs2 >> (i * 32)) & 0xffff;
  613. if (a != b)
  614. rd_val |= 1 << i;
  615. }
  616. break;
  617. case FCMPEQ16_OPF:
  618. for (i = 0; i < 4; i++) {
  619. s16 a = (rs1 >> (i * 16)) & 0xffff;
  620. s16 b = (rs2 >> (i * 16)) & 0xffff;
  621. if (a == b)
  622. rd_val |= 1 << i;
  623. }
  624. break;
  625. case FCMPEQ32_OPF:
  626. for (i = 0; i < 2; i++) {
  627. s32 a = (rs1 >> (i * 32)) & 0xffff;
  628. s32 b = (rs2 >> (i * 32)) & 0xffff;
  629. if (a == b)
  630. rd_val |= 1 << i;
  631. }
  632. break;
  633. };
  634. maybe_flush_windows(0, 0, RD(insn), 0);
  635. store_reg(regs, rd_val, RD(insn));
  636. }
  637. /* Emulate the VIS instructions which are not implemented in
  638. * hardware on Niagara.
  639. */
  640. int vis_emul(struct pt_regs *regs, unsigned int insn)
  641. {
  642. unsigned long pc = regs->tpc;
  643. unsigned int opf;
  644. BUG_ON(regs->tstate & TSTATE_PRIV);
  645. if (test_thread_flag(TIF_32BIT))
  646. pc = (u32)pc;
  647. if (get_user(insn, (u32 __user *) pc))
  648. return -EFAULT;
  649. if ((insn & VIS_OPCODE_MASK) != VIS_OPCODE_VAL)
  650. return -EINVAL;
  651. opf = (insn & VIS_OPF_MASK) >> VIS_OPF_SHIFT;
  652. switch (opf) {
  653. default:
  654. return -EINVAL;
  655. /* Pixel Formatting Instructions. */
  656. case FPACK16_OPF:
  657. case FPACK32_OPF:
  658. case FPACKFIX_OPF:
  659. case FEXPAND_OPF:
  660. case FPMERGE_OPF:
  661. pformat(regs, insn, opf);
  662. break;
  663. /* Partitioned Multiply Instructions */
  664. case FMUL8x16_OPF:
  665. case FMUL8x16AU_OPF:
  666. case FMUL8x16AL_OPF:
  667. case FMUL8SUx16_OPF:
  668. case FMUL8ULx16_OPF:
  669. case FMULD8SUx16_OPF:
  670. case FMULD8ULx16_OPF:
  671. pmul(regs, insn, opf);
  672. break;
  673. /* Pixel Compare Instructions */
  674. case FCMPGT16_OPF:
  675. case FCMPGT32_OPF:
  676. case FCMPLE16_OPF:
  677. case FCMPLE32_OPF:
  678. case FCMPNE16_OPF:
  679. case FCMPNE32_OPF:
  680. case FCMPEQ16_OPF:
  681. case FCMPEQ32_OPF:
  682. pcmp(regs, insn, opf);
  683. break;
  684. /* Edge Handling Instructions */
  685. case EDGE8_OPF:
  686. case EDGE8N_OPF:
  687. case EDGE8L_OPF:
  688. case EDGE8LN_OPF:
  689. case EDGE16_OPF:
  690. case EDGE16N_OPF:
  691. case EDGE16L_OPF:
  692. case EDGE16LN_OPF:
  693. case EDGE32_OPF:
  694. case EDGE32N_OPF:
  695. case EDGE32L_OPF:
  696. case EDGE32LN_OPF:
  697. edge(regs, insn, opf);
  698. break;
  699. /* Pixel Component Distance */
  700. case PDIST_OPF:
  701. pdist(regs, insn);
  702. break;
  703. /* Three-Dimensional Array Addressing Instructions */
  704. case ARRAY8_OPF:
  705. case ARRAY16_OPF:
  706. case ARRAY32_OPF:
  707. array(regs, insn, opf);
  708. break;
  709. /* Byte Mask and Shuffle Instructions */
  710. case BMASK_OPF:
  711. bmask(regs, insn);
  712. break;
  713. case BSHUFFLE_OPF:
  714. bshuffle(regs, insn);
  715. break;
  716. };
  717. regs->tpc = regs->tnpc;
  718. regs->tnpc += 4;
  719. return 0;
  720. }