central.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /* $Id: central.c,v 1.15 2001/12/19 00:29:51 davem Exp $
  2. * central.c: Central FHC driver for Sunfire/Starfire/Wildfire.
  3. *
  4. * Copyright (C) 1997, 1999 David S. Miller (davem@redhat.com)
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/types.h>
  8. #include <linux/string.h>
  9. #include <linux/timer.h>
  10. #include <linux/sched.h>
  11. #include <linux/delay.h>
  12. #include <linux/init.h>
  13. #include <linux/bootmem.h>
  14. #include <asm/page.h>
  15. #include <asm/fhc.h>
  16. #include <asm/starfire.h>
  17. struct linux_central *central_bus = NULL;
  18. struct linux_fhc *fhc_list = NULL;
  19. #define IS_CENTRAL_FHC(__fhc) ((__fhc) == central_bus->child)
  20. static void central_probe_failure(int line)
  21. {
  22. prom_printf("CENTRAL: Critical device probe failure at central.c:%d\n",
  23. line);
  24. prom_halt();
  25. }
  26. static void central_ranges_init(struct linux_central *central)
  27. {
  28. struct device_node *dp = central->prom_node;
  29. void *pval;
  30. int len;
  31. central->num_central_ranges = 0;
  32. pval = of_get_property(dp, "ranges", &len);
  33. if (pval) {
  34. memcpy(central->central_ranges, pval, len);
  35. central->num_central_ranges =
  36. (len / sizeof(struct linux_prom_ranges));
  37. }
  38. }
  39. static void fhc_ranges_init(struct linux_fhc *fhc)
  40. {
  41. struct device_node *dp = fhc->prom_node;
  42. void *pval;
  43. int len;
  44. fhc->num_fhc_ranges = 0;
  45. pval = of_get_property(dp, "ranges", &len);
  46. if (pval) {
  47. memcpy(fhc->fhc_ranges, pval, len);
  48. fhc->num_fhc_ranges =
  49. (len / sizeof(struct linux_prom_ranges));
  50. }
  51. }
  52. /* Range application routines are exported to various drivers,
  53. * so do not __init this.
  54. */
  55. static void adjust_regs(struct linux_prom_registers *regp, int nregs,
  56. struct linux_prom_ranges *rangep, int nranges)
  57. {
  58. int regc, rngc;
  59. for (regc = 0; regc < nregs; regc++) {
  60. for (rngc = 0; rngc < nranges; rngc++)
  61. if (regp[regc].which_io == rangep[rngc].ot_child_space)
  62. break; /* Fount it */
  63. if (rngc == nranges) /* oops */
  64. central_probe_failure(__LINE__);
  65. regp[regc].which_io = rangep[rngc].ot_parent_space;
  66. regp[regc].phys_addr -= rangep[rngc].ot_child_base;
  67. regp[regc].phys_addr += rangep[rngc].ot_parent_base;
  68. }
  69. }
  70. /* Apply probed fhc ranges to registers passed, if no ranges return. */
  71. void apply_fhc_ranges(struct linux_fhc *fhc,
  72. struct linux_prom_registers *regs,
  73. int nregs)
  74. {
  75. if (fhc->num_fhc_ranges)
  76. adjust_regs(regs, nregs, fhc->fhc_ranges,
  77. fhc->num_fhc_ranges);
  78. }
  79. /* Apply probed central ranges to registers passed, if no ranges return. */
  80. void apply_central_ranges(struct linux_central *central,
  81. struct linux_prom_registers *regs, int nregs)
  82. {
  83. if (central->num_central_ranges)
  84. adjust_regs(regs, nregs, central->central_ranges,
  85. central->num_central_ranges);
  86. }
  87. void * __init central_alloc_bootmem(unsigned long size)
  88. {
  89. void *ret;
  90. ret = __alloc_bootmem(size, SMP_CACHE_BYTES, 0UL);
  91. if (ret != NULL)
  92. memset(ret, 0, size);
  93. return ret;
  94. }
  95. static unsigned long prom_reg_to_paddr(struct linux_prom_registers *r)
  96. {
  97. unsigned long ret = ((unsigned long) r->which_io) << 32;
  98. return ret | (unsigned long) r->phys_addr;
  99. }
  100. static void probe_other_fhcs(void)
  101. {
  102. struct device_node *dp;
  103. struct linux_prom64_registers *fpregs;
  104. for_each_node_by_name(dp, "fhc") {
  105. struct linux_fhc *fhc;
  106. int board;
  107. u32 tmp;
  108. fhc = (struct linux_fhc *)
  109. central_alloc_bootmem(sizeof(struct linux_fhc));
  110. if (fhc == NULL)
  111. central_probe_failure(__LINE__);
  112. /* Link it into the FHC chain. */
  113. fhc->next = fhc_list;
  114. fhc_list = fhc;
  115. /* Toplevel FHCs have no parent. */
  116. fhc->parent = NULL;
  117. fhc->prom_node = dp;
  118. fhc_ranges_init(fhc);
  119. /* Non-central FHC's have 64-bit OBP format registers. */
  120. fpregs = of_get_property(dp, "reg", NULL);
  121. if (!fpregs)
  122. central_probe_failure(__LINE__);
  123. /* Only central FHC needs special ranges applied. */
  124. fhc->fhc_regs.pregs = fpregs[0].phys_addr;
  125. fhc->fhc_regs.ireg = fpregs[1].phys_addr;
  126. fhc->fhc_regs.ffregs = fpregs[2].phys_addr;
  127. fhc->fhc_regs.sregs = fpregs[3].phys_addr;
  128. fhc->fhc_regs.uregs = fpregs[4].phys_addr;
  129. fhc->fhc_regs.tregs = fpregs[5].phys_addr;
  130. board = of_getintprop_default(dp, "board#", -1);
  131. fhc->board = board;
  132. tmp = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_JCTRL);
  133. if ((tmp & FHC_JTAG_CTRL_MENAB) != 0)
  134. fhc->jtag_master = 1;
  135. else
  136. fhc->jtag_master = 0;
  137. tmp = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_ID);
  138. printk("FHC(board %d): Version[%x] PartID[%x] Manuf[%x] %s\n",
  139. board,
  140. (tmp & FHC_ID_VERS) >> 28,
  141. (tmp & FHC_ID_PARTID) >> 12,
  142. (tmp & FHC_ID_MANUF) >> 1,
  143. (fhc->jtag_master ? "(JTAG Master)" : ""));
  144. /* This bit must be set in all non-central FHC's in
  145. * the system. When it is clear, this identifies
  146. * the central board.
  147. */
  148. tmp = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  149. tmp |= FHC_CONTROL_IXIST;
  150. upa_writel(tmp, fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  151. }
  152. }
  153. static void probe_clock_board(struct linux_central *central,
  154. struct linux_fhc *fhc,
  155. struct device_node *fp)
  156. {
  157. struct device_node *dp;
  158. struct linux_prom_registers cregs[3], *pr;
  159. int nslots, tmp, nregs;
  160. dp = fp->child;
  161. while (dp) {
  162. if (!strcmp(dp->name, "clock-board"))
  163. break;
  164. dp = dp->sibling;
  165. }
  166. if (!dp)
  167. central_probe_failure(__LINE__);
  168. pr = of_get_property(dp, "reg", &nregs);
  169. if (!pr)
  170. central_probe_failure(__LINE__);
  171. memcpy(cregs, pr, nregs);
  172. nregs /= sizeof(struct linux_prom_registers);
  173. apply_fhc_ranges(fhc, &cregs[0], nregs);
  174. apply_central_ranges(central, &cregs[0], nregs);
  175. central->cfreg = prom_reg_to_paddr(&cregs[0]);
  176. central->clkregs = prom_reg_to_paddr(&cregs[1]);
  177. if (nregs == 2)
  178. central->clkver = 0UL;
  179. else
  180. central->clkver = prom_reg_to_paddr(&cregs[2]);
  181. tmp = upa_readb(central->clkregs + CLOCK_STAT1);
  182. tmp &= 0xc0;
  183. switch(tmp) {
  184. case 0x40:
  185. nslots = 16;
  186. break;
  187. case 0xc0:
  188. nslots = 8;
  189. break;
  190. case 0x80:
  191. if (central->clkver != 0UL &&
  192. upa_readb(central->clkver) != 0) {
  193. if ((upa_readb(central->clkver) & 0x80) != 0)
  194. nslots = 4;
  195. else
  196. nslots = 5;
  197. break;
  198. }
  199. default:
  200. nslots = 4;
  201. break;
  202. };
  203. central->slots = nslots;
  204. printk("CENTRAL: Detected %d slot Enterprise system. cfreg[%02x] cver[%02x]\n",
  205. central->slots, upa_readb(central->cfreg),
  206. (central->clkver ? upa_readb(central->clkver) : 0x00));
  207. }
  208. static void ZAP(unsigned long iclr, unsigned long imap)
  209. {
  210. u32 imap_tmp;
  211. upa_writel(0, iclr);
  212. upa_readl(iclr);
  213. imap_tmp = upa_readl(imap);
  214. imap_tmp &= ~(0x80000000);
  215. upa_writel(imap_tmp, imap);
  216. upa_readl(imap);
  217. }
  218. static void init_all_fhc_hw(void)
  219. {
  220. struct linux_fhc *fhc;
  221. for (fhc = fhc_list; fhc != NULL; fhc = fhc->next) {
  222. u32 tmp;
  223. /* Clear all of the interrupt mapping registers
  224. * just in case OBP left them in a foul state.
  225. */
  226. ZAP(fhc->fhc_regs.ffregs + FHC_FFREGS_ICLR,
  227. fhc->fhc_regs.ffregs + FHC_FFREGS_IMAP);
  228. ZAP(fhc->fhc_regs.sregs + FHC_SREGS_ICLR,
  229. fhc->fhc_regs.sregs + FHC_SREGS_IMAP);
  230. ZAP(fhc->fhc_regs.uregs + FHC_UREGS_ICLR,
  231. fhc->fhc_regs.uregs + FHC_UREGS_IMAP);
  232. ZAP(fhc->fhc_regs.tregs + FHC_TREGS_ICLR,
  233. fhc->fhc_regs.tregs + FHC_TREGS_IMAP);
  234. /* Setup FHC control register. */
  235. tmp = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  236. /* All non-central boards have this bit set. */
  237. if (! IS_CENTRAL_FHC(fhc))
  238. tmp |= FHC_CONTROL_IXIST;
  239. /* For all FHCs, clear the firmware synchronization
  240. * line and both low power mode enables.
  241. */
  242. tmp &= ~(FHC_CONTROL_AOFF | FHC_CONTROL_BOFF |
  243. FHC_CONTROL_SLINE);
  244. upa_writel(tmp, fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  245. upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  246. }
  247. }
  248. void central_probe(void)
  249. {
  250. struct linux_prom_registers fpregs[6], *pr;
  251. struct linux_fhc *fhc;
  252. struct device_node *dp, *fp;
  253. int err;
  254. dp = of_find_node_by_name(NULL, "central");
  255. if (!dp) {
  256. if (this_is_starfire)
  257. starfire_cpu_setup();
  258. return;
  259. }
  260. /* Ok we got one, grab some memory for software state. */
  261. central_bus = (struct linux_central *)
  262. central_alloc_bootmem(sizeof(struct linux_central));
  263. if (central_bus == NULL)
  264. central_probe_failure(__LINE__);
  265. fhc = (struct linux_fhc *)
  266. central_alloc_bootmem(sizeof(struct linux_fhc));
  267. if (fhc == NULL)
  268. central_probe_failure(__LINE__);
  269. /* First init central. */
  270. central_bus->child = fhc;
  271. central_bus->prom_node = dp;
  272. central_ranges_init(central_bus);
  273. /* And then central's FHC. */
  274. fhc->next = fhc_list;
  275. fhc_list = fhc;
  276. fhc->parent = central_bus;
  277. fp = dp->child;
  278. while (fp) {
  279. if (!strcmp(fp->name, "fhc"))
  280. break;
  281. fp = fp->sibling;
  282. }
  283. if (!fp)
  284. central_probe_failure(__LINE__);
  285. fhc->prom_node = fp;
  286. fhc_ranges_init(fhc);
  287. /* Now, map in FHC register set. */
  288. pr = of_get_property(fp, "reg", NULL);
  289. if (!pr)
  290. central_probe_failure(__LINE__);
  291. memcpy(fpregs, pr, sizeof(fpregs));
  292. apply_central_ranges(central_bus, &fpregs[0], 6);
  293. fhc->fhc_regs.pregs = prom_reg_to_paddr(&fpregs[0]);
  294. fhc->fhc_regs.ireg = prom_reg_to_paddr(&fpregs[1]);
  295. fhc->fhc_regs.ffregs = prom_reg_to_paddr(&fpregs[2]);
  296. fhc->fhc_regs.sregs = prom_reg_to_paddr(&fpregs[3]);
  297. fhc->fhc_regs.uregs = prom_reg_to_paddr(&fpregs[4]);
  298. fhc->fhc_regs.tregs = prom_reg_to_paddr(&fpregs[5]);
  299. /* Obtain board number from board status register, Central's
  300. * FHC lacks "board#" property.
  301. */
  302. err = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_BSR);
  303. fhc->board = (((err >> 16) & 0x01) |
  304. ((err >> 12) & 0x0e));
  305. fhc->jtag_master = 0;
  306. /* Attach the clock board registers for CENTRAL. */
  307. probe_clock_board(central_bus, fhc, fp);
  308. err = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_ID);
  309. printk("FHC(board %d): Version[%x] PartID[%x] Manuf[%x] (CENTRAL)\n",
  310. fhc->board,
  311. ((err & FHC_ID_VERS) >> 28),
  312. ((err & FHC_ID_PARTID) >> 12),
  313. ((err & FHC_ID_MANUF) >> 1));
  314. probe_other_fhcs();
  315. init_all_fhc_hw();
  316. }
  317. static __inline__ void fhc_ledblink(struct linux_fhc *fhc, int on)
  318. {
  319. u32 tmp;
  320. tmp = upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  321. /* NOTE: reverse logic on this bit */
  322. if (on)
  323. tmp &= ~(FHC_CONTROL_RLED);
  324. else
  325. tmp |= FHC_CONTROL_RLED;
  326. tmp &= ~(FHC_CONTROL_AOFF | FHC_CONTROL_BOFF | FHC_CONTROL_SLINE);
  327. upa_writel(tmp, fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  328. upa_readl(fhc->fhc_regs.pregs + FHC_PREGS_CTRL);
  329. }
  330. static __inline__ void central_ledblink(struct linux_central *central, int on)
  331. {
  332. u8 tmp;
  333. tmp = upa_readb(central->clkregs + CLOCK_CTRL);
  334. /* NOTE: reverse logic on this bit */
  335. if (on)
  336. tmp &= ~(CLOCK_CTRL_RLED);
  337. else
  338. tmp |= CLOCK_CTRL_RLED;
  339. upa_writeb(tmp, central->clkregs + CLOCK_CTRL);
  340. upa_readb(central->clkregs + CLOCK_CTRL);
  341. }
  342. static struct timer_list sftimer;
  343. static int led_state;
  344. static void sunfire_timer(unsigned long __ignored)
  345. {
  346. struct linux_fhc *fhc;
  347. central_ledblink(central_bus, led_state);
  348. for (fhc = fhc_list; fhc != NULL; fhc = fhc->next)
  349. if (! IS_CENTRAL_FHC(fhc))
  350. fhc_ledblink(fhc, led_state);
  351. led_state = ! led_state;
  352. sftimer.expires = jiffies + (HZ >> 1);
  353. add_timer(&sftimer);
  354. }
  355. /* After PCI/SBUS busses have been probed, this is called to perform
  356. * final initialization of all FireHose Controllers in the system.
  357. */
  358. void firetruck_init(void)
  359. {
  360. struct linux_central *central = central_bus;
  361. u8 ctrl;
  362. /* No central bus, nothing to do. */
  363. if (central == NULL)
  364. return;
  365. /* OBP leaves it on, turn it off so clock board timer LED
  366. * is in sync with FHC ones.
  367. */
  368. ctrl = upa_readb(central->clkregs + CLOCK_CTRL);
  369. ctrl &= ~(CLOCK_CTRL_RLED);
  370. upa_writeb(ctrl, central->clkregs + CLOCK_CTRL);
  371. led_state = 0;
  372. init_timer(&sftimer);
  373. sftimer.data = 0;
  374. sftimer.function = &sunfire_timer;
  375. sftimer.expires = jiffies + (HZ >> 1);
  376. add_timer(&sftimer);
  377. }