sun4m_irq.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. /* sun4m_irq.c
  2. * arch/sparc/kernel/sun4m_irq.c:
  3. *
  4. * djhr: Hacked out of irq.c into a CPU dependent version.
  5. *
  6. * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
  7. * Copyright (C) 1995 Miguel de Icaza (miguel@nuclecu.unam.mx)
  8. * Copyright (C) 1995 Pete A. Zaitcev (zaitcev@yahoo.com)
  9. * Copyright (C) 1996 Dave Redman (djhr@tadpole.co.uk)
  10. */
  11. #include <linux/errno.h>
  12. #include <linux/linkage.h>
  13. #include <linux/kernel_stat.h>
  14. #include <linux/signal.h>
  15. #include <linux/sched.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/smp.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/slab.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <asm/ptrace.h>
  23. #include <asm/processor.h>
  24. #include <asm/system.h>
  25. #include <asm/psr.h>
  26. #include <asm/vaddrs.h>
  27. #include <asm/timer.h>
  28. #include <asm/openprom.h>
  29. #include <asm/oplib.h>
  30. #include <asm/traps.h>
  31. #include <asm/pgalloc.h>
  32. #include <asm/pgtable.h>
  33. #include <asm/smp.h>
  34. #include <asm/irq.h>
  35. #include <asm/io.h>
  36. #include <asm/sbus.h>
  37. #include <asm/cacheflush.h>
  38. static unsigned long dummy;
  39. struct sun4m_intregs *sun4m_interrupts;
  40. unsigned long *irq_rcvreg = &dummy;
  41. /* These tables only apply for interrupts greater than 15..
  42. *
  43. * any intr value below 0x10 is considered to be a soft-int
  44. * this may be useful or it may not.. but that's how I've done it.
  45. * and it won't clash with what OBP is telling us about devices.
  46. *
  47. * take an encoded intr value and lookup if it's valid
  48. * then get the mask bits that match from irq_mask
  49. *
  50. * P3: Translation from irq 0x0d to mask 0x2000 is for MrCoffee.
  51. */
  52. static unsigned char irq_xlate[32] = {
  53. /* 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, a, b, c, d, e, f */
  54. 0, 0, 0, 0, 1, 0, 2, 0, 3, 0, 4, 5, 6, 14, 0, 7,
  55. 0, 0, 8, 9, 0, 10, 0, 11, 0, 12, 0, 13, 0, 14, 0, 0
  56. };
  57. static unsigned long irq_mask[] = {
  58. 0, /* illegal index */
  59. SUN4M_INT_SCSI, /* 1 irq 4 */
  60. SUN4M_INT_ETHERNET, /* 2 irq 6 */
  61. SUN4M_INT_VIDEO, /* 3 irq 8 */
  62. SUN4M_INT_REALTIME, /* 4 irq 10 */
  63. SUN4M_INT_FLOPPY, /* 5 irq 11 */
  64. (SUN4M_INT_SERIAL | SUN4M_INT_KBDMS), /* 6 irq 12 */
  65. SUN4M_INT_MODULE_ERR, /* 7 irq 15 */
  66. SUN4M_INT_SBUS(0), /* 8 irq 2 */
  67. SUN4M_INT_SBUS(1), /* 9 irq 3 */
  68. SUN4M_INT_SBUS(2), /* 10 irq 5 */
  69. SUN4M_INT_SBUS(3), /* 11 irq 7 */
  70. SUN4M_INT_SBUS(4), /* 12 irq 9 */
  71. SUN4M_INT_SBUS(5), /* 13 irq 11 */
  72. SUN4M_INT_SBUS(6) /* 14 irq 13 */
  73. };
  74. static int sun4m_pil_map[] = { 0, 2, 3, 5, 7, 9, 11, 13 };
  75. unsigned int sun4m_sbint_to_irq(struct sbus_dev *sdev, unsigned int sbint)
  76. {
  77. if (sbint >= sizeof(sun4m_pil_map)) {
  78. printk(KERN_ERR "%s: bogus SBINT %d\n", sdev->prom_name, sbint);
  79. BUG();
  80. }
  81. return sun4m_pil_map[sbint] | 0x30;
  82. }
  83. inline unsigned long sun4m_get_irqmask(unsigned int irq)
  84. {
  85. unsigned long mask;
  86. if (irq > 0x20) {
  87. /* OBIO/SBUS interrupts */
  88. irq &= 0x1f;
  89. mask = irq_mask[irq_xlate[irq]];
  90. if (!mask)
  91. printk("sun4m_get_irqmask: IRQ%d has no valid mask!\n",irq);
  92. } else {
  93. /* Soft Interrupts will come here.
  94. * Currently there is no way to trigger them but I'm sure
  95. * something could be cooked up.
  96. */
  97. irq &= 0xf;
  98. mask = SUN4M_SOFT_INT(irq);
  99. }
  100. return mask;
  101. }
  102. static void sun4m_disable_irq(unsigned int irq_nr)
  103. {
  104. unsigned long mask, flags;
  105. int cpu = smp_processor_id();
  106. mask = sun4m_get_irqmask(irq_nr);
  107. local_irq_save(flags);
  108. if (irq_nr > 15)
  109. sun4m_interrupts->set = mask;
  110. else
  111. sun4m_interrupts->cpu_intregs[cpu].set = mask;
  112. local_irq_restore(flags);
  113. }
  114. static void sun4m_enable_irq(unsigned int irq_nr)
  115. {
  116. unsigned long mask, flags;
  117. int cpu = smp_processor_id();
  118. /* Dreadful floppy hack. When we use 0x2b instead of
  119. * 0x0b the system blows (it starts to whistle!).
  120. * So we continue to use 0x0b. Fixme ASAP. --P3
  121. */
  122. if (irq_nr != 0x0b) {
  123. mask = sun4m_get_irqmask(irq_nr);
  124. local_irq_save(flags);
  125. if (irq_nr > 15)
  126. sun4m_interrupts->clear = mask;
  127. else
  128. sun4m_interrupts->cpu_intregs[cpu].clear = mask;
  129. local_irq_restore(flags);
  130. } else {
  131. local_irq_save(flags);
  132. sun4m_interrupts->clear = SUN4M_INT_FLOPPY;
  133. local_irq_restore(flags);
  134. }
  135. }
  136. static unsigned long cpu_pil_to_imask[16] = {
  137. /*0*/ 0x00000000,
  138. /*1*/ 0x00000000,
  139. /*2*/ SUN4M_INT_SBUS(0) | SUN4M_INT_VME(0),
  140. /*3*/ SUN4M_INT_SBUS(1) | SUN4M_INT_VME(1),
  141. /*4*/ SUN4M_INT_SCSI,
  142. /*5*/ SUN4M_INT_SBUS(2) | SUN4M_INT_VME(2),
  143. /*6*/ SUN4M_INT_ETHERNET,
  144. /*7*/ SUN4M_INT_SBUS(3) | SUN4M_INT_VME(3),
  145. /*8*/ SUN4M_INT_VIDEO,
  146. /*9*/ SUN4M_INT_SBUS(4) | SUN4M_INT_VME(4) | SUN4M_INT_MODULE_ERR,
  147. /*10*/ SUN4M_INT_REALTIME,
  148. /*11*/ SUN4M_INT_SBUS(5) | SUN4M_INT_VME(5) | SUN4M_INT_FLOPPY,
  149. /*12*/ SUN4M_INT_SERIAL | SUN4M_INT_KBDMS,
  150. /*13*/ SUN4M_INT_AUDIO,
  151. /*14*/ SUN4M_INT_E14,
  152. /*15*/ 0x00000000
  153. };
  154. /* We assume the caller has disabled local interrupts when these are called,
  155. * or else very bizarre behavior will result.
  156. */
  157. static void sun4m_disable_pil_irq(unsigned int pil)
  158. {
  159. sun4m_interrupts->set = cpu_pil_to_imask[pil];
  160. }
  161. static void sun4m_enable_pil_irq(unsigned int pil)
  162. {
  163. sun4m_interrupts->clear = cpu_pil_to_imask[pil];
  164. }
  165. #ifdef CONFIG_SMP
  166. static void sun4m_send_ipi(int cpu, int level)
  167. {
  168. unsigned long mask;
  169. mask = sun4m_get_irqmask(level);
  170. sun4m_interrupts->cpu_intregs[cpu].set = mask;
  171. }
  172. static void sun4m_clear_ipi(int cpu, int level)
  173. {
  174. unsigned long mask;
  175. mask = sun4m_get_irqmask(level);
  176. sun4m_interrupts->cpu_intregs[cpu].clear = mask;
  177. }
  178. static void sun4m_set_udt(int cpu)
  179. {
  180. sun4m_interrupts->undirected_target = cpu;
  181. }
  182. #endif
  183. #define OBIO_INTR 0x20
  184. #define TIMER_IRQ (OBIO_INTR | 10)
  185. #define PROFILE_IRQ (OBIO_INTR | 14)
  186. struct sun4m_timer_regs *sun4m_timers;
  187. unsigned int lvl14_resolution = (((1000000/HZ) + 1) << 10);
  188. static void sun4m_clear_clock_irq(void)
  189. {
  190. volatile unsigned int clear_intr;
  191. clear_intr = sun4m_timers->l10_timer_limit;
  192. }
  193. static void sun4m_clear_profile_irq(int cpu)
  194. {
  195. volatile unsigned int clear;
  196. clear = sun4m_timers->cpu_timers[cpu].l14_timer_limit;
  197. }
  198. static void sun4m_load_profile_irq(int cpu, unsigned int limit)
  199. {
  200. sun4m_timers->cpu_timers[cpu].l14_timer_limit = limit;
  201. }
  202. static void __init sun4m_init_timers(irqreturn_t (*counter_fn)(int, void *, struct pt_regs *))
  203. {
  204. int reg_count, irq, cpu;
  205. struct linux_prom_registers cnt_regs[PROMREG_MAX];
  206. int obio_node, cnt_node;
  207. struct resource r;
  208. cnt_node = 0;
  209. if((obio_node =
  210. prom_searchsiblings (prom_getchild(prom_root_node), "obio")) == 0 ||
  211. (obio_node = prom_getchild (obio_node)) == 0 ||
  212. (cnt_node = prom_searchsiblings (obio_node, "counter")) == 0) {
  213. prom_printf("Cannot find /obio/counter node\n");
  214. prom_halt();
  215. }
  216. reg_count = prom_getproperty(cnt_node, "reg",
  217. (void *) cnt_regs, sizeof(cnt_regs));
  218. reg_count = (reg_count/sizeof(struct linux_prom_registers));
  219. /* Apply the obio ranges to the timer registers. */
  220. prom_apply_obio_ranges(cnt_regs, reg_count);
  221. cnt_regs[4].phys_addr = cnt_regs[reg_count-1].phys_addr;
  222. cnt_regs[4].reg_size = cnt_regs[reg_count-1].reg_size;
  223. cnt_regs[4].which_io = cnt_regs[reg_count-1].which_io;
  224. for(obio_node = 1; obio_node < 4; obio_node++) {
  225. cnt_regs[obio_node].phys_addr =
  226. cnt_regs[obio_node-1].phys_addr + PAGE_SIZE;
  227. cnt_regs[obio_node].reg_size = cnt_regs[obio_node-1].reg_size;
  228. cnt_regs[obio_node].which_io = cnt_regs[obio_node-1].which_io;
  229. }
  230. memset((char*)&r, 0, sizeof(struct resource));
  231. /* Map the per-cpu Counter registers. */
  232. r.flags = cnt_regs[0].which_io;
  233. r.start = cnt_regs[0].phys_addr;
  234. sun4m_timers = (struct sun4m_timer_regs *) sbus_ioremap(&r, 0,
  235. PAGE_SIZE*SUN4M_NCPUS, "sun4m_cpu_cnt");
  236. /* Map the system Counter register. */
  237. /* XXX Here we expect consequent calls to yeld adjusent maps. */
  238. r.flags = cnt_regs[4].which_io;
  239. r.start = cnt_regs[4].phys_addr;
  240. sbus_ioremap(&r, 0, cnt_regs[4].reg_size, "sun4m_sys_cnt");
  241. sun4m_timers->l10_timer_limit = (((1000000/HZ) + 1) << 10);
  242. master_l10_counter = &sun4m_timers->l10_cur_count;
  243. master_l10_limit = &sun4m_timers->l10_timer_limit;
  244. irq = request_irq(TIMER_IRQ,
  245. counter_fn,
  246. (IRQF_DISABLED | SA_STATIC_ALLOC),
  247. "timer", NULL);
  248. if (irq) {
  249. prom_printf("time_init: unable to attach IRQ%d\n",TIMER_IRQ);
  250. prom_halt();
  251. }
  252. if (!cpu_find_by_instance(1, NULL, NULL)) {
  253. for(cpu = 0; cpu < 4; cpu++)
  254. sun4m_timers->cpu_timers[cpu].l14_timer_limit = 0;
  255. sun4m_interrupts->set = SUN4M_INT_E14;
  256. } else {
  257. sun4m_timers->cpu_timers[0].l14_timer_limit = 0;
  258. }
  259. #ifdef CONFIG_SMP
  260. {
  261. unsigned long flags;
  262. extern unsigned long lvl14_save[4];
  263. struct tt_entry *trap_table = &sparc_ttable[SP_TRAP_IRQ1 + (14 - 1)];
  264. /* For SMP we use the level 14 ticker, however the bootup code
  265. * has copied the firmwares level 14 vector into boot cpu's
  266. * trap table, we must fix this now or we get squashed.
  267. */
  268. local_irq_save(flags);
  269. trap_table->inst_one = lvl14_save[0];
  270. trap_table->inst_two = lvl14_save[1];
  271. trap_table->inst_three = lvl14_save[2];
  272. trap_table->inst_four = lvl14_save[3];
  273. local_flush_cache_all();
  274. local_irq_restore(flags);
  275. }
  276. #endif
  277. }
  278. void __init sun4m_init_IRQ(void)
  279. {
  280. int ie_node,i;
  281. struct linux_prom_registers int_regs[PROMREG_MAX];
  282. int num_regs;
  283. struct resource r;
  284. int mid;
  285. local_irq_disable();
  286. if((ie_node = prom_searchsiblings(prom_getchild(prom_root_node), "obio")) == 0 ||
  287. (ie_node = prom_getchild (ie_node)) == 0 ||
  288. (ie_node = prom_searchsiblings (ie_node, "interrupt")) == 0) {
  289. prom_printf("Cannot find /obio/interrupt node\n");
  290. prom_halt();
  291. }
  292. num_regs = prom_getproperty(ie_node, "reg", (char *) int_regs,
  293. sizeof(int_regs));
  294. num_regs = (num_regs/sizeof(struct linux_prom_registers));
  295. /* Apply the obio ranges to these registers. */
  296. prom_apply_obio_ranges(int_regs, num_regs);
  297. int_regs[4].phys_addr = int_regs[num_regs-1].phys_addr;
  298. int_regs[4].reg_size = int_regs[num_regs-1].reg_size;
  299. int_regs[4].which_io = int_regs[num_regs-1].which_io;
  300. for(ie_node = 1; ie_node < 4; ie_node++) {
  301. int_regs[ie_node].phys_addr = int_regs[ie_node-1].phys_addr + PAGE_SIZE;
  302. int_regs[ie_node].reg_size = int_regs[ie_node-1].reg_size;
  303. int_regs[ie_node].which_io = int_regs[ie_node-1].which_io;
  304. }
  305. memset((char *)&r, 0, sizeof(struct resource));
  306. /* Map the interrupt registers for all possible cpus. */
  307. r.flags = int_regs[0].which_io;
  308. r.start = int_regs[0].phys_addr;
  309. sun4m_interrupts = (struct sun4m_intregs *) sbus_ioremap(&r, 0,
  310. PAGE_SIZE*SUN4M_NCPUS, "interrupts_percpu");
  311. /* Map the system interrupt control registers. */
  312. r.flags = int_regs[4].which_io;
  313. r.start = int_regs[4].phys_addr;
  314. sbus_ioremap(&r, 0, int_regs[4].reg_size, "interrupts_system");
  315. sun4m_interrupts->set = ~SUN4M_INT_MASKALL;
  316. for (i = 0; !cpu_find_by_instance(i, NULL, &mid); i++)
  317. sun4m_interrupts->cpu_intregs[mid].clear = ~0x17fff;
  318. if (!cpu_find_by_instance(1, NULL, NULL)) {
  319. /* system wide interrupts go to cpu 0, this should always
  320. * be safe because it is guaranteed to be fitted or OBP doesn't
  321. * come up
  322. *
  323. * Not sure, but writing here on SLAVIO systems may puke
  324. * so I don't do it unless there is more than 1 cpu.
  325. */
  326. irq_rcvreg = (unsigned long *)
  327. &sun4m_interrupts->undirected_target;
  328. sun4m_interrupts->undirected_target = 0;
  329. }
  330. BTFIXUPSET_CALL(sbint_to_irq, sun4m_sbint_to_irq, BTFIXUPCALL_NORM);
  331. BTFIXUPSET_CALL(enable_irq, sun4m_enable_irq, BTFIXUPCALL_NORM);
  332. BTFIXUPSET_CALL(disable_irq, sun4m_disable_irq, BTFIXUPCALL_NORM);
  333. BTFIXUPSET_CALL(enable_pil_irq, sun4m_enable_pil_irq, BTFIXUPCALL_NORM);
  334. BTFIXUPSET_CALL(disable_pil_irq, sun4m_disable_pil_irq, BTFIXUPCALL_NORM);
  335. BTFIXUPSET_CALL(clear_clock_irq, sun4m_clear_clock_irq, BTFIXUPCALL_NORM);
  336. BTFIXUPSET_CALL(clear_profile_irq, sun4m_clear_profile_irq, BTFIXUPCALL_NORM);
  337. BTFIXUPSET_CALL(load_profile_irq, sun4m_load_profile_irq, BTFIXUPCALL_NORM);
  338. sparc_init_timers = sun4m_init_timers;
  339. #ifdef CONFIG_SMP
  340. BTFIXUPSET_CALL(set_cpu_int, sun4m_send_ipi, BTFIXUPCALL_NORM);
  341. BTFIXUPSET_CALL(clear_cpu_int, sun4m_clear_ipi, BTFIXUPCALL_NORM);
  342. BTFIXUPSET_CALL(set_irq_udt, sun4m_set_udt, BTFIXUPCALL_NORM);
  343. #endif
  344. /* Cannot enable interrupts until OBP ticker is disabled. */
  345. }