piix.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709
  1. /*
  2. * linux/drivers/ide/pci/piix.c Version 0.47 February 8, 2007
  3. *
  4. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  5. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  6. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  7. * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * May be copied or modified under the terms of the GNU General Public License
  10. *
  11. * PIO mode setting function for Intel chipsets.
  12. * For use instead of BIOS settings.
  13. *
  14. * 40-41
  15. * 42-43
  16. *
  17. * 41
  18. * 43
  19. *
  20. * | PIO 0 | c0 | 80 | 0 | piix_tune_drive(drive, 0);
  21. * | PIO 2 | SW2 | d0 | 90 | 4 | piix_tune_drive(drive, 2);
  22. * | PIO 3 | MW1 | e1 | a1 | 9 | piix_tune_drive(drive, 3);
  23. * | PIO 4 | MW2 | e3 | a3 | b | piix_tune_drive(drive, 4);
  24. *
  25. * sitre = word40 & 0x4000; primary
  26. * sitre = word42 & 0x4000; secondary
  27. *
  28. * 44 8421|8421 hdd|hdb
  29. *
  30. * 48 8421 hdd|hdc|hdb|hda udma enabled
  31. *
  32. * 0001 hda
  33. * 0010 hdb
  34. * 0100 hdc
  35. * 1000 hdd
  36. *
  37. * 4a 84|21 hdb|hda
  38. * 4b 84|21 hdd|hdc
  39. *
  40. * ata-33/82371AB
  41. * ata-33/82371EB
  42. * ata-33/82801AB ata-66/82801AA
  43. * 00|00 udma 0 00|00 reserved
  44. * 01|01 udma 1 01|01 udma 3
  45. * 10|10 udma 2 10|10 udma 4
  46. * 11|11 reserved 11|11 reserved
  47. *
  48. * 54 8421|8421 ata66 drive|ata66 enable
  49. *
  50. * pci_read_config_word(HWIF(drive)->pci_dev, 0x40, &reg40);
  51. * pci_read_config_word(HWIF(drive)->pci_dev, 0x42, &reg42);
  52. * pci_read_config_word(HWIF(drive)->pci_dev, 0x44, &reg44);
  53. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x48, &reg48);
  54. * pci_read_config_word(HWIF(drive)->pci_dev, 0x4a, &reg4a);
  55. * pci_read_config_byte(HWIF(drive)->pci_dev, 0x54, &reg54);
  56. *
  57. * Documentation
  58. * Publically available from Intel web site. Errata documentation
  59. * is also publically available. As an aide to anyone hacking on this
  60. * driver the list of errata that are relevant is below.going back to
  61. * PIIX4. Older device documentation is now a bit tricky to find.
  62. *
  63. * Errata of note:
  64. *
  65. * Unfixable
  66. * PIIX4 errata #9 - Only on ultra obscure hw
  67. * ICH3 errata #13 - Not observed to affect real hw
  68. * by Intel
  69. *
  70. * Things we must deal with
  71. * PIIX4 errata #10 - BM IDE hang with non UDMA
  72. * (must stop/start dma to recover)
  73. * 440MX errata #15 - As PIIX4 errata #10
  74. * PIIX4 errata #15 - Must not read control registers
  75. * during a PIO transfer
  76. * 440MX errata #13 - As PIIX4 errata #15
  77. * ICH2 errata #21 - DMA mode 0 doesn't work right
  78. * ICH0/1 errata #55 - As ICH2 errata #21
  79. * ICH2 spec c #9 - Extra operations needed to handle
  80. * drive hotswap [NOT YET SUPPORTED]
  81. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  82. * and must be dword aligned
  83. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  84. *
  85. * Should have been BIOS fixed:
  86. * 450NX: errata #19 - DMA hangs on old 450NX
  87. * 450NX: errata #20 - DMA hangs on old 450NX
  88. * 450NX: errata #25 - Corruption with DMA on old 450NX
  89. * ICH3 errata #15 - IDE deadlock under high load
  90. * (BIOS must set dev 31 fn 0 bit 23)
  91. * ICH3 errata #18 - Don't use native mode
  92. */
  93. #include <linux/types.h>
  94. #include <linux/module.h>
  95. #include <linux/kernel.h>
  96. #include <linux/ioport.h>
  97. #include <linux/pci.h>
  98. #include <linux/hdreg.h>
  99. #include <linux/ide.h>
  100. #include <linux/delay.h>
  101. #include <linux/init.h>
  102. #include <asm/io.h>
  103. static int no_piix_dma;
  104. /**
  105. * piix_ratemask - compute rate mask for PIIX IDE
  106. * @drive: IDE drive to compute for
  107. *
  108. * Returns the available modes for the PIIX IDE controller.
  109. */
  110. static u8 piix_ratemask (ide_drive_t *drive)
  111. {
  112. struct pci_dev *dev = HWIF(drive)->pci_dev;
  113. u8 mode;
  114. switch(dev->device) {
  115. case PCI_DEVICE_ID_INTEL_82801EB_1:
  116. mode = 3;
  117. break;
  118. /* UDMA 100 capable */
  119. case PCI_DEVICE_ID_INTEL_82801BA_8:
  120. case PCI_DEVICE_ID_INTEL_82801BA_9:
  121. case PCI_DEVICE_ID_INTEL_82801CA_10:
  122. case PCI_DEVICE_ID_INTEL_82801CA_11:
  123. case PCI_DEVICE_ID_INTEL_82801E_11:
  124. case PCI_DEVICE_ID_INTEL_82801DB_1:
  125. case PCI_DEVICE_ID_INTEL_82801DB_10:
  126. case PCI_DEVICE_ID_INTEL_82801DB_11:
  127. case PCI_DEVICE_ID_INTEL_82801EB_11:
  128. case PCI_DEVICE_ID_INTEL_ESB_2:
  129. case PCI_DEVICE_ID_INTEL_ICH6_19:
  130. case PCI_DEVICE_ID_INTEL_ICH7_21:
  131. case PCI_DEVICE_ID_INTEL_ESB2_18:
  132. case PCI_DEVICE_ID_INTEL_ICH8_6:
  133. mode = 3;
  134. break;
  135. /* UDMA 66 capable */
  136. case PCI_DEVICE_ID_INTEL_82801AA_1:
  137. case PCI_DEVICE_ID_INTEL_82372FB_1:
  138. mode = 2;
  139. break;
  140. /* UDMA 33 capable */
  141. case PCI_DEVICE_ID_INTEL_82371AB:
  142. case PCI_DEVICE_ID_INTEL_82443MX_1:
  143. case PCI_DEVICE_ID_INTEL_82451NX:
  144. case PCI_DEVICE_ID_INTEL_82801AB_1:
  145. return 1;
  146. /* Non UDMA capable (MWDMA2) */
  147. case PCI_DEVICE_ID_INTEL_82371SB_1:
  148. case PCI_DEVICE_ID_INTEL_82371FB_1:
  149. case PCI_DEVICE_ID_INTEL_82371FB_0:
  150. case PCI_DEVICE_ID_INTEL_82371MX:
  151. default:
  152. return 0;
  153. }
  154. /*
  155. * If we are UDMA66 capable fall back to UDMA33
  156. * if the drive cannot see an 80pin cable.
  157. */
  158. if (!eighty_ninty_three(drive))
  159. mode = min_t(u8, mode, 1);
  160. return mode;
  161. }
  162. /**
  163. * piix_dma_2_pio - return the PIO mode matching DMA
  164. * @xfer_rate: transfer speed
  165. *
  166. * Returns the nearest equivalent PIO timing for the PIO or DMA
  167. * mode requested by the controller.
  168. */
  169. static u8 piix_dma_2_pio (u8 xfer_rate) {
  170. switch(xfer_rate) {
  171. case XFER_UDMA_6:
  172. case XFER_UDMA_5:
  173. case XFER_UDMA_4:
  174. case XFER_UDMA_3:
  175. case XFER_UDMA_2:
  176. case XFER_UDMA_1:
  177. case XFER_UDMA_0:
  178. case XFER_MW_DMA_2:
  179. case XFER_PIO_4:
  180. return 4;
  181. case XFER_MW_DMA_1:
  182. case XFER_PIO_3:
  183. return 3;
  184. case XFER_SW_DMA_2:
  185. case XFER_PIO_2:
  186. return 2;
  187. case XFER_MW_DMA_0:
  188. case XFER_SW_DMA_1:
  189. case XFER_SW_DMA_0:
  190. case XFER_PIO_1:
  191. case XFER_PIO_0:
  192. case XFER_PIO_SLOW:
  193. default:
  194. return 0;
  195. }
  196. }
  197. /**
  198. * piix_tune_pio - tune PIIX for PIO mode
  199. * @drive: drive to tune
  200. * @pio: desired PIO mode
  201. *
  202. * Set the interface PIO mode based upon the settings done by AMI BIOS.
  203. */
  204. static void piix_tune_pio (ide_drive_t *drive, u8 pio)
  205. {
  206. ide_hwif_t *hwif = HWIF(drive);
  207. struct pci_dev *dev = hwif->pci_dev;
  208. int is_slave = drive->dn & 1;
  209. int master_port = hwif->channel ? 0x42 : 0x40;
  210. int slave_port = 0x44;
  211. unsigned long flags;
  212. u16 master_data;
  213. u8 slave_data;
  214. static DEFINE_SPINLOCK(tune_lock);
  215. int control = 0;
  216. /* ISP RTC */
  217. static const u8 timings[][2]= {
  218. { 0, 0 },
  219. { 0, 0 },
  220. { 1, 0 },
  221. { 2, 1 },
  222. { 2, 3 }, };
  223. /*
  224. * Master vs slave is synchronized above us but the slave register is
  225. * shared by the two hwifs so the corner case of two slave timeouts in
  226. * parallel must be locked.
  227. */
  228. spin_lock_irqsave(&tune_lock, flags);
  229. pci_read_config_word(dev, master_port, &master_data);
  230. if (pio > 1)
  231. control |= 1; /* Programmable timing on */
  232. if (drive->media == ide_disk)
  233. control |= 4; /* Prefetch, post write */
  234. if (pio > 2)
  235. control |= 2; /* IORDY */
  236. if (is_slave) {
  237. master_data |= 0x4000;
  238. master_data &= ~0x0070;
  239. if (pio > 1) {
  240. /* Set PPE, IE and TIME */
  241. master_data |= control << 4;
  242. }
  243. pci_read_config_byte(dev, slave_port, &slave_data);
  244. slave_data &= hwif->channel ? 0x0f : 0xf0;
  245. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) <<
  246. (hwif->channel ? 4 : 0);
  247. } else {
  248. master_data &= ~0x3307;
  249. if (pio > 1) {
  250. /* enable PPE, IE and TIME */
  251. master_data |= control;
  252. }
  253. master_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  254. }
  255. pci_write_config_word(dev, master_port, master_data);
  256. if (is_slave)
  257. pci_write_config_byte(dev, slave_port, slave_data);
  258. spin_unlock_irqrestore(&tune_lock, flags);
  259. }
  260. /**
  261. * piix_tune_drive - tune a drive attached to PIIX
  262. * @drive: drive to tune
  263. * @pio: desired PIO mode
  264. *
  265. * Set the drive's PIO mode (might be useful if drive is not registered
  266. * in CMOS for any reason).
  267. */
  268. static void piix_tune_drive (ide_drive_t *drive, u8 pio)
  269. {
  270. pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
  271. piix_tune_pio(drive, pio);
  272. (void) ide_config_drive_speed(drive, XFER_PIO_0 + pio);
  273. }
  274. /**
  275. * piix_tune_chipset - tune a PIIX interface
  276. * @drive: IDE drive to tune
  277. * @xferspeed: speed to configure
  278. *
  279. * Set a PIIX interface channel to the desired speeds. This involves
  280. * requires the right timing data into the PIIX configuration space
  281. * then setting the drive parameters appropriately
  282. */
  283. static int piix_tune_chipset (ide_drive_t *drive, u8 xferspeed)
  284. {
  285. ide_hwif_t *hwif = HWIF(drive);
  286. struct pci_dev *dev = hwif->pci_dev;
  287. u8 maslave = hwif->channel ? 0x42 : 0x40;
  288. u8 speed = ide_rate_filter(piix_ratemask(drive), xferspeed);
  289. int a_speed = 3 << (drive->dn * 4);
  290. int u_flag = 1 << drive->dn;
  291. int v_flag = 0x01 << drive->dn;
  292. int w_flag = 0x10 << drive->dn;
  293. int u_speed = 0;
  294. int sitre;
  295. u16 reg4042, reg4a;
  296. u8 reg48, reg54, reg55;
  297. pci_read_config_word(dev, maslave, &reg4042);
  298. sitre = (reg4042 & 0x4000) ? 1 : 0;
  299. pci_read_config_byte(dev, 0x48, &reg48);
  300. pci_read_config_word(dev, 0x4a, &reg4a);
  301. pci_read_config_byte(dev, 0x54, &reg54);
  302. pci_read_config_byte(dev, 0x55, &reg55);
  303. switch(speed) {
  304. case XFER_UDMA_4:
  305. case XFER_UDMA_2: u_speed = 2 << (drive->dn * 4); break;
  306. case XFER_UDMA_5:
  307. case XFER_UDMA_3:
  308. case XFER_UDMA_1: u_speed = 1 << (drive->dn * 4); break;
  309. case XFER_UDMA_0: u_speed = 0 << (drive->dn * 4); break;
  310. case XFER_MW_DMA_2:
  311. case XFER_MW_DMA_1:
  312. case XFER_SW_DMA_2: break;
  313. case XFER_PIO_4:
  314. case XFER_PIO_3:
  315. case XFER_PIO_2:
  316. case XFER_PIO_0: break;
  317. default: return -1;
  318. }
  319. if (speed >= XFER_UDMA_0) {
  320. if (!(reg48 & u_flag))
  321. pci_write_config_byte(dev, 0x48, reg48 | u_flag);
  322. if (speed == XFER_UDMA_5) {
  323. pci_write_config_byte(dev, 0x55, (u8) reg55|w_flag);
  324. } else {
  325. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  326. }
  327. if ((reg4a & a_speed) != u_speed)
  328. pci_write_config_word(dev, 0x4a, (reg4a & ~a_speed) | u_speed);
  329. if (speed > XFER_UDMA_2) {
  330. if (!(reg54 & v_flag))
  331. pci_write_config_byte(dev, 0x54, reg54 | v_flag);
  332. } else
  333. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  334. } else {
  335. if (reg48 & u_flag)
  336. pci_write_config_byte(dev, 0x48, reg48 & ~u_flag);
  337. if (reg4a & a_speed)
  338. pci_write_config_word(dev, 0x4a, reg4a & ~a_speed);
  339. if (reg54 & v_flag)
  340. pci_write_config_byte(dev, 0x54, reg54 & ~v_flag);
  341. if (reg55 & w_flag)
  342. pci_write_config_byte(dev, 0x55, (u8) reg55 & ~w_flag);
  343. }
  344. piix_tune_pio(drive, piix_dma_2_pio(speed));
  345. return ide_config_drive_speed(drive, speed);
  346. }
  347. /**
  348. * piix_config_drive_for_dma - configure drive for DMA
  349. * @drive: IDE drive to configure
  350. *
  351. * Set up a PIIX interface channel for the best available speed.
  352. * We prefer UDMA if it is available and then MWDMA. If DMA is
  353. * not available we switch to PIO and return 0.
  354. */
  355. static int piix_config_drive_for_dma (ide_drive_t *drive)
  356. {
  357. u8 speed = ide_dma_speed(drive, piix_ratemask(drive));
  358. /*
  359. * If no DMA speed was available or the chipset has DMA bugs
  360. * then disable DMA and use PIO
  361. */
  362. if (!speed)
  363. return 0;
  364. (void) piix_tune_chipset(drive, speed);
  365. return ide_dma_enable(drive);
  366. }
  367. /**
  368. * piix_config_drive_xfer_rate - set up an IDE device
  369. * @drive: IDE drive to configure
  370. *
  371. * Set up the PIIX interface for the best available speed on this
  372. * interface, preferring DMA to PIO.
  373. */
  374. static int piix_config_drive_xfer_rate (ide_drive_t *drive)
  375. {
  376. drive->init_speed = 0;
  377. if (ide_use_dma(drive) && piix_config_drive_for_dma(drive))
  378. return 0;
  379. if (ide_use_fast_pio(drive))
  380. piix_tune_drive(drive, 255);
  381. return -1;
  382. }
  383. /**
  384. * piix_is_ichx - check if ICHx
  385. * @dev: PCI device to check
  386. *
  387. * returns 1 if ICHx, 0 otherwise.
  388. */
  389. static int piix_is_ichx(struct pci_dev *dev)
  390. {
  391. switch (dev->device) {
  392. case PCI_DEVICE_ID_INTEL_82801EB_1:
  393. case PCI_DEVICE_ID_INTEL_82801AA_1:
  394. case PCI_DEVICE_ID_INTEL_82801AB_1:
  395. case PCI_DEVICE_ID_INTEL_82801BA_8:
  396. case PCI_DEVICE_ID_INTEL_82801BA_9:
  397. case PCI_DEVICE_ID_INTEL_82801CA_10:
  398. case PCI_DEVICE_ID_INTEL_82801CA_11:
  399. case PCI_DEVICE_ID_INTEL_82801DB_1:
  400. case PCI_DEVICE_ID_INTEL_82801DB_10:
  401. case PCI_DEVICE_ID_INTEL_82801DB_11:
  402. case PCI_DEVICE_ID_INTEL_82801EB_11:
  403. case PCI_DEVICE_ID_INTEL_82801E_11:
  404. case PCI_DEVICE_ID_INTEL_ESB_2:
  405. case PCI_DEVICE_ID_INTEL_ICH6_19:
  406. case PCI_DEVICE_ID_INTEL_ICH7_21:
  407. case PCI_DEVICE_ID_INTEL_ESB2_18:
  408. case PCI_DEVICE_ID_INTEL_ICH8_6:
  409. return 1;
  410. }
  411. return 0;
  412. }
  413. /**
  414. * init_chipset_piix - set up the PIIX chipset
  415. * @dev: PCI device to set up
  416. * @name: Name of the device
  417. *
  418. * Initialize the PCI device as required. For the PIIX this turns
  419. * out to be nice and simple
  420. */
  421. static unsigned int __devinit init_chipset_piix (struct pci_dev *dev, const char *name)
  422. {
  423. if (piix_is_ichx(dev)) {
  424. unsigned int extra = 0;
  425. pci_read_config_dword(dev, 0x54, &extra);
  426. pci_write_config_dword(dev, 0x54, extra|0x400);
  427. }
  428. return 0;
  429. }
  430. /**
  431. * piix_dma_clear_irq - clear BMDMA status
  432. * @drive: IDE drive to clear
  433. *
  434. * Called from ide_intr() for PIO interrupts
  435. * to clear BMDMA status as needed by ICHx
  436. */
  437. static void piix_dma_clear_irq(ide_drive_t *drive)
  438. {
  439. ide_hwif_t *hwif = HWIF(drive);
  440. u8 dma_stat;
  441. /* clear the INTR & ERROR bits */
  442. dma_stat = hwif->INB(hwif->dma_status);
  443. /* Should we force the bit as well ? */
  444. hwif->OUTB(dma_stat, hwif->dma_status);
  445. }
  446. static int __devinit piix_cable_detect(ide_hwif_t *hwif)
  447. {
  448. struct pci_dev *dev = hwif->pci_dev;
  449. u8 reg54h = 0, mask = hwif->channel ? 0xc0 : 0x30;
  450. pci_read_config_byte(dev, 0x54, &reg54h);
  451. return (reg54h & mask) ? 1 : 0;
  452. }
  453. /**
  454. * init_hwif_piix - fill in the hwif for the PIIX
  455. * @hwif: IDE interface
  456. *
  457. * Set up the ide_hwif_t for the PIIX interface according to the
  458. * capabilities of the hardware.
  459. */
  460. static void __devinit init_hwif_piix(ide_hwif_t *hwif)
  461. {
  462. #ifndef CONFIG_IA64
  463. if (!hwif->irq)
  464. hwif->irq = hwif->channel ? 15 : 14;
  465. #endif /* CONFIG_IA64 */
  466. if (hwif->pci_dev->device == PCI_DEVICE_ID_INTEL_82371MX) {
  467. /* This is a painful system best to let it self tune for now */
  468. return;
  469. }
  470. hwif->autodma = 0;
  471. hwif->tuneproc = &piix_tune_drive;
  472. hwif->speedproc = &piix_tune_chipset;
  473. hwif->drives[0].autotune = 1;
  474. hwif->drives[1].autotune = 1;
  475. if (!hwif->dma_base)
  476. return;
  477. /* ICHx need to clear the bmdma status for all interrupts */
  478. if (piix_is_ichx(hwif->pci_dev))
  479. hwif->ide_dma_clear_irq = &piix_dma_clear_irq;
  480. hwif->atapi_dma = 1;
  481. hwif->ultra_mask = 0x3f;
  482. hwif->mwdma_mask = 0x06;
  483. hwif->swdma_mask = 0x04;
  484. switch(hwif->pci_dev->device) {
  485. case PCI_DEVICE_ID_INTEL_82371FB_0:
  486. case PCI_DEVICE_ID_INTEL_82371FB_1:
  487. case PCI_DEVICE_ID_INTEL_82371SB_1:
  488. hwif->ultra_mask = 0x80;
  489. break;
  490. case PCI_DEVICE_ID_INTEL_82371AB:
  491. case PCI_DEVICE_ID_INTEL_82443MX_1:
  492. case PCI_DEVICE_ID_INTEL_82451NX:
  493. case PCI_DEVICE_ID_INTEL_82801AB_1:
  494. hwif->ultra_mask = 0x07;
  495. break;
  496. default:
  497. if (!hwif->udma_four)
  498. hwif->udma_four = piix_cable_detect(hwif);
  499. break;
  500. }
  501. if (no_piix_dma)
  502. hwif->ultra_mask = hwif->mwdma_mask = hwif->swdma_mask = 0;
  503. hwif->ide_dma_check = &piix_config_drive_xfer_rate;
  504. if (!noautodma)
  505. hwif->autodma = 1;
  506. hwif->drives[1].autodma = hwif->autodma;
  507. hwif->drives[0].autodma = hwif->autodma;
  508. }
  509. #define DECLARE_PIIX_DEV(name_str) \
  510. { \
  511. .name = name_str, \
  512. .init_chipset = init_chipset_piix, \
  513. .init_hwif = init_hwif_piix, \
  514. .channels = 2, \
  515. .autodma = AUTODMA, \
  516. .enablebits = {{0x41,0x80,0x80}, {0x43,0x80,0x80}}, \
  517. .bootable = ON_BOARD, \
  518. }
  519. static ide_pci_device_t piix_pci_info[] __devinitdata = {
  520. /* 0 */ DECLARE_PIIX_DEV("PIIXa"),
  521. /* 1 */ DECLARE_PIIX_DEV("PIIXb"),
  522. /* 2 */
  523. { /*
  524. * MPIIX actually has only a single IDE channel mapped to
  525. * the primary or secondary ports depending on the value
  526. * of the bit 14 of the IDETIM register at offset 0x6c
  527. */
  528. .name = "MPIIX",
  529. .init_hwif = init_hwif_piix,
  530. .channels = 2,
  531. .autodma = NODMA,
  532. .enablebits = {{0x6d,0xc0,0x80}, {0x6d,0xc0,0xc0}},
  533. .bootable = ON_BOARD,
  534. .flags = IDEPCI_FLAG_ISA_PORTS
  535. },
  536. /* 3 */ DECLARE_PIIX_DEV("PIIX3"),
  537. /* 4 */ DECLARE_PIIX_DEV("PIIX4"),
  538. /* 5 */ DECLARE_PIIX_DEV("ICH0"),
  539. /* 6 */ DECLARE_PIIX_DEV("PIIX4"),
  540. /* 7 */ DECLARE_PIIX_DEV("ICH"),
  541. /* 8 */ DECLARE_PIIX_DEV("PIIX4"),
  542. /* 9 */ DECLARE_PIIX_DEV("PIIX4"),
  543. /* 10 */ DECLARE_PIIX_DEV("ICH2"),
  544. /* 11 */ DECLARE_PIIX_DEV("ICH2M"),
  545. /* 12 */ DECLARE_PIIX_DEV("ICH3M"),
  546. /* 13 */ DECLARE_PIIX_DEV("ICH3"),
  547. /* 14 */ DECLARE_PIIX_DEV("ICH4"),
  548. /* 15 */ DECLARE_PIIX_DEV("ICH5"),
  549. /* 16 */ DECLARE_PIIX_DEV("C-ICH"),
  550. /* 17 */ DECLARE_PIIX_DEV("ICH4"),
  551. /* 18 */ DECLARE_PIIX_DEV("ICH5-SATA"),
  552. /* 19 */ DECLARE_PIIX_DEV("ICH5"),
  553. /* 20 */ DECLARE_PIIX_DEV("ICH6"),
  554. /* 21 */ DECLARE_PIIX_DEV("ICH7"),
  555. /* 22 */ DECLARE_PIIX_DEV("ICH4"),
  556. /* 23 */ DECLARE_PIIX_DEV("ESB2"),
  557. /* 24 */ DECLARE_PIIX_DEV("ICH8M"),
  558. };
  559. /**
  560. * piix_init_one - called when a PIIX is found
  561. * @dev: the piix device
  562. * @id: the matching pci id
  563. *
  564. * Called when the PCI registration layer (or the IDE initialization)
  565. * finds a device matching our IDE device tables.
  566. */
  567. static int __devinit piix_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  568. {
  569. ide_pci_device_t *d = &piix_pci_info[id->driver_data];
  570. return ide_setup_pci_device(dev, d);
  571. }
  572. /**
  573. * piix_check_450nx - Check for problem 450NX setup
  574. *
  575. * Check for the present of 450NX errata #19 and errata #25. If
  576. * they are found, disable use of DMA IDE
  577. */
  578. static void __devinit piix_check_450nx(void)
  579. {
  580. struct pci_dev *pdev = NULL;
  581. u16 cfg;
  582. u8 rev;
  583. while((pdev=pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev))!=NULL)
  584. {
  585. /* Look for 450NX PXB. Check for problem configurations
  586. A PCI quirk checks bit 6 already */
  587. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  588. pci_read_config_word(pdev, 0x41, &cfg);
  589. /* Only on the original revision: IDE DMA can hang */
  590. if(rev == 0x00)
  591. no_piix_dma = 1;
  592. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  593. else if(cfg & (1<<14) && rev < 5)
  594. no_piix_dma = 2;
  595. }
  596. if(no_piix_dma)
  597. printk(KERN_WARNING "piix: 450NX errata present, disabling IDE DMA.\n");
  598. if(no_piix_dma == 2)
  599. printk(KERN_WARNING "piix: A BIOS update may resolve this.\n");
  600. }
  601. static struct pci_device_id piix_pci_tbl[] = {
  602. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  603. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
  604. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371MX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
  605. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
  606. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
  607. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
  608. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6},
  609. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7},
  610. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82372FB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8},
  611. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9},
  612. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10},
  613. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11},
  614. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12},
  615. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 13},
  616. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 14},
  617. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_11,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 15},
  618. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801E_11, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 16},
  619. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_10,PCI_ANY_ID, PCI_ANY_ID, 0, 0, 17},
  620. #ifdef CONFIG_BLK_DEV_IDE_SATA
  621. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 18},
  622. #endif
  623. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 19},
  624. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_19, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 20},
  625. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 21},
  626. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 22},
  627. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 23},
  628. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_6, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 24},
  629. { 0, },
  630. };
  631. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  632. static struct pci_driver driver = {
  633. .name = "PIIX_IDE",
  634. .id_table = piix_pci_tbl,
  635. .probe = piix_init_one,
  636. };
  637. static int __init piix_ide_init(void)
  638. {
  639. piix_check_450nx();
  640. return ide_pci_register_driver(&driver);
  641. }
  642. module_init(piix_ide_init);
  643. MODULE_AUTHOR("Andre Hedrick, Andrzej Krzysztofowicz");
  644. MODULE_DESCRIPTION("PCI driver module for Intel PIIX IDE");
  645. MODULE_LICENSE("GPL");