atomic.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497
  1. /*
  2. * arch/arm/include/asm/atomic.h
  3. *
  4. * Copyright (C) 1996 Russell King.
  5. * Copyright (C) 2002 Deep Blue Solutions Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __ASM_ARM_ATOMIC_H
  12. #define __ASM_ARM_ATOMIC_H
  13. #include <linux/compiler.h>
  14. #include <linux/prefetch.h>
  15. #include <linux/types.h>
  16. #include <linux/irqflags.h>
  17. #include <asm/barrier.h>
  18. #include <asm/cmpxchg.h>
  19. #define ATOMIC_INIT(i) { (i) }
  20. #ifdef __KERNEL__
  21. /*
  22. * On ARM, ordinary assignment (str instruction) doesn't clear the local
  23. * strex/ldrex monitor on some implementations. The reason we can use it for
  24. * atomic_set() is the clrex or dummy strex done on every exception return.
  25. */
  26. #define atomic_read(v) (*(volatile int *)&(v)->counter)
  27. #define atomic_set(v,i) (((v)->counter) = (i))
  28. #if __LINUX_ARM_ARCH__ >= 6
  29. /*
  30. * ARMv6 UP and SMP safe atomic ops. We use load exclusive and
  31. * store exclusive to ensure that these are atomic. We may loop
  32. * to ensure that the update happens.
  33. */
  34. static inline void atomic_add(int i, atomic_t *v)
  35. {
  36. unsigned long tmp;
  37. int result;
  38. prefetchw(&v->counter);
  39. __asm__ __volatile__("@ atomic_add\n"
  40. "1: ldrex %0, [%3]\n"
  41. " add %0, %0, %4\n"
  42. " strex %1, %0, [%3]\n"
  43. " teq %1, #0\n"
  44. " bne 1b"
  45. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  46. : "r" (&v->counter), "Ir" (i)
  47. : "cc");
  48. }
  49. static inline int atomic_add_return(int i, atomic_t *v)
  50. {
  51. unsigned long tmp;
  52. int result;
  53. smp_mb();
  54. __asm__ __volatile__("@ atomic_add_return\n"
  55. "1: ldrex %0, [%3]\n"
  56. " add %0, %0, %4\n"
  57. " strex %1, %0, [%3]\n"
  58. " teq %1, #0\n"
  59. " bne 1b"
  60. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  61. : "r" (&v->counter), "Ir" (i)
  62. : "cc");
  63. smp_mb();
  64. return result;
  65. }
  66. static inline void atomic_sub(int i, atomic_t *v)
  67. {
  68. unsigned long tmp;
  69. int result;
  70. prefetchw(&v->counter);
  71. __asm__ __volatile__("@ atomic_sub\n"
  72. "1: ldrex %0, [%3]\n"
  73. " sub %0, %0, %4\n"
  74. " strex %1, %0, [%3]\n"
  75. " teq %1, #0\n"
  76. " bne 1b"
  77. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  78. : "r" (&v->counter), "Ir" (i)
  79. : "cc");
  80. }
  81. static inline int atomic_sub_return(int i, atomic_t *v)
  82. {
  83. unsigned long tmp;
  84. int result;
  85. smp_mb();
  86. __asm__ __volatile__("@ atomic_sub_return\n"
  87. "1: ldrex %0, [%3]\n"
  88. " sub %0, %0, %4\n"
  89. " strex %1, %0, [%3]\n"
  90. " teq %1, #0\n"
  91. " bne 1b"
  92. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  93. : "r" (&v->counter), "Ir" (i)
  94. : "cc");
  95. smp_mb();
  96. return result;
  97. }
  98. static inline int atomic_cmpxchg(atomic_t *ptr, int old, int new)
  99. {
  100. unsigned long oldval, res;
  101. smp_mb();
  102. do {
  103. __asm__ __volatile__("@ atomic_cmpxchg\n"
  104. "ldrex %1, [%3]\n"
  105. "mov %0, #0\n"
  106. "teq %1, %4\n"
  107. "strexeq %0, %5, [%3]\n"
  108. : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
  109. : "r" (&ptr->counter), "Ir" (old), "r" (new)
  110. : "cc");
  111. } while (res);
  112. smp_mb();
  113. return oldval;
  114. }
  115. static inline void atomic_clear_mask(unsigned long mask, unsigned long *addr)
  116. {
  117. unsigned long tmp, tmp2;
  118. prefetchw(addr);
  119. __asm__ __volatile__("@ atomic_clear_mask\n"
  120. "1: ldrex %0, [%3]\n"
  121. " bic %0, %0, %4\n"
  122. " strex %1, %0, [%3]\n"
  123. " teq %1, #0\n"
  124. " bne 1b"
  125. : "=&r" (tmp), "=&r" (tmp2), "+Qo" (*addr)
  126. : "r" (addr), "Ir" (mask)
  127. : "cc");
  128. }
  129. #else /* ARM_ARCH_6 */
  130. #ifdef CONFIG_SMP
  131. #error SMP not supported on pre-ARMv6 CPUs
  132. #endif
  133. static inline int atomic_add_return(int i, atomic_t *v)
  134. {
  135. unsigned long flags;
  136. int val;
  137. raw_local_irq_save(flags);
  138. val = v->counter;
  139. v->counter = val += i;
  140. raw_local_irq_restore(flags);
  141. return val;
  142. }
  143. #define atomic_add(i, v) (void) atomic_add_return(i, v)
  144. static inline int atomic_sub_return(int i, atomic_t *v)
  145. {
  146. unsigned long flags;
  147. int val;
  148. raw_local_irq_save(flags);
  149. val = v->counter;
  150. v->counter = val -= i;
  151. raw_local_irq_restore(flags);
  152. return val;
  153. }
  154. #define atomic_sub(i, v) (void) atomic_sub_return(i, v)
  155. static inline int atomic_cmpxchg(atomic_t *v, int old, int new)
  156. {
  157. int ret;
  158. unsigned long flags;
  159. raw_local_irq_save(flags);
  160. ret = v->counter;
  161. if (likely(ret == old))
  162. v->counter = new;
  163. raw_local_irq_restore(flags);
  164. return ret;
  165. }
  166. static inline void atomic_clear_mask(unsigned long mask, unsigned long *addr)
  167. {
  168. unsigned long flags;
  169. raw_local_irq_save(flags);
  170. *addr &= ~mask;
  171. raw_local_irq_restore(flags);
  172. }
  173. #endif /* __LINUX_ARM_ARCH__ */
  174. #define atomic_xchg(v, new) (xchg(&((v)->counter), new))
  175. static inline int __atomic_add_unless(atomic_t *v, int a, int u)
  176. {
  177. int c, old;
  178. c = atomic_read(v);
  179. while (c != u && (old = atomic_cmpxchg((v), c, c + a)) != c)
  180. c = old;
  181. return c;
  182. }
  183. #define atomic_inc(v) atomic_add(1, v)
  184. #define atomic_dec(v) atomic_sub(1, v)
  185. #define atomic_inc_and_test(v) (atomic_add_return(1, v) == 0)
  186. #define atomic_dec_and_test(v) (atomic_sub_return(1, v) == 0)
  187. #define atomic_inc_return(v) (atomic_add_return(1, v))
  188. #define atomic_dec_return(v) (atomic_sub_return(1, v))
  189. #define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0)
  190. #define atomic_add_negative(i,v) (atomic_add_return(i, v) < 0)
  191. #define smp_mb__before_atomic_dec() smp_mb()
  192. #define smp_mb__after_atomic_dec() smp_mb()
  193. #define smp_mb__before_atomic_inc() smp_mb()
  194. #define smp_mb__after_atomic_inc() smp_mb()
  195. #ifndef CONFIG_GENERIC_ATOMIC64
  196. typedef struct {
  197. u64 __aligned(8) counter;
  198. } atomic64_t;
  199. #define ATOMIC64_INIT(i) { (i) }
  200. #ifdef CONFIG_ARM_LPAE
  201. static inline u64 atomic64_read(const atomic64_t *v)
  202. {
  203. u64 result;
  204. __asm__ __volatile__("@ atomic64_read\n"
  205. " ldrd %0, %H0, [%1]"
  206. : "=&r" (result)
  207. : "r" (&v->counter), "Qo" (v->counter)
  208. );
  209. return result;
  210. }
  211. static inline void atomic64_set(atomic64_t *v, u64 i)
  212. {
  213. __asm__ __volatile__("@ atomic64_set\n"
  214. " strd %2, %H2, [%1]"
  215. : "=Qo" (v->counter)
  216. : "r" (&v->counter), "r" (i)
  217. );
  218. }
  219. #else
  220. static inline u64 atomic64_read(const atomic64_t *v)
  221. {
  222. u64 result;
  223. __asm__ __volatile__("@ atomic64_read\n"
  224. " ldrexd %0, %H0, [%1]"
  225. : "=&r" (result)
  226. : "r" (&v->counter), "Qo" (v->counter)
  227. );
  228. return result;
  229. }
  230. static inline void atomic64_set(atomic64_t *v, u64 i)
  231. {
  232. u64 tmp;
  233. prefetchw(&v->counter);
  234. __asm__ __volatile__("@ atomic64_set\n"
  235. "1: ldrexd %0, %H0, [%2]\n"
  236. " strexd %0, %3, %H3, [%2]\n"
  237. " teq %0, #0\n"
  238. " bne 1b"
  239. : "=&r" (tmp), "=Qo" (v->counter)
  240. : "r" (&v->counter), "r" (i)
  241. : "cc");
  242. }
  243. #endif
  244. static inline void atomic64_add(u64 i, atomic64_t *v)
  245. {
  246. u64 result;
  247. unsigned long tmp;
  248. prefetchw(&v->counter);
  249. __asm__ __volatile__("@ atomic64_add\n"
  250. "1: ldrexd %0, %H0, [%3]\n"
  251. " adds %Q0, %Q0, %Q4\n"
  252. " adc %R0, %R0, %R4\n"
  253. " strexd %1, %0, %H0, [%3]\n"
  254. " teq %1, #0\n"
  255. " bne 1b"
  256. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  257. : "r" (&v->counter), "r" (i)
  258. : "cc");
  259. }
  260. static inline u64 atomic64_add_return(u64 i, atomic64_t *v)
  261. {
  262. u64 result;
  263. unsigned long tmp;
  264. smp_mb();
  265. __asm__ __volatile__("@ atomic64_add_return\n"
  266. "1: ldrexd %0, %H0, [%3]\n"
  267. " adds %Q0, %Q0, %Q4\n"
  268. " adc %R0, %R0, %R4\n"
  269. " strexd %1, %0, %H0, [%3]\n"
  270. " teq %1, #0\n"
  271. " bne 1b"
  272. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  273. : "r" (&v->counter), "r" (i)
  274. : "cc");
  275. smp_mb();
  276. return result;
  277. }
  278. static inline void atomic64_sub(u64 i, atomic64_t *v)
  279. {
  280. u64 result;
  281. unsigned long tmp;
  282. prefetchw(&v->counter);
  283. __asm__ __volatile__("@ atomic64_sub\n"
  284. "1: ldrexd %0, %H0, [%3]\n"
  285. " subs %Q0, %Q0, %Q4\n"
  286. " sbc %R0, %R0, %R4\n"
  287. " strexd %1, %0, %H0, [%3]\n"
  288. " teq %1, #0\n"
  289. " bne 1b"
  290. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  291. : "r" (&v->counter), "r" (i)
  292. : "cc");
  293. }
  294. static inline u64 atomic64_sub_return(u64 i, atomic64_t *v)
  295. {
  296. u64 result;
  297. unsigned long tmp;
  298. smp_mb();
  299. __asm__ __volatile__("@ atomic64_sub_return\n"
  300. "1: ldrexd %0, %H0, [%3]\n"
  301. " subs %Q0, %Q0, %Q4\n"
  302. " sbc %R0, %R0, %R4\n"
  303. " strexd %1, %0, %H0, [%3]\n"
  304. " teq %1, #0\n"
  305. " bne 1b"
  306. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  307. : "r" (&v->counter), "r" (i)
  308. : "cc");
  309. smp_mb();
  310. return result;
  311. }
  312. static inline u64 atomic64_cmpxchg(atomic64_t *ptr, u64 old, u64 new)
  313. {
  314. u64 oldval;
  315. unsigned long res;
  316. smp_mb();
  317. do {
  318. __asm__ __volatile__("@ atomic64_cmpxchg\n"
  319. "ldrexd %1, %H1, [%3]\n"
  320. "mov %0, #0\n"
  321. "teq %1, %4\n"
  322. "teqeq %H1, %H4\n"
  323. "strexdeq %0, %5, %H5, [%3]"
  324. : "=&r" (res), "=&r" (oldval), "+Qo" (ptr->counter)
  325. : "r" (&ptr->counter), "r" (old), "r" (new)
  326. : "cc");
  327. } while (res);
  328. smp_mb();
  329. return oldval;
  330. }
  331. static inline u64 atomic64_xchg(atomic64_t *ptr, u64 new)
  332. {
  333. u64 result;
  334. unsigned long tmp;
  335. smp_mb();
  336. __asm__ __volatile__("@ atomic64_xchg\n"
  337. "1: ldrexd %0, %H0, [%3]\n"
  338. " strexd %1, %4, %H4, [%3]\n"
  339. " teq %1, #0\n"
  340. " bne 1b"
  341. : "=&r" (result), "=&r" (tmp), "+Qo" (ptr->counter)
  342. : "r" (&ptr->counter), "r" (new)
  343. : "cc");
  344. smp_mb();
  345. return result;
  346. }
  347. static inline u64 atomic64_dec_if_positive(atomic64_t *v)
  348. {
  349. u64 result;
  350. unsigned long tmp;
  351. smp_mb();
  352. __asm__ __volatile__("@ atomic64_dec_if_positive\n"
  353. "1: ldrexd %0, %H0, [%3]\n"
  354. " subs %Q0, %Q0, #1\n"
  355. " sbc %R0, %R0, #0\n"
  356. " teq %R0, #0\n"
  357. " bmi 2f\n"
  358. " strexd %1, %0, %H0, [%3]\n"
  359. " teq %1, #0\n"
  360. " bne 1b\n"
  361. "2:"
  362. : "=&r" (result), "=&r" (tmp), "+Qo" (v->counter)
  363. : "r" (&v->counter)
  364. : "cc");
  365. smp_mb();
  366. return result;
  367. }
  368. static inline int atomic64_add_unless(atomic64_t *v, u64 a, u64 u)
  369. {
  370. u64 val;
  371. unsigned long tmp;
  372. int ret = 1;
  373. smp_mb();
  374. __asm__ __volatile__("@ atomic64_add_unless\n"
  375. "1: ldrexd %0, %H0, [%4]\n"
  376. " teq %0, %5\n"
  377. " teqeq %H0, %H5\n"
  378. " moveq %1, #0\n"
  379. " beq 2f\n"
  380. " adds %Q0, %Q0, %Q6\n"
  381. " adc %R0, %R0, %R6\n"
  382. " strexd %2, %0, %H0, [%4]\n"
  383. " teq %2, #0\n"
  384. " bne 1b\n"
  385. "2:"
  386. : "=&r" (val), "+r" (ret), "=&r" (tmp), "+Qo" (v->counter)
  387. : "r" (&v->counter), "r" (u), "r" (a)
  388. : "cc");
  389. if (ret)
  390. smp_mb();
  391. return ret;
  392. }
  393. #define atomic64_add_negative(a, v) (atomic64_add_return((a), (v)) < 0)
  394. #define atomic64_inc(v) atomic64_add(1LL, (v))
  395. #define atomic64_inc_return(v) atomic64_add_return(1LL, (v))
  396. #define atomic64_inc_and_test(v) (atomic64_inc_return(v) == 0)
  397. #define atomic64_sub_and_test(a, v) (atomic64_sub_return((a), (v)) == 0)
  398. #define atomic64_dec(v) atomic64_sub(1LL, (v))
  399. #define atomic64_dec_return(v) atomic64_sub_return(1LL, (v))
  400. #define atomic64_dec_and_test(v) (atomic64_dec_return((v)) == 0)
  401. #define atomic64_inc_not_zero(v) atomic64_add_unless((v), 1LL, 0LL)
  402. #endif /* !CONFIG_GENERIC_ATOMIC64 */
  403. #endif
  404. #endif