amd_iommu_init.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074
  1. /*
  2. * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <joerg.roedel@amd.com>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/pci.h>
  20. #include <linux/acpi.h>
  21. #include <linux/gfp.h>
  22. #include <linux/list.h>
  23. #include <linux/sysdev.h>
  24. #include <asm/pci-direct.h>
  25. #include <asm/amd_iommu_types.h>
  26. #include <asm/amd_iommu.h>
  27. #include <asm/gart.h>
  28. /*
  29. * definitions for the ACPI scanning code
  30. */
  31. #define DEVID(bus, devfn) (((bus) << 8) | (devfn))
  32. #define PCI_BUS(x) (((x) >> 8) & 0xff)
  33. #define IVRS_HEADER_LENGTH 48
  34. #define TBL_SIZE(x) (1 << (PAGE_SHIFT + get_order(amd_iommu_last_bdf * (x))))
  35. #define ACPI_IVHD_TYPE 0x10
  36. #define ACPI_IVMD_TYPE_ALL 0x20
  37. #define ACPI_IVMD_TYPE 0x21
  38. #define ACPI_IVMD_TYPE_RANGE 0x22
  39. #define IVHD_DEV_ALL 0x01
  40. #define IVHD_DEV_SELECT 0x02
  41. #define IVHD_DEV_SELECT_RANGE_START 0x03
  42. #define IVHD_DEV_RANGE_END 0x04
  43. #define IVHD_DEV_ALIAS 0x42
  44. #define IVHD_DEV_ALIAS_RANGE 0x43
  45. #define IVHD_DEV_EXT_SELECT 0x46
  46. #define IVHD_DEV_EXT_SELECT_RANGE 0x47
  47. #define IVHD_FLAG_HT_TUN_EN 0x00
  48. #define IVHD_FLAG_PASSPW_EN 0x01
  49. #define IVHD_FLAG_RESPASSPW_EN 0x02
  50. #define IVHD_FLAG_ISOC_EN 0x03
  51. #define IVMD_FLAG_EXCL_RANGE 0x08
  52. #define IVMD_FLAG_UNITY_MAP 0x01
  53. #define ACPI_DEVFLAG_INITPASS 0x01
  54. #define ACPI_DEVFLAG_EXTINT 0x02
  55. #define ACPI_DEVFLAG_NMI 0x04
  56. #define ACPI_DEVFLAG_SYSMGT1 0x10
  57. #define ACPI_DEVFLAG_SYSMGT2 0x20
  58. #define ACPI_DEVFLAG_LINT0 0x40
  59. #define ACPI_DEVFLAG_LINT1 0x80
  60. #define ACPI_DEVFLAG_ATSDIS 0x10000000
  61. /*
  62. * ACPI table definitions
  63. *
  64. * These data structures are laid over the table to parse the important values
  65. * out of it.
  66. */
  67. /*
  68. * structure describing one IOMMU in the ACPI table. Typically followed by one
  69. * or more ivhd_entrys.
  70. */
  71. struct ivhd_header {
  72. u8 type;
  73. u8 flags;
  74. u16 length;
  75. u16 devid;
  76. u16 cap_ptr;
  77. u64 mmio_phys;
  78. u16 pci_seg;
  79. u16 info;
  80. u32 reserved;
  81. } __attribute__((packed));
  82. /*
  83. * A device entry describing which devices a specific IOMMU translates and
  84. * which requestor ids they use.
  85. */
  86. struct ivhd_entry {
  87. u8 type;
  88. u16 devid;
  89. u8 flags;
  90. u32 ext;
  91. } __attribute__((packed));
  92. /*
  93. * An AMD IOMMU memory definition structure. It defines things like exclusion
  94. * ranges for devices and regions that should be unity mapped.
  95. */
  96. struct ivmd_header {
  97. u8 type;
  98. u8 flags;
  99. u16 length;
  100. u16 devid;
  101. u16 aux;
  102. u64 resv;
  103. u64 range_start;
  104. u64 range_length;
  105. } __attribute__((packed));
  106. static int __initdata amd_iommu_detected;
  107. u16 amd_iommu_last_bdf; /* largest PCI device id we have
  108. to handle */
  109. struct list_head amd_iommu_unity_map; /* a list of required unity mappings
  110. we find in ACPI */
  111. unsigned amd_iommu_aperture_order = 26; /* size of aperture in power of 2 */
  112. int amd_iommu_isolate; /* if 1, device isolation is enabled */
  113. struct list_head amd_iommu_list; /* list of all AMD IOMMUs in the
  114. system */
  115. /*
  116. * Pointer to the device table which is shared by all AMD IOMMUs
  117. * it is indexed by the PCI device id or the HT unit id and contains
  118. * information about the domain the device belongs to as well as the
  119. * page table root pointer.
  120. */
  121. struct dev_table_entry *amd_iommu_dev_table;
  122. /*
  123. * The alias table is a driver specific data structure which contains the
  124. * mappings of the PCI device ids to the actual requestor ids on the IOMMU.
  125. * More than one device can share the same requestor id.
  126. */
  127. u16 *amd_iommu_alias_table;
  128. /*
  129. * The rlookup table is used to find the IOMMU which is responsible
  130. * for a specific device. It is also indexed by the PCI device id.
  131. */
  132. struct amd_iommu **amd_iommu_rlookup_table;
  133. /*
  134. * The pd table (protection domain table) is used to find the protection domain
  135. * data structure a device belongs to. Indexed with the PCI device id too.
  136. */
  137. struct protection_domain **amd_iommu_pd_table;
  138. /*
  139. * AMD IOMMU allows up to 2^16 differend protection domains. This is a bitmap
  140. * to know which ones are already in use.
  141. */
  142. unsigned long *amd_iommu_pd_alloc_bitmap;
  143. static u32 dev_table_size; /* size of the device table */
  144. static u32 alias_table_size; /* size of the alias table */
  145. static u32 rlookup_table_size; /* size if the rlookup table */
  146. static inline void update_last_devid(u16 devid)
  147. {
  148. if (devid > amd_iommu_last_bdf)
  149. amd_iommu_last_bdf = devid;
  150. }
  151. /****************************************************************************
  152. *
  153. * AMD IOMMU MMIO register space handling functions
  154. *
  155. * These functions are used to program the IOMMU device registers in
  156. * MMIO space required for that driver.
  157. *
  158. ****************************************************************************/
  159. /*
  160. * This function set the exclusion range in the IOMMU. DMA accesses to the
  161. * exclusion range are passed through untranslated
  162. */
  163. static void __init iommu_set_exclusion_range(struct amd_iommu *iommu)
  164. {
  165. u64 start = iommu->exclusion_start & PAGE_MASK;
  166. u64 limit = (start + iommu->exclusion_length) & PAGE_MASK;
  167. u64 entry;
  168. if (!iommu->exclusion_start)
  169. return;
  170. entry = start | MMIO_EXCL_ENABLE_MASK;
  171. memcpy_toio(iommu->mmio_base + MMIO_EXCL_BASE_OFFSET,
  172. &entry, sizeof(entry));
  173. entry = limit;
  174. memcpy_toio(iommu->mmio_base + MMIO_EXCL_LIMIT_OFFSET,
  175. &entry, sizeof(entry));
  176. }
  177. /* Programs the physical address of the device table into the IOMMU hardware */
  178. static void __init iommu_set_device_table(struct amd_iommu *iommu)
  179. {
  180. u32 entry;
  181. BUG_ON(iommu->mmio_base == NULL);
  182. entry = virt_to_phys(amd_iommu_dev_table);
  183. entry |= (dev_table_size >> 12) - 1;
  184. memcpy_toio(iommu->mmio_base + MMIO_DEV_TABLE_OFFSET,
  185. &entry, sizeof(entry));
  186. }
  187. /* Generic functions to enable/disable certain features of the IOMMU. */
  188. static void __init iommu_feature_enable(struct amd_iommu *iommu, u8 bit)
  189. {
  190. u32 ctrl;
  191. ctrl = readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  192. ctrl |= (1 << bit);
  193. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  194. }
  195. static void __init iommu_feature_disable(struct amd_iommu *iommu, u8 bit)
  196. {
  197. u32 ctrl;
  198. ctrl = (u64)readl(iommu->mmio_base + MMIO_CONTROL_OFFSET);
  199. ctrl &= ~(1 << bit);
  200. writel(ctrl, iommu->mmio_base + MMIO_CONTROL_OFFSET);
  201. }
  202. /* Function to enable the hardware */
  203. void __init iommu_enable(struct amd_iommu *iommu)
  204. {
  205. printk(KERN_INFO "AMD IOMMU: Enabling IOMMU at ");
  206. print_devid(iommu->devid, 0);
  207. printk(" cap 0x%hx\n", iommu->cap_ptr);
  208. iommu_feature_enable(iommu, CONTROL_IOMMU_EN);
  209. }
  210. /*
  211. * mapping and unmapping functions for the IOMMU MMIO space. Each AMD IOMMU in
  212. * the system has one.
  213. */
  214. static u8 * __init iommu_map_mmio_space(u64 address)
  215. {
  216. u8 *ret;
  217. if (!request_mem_region(address, MMIO_REGION_LENGTH, "amd_iommu"))
  218. return NULL;
  219. ret = ioremap_nocache(address, MMIO_REGION_LENGTH);
  220. if (ret != NULL)
  221. return ret;
  222. release_mem_region(address, MMIO_REGION_LENGTH);
  223. return NULL;
  224. }
  225. static void __init iommu_unmap_mmio_space(struct amd_iommu *iommu)
  226. {
  227. if (iommu->mmio_base)
  228. iounmap(iommu->mmio_base);
  229. release_mem_region(iommu->mmio_phys, MMIO_REGION_LENGTH);
  230. }
  231. /****************************************************************************
  232. *
  233. * The functions below belong to the first pass of AMD IOMMU ACPI table
  234. * parsing. In this pass we try to find out the highest device id this
  235. * code has to handle. Upon this information the size of the shared data
  236. * structures is determined later.
  237. *
  238. ****************************************************************************/
  239. /*
  240. * This function reads the last device id the IOMMU has to handle from the PCI
  241. * capability header for this IOMMU
  242. */
  243. static int __init find_last_devid_on_pci(int bus, int dev, int fn, int cap_ptr)
  244. {
  245. u32 cap;
  246. cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  247. update_last_devid(DEVID(MMIO_GET_BUS(cap), MMIO_GET_LD(cap)));
  248. return 0;
  249. }
  250. /*
  251. * After reading the highest device id from the IOMMU PCI capability header
  252. * this function looks if there is a higher device id defined in the ACPI table
  253. */
  254. static int __init find_last_devid_from_ivhd(struct ivhd_header *h)
  255. {
  256. u8 *p = (void *)h, *end = (void *)h;
  257. struct ivhd_entry *dev;
  258. p += sizeof(*h);
  259. end += h->length;
  260. find_last_devid_on_pci(PCI_BUS(h->devid),
  261. PCI_SLOT(h->devid),
  262. PCI_FUNC(h->devid),
  263. h->cap_ptr);
  264. while (p < end) {
  265. dev = (struct ivhd_entry *)p;
  266. switch (dev->type) {
  267. case IVHD_DEV_SELECT:
  268. case IVHD_DEV_RANGE_END:
  269. case IVHD_DEV_ALIAS:
  270. case IVHD_DEV_EXT_SELECT:
  271. /* all the above subfield types refer to device ids */
  272. update_last_devid(dev->devid);
  273. break;
  274. default:
  275. break;
  276. }
  277. p += 0x04 << (*p >> 6);
  278. }
  279. WARN_ON(p != end);
  280. return 0;
  281. }
  282. /*
  283. * Iterate over all IVHD entries in the ACPI table and find the highest device
  284. * id which we need to handle. This is the first of three functions which parse
  285. * the ACPI table. So we check the checksum here.
  286. */
  287. static int __init find_last_devid_acpi(struct acpi_table_header *table)
  288. {
  289. int i;
  290. u8 checksum = 0, *p = (u8 *)table, *end = (u8 *)table;
  291. struct ivhd_header *h;
  292. /*
  293. * Validate checksum here so we don't need to do it when
  294. * we actually parse the table
  295. */
  296. for (i = 0; i < table->length; ++i)
  297. checksum += p[i];
  298. if (checksum != 0)
  299. /* ACPI table corrupt */
  300. return -ENODEV;
  301. p += IVRS_HEADER_LENGTH;
  302. end += table->length;
  303. while (p < end) {
  304. h = (struct ivhd_header *)p;
  305. switch (h->type) {
  306. case ACPI_IVHD_TYPE:
  307. find_last_devid_from_ivhd(h);
  308. break;
  309. default:
  310. break;
  311. }
  312. p += h->length;
  313. }
  314. WARN_ON(p != end);
  315. return 0;
  316. }
  317. /****************************************************************************
  318. *
  319. * The following functions belong the the code path which parses the ACPI table
  320. * the second time. In this ACPI parsing iteration we allocate IOMMU specific
  321. * data structures, initialize the device/alias/rlookup table and also
  322. * basically initialize the hardware.
  323. *
  324. ****************************************************************************/
  325. /*
  326. * Allocates the command buffer. This buffer is per AMD IOMMU. We can
  327. * write commands to that buffer later and the IOMMU will execute them
  328. * asynchronously
  329. */
  330. static u8 * __init alloc_command_buffer(struct amd_iommu *iommu)
  331. {
  332. u8 *cmd_buf = (u8 *)__get_free_pages(GFP_KERNEL,
  333. get_order(CMD_BUFFER_SIZE));
  334. u64 entry = 0;
  335. if (cmd_buf == NULL)
  336. return NULL;
  337. iommu->cmd_buf_size = CMD_BUFFER_SIZE;
  338. memset(cmd_buf, 0, CMD_BUFFER_SIZE);
  339. entry = (u64)virt_to_phys(cmd_buf);
  340. entry |= MMIO_CMD_SIZE_512;
  341. memcpy_toio(iommu->mmio_base + MMIO_CMD_BUF_OFFSET,
  342. &entry, sizeof(entry));
  343. iommu_feature_enable(iommu, CONTROL_CMDBUF_EN);
  344. return cmd_buf;
  345. }
  346. static void __init free_command_buffer(struct amd_iommu *iommu)
  347. {
  348. if (iommu->cmd_buf)
  349. free_pages((unsigned long)iommu->cmd_buf,
  350. get_order(CMD_BUFFER_SIZE));
  351. }
  352. /* sets a specific bit in the device table entry. */
  353. static void set_dev_entry_bit(u16 devid, u8 bit)
  354. {
  355. int i = (bit >> 5) & 0x07;
  356. int _bit = bit & 0x1f;
  357. amd_iommu_dev_table[devid].data[i] |= (1 << _bit);
  358. }
  359. /*
  360. * This function takes the device specific flags read from the ACPI
  361. * table and sets up the device table entry with that information
  362. */
  363. static void __init set_dev_entry_from_acpi(u16 devid, u32 flags, u32 ext_flags)
  364. {
  365. if (flags & ACPI_DEVFLAG_INITPASS)
  366. set_dev_entry_bit(devid, DEV_ENTRY_INIT_PASS);
  367. if (flags & ACPI_DEVFLAG_EXTINT)
  368. set_dev_entry_bit(devid, DEV_ENTRY_EINT_PASS);
  369. if (flags & ACPI_DEVFLAG_NMI)
  370. set_dev_entry_bit(devid, DEV_ENTRY_NMI_PASS);
  371. if (flags & ACPI_DEVFLAG_SYSMGT1)
  372. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT1);
  373. if (flags & ACPI_DEVFLAG_SYSMGT2)
  374. set_dev_entry_bit(devid, DEV_ENTRY_SYSMGT2);
  375. if (flags & ACPI_DEVFLAG_LINT0)
  376. set_dev_entry_bit(devid, DEV_ENTRY_LINT0_PASS);
  377. if (flags & ACPI_DEVFLAG_LINT1)
  378. set_dev_entry_bit(devid, DEV_ENTRY_LINT1_PASS);
  379. }
  380. /* Writes the specific IOMMU for a device into the rlookup table */
  381. static void __init set_iommu_for_device(struct amd_iommu *iommu, u16 devid)
  382. {
  383. amd_iommu_rlookup_table[devid] = iommu;
  384. }
  385. /*
  386. * Reads the device exclusion range from ACPI and initialize IOMMU with
  387. * it
  388. */
  389. static void __init set_device_exclusion_range(u16 devid, struct ivmd_header *m)
  390. {
  391. struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
  392. if (!(m->flags & IVMD_FLAG_EXCL_RANGE))
  393. return;
  394. if (iommu) {
  395. /*
  396. * We only can configure exclusion ranges per IOMMU, not
  397. * per device. But we can enable the exclusion range per
  398. * device. This is done here
  399. */
  400. set_dev_entry_bit(m->devid, DEV_ENTRY_EX);
  401. iommu->exclusion_start = m->range_start;
  402. iommu->exclusion_length = m->range_length;
  403. }
  404. }
  405. /*
  406. * This function reads some important data from the IOMMU PCI space and
  407. * initializes the driver data structure with it. It reads the hardware
  408. * capabilities and the first/last device entries
  409. */
  410. static void __init init_iommu_from_pci(struct amd_iommu *iommu)
  411. {
  412. int bus = PCI_BUS(iommu->devid);
  413. int dev = PCI_SLOT(iommu->devid);
  414. int fn = PCI_FUNC(iommu->devid);
  415. int cap_ptr = iommu->cap_ptr;
  416. u32 range;
  417. iommu->cap = read_pci_config(bus, dev, fn, cap_ptr+MMIO_CAP_HDR_OFFSET);
  418. range = read_pci_config(bus, dev, fn, cap_ptr+MMIO_RANGE_OFFSET);
  419. iommu->first_device = DEVID(MMIO_GET_BUS(range), MMIO_GET_FD(range));
  420. iommu->last_device = DEVID(MMIO_GET_BUS(range), MMIO_GET_LD(range));
  421. }
  422. /*
  423. * Takes a pointer to an AMD IOMMU entry in the ACPI table and
  424. * initializes the hardware and our data structures with it.
  425. */
  426. static void __init init_iommu_from_acpi(struct amd_iommu *iommu,
  427. struct ivhd_header *h)
  428. {
  429. u8 *p = (u8 *)h;
  430. u8 *end = p, flags = 0;
  431. u16 dev_i, devid = 0, devid_start = 0, devid_to = 0;
  432. u32 ext_flags = 0;
  433. bool alias = 0;
  434. struct ivhd_entry *e;
  435. /*
  436. * First set the recommended feature enable bits from ACPI
  437. * into the IOMMU control registers
  438. */
  439. h->flags & IVHD_FLAG_HT_TUN_EN ?
  440. iommu_feature_enable(iommu, CONTROL_HT_TUN_EN) :
  441. iommu_feature_disable(iommu, CONTROL_HT_TUN_EN);
  442. h->flags & IVHD_FLAG_PASSPW_EN ?
  443. iommu_feature_enable(iommu, CONTROL_PASSPW_EN) :
  444. iommu_feature_disable(iommu, CONTROL_PASSPW_EN);
  445. h->flags & IVHD_FLAG_RESPASSPW_EN ?
  446. iommu_feature_enable(iommu, CONTROL_RESPASSPW_EN) :
  447. iommu_feature_disable(iommu, CONTROL_RESPASSPW_EN);
  448. h->flags & IVHD_FLAG_ISOC_EN ?
  449. iommu_feature_enable(iommu, CONTROL_ISOC_EN) :
  450. iommu_feature_disable(iommu, CONTROL_ISOC_EN);
  451. /*
  452. * make IOMMU memory accesses cache coherent
  453. */
  454. iommu_feature_enable(iommu, CONTROL_COHERENT_EN);
  455. /*
  456. * Done. Now parse the device entries
  457. */
  458. p += sizeof(struct ivhd_header);
  459. end += h->length;
  460. while (p < end) {
  461. e = (struct ivhd_entry *)p;
  462. switch (e->type) {
  463. case IVHD_DEV_ALL:
  464. for (dev_i = iommu->first_device;
  465. dev_i <= iommu->last_device; ++dev_i)
  466. set_dev_entry_from_acpi(dev_i, e->flags, 0);
  467. break;
  468. case IVHD_DEV_SELECT:
  469. devid = e->devid;
  470. set_dev_entry_from_acpi(devid, e->flags, 0);
  471. break;
  472. case IVHD_DEV_SELECT_RANGE_START:
  473. devid_start = e->devid;
  474. flags = e->flags;
  475. ext_flags = 0;
  476. alias = 0;
  477. break;
  478. case IVHD_DEV_ALIAS:
  479. devid = e->devid;
  480. devid_to = e->ext >> 8;
  481. set_dev_entry_from_acpi(devid, e->flags, 0);
  482. amd_iommu_alias_table[devid] = devid_to;
  483. break;
  484. case IVHD_DEV_ALIAS_RANGE:
  485. devid_start = e->devid;
  486. flags = e->flags;
  487. devid_to = e->ext >> 8;
  488. ext_flags = 0;
  489. alias = 1;
  490. break;
  491. case IVHD_DEV_EXT_SELECT:
  492. devid = e->devid;
  493. set_dev_entry_from_acpi(devid, e->flags, e->ext);
  494. break;
  495. case IVHD_DEV_EXT_SELECT_RANGE:
  496. devid_start = e->devid;
  497. flags = e->flags;
  498. ext_flags = e->ext;
  499. alias = 0;
  500. break;
  501. case IVHD_DEV_RANGE_END:
  502. devid = e->devid;
  503. for (dev_i = devid_start; dev_i <= devid; ++dev_i) {
  504. if (alias)
  505. amd_iommu_alias_table[dev_i] = devid_to;
  506. set_dev_entry_from_acpi(
  507. amd_iommu_alias_table[dev_i],
  508. flags, ext_flags);
  509. }
  510. break;
  511. default:
  512. break;
  513. }
  514. p += 0x04 << (e->type >> 6);
  515. }
  516. }
  517. /* Initializes the device->iommu mapping for the driver */
  518. static int __init init_iommu_devices(struct amd_iommu *iommu)
  519. {
  520. u16 i;
  521. for (i = iommu->first_device; i <= iommu->last_device; ++i)
  522. set_iommu_for_device(iommu, i);
  523. return 0;
  524. }
  525. static void __init free_iommu_one(struct amd_iommu *iommu)
  526. {
  527. free_command_buffer(iommu);
  528. iommu_unmap_mmio_space(iommu);
  529. }
  530. static void __init free_iommu_all(void)
  531. {
  532. struct amd_iommu *iommu, *next;
  533. list_for_each_entry_safe(iommu, next, &amd_iommu_list, list) {
  534. list_del(&iommu->list);
  535. free_iommu_one(iommu);
  536. kfree(iommu);
  537. }
  538. }
  539. /*
  540. * This function clues the initialization function for one IOMMU
  541. * together and also allocates the command buffer and programs the
  542. * hardware. It does NOT enable the IOMMU. This is done afterwards.
  543. */
  544. static int __init init_iommu_one(struct amd_iommu *iommu, struct ivhd_header *h)
  545. {
  546. spin_lock_init(&iommu->lock);
  547. list_add_tail(&iommu->list, &amd_iommu_list);
  548. /*
  549. * Copy data from ACPI table entry to the iommu struct
  550. */
  551. iommu->devid = h->devid;
  552. iommu->cap_ptr = h->cap_ptr;
  553. iommu->mmio_phys = h->mmio_phys;
  554. iommu->mmio_base = iommu_map_mmio_space(h->mmio_phys);
  555. if (!iommu->mmio_base)
  556. return -ENOMEM;
  557. iommu_set_device_table(iommu);
  558. iommu->cmd_buf = alloc_command_buffer(iommu);
  559. if (!iommu->cmd_buf)
  560. return -ENOMEM;
  561. init_iommu_from_pci(iommu);
  562. init_iommu_from_acpi(iommu, h);
  563. init_iommu_devices(iommu);
  564. return 0;
  565. }
  566. /*
  567. * Iterates over all IOMMU entries in the ACPI table, allocates the
  568. * IOMMU structure and initializes it with init_iommu_one()
  569. */
  570. static int __init init_iommu_all(struct acpi_table_header *table)
  571. {
  572. u8 *p = (u8 *)table, *end = (u8 *)table;
  573. struct ivhd_header *h;
  574. struct amd_iommu *iommu;
  575. int ret;
  576. INIT_LIST_HEAD(&amd_iommu_list);
  577. end += table->length;
  578. p += IVRS_HEADER_LENGTH;
  579. while (p < end) {
  580. h = (struct ivhd_header *)p;
  581. switch (*p) {
  582. case ACPI_IVHD_TYPE:
  583. iommu = kzalloc(sizeof(struct amd_iommu), GFP_KERNEL);
  584. if (iommu == NULL)
  585. return -ENOMEM;
  586. ret = init_iommu_one(iommu, h);
  587. if (ret)
  588. return ret;
  589. break;
  590. default:
  591. break;
  592. }
  593. p += h->length;
  594. }
  595. WARN_ON(p != end);
  596. return 0;
  597. }
  598. /****************************************************************************
  599. *
  600. * The next functions belong to the third pass of parsing the ACPI
  601. * table. In this last pass the memory mapping requirements are
  602. * gathered (like exclusion and unity mapping reanges).
  603. *
  604. ****************************************************************************/
  605. static void __init free_unity_maps(void)
  606. {
  607. struct unity_map_entry *entry, *next;
  608. list_for_each_entry_safe(entry, next, &amd_iommu_unity_map, list) {
  609. list_del(&entry->list);
  610. kfree(entry);
  611. }
  612. }
  613. /* called when we find an exclusion range definition in ACPI */
  614. static int __init init_exclusion_range(struct ivmd_header *m)
  615. {
  616. int i;
  617. switch (m->type) {
  618. case ACPI_IVMD_TYPE:
  619. set_device_exclusion_range(m->devid, m);
  620. break;
  621. case ACPI_IVMD_TYPE_ALL:
  622. for (i = 0; i < amd_iommu_last_bdf; ++i)
  623. set_device_exclusion_range(i, m);
  624. break;
  625. case ACPI_IVMD_TYPE_RANGE:
  626. for (i = m->devid; i <= m->aux; ++i)
  627. set_device_exclusion_range(i, m);
  628. break;
  629. default:
  630. break;
  631. }
  632. return 0;
  633. }
  634. /* called for unity map ACPI definition */
  635. static int __init init_unity_map_range(struct ivmd_header *m)
  636. {
  637. struct unity_map_entry *e = 0;
  638. e = kzalloc(sizeof(*e), GFP_KERNEL);
  639. if (e == NULL)
  640. return -ENOMEM;
  641. switch (m->type) {
  642. default:
  643. case ACPI_IVMD_TYPE:
  644. e->devid_start = e->devid_end = m->devid;
  645. break;
  646. case ACPI_IVMD_TYPE_ALL:
  647. e->devid_start = 0;
  648. e->devid_end = amd_iommu_last_bdf;
  649. break;
  650. case ACPI_IVMD_TYPE_RANGE:
  651. e->devid_start = m->devid;
  652. e->devid_end = m->aux;
  653. break;
  654. }
  655. e->address_start = PAGE_ALIGN(m->range_start);
  656. e->address_end = e->address_start + PAGE_ALIGN(m->range_length);
  657. e->prot = m->flags >> 1;
  658. list_add_tail(&e->list, &amd_iommu_unity_map);
  659. return 0;
  660. }
  661. /* iterates over all memory definitions we find in the ACPI table */
  662. static int __init init_memory_definitions(struct acpi_table_header *table)
  663. {
  664. u8 *p = (u8 *)table, *end = (u8 *)table;
  665. struct ivmd_header *m;
  666. INIT_LIST_HEAD(&amd_iommu_unity_map);
  667. end += table->length;
  668. p += IVRS_HEADER_LENGTH;
  669. while (p < end) {
  670. m = (struct ivmd_header *)p;
  671. if (m->flags & IVMD_FLAG_EXCL_RANGE)
  672. init_exclusion_range(m);
  673. else if (m->flags & IVMD_FLAG_UNITY_MAP)
  674. init_unity_map_range(m);
  675. p += m->length;
  676. }
  677. return 0;
  678. }
  679. /*
  680. * This function finally enables all IOMMUs found in the system after
  681. * they have been initialized
  682. */
  683. static void __init enable_iommus(void)
  684. {
  685. struct amd_iommu *iommu;
  686. list_for_each_entry(iommu, &amd_iommu_list, list) {
  687. iommu_set_exclusion_range(iommu);
  688. iommu_enable(iommu);
  689. }
  690. }
  691. /*
  692. * Suspend/Resume support
  693. * disable suspend until real resume implemented
  694. */
  695. static int amd_iommu_resume(struct sys_device *dev)
  696. {
  697. return 0;
  698. }
  699. static int amd_iommu_suspend(struct sys_device *dev, pm_message_t state)
  700. {
  701. return -EINVAL;
  702. }
  703. static struct sysdev_class amd_iommu_sysdev_class = {
  704. .name = "amd_iommu",
  705. .suspend = amd_iommu_suspend,
  706. .resume = amd_iommu_resume,
  707. };
  708. static struct sys_device device_amd_iommu = {
  709. .id = 0,
  710. .cls = &amd_iommu_sysdev_class,
  711. };
  712. /*
  713. * This is the core init function for AMD IOMMU hardware in the system.
  714. * This function is called from the generic x86 DMA layer initialization
  715. * code.
  716. *
  717. * This function basically parses the ACPI table for AMD IOMMU (IVRS)
  718. * three times:
  719. *
  720. * 1 pass) Find the highest PCI device id the driver has to handle.
  721. * Upon this information the size of the data structures is
  722. * determined that needs to be allocated.
  723. *
  724. * 2 pass) Initialize the data structures just allocated with the
  725. * information in the ACPI table about available AMD IOMMUs
  726. * in the system. It also maps the PCI devices in the
  727. * system to specific IOMMUs
  728. *
  729. * 3 pass) After the basic data structures are allocated and
  730. * initialized we update them with information about memory
  731. * remapping requirements parsed out of the ACPI table in
  732. * this last pass.
  733. *
  734. * After that the hardware is initialized and ready to go. In the last
  735. * step we do some Linux specific things like registering the driver in
  736. * the dma_ops interface and initializing the suspend/resume support
  737. * functions. Finally it prints some information about AMD IOMMUs and
  738. * the driver state and enables the hardware.
  739. */
  740. int __init amd_iommu_init(void)
  741. {
  742. int i, ret = 0;
  743. if (no_iommu) {
  744. printk(KERN_INFO "AMD IOMMU disabled by kernel command line\n");
  745. return 0;
  746. }
  747. if (!amd_iommu_detected)
  748. return -ENODEV;
  749. /*
  750. * First parse ACPI tables to find the largest Bus/Dev/Func
  751. * we need to handle. Upon this information the shared data
  752. * structures for the IOMMUs in the system will be allocated
  753. */
  754. if (acpi_table_parse("IVRS", find_last_devid_acpi) != 0)
  755. return -ENODEV;
  756. dev_table_size = TBL_SIZE(DEV_TABLE_ENTRY_SIZE);
  757. alias_table_size = TBL_SIZE(ALIAS_TABLE_ENTRY_SIZE);
  758. rlookup_table_size = TBL_SIZE(RLOOKUP_TABLE_ENTRY_SIZE);
  759. ret = -ENOMEM;
  760. /* Device table - directly used by all IOMMUs */
  761. amd_iommu_dev_table = (void *)__get_free_pages(GFP_KERNEL,
  762. get_order(dev_table_size));
  763. if (amd_iommu_dev_table == NULL)
  764. goto out;
  765. /*
  766. * Alias table - map PCI Bus/Dev/Func to Bus/Dev/Func the
  767. * IOMMU see for that device
  768. */
  769. amd_iommu_alias_table = (void *)__get_free_pages(GFP_KERNEL,
  770. get_order(alias_table_size));
  771. if (amd_iommu_alias_table == NULL)
  772. goto free;
  773. /* IOMMU rlookup table - find the IOMMU for a specific device */
  774. amd_iommu_rlookup_table = (void *)__get_free_pages(GFP_KERNEL,
  775. get_order(rlookup_table_size));
  776. if (amd_iommu_rlookup_table == NULL)
  777. goto free;
  778. /*
  779. * Protection Domain table - maps devices to protection domains
  780. * This table has the same size as the rlookup_table
  781. */
  782. amd_iommu_pd_table = (void *)__get_free_pages(GFP_KERNEL,
  783. get_order(rlookup_table_size));
  784. if (amd_iommu_pd_table == NULL)
  785. goto free;
  786. amd_iommu_pd_alloc_bitmap = (void *)__get_free_pages(GFP_KERNEL,
  787. get_order(MAX_DOMAIN_ID/8));
  788. if (amd_iommu_pd_alloc_bitmap == NULL)
  789. goto free;
  790. /*
  791. * memory is allocated now; initialize the device table with all zeroes
  792. * and let all alias entries point to itself
  793. */
  794. memset(amd_iommu_dev_table, 0, dev_table_size);
  795. for (i = 0; i < amd_iommu_last_bdf; ++i)
  796. amd_iommu_alias_table[i] = i;
  797. memset(amd_iommu_pd_table, 0, rlookup_table_size);
  798. memset(amd_iommu_pd_alloc_bitmap, 0, MAX_DOMAIN_ID / 8);
  799. /*
  800. * never allocate domain 0 because its used as the non-allocated and
  801. * error value placeholder
  802. */
  803. amd_iommu_pd_alloc_bitmap[0] = 1;
  804. /*
  805. * now the data structures are allocated and basically initialized
  806. * start the real acpi table scan
  807. */
  808. ret = -ENODEV;
  809. if (acpi_table_parse("IVRS", init_iommu_all) != 0)
  810. goto free;
  811. if (acpi_table_parse("IVRS", init_memory_definitions) != 0)
  812. goto free;
  813. ret = amd_iommu_init_dma_ops();
  814. if (ret)
  815. goto free;
  816. ret = sysdev_class_register(&amd_iommu_sysdev_class);
  817. if (ret)
  818. goto free;
  819. ret = sysdev_register(&device_amd_iommu);
  820. if (ret)
  821. goto free;
  822. enable_iommus();
  823. printk(KERN_INFO "AMD IOMMU: aperture size is %d MB\n",
  824. (1 << (amd_iommu_aperture_order-20)));
  825. printk(KERN_INFO "AMD IOMMU: device isolation ");
  826. if (amd_iommu_isolate)
  827. printk("enabled\n");
  828. else
  829. printk("disabled\n");
  830. out:
  831. return ret;
  832. free:
  833. if (amd_iommu_pd_alloc_bitmap)
  834. free_pages((unsigned long)amd_iommu_pd_alloc_bitmap, 1);
  835. if (amd_iommu_pd_table)
  836. free_pages((unsigned long)amd_iommu_pd_table,
  837. get_order(rlookup_table_size));
  838. if (amd_iommu_rlookup_table)
  839. free_pages((unsigned long)amd_iommu_rlookup_table,
  840. get_order(rlookup_table_size));
  841. if (amd_iommu_alias_table)
  842. free_pages((unsigned long)amd_iommu_alias_table,
  843. get_order(alias_table_size));
  844. if (amd_iommu_dev_table)
  845. free_pages((unsigned long)amd_iommu_dev_table,
  846. get_order(dev_table_size));
  847. free_iommu_all();
  848. free_unity_maps();
  849. goto out;
  850. }
  851. /****************************************************************************
  852. *
  853. * Early detect code. This code runs at IOMMU detection time in the DMA
  854. * layer. It just looks if there is an IVRS ACPI table to detect AMD
  855. * IOMMUs
  856. *
  857. ****************************************************************************/
  858. static int __init early_amd_iommu_detect(struct acpi_table_header *table)
  859. {
  860. return 0;
  861. }
  862. void __init amd_iommu_detect(void)
  863. {
  864. if (swiotlb || no_iommu || (iommu_detected && !gart_iommu_aperture))
  865. return;
  866. if (acpi_table_parse("IVRS", early_amd_iommu_detect) == 0) {
  867. iommu_detected = 1;
  868. amd_iommu_detected = 1;
  869. #ifdef CONFIG_GART_IOMMU
  870. gart_iommu_aperture_disabled = 1;
  871. gart_iommu_aperture = 0;
  872. #endif
  873. }
  874. }
  875. /****************************************************************************
  876. *
  877. * Parsing functions for the AMD IOMMU specific kernel command line
  878. * options.
  879. *
  880. ****************************************************************************/
  881. static int __init parse_amd_iommu_options(char *str)
  882. {
  883. for (; *str; ++str) {
  884. if (strcmp(str, "isolate") == 0)
  885. amd_iommu_isolate = 1;
  886. }
  887. return 1;
  888. }
  889. static int __init parse_amd_iommu_size_options(char *str)
  890. {
  891. for (; *str; ++str) {
  892. if (strcmp(str, "32M") == 0)
  893. amd_iommu_aperture_order = 25;
  894. if (strcmp(str, "64M") == 0)
  895. amd_iommu_aperture_order = 26;
  896. if (strcmp(str, "128M") == 0)
  897. amd_iommu_aperture_order = 27;
  898. if (strcmp(str, "256M") == 0)
  899. amd_iommu_aperture_order = 28;
  900. if (strcmp(str, "512M") == 0)
  901. amd_iommu_aperture_order = 29;
  902. if (strcmp(str, "1G") == 0)
  903. amd_iommu_aperture_order = 30;
  904. }
  905. return 1;
  906. }
  907. __setup("amd_iommu=", parse_amd_iommu_options);
  908. __setup("amd_iommu_size=", parse_amd_iommu_size_options);