sata_sil.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2005 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Documentation for SiI 3112:
  31. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  32. *
  33. * Other errata and documentation available under NDA.
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_sil"
  47. #define DRV_VERSION "1.0"
  48. enum {
  49. /*
  50. * host flags
  51. */
  52. SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
  53. SIL_FLAG_MOD15WRITE = (1 << 30),
  54. SIL_DFL_HOST_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  55. ATA_FLAG_MMIO,
  56. /*
  57. * Controller IDs
  58. */
  59. sil_3112 = 0,
  60. sil_3512 = 1,
  61. sil_3114 = 2,
  62. /*
  63. * Register offsets
  64. */
  65. SIL_SYSCFG = 0x48,
  66. /*
  67. * Register bits
  68. */
  69. /* SYSCFG */
  70. SIL_MASK_IDE0_INT = (1 << 22),
  71. SIL_MASK_IDE1_INT = (1 << 23),
  72. SIL_MASK_IDE2_INT = (1 << 24),
  73. SIL_MASK_IDE3_INT = (1 << 25),
  74. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  75. SIL_MASK_4PORT = SIL_MASK_2PORT |
  76. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  77. /* BMDMA/BMDMA2 */
  78. SIL_INTR_STEERING = (1 << 1),
  79. SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
  80. SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
  81. SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
  82. SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
  83. SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
  84. SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
  85. SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
  86. SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
  87. SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
  88. SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
  89. /* SIEN */
  90. SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
  91. /*
  92. * Others
  93. */
  94. SIL_QUIRK_MOD15WRITE = (1 << 0),
  95. SIL_QUIRK_UDMA5MAX = (1 << 1),
  96. };
  97. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  98. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  99. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  100. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  101. static void sil_post_set_mode (struct ata_port *ap);
  102. static void sil_freeze(struct ata_port *ap);
  103. static void sil_thaw(struct ata_port *ap);
  104. static const struct pci_device_id sil_pci_tbl[] = {
  105. { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  106. { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  107. { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3512 },
  108. { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
  109. { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  110. { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  111. { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  112. { } /* terminate list */
  113. };
  114. /* TODO firmware versions should be added - eric */
  115. static const struct sil_drivelist {
  116. const char * product;
  117. unsigned int quirk;
  118. } sil_blacklist [] = {
  119. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  120. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  121. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  122. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  123. { "ST380013AS", SIL_QUIRK_MOD15WRITE },
  124. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  125. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  126. { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
  127. { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
  128. { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
  129. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  130. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  131. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  132. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  133. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  134. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  135. { }
  136. };
  137. static struct pci_driver sil_pci_driver = {
  138. .name = DRV_NAME,
  139. .id_table = sil_pci_tbl,
  140. .probe = sil_init_one,
  141. .remove = ata_pci_remove_one,
  142. };
  143. static struct scsi_host_template sil_sht = {
  144. .module = THIS_MODULE,
  145. .name = DRV_NAME,
  146. .ioctl = ata_scsi_ioctl,
  147. .queuecommand = ata_scsi_queuecmd,
  148. .can_queue = ATA_DEF_QUEUE,
  149. .this_id = ATA_SHT_THIS_ID,
  150. .sg_tablesize = LIBATA_MAX_PRD,
  151. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  152. .emulated = ATA_SHT_EMULATED,
  153. .use_clustering = ATA_SHT_USE_CLUSTERING,
  154. .proc_name = DRV_NAME,
  155. .dma_boundary = ATA_DMA_BOUNDARY,
  156. .slave_configure = ata_scsi_slave_config,
  157. .bios_param = ata_std_bios_param,
  158. };
  159. static const struct ata_port_operations sil_ops = {
  160. .port_disable = ata_port_disable,
  161. .dev_config = sil_dev_config,
  162. .tf_load = ata_tf_load,
  163. .tf_read = ata_tf_read,
  164. .check_status = ata_check_status,
  165. .exec_command = ata_exec_command,
  166. .dev_select = ata_std_dev_select,
  167. .probe_reset = ata_std_probe_reset,
  168. .post_set_mode = sil_post_set_mode,
  169. .bmdma_setup = ata_bmdma_setup,
  170. .bmdma_start = ata_bmdma_start,
  171. .bmdma_stop = ata_bmdma_stop,
  172. .bmdma_status = ata_bmdma_status,
  173. .qc_prep = ata_qc_prep,
  174. .qc_issue = ata_qc_issue_prot,
  175. .data_xfer = ata_mmio_data_xfer,
  176. .freeze = sil_freeze,
  177. .thaw = sil_thaw,
  178. .error_handler = ata_bmdma_error_handler,
  179. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  180. .irq_handler = ata_interrupt,
  181. .irq_clear = ata_bmdma_irq_clear,
  182. .scr_read = sil_scr_read,
  183. .scr_write = sil_scr_write,
  184. .port_start = ata_port_start,
  185. .port_stop = ata_port_stop,
  186. .host_stop = ata_pci_host_stop,
  187. };
  188. static const struct ata_port_info sil_port_info[] = {
  189. /* sil_3112 */
  190. {
  191. .sht = &sil_sht,
  192. .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_MOD15WRITE,
  193. .pio_mask = 0x1f, /* pio0-4 */
  194. .mwdma_mask = 0x07, /* mwdma0-2 */
  195. .udma_mask = 0x3f, /* udma0-5 */
  196. .port_ops = &sil_ops,
  197. },
  198. /* sil_3512 */
  199. {
  200. .sht = &sil_sht,
  201. .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  202. .pio_mask = 0x1f, /* pio0-4 */
  203. .mwdma_mask = 0x07, /* mwdma0-2 */
  204. .udma_mask = 0x3f, /* udma0-5 */
  205. .port_ops = &sil_ops,
  206. },
  207. /* sil_3114 */
  208. {
  209. .sht = &sil_sht,
  210. .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  211. .pio_mask = 0x1f, /* pio0-4 */
  212. .mwdma_mask = 0x07, /* mwdma0-2 */
  213. .udma_mask = 0x3f, /* udma0-5 */
  214. .port_ops = &sil_ops,
  215. },
  216. };
  217. /* per-port register offsets */
  218. /* TODO: we can probably calculate rather than use a table */
  219. static const struct {
  220. unsigned long tf; /* ATA taskfile register block */
  221. unsigned long ctl; /* ATA control/altstatus register block */
  222. unsigned long bmdma; /* DMA register block */
  223. unsigned long bmdma2; /* DMA register block #2 */
  224. unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
  225. unsigned long scr; /* SATA control register block */
  226. unsigned long sien; /* SATA Interrupt Enable register */
  227. unsigned long xfer_mode;/* data transfer mode register */
  228. unsigned long sfis_cfg; /* SATA FIS reception config register */
  229. } sil_port[] = {
  230. /* port 0 ... */
  231. { 0x80, 0x8A, 0x00, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
  232. { 0xC0, 0xCA, 0x08, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
  233. { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
  234. { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
  235. /* ... port 3 */
  236. };
  237. MODULE_AUTHOR("Jeff Garzik");
  238. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  239. MODULE_LICENSE("GPL");
  240. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  241. MODULE_VERSION(DRV_VERSION);
  242. static int slow_down = 0;
  243. module_param(slow_down, int, 0444);
  244. MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
  245. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  246. {
  247. u8 cache_line = 0;
  248. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  249. return cache_line;
  250. }
  251. static void sil_post_set_mode (struct ata_port *ap)
  252. {
  253. struct ata_host_set *host_set = ap->host_set;
  254. struct ata_device *dev;
  255. void __iomem *addr =
  256. host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
  257. u32 tmp, dev_mode[2];
  258. unsigned int i;
  259. for (i = 0; i < 2; i++) {
  260. dev = &ap->device[i];
  261. if (!ata_dev_enabled(dev))
  262. dev_mode[i] = 0; /* PIO0/1/2 */
  263. else if (dev->flags & ATA_DFLAG_PIO)
  264. dev_mode[i] = 1; /* PIO3/4 */
  265. else
  266. dev_mode[i] = 3; /* UDMA */
  267. /* value 2 indicates MDMA */
  268. }
  269. tmp = readl(addr);
  270. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  271. tmp |= dev_mode[0];
  272. tmp |= (dev_mode[1] << 4);
  273. writel(tmp, addr);
  274. readl(addr); /* flush */
  275. }
  276. static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  277. {
  278. unsigned long offset = ap->ioaddr.scr_addr;
  279. switch (sc_reg) {
  280. case SCR_STATUS:
  281. return offset + 4;
  282. case SCR_ERROR:
  283. return offset + 8;
  284. case SCR_CONTROL:
  285. return offset;
  286. default:
  287. /* do nothing */
  288. break;
  289. }
  290. return 0;
  291. }
  292. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  293. {
  294. void __iomem *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
  295. if (mmio)
  296. return readl(mmio);
  297. return 0xffffffffU;
  298. }
  299. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  300. {
  301. void *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
  302. if (mmio)
  303. writel(val, mmio);
  304. }
  305. static void sil_freeze(struct ata_port *ap)
  306. {
  307. void __iomem *mmio_base = ap->host_set->mmio_base;
  308. u32 tmp;
  309. /* plug IRQ */
  310. tmp = readl(mmio_base + SIL_SYSCFG);
  311. tmp |= SIL_MASK_IDE0_INT << ap->port_no;
  312. writel(tmp, mmio_base + SIL_SYSCFG);
  313. readl(mmio_base + SIL_SYSCFG); /* flush */
  314. }
  315. static void sil_thaw(struct ata_port *ap)
  316. {
  317. void __iomem *mmio_base = ap->host_set->mmio_base;
  318. u32 tmp;
  319. /* clear IRQ */
  320. ata_chk_status(ap);
  321. ata_bmdma_irq_clear(ap);
  322. /* turn on IRQ */
  323. tmp = readl(mmio_base + SIL_SYSCFG);
  324. tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
  325. writel(tmp, mmio_base + SIL_SYSCFG);
  326. }
  327. /**
  328. * sil_dev_config - Apply device/host-specific errata fixups
  329. * @ap: Port containing device to be examined
  330. * @dev: Device to be examined
  331. *
  332. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  333. * device is known to be present, this function is called.
  334. * We apply two errata fixups which are specific to Silicon Image,
  335. * a Seagate and a Maxtor fixup.
  336. *
  337. * For certain Seagate devices, we must limit the maximum sectors
  338. * to under 8K.
  339. *
  340. * For certain Maxtor devices, we must not program the drive
  341. * beyond udma5.
  342. *
  343. * Both fixups are unfairly pessimistic. As soon as I get more
  344. * information on these errata, I will create a more exhaustive
  345. * list, and apply the fixups to only the specific
  346. * devices/hosts/firmwares that need it.
  347. *
  348. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  349. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  350. * pessimistic fix for the following reasons...
  351. * - There seems to be less info on it, only one device gleaned off the
  352. * Windows driver, maybe only one is affected. More info would be greatly
  353. * appreciated.
  354. * - But then again UDMA5 is hardly anything to complain about
  355. */
  356. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  357. {
  358. unsigned int n, quirks = 0;
  359. unsigned char model_num[41];
  360. ata_id_c_string(dev->id, model_num, ATA_ID_PROD_OFS, sizeof(model_num));
  361. for (n = 0; sil_blacklist[n].product; n++)
  362. if (!strcmp(sil_blacklist[n].product, model_num)) {
  363. quirks = sil_blacklist[n].quirk;
  364. break;
  365. }
  366. /* limit requests to 15 sectors */
  367. if (slow_down ||
  368. ((ap->flags & SIL_FLAG_MOD15WRITE) &&
  369. (quirks & SIL_QUIRK_MOD15WRITE))) {
  370. ata_dev_printk(dev, KERN_INFO, "applying Seagate errata fix "
  371. "(mod15write workaround)\n");
  372. dev->max_sectors = 15;
  373. return;
  374. }
  375. /* limit to udma5 */
  376. if (quirks & SIL_QUIRK_UDMA5MAX) {
  377. ata_dev_printk(dev, KERN_INFO,
  378. "applying Maxtor errata fix %s\n", model_num);
  379. dev->udma_mask &= ATA_UDMA5;
  380. return;
  381. }
  382. }
  383. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  384. {
  385. static int printed_version;
  386. struct ata_probe_ent *probe_ent = NULL;
  387. unsigned long base;
  388. void __iomem *mmio_base;
  389. int rc;
  390. unsigned int i;
  391. int pci_dev_busy = 0;
  392. u32 tmp;
  393. u8 cls;
  394. if (!printed_version++)
  395. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  396. rc = pci_enable_device(pdev);
  397. if (rc)
  398. return rc;
  399. rc = pci_request_regions(pdev, DRV_NAME);
  400. if (rc) {
  401. pci_dev_busy = 1;
  402. goto err_out;
  403. }
  404. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  405. if (rc)
  406. goto err_out_regions;
  407. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  408. if (rc)
  409. goto err_out_regions;
  410. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  411. if (probe_ent == NULL) {
  412. rc = -ENOMEM;
  413. goto err_out_regions;
  414. }
  415. INIT_LIST_HEAD(&probe_ent->node);
  416. probe_ent->dev = pci_dev_to_dev(pdev);
  417. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  418. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  419. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  420. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  421. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  422. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  423. probe_ent->irq = pdev->irq;
  424. probe_ent->irq_flags = SA_SHIRQ;
  425. probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
  426. mmio_base = pci_iomap(pdev, 5, 0);
  427. if (mmio_base == NULL) {
  428. rc = -ENOMEM;
  429. goto err_out_free_ent;
  430. }
  431. probe_ent->mmio_base = mmio_base;
  432. base = (unsigned long) mmio_base;
  433. for (i = 0; i < probe_ent->n_ports; i++) {
  434. probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
  435. probe_ent->port[i].altstatus_addr =
  436. probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
  437. probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
  438. probe_ent->port[i].scr_addr = base + sil_port[i].scr;
  439. ata_std_ports(&probe_ent->port[i]);
  440. }
  441. /* Initialize FIFO PCI bus arbitration */
  442. cls = sil_get_device_cache_line(pdev);
  443. if (cls) {
  444. cls >>= 3;
  445. cls++; /* cls = (line_size/8)+1 */
  446. for (i = 0; i < probe_ent->n_ports; i++)
  447. writew(cls << 8 | cls,
  448. mmio_base + sil_port[i].fifo_cfg);
  449. } else
  450. dev_printk(KERN_WARNING, &pdev->dev,
  451. "cache line size not set. Driver may not function\n");
  452. /* Apply R_ERR on DMA activate FIS errata workaround */
  453. if (probe_ent->host_flags & SIL_FLAG_RERR_ON_DMA_ACT) {
  454. int cnt;
  455. for (i = 0, cnt = 0; i < probe_ent->n_ports; i++) {
  456. tmp = readl(mmio_base + sil_port[i].sfis_cfg);
  457. if ((tmp & 0x3) != 0x01)
  458. continue;
  459. if (!cnt)
  460. dev_printk(KERN_INFO, &pdev->dev,
  461. "Applying R_ERR on DMA activate "
  462. "FIS errata fix\n");
  463. writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
  464. cnt++;
  465. }
  466. }
  467. if (ent->driver_data == sil_3114) {
  468. /* flip the magic "make 4 ports work" bit */
  469. tmp = readl(mmio_base + sil_port[2].bmdma);
  470. if ((tmp & SIL_INTR_STEERING) == 0)
  471. writel(tmp | SIL_INTR_STEERING,
  472. mmio_base + sil_port[2].bmdma);
  473. }
  474. /* mask all SATA phy-related interrupts */
  475. /* TODO: unmask bit 6 (SError N bit) for hotplug */
  476. for (i = 0; i < probe_ent->n_ports; i++)
  477. writel(0, mmio_base + sil_port[i].sien);
  478. pci_set_master(pdev);
  479. /* FIXME: check ata_device_add return value */
  480. ata_device_add(probe_ent);
  481. kfree(probe_ent);
  482. return 0;
  483. err_out_free_ent:
  484. kfree(probe_ent);
  485. err_out_regions:
  486. pci_release_regions(pdev);
  487. err_out:
  488. if (!pci_dev_busy)
  489. pci_disable_device(pdev);
  490. return rc;
  491. }
  492. static int __init sil_init(void)
  493. {
  494. return pci_module_init(&sil_pci_driver);
  495. }
  496. static void __exit sil_exit(void)
  497. {
  498. pci_unregister_driver(&sil_pci_driver);
  499. }
  500. module_init(sil_init);
  501. module_exit(sil_exit);