i2c-tegra.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727
  1. /*
  2. * drivers/i2c/busses/i2c-tegra.c
  3. *
  4. * Copyright (C) 2010 Google, Inc.
  5. * Author: Colin Cross <ccross@android.com>
  6. *
  7. * This software is licensed under the terms of the GNU General Public
  8. * License version 2, as published by the Free Software Foundation, and
  9. * may be copied, distributed, and modified under those terms.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/clk.h>
  21. #include <linux/err.h>
  22. #include <linux/i2c.h>
  23. #include <linux/io.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/delay.h>
  26. #include <linux/slab.h>
  27. #include <linux/i2c-tegra.h>
  28. #include <asm/unaligned.h>
  29. #include <mach/clk.h>
  30. #define TEGRA_I2C_TIMEOUT (msecs_to_jiffies(1000))
  31. #define BYTES_PER_FIFO_WORD 4
  32. #define I2C_CNFG 0x000
  33. #define I2C_CNFG_PACKET_MODE_EN (1<<10)
  34. #define I2C_CNFG_NEW_MASTER_FSM (1<<11)
  35. #define I2C_STATUS 0x01C
  36. #define I2C_SL_CNFG 0x020
  37. #define I2C_SL_CNFG_NEWSL (1<<2)
  38. #define I2C_SL_ADDR1 0x02c
  39. #define I2C_TX_FIFO 0x050
  40. #define I2C_RX_FIFO 0x054
  41. #define I2C_PACKET_TRANSFER_STATUS 0x058
  42. #define I2C_FIFO_CONTROL 0x05c
  43. #define I2C_FIFO_CONTROL_TX_FLUSH (1<<1)
  44. #define I2C_FIFO_CONTROL_RX_FLUSH (1<<0)
  45. #define I2C_FIFO_CONTROL_TX_TRIG_SHIFT 5
  46. #define I2C_FIFO_CONTROL_RX_TRIG_SHIFT 2
  47. #define I2C_FIFO_STATUS 0x060
  48. #define I2C_FIFO_STATUS_TX_MASK 0xF0
  49. #define I2C_FIFO_STATUS_TX_SHIFT 4
  50. #define I2C_FIFO_STATUS_RX_MASK 0x0F
  51. #define I2C_FIFO_STATUS_RX_SHIFT 0
  52. #define I2C_INT_MASK 0x064
  53. #define I2C_INT_STATUS 0x068
  54. #define I2C_INT_PACKET_XFER_COMPLETE (1<<7)
  55. #define I2C_INT_ALL_PACKETS_XFER_COMPLETE (1<<6)
  56. #define I2C_INT_TX_FIFO_OVERFLOW (1<<5)
  57. #define I2C_INT_RX_FIFO_UNDERFLOW (1<<4)
  58. #define I2C_INT_NO_ACK (1<<3)
  59. #define I2C_INT_ARBITRATION_LOST (1<<2)
  60. #define I2C_INT_TX_FIFO_DATA_REQ (1<<1)
  61. #define I2C_INT_RX_FIFO_DATA_REQ (1<<0)
  62. #define I2C_CLK_DIVISOR 0x06c
  63. #define DVC_CTRL_REG1 0x000
  64. #define DVC_CTRL_REG1_INTR_EN (1<<10)
  65. #define DVC_CTRL_REG2 0x004
  66. #define DVC_CTRL_REG3 0x008
  67. #define DVC_CTRL_REG3_SW_PROG (1<<26)
  68. #define DVC_CTRL_REG3_I2C_DONE_INTR_EN (1<<30)
  69. #define DVC_STATUS 0x00c
  70. #define DVC_STATUS_I2C_DONE_INTR (1<<30)
  71. #define I2C_ERR_NONE 0x00
  72. #define I2C_ERR_NO_ACK 0x01
  73. #define I2C_ERR_ARBITRATION_LOST 0x02
  74. #define I2C_ERR_UNKNOWN_INTERRUPT 0x04
  75. #define PACKET_HEADER0_HEADER_SIZE_SHIFT 28
  76. #define PACKET_HEADER0_PACKET_ID_SHIFT 16
  77. #define PACKET_HEADER0_CONT_ID_SHIFT 12
  78. #define PACKET_HEADER0_PROTOCOL_I2C (1<<4)
  79. #define I2C_HEADER_HIGHSPEED_MODE (1<<22)
  80. #define I2C_HEADER_CONT_ON_NAK (1<<21)
  81. #define I2C_HEADER_SEND_START_BYTE (1<<20)
  82. #define I2C_HEADER_READ (1<<19)
  83. #define I2C_HEADER_10BIT_ADDR (1<<18)
  84. #define I2C_HEADER_IE_ENABLE (1<<17)
  85. #define I2C_HEADER_REPEAT_START (1<<16)
  86. #define I2C_HEADER_MASTER_ADDR_SHIFT 12
  87. #define I2C_HEADER_SLAVE_ADDR_SHIFT 1
  88. /**
  89. * struct tegra_i2c_dev - per device i2c context
  90. * @dev: device reference for power management
  91. * @adapter: core i2c layer adapter information
  92. * @clk: clock reference for i2c controller
  93. * @i2c_clk: clock reference for i2c bus
  94. * @iomem: memory resource for registers
  95. * @base: ioremapped registers cookie
  96. * @cont_id: i2c controller id, used for for packet header
  97. * @irq: irq number of transfer complete interrupt
  98. * @is_dvc: identifies the DVC i2c controller, has a different register layout
  99. * @msg_complete: transfer completion notifier
  100. * @msg_err: error code for completed message
  101. * @msg_buf: pointer to current message data
  102. * @msg_buf_remaining: size of unsent data in the message buffer
  103. * @msg_read: identifies read transfers
  104. * @bus_clk_rate: current i2c bus clock rate
  105. * @is_suspended: prevents i2c controller accesses after suspend is called
  106. */
  107. struct tegra_i2c_dev {
  108. struct device *dev;
  109. struct i2c_adapter adapter;
  110. struct clk *clk;
  111. struct clk *i2c_clk;
  112. struct resource *iomem;
  113. void __iomem *base;
  114. int cont_id;
  115. int irq;
  116. bool irq_disabled;
  117. int is_dvc;
  118. struct completion msg_complete;
  119. int msg_err;
  120. u8 *msg_buf;
  121. size_t msg_buf_remaining;
  122. int msg_read;
  123. unsigned long bus_clk_rate;
  124. bool is_suspended;
  125. };
  126. static void dvc_writel(struct tegra_i2c_dev *i2c_dev, u32 val, unsigned long reg)
  127. {
  128. writel(val, i2c_dev->base + reg);
  129. }
  130. static u32 dvc_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
  131. {
  132. return readl(i2c_dev->base + reg);
  133. }
  134. /*
  135. * i2c_writel and i2c_readl will offset the register if necessary to talk
  136. * to the I2C block inside the DVC block
  137. */
  138. static unsigned long tegra_i2c_reg_addr(struct tegra_i2c_dev *i2c_dev,
  139. unsigned long reg)
  140. {
  141. if (i2c_dev->is_dvc)
  142. reg += (reg >= I2C_TX_FIFO) ? 0x10 : 0x40;
  143. return reg;
  144. }
  145. static void i2c_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
  146. unsigned long reg)
  147. {
  148. writel(val, i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  149. }
  150. static u32 i2c_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
  151. {
  152. return readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
  153. }
  154. static void i2c_writesl(struct tegra_i2c_dev *i2c_dev, void *data,
  155. unsigned long reg, int len)
  156. {
  157. writesl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
  158. }
  159. static void i2c_readsl(struct tegra_i2c_dev *i2c_dev, void *data,
  160. unsigned long reg, int len)
  161. {
  162. readsl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
  163. }
  164. static void tegra_i2c_mask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
  165. {
  166. u32 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK);
  167. int_mask &= ~mask;
  168. i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
  169. }
  170. static void tegra_i2c_unmask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
  171. {
  172. u32 int_mask = i2c_readl(i2c_dev, I2C_INT_MASK);
  173. int_mask |= mask;
  174. i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
  175. }
  176. static int tegra_i2c_flush_fifos(struct tegra_i2c_dev *i2c_dev)
  177. {
  178. unsigned long timeout = jiffies + HZ;
  179. u32 val = i2c_readl(i2c_dev, I2C_FIFO_CONTROL);
  180. val |= I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH;
  181. i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
  182. while (i2c_readl(i2c_dev, I2C_FIFO_CONTROL) &
  183. (I2C_FIFO_CONTROL_TX_FLUSH | I2C_FIFO_CONTROL_RX_FLUSH)) {
  184. if (time_after(jiffies, timeout)) {
  185. dev_warn(i2c_dev->dev, "timeout waiting for fifo flush\n");
  186. return -ETIMEDOUT;
  187. }
  188. msleep(1);
  189. }
  190. return 0;
  191. }
  192. static int tegra_i2c_empty_rx_fifo(struct tegra_i2c_dev *i2c_dev)
  193. {
  194. u32 val;
  195. int rx_fifo_avail;
  196. u8 *buf = i2c_dev->msg_buf;
  197. size_t buf_remaining = i2c_dev->msg_buf_remaining;
  198. int words_to_transfer;
  199. val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
  200. rx_fifo_avail = (val & I2C_FIFO_STATUS_RX_MASK) >>
  201. I2C_FIFO_STATUS_RX_SHIFT;
  202. /* Rounds down to not include partial word at the end of buf */
  203. words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
  204. if (words_to_transfer > rx_fifo_avail)
  205. words_to_transfer = rx_fifo_avail;
  206. i2c_readsl(i2c_dev, buf, I2C_RX_FIFO, words_to_transfer);
  207. buf += words_to_transfer * BYTES_PER_FIFO_WORD;
  208. buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
  209. rx_fifo_avail -= words_to_transfer;
  210. /*
  211. * If there is a partial word at the end of buf, handle it manually to
  212. * prevent overwriting past the end of buf
  213. */
  214. if (rx_fifo_avail > 0 && buf_remaining > 0) {
  215. BUG_ON(buf_remaining > 3);
  216. val = i2c_readl(i2c_dev, I2C_RX_FIFO);
  217. memcpy(buf, &val, buf_remaining);
  218. buf_remaining = 0;
  219. rx_fifo_avail--;
  220. }
  221. BUG_ON(rx_fifo_avail > 0 && buf_remaining > 0);
  222. i2c_dev->msg_buf_remaining = buf_remaining;
  223. i2c_dev->msg_buf = buf;
  224. return 0;
  225. }
  226. static int tegra_i2c_fill_tx_fifo(struct tegra_i2c_dev *i2c_dev)
  227. {
  228. u32 val;
  229. int tx_fifo_avail;
  230. u8 *buf = i2c_dev->msg_buf;
  231. size_t buf_remaining = i2c_dev->msg_buf_remaining;
  232. int words_to_transfer;
  233. val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
  234. tx_fifo_avail = (val & I2C_FIFO_STATUS_TX_MASK) >>
  235. I2C_FIFO_STATUS_TX_SHIFT;
  236. /* Rounds down to not include partial word at the end of buf */
  237. words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
  238. if (words_to_transfer > tx_fifo_avail)
  239. words_to_transfer = tx_fifo_avail;
  240. i2c_writesl(i2c_dev, buf, I2C_TX_FIFO, words_to_transfer);
  241. buf += words_to_transfer * BYTES_PER_FIFO_WORD;
  242. buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
  243. tx_fifo_avail -= words_to_transfer;
  244. /*
  245. * If there is a partial word at the end of buf, handle it manually to
  246. * prevent reading past the end of buf, which could cross a page
  247. * boundary and fault.
  248. */
  249. if (tx_fifo_avail > 0 && buf_remaining > 0) {
  250. BUG_ON(buf_remaining > 3);
  251. memcpy(&val, buf, buf_remaining);
  252. i2c_writel(i2c_dev, val, I2C_TX_FIFO);
  253. buf_remaining = 0;
  254. tx_fifo_avail--;
  255. }
  256. BUG_ON(tx_fifo_avail > 0 && buf_remaining > 0);
  257. i2c_dev->msg_buf_remaining = buf_remaining;
  258. i2c_dev->msg_buf = buf;
  259. return 0;
  260. }
  261. /*
  262. * One of the Tegra I2C blocks is inside the DVC (Digital Voltage Controller)
  263. * block. This block is identical to the rest of the I2C blocks, except that
  264. * it only supports master mode, it has registers moved around, and it needs
  265. * some extra init to get it into I2C mode. The register moves are handled
  266. * by i2c_readl and i2c_writel
  267. */
  268. static void tegra_dvc_init(struct tegra_i2c_dev *i2c_dev)
  269. {
  270. u32 val = 0;
  271. val = dvc_readl(i2c_dev, DVC_CTRL_REG3);
  272. val |= DVC_CTRL_REG3_SW_PROG;
  273. val |= DVC_CTRL_REG3_I2C_DONE_INTR_EN;
  274. dvc_writel(i2c_dev, val, DVC_CTRL_REG3);
  275. val = dvc_readl(i2c_dev, DVC_CTRL_REG1);
  276. val |= DVC_CTRL_REG1_INTR_EN;
  277. dvc_writel(i2c_dev, val, DVC_CTRL_REG1);
  278. }
  279. static int tegra_i2c_init(struct tegra_i2c_dev *i2c_dev)
  280. {
  281. u32 val;
  282. int err = 0;
  283. clk_enable(i2c_dev->clk);
  284. tegra_periph_reset_assert(i2c_dev->clk);
  285. udelay(2);
  286. tegra_periph_reset_deassert(i2c_dev->clk);
  287. if (i2c_dev->is_dvc)
  288. tegra_dvc_init(i2c_dev);
  289. val = I2C_CNFG_NEW_MASTER_FSM | I2C_CNFG_PACKET_MODE_EN;
  290. i2c_writel(i2c_dev, val, I2C_CNFG);
  291. i2c_writel(i2c_dev, 0, I2C_INT_MASK);
  292. clk_set_rate(i2c_dev->clk, i2c_dev->bus_clk_rate * 8);
  293. if (!i2c_dev->is_dvc) {
  294. u32 sl_cfg = i2c_readl(i2c_dev, I2C_SL_CNFG);
  295. i2c_writel(i2c_dev, sl_cfg | I2C_SL_CNFG_NEWSL, I2C_SL_CNFG);
  296. }
  297. val = 7 << I2C_FIFO_CONTROL_TX_TRIG_SHIFT |
  298. 0 << I2C_FIFO_CONTROL_RX_TRIG_SHIFT;
  299. i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
  300. if (tegra_i2c_flush_fifos(i2c_dev))
  301. err = -ETIMEDOUT;
  302. clk_disable(i2c_dev->clk);
  303. if (i2c_dev->irq_disabled) {
  304. i2c_dev->irq_disabled = 0;
  305. enable_irq(i2c_dev->irq);
  306. }
  307. return err;
  308. }
  309. static irqreturn_t tegra_i2c_isr(int irq, void *dev_id)
  310. {
  311. u32 status;
  312. const u32 status_err = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
  313. struct tegra_i2c_dev *i2c_dev = dev_id;
  314. status = i2c_readl(i2c_dev, I2C_INT_STATUS);
  315. if (status == 0) {
  316. dev_warn(i2c_dev->dev, "irq status 0 %08x %08x %08x\n",
  317. i2c_readl(i2c_dev, I2C_PACKET_TRANSFER_STATUS),
  318. i2c_readl(i2c_dev, I2C_STATUS),
  319. i2c_readl(i2c_dev, I2C_CNFG));
  320. i2c_dev->msg_err |= I2C_ERR_UNKNOWN_INTERRUPT;
  321. if (!i2c_dev->irq_disabled) {
  322. disable_irq_nosync(i2c_dev->irq);
  323. i2c_dev->irq_disabled = 1;
  324. }
  325. complete(&i2c_dev->msg_complete);
  326. goto err;
  327. }
  328. if (unlikely(status & status_err)) {
  329. if (status & I2C_INT_NO_ACK)
  330. i2c_dev->msg_err |= I2C_ERR_NO_ACK;
  331. if (status & I2C_INT_ARBITRATION_LOST)
  332. i2c_dev->msg_err |= I2C_ERR_ARBITRATION_LOST;
  333. complete(&i2c_dev->msg_complete);
  334. goto err;
  335. }
  336. if (i2c_dev->msg_read && (status & I2C_INT_RX_FIFO_DATA_REQ)) {
  337. if (i2c_dev->msg_buf_remaining)
  338. tegra_i2c_empty_rx_fifo(i2c_dev);
  339. else
  340. BUG();
  341. }
  342. if (!i2c_dev->msg_read && (status & I2C_INT_TX_FIFO_DATA_REQ)) {
  343. if (i2c_dev->msg_buf_remaining)
  344. tegra_i2c_fill_tx_fifo(i2c_dev);
  345. else
  346. tegra_i2c_mask_irq(i2c_dev, I2C_INT_TX_FIFO_DATA_REQ);
  347. }
  348. if ((status & I2C_INT_PACKET_XFER_COMPLETE) &&
  349. !i2c_dev->msg_buf_remaining)
  350. complete(&i2c_dev->msg_complete);
  351. i2c_writel(i2c_dev, status, I2C_INT_STATUS);
  352. if (i2c_dev->is_dvc)
  353. dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
  354. return IRQ_HANDLED;
  355. err:
  356. /* An error occurred, mask all interrupts */
  357. tegra_i2c_mask_irq(i2c_dev, I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST |
  358. I2C_INT_PACKET_XFER_COMPLETE | I2C_INT_TX_FIFO_DATA_REQ |
  359. I2C_INT_RX_FIFO_DATA_REQ);
  360. i2c_writel(i2c_dev, status, I2C_INT_STATUS);
  361. if (i2c_dev->is_dvc)
  362. dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
  363. return IRQ_HANDLED;
  364. }
  365. static int tegra_i2c_xfer_msg(struct tegra_i2c_dev *i2c_dev,
  366. struct i2c_msg *msg, int stop)
  367. {
  368. u32 packet_header;
  369. u32 int_mask;
  370. int ret;
  371. tegra_i2c_flush_fifos(i2c_dev);
  372. i2c_writel(i2c_dev, 0xFF, I2C_INT_STATUS);
  373. if (msg->len == 0)
  374. return -EINVAL;
  375. i2c_dev->msg_buf = msg->buf;
  376. i2c_dev->msg_buf_remaining = msg->len;
  377. i2c_dev->msg_err = I2C_ERR_NONE;
  378. i2c_dev->msg_read = (msg->flags & I2C_M_RD);
  379. INIT_COMPLETION(i2c_dev->msg_complete);
  380. packet_header = (0 << PACKET_HEADER0_HEADER_SIZE_SHIFT) |
  381. PACKET_HEADER0_PROTOCOL_I2C |
  382. (i2c_dev->cont_id << PACKET_HEADER0_CONT_ID_SHIFT) |
  383. (1 << PACKET_HEADER0_PACKET_ID_SHIFT);
  384. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  385. packet_header = msg->len - 1;
  386. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  387. packet_header = msg->addr << I2C_HEADER_SLAVE_ADDR_SHIFT;
  388. packet_header |= I2C_HEADER_IE_ENABLE;
  389. if (!stop)
  390. packet_header |= I2C_HEADER_REPEAT_START;
  391. if (msg->flags & I2C_M_TEN)
  392. packet_header |= I2C_HEADER_10BIT_ADDR;
  393. if (msg->flags & I2C_M_IGNORE_NAK)
  394. packet_header |= I2C_HEADER_CONT_ON_NAK;
  395. if (msg->flags & I2C_M_RD)
  396. packet_header |= I2C_HEADER_READ;
  397. i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);
  398. if (!(msg->flags & I2C_M_RD))
  399. tegra_i2c_fill_tx_fifo(i2c_dev);
  400. int_mask = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
  401. if (msg->flags & I2C_M_RD)
  402. int_mask |= I2C_INT_RX_FIFO_DATA_REQ;
  403. else if (i2c_dev->msg_buf_remaining)
  404. int_mask |= I2C_INT_TX_FIFO_DATA_REQ;
  405. tegra_i2c_unmask_irq(i2c_dev, int_mask);
  406. dev_dbg(i2c_dev->dev, "unmasked irq: %02x\n",
  407. i2c_readl(i2c_dev, I2C_INT_MASK));
  408. ret = wait_for_completion_timeout(&i2c_dev->msg_complete, TEGRA_I2C_TIMEOUT);
  409. tegra_i2c_mask_irq(i2c_dev, int_mask);
  410. if (WARN_ON(ret == 0)) {
  411. dev_err(i2c_dev->dev, "i2c transfer timed out\n");
  412. tegra_i2c_init(i2c_dev);
  413. return -ETIMEDOUT;
  414. }
  415. dev_dbg(i2c_dev->dev, "transfer complete: %d %d %d\n",
  416. ret, completion_done(&i2c_dev->msg_complete), i2c_dev->msg_err);
  417. if (likely(i2c_dev->msg_err == I2C_ERR_NONE))
  418. return 0;
  419. tegra_i2c_init(i2c_dev);
  420. if (i2c_dev->msg_err == I2C_ERR_NO_ACK) {
  421. if (msg->flags & I2C_M_IGNORE_NAK)
  422. return 0;
  423. return -EREMOTEIO;
  424. }
  425. return -EIO;
  426. }
  427. static int tegra_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
  428. int num)
  429. {
  430. struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
  431. int i;
  432. int ret = 0;
  433. if (i2c_dev->is_suspended)
  434. return -EBUSY;
  435. clk_enable(i2c_dev->clk);
  436. for (i = 0; i < num; i++) {
  437. int stop = (i == (num - 1)) ? 1 : 0;
  438. ret = tegra_i2c_xfer_msg(i2c_dev, &msgs[i], stop);
  439. if (ret)
  440. break;
  441. }
  442. clk_disable(i2c_dev->clk);
  443. return ret ?: i;
  444. }
  445. static u32 tegra_i2c_func(struct i2c_adapter *adap)
  446. {
  447. return I2C_FUNC_I2C;
  448. }
  449. static const struct i2c_algorithm tegra_i2c_algo = {
  450. .master_xfer = tegra_i2c_xfer,
  451. .functionality = tegra_i2c_func,
  452. };
  453. static int tegra_i2c_probe(struct platform_device *pdev)
  454. {
  455. struct tegra_i2c_dev *i2c_dev;
  456. struct tegra_i2c_platform_data *pdata = pdev->dev.platform_data;
  457. struct resource *res;
  458. struct resource *iomem;
  459. struct clk *clk;
  460. struct clk *i2c_clk;
  461. void *base;
  462. int irq;
  463. int ret = 0;
  464. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  465. if (!res) {
  466. dev_err(&pdev->dev, "no mem resource\n");
  467. return -EINVAL;
  468. }
  469. iomem = request_mem_region(res->start, resource_size(res), pdev->name);
  470. if (!iomem) {
  471. dev_err(&pdev->dev, "I2C region already claimed\n");
  472. return -EBUSY;
  473. }
  474. base = ioremap(iomem->start, resource_size(iomem));
  475. if (!base) {
  476. dev_err(&pdev->dev, "Cannot ioremap I2C region\n");
  477. return -ENOMEM;
  478. }
  479. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  480. if (!res) {
  481. dev_err(&pdev->dev, "no irq resource\n");
  482. ret = -EINVAL;
  483. goto err_iounmap;
  484. }
  485. irq = res->start;
  486. clk = clk_get(&pdev->dev, NULL);
  487. if (IS_ERR(clk)) {
  488. dev_err(&pdev->dev, "missing controller clock");
  489. ret = PTR_ERR(clk);
  490. goto err_release_region;
  491. }
  492. i2c_clk = clk_get(&pdev->dev, "i2c");
  493. if (IS_ERR(i2c_clk)) {
  494. dev_err(&pdev->dev, "missing bus clock");
  495. ret = PTR_ERR(i2c_clk);
  496. goto err_clk_put;
  497. }
  498. i2c_dev = kzalloc(sizeof(struct tegra_i2c_dev), GFP_KERNEL);
  499. if (!i2c_dev) {
  500. ret = -ENOMEM;
  501. goto err_i2c_clk_put;
  502. }
  503. i2c_dev->base = base;
  504. i2c_dev->clk = clk;
  505. i2c_dev->i2c_clk = i2c_clk;
  506. i2c_dev->iomem = iomem;
  507. i2c_dev->adapter.algo = &tegra_i2c_algo;
  508. i2c_dev->irq = irq;
  509. i2c_dev->cont_id = pdev->id;
  510. i2c_dev->dev = &pdev->dev;
  511. i2c_dev->bus_clk_rate = pdata ? pdata->bus_clk_rate : 100000;
  512. if (pdev->id == 3)
  513. i2c_dev->is_dvc = 1;
  514. init_completion(&i2c_dev->msg_complete);
  515. platform_set_drvdata(pdev, i2c_dev);
  516. ret = tegra_i2c_init(i2c_dev);
  517. if (ret) {
  518. dev_err(&pdev->dev, "Failed to initialize i2c controller");
  519. goto err_free;
  520. }
  521. ret = request_irq(i2c_dev->irq, tegra_i2c_isr, 0, pdev->name, i2c_dev);
  522. if (ret) {
  523. dev_err(&pdev->dev, "Failed to request irq %i\n", i2c_dev->irq);
  524. goto err_free;
  525. }
  526. clk_enable(i2c_dev->i2c_clk);
  527. i2c_set_adapdata(&i2c_dev->adapter, i2c_dev);
  528. i2c_dev->adapter.owner = THIS_MODULE;
  529. i2c_dev->adapter.class = I2C_CLASS_HWMON;
  530. strlcpy(i2c_dev->adapter.name, "Tegra I2C adapter",
  531. sizeof(i2c_dev->adapter.name));
  532. i2c_dev->adapter.algo = &tegra_i2c_algo;
  533. i2c_dev->adapter.dev.parent = &pdev->dev;
  534. i2c_dev->adapter.nr = pdev->id;
  535. ret = i2c_add_numbered_adapter(&i2c_dev->adapter);
  536. if (ret) {
  537. dev_err(&pdev->dev, "Failed to add I2C adapter\n");
  538. goto err_free_irq;
  539. }
  540. return 0;
  541. err_free_irq:
  542. free_irq(i2c_dev->irq, i2c_dev);
  543. err_free:
  544. kfree(i2c_dev);
  545. err_i2c_clk_put:
  546. clk_put(i2c_clk);
  547. err_clk_put:
  548. clk_put(clk);
  549. err_release_region:
  550. release_mem_region(iomem->start, resource_size(iomem));
  551. err_iounmap:
  552. iounmap(base);
  553. return ret;
  554. }
  555. static int tegra_i2c_remove(struct platform_device *pdev)
  556. {
  557. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  558. i2c_del_adapter(&i2c_dev->adapter);
  559. free_irq(i2c_dev->irq, i2c_dev);
  560. clk_put(i2c_dev->i2c_clk);
  561. clk_put(i2c_dev->clk);
  562. release_mem_region(i2c_dev->iomem->start,
  563. resource_size(i2c_dev->iomem));
  564. iounmap(i2c_dev->base);
  565. kfree(i2c_dev);
  566. return 0;
  567. }
  568. #ifdef CONFIG_PM
  569. static int tegra_i2c_suspend(struct platform_device *pdev, pm_message_t state)
  570. {
  571. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  572. i2c_lock_adapter(&i2c_dev->adapter);
  573. i2c_dev->is_suspended = true;
  574. i2c_unlock_adapter(&i2c_dev->adapter);
  575. return 0;
  576. }
  577. static int tegra_i2c_resume(struct platform_device *pdev)
  578. {
  579. struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
  580. int ret;
  581. i2c_lock_adapter(&i2c_dev->adapter);
  582. ret = tegra_i2c_init(i2c_dev);
  583. if (ret) {
  584. i2c_unlock_adapter(&i2c_dev->adapter);
  585. return ret;
  586. }
  587. i2c_dev->is_suspended = false;
  588. i2c_unlock_adapter(&i2c_dev->adapter);
  589. return 0;
  590. }
  591. #endif
  592. static struct platform_driver tegra_i2c_driver = {
  593. .probe = tegra_i2c_probe,
  594. .remove = tegra_i2c_remove,
  595. #ifdef CONFIG_PM
  596. .suspend = tegra_i2c_suspend,
  597. .resume = tegra_i2c_resume,
  598. #endif
  599. .driver = {
  600. .name = "tegra-i2c",
  601. .owner = THIS_MODULE,
  602. },
  603. };
  604. static int __init tegra_i2c_init_driver(void)
  605. {
  606. return platform_driver_register(&tegra_i2c_driver);
  607. }
  608. static void __exit tegra_i2c_exit_driver(void)
  609. {
  610. platform_driver_unregister(&tegra_i2c_driver);
  611. }
  612. subsys_initcall(tegra_i2c_init_driver);
  613. module_exit(tegra_i2c_exit_driver);
  614. MODULE_DESCRIPTION("nVidia Tegra2 I2C Bus Controller driver");
  615. MODULE_AUTHOR("Colin Cross");
  616. MODULE_LICENSE("GPL v2");