iwl-agn.c 100 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/init.h>
  32. #include <linux/pci.h>
  33. #include <linux/dma-mapping.h>
  34. #include <linux/delay.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/wireless.h>
  38. #include <linux/firmware.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/if_arp.h>
  41. #include <net/mac80211.h>
  42. #include <asm/div64.h>
  43. #define DRV_NAME "iwlagn"
  44. #include "iwl-eeprom.h"
  45. #include "iwl-dev.h"
  46. #include "iwl-core.h"
  47. #include "iwl-io.h"
  48. #include "iwl-helpers.h"
  49. #include "iwl-sta.h"
  50. #include "iwl-calib.h"
  51. /******************************************************************************
  52. *
  53. * module boiler plate
  54. *
  55. ******************************************************************************/
  56. /*
  57. * module name, copyright, version, etc.
  58. */
  59. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  60. #ifdef CONFIG_IWLWIFI_DEBUG
  61. #define VD "d"
  62. #else
  63. #define VD
  64. #endif
  65. #ifdef CONFIG_IWLWIFI_SPECTRUM_MEASUREMENT
  66. #define VS "s"
  67. #else
  68. #define VS
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD VS
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. /*************** STATION TABLE MANAGEMENT ****
  77. * mac80211 should be examined to determine if sta_info is duplicating
  78. * the functionality provided here
  79. */
  80. /**************************************************************/
  81. /**
  82. * iwl_commit_rxon - commit staging_rxon to hardware
  83. *
  84. * The RXON command in staging_rxon is committed to the hardware and
  85. * the active_rxon structure is updated with the new data. This
  86. * function correctly transitions out of the RXON_ASSOC_MSK state if
  87. * a HW tune is required based on the RXON structure changes.
  88. */
  89. static int iwl_commit_rxon(struct iwl_priv *priv)
  90. {
  91. /* cast away the const for active_rxon in this function */
  92. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  93. int ret;
  94. bool new_assoc =
  95. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  96. if (!iwl_is_alive(priv))
  97. return -EBUSY;
  98. /* always get timestamp with Rx frame */
  99. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  100. /* allow CTS-to-self if possible. this is relevant only for
  101. * 5000, but will not damage 4965 */
  102. priv->staging_rxon.flags |= RXON_FLG_SELF_CTS_EN;
  103. ret = iwl_check_rxon_cmd(priv);
  104. if (ret) {
  105. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  106. return -EINVAL;
  107. }
  108. /* If we don't need to send a full RXON, we can use
  109. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  110. * and other flags for the current radio configuration. */
  111. if (!iwl_full_rxon_required(priv)) {
  112. ret = iwl_send_rxon_assoc(priv);
  113. if (ret) {
  114. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  115. return ret;
  116. }
  117. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  118. return 0;
  119. }
  120. /* station table will be cleared */
  121. priv->assoc_station_added = 0;
  122. /* If we are currently associated and the new config requires
  123. * an RXON_ASSOC and the new config wants the associated mask enabled,
  124. * we must clear the associated from the active configuration
  125. * before we apply the new config */
  126. if (iwl_is_associated(priv) && new_assoc) {
  127. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  128. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  129. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  130. sizeof(struct iwl_rxon_cmd),
  131. &priv->active_rxon);
  132. /* If the mask clearing failed then we set
  133. * active_rxon back to what it was previously */
  134. if (ret) {
  135. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  136. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  137. return ret;
  138. }
  139. }
  140. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  141. "* with%s RXON_FILTER_ASSOC_MSK\n"
  142. "* channel = %d\n"
  143. "* bssid = %pM\n",
  144. (new_assoc ? "" : "out"),
  145. le16_to_cpu(priv->staging_rxon.channel),
  146. priv->staging_rxon.bssid_addr);
  147. iwl_set_rxon_hwcrypto(priv, !priv->hw_params.sw_crypto);
  148. /* Apply the new configuration
  149. * RXON unassoc clears the station table in uCode, send it before
  150. * we add the bcast station. If assoc bit is set, we will send RXON
  151. * after having added the bcast and bssid station.
  152. */
  153. if (!new_assoc) {
  154. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  155. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  156. if (ret) {
  157. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  158. return ret;
  159. }
  160. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  161. }
  162. iwl_clear_stations_table(priv);
  163. if (!priv->error_recovering)
  164. priv->start_calib = 0;
  165. /* Add the broadcast address so we can send broadcast frames */
  166. if (iwl_rxon_add_station(priv, iwl_bcast_addr, 0) ==
  167. IWL_INVALID_STATION) {
  168. IWL_ERR(priv, "Error adding BROADCAST address for transmit.\n");
  169. return -EIO;
  170. }
  171. /* If we have set the ASSOC_MSK and we are in BSS mode then
  172. * add the IWL_AP_ID to the station rate table */
  173. if (new_assoc) {
  174. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  175. ret = iwl_rxon_add_station(priv,
  176. priv->active_rxon.bssid_addr, 1);
  177. if (ret == IWL_INVALID_STATION) {
  178. IWL_ERR(priv,
  179. "Error adding AP address for TX.\n");
  180. return -EIO;
  181. }
  182. priv->assoc_station_added = 1;
  183. if (priv->default_wep_key &&
  184. iwl_send_static_wepkey_cmd(priv, 0))
  185. IWL_ERR(priv,
  186. "Could not send WEP static key.\n");
  187. }
  188. /* Apply the new configuration
  189. * RXON assoc doesn't clear the station table in uCode,
  190. */
  191. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  192. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  193. if (ret) {
  194. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  195. return ret;
  196. }
  197. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  198. }
  199. iwl_init_sensitivity(priv);
  200. /* If we issue a new RXON command which required a tune then we must
  201. * send a new TXPOWER command or we won't be able to Tx any frames */
  202. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  203. if (ret) {
  204. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  205. return ret;
  206. }
  207. return 0;
  208. }
  209. void iwl_update_chain_flags(struct iwl_priv *priv)
  210. {
  211. iwl_set_rxon_chain(priv);
  212. iwl_commit_rxon(priv);
  213. }
  214. static void iwl_clear_free_frames(struct iwl_priv *priv)
  215. {
  216. struct list_head *element;
  217. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  218. priv->frames_count);
  219. while (!list_empty(&priv->free_frames)) {
  220. element = priv->free_frames.next;
  221. list_del(element);
  222. kfree(list_entry(element, struct iwl_frame, list));
  223. priv->frames_count--;
  224. }
  225. if (priv->frames_count) {
  226. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  227. priv->frames_count);
  228. priv->frames_count = 0;
  229. }
  230. }
  231. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  232. {
  233. struct iwl_frame *frame;
  234. struct list_head *element;
  235. if (list_empty(&priv->free_frames)) {
  236. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  237. if (!frame) {
  238. IWL_ERR(priv, "Could not allocate frame!\n");
  239. return NULL;
  240. }
  241. priv->frames_count++;
  242. return frame;
  243. }
  244. element = priv->free_frames.next;
  245. list_del(element);
  246. return list_entry(element, struct iwl_frame, list);
  247. }
  248. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  249. {
  250. memset(frame, 0, sizeof(*frame));
  251. list_add(&frame->list, &priv->free_frames);
  252. }
  253. static unsigned int iwl_fill_beacon_frame(struct iwl_priv *priv,
  254. struct ieee80211_hdr *hdr,
  255. int left)
  256. {
  257. if (!iwl_is_associated(priv) || !priv->ibss_beacon ||
  258. ((priv->iw_mode != NL80211_IFTYPE_ADHOC) &&
  259. (priv->iw_mode != NL80211_IFTYPE_AP)))
  260. return 0;
  261. if (priv->ibss_beacon->len > left)
  262. return 0;
  263. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  264. return priv->ibss_beacon->len;
  265. }
  266. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  267. struct iwl_frame *frame, u8 rate)
  268. {
  269. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  270. unsigned int frame_size;
  271. tx_beacon_cmd = &frame->u.beacon;
  272. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  273. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  274. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  275. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  276. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  277. BUG_ON(frame_size > MAX_MPDU_SIZE);
  278. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  279. if ((rate == IWL_RATE_1M_PLCP) || (rate >= IWL_RATE_2M_PLCP))
  280. tx_beacon_cmd->tx.rate_n_flags =
  281. iwl_hw_set_rate_n_flags(rate, RATE_MCS_CCK_MSK);
  282. else
  283. tx_beacon_cmd->tx.rate_n_flags =
  284. iwl_hw_set_rate_n_flags(rate, 0);
  285. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  286. TX_CMD_FLG_TSF_MSK |
  287. TX_CMD_FLG_STA_RATE_MSK;
  288. return sizeof(*tx_beacon_cmd) + frame_size;
  289. }
  290. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  291. {
  292. struct iwl_frame *frame;
  293. unsigned int frame_size;
  294. int rc;
  295. u8 rate;
  296. frame = iwl_get_free_frame(priv);
  297. if (!frame) {
  298. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  299. "command.\n");
  300. return -ENOMEM;
  301. }
  302. rate = iwl_rate_get_lowest_plcp(priv);
  303. frame_size = iwl_hw_get_beacon_cmd(priv, frame, rate);
  304. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  305. &frame->u.cmd[0]);
  306. iwl_free_frame(priv, frame);
  307. return rc;
  308. }
  309. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  310. {
  311. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  312. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  313. if (sizeof(dma_addr_t) > sizeof(u32))
  314. addr |=
  315. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  316. return addr;
  317. }
  318. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  319. {
  320. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  321. return le16_to_cpu(tb->hi_n_len) >> 4;
  322. }
  323. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  324. dma_addr_t addr, u16 len)
  325. {
  326. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  327. u16 hi_n_len = len << 4;
  328. put_unaligned_le32(addr, &tb->lo);
  329. if (sizeof(dma_addr_t) > sizeof(u32))
  330. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  331. tb->hi_n_len = cpu_to_le16(hi_n_len);
  332. tfd->num_tbs = idx + 1;
  333. }
  334. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  335. {
  336. return tfd->num_tbs & 0x1f;
  337. }
  338. /**
  339. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  340. * @priv - driver private data
  341. * @txq - tx queue
  342. *
  343. * Does NOT advance any TFD circular buffer read/write indexes
  344. * Does NOT free the TFD itself (which is within circular buffer)
  345. */
  346. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  347. {
  348. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  349. struct iwl_tfd *tfd;
  350. struct pci_dev *dev = priv->pci_dev;
  351. int index = txq->q.read_ptr;
  352. int i;
  353. int num_tbs;
  354. tfd = &tfd_tmp[index];
  355. /* Sanity check on number of chunks */
  356. num_tbs = iwl_tfd_get_num_tbs(tfd);
  357. if (num_tbs >= IWL_NUM_OF_TBS) {
  358. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  359. /* @todo issue fatal error, it is quite serious situation */
  360. return;
  361. }
  362. /* Unmap tx_cmd */
  363. if (num_tbs)
  364. pci_unmap_single(dev,
  365. pci_unmap_addr(&txq->cmd[index]->meta, mapping),
  366. pci_unmap_len(&txq->cmd[index]->meta, len),
  367. PCI_DMA_BIDIRECTIONAL);
  368. /* Unmap chunks, if any. */
  369. for (i = 1; i < num_tbs; i++) {
  370. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  371. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  372. if (txq->txb) {
  373. dev_kfree_skb(txq->txb[txq->q.read_ptr].skb[i - 1]);
  374. txq->txb[txq->q.read_ptr].skb[i - 1] = NULL;
  375. }
  376. }
  377. }
  378. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  379. struct iwl_tx_queue *txq,
  380. dma_addr_t addr, u16 len,
  381. u8 reset, u8 pad)
  382. {
  383. struct iwl_queue *q;
  384. struct iwl_tfd *tfd, *tfd_tmp;
  385. u32 num_tbs;
  386. q = &txq->q;
  387. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  388. tfd = &tfd_tmp[q->write_ptr];
  389. if (reset)
  390. memset(tfd, 0, sizeof(*tfd));
  391. num_tbs = iwl_tfd_get_num_tbs(tfd);
  392. /* Each TFD can point to a maximum 20 Tx buffers */
  393. if (num_tbs >= IWL_NUM_OF_TBS) {
  394. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  395. IWL_NUM_OF_TBS);
  396. return -EINVAL;
  397. }
  398. BUG_ON(addr & ~DMA_BIT_MASK(36));
  399. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  400. IWL_ERR(priv, "Unaligned address = %llx\n",
  401. (unsigned long long)addr);
  402. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  403. return 0;
  404. }
  405. /*
  406. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  407. * given Tx queue, and enable the DMA channel used for that queue.
  408. *
  409. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  410. * channels supported in hardware.
  411. */
  412. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  413. struct iwl_tx_queue *txq)
  414. {
  415. int ret;
  416. unsigned long flags;
  417. int txq_id = txq->q.id;
  418. spin_lock_irqsave(&priv->lock, flags);
  419. ret = iwl_grab_nic_access(priv);
  420. if (ret) {
  421. spin_unlock_irqrestore(&priv->lock, flags);
  422. return ret;
  423. }
  424. /* Circular buffer (TFD queue in DRAM) physical base address */
  425. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  426. txq->q.dma_addr >> 8);
  427. iwl_release_nic_access(priv);
  428. spin_unlock_irqrestore(&priv->lock, flags);
  429. return 0;
  430. }
  431. /******************************************************************************
  432. *
  433. * Misc. internal state and helper functions
  434. *
  435. ******************************************************************************/
  436. static void iwl_ht_conf(struct iwl_priv *priv,
  437. struct ieee80211_bss_conf *bss_conf)
  438. {
  439. struct ieee80211_sta_ht_cap *ht_conf;
  440. struct iwl_ht_info *iwl_conf = &priv->current_ht_config;
  441. struct ieee80211_sta *sta;
  442. IWL_DEBUG_MAC80211(priv, "enter: \n");
  443. if (!iwl_conf->is_ht)
  444. return;
  445. /*
  446. * It is totally wrong to base global information on something
  447. * that is valid only when associated, alas, this driver works
  448. * that way and I don't know how to fix it.
  449. */
  450. rcu_read_lock();
  451. sta = ieee80211_find_sta(priv->hw, priv->bssid);
  452. if (!sta) {
  453. rcu_read_unlock();
  454. return;
  455. }
  456. ht_conf = &sta->ht_cap;
  457. if (ht_conf->cap & IEEE80211_HT_CAP_SGI_20)
  458. iwl_conf->sgf |= HT_SHORT_GI_20MHZ;
  459. if (ht_conf->cap & IEEE80211_HT_CAP_SGI_40)
  460. iwl_conf->sgf |= HT_SHORT_GI_40MHZ;
  461. iwl_conf->is_green_field = !!(ht_conf->cap & IEEE80211_HT_CAP_GRN_FLD);
  462. iwl_conf->max_amsdu_size =
  463. !!(ht_conf->cap & IEEE80211_HT_CAP_MAX_AMSDU);
  464. iwl_conf->supported_chan_width =
  465. !!(ht_conf->cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40);
  466. /*
  467. * XXX: The HT configuration needs to be moved into iwl_mac_config()
  468. * to be done there correctly.
  469. */
  470. iwl_conf->extension_chan_offset = IEEE80211_HT_PARAM_CHA_SEC_NONE;
  471. if (conf_is_ht40_minus(&priv->hw->conf))
  472. iwl_conf->extension_chan_offset = IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  473. else if (conf_is_ht40_plus(&priv->hw->conf))
  474. iwl_conf->extension_chan_offset = IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  475. /* If no above or below channel supplied disable FAT channel */
  476. if (iwl_conf->extension_chan_offset != IEEE80211_HT_PARAM_CHA_SEC_ABOVE &&
  477. iwl_conf->extension_chan_offset != IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  478. iwl_conf->supported_chan_width = 0;
  479. iwl_conf->sm_ps = (u8)((ht_conf->cap & IEEE80211_HT_CAP_SM_PS) >> 2);
  480. memcpy(&iwl_conf->mcs, &ht_conf->mcs, 16);
  481. iwl_conf->tx_chan_width = iwl_conf->supported_chan_width != 0;
  482. iwl_conf->ht_protection =
  483. bss_conf->ht.operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
  484. iwl_conf->non_GF_STA_present =
  485. !!(bss_conf->ht.operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  486. rcu_read_unlock();
  487. IWL_DEBUG_MAC80211(priv, "leave\n");
  488. }
  489. /*
  490. * QoS support
  491. */
  492. static void iwl_activate_qos(struct iwl_priv *priv, u8 force)
  493. {
  494. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  495. return;
  496. priv->qos_data.def_qos_parm.qos_flags = 0;
  497. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  498. !priv->qos_data.qos_cap.q_AP.txop_request)
  499. priv->qos_data.def_qos_parm.qos_flags |=
  500. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  501. if (priv->qos_data.qos_active)
  502. priv->qos_data.def_qos_parm.qos_flags |=
  503. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  504. if (priv->current_ht_config.is_ht)
  505. priv->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
  506. if (force || iwl_is_associated(priv)) {
  507. IWL_DEBUG_QOS(priv, "send QoS cmd with Qos active=%d FLAGS=0x%X\n",
  508. priv->qos_data.qos_active,
  509. priv->qos_data.def_qos_parm.qos_flags);
  510. iwl_send_cmd_pdu_async(priv, REPLY_QOS_PARAM,
  511. sizeof(struct iwl_qosparam_cmd),
  512. &priv->qos_data.def_qos_parm, NULL);
  513. }
  514. }
  515. #define MAX_UCODE_BEACON_INTERVAL 4096
  516. static u16 iwl_adjust_beacon_interval(u16 beacon_val)
  517. {
  518. u16 new_val = 0;
  519. u16 beacon_factor = 0;
  520. beacon_factor = (beacon_val + MAX_UCODE_BEACON_INTERVAL)
  521. / MAX_UCODE_BEACON_INTERVAL;
  522. new_val = beacon_val / beacon_factor;
  523. if (!new_val)
  524. new_val = MAX_UCODE_BEACON_INTERVAL;
  525. return new_val;
  526. }
  527. static void iwl_setup_rxon_timing(struct iwl_priv *priv)
  528. {
  529. u64 tsf;
  530. s32 interval_tm, rem;
  531. unsigned long flags;
  532. struct ieee80211_conf *conf = NULL;
  533. u16 beacon_int = 0;
  534. conf = ieee80211_get_hw_conf(priv->hw);
  535. spin_lock_irqsave(&priv->lock, flags);
  536. priv->rxon_timing.timestamp = cpu_to_le64(priv->timestamp);
  537. priv->rxon_timing.listen_interval = cpu_to_le16(conf->listen_interval);
  538. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  539. beacon_int = iwl_adjust_beacon_interval(priv->beacon_int);
  540. priv->rxon_timing.atim_window = 0;
  541. } else {
  542. beacon_int = iwl_adjust_beacon_interval(conf->beacon_int);
  543. /* TODO: we need to get atim_window from upper stack
  544. * for now we set to 0 */
  545. priv->rxon_timing.atim_window = 0;
  546. }
  547. priv->rxon_timing.beacon_interval = cpu_to_le16(beacon_int);
  548. tsf = priv->timestamp; /* tsf is modifed by do_div: copy it */
  549. interval_tm = beacon_int * 1024;
  550. rem = do_div(tsf, interval_tm);
  551. priv->rxon_timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
  552. spin_unlock_irqrestore(&priv->lock, flags);
  553. IWL_DEBUG_ASSOC(priv, "beacon interval %d beacon timer %d beacon tim %d\n",
  554. le16_to_cpu(priv->rxon_timing.beacon_interval),
  555. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  556. le16_to_cpu(priv->rxon_timing.atim_window));
  557. }
  558. static int iwl_set_mode(struct iwl_priv *priv, int mode)
  559. {
  560. iwl_connection_init_rx_config(priv, mode);
  561. iwl_set_rxon_chain(priv);
  562. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  563. iwl_clear_stations_table(priv);
  564. /* dont commit rxon if rf-kill is on*/
  565. if (!iwl_is_ready_rf(priv))
  566. return -EAGAIN;
  567. cancel_delayed_work(&priv->scan_check);
  568. if (iwl_scan_cancel_timeout(priv, 100)) {
  569. IWL_WARN(priv, "Aborted scan still in progress after 100ms\n");
  570. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  571. return -EAGAIN;
  572. }
  573. iwl_commit_rxon(priv);
  574. return 0;
  575. }
  576. /******************************************************************************
  577. *
  578. * Generic RX handler implementations
  579. *
  580. ******************************************************************************/
  581. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  582. struct iwl_rx_mem_buffer *rxb)
  583. {
  584. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  585. struct iwl_alive_resp *palive;
  586. struct delayed_work *pwork;
  587. palive = &pkt->u.alive_frame;
  588. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  589. "0x%01X 0x%01X\n",
  590. palive->is_valid, palive->ver_type,
  591. palive->ver_subtype);
  592. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  593. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  594. memcpy(&priv->card_alive_init,
  595. &pkt->u.alive_frame,
  596. sizeof(struct iwl_init_alive_resp));
  597. pwork = &priv->init_alive_start;
  598. } else {
  599. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  600. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  601. sizeof(struct iwl_alive_resp));
  602. pwork = &priv->alive_start;
  603. }
  604. /* We delay the ALIVE response by 5ms to
  605. * give the HW RF Kill time to activate... */
  606. if (palive->is_valid == UCODE_VALID_OK)
  607. queue_delayed_work(priv->workqueue, pwork,
  608. msecs_to_jiffies(5));
  609. else
  610. IWL_WARN(priv, "uCode did not respond OK.\n");
  611. }
  612. static void iwl_bg_beacon_update(struct work_struct *work)
  613. {
  614. struct iwl_priv *priv =
  615. container_of(work, struct iwl_priv, beacon_update);
  616. struct sk_buff *beacon;
  617. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  618. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  619. if (!beacon) {
  620. IWL_ERR(priv, "update beacon failed\n");
  621. return;
  622. }
  623. mutex_lock(&priv->mutex);
  624. /* new beacon skb is allocated every time; dispose previous.*/
  625. if (priv->ibss_beacon)
  626. dev_kfree_skb(priv->ibss_beacon);
  627. priv->ibss_beacon = beacon;
  628. mutex_unlock(&priv->mutex);
  629. iwl_send_beacon_cmd(priv);
  630. }
  631. /**
  632. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  633. *
  634. * This callback is provided in order to send a statistics request.
  635. *
  636. * This timer function is continually reset to execute within
  637. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  638. * was received. We need to ensure we receive the statistics in order
  639. * to update the temperature used for calibrating the TXPOWER.
  640. */
  641. static void iwl_bg_statistics_periodic(unsigned long data)
  642. {
  643. struct iwl_priv *priv = (struct iwl_priv *)data;
  644. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  645. return;
  646. /* dont send host command if rf-kill is on */
  647. if (!iwl_is_ready_rf(priv))
  648. return;
  649. iwl_send_statistics_request(priv, CMD_ASYNC);
  650. }
  651. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  652. struct iwl_rx_mem_buffer *rxb)
  653. {
  654. #ifdef CONFIG_IWLWIFI_DEBUG
  655. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  656. struct iwl4965_beacon_notif *beacon =
  657. (struct iwl4965_beacon_notif *)pkt->u.raw;
  658. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  659. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  660. "tsf %d %d rate %d\n",
  661. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  662. beacon->beacon_notify_hdr.failure_frame,
  663. le32_to_cpu(beacon->ibss_mgr_status),
  664. le32_to_cpu(beacon->high_tsf),
  665. le32_to_cpu(beacon->low_tsf), rate);
  666. #endif
  667. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  668. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  669. queue_work(priv->workqueue, &priv->beacon_update);
  670. }
  671. /* Handle notification from uCode that card's power state is changing
  672. * due to software, hardware, or critical temperature RFKILL */
  673. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  674. struct iwl_rx_mem_buffer *rxb)
  675. {
  676. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  677. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  678. unsigned long status = priv->status;
  679. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s\n",
  680. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  681. (flags & SW_CARD_DISABLED) ? "Kill" : "On");
  682. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  683. RF_CARD_DISABLED)) {
  684. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  685. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  686. if (!iwl_grab_nic_access(priv)) {
  687. iwl_write_direct32(
  688. priv, HBUS_TARG_MBX_C,
  689. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  690. iwl_release_nic_access(priv);
  691. }
  692. if (!(flags & RXON_CARD_DISABLED)) {
  693. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  694. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  695. if (!iwl_grab_nic_access(priv)) {
  696. iwl_write_direct32(
  697. priv, HBUS_TARG_MBX_C,
  698. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  699. iwl_release_nic_access(priv);
  700. }
  701. }
  702. if (flags & RF_CARD_DISABLED) {
  703. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  704. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  705. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  706. if (!iwl_grab_nic_access(priv))
  707. iwl_release_nic_access(priv);
  708. }
  709. }
  710. if (flags & HW_CARD_DISABLED)
  711. set_bit(STATUS_RF_KILL_HW, &priv->status);
  712. else
  713. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  714. if (flags & SW_CARD_DISABLED)
  715. set_bit(STATUS_RF_KILL_SW, &priv->status);
  716. else
  717. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  718. if (!(flags & RXON_CARD_DISABLED))
  719. iwl_scan_cancel(priv);
  720. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  721. test_bit(STATUS_RF_KILL_HW, &priv->status)) ||
  722. (test_bit(STATUS_RF_KILL_SW, &status) !=
  723. test_bit(STATUS_RF_KILL_SW, &priv->status)))
  724. queue_work(priv->workqueue, &priv->rf_kill);
  725. else
  726. wake_up_interruptible(&priv->wait_command_queue);
  727. }
  728. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  729. {
  730. int ret;
  731. unsigned long flags;
  732. spin_lock_irqsave(&priv->lock, flags);
  733. ret = iwl_grab_nic_access(priv);
  734. if (ret)
  735. goto err;
  736. if (src == IWL_PWR_SRC_VAUX) {
  737. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  738. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  739. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  740. ~APMG_PS_CTRL_MSK_PWR_SRC);
  741. } else {
  742. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  743. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  744. ~APMG_PS_CTRL_MSK_PWR_SRC);
  745. }
  746. iwl_release_nic_access(priv);
  747. err:
  748. spin_unlock_irqrestore(&priv->lock, flags);
  749. return ret;
  750. }
  751. /**
  752. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  753. *
  754. * Setup the RX handlers for each of the reply types sent from the uCode
  755. * to the host.
  756. *
  757. * This function chains into the hardware specific files for them to setup
  758. * any hardware specific handlers as well.
  759. */
  760. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  761. {
  762. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  763. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  764. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  765. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  766. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  767. iwl_rx_pm_debug_statistics_notif;
  768. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  769. /*
  770. * The same handler is used for both the REPLY to a discrete
  771. * statistics request from the host as well as for the periodic
  772. * statistics notifications (after received beacons) from the uCode.
  773. */
  774. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_rx_statistics;
  775. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  776. iwl_setup_spectrum_handlers(priv);
  777. iwl_setup_rx_scan_handlers(priv);
  778. /* status change handler */
  779. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  780. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  781. iwl_rx_missed_beacon_notif;
  782. /* Rx handlers */
  783. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwl_rx_reply_rx_phy;
  784. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwl_rx_reply_rx;
  785. /* block ack */
  786. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwl_rx_reply_compressed_ba;
  787. /* Set up hardware specific Rx handlers */
  788. priv->cfg->ops->lib->rx_handler_setup(priv);
  789. }
  790. /**
  791. * iwl_rx_handle - Main entry function for receiving responses from uCode
  792. *
  793. * Uses the priv->rx_handlers callback function array to invoke
  794. * the appropriate handlers, including command responses,
  795. * frame-received notifications, and other notifications.
  796. */
  797. void iwl_rx_handle(struct iwl_priv *priv)
  798. {
  799. struct iwl_rx_mem_buffer *rxb;
  800. struct iwl_rx_packet *pkt;
  801. struct iwl_rx_queue *rxq = &priv->rxq;
  802. u32 r, i;
  803. int reclaim;
  804. unsigned long flags;
  805. u8 fill_rx = 0;
  806. u32 count = 8;
  807. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  808. * buffer that the driver may process (last buffer filled by ucode). */
  809. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  810. i = rxq->read;
  811. /* Rx interrupt, but nothing sent from uCode */
  812. if (i == r)
  813. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  814. if (iwl_rx_queue_space(rxq) > (RX_QUEUE_SIZE / 2))
  815. fill_rx = 1;
  816. while (i != r) {
  817. rxb = rxq->queue[i];
  818. /* If an RXB doesn't have a Rx queue slot associated with it,
  819. * then a bug has been introduced in the queue refilling
  820. * routines -- catch it here */
  821. BUG_ON(rxb == NULL);
  822. rxq->queue[i] = NULL;
  823. dma_sync_single_range_for_cpu(
  824. &priv->pci_dev->dev, rxb->real_dma_addr,
  825. rxb->aligned_dma_addr - rxb->real_dma_addr,
  826. priv->hw_params.rx_buf_size,
  827. PCI_DMA_FROMDEVICE);
  828. pkt = (struct iwl_rx_packet *)rxb->skb->data;
  829. /* Reclaim a command buffer only if this packet is a response
  830. * to a (driver-originated) command.
  831. * If the packet (e.g. Rx frame) originated from uCode,
  832. * there is no command buffer to reclaim.
  833. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  834. * but apparently a few don't get set; catch them here. */
  835. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  836. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  837. (pkt->hdr.cmd != REPLY_RX) &&
  838. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  839. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  840. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  841. (pkt->hdr.cmd != REPLY_TX);
  842. /* Based on type of command response or notification,
  843. * handle those that need handling via function in
  844. * rx_handlers table. See iwl_setup_rx_handlers() */
  845. if (priv->rx_handlers[pkt->hdr.cmd]) {
  846. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  847. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  848. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  849. } else {
  850. /* No handling needed */
  851. IWL_DEBUG_RX(priv,
  852. "r %d i %d No handler needed for %s, 0x%02x\n",
  853. r, i, get_cmd_string(pkt->hdr.cmd),
  854. pkt->hdr.cmd);
  855. }
  856. if (reclaim) {
  857. /* Invoke any callbacks, transfer the skb to caller, and
  858. * fire off the (possibly) blocking iwl_send_cmd()
  859. * as we reclaim the driver command queue */
  860. if (rxb && rxb->skb)
  861. iwl_tx_cmd_complete(priv, rxb);
  862. else
  863. IWL_WARN(priv, "Claim null rxb?\n");
  864. }
  865. /* For now we just don't re-use anything. We can tweak this
  866. * later to try and re-use notification packets and SKBs that
  867. * fail to Rx correctly */
  868. if (rxb->skb != NULL) {
  869. priv->alloc_rxb_skb--;
  870. dev_kfree_skb_any(rxb->skb);
  871. rxb->skb = NULL;
  872. }
  873. pci_unmap_single(priv->pci_dev, rxb->real_dma_addr,
  874. priv->hw_params.rx_buf_size + 256,
  875. PCI_DMA_FROMDEVICE);
  876. spin_lock_irqsave(&rxq->lock, flags);
  877. list_add_tail(&rxb->list, &priv->rxq.rx_used);
  878. spin_unlock_irqrestore(&rxq->lock, flags);
  879. i = (i + 1) & RX_QUEUE_MASK;
  880. /* If there are a lot of unused frames,
  881. * restock the Rx queue so ucode wont assert. */
  882. if (fill_rx) {
  883. count++;
  884. if (count >= 8) {
  885. priv->rxq.read = i;
  886. iwl_rx_queue_restock(priv);
  887. count = 0;
  888. }
  889. }
  890. }
  891. /* Backtrack one entry */
  892. priv->rxq.read = i;
  893. iwl_rx_queue_restock(priv);
  894. }
  895. /* call this function to flush any scheduled tasklet */
  896. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  897. {
  898. /* wait to make sure we flush pending tasklet*/
  899. synchronize_irq(priv->pci_dev->irq);
  900. tasklet_kill(&priv->irq_tasklet);
  901. }
  902. static void iwl_error_recovery(struct iwl_priv *priv)
  903. {
  904. unsigned long flags;
  905. memcpy(&priv->staging_rxon, &priv->recovery_rxon,
  906. sizeof(priv->staging_rxon));
  907. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  908. iwl_commit_rxon(priv);
  909. iwl_rxon_add_station(priv, priv->bssid, 1);
  910. spin_lock_irqsave(&priv->lock, flags);
  911. priv->assoc_id = le16_to_cpu(priv->staging_rxon.assoc_id);
  912. priv->error_recovering = 0;
  913. spin_unlock_irqrestore(&priv->lock, flags);
  914. }
  915. static void iwl_irq_tasklet(struct iwl_priv *priv)
  916. {
  917. u32 inta, handled = 0;
  918. u32 inta_fh;
  919. unsigned long flags;
  920. #ifdef CONFIG_IWLWIFI_DEBUG
  921. u32 inta_mask;
  922. #endif
  923. spin_lock_irqsave(&priv->lock, flags);
  924. /* Ack/clear/reset pending uCode interrupts.
  925. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  926. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  927. inta = iwl_read32(priv, CSR_INT);
  928. iwl_write32(priv, CSR_INT, inta);
  929. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  930. * Any new interrupts that happen after this, either while we're
  931. * in this tasklet, or later, will show up in next ISR/tasklet. */
  932. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  933. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  934. #ifdef CONFIG_IWLWIFI_DEBUG
  935. if (priv->debug_level & IWL_DL_ISR) {
  936. /* just for debug */
  937. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  938. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  939. inta, inta_mask, inta_fh);
  940. }
  941. #endif
  942. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  943. * atomic, make sure that inta covers all the interrupts that
  944. * we've discovered, even if FH interrupt came in just after
  945. * reading CSR_INT. */
  946. if (inta_fh & CSR49_FH_INT_RX_MASK)
  947. inta |= CSR_INT_BIT_FH_RX;
  948. if (inta_fh & CSR49_FH_INT_TX_MASK)
  949. inta |= CSR_INT_BIT_FH_TX;
  950. /* Now service all interrupt bits discovered above. */
  951. if (inta & CSR_INT_BIT_HW_ERR) {
  952. IWL_ERR(priv, "Microcode HW error detected. Restarting.\n");
  953. /* Tell the device to stop sending interrupts */
  954. iwl_disable_interrupts(priv);
  955. iwl_irq_handle_error(priv);
  956. handled |= CSR_INT_BIT_HW_ERR;
  957. spin_unlock_irqrestore(&priv->lock, flags);
  958. return;
  959. }
  960. #ifdef CONFIG_IWLWIFI_DEBUG
  961. if (priv->debug_level & (IWL_DL_ISR)) {
  962. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  963. if (inta & CSR_INT_BIT_SCD)
  964. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  965. "the frame/frames.\n");
  966. /* Alive notification via Rx interrupt will do the real work */
  967. if (inta & CSR_INT_BIT_ALIVE)
  968. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  969. }
  970. #endif
  971. /* Safely ignore these bits for debug checks below */
  972. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  973. /* HW RF KILL switch toggled */
  974. if (inta & CSR_INT_BIT_RF_KILL) {
  975. int hw_rf_kill = 0;
  976. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  977. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  978. hw_rf_kill = 1;
  979. IWL_DEBUG_RF_KILL(priv, "RF_KILL bit toggled to %s.\n",
  980. hw_rf_kill ? "disable radio" : "enable radio");
  981. /* driver only loads ucode once setting the interface up.
  982. * the driver allows loading the ucode even if the radio
  983. * is killed. Hence update the killswitch state here. The
  984. * rfkill handler will care about restarting if needed.
  985. */
  986. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  987. if (hw_rf_kill)
  988. set_bit(STATUS_RF_KILL_HW, &priv->status);
  989. else
  990. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  991. queue_work(priv->workqueue, &priv->rf_kill);
  992. }
  993. handled |= CSR_INT_BIT_RF_KILL;
  994. }
  995. /* Chip got too hot and stopped itself */
  996. if (inta & CSR_INT_BIT_CT_KILL) {
  997. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  998. handled |= CSR_INT_BIT_CT_KILL;
  999. }
  1000. /* Error detected by uCode */
  1001. if (inta & CSR_INT_BIT_SW_ERR) {
  1002. IWL_ERR(priv, "Microcode SW error detected. "
  1003. " Restarting 0x%X.\n", inta);
  1004. iwl_irq_handle_error(priv);
  1005. handled |= CSR_INT_BIT_SW_ERR;
  1006. }
  1007. /* uCode wakes up after power-down sleep */
  1008. if (inta & CSR_INT_BIT_WAKEUP) {
  1009. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1010. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1011. iwl_txq_update_write_ptr(priv, &priv->txq[0]);
  1012. iwl_txq_update_write_ptr(priv, &priv->txq[1]);
  1013. iwl_txq_update_write_ptr(priv, &priv->txq[2]);
  1014. iwl_txq_update_write_ptr(priv, &priv->txq[3]);
  1015. iwl_txq_update_write_ptr(priv, &priv->txq[4]);
  1016. iwl_txq_update_write_ptr(priv, &priv->txq[5]);
  1017. handled |= CSR_INT_BIT_WAKEUP;
  1018. }
  1019. /* All uCode command responses, including Tx command responses,
  1020. * Rx "responses" (frame-received notification), and other
  1021. * notifications from uCode come through here*/
  1022. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1023. iwl_rx_handle(priv);
  1024. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1025. }
  1026. if (inta & CSR_INT_BIT_FH_TX) {
  1027. IWL_DEBUG_ISR(priv, "Tx interrupt\n");
  1028. handled |= CSR_INT_BIT_FH_TX;
  1029. /* FH finished to write, send event */
  1030. priv->ucode_write_complete = 1;
  1031. wake_up_interruptible(&priv->wait_command_queue);
  1032. }
  1033. if (inta & ~handled)
  1034. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1035. if (inta & ~CSR_INI_SET_MASK) {
  1036. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1037. inta & ~CSR_INI_SET_MASK);
  1038. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1039. }
  1040. /* Re-enable all interrupts */
  1041. /* only Re-enable if diabled by irq */
  1042. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1043. iwl_enable_interrupts(priv);
  1044. #ifdef CONFIG_IWLWIFI_DEBUG
  1045. if (priv->debug_level & (IWL_DL_ISR)) {
  1046. inta = iwl_read32(priv, CSR_INT);
  1047. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1048. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1049. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1050. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1051. }
  1052. #endif
  1053. spin_unlock_irqrestore(&priv->lock, flags);
  1054. }
  1055. /******************************************************************************
  1056. *
  1057. * uCode download functions
  1058. *
  1059. ******************************************************************************/
  1060. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1061. {
  1062. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1063. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1064. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1065. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1066. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1067. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1068. }
  1069. static void iwl_nic_start(struct iwl_priv *priv)
  1070. {
  1071. /* Remove all resets to allow NIC to operate */
  1072. iwl_write32(priv, CSR_RESET, 0);
  1073. }
  1074. /**
  1075. * iwl_read_ucode - Read uCode images from disk file.
  1076. *
  1077. * Copy into buffers for card to fetch via bus-mastering
  1078. */
  1079. static int iwl_read_ucode(struct iwl_priv *priv)
  1080. {
  1081. struct iwl_ucode *ucode;
  1082. int ret = -EINVAL, index;
  1083. const struct firmware *ucode_raw;
  1084. const char *name_pre = priv->cfg->fw_name_pre;
  1085. const unsigned int api_max = priv->cfg->ucode_api_max;
  1086. const unsigned int api_min = priv->cfg->ucode_api_min;
  1087. char buf[25];
  1088. u8 *src;
  1089. size_t len;
  1090. u32 api_ver, inst_size, data_size, init_size, init_data_size, boot_size;
  1091. /* Ask kernel firmware_class module to get the boot firmware off disk.
  1092. * request_firmware() is synchronous, file is in memory on return. */
  1093. for (index = api_max; index >= api_min; index--) {
  1094. sprintf(buf, "%s%d%s", name_pre, index, ".ucode");
  1095. ret = request_firmware(&ucode_raw, buf, &priv->pci_dev->dev);
  1096. if (ret < 0) {
  1097. IWL_ERR(priv, "%s firmware file req failed: %d\n",
  1098. buf, ret);
  1099. if (ret == -ENOENT)
  1100. continue;
  1101. else
  1102. goto error;
  1103. } else {
  1104. if (index < api_max)
  1105. IWL_ERR(priv, "Loaded firmware %s, "
  1106. "which is deprecated. "
  1107. "Please use API v%u instead.\n",
  1108. buf, api_max);
  1109. IWL_DEBUG_INFO(priv, "Got firmware '%s' file (%zd bytes) from disk\n",
  1110. buf, ucode_raw->size);
  1111. break;
  1112. }
  1113. }
  1114. if (ret < 0)
  1115. goto error;
  1116. /* Make sure that we got at least our header! */
  1117. if (ucode_raw->size < sizeof(*ucode)) {
  1118. IWL_ERR(priv, "File size way too small!\n");
  1119. ret = -EINVAL;
  1120. goto err_release;
  1121. }
  1122. /* Data from ucode file: header followed by uCode images */
  1123. ucode = (void *)ucode_raw->data;
  1124. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1125. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1126. inst_size = le32_to_cpu(ucode->inst_size);
  1127. data_size = le32_to_cpu(ucode->data_size);
  1128. init_size = le32_to_cpu(ucode->init_size);
  1129. init_data_size = le32_to_cpu(ucode->init_data_size);
  1130. boot_size = le32_to_cpu(ucode->boot_size);
  1131. /* api_ver should match the api version forming part of the
  1132. * firmware filename ... but we don't check for that and only rely
  1133. * on the API version read from firware header from here on forward */
  1134. if (api_ver < api_min || api_ver > api_max) {
  1135. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1136. "Driver supports v%u, firmware is v%u.\n",
  1137. api_max, api_ver);
  1138. priv->ucode_ver = 0;
  1139. ret = -EINVAL;
  1140. goto err_release;
  1141. }
  1142. if (api_ver != api_max)
  1143. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1144. "got v%u. New firmware can be obtained "
  1145. "from http://www.intellinuxwireless.org.\n",
  1146. api_max, api_ver);
  1147. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u\n",
  1148. IWL_UCODE_MAJOR(priv->ucode_ver),
  1149. IWL_UCODE_MINOR(priv->ucode_ver),
  1150. IWL_UCODE_API(priv->ucode_ver),
  1151. IWL_UCODE_SERIAL(priv->ucode_ver));
  1152. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1153. priv->ucode_ver);
  1154. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %u\n",
  1155. inst_size);
  1156. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %u\n",
  1157. data_size);
  1158. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %u\n",
  1159. init_size);
  1160. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %u\n",
  1161. init_data_size);
  1162. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %u\n",
  1163. boot_size);
  1164. /* Verify size of file vs. image size info in file's header */
  1165. if (ucode_raw->size < sizeof(*ucode) +
  1166. inst_size + data_size + init_size +
  1167. init_data_size + boot_size) {
  1168. IWL_DEBUG_INFO(priv, "uCode file size %d too small\n",
  1169. (int)ucode_raw->size);
  1170. ret = -EINVAL;
  1171. goto err_release;
  1172. }
  1173. /* Verify that uCode images will fit in card's SRAM */
  1174. if (inst_size > priv->hw_params.max_inst_size) {
  1175. IWL_DEBUG_INFO(priv, "uCode instr len %d too large to fit in\n",
  1176. inst_size);
  1177. ret = -EINVAL;
  1178. goto err_release;
  1179. }
  1180. if (data_size > priv->hw_params.max_data_size) {
  1181. IWL_DEBUG_INFO(priv, "uCode data len %d too large to fit in\n",
  1182. data_size);
  1183. ret = -EINVAL;
  1184. goto err_release;
  1185. }
  1186. if (init_size > priv->hw_params.max_inst_size) {
  1187. IWL_INFO(priv, "uCode init instr len %d too large to fit in\n",
  1188. init_size);
  1189. ret = -EINVAL;
  1190. goto err_release;
  1191. }
  1192. if (init_data_size > priv->hw_params.max_data_size) {
  1193. IWL_INFO(priv, "uCode init data len %d too large to fit in\n",
  1194. init_data_size);
  1195. ret = -EINVAL;
  1196. goto err_release;
  1197. }
  1198. if (boot_size > priv->hw_params.max_bsm_size) {
  1199. IWL_INFO(priv, "uCode boot instr len %d too large to fit in\n",
  1200. boot_size);
  1201. ret = -EINVAL;
  1202. goto err_release;
  1203. }
  1204. /* Allocate ucode buffers for card's bus-master loading ... */
  1205. /* Runtime instructions and 2 copies of data:
  1206. * 1) unmodified from disk
  1207. * 2) backup cache for save/restore during power-downs */
  1208. priv->ucode_code.len = inst_size;
  1209. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1210. priv->ucode_data.len = data_size;
  1211. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1212. priv->ucode_data_backup.len = data_size;
  1213. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1214. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1215. !priv->ucode_data_backup.v_addr)
  1216. goto err_pci_alloc;
  1217. /* Initialization instructions and data */
  1218. if (init_size && init_data_size) {
  1219. priv->ucode_init.len = init_size;
  1220. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1221. priv->ucode_init_data.len = init_data_size;
  1222. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1223. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1224. goto err_pci_alloc;
  1225. }
  1226. /* Bootstrap (instructions only, no data) */
  1227. if (boot_size) {
  1228. priv->ucode_boot.len = boot_size;
  1229. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1230. if (!priv->ucode_boot.v_addr)
  1231. goto err_pci_alloc;
  1232. }
  1233. /* Copy images into buffers for card's bus-master reads ... */
  1234. /* Runtime instructions (first block of data in file) */
  1235. src = &ucode->data[0];
  1236. len = priv->ucode_code.len;
  1237. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n", len);
  1238. memcpy(priv->ucode_code.v_addr, src, len);
  1239. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1240. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1241. /* Runtime data (2nd block)
  1242. * NOTE: Copy into backup buffer will be done in iwl_up() */
  1243. src = &ucode->data[inst_size];
  1244. len = priv->ucode_data.len;
  1245. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n", len);
  1246. memcpy(priv->ucode_data.v_addr, src, len);
  1247. memcpy(priv->ucode_data_backup.v_addr, src, len);
  1248. /* Initialization instructions (3rd block) */
  1249. if (init_size) {
  1250. src = &ucode->data[inst_size + data_size];
  1251. len = priv->ucode_init.len;
  1252. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1253. len);
  1254. memcpy(priv->ucode_init.v_addr, src, len);
  1255. }
  1256. /* Initialization data (4th block) */
  1257. if (init_data_size) {
  1258. src = &ucode->data[inst_size + data_size + init_size];
  1259. len = priv->ucode_init_data.len;
  1260. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1261. len);
  1262. memcpy(priv->ucode_init_data.v_addr, src, len);
  1263. }
  1264. /* Bootstrap instructions (5th block) */
  1265. src = &ucode->data[inst_size + data_size + init_size + init_data_size];
  1266. len = priv->ucode_boot.len;
  1267. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n", len);
  1268. memcpy(priv->ucode_boot.v_addr, src, len);
  1269. /* We have our copies now, allow OS release its copies */
  1270. release_firmware(ucode_raw);
  1271. return 0;
  1272. err_pci_alloc:
  1273. IWL_ERR(priv, "failed to allocate pci memory\n");
  1274. ret = -ENOMEM;
  1275. iwl_dealloc_ucode_pci(priv);
  1276. err_release:
  1277. release_firmware(ucode_raw);
  1278. error:
  1279. return ret;
  1280. }
  1281. /* temporary */
  1282. static int iwl_mac_beacon_update(struct ieee80211_hw *hw,
  1283. struct sk_buff *skb);
  1284. /**
  1285. * iwl_alive_start - called after REPLY_ALIVE notification received
  1286. * from protocol/runtime uCode (initialization uCode's
  1287. * Alive gets handled by iwl_init_alive_start()).
  1288. */
  1289. static void iwl_alive_start(struct iwl_priv *priv)
  1290. {
  1291. int ret = 0;
  1292. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  1293. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  1294. /* We had an error bringing up the hardware, so take it
  1295. * all the way back down so we can try again */
  1296. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  1297. goto restart;
  1298. }
  1299. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  1300. * This is a paranoid check, because we would not have gotten the
  1301. * "runtime" alive if code weren't properly loaded. */
  1302. if (iwl_verify_ucode(priv)) {
  1303. /* Runtime instruction load was bad;
  1304. * take it all the way back down so we can try again */
  1305. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  1306. goto restart;
  1307. }
  1308. iwl_clear_stations_table(priv);
  1309. ret = priv->cfg->ops->lib->alive_notify(priv);
  1310. if (ret) {
  1311. IWL_WARN(priv,
  1312. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  1313. goto restart;
  1314. }
  1315. /* After the ALIVE response, we can send host commands to the uCode */
  1316. set_bit(STATUS_ALIVE, &priv->status);
  1317. if (iwl_is_rfkill(priv))
  1318. return;
  1319. ieee80211_wake_queues(priv->hw);
  1320. priv->active_rate = priv->rates_mask;
  1321. priv->active_rate_basic = priv->rates_mask & IWL_BASIC_RATES_MASK;
  1322. if (iwl_is_associated(priv)) {
  1323. struct iwl_rxon_cmd *active_rxon =
  1324. (struct iwl_rxon_cmd *)&priv->active_rxon;
  1325. memcpy(&priv->staging_rxon, &priv->active_rxon,
  1326. sizeof(priv->staging_rxon));
  1327. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1328. } else {
  1329. /* Initialize our rx_config data */
  1330. iwl_connection_init_rx_config(priv, priv->iw_mode);
  1331. iwl_set_rxon_chain(priv);
  1332. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1333. }
  1334. /* Configure Bluetooth device coexistence support */
  1335. iwl_send_bt_config(priv);
  1336. iwl_reset_run_time_calib(priv);
  1337. /* Configure the adapter for unassociated operation */
  1338. iwl_commit_rxon(priv);
  1339. /* At this point, the NIC is initialized and operational */
  1340. iwl_rf_kill_ct_config(priv);
  1341. iwl_leds_register(priv);
  1342. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  1343. set_bit(STATUS_READY, &priv->status);
  1344. wake_up_interruptible(&priv->wait_command_queue);
  1345. if (priv->error_recovering)
  1346. iwl_error_recovery(priv);
  1347. iwl_power_update_mode(priv, 1);
  1348. /* reassociate for ADHOC mode */
  1349. if (priv->vif && (priv->iw_mode == NL80211_IFTYPE_ADHOC)) {
  1350. struct sk_buff *beacon = ieee80211_beacon_get(priv->hw,
  1351. priv->vif);
  1352. if (beacon)
  1353. iwl_mac_beacon_update(priv->hw, beacon);
  1354. }
  1355. if (test_and_clear_bit(STATUS_MODE_PENDING, &priv->status))
  1356. iwl_set_mode(priv, priv->iw_mode);
  1357. return;
  1358. restart:
  1359. queue_work(priv->workqueue, &priv->restart);
  1360. }
  1361. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  1362. static void __iwl_down(struct iwl_priv *priv)
  1363. {
  1364. unsigned long flags;
  1365. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  1366. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  1367. if (!exit_pending)
  1368. set_bit(STATUS_EXIT_PENDING, &priv->status);
  1369. iwl_leds_unregister(priv);
  1370. iwl_clear_stations_table(priv);
  1371. /* Unblock any waiting calls */
  1372. wake_up_interruptible_all(&priv->wait_command_queue);
  1373. /* Wipe out the EXIT_PENDING status bit if we are not actually
  1374. * exiting the module */
  1375. if (!exit_pending)
  1376. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1377. /* stop and reset the on-board processor */
  1378. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  1379. /* tell the device to stop sending interrupts */
  1380. spin_lock_irqsave(&priv->lock, flags);
  1381. iwl_disable_interrupts(priv);
  1382. spin_unlock_irqrestore(&priv->lock, flags);
  1383. iwl_synchronize_irq(priv);
  1384. if (priv->mac80211_registered)
  1385. ieee80211_stop_queues(priv->hw);
  1386. /* If we have not previously called iwl_init() then
  1387. * clear all bits but the RF Kill and SUSPEND bits and return */
  1388. if (!iwl_is_init(priv)) {
  1389. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  1390. STATUS_RF_KILL_HW |
  1391. test_bit(STATUS_RF_KILL_SW, &priv->status) <<
  1392. STATUS_RF_KILL_SW |
  1393. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  1394. STATUS_GEO_CONFIGURED |
  1395. test_bit(STATUS_IN_SUSPEND, &priv->status) <<
  1396. STATUS_IN_SUSPEND |
  1397. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  1398. STATUS_EXIT_PENDING;
  1399. goto exit;
  1400. }
  1401. /* ...otherwise clear out all the status bits but the RF Kill and
  1402. * SUSPEND bits and continue taking the NIC down. */
  1403. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  1404. STATUS_RF_KILL_HW |
  1405. test_bit(STATUS_RF_KILL_SW, &priv->status) <<
  1406. STATUS_RF_KILL_SW |
  1407. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  1408. STATUS_GEO_CONFIGURED |
  1409. test_bit(STATUS_IN_SUSPEND, &priv->status) <<
  1410. STATUS_IN_SUSPEND |
  1411. test_bit(STATUS_FW_ERROR, &priv->status) <<
  1412. STATUS_FW_ERROR |
  1413. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  1414. STATUS_EXIT_PENDING;
  1415. spin_lock_irqsave(&priv->lock, flags);
  1416. iwl_clear_bit(priv, CSR_GP_CNTRL,
  1417. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1418. spin_unlock_irqrestore(&priv->lock, flags);
  1419. iwl_txq_ctx_stop(priv);
  1420. iwl_rxq_stop(priv);
  1421. spin_lock_irqsave(&priv->lock, flags);
  1422. if (!iwl_grab_nic_access(priv)) {
  1423. iwl_write_prph(priv, APMG_CLK_DIS_REG,
  1424. APMG_CLK_VAL_DMA_CLK_RQT);
  1425. iwl_release_nic_access(priv);
  1426. }
  1427. spin_unlock_irqrestore(&priv->lock, flags);
  1428. udelay(5);
  1429. /* FIXME: apm_ops.suspend(priv) */
  1430. if (exit_pending || test_bit(STATUS_IN_SUSPEND, &priv->status))
  1431. priv->cfg->ops->lib->apm_ops.stop(priv);
  1432. else
  1433. priv->cfg->ops->lib->apm_ops.reset(priv);
  1434. exit:
  1435. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  1436. if (priv->ibss_beacon)
  1437. dev_kfree_skb(priv->ibss_beacon);
  1438. priv->ibss_beacon = NULL;
  1439. /* clear out any free frames */
  1440. iwl_clear_free_frames(priv);
  1441. }
  1442. static void iwl_down(struct iwl_priv *priv)
  1443. {
  1444. mutex_lock(&priv->mutex);
  1445. __iwl_down(priv);
  1446. mutex_unlock(&priv->mutex);
  1447. iwl_cancel_deferred_work(priv);
  1448. }
  1449. #define MAX_HW_RESTARTS 5
  1450. static int __iwl_up(struct iwl_priv *priv)
  1451. {
  1452. int i;
  1453. int ret;
  1454. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1455. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  1456. return -EIO;
  1457. }
  1458. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  1459. IWL_ERR(priv, "ucode not available for device bringup\n");
  1460. return -EIO;
  1461. }
  1462. /* If platform's RF_KILL switch is NOT set to KILL */
  1463. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  1464. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1465. else
  1466. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1467. if (iwl_is_rfkill(priv)) {
  1468. iwl_enable_interrupts(priv);
  1469. IWL_WARN(priv, "Radio disabled by %s RF Kill switch\n",
  1470. test_bit(STATUS_RF_KILL_HW, &priv->status) ? "HW" : "SW");
  1471. return 0;
  1472. }
  1473. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1474. ret = iwl_hw_nic_init(priv);
  1475. if (ret) {
  1476. IWL_ERR(priv, "Unable to init nic\n");
  1477. return ret;
  1478. }
  1479. /* make sure rfkill handshake bits are cleared */
  1480. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1481. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1482. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  1483. /* clear (again), then enable host interrupts */
  1484. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1485. iwl_enable_interrupts(priv);
  1486. /* really make sure rfkill handshake bits are cleared */
  1487. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1488. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1489. /* Copy original ucode data image from disk into backup cache.
  1490. * This will be used to initialize the on-board processor's
  1491. * data SRAM for a clean start when the runtime program first loads. */
  1492. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  1493. priv->ucode_data.len);
  1494. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  1495. iwl_clear_stations_table(priv);
  1496. /* load bootstrap state machine,
  1497. * load bootstrap program into processor's memory,
  1498. * prepare to load the "initialize" uCode */
  1499. ret = priv->cfg->ops->lib->load_ucode(priv);
  1500. if (ret) {
  1501. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  1502. ret);
  1503. continue;
  1504. }
  1505. /* Clear out the uCode error bit if it is set */
  1506. clear_bit(STATUS_FW_ERROR, &priv->status);
  1507. /* start card; "initialize" will load runtime ucode */
  1508. iwl_nic_start(priv);
  1509. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  1510. return 0;
  1511. }
  1512. set_bit(STATUS_EXIT_PENDING, &priv->status);
  1513. __iwl_down(priv);
  1514. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  1515. /* tried to restart and config the device for as long as our
  1516. * patience could withstand */
  1517. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  1518. return -EIO;
  1519. }
  1520. /*****************************************************************************
  1521. *
  1522. * Workqueue callbacks
  1523. *
  1524. *****************************************************************************/
  1525. static void iwl_bg_init_alive_start(struct work_struct *data)
  1526. {
  1527. struct iwl_priv *priv =
  1528. container_of(data, struct iwl_priv, init_alive_start.work);
  1529. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1530. return;
  1531. mutex_lock(&priv->mutex);
  1532. priv->cfg->ops->lib->init_alive_start(priv);
  1533. mutex_unlock(&priv->mutex);
  1534. }
  1535. static void iwl_bg_alive_start(struct work_struct *data)
  1536. {
  1537. struct iwl_priv *priv =
  1538. container_of(data, struct iwl_priv, alive_start.work);
  1539. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1540. return;
  1541. mutex_lock(&priv->mutex);
  1542. iwl_alive_start(priv);
  1543. mutex_unlock(&priv->mutex);
  1544. }
  1545. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  1546. {
  1547. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1548. run_time_calib_work);
  1549. mutex_lock(&priv->mutex);
  1550. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  1551. test_bit(STATUS_SCANNING, &priv->status)) {
  1552. mutex_unlock(&priv->mutex);
  1553. return;
  1554. }
  1555. if (priv->start_calib) {
  1556. iwl_chain_noise_calibration(priv, &priv->statistics);
  1557. iwl_sensitivity_calibration(priv, &priv->statistics);
  1558. }
  1559. mutex_unlock(&priv->mutex);
  1560. return;
  1561. }
  1562. static void iwl_bg_up(struct work_struct *data)
  1563. {
  1564. struct iwl_priv *priv = container_of(data, struct iwl_priv, up);
  1565. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1566. return;
  1567. mutex_lock(&priv->mutex);
  1568. __iwl_up(priv);
  1569. mutex_unlock(&priv->mutex);
  1570. iwl_rfkill_set_hw_state(priv);
  1571. }
  1572. static void iwl_bg_restart(struct work_struct *data)
  1573. {
  1574. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  1575. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1576. return;
  1577. iwl_down(priv);
  1578. queue_work(priv->workqueue, &priv->up);
  1579. }
  1580. static void iwl_bg_rx_replenish(struct work_struct *data)
  1581. {
  1582. struct iwl_priv *priv =
  1583. container_of(data, struct iwl_priv, rx_replenish);
  1584. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1585. return;
  1586. mutex_lock(&priv->mutex);
  1587. iwl_rx_replenish(priv);
  1588. mutex_unlock(&priv->mutex);
  1589. }
  1590. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  1591. static void iwl_post_associate(struct iwl_priv *priv)
  1592. {
  1593. struct ieee80211_conf *conf = NULL;
  1594. int ret = 0;
  1595. unsigned long flags;
  1596. if (priv->iw_mode == NL80211_IFTYPE_AP) {
  1597. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  1598. return;
  1599. }
  1600. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  1601. priv->assoc_id, priv->active_rxon.bssid_addr);
  1602. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1603. return;
  1604. if (!priv->vif || !priv->is_open)
  1605. return;
  1606. iwl_power_cancel_timeout(priv);
  1607. iwl_scan_cancel_timeout(priv, 200);
  1608. conf = ieee80211_get_hw_conf(priv->hw);
  1609. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1610. iwl_commit_rxon(priv);
  1611. iwl_setup_rxon_timing(priv);
  1612. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  1613. sizeof(priv->rxon_timing), &priv->rxon_timing);
  1614. if (ret)
  1615. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  1616. "Attempting to continue.\n");
  1617. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1618. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  1619. iwl_set_rxon_chain(priv);
  1620. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  1621. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  1622. priv->assoc_id, priv->beacon_int);
  1623. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  1624. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1625. else
  1626. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1627. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  1628. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1629. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1630. else
  1631. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1632. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1633. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1634. }
  1635. iwl_commit_rxon(priv);
  1636. switch (priv->iw_mode) {
  1637. case NL80211_IFTYPE_STATION:
  1638. break;
  1639. case NL80211_IFTYPE_ADHOC:
  1640. /* assume default assoc id */
  1641. priv->assoc_id = 1;
  1642. iwl_rxon_add_station(priv, priv->bssid, 0);
  1643. iwl_send_beacon_cmd(priv);
  1644. break;
  1645. default:
  1646. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  1647. __func__, priv->iw_mode);
  1648. break;
  1649. }
  1650. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1651. priv->assoc_station_added = 1;
  1652. spin_lock_irqsave(&priv->lock, flags);
  1653. iwl_activate_qos(priv, 0);
  1654. spin_unlock_irqrestore(&priv->lock, flags);
  1655. /* the chain noise calibration will enabled PM upon completion
  1656. * If chain noise has already been run, then we need to enable
  1657. * power management here */
  1658. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  1659. iwl_power_enable_management(priv);
  1660. /* Enable Rx differential gain and sensitivity calibrations */
  1661. iwl_chain_noise_reset(priv);
  1662. priv->start_calib = 1;
  1663. }
  1664. /*****************************************************************************
  1665. *
  1666. * mac80211 entry point functions
  1667. *
  1668. *****************************************************************************/
  1669. #define UCODE_READY_TIMEOUT (4 * HZ)
  1670. static int iwl_mac_start(struct ieee80211_hw *hw)
  1671. {
  1672. struct iwl_priv *priv = hw->priv;
  1673. int ret;
  1674. IWL_DEBUG_MAC80211(priv, "enter\n");
  1675. /* we should be verifying the device is ready to be opened */
  1676. mutex_lock(&priv->mutex);
  1677. memset(&priv->staging_rxon, 0, sizeof(struct iwl_rxon_cmd));
  1678. /* fetch ucode file from disk, alloc and copy to bus-master buffers ...
  1679. * ucode filename and max sizes are card-specific. */
  1680. if (!priv->ucode_code.len) {
  1681. ret = iwl_read_ucode(priv);
  1682. if (ret) {
  1683. IWL_ERR(priv, "Could not read microcode: %d\n", ret);
  1684. mutex_unlock(&priv->mutex);
  1685. return ret;
  1686. }
  1687. }
  1688. ret = __iwl_up(priv);
  1689. mutex_unlock(&priv->mutex);
  1690. iwl_rfkill_set_hw_state(priv);
  1691. if (ret)
  1692. return ret;
  1693. if (iwl_is_rfkill(priv))
  1694. goto out;
  1695. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  1696. if (test_bit(STATUS_IN_SUSPEND, &priv->status))
  1697. return 0;
  1698. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  1699. * mac80211 will not be run successfully. */
  1700. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  1701. test_bit(STATUS_READY, &priv->status),
  1702. UCODE_READY_TIMEOUT);
  1703. if (!ret) {
  1704. if (!test_bit(STATUS_READY, &priv->status)) {
  1705. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  1706. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  1707. return -ETIMEDOUT;
  1708. }
  1709. }
  1710. out:
  1711. priv->is_open = 1;
  1712. IWL_DEBUG_MAC80211(priv, "leave\n");
  1713. return 0;
  1714. }
  1715. static void iwl_mac_stop(struct ieee80211_hw *hw)
  1716. {
  1717. struct iwl_priv *priv = hw->priv;
  1718. IWL_DEBUG_MAC80211(priv, "enter\n");
  1719. if (!priv->is_open) {
  1720. IWL_DEBUG_MAC80211(priv, "leave - skip\n");
  1721. return;
  1722. }
  1723. priv->is_open = 0;
  1724. if (iwl_is_ready_rf(priv)) {
  1725. /* stop mac, cancel any scan request and clear
  1726. * RXON_FILTER_ASSOC_MSK BIT
  1727. */
  1728. mutex_lock(&priv->mutex);
  1729. iwl_scan_cancel_timeout(priv, 100);
  1730. mutex_unlock(&priv->mutex);
  1731. }
  1732. iwl_down(priv);
  1733. flush_workqueue(priv->workqueue);
  1734. /* enable interrupts again in order to receive rfkill changes */
  1735. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1736. iwl_enable_interrupts(priv);
  1737. IWL_DEBUG_MAC80211(priv, "leave\n");
  1738. }
  1739. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  1740. {
  1741. struct iwl_priv *priv = hw->priv;
  1742. IWL_DEBUG_MACDUMP(priv, "enter\n");
  1743. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  1744. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  1745. if (iwl_tx_skb(priv, skb))
  1746. dev_kfree_skb_any(skb);
  1747. IWL_DEBUG_MACDUMP(priv, "leave\n");
  1748. return NETDEV_TX_OK;
  1749. }
  1750. static int iwl_mac_add_interface(struct ieee80211_hw *hw,
  1751. struct ieee80211_if_init_conf *conf)
  1752. {
  1753. struct iwl_priv *priv = hw->priv;
  1754. unsigned long flags;
  1755. IWL_DEBUG_MAC80211(priv, "enter: type %d\n", conf->type);
  1756. if (priv->vif) {
  1757. IWL_DEBUG_MAC80211(priv, "leave - vif != NULL\n");
  1758. return -EOPNOTSUPP;
  1759. }
  1760. spin_lock_irqsave(&priv->lock, flags);
  1761. priv->vif = conf->vif;
  1762. priv->iw_mode = conf->type;
  1763. spin_unlock_irqrestore(&priv->lock, flags);
  1764. mutex_lock(&priv->mutex);
  1765. if (conf->mac_addr) {
  1766. IWL_DEBUG_MAC80211(priv, "Set %pM\n", conf->mac_addr);
  1767. memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
  1768. }
  1769. if (iwl_set_mode(priv, conf->type) == -EAGAIN)
  1770. /* we are not ready, will run again when ready */
  1771. set_bit(STATUS_MODE_PENDING, &priv->status);
  1772. mutex_unlock(&priv->mutex);
  1773. IWL_DEBUG_MAC80211(priv, "leave\n");
  1774. return 0;
  1775. }
  1776. /**
  1777. * iwl_mac_config - mac80211 config callback
  1778. *
  1779. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  1780. * be set inappropriately and the driver currently sets the hardware up to
  1781. * use it whenever needed.
  1782. */
  1783. static int iwl_mac_config(struct ieee80211_hw *hw, u32 changed)
  1784. {
  1785. struct iwl_priv *priv = hw->priv;
  1786. const struct iwl_channel_info *ch_info;
  1787. struct ieee80211_conf *conf = &hw->conf;
  1788. unsigned long flags;
  1789. int ret = 0;
  1790. u16 channel;
  1791. mutex_lock(&priv->mutex);
  1792. IWL_DEBUG_MAC80211(priv, "enter to channel %d\n", conf->channel->hw_value);
  1793. priv->current_ht_config.is_ht = conf_is_ht(conf);
  1794. if (conf->radio_enabled && iwl_radio_kill_sw_enable_radio(priv)) {
  1795. IWL_DEBUG_MAC80211(priv, "leave - RF-KILL - waiting for uCode\n");
  1796. goto out;
  1797. }
  1798. if (!conf->radio_enabled)
  1799. iwl_radio_kill_sw_disable_radio(priv);
  1800. if (!iwl_is_ready(priv)) {
  1801. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  1802. ret = -EIO;
  1803. goto out;
  1804. }
  1805. if (unlikely(!priv->cfg->mod_params->disable_hw_scan &&
  1806. test_bit(STATUS_SCANNING, &priv->status))) {
  1807. IWL_DEBUG_MAC80211(priv, "leave - scanning\n");
  1808. mutex_unlock(&priv->mutex);
  1809. return 0;
  1810. }
  1811. channel = ieee80211_frequency_to_channel(conf->channel->center_freq);
  1812. ch_info = iwl_get_channel_info(priv, conf->channel->band, channel);
  1813. if (!is_channel_valid(ch_info)) {
  1814. IWL_DEBUG_MAC80211(priv, "leave - invalid channel\n");
  1815. ret = -EINVAL;
  1816. goto out;
  1817. }
  1818. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  1819. !is_channel_ibss(ch_info)) {
  1820. IWL_ERR(priv, "channel %d in band %d not IBSS channel\n",
  1821. conf->channel->hw_value, conf->channel->band);
  1822. ret = -EINVAL;
  1823. goto out;
  1824. }
  1825. spin_lock_irqsave(&priv->lock, flags);
  1826. /* if we are switching from ht to 2.4 clear flags
  1827. * from any ht related info since 2.4 does not
  1828. * support ht */
  1829. if ((le16_to_cpu(priv->staging_rxon.channel) != channel)
  1830. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  1831. && !(conf->flags & IEEE80211_CONF_CHANNEL_SWITCH)
  1832. #endif
  1833. )
  1834. priv->staging_rxon.flags = 0;
  1835. iwl_set_rxon_channel(priv, conf->channel);
  1836. iwl_set_flags_for_band(priv, conf->channel->band);
  1837. /* The list of supported rates and rate mask can be different
  1838. * for each band; since the band may have changed, reset
  1839. * the rate mask to what mac80211 lists */
  1840. iwl_set_rate(priv);
  1841. spin_unlock_irqrestore(&priv->lock, flags);
  1842. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  1843. if (conf->flags & IEEE80211_CONF_CHANNEL_SWITCH) {
  1844. iwl_hw_channel_switch(priv, conf->channel);
  1845. goto out;
  1846. }
  1847. #endif
  1848. if (!conf->radio_enabled) {
  1849. IWL_DEBUG_MAC80211(priv, "leave - radio disabled\n");
  1850. goto out;
  1851. }
  1852. if (iwl_is_rfkill(priv)) {
  1853. IWL_DEBUG_MAC80211(priv, "leave - RF kill\n");
  1854. ret = -EIO;
  1855. goto out;
  1856. }
  1857. if (conf->flags & IEEE80211_CONF_PS)
  1858. ret = iwl_power_set_user_mode(priv, IWL_POWER_INDEX_3);
  1859. else
  1860. ret = iwl_power_set_user_mode(priv, IWL_POWER_MODE_CAM);
  1861. if (ret)
  1862. IWL_DEBUG_MAC80211(priv, "Error setting power level\n");
  1863. IWL_DEBUG_MAC80211(priv, "TX Power old=%d new=%d\n",
  1864. priv->tx_power_user_lmt, conf->power_level);
  1865. iwl_set_tx_power(priv, conf->power_level, false);
  1866. iwl_set_rate(priv);
  1867. /* call to ensure that 4965 rx_chain is set properly in monitor mode */
  1868. iwl_set_rxon_chain(priv);
  1869. if (memcmp(&priv->active_rxon,
  1870. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  1871. iwl_commit_rxon(priv);
  1872. else
  1873. IWL_DEBUG_INFO(priv, "No re-sending same RXON configuration.\n");
  1874. IWL_DEBUG_MAC80211(priv, "leave\n");
  1875. out:
  1876. mutex_unlock(&priv->mutex);
  1877. return ret;
  1878. }
  1879. static void iwl_config_ap(struct iwl_priv *priv)
  1880. {
  1881. int ret = 0;
  1882. unsigned long flags;
  1883. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1884. return;
  1885. /* The following should be done only at AP bring up */
  1886. if (!iwl_is_associated(priv)) {
  1887. /* RXON - unassoc (to set timing command) */
  1888. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1889. iwl_commit_rxon(priv);
  1890. /* RXON Timing */
  1891. iwl_setup_rxon_timing(priv);
  1892. ret = iwl_send_cmd_pdu(priv, REPLY_RXON_TIMING,
  1893. sizeof(priv->rxon_timing), &priv->rxon_timing);
  1894. if (ret)
  1895. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  1896. "Attempting to continue.\n");
  1897. iwl_set_rxon_chain(priv);
  1898. /* FIXME: what should be the assoc_id for AP? */
  1899. priv->staging_rxon.assoc_id = cpu_to_le16(priv->assoc_id);
  1900. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_PREAMBLE)
  1901. priv->staging_rxon.flags |=
  1902. RXON_FLG_SHORT_PREAMBLE_MSK;
  1903. else
  1904. priv->staging_rxon.flags &=
  1905. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1906. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  1907. if (priv->assoc_capability &
  1908. WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1909. priv->staging_rxon.flags |=
  1910. RXON_FLG_SHORT_SLOT_MSK;
  1911. else
  1912. priv->staging_rxon.flags &=
  1913. ~RXON_FLG_SHORT_SLOT_MSK;
  1914. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1915. priv->staging_rxon.flags &=
  1916. ~RXON_FLG_SHORT_SLOT_MSK;
  1917. }
  1918. /* restore RXON assoc */
  1919. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  1920. iwl_commit_rxon(priv);
  1921. spin_lock_irqsave(&priv->lock, flags);
  1922. iwl_activate_qos(priv, 1);
  1923. spin_unlock_irqrestore(&priv->lock, flags);
  1924. iwl_rxon_add_station(priv, iwl_bcast_addr, 0);
  1925. }
  1926. iwl_send_beacon_cmd(priv);
  1927. /* FIXME - we need to add code here to detect a totally new
  1928. * configuration, reset the AP, unassoc, rxon timing, assoc,
  1929. * clear sta table, add BCAST sta... */
  1930. }
  1931. static int iwl_mac_config_interface(struct ieee80211_hw *hw,
  1932. struct ieee80211_vif *vif,
  1933. struct ieee80211_if_conf *conf)
  1934. {
  1935. struct iwl_priv *priv = hw->priv;
  1936. int rc;
  1937. if (conf == NULL)
  1938. return -EIO;
  1939. if (priv->vif != vif) {
  1940. IWL_DEBUG_MAC80211(priv, "leave - priv->vif != vif\n");
  1941. return 0;
  1942. }
  1943. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  1944. conf->changed & IEEE80211_IFCC_BEACON) {
  1945. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  1946. if (!beacon)
  1947. return -ENOMEM;
  1948. mutex_lock(&priv->mutex);
  1949. rc = iwl_mac_beacon_update(hw, beacon);
  1950. mutex_unlock(&priv->mutex);
  1951. if (rc)
  1952. return rc;
  1953. }
  1954. if (!iwl_is_alive(priv))
  1955. return -EAGAIN;
  1956. mutex_lock(&priv->mutex);
  1957. if (conf->bssid)
  1958. IWL_DEBUG_MAC80211(priv, "bssid: %pM\n", conf->bssid);
  1959. /*
  1960. * very dubious code was here; the probe filtering flag is never set:
  1961. *
  1962. if (unlikely(test_bit(STATUS_SCANNING, &priv->status)) &&
  1963. !(priv->hw->flags & IEEE80211_HW_NO_PROBE_FILTERING)) {
  1964. */
  1965. if (priv->iw_mode == NL80211_IFTYPE_AP) {
  1966. if (!conf->bssid) {
  1967. conf->bssid = priv->mac_addr;
  1968. memcpy(priv->bssid, priv->mac_addr, ETH_ALEN);
  1969. IWL_DEBUG_MAC80211(priv, "bssid was set to: %pM\n",
  1970. conf->bssid);
  1971. }
  1972. if (priv->ibss_beacon)
  1973. dev_kfree_skb(priv->ibss_beacon);
  1974. priv->ibss_beacon = ieee80211_beacon_get(hw, vif);
  1975. }
  1976. if (iwl_is_rfkill(priv))
  1977. goto done;
  1978. if (conf->bssid && !is_zero_ether_addr(conf->bssid) &&
  1979. !is_multicast_ether_addr(conf->bssid)) {
  1980. /* If there is currently a HW scan going on in the background
  1981. * then we need to cancel it else the RXON below will fail. */
  1982. if (iwl_scan_cancel_timeout(priv, 100)) {
  1983. IWL_WARN(priv, "Aborted scan still in progress "
  1984. "after 100ms\n");
  1985. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  1986. mutex_unlock(&priv->mutex);
  1987. return -EAGAIN;
  1988. }
  1989. memcpy(priv->staging_rxon.bssid_addr, conf->bssid, ETH_ALEN);
  1990. /* TODO: Audit driver for usage of these members and see
  1991. * if mac80211 deprecates them (priv->bssid looks like it
  1992. * shouldn't be there, but I haven't scanned the IBSS code
  1993. * to verify) - jpk */
  1994. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  1995. if (priv->iw_mode == NL80211_IFTYPE_AP)
  1996. iwl_config_ap(priv);
  1997. else {
  1998. rc = iwl_commit_rxon(priv);
  1999. if ((priv->iw_mode == NL80211_IFTYPE_STATION) && rc)
  2000. iwl_rxon_add_station(
  2001. priv, priv->active_rxon.bssid_addr, 1);
  2002. }
  2003. } else {
  2004. iwl_scan_cancel_timeout(priv, 100);
  2005. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2006. iwl_commit_rxon(priv);
  2007. }
  2008. done:
  2009. IWL_DEBUG_MAC80211(priv, "leave\n");
  2010. mutex_unlock(&priv->mutex);
  2011. return 0;
  2012. }
  2013. static void iwl_mac_remove_interface(struct ieee80211_hw *hw,
  2014. struct ieee80211_if_init_conf *conf)
  2015. {
  2016. struct iwl_priv *priv = hw->priv;
  2017. IWL_DEBUG_MAC80211(priv, "enter\n");
  2018. mutex_lock(&priv->mutex);
  2019. if (iwl_is_ready_rf(priv)) {
  2020. iwl_scan_cancel_timeout(priv, 100);
  2021. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2022. iwl_commit_rxon(priv);
  2023. }
  2024. if (priv->vif == conf->vif) {
  2025. priv->vif = NULL;
  2026. memset(priv->bssid, 0, ETH_ALEN);
  2027. }
  2028. mutex_unlock(&priv->mutex);
  2029. IWL_DEBUG_MAC80211(priv, "leave\n");
  2030. }
  2031. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  2032. static void iwl_bss_info_changed(struct ieee80211_hw *hw,
  2033. struct ieee80211_vif *vif,
  2034. struct ieee80211_bss_conf *bss_conf,
  2035. u32 changes)
  2036. {
  2037. struct iwl_priv *priv = hw->priv;
  2038. IWL_DEBUG_MAC80211(priv, "changes = 0x%X\n", changes);
  2039. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  2040. IWL_DEBUG_MAC80211(priv, "ERP_PREAMBLE %d\n",
  2041. bss_conf->use_short_preamble);
  2042. if (bss_conf->use_short_preamble)
  2043. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2044. else
  2045. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2046. }
  2047. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  2048. IWL_DEBUG_MAC80211(priv, "ERP_CTS %d\n", bss_conf->use_cts_prot);
  2049. if (bss_conf->use_cts_prot && (priv->band != IEEE80211_BAND_5GHZ))
  2050. priv->staging_rxon.flags |= RXON_FLG_TGG_PROTECT_MSK;
  2051. else
  2052. priv->staging_rxon.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  2053. }
  2054. if (changes & BSS_CHANGED_HT) {
  2055. iwl_ht_conf(priv, bss_conf);
  2056. iwl_set_rxon_chain(priv);
  2057. }
  2058. if (changes & BSS_CHANGED_ASSOC) {
  2059. IWL_DEBUG_MAC80211(priv, "ASSOC %d\n", bss_conf->assoc);
  2060. /* This should never happen as this function should
  2061. * never be called from interrupt context. */
  2062. if (WARN_ON_ONCE(in_interrupt()))
  2063. return;
  2064. if (bss_conf->assoc) {
  2065. priv->assoc_id = bss_conf->aid;
  2066. priv->beacon_int = bss_conf->beacon_int;
  2067. priv->power_data.dtim_period = bss_conf->dtim_period;
  2068. priv->timestamp = bss_conf->timestamp;
  2069. priv->assoc_capability = bss_conf->assoc_capability;
  2070. /* we have just associated, don't start scan too early
  2071. * leave time for EAPOL exchange to complete
  2072. */
  2073. priv->next_scan_jiffies = jiffies +
  2074. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  2075. mutex_lock(&priv->mutex);
  2076. iwl_post_associate(priv);
  2077. mutex_unlock(&priv->mutex);
  2078. } else {
  2079. priv->assoc_id = 0;
  2080. IWL_DEBUG_MAC80211(priv, "DISASSOC %d\n", bss_conf->assoc);
  2081. }
  2082. } else if (changes && iwl_is_associated(priv) && priv->assoc_id) {
  2083. IWL_DEBUG_MAC80211(priv, "Associated Changes %d\n", changes);
  2084. iwl_send_rxon_assoc(priv);
  2085. }
  2086. }
  2087. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2088. struct ieee80211_key_conf *keyconf, const u8 *addr,
  2089. u32 iv32, u16 *phase1key)
  2090. {
  2091. struct iwl_priv *priv = hw->priv;
  2092. IWL_DEBUG_MAC80211(priv, "enter\n");
  2093. iwl_update_tkip_key(priv, keyconf, addr, iv32, phase1key);
  2094. IWL_DEBUG_MAC80211(priv, "leave\n");
  2095. }
  2096. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2097. struct ieee80211_vif *vif,
  2098. struct ieee80211_sta *sta,
  2099. struct ieee80211_key_conf *key)
  2100. {
  2101. struct iwl_priv *priv = hw->priv;
  2102. const u8 *addr;
  2103. int ret;
  2104. u8 sta_id;
  2105. bool is_default_wep_key = false;
  2106. IWL_DEBUG_MAC80211(priv, "enter\n");
  2107. if (priv->hw_params.sw_crypto) {
  2108. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2109. return -EOPNOTSUPP;
  2110. }
  2111. addr = sta ? sta->addr : iwl_bcast_addr;
  2112. sta_id = iwl_find_station(priv, addr);
  2113. if (sta_id == IWL_INVALID_STATION) {
  2114. IWL_DEBUG_MAC80211(priv, "leave - %pM not in station map.\n",
  2115. addr);
  2116. return -EINVAL;
  2117. }
  2118. mutex_lock(&priv->mutex);
  2119. iwl_scan_cancel_timeout(priv, 100);
  2120. mutex_unlock(&priv->mutex);
  2121. /* If we are getting WEP group key and we didn't receive any key mapping
  2122. * so far, we are in legacy wep mode (group key only), otherwise we are
  2123. * in 1X mode.
  2124. * In legacy wep mode, we use another host command to the uCode */
  2125. if (key->alg == ALG_WEP && sta_id == priv->hw_params.bcast_sta_id &&
  2126. priv->iw_mode != NL80211_IFTYPE_AP) {
  2127. if (cmd == SET_KEY)
  2128. is_default_wep_key = !priv->key_mapping_key;
  2129. else
  2130. is_default_wep_key =
  2131. (key->hw_key_idx == HW_KEY_DEFAULT);
  2132. }
  2133. switch (cmd) {
  2134. case SET_KEY:
  2135. if (is_default_wep_key)
  2136. ret = iwl_set_default_wep_key(priv, key);
  2137. else
  2138. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2139. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2140. break;
  2141. case DISABLE_KEY:
  2142. if (is_default_wep_key)
  2143. ret = iwl_remove_default_wep_key(priv, key);
  2144. else
  2145. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2146. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2147. break;
  2148. default:
  2149. ret = -EINVAL;
  2150. }
  2151. IWL_DEBUG_MAC80211(priv, "leave\n");
  2152. return ret;
  2153. }
  2154. static int iwl_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
  2155. const struct ieee80211_tx_queue_params *params)
  2156. {
  2157. struct iwl_priv *priv = hw->priv;
  2158. unsigned long flags;
  2159. int q;
  2160. IWL_DEBUG_MAC80211(priv, "enter\n");
  2161. if (!iwl_is_ready_rf(priv)) {
  2162. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2163. return -EIO;
  2164. }
  2165. if (queue >= AC_NUM) {
  2166. IWL_DEBUG_MAC80211(priv, "leave - queue >= AC_NUM %d\n", queue);
  2167. return 0;
  2168. }
  2169. q = AC_NUM - 1 - queue;
  2170. spin_lock_irqsave(&priv->lock, flags);
  2171. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  2172. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  2173. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  2174. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  2175. cpu_to_le16((params->txop * 32));
  2176. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  2177. priv->qos_data.qos_active = 1;
  2178. if (priv->iw_mode == NL80211_IFTYPE_AP)
  2179. iwl_activate_qos(priv, 1);
  2180. else if (priv->assoc_id && iwl_is_associated(priv))
  2181. iwl_activate_qos(priv, 0);
  2182. spin_unlock_irqrestore(&priv->lock, flags);
  2183. IWL_DEBUG_MAC80211(priv, "leave\n");
  2184. return 0;
  2185. }
  2186. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2187. enum ieee80211_ampdu_mlme_action action,
  2188. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2189. {
  2190. struct iwl_priv *priv = hw->priv;
  2191. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2192. sta->addr, tid);
  2193. if (!(priv->cfg->sku & IWL_SKU_N))
  2194. return -EACCES;
  2195. switch (action) {
  2196. case IEEE80211_AMPDU_RX_START:
  2197. IWL_DEBUG_HT(priv, "start Rx\n");
  2198. return iwl_sta_rx_agg_start(priv, sta->addr, tid, *ssn);
  2199. case IEEE80211_AMPDU_RX_STOP:
  2200. IWL_DEBUG_HT(priv, "stop Rx\n");
  2201. return iwl_sta_rx_agg_stop(priv, sta->addr, tid);
  2202. case IEEE80211_AMPDU_TX_START:
  2203. IWL_DEBUG_HT(priv, "start Tx\n");
  2204. return iwl_tx_agg_start(priv, sta->addr, tid, ssn);
  2205. case IEEE80211_AMPDU_TX_STOP:
  2206. IWL_DEBUG_HT(priv, "stop Tx\n");
  2207. return iwl_tx_agg_stop(priv, sta->addr, tid);
  2208. default:
  2209. IWL_DEBUG_HT(priv, "unknown\n");
  2210. return -EINVAL;
  2211. break;
  2212. }
  2213. return 0;
  2214. }
  2215. static int iwl_mac_get_tx_stats(struct ieee80211_hw *hw,
  2216. struct ieee80211_tx_queue_stats *stats)
  2217. {
  2218. struct iwl_priv *priv = hw->priv;
  2219. int i, avail;
  2220. struct iwl_tx_queue *txq;
  2221. struct iwl_queue *q;
  2222. unsigned long flags;
  2223. IWL_DEBUG_MAC80211(priv, "enter\n");
  2224. if (!iwl_is_ready_rf(priv)) {
  2225. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2226. return -EIO;
  2227. }
  2228. spin_lock_irqsave(&priv->lock, flags);
  2229. for (i = 0; i < AC_NUM; i++) {
  2230. txq = &priv->txq[i];
  2231. q = &txq->q;
  2232. avail = iwl_queue_space(q);
  2233. stats[i].len = q->n_window - avail;
  2234. stats[i].limit = q->n_window - q->high_mark;
  2235. stats[i].count = q->n_window;
  2236. }
  2237. spin_unlock_irqrestore(&priv->lock, flags);
  2238. IWL_DEBUG_MAC80211(priv, "leave\n");
  2239. return 0;
  2240. }
  2241. static int iwl_mac_get_stats(struct ieee80211_hw *hw,
  2242. struct ieee80211_low_level_stats *stats)
  2243. {
  2244. struct iwl_priv *priv = hw->priv;
  2245. priv = hw->priv;
  2246. IWL_DEBUG_MAC80211(priv, "enter\n");
  2247. IWL_DEBUG_MAC80211(priv, "leave\n");
  2248. return 0;
  2249. }
  2250. static void iwl_mac_reset_tsf(struct ieee80211_hw *hw)
  2251. {
  2252. struct iwl_priv *priv = hw->priv;
  2253. unsigned long flags;
  2254. mutex_lock(&priv->mutex);
  2255. IWL_DEBUG_MAC80211(priv, "enter\n");
  2256. spin_lock_irqsave(&priv->lock, flags);
  2257. memset(&priv->current_ht_config, 0, sizeof(struct iwl_ht_info));
  2258. spin_unlock_irqrestore(&priv->lock, flags);
  2259. iwl_reset_qos(priv);
  2260. spin_lock_irqsave(&priv->lock, flags);
  2261. priv->assoc_id = 0;
  2262. priv->assoc_capability = 0;
  2263. priv->assoc_station_added = 0;
  2264. /* new association get rid of ibss beacon skb */
  2265. if (priv->ibss_beacon)
  2266. dev_kfree_skb(priv->ibss_beacon);
  2267. priv->ibss_beacon = NULL;
  2268. priv->beacon_int = priv->hw->conf.beacon_int;
  2269. priv->timestamp = 0;
  2270. if ((priv->iw_mode == NL80211_IFTYPE_STATION))
  2271. priv->beacon_int = 0;
  2272. spin_unlock_irqrestore(&priv->lock, flags);
  2273. if (!iwl_is_ready_rf(priv)) {
  2274. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2275. mutex_unlock(&priv->mutex);
  2276. return;
  2277. }
  2278. /* we are restarting association process
  2279. * clear RXON_FILTER_ASSOC_MSK bit
  2280. */
  2281. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  2282. iwl_scan_cancel_timeout(priv, 100);
  2283. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2284. iwl_commit_rxon(priv);
  2285. }
  2286. iwl_power_update_mode(priv, 0);
  2287. /* Per mac80211.h: This is only used in IBSS mode... */
  2288. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2289. /* switch to CAM during association period.
  2290. * the ucode will block any association/authentication
  2291. * frome during assiciation period if it can not hear
  2292. * the AP because of PM. the timer enable PM back is
  2293. * association do not complete
  2294. */
  2295. if (priv->hw->conf.channel->flags & (IEEE80211_CHAN_PASSIVE_SCAN |
  2296. IEEE80211_CHAN_RADAR))
  2297. iwl_power_disable_management(priv, 3000);
  2298. IWL_DEBUG_MAC80211(priv, "leave - not in IBSS\n");
  2299. mutex_unlock(&priv->mutex);
  2300. return;
  2301. }
  2302. iwl_set_rate(priv);
  2303. mutex_unlock(&priv->mutex);
  2304. IWL_DEBUG_MAC80211(priv, "leave\n");
  2305. }
  2306. static int iwl_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2307. {
  2308. struct iwl_priv *priv = hw->priv;
  2309. unsigned long flags;
  2310. __le64 timestamp;
  2311. IWL_DEBUG_MAC80211(priv, "enter\n");
  2312. if (!iwl_is_ready_rf(priv)) {
  2313. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2314. return -EIO;
  2315. }
  2316. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2317. IWL_DEBUG_MAC80211(priv, "leave - not IBSS\n");
  2318. return -EIO;
  2319. }
  2320. spin_lock_irqsave(&priv->lock, flags);
  2321. if (priv->ibss_beacon)
  2322. dev_kfree_skb(priv->ibss_beacon);
  2323. priv->ibss_beacon = skb;
  2324. priv->assoc_id = 0;
  2325. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  2326. priv->timestamp = le64_to_cpu(timestamp);
  2327. IWL_DEBUG_MAC80211(priv, "leave\n");
  2328. spin_unlock_irqrestore(&priv->lock, flags);
  2329. iwl_reset_qos(priv);
  2330. iwl_post_associate(priv);
  2331. return 0;
  2332. }
  2333. /*****************************************************************************
  2334. *
  2335. * sysfs attributes
  2336. *
  2337. *****************************************************************************/
  2338. #ifdef CONFIG_IWLWIFI_DEBUG
  2339. /*
  2340. * The following adds a new attribute to the sysfs representation
  2341. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  2342. * used for controlling the debug level.
  2343. *
  2344. * See the level definitions in iwl for details.
  2345. */
  2346. static ssize_t show_debug_level(struct device *d,
  2347. struct device_attribute *attr, char *buf)
  2348. {
  2349. struct iwl_priv *priv = d->driver_data;
  2350. return sprintf(buf, "0x%08X\n", priv->debug_level);
  2351. }
  2352. static ssize_t store_debug_level(struct device *d,
  2353. struct device_attribute *attr,
  2354. const char *buf, size_t count)
  2355. {
  2356. struct iwl_priv *priv = d->driver_data;
  2357. unsigned long val;
  2358. int ret;
  2359. ret = strict_strtoul(buf, 0, &val);
  2360. if (ret)
  2361. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  2362. else
  2363. priv->debug_level = val;
  2364. return strnlen(buf, count);
  2365. }
  2366. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  2367. show_debug_level, store_debug_level);
  2368. #endif /* CONFIG_IWLWIFI_DEBUG */
  2369. static ssize_t show_version(struct device *d,
  2370. struct device_attribute *attr, char *buf)
  2371. {
  2372. struct iwl_priv *priv = d->driver_data;
  2373. struct iwl_alive_resp *palive = &priv->card_alive;
  2374. ssize_t pos = 0;
  2375. u16 eeprom_ver;
  2376. if (palive->is_valid)
  2377. pos += sprintf(buf + pos,
  2378. "fw version: 0x%01X.0x%01X.0x%01X.0x%01X\n"
  2379. "fw type: 0x%01X 0x%01X\n",
  2380. palive->ucode_major, palive->ucode_minor,
  2381. palive->sw_rev[0], palive->sw_rev[1],
  2382. palive->ver_type, palive->ver_subtype);
  2383. else
  2384. pos += sprintf(buf + pos, "fw not loaded\n");
  2385. if (priv->eeprom) {
  2386. eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
  2387. pos += sprintf(buf + pos, "EEPROM version: 0x%x\n",
  2388. eeprom_ver);
  2389. } else {
  2390. pos += sprintf(buf + pos, "EEPROM not initialzed\n");
  2391. }
  2392. return pos;
  2393. }
  2394. static DEVICE_ATTR(version, S_IWUSR | S_IRUGO, show_version, NULL);
  2395. static ssize_t show_temperature(struct device *d,
  2396. struct device_attribute *attr, char *buf)
  2397. {
  2398. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  2399. if (!iwl_is_alive(priv))
  2400. return -EAGAIN;
  2401. return sprintf(buf, "%d\n", priv->temperature);
  2402. }
  2403. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  2404. static ssize_t show_tx_power(struct device *d,
  2405. struct device_attribute *attr, char *buf)
  2406. {
  2407. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  2408. if (!iwl_is_ready_rf(priv))
  2409. return sprintf(buf, "off\n");
  2410. else
  2411. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  2412. }
  2413. static ssize_t store_tx_power(struct device *d,
  2414. struct device_attribute *attr,
  2415. const char *buf, size_t count)
  2416. {
  2417. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  2418. unsigned long val;
  2419. int ret;
  2420. ret = strict_strtoul(buf, 10, &val);
  2421. if (ret)
  2422. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  2423. else
  2424. iwl_set_tx_power(priv, val, false);
  2425. return count;
  2426. }
  2427. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  2428. static ssize_t show_flags(struct device *d,
  2429. struct device_attribute *attr, char *buf)
  2430. {
  2431. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  2432. return sprintf(buf, "0x%04X\n", priv->active_rxon.flags);
  2433. }
  2434. static ssize_t store_flags(struct device *d,
  2435. struct device_attribute *attr,
  2436. const char *buf, size_t count)
  2437. {
  2438. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  2439. unsigned long val;
  2440. u32 flags;
  2441. int ret = strict_strtoul(buf, 0, &val);
  2442. if (ret)
  2443. return ret;
  2444. flags = (u32)val;
  2445. mutex_lock(&priv->mutex);
  2446. if (le32_to_cpu(priv->staging_rxon.flags) != flags) {
  2447. /* Cancel any currently running scans... */
  2448. if (iwl_scan_cancel_timeout(priv, 100))
  2449. IWL_WARN(priv, "Could not cancel scan.\n");
  2450. else {
  2451. IWL_DEBUG_INFO(priv, "Commit rxon.flags = 0x%04X\n", flags);
  2452. priv->staging_rxon.flags = cpu_to_le32(flags);
  2453. iwl_commit_rxon(priv);
  2454. }
  2455. }
  2456. mutex_unlock(&priv->mutex);
  2457. return count;
  2458. }
  2459. static DEVICE_ATTR(flags, S_IWUSR | S_IRUGO, show_flags, store_flags);
  2460. static ssize_t show_filter_flags(struct device *d,
  2461. struct device_attribute *attr, char *buf)
  2462. {
  2463. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  2464. return sprintf(buf, "0x%04X\n",
  2465. le32_to_cpu(priv->active_rxon.filter_flags));
  2466. }
  2467. static ssize_t store_filter_flags(struct device *d,
  2468. struct device_attribute *attr,
  2469. const char *buf, size_t count)
  2470. {
  2471. struct iwl_priv *priv = (struct iwl_priv *)d->driver_data;
  2472. unsigned long val;
  2473. u32 filter_flags;
  2474. int ret = strict_strtoul(buf, 0, &val);
  2475. if (ret)
  2476. return ret;
  2477. filter_flags = (u32)val;
  2478. mutex_lock(&priv->mutex);
  2479. if (le32_to_cpu(priv->staging_rxon.filter_flags) != filter_flags) {
  2480. /* Cancel any currently running scans... */
  2481. if (iwl_scan_cancel_timeout(priv, 100))
  2482. IWL_WARN(priv, "Could not cancel scan.\n");
  2483. else {
  2484. IWL_DEBUG_INFO(priv, "Committing rxon.filter_flags = "
  2485. "0x%04X\n", filter_flags);
  2486. priv->staging_rxon.filter_flags =
  2487. cpu_to_le32(filter_flags);
  2488. iwl_commit_rxon(priv);
  2489. }
  2490. }
  2491. mutex_unlock(&priv->mutex);
  2492. return count;
  2493. }
  2494. static DEVICE_ATTR(filter_flags, S_IWUSR | S_IRUGO, show_filter_flags,
  2495. store_filter_flags);
  2496. static ssize_t store_power_level(struct device *d,
  2497. struct device_attribute *attr,
  2498. const char *buf, size_t count)
  2499. {
  2500. struct iwl_priv *priv = dev_get_drvdata(d);
  2501. int ret;
  2502. unsigned long mode;
  2503. mutex_lock(&priv->mutex);
  2504. if (!iwl_is_ready(priv)) {
  2505. ret = -EAGAIN;
  2506. goto out;
  2507. }
  2508. ret = strict_strtoul(buf, 10, &mode);
  2509. if (ret)
  2510. goto out;
  2511. ret = iwl_power_set_user_mode(priv, mode);
  2512. if (ret) {
  2513. IWL_DEBUG_MAC80211(priv, "failed setting power mode.\n");
  2514. goto out;
  2515. }
  2516. ret = count;
  2517. out:
  2518. mutex_unlock(&priv->mutex);
  2519. return ret;
  2520. }
  2521. static ssize_t show_power_level(struct device *d,
  2522. struct device_attribute *attr, char *buf)
  2523. {
  2524. struct iwl_priv *priv = dev_get_drvdata(d);
  2525. int mode = priv->power_data.user_power_setting;
  2526. int system = priv->power_data.system_power_setting;
  2527. int level = priv->power_data.power_mode;
  2528. char *p = buf;
  2529. switch (system) {
  2530. case IWL_POWER_SYS_AUTO:
  2531. p += sprintf(p, "SYSTEM:auto");
  2532. break;
  2533. case IWL_POWER_SYS_AC:
  2534. p += sprintf(p, "SYSTEM:ac");
  2535. break;
  2536. case IWL_POWER_SYS_BATTERY:
  2537. p += sprintf(p, "SYSTEM:battery");
  2538. break;
  2539. }
  2540. p += sprintf(p, "\tMODE:%s", (mode < IWL_POWER_AUTO) ?
  2541. "fixed" : "auto");
  2542. p += sprintf(p, "\tINDEX:%d", level);
  2543. p += sprintf(p, "\n");
  2544. return p - buf + 1;
  2545. }
  2546. static DEVICE_ATTR(power_level, S_IWUSR | S_IRUSR, show_power_level,
  2547. store_power_level);
  2548. static ssize_t show_statistics(struct device *d,
  2549. struct device_attribute *attr, char *buf)
  2550. {
  2551. struct iwl_priv *priv = dev_get_drvdata(d);
  2552. u32 size = sizeof(struct iwl_notif_statistics);
  2553. u32 len = 0, ofs = 0;
  2554. u8 *data = (u8 *)&priv->statistics;
  2555. int rc = 0;
  2556. if (!iwl_is_alive(priv))
  2557. return -EAGAIN;
  2558. mutex_lock(&priv->mutex);
  2559. rc = iwl_send_statistics_request(priv, 0);
  2560. mutex_unlock(&priv->mutex);
  2561. if (rc) {
  2562. len = sprintf(buf,
  2563. "Error sending statistics request: 0x%08X\n", rc);
  2564. return len;
  2565. }
  2566. while (size && (PAGE_SIZE - len)) {
  2567. hex_dump_to_buffer(data + ofs, size, 16, 1, buf + len,
  2568. PAGE_SIZE - len, 1);
  2569. len = strlen(buf);
  2570. if (PAGE_SIZE - len)
  2571. buf[len++] = '\n';
  2572. ofs += 16;
  2573. size -= min(size, 16U);
  2574. }
  2575. return len;
  2576. }
  2577. static DEVICE_ATTR(statistics, S_IRUGO, show_statistics, NULL);
  2578. /*****************************************************************************
  2579. *
  2580. * driver setup and teardown
  2581. *
  2582. *****************************************************************************/
  2583. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  2584. {
  2585. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  2586. init_waitqueue_head(&priv->wait_command_queue);
  2587. INIT_WORK(&priv->up, iwl_bg_up);
  2588. INIT_WORK(&priv->restart, iwl_bg_restart);
  2589. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  2590. INIT_WORK(&priv->rf_kill, iwl_bg_rf_kill);
  2591. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  2592. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  2593. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  2594. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  2595. iwl_setup_scan_deferred_work(priv);
  2596. iwl_setup_power_deferred_work(priv);
  2597. if (priv->cfg->ops->lib->setup_deferred_work)
  2598. priv->cfg->ops->lib->setup_deferred_work(priv);
  2599. init_timer(&priv->statistics_periodic);
  2600. priv->statistics_periodic.data = (unsigned long)priv;
  2601. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  2602. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  2603. iwl_irq_tasklet, (unsigned long)priv);
  2604. }
  2605. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  2606. {
  2607. if (priv->cfg->ops->lib->cancel_deferred_work)
  2608. priv->cfg->ops->lib->cancel_deferred_work(priv);
  2609. cancel_delayed_work_sync(&priv->init_alive_start);
  2610. cancel_delayed_work(&priv->scan_check);
  2611. cancel_delayed_work_sync(&priv->set_power_save);
  2612. cancel_delayed_work(&priv->alive_start);
  2613. cancel_work_sync(&priv->beacon_update);
  2614. del_timer_sync(&priv->statistics_periodic);
  2615. }
  2616. static struct attribute *iwl_sysfs_entries[] = {
  2617. &dev_attr_flags.attr,
  2618. &dev_attr_filter_flags.attr,
  2619. &dev_attr_power_level.attr,
  2620. &dev_attr_statistics.attr,
  2621. &dev_attr_temperature.attr,
  2622. &dev_attr_tx_power.attr,
  2623. #ifdef CONFIG_IWLWIFI_DEBUG
  2624. &dev_attr_debug_level.attr,
  2625. #endif
  2626. &dev_attr_version.attr,
  2627. NULL
  2628. };
  2629. static struct attribute_group iwl_attribute_group = {
  2630. .name = NULL, /* put in device directory */
  2631. .attrs = iwl_sysfs_entries,
  2632. };
  2633. static struct ieee80211_ops iwl_hw_ops = {
  2634. .tx = iwl_mac_tx,
  2635. .start = iwl_mac_start,
  2636. .stop = iwl_mac_stop,
  2637. .add_interface = iwl_mac_add_interface,
  2638. .remove_interface = iwl_mac_remove_interface,
  2639. .config = iwl_mac_config,
  2640. .config_interface = iwl_mac_config_interface,
  2641. .configure_filter = iwl_configure_filter,
  2642. .set_key = iwl_mac_set_key,
  2643. .update_tkip_key = iwl_mac_update_tkip_key,
  2644. .get_stats = iwl_mac_get_stats,
  2645. .get_tx_stats = iwl_mac_get_tx_stats,
  2646. .conf_tx = iwl_mac_conf_tx,
  2647. .reset_tsf = iwl_mac_reset_tsf,
  2648. .bss_info_changed = iwl_bss_info_changed,
  2649. .ampdu_action = iwl_mac_ampdu_action,
  2650. .hw_scan = iwl_mac_hw_scan
  2651. };
  2652. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2653. {
  2654. int err = 0;
  2655. struct iwl_priv *priv;
  2656. struct ieee80211_hw *hw;
  2657. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  2658. unsigned long flags;
  2659. u16 pci_cmd;
  2660. /************************
  2661. * 1. Allocating HW data
  2662. ************************/
  2663. /* Disabling hardware scan means that mac80211 will perform scans
  2664. * "the hard way", rather than using device's scan. */
  2665. if (cfg->mod_params->disable_hw_scan) {
  2666. if (cfg->mod_params->debug & IWL_DL_INFO)
  2667. dev_printk(KERN_DEBUG, &(pdev->dev),
  2668. "Disabling hw_scan\n");
  2669. iwl_hw_ops.hw_scan = NULL;
  2670. }
  2671. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  2672. if (!hw) {
  2673. err = -ENOMEM;
  2674. goto out;
  2675. }
  2676. priv = hw->priv;
  2677. /* At this point both hw and priv are allocated. */
  2678. SET_IEEE80211_DEV(hw, &pdev->dev);
  2679. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  2680. priv->cfg = cfg;
  2681. priv->pci_dev = pdev;
  2682. #ifdef CONFIG_IWLWIFI_DEBUG
  2683. priv->debug_level = priv->cfg->mod_params->debug;
  2684. atomic_set(&priv->restrict_refcnt, 0);
  2685. #endif
  2686. /**************************
  2687. * 2. Initializing PCI bus
  2688. **************************/
  2689. if (pci_enable_device(pdev)) {
  2690. err = -ENODEV;
  2691. goto out_ieee80211_free_hw;
  2692. }
  2693. pci_set_master(pdev);
  2694. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  2695. if (!err)
  2696. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  2697. if (err) {
  2698. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2699. if (!err)
  2700. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  2701. /* both attempts failed: */
  2702. if (err) {
  2703. IWL_WARN(priv, "No suitable DMA available.\n");
  2704. goto out_pci_disable_device;
  2705. }
  2706. }
  2707. err = pci_request_regions(pdev, DRV_NAME);
  2708. if (err)
  2709. goto out_pci_disable_device;
  2710. pci_set_drvdata(pdev, priv);
  2711. /***********************
  2712. * 3. Read REV register
  2713. ***********************/
  2714. priv->hw_base = pci_iomap(pdev, 0, 0);
  2715. if (!priv->hw_base) {
  2716. err = -ENODEV;
  2717. goto out_pci_release_regions;
  2718. }
  2719. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  2720. (unsigned long long) pci_resource_len(pdev, 0));
  2721. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  2722. iwl_hw_detect(priv);
  2723. IWL_INFO(priv, "Detected Intel Wireless WiFi Link %s REV=0x%X\n",
  2724. priv->cfg->name, priv->hw_rev);
  2725. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  2726. * PCI Tx retries from interfering with C3 CPU state */
  2727. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  2728. /* amp init */
  2729. err = priv->cfg->ops->lib->apm_ops.init(priv);
  2730. if (err < 0) {
  2731. IWL_DEBUG_INFO(priv, "Failed to init APMG\n");
  2732. goto out_iounmap;
  2733. }
  2734. /*****************
  2735. * 4. Read EEPROM
  2736. *****************/
  2737. /* Read the EEPROM */
  2738. err = iwl_eeprom_init(priv);
  2739. if (err) {
  2740. IWL_ERR(priv, "Unable to init EEPROM\n");
  2741. goto out_iounmap;
  2742. }
  2743. err = iwl_eeprom_check_version(priv);
  2744. if (err)
  2745. goto out_iounmap;
  2746. /* extract MAC Address */
  2747. iwl_eeprom_get_mac(priv, priv->mac_addr);
  2748. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->mac_addr);
  2749. SET_IEEE80211_PERM_ADDR(priv->hw, priv->mac_addr);
  2750. /************************
  2751. * 5. Setup HW constants
  2752. ************************/
  2753. if (iwl_set_hw_params(priv)) {
  2754. IWL_ERR(priv, "failed to set hw parameters\n");
  2755. goto out_free_eeprom;
  2756. }
  2757. /*******************
  2758. * 6. Setup priv
  2759. *******************/
  2760. err = iwl_init_drv(priv);
  2761. if (err)
  2762. goto out_free_eeprom;
  2763. /* At this point both hw and priv are initialized. */
  2764. /**********************************
  2765. * 7. Initialize module parameters
  2766. **********************************/
  2767. /* Disable radio (SW RF KILL) via parameter when loading driver */
  2768. if (priv->cfg->mod_params->disable) {
  2769. set_bit(STATUS_RF_KILL_SW, &priv->status);
  2770. IWL_DEBUG_INFO(priv, "Radio disabled.\n");
  2771. }
  2772. /********************
  2773. * 8. Setup services
  2774. ********************/
  2775. spin_lock_irqsave(&priv->lock, flags);
  2776. iwl_disable_interrupts(priv);
  2777. spin_unlock_irqrestore(&priv->lock, flags);
  2778. pci_enable_msi(priv->pci_dev);
  2779. err = request_irq(priv->pci_dev->irq, iwl_isr, IRQF_SHARED,
  2780. DRV_NAME, priv);
  2781. if (err) {
  2782. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  2783. goto out_disable_msi;
  2784. }
  2785. err = sysfs_create_group(&pdev->dev.kobj, &iwl_attribute_group);
  2786. if (err) {
  2787. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  2788. goto out_free_irq;
  2789. }
  2790. iwl_setup_deferred_work(priv);
  2791. iwl_setup_rx_handlers(priv);
  2792. /**********************************
  2793. * 9. Setup and register mac80211
  2794. **********************************/
  2795. /* enable interrupts if needed: hw bug w/a */
  2796. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  2797. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  2798. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  2799. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  2800. }
  2801. iwl_enable_interrupts(priv);
  2802. err = iwl_setup_mac(priv);
  2803. if (err)
  2804. goto out_remove_sysfs;
  2805. err = iwl_dbgfs_register(priv, DRV_NAME);
  2806. if (err)
  2807. IWL_ERR(priv, "failed to create debugfs files\n");
  2808. /* If platform's RF_KILL switch is NOT set to KILL */
  2809. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2810. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2811. else
  2812. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2813. err = iwl_rfkill_init(priv);
  2814. if (err)
  2815. IWL_ERR(priv, "Unable to initialize RFKILL system. "
  2816. "Ignoring error: %d\n", err);
  2817. else
  2818. iwl_rfkill_set_hw_state(priv);
  2819. iwl_power_initialize(priv);
  2820. return 0;
  2821. out_remove_sysfs:
  2822. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  2823. out_free_irq:
  2824. free_irq(priv->pci_dev->irq, priv);
  2825. out_disable_msi:
  2826. pci_disable_msi(priv->pci_dev);
  2827. iwl_uninit_drv(priv);
  2828. out_free_eeprom:
  2829. iwl_eeprom_free(priv);
  2830. out_iounmap:
  2831. pci_iounmap(pdev, priv->hw_base);
  2832. out_pci_release_regions:
  2833. pci_release_regions(pdev);
  2834. pci_set_drvdata(pdev, NULL);
  2835. out_pci_disable_device:
  2836. pci_disable_device(pdev);
  2837. out_ieee80211_free_hw:
  2838. ieee80211_free_hw(priv->hw);
  2839. out:
  2840. return err;
  2841. }
  2842. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  2843. {
  2844. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2845. unsigned long flags;
  2846. if (!priv)
  2847. return;
  2848. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  2849. iwl_dbgfs_unregister(priv);
  2850. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  2851. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  2852. * to be called and iwl_down since we are removing the device
  2853. * we need to set STATUS_EXIT_PENDING bit.
  2854. */
  2855. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2856. if (priv->mac80211_registered) {
  2857. ieee80211_unregister_hw(priv->hw);
  2858. priv->mac80211_registered = 0;
  2859. } else {
  2860. iwl_down(priv);
  2861. }
  2862. /* make sure we flush any pending irq or
  2863. * tasklet for the driver
  2864. */
  2865. spin_lock_irqsave(&priv->lock, flags);
  2866. iwl_disable_interrupts(priv);
  2867. spin_unlock_irqrestore(&priv->lock, flags);
  2868. iwl_synchronize_irq(priv);
  2869. iwl_rfkill_unregister(priv);
  2870. iwl_dealloc_ucode_pci(priv);
  2871. if (priv->rxq.bd)
  2872. iwl_rx_queue_free(priv, &priv->rxq);
  2873. iwl_hw_txq_ctx_free(priv);
  2874. iwl_clear_stations_table(priv);
  2875. iwl_eeprom_free(priv);
  2876. /*netif_stop_queue(dev); */
  2877. flush_workqueue(priv->workqueue);
  2878. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  2879. * priv->workqueue... so we can't take down the workqueue
  2880. * until now... */
  2881. destroy_workqueue(priv->workqueue);
  2882. priv->workqueue = NULL;
  2883. free_irq(priv->pci_dev->irq, priv);
  2884. pci_disable_msi(priv->pci_dev);
  2885. pci_iounmap(pdev, priv->hw_base);
  2886. pci_release_regions(pdev);
  2887. pci_disable_device(pdev);
  2888. pci_set_drvdata(pdev, NULL);
  2889. iwl_uninit_drv(priv);
  2890. if (priv->ibss_beacon)
  2891. dev_kfree_skb(priv->ibss_beacon);
  2892. ieee80211_free_hw(priv->hw);
  2893. }
  2894. #ifdef CONFIG_PM
  2895. static int iwl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  2896. {
  2897. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2898. if (priv->is_open) {
  2899. set_bit(STATUS_IN_SUSPEND, &priv->status);
  2900. iwl_mac_stop(priv->hw);
  2901. priv->is_open = 1;
  2902. }
  2903. pci_save_state(pdev);
  2904. pci_disable_device(pdev);
  2905. pci_set_power_state(pdev, PCI_D3hot);
  2906. return 0;
  2907. }
  2908. static int iwl_pci_resume(struct pci_dev *pdev)
  2909. {
  2910. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2911. int ret;
  2912. pci_set_power_state(pdev, PCI_D0);
  2913. ret = pci_enable_device(pdev);
  2914. if (ret)
  2915. return ret;
  2916. pci_restore_state(pdev);
  2917. iwl_enable_interrupts(priv);
  2918. if (priv->is_open)
  2919. iwl_mac_start(priv->hw);
  2920. clear_bit(STATUS_IN_SUSPEND, &priv->status);
  2921. return 0;
  2922. }
  2923. #endif /* CONFIG_PM */
  2924. /*****************************************************************************
  2925. *
  2926. * driver and module entry point
  2927. *
  2928. *****************************************************************************/
  2929. /* Hardware specific file defines the PCI IDs table for that hardware module */
  2930. static struct pci_device_id iwl_hw_card_ids[] = {
  2931. #ifdef CONFIG_IWL4965
  2932. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  2933. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  2934. #endif /* CONFIG_IWL4965 */
  2935. #ifdef CONFIG_IWL5000
  2936. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bg_cfg)},
  2937. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bg_cfg)},
  2938. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)},
  2939. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)},
  2940. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)},
  2941. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)},
  2942. {IWL_PCI_DEVICE(0x4232, PCI_ANY_ID, iwl5100_agn_cfg)},
  2943. {IWL_PCI_DEVICE(0x4235, PCI_ANY_ID, iwl5300_agn_cfg)},
  2944. {IWL_PCI_DEVICE(0x4236, PCI_ANY_ID, iwl5300_agn_cfg)},
  2945. {IWL_PCI_DEVICE(0x4237, PCI_ANY_ID, iwl5100_agn_cfg)},
  2946. /* 5350 WiFi/WiMax */
  2947. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)},
  2948. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)},
  2949. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)},
  2950. /* 5150 Wifi/WiMax */
  2951. {IWL_PCI_DEVICE(0x423C, PCI_ANY_ID, iwl5150_agn_cfg)},
  2952. {IWL_PCI_DEVICE(0x423D, PCI_ANY_ID, iwl5150_agn_cfg)},
  2953. /* 6000/6050 Series */
  2954. {IWL_PCI_DEVICE(0x0082, 0x1102, iwl6000_2ag_cfg)},
  2955. {IWL_PCI_DEVICE(0x0085, 0x1112, iwl6000_2ag_cfg)},
  2956. {IWL_PCI_DEVICE(0x0082, 0x1122, iwl6000_2ag_cfg)},
  2957. {IWL_PCI_DEVICE(0x422B, PCI_ANY_ID, iwl6000_3agn_cfg)},
  2958. {IWL_PCI_DEVICE(0x4238, PCI_ANY_ID, iwl6000_3agn_cfg)},
  2959. {IWL_PCI_DEVICE(0x0082, PCI_ANY_ID, iwl6000_2agn_cfg)},
  2960. {IWL_PCI_DEVICE(0x0085, PCI_ANY_ID, iwl6000_3agn_cfg)},
  2961. {IWL_PCI_DEVICE(0x0086, PCI_ANY_ID, iwl6050_3agn_cfg)},
  2962. {IWL_PCI_DEVICE(0x0087, PCI_ANY_ID, iwl6050_2agn_cfg)},
  2963. {IWL_PCI_DEVICE(0x0088, PCI_ANY_ID, iwl6050_3agn_cfg)},
  2964. {IWL_PCI_DEVICE(0x0089, PCI_ANY_ID, iwl6050_2agn_cfg)},
  2965. /* 100 Series WiFi */
  2966. {IWL_PCI_DEVICE(0x0083, PCI_ANY_ID, iwl100_bgn_cfg)},
  2967. {IWL_PCI_DEVICE(0x0084, PCI_ANY_ID, iwl100_bgn_cfg)},
  2968. #endif /* CONFIG_IWL5000 */
  2969. {0}
  2970. };
  2971. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  2972. static struct pci_driver iwl_driver = {
  2973. .name = DRV_NAME,
  2974. .id_table = iwl_hw_card_ids,
  2975. .probe = iwl_pci_probe,
  2976. .remove = __devexit_p(iwl_pci_remove),
  2977. #ifdef CONFIG_PM
  2978. .suspend = iwl_pci_suspend,
  2979. .resume = iwl_pci_resume,
  2980. #endif
  2981. };
  2982. static int __init iwl_init(void)
  2983. {
  2984. int ret;
  2985. printk(KERN_INFO DRV_NAME ": " DRV_DESCRIPTION ", " DRV_VERSION "\n");
  2986. printk(KERN_INFO DRV_NAME ": " DRV_COPYRIGHT "\n");
  2987. ret = iwlagn_rate_control_register();
  2988. if (ret) {
  2989. printk(KERN_ERR DRV_NAME
  2990. "Unable to register rate control algorithm: %d\n", ret);
  2991. return ret;
  2992. }
  2993. ret = pci_register_driver(&iwl_driver);
  2994. if (ret) {
  2995. printk(KERN_ERR DRV_NAME "Unable to initialize PCI module\n");
  2996. goto error_register;
  2997. }
  2998. return ret;
  2999. error_register:
  3000. iwlagn_rate_control_unregister();
  3001. return ret;
  3002. }
  3003. static void __exit iwl_exit(void)
  3004. {
  3005. pci_unregister_driver(&iwl_driver);
  3006. iwlagn_rate_control_unregister();
  3007. }
  3008. module_exit(iwl_exit);
  3009. module_init(iwl_init);