svm.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. *
  8. * Authors:
  9. * Yaniv Kamay <yaniv@qumranet.com>
  10. * Avi Kivity <avi@qumranet.com>
  11. *
  12. * This work is licensed under the terms of the GNU GPL, version 2. See
  13. * the COPYING file in the top-level directory.
  14. *
  15. */
  16. #include <linux/kvm_host.h>
  17. #include "irq.h"
  18. #include "mmu.h"
  19. #include "kvm_cache_regs.h"
  20. #include "x86.h"
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/vmalloc.h>
  24. #include <linux/highmem.h>
  25. #include <linux/sched.h>
  26. #include <linux/ftrace_event.h>
  27. #include <linux/slab.h>
  28. #include <asm/desc.h>
  29. #include <asm/virtext.h>
  30. #include "trace.h"
  31. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  32. MODULE_AUTHOR("Qumranet");
  33. MODULE_LICENSE("GPL");
  34. #define IOPM_ALLOC_ORDER 2
  35. #define MSRPM_ALLOC_ORDER 1
  36. #define SEG_TYPE_LDT 2
  37. #define SEG_TYPE_BUSY_TSS16 3
  38. #define SVM_FEATURE_NPT (1 << 0)
  39. #define SVM_FEATURE_LBRV (1 << 1)
  40. #define SVM_FEATURE_SVML (1 << 2)
  41. #define SVM_FEATURE_NRIP (1 << 3)
  42. #define SVM_FEATURE_PAUSE_FILTER (1 << 10)
  43. #define NESTED_EXIT_HOST 0 /* Exit handled on host level */
  44. #define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
  45. #define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
  46. #define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
  47. static const u32 host_save_user_msrs[] = {
  48. #ifdef CONFIG_X86_64
  49. MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
  50. MSR_FS_BASE,
  51. #endif
  52. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  53. };
  54. #define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
  55. struct kvm_vcpu;
  56. struct nested_state {
  57. struct vmcb *hsave;
  58. u64 hsave_msr;
  59. u64 vm_cr_msr;
  60. u64 vmcb;
  61. /* These are the merged vectors */
  62. u32 *msrpm;
  63. /* gpa pointers to the real vectors */
  64. u64 vmcb_msrpm;
  65. u64 vmcb_iopm;
  66. /* A VMEXIT is required but not yet emulated */
  67. bool exit_required;
  68. /* cache for intercepts of the guest */
  69. u16 intercept_cr_read;
  70. u16 intercept_cr_write;
  71. u16 intercept_dr_read;
  72. u16 intercept_dr_write;
  73. u32 intercept_exceptions;
  74. u64 intercept;
  75. };
  76. #define MSRPM_OFFSETS 16
  77. static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
  78. struct vcpu_svm {
  79. struct kvm_vcpu vcpu;
  80. struct vmcb *vmcb;
  81. unsigned long vmcb_pa;
  82. struct svm_cpu_data *svm_data;
  83. uint64_t asid_generation;
  84. uint64_t sysenter_esp;
  85. uint64_t sysenter_eip;
  86. u64 next_rip;
  87. u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
  88. u64 host_gs_base;
  89. u32 *msrpm;
  90. struct nested_state nested;
  91. bool nmi_singlestep;
  92. unsigned int3_injected;
  93. unsigned long int3_rip;
  94. };
  95. #define MSR_INVALID 0xffffffffU
  96. static struct svm_direct_access_msrs {
  97. u32 index; /* Index of the MSR */
  98. bool always; /* True if intercept is always on */
  99. } direct_access_msrs[] = {
  100. { .index = MSR_K6_STAR, .always = true },
  101. { .index = MSR_IA32_SYSENTER_CS, .always = true },
  102. #ifdef CONFIG_X86_64
  103. { .index = MSR_GS_BASE, .always = true },
  104. { .index = MSR_FS_BASE, .always = true },
  105. { .index = MSR_KERNEL_GS_BASE, .always = true },
  106. { .index = MSR_LSTAR, .always = true },
  107. { .index = MSR_CSTAR, .always = true },
  108. { .index = MSR_SYSCALL_MASK, .always = true },
  109. #endif
  110. { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
  111. { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
  112. { .index = MSR_IA32_LASTINTFROMIP, .always = false },
  113. { .index = MSR_IA32_LASTINTTOIP, .always = false },
  114. { .index = MSR_INVALID, .always = false },
  115. };
  116. /* enable NPT for AMD64 and X86 with PAE */
  117. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
  118. static bool npt_enabled = true;
  119. #else
  120. static bool npt_enabled;
  121. #endif
  122. static int npt = 1;
  123. module_param(npt, int, S_IRUGO);
  124. static int nested = 1;
  125. module_param(nested, int, S_IRUGO);
  126. static void svm_flush_tlb(struct kvm_vcpu *vcpu);
  127. static void svm_complete_interrupts(struct vcpu_svm *svm);
  128. static int nested_svm_exit_handled(struct vcpu_svm *svm);
  129. static int nested_svm_intercept(struct vcpu_svm *svm);
  130. static int nested_svm_vmexit(struct vcpu_svm *svm);
  131. static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
  132. bool has_error_code, u32 error_code);
  133. static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
  134. {
  135. return container_of(vcpu, struct vcpu_svm, vcpu);
  136. }
  137. static inline bool is_nested(struct vcpu_svm *svm)
  138. {
  139. return svm->nested.vmcb;
  140. }
  141. static inline void enable_gif(struct vcpu_svm *svm)
  142. {
  143. svm->vcpu.arch.hflags |= HF_GIF_MASK;
  144. }
  145. static inline void disable_gif(struct vcpu_svm *svm)
  146. {
  147. svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
  148. }
  149. static inline bool gif_set(struct vcpu_svm *svm)
  150. {
  151. return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
  152. }
  153. static unsigned long iopm_base;
  154. struct kvm_ldttss_desc {
  155. u16 limit0;
  156. u16 base0;
  157. unsigned base1:8, type:5, dpl:2, p:1;
  158. unsigned limit1:4, zero0:3, g:1, base2:8;
  159. u32 base3;
  160. u32 zero1;
  161. } __attribute__((packed));
  162. struct svm_cpu_data {
  163. int cpu;
  164. u64 asid_generation;
  165. u32 max_asid;
  166. u32 next_asid;
  167. struct kvm_ldttss_desc *tss_desc;
  168. struct page *save_area;
  169. };
  170. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  171. static uint32_t svm_features;
  172. struct svm_init_data {
  173. int cpu;
  174. int r;
  175. };
  176. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  177. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  178. #define MSRS_RANGE_SIZE 2048
  179. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  180. static u32 svm_msrpm_offset(u32 msr)
  181. {
  182. u32 offset;
  183. int i;
  184. for (i = 0; i < NUM_MSR_MAPS; i++) {
  185. if (msr < msrpm_ranges[i] ||
  186. msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
  187. continue;
  188. offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
  189. offset += (i * MSRS_RANGE_SIZE); /* add range offset */
  190. /* Now we have the u8 offset - but need the u32 offset */
  191. return offset / 4;
  192. }
  193. /* MSR not in any range */
  194. return MSR_INVALID;
  195. }
  196. #define MAX_INST_SIZE 15
  197. static inline u32 svm_has(u32 feat)
  198. {
  199. return svm_features & feat;
  200. }
  201. static inline void clgi(void)
  202. {
  203. asm volatile (__ex(SVM_CLGI));
  204. }
  205. static inline void stgi(void)
  206. {
  207. asm volatile (__ex(SVM_STGI));
  208. }
  209. static inline void invlpga(unsigned long addr, u32 asid)
  210. {
  211. asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
  212. }
  213. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  214. {
  215. to_svm(vcpu)->asid_generation--;
  216. }
  217. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  218. {
  219. force_new_asid(vcpu);
  220. }
  221. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  222. {
  223. if (!npt_enabled && !(efer & EFER_LMA))
  224. efer &= ~EFER_LME;
  225. to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
  226. vcpu->arch.efer = efer;
  227. }
  228. static int is_external_interrupt(u32 info)
  229. {
  230. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  231. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  232. }
  233. static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  234. {
  235. struct vcpu_svm *svm = to_svm(vcpu);
  236. u32 ret = 0;
  237. if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
  238. ret |= KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
  239. return ret & mask;
  240. }
  241. static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  242. {
  243. struct vcpu_svm *svm = to_svm(vcpu);
  244. if (mask == 0)
  245. svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  246. else
  247. svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
  248. }
  249. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  250. {
  251. struct vcpu_svm *svm = to_svm(vcpu);
  252. if (svm->vmcb->control.next_rip != 0)
  253. svm->next_rip = svm->vmcb->control.next_rip;
  254. if (!svm->next_rip) {
  255. if (emulate_instruction(vcpu, 0, 0, EMULTYPE_SKIP) !=
  256. EMULATE_DONE)
  257. printk(KERN_DEBUG "%s: NOP\n", __func__);
  258. return;
  259. }
  260. if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
  261. printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
  262. __func__, kvm_rip_read(vcpu), svm->next_rip);
  263. kvm_rip_write(vcpu, svm->next_rip);
  264. svm_set_interrupt_shadow(vcpu, 0);
  265. }
  266. static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  267. bool has_error_code, u32 error_code)
  268. {
  269. struct vcpu_svm *svm = to_svm(vcpu);
  270. /*
  271. * If we are within a nested VM we'd better #VMEXIT and let the guest
  272. * handle the exception
  273. */
  274. if (nested_svm_check_exception(svm, nr, has_error_code, error_code))
  275. return;
  276. if (nr == BP_VECTOR && !svm_has(SVM_FEATURE_NRIP)) {
  277. unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
  278. /*
  279. * For guest debugging where we have to reinject #BP if some
  280. * INT3 is guest-owned:
  281. * Emulate nRIP by moving RIP forward. Will fail if injection
  282. * raises a fault that is not intercepted. Still better than
  283. * failing in all cases.
  284. */
  285. skip_emulated_instruction(&svm->vcpu);
  286. rip = kvm_rip_read(&svm->vcpu);
  287. svm->int3_rip = rip + svm->vmcb->save.cs.base;
  288. svm->int3_injected = rip - old_rip;
  289. }
  290. svm->vmcb->control.event_inj = nr
  291. | SVM_EVTINJ_VALID
  292. | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
  293. | SVM_EVTINJ_TYPE_EXEPT;
  294. svm->vmcb->control.event_inj_err = error_code;
  295. }
  296. static int has_svm(void)
  297. {
  298. const char *msg;
  299. if (!cpu_has_svm(&msg)) {
  300. printk(KERN_INFO "has_svm: %s\n", msg);
  301. return 0;
  302. }
  303. return 1;
  304. }
  305. static void svm_hardware_disable(void *garbage)
  306. {
  307. cpu_svm_disable();
  308. }
  309. static int svm_hardware_enable(void *garbage)
  310. {
  311. struct svm_cpu_data *sd;
  312. uint64_t efer;
  313. struct desc_ptr gdt_descr;
  314. struct desc_struct *gdt;
  315. int me = raw_smp_processor_id();
  316. rdmsrl(MSR_EFER, efer);
  317. if (efer & EFER_SVME)
  318. return -EBUSY;
  319. if (!has_svm()) {
  320. printk(KERN_ERR "svm_hardware_enable: err EOPNOTSUPP on %d\n",
  321. me);
  322. return -EINVAL;
  323. }
  324. sd = per_cpu(svm_data, me);
  325. if (!sd) {
  326. printk(KERN_ERR "svm_hardware_enable: svm_data is NULL on %d\n",
  327. me);
  328. return -EINVAL;
  329. }
  330. sd->asid_generation = 1;
  331. sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  332. sd->next_asid = sd->max_asid + 1;
  333. native_store_gdt(&gdt_descr);
  334. gdt = (struct desc_struct *)gdt_descr.address;
  335. sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  336. wrmsrl(MSR_EFER, efer | EFER_SVME);
  337. wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
  338. return 0;
  339. }
  340. static void svm_cpu_uninit(int cpu)
  341. {
  342. struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
  343. if (!sd)
  344. return;
  345. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  346. __free_page(sd->save_area);
  347. kfree(sd);
  348. }
  349. static int svm_cpu_init(int cpu)
  350. {
  351. struct svm_cpu_data *sd;
  352. int r;
  353. sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  354. if (!sd)
  355. return -ENOMEM;
  356. sd->cpu = cpu;
  357. sd->save_area = alloc_page(GFP_KERNEL);
  358. r = -ENOMEM;
  359. if (!sd->save_area)
  360. goto err_1;
  361. per_cpu(svm_data, cpu) = sd;
  362. return 0;
  363. err_1:
  364. kfree(sd);
  365. return r;
  366. }
  367. static bool valid_msr_intercept(u32 index)
  368. {
  369. int i;
  370. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
  371. if (direct_access_msrs[i].index == index)
  372. return true;
  373. return false;
  374. }
  375. static void set_msr_interception(u32 *msrpm, unsigned msr,
  376. int read, int write)
  377. {
  378. u8 bit_read, bit_write;
  379. unsigned long tmp;
  380. u32 offset;
  381. /*
  382. * If this warning triggers extend the direct_access_msrs list at the
  383. * beginning of the file
  384. */
  385. WARN_ON(!valid_msr_intercept(msr));
  386. offset = svm_msrpm_offset(msr);
  387. bit_read = 2 * (msr & 0x0f);
  388. bit_write = 2 * (msr & 0x0f) + 1;
  389. tmp = msrpm[offset];
  390. BUG_ON(offset == MSR_INVALID);
  391. read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
  392. write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
  393. msrpm[offset] = tmp;
  394. }
  395. static void svm_vcpu_init_msrpm(u32 *msrpm)
  396. {
  397. int i;
  398. memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  399. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
  400. if (!direct_access_msrs[i].always)
  401. continue;
  402. set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
  403. }
  404. }
  405. static void add_msr_offset(u32 offset)
  406. {
  407. int i;
  408. for (i = 0; i < MSRPM_OFFSETS; ++i) {
  409. /* Offset already in list? */
  410. if (msrpm_offsets[i] == offset)
  411. return;
  412. /* Slot used by another offset? */
  413. if (msrpm_offsets[i] != MSR_INVALID)
  414. continue;
  415. /* Add offset to list */
  416. msrpm_offsets[i] = offset;
  417. return;
  418. }
  419. /*
  420. * If this BUG triggers the msrpm_offsets table has an overflow. Just
  421. * increase MSRPM_OFFSETS in this case.
  422. */
  423. BUG();
  424. }
  425. static void init_msrpm_offsets(void)
  426. {
  427. int i;
  428. memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
  429. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
  430. u32 offset;
  431. offset = svm_msrpm_offset(direct_access_msrs[i].index);
  432. BUG_ON(offset == MSR_INVALID);
  433. add_msr_offset(offset);
  434. }
  435. }
  436. static void svm_enable_lbrv(struct vcpu_svm *svm)
  437. {
  438. u32 *msrpm = svm->msrpm;
  439. svm->vmcb->control.lbr_ctl = 1;
  440. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
  441. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
  442. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
  443. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
  444. }
  445. static void svm_disable_lbrv(struct vcpu_svm *svm)
  446. {
  447. u32 *msrpm = svm->msrpm;
  448. svm->vmcb->control.lbr_ctl = 0;
  449. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
  450. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
  451. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
  452. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
  453. }
  454. static __init int svm_hardware_setup(void)
  455. {
  456. int cpu;
  457. struct page *iopm_pages;
  458. void *iopm_va;
  459. int r;
  460. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  461. if (!iopm_pages)
  462. return -ENOMEM;
  463. iopm_va = page_address(iopm_pages);
  464. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  465. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  466. init_msrpm_offsets();
  467. if (boot_cpu_has(X86_FEATURE_NX))
  468. kvm_enable_efer_bits(EFER_NX);
  469. if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
  470. kvm_enable_efer_bits(EFER_FFXSR);
  471. if (nested) {
  472. printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
  473. kvm_enable_efer_bits(EFER_SVME);
  474. }
  475. for_each_possible_cpu(cpu) {
  476. r = svm_cpu_init(cpu);
  477. if (r)
  478. goto err;
  479. }
  480. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  481. if (!svm_has(SVM_FEATURE_NPT))
  482. npt_enabled = false;
  483. if (npt_enabled && !npt) {
  484. printk(KERN_INFO "kvm: Nested Paging disabled\n");
  485. npt_enabled = false;
  486. }
  487. if (npt_enabled) {
  488. printk(KERN_INFO "kvm: Nested Paging enabled\n");
  489. kvm_enable_tdp();
  490. } else
  491. kvm_disable_tdp();
  492. return 0;
  493. err:
  494. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  495. iopm_base = 0;
  496. return r;
  497. }
  498. static __exit void svm_hardware_unsetup(void)
  499. {
  500. int cpu;
  501. for_each_possible_cpu(cpu)
  502. svm_cpu_uninit(cpu);
  503. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  504. iopm_base = 0;
  505. }
  506. static void init_seg(struct vmcb_seg *seg)
  507. {
  508. seg->selector = 0;
  509. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  510. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  511. seg->limit = 0xffff;
  512. seg->base = 0;
  513. }
  514. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  515. {
  516. seg->selector = 0;
  517. seg->attrib = SVM_SELECTOR_P_MASK | type;
  518. seg->limit = 0xffff;
  519. seg->base = 0;
  520. }
  521. static void init_vmcb(struct vcpu_svm *svm)
  522. {
  523. struct vmcb_control_area *control = &svm->vmcb->control;
  524. struct vmcb_save_area *save = &svm->vmcb->save;
  525. svm->vcpu.fpu_active = 1;
  526. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  527. INTERCEPT_CR3_MASK |
  528. INTERCEPT_CR4_MASK;
  529. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  530. INTERCEPT_CR3_MASK |
  531. INTERCEPT_CR4_MASK |
  532. INTERCEPT_CR8_MASK;
  533. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  534. INTERCEPT_DR1_MASK |
  535. INTERCEPT_DR2_MASK |
  536. INTERCEPT_DR3_MASK |
  537. INTERCEPT_DR4_MASK |
  538. INTERCEPT_DR5_MASK |
  539. INTERCEPT_DR6_MASK |
  540. INTERCEPT_DR7_MASK;
  541. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  542. INTERCEPT_DR1_MASK |
  543. INTERCEPT_DR2_MASK |
  544. INTERCEPT_DR3_MASK |
  545. INTERCEPT_DR4_MASK |
  546. INTERCEPT_DR5_MASK |
  547. INTERCEPT_DR6_MASK |
  548. INTERCEPT_DR7_MASK;
  549. control->intercept_exceptions = (1 << PF_VECTOR) |
  550. (1 << UD_VECTOR) |
  551. (1 << MC_VECTOR);
  552. control->intercept = (1ULL << INTERCEPT_INTR) |
  553. (1ULL << INTERCEPT_NMI) |
  554. (1ULL << INTERCEPT_SMI) |
  555. (1ULL << INTERCEPT_SELECTIVE_CR0) |
  556. (1ULL << INTERCEPT_CPUID) |
  557. (1ULL << INTERCEPT_INVD) |
  558. (1ULL << INTERCEPT_HLT) |
  559. (1ULL << INTERCEPT_INVLPG) |
  560. (1ULL << INTERCEPT_INVLPGA) |
  561. (1ULL << INTERCEPT_IOIO_PROT) |
  562. (1ULL << INTERCEPT_MSR_PROT) |
  563. (1ULL << INTERCEPT_TASK_SWITCH) |
  564. (1ULL << INTERCEPT_SHUTDOWN) |
  565. (1ULL << INTERCEPT_VMRUN) |
  566. (1ULL << INTERCEPT_VMMCALL) |
  567. (1ULL << INTERCEPT_VMLOAD) |
  568. (1ULL << INTERCEPT_VMSAVE) |
  569. (1ULL << INTERCEPT_STGI) |
  570. (1ULL << INTERCEPT_CLGI) |
  571. (1ULL << INTERCEPT_SKINIT) |
  572. (1ULL << INTERCEPT_WBINVD) |
  573. (1ULL << INTERCEPT_MONITOR) |
  574. (1ULL << INTERCEPT_MWAIT);
  575. control->iopm_base_pa = iopm_base;
  576. control->msrpm_base_pa = __pa(svm->msrpm);
  577. control->tsc_offset = 0;
  578. control->int_ctl = V_INTR_MASKING_MASK;
  579. init_seg(&save->es);
  580. init_seg(&save->ss);
  581. init_seg(&save->ds);
  582. init_seg(&save->fs);
  583. init_seg(&save->gs);
  584. save->cs.selector = 0xf000;
  585. /* Executable/Readable Code Segment */
  586. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  587. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  588. save->cs.limit = 0xffff;
  589. /*
  590. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  591. * be consistent with it.
  592. *
  593. * Replace when we have real mode working for vmx.
  594. */
  595. save->cs.base = 0xf0000;
  596. save->gdtr.limit = 0xffff;
  597. save->idtr.limit = 0xffff;
  598. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  599. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  600. save->efer = EFER_SVME;
  601. save->dr6 = 0xffff0ff0;
  602. save->dr7 = 0x400;
  603. save->rflags = 2;
  604. save->rip = 0x0000fff0;
  605. svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
  606. /*
  607. * This is the guest-visible cr0 value.
  608. * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
  609. */
  610. svm->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  611. kvm_set_cr0(&svm->vcpu, svm->vcpu.arch.cr0);
  612. save->cr4 = X86_CR4_PAE;
  613. /* rdx = ?? */
  614. if (npt_enabled) {
  615. /* Setup VMCB for Nested Paging */
  616. control->nested_ctl = 1;
  617. control->intercept &= ~((1ULL << INTERCEPT_TASK_SWITCH) |
  618. (1ULL << INTERCEPT_INVLPG));
  619. control->intercept_exceptions &= ~(1 << PF_VECTOR);
  620. control->intercept_cr_read &= ~INTERCEPT_CR3_MASK;
  621. control->intercept_cr_write &= ~INTERCEPT_CR3_MASK;
  622. save->g_pat = 0x0007040600070406ULL;
  623. save->cr3 = 0;
  624. save->cr4 = 0;
  625. }
  626. force_new_asid(&svm->vcpu);
  627. svm->nested.vmcb = 0;
  628. svm->vcpu.arch.hflags = 0;
  629. if (svm_has(SVM_FEATURE_PAUSE_FILTER)) {
  630. control->pause_filter_count = 3000;
  631. control->intercept |= (1ULL << INTERCEPT_PAUSE);
  632. }
  633. enable_gif(svm);
  634. }
  635. static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
  636. {
  637. struct vcpu_svm *svm = to_svm(vcpu);
  638. init_vmcb(svm);
  639. if (!kvm_vcpu_is_bsp(vcpu)) {
  640. kvm_rip_write(vcpu, 0);
  641. svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
  642. svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
  643. }
  644. vcpu->arch.regs_avail = ~0;
  645. vcpu->arch.regs_dirty = ~0;
  646. return 0;
  647. }
  648. static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
  649. {
  650. struct vcpu_svm *svm;
  651. struct page *page;
  652. struct page *msrpm_pages;
  653. struct page *hsave_page;
  654. struct page *nested_msrpm_pages;
  655. int err;
  656. svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  657. if (!svm) {
  658. err = -ENOMEM;
  659. goto out;
  660. }
  661. err = kvm_vcpu_init(&svm->vcpu, kvm, id);
  662. if (err)
  663. goto free_svm;
  664. err = -ENOMEM;
  665. page = alloc_page(GFP_KERNEL);
  666. if (!page)
  667. goto uninit;
  668. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  669. if (!msrpm_pages)
  670. goto free_page1;
  671. nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  672. if (!nested_msrpm_pages)
  673. goto free_page2;
  674. hsave_page = alloc_page(GFP_KERNEL);
  675. if (!hsave_page)
  676. goto free_page3;
  677. svm->nested.hsave = page_address(hsave_page);
  678. svm->msrpm = page_address(msrpm_pages);
  679. svm_vcpu_init_msrpm(svm->msrpm);
  680. svm->nested.msrpm = page_address(nested_msrpm_pages);
  681. svm_vcpu_init_msrpm(svm->nested.msrpm);
  682. svm->vmcb = page_address(page);
  683. clear_page(svm->vmcb);
  684. svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  685. svm->asid_generation = 0;
  686. init_vmcb(svm);
  687. fx_init(&svm->vcpu);
  688. svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  689. if (kvm_vcpu_is_bsp(&svm->vcpu))
  690. svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
  691. return &svm->vcpu;
  692. free_page3:
  693. __free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
  694. free_page2:
  695. __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
  696. free_page1:
  697. __free_page(page);
  698. uninit:
  699. kvm_vcpu_uninit(&svm->vcpu);
  700. free_svm:
  701. kmem_cache_free(kvm_vcpu_cache, svm);
  702. out:
  703. return ERR_PTR(err);
  704. }
  705. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  706. {
  707. struct vcpu_svm *svm = to_svm(vcpu);
  708. __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
  709. __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
  710. __free_page(virt_to_page(svm->nested.hsave));
  711. __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
  712. kvm_vcpu_uninit(vcpu);
  713. kmem_cache_free(kvm_vcpu_cache, svm);
  714. }
  715. static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  716. {
  717. struct vcpu_svm *svm = to_svm(vcpu);
  718. int i;
  719. if (unlikely(cpu != vcpu->cpu)) {
  720. u64 delta;
  721. if (check_tsc_unstable()) {
  722. /*
  723. * Make sure that the guest sees a monotonically
  724. * increasing TSC.
  725. */
  726. delta = vcpu->arch.host_tsc - native_read_tsc();
  727. svm->vmcb->control.tsc_offset += delta;
  728. if (is_nested(svm))
  729. svm->nested.hsave->control.tsc_offset += delta;
  730. }
  731. vcpu->cpu = cpu;
  732. kvm_migrate_timers(vcpu);
  733. svm->asid_generation = 0;
  734. }
  735. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  736. rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  737. }
  738. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  739. {
  740. struct vcpu_svm *svm = to_svm(vcpu);
  741. int i;
  742. ++vcpu->stat.host_state_reload;
  743. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  744. wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  745. vcpu->arch.host_tsc = native_read_tsc();
  746. }
  747. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  748. {
  749. return to_svm(vcpu)->vmcb->save.rflags;
  750. }
  751. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  752. {
  753. to_svm(vcpu)->vmcb->save.rflags = rflags;
  754. }
  755. static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  756. {
  757. switch (reg) {
  758. case VCPU_EXREG_PDPTR:
  759. BUG_ON(!npt_enabled);
  760. load_pdptrs(vcpu, vcpu->arch.cr3);
  761. break;
  762. default:
  763. BUG();
  764. }
  765. }
  766. static void svm_set_vintr(struct vcpu_svm *svm)
  767. {
  768. svm->vmcb->control.intercept |= 1ULL << INTERCEPT_VINTR;
  769. }
  770. static void svm_clear_vintr(struct vcpu_svm *svm)
  771. {
  772. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
  773. }
  774. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  775. {
  776. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  777. switch (seg) {
  778. case VCPU_SREG_CS: return &save->cs;
  779. case VCPU_SREG_DS: return &save->ds;
  780. case VCPU_SREG_ES: return &save->es;
  781. case VCPU_SREG_FS: return &save->fs;
  782. case VCPU_SREG_GS: return &save->gs;
  783. case VCPU_SREG_SS: return &save->ss;
  784. case VCPU_SREG_TR: return &save->tr;
  785. case VCPU_SREG_LDTR: return &save->ldtr;
  786. }
  787. BUG();
  788. return NULL;
  789. }
  790. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  791. {
  792. struct vmcb_seg *s = svm_seg(vcpu, seg);
  793. return s->base;
  794. }
  795. static void svm_get_segment(struct kvm_vcpu *vcpu,
  796. struct kvm_segment *var, int seg)
  797. {
  798. struct vmcb_seg *s = svm_seg(vcpu, seg);
  799. var->base = s->base;
  800. var->limit = s->limit;
  801. var->selector = s->selector;
  802. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  803. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  804. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  805. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  806. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  807. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  808. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  809. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  810. /*
  811. * AMD's VMCB does not have an explicit unusable field, so emulate it
  812. * for cross vendor migration purposes by "not present"
  813. */
  814. var->unusable = !var->present || (var->type == 0);
  815. switch (seg) {
  816. case VCPU_SREG_CS:
  817. /*
  818. * SVM always stores 0 for the 'G' bit in the CS selector in
  819. * the VMCB on a VMEXIT. This hurts cross-vendor migration:
  820. * Intel's VMENTRY has a check on the 'G' bit.
  821. */
  822. var->g = s->limit > 0xfffff;
  823. break;
  824. case VCPU_SREG_TR:
  825. /*
  826. * Work around a bug where the busy flag in the tr selector
  827. * isn't exposed
  828. */
  829. var->type |= 0x2;
  830. break;
  831. case VCPU_SREG_DS:
  832. case VCPU_SREG_ES:
  833. case VCPU_SREG_FS:
  834. case VCPU_SREG_GS:
  835. /*
  836. * The accessed bit must always be set in the segment
  837. * descriptor cache, although it can be cleared in the
  838. * descriptor, the cached bit always remains at 1. Since
  839. * Intel has a check on this, set it here to support
  840. * cross-vendor migration.
  841. */
  842. if (!var->unusable)
  843. var->type |= 0x1;
  844. break;
  845. case VCPU_SREG_SS:
  846. /*
  847. * On AMD CPUs sometimes the DB bit in the segment
  848. * descriptor is left as 1, although the whole segment has
  849. * been made unusable. Clear it here to pass an Intel VMX
  850. * entry check when cross vendor migrating.
  851. */
  852. if (var->unusable)
  853. var->db = 0;
  854. break;
  855. }
  856. }
  857. static int svm_get_cpl(struct kvm_vcpu *vcpu)
  858. {
  859. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  860. return save->cpl;
  861. }
  862. static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  863. {
  864. struct vcpu_svm *svm = to_svm(vcpu);
  865. dt->size = svm->vmcb->save.idtr.limit;
  866. dt->address = svm->vmcb->save.idtr.base;
  867. }
  868. static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  869. {
  870. struct vcpu_svm *svm = to_svm(vcpu);
  871. svm->vmcb->save.idtr.limit = dt->size;
  872. svm->vmcb->save.idtr.base = dt->address ;
  873. }
  874. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  875. {
  876. struct vcpu_svm *svm = to_svm(vcpu);
  877. dt->size = svm->vmcb->save.gdtr.limit;
  878. dt->address = svm->vmcb->save.gdtr.base;
  879. }
  880. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  881. {
  882. struct vcpu_svm *svm = to_svm(vcpu);
  883. svm->vmcb->save.gdtr.limit = dt->size;
  884. svm->vmcb->save.gdtr.base = dt->address ;
  885. }
  886. static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  887. {
  888. }
  889. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  890. {
  891. }
  892. static void update_cr0_intercept(struct vcpu_svm *svm)
  893. {
  894. struct vmcb *vmcb = svm->vmcb;
  895. ulong gcr0 = svm->vcpu.arch.cr0;
  896. u64 *hcr0 = &svm->vmcb->save.cr0;
  897. if (!svm->vcpu.fpu_active)
  898. *hcr0 |= SVM_CR0_SELECTIVE_MASK;
  899. else
  900. *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
  901. | (gcr0 & SVM_CR0_SELECTIVE_MASK);
  902. if (gcr0 == *hcr0 && svm->vcpu.fpu_active) {
  903. vmcb->control.intercept_cr_read &= ~INTERCEPT_CR0_MASK;
  904. vmcb->control.intercept_cr_write &= ~INTERCEPT_CR0_MASK;
  905. if (is_nested(svm)) {
  906. struct vmcb *hsave = svm->nested.hsave;
  907. hsave->control.intercept_cr_read &= ~INTERCEPT_CR0_MASK;
  908. hsave->control.intercept_cr_write &= ~INTERCEPT_CR0_MASK;
  909. vmcb->control.intercept_cr_read |= svm->nested.intercept_cr_read;
  910. vmcb->control.intercept_cr_write |= svm->nested.intercept_cr_write;
  911. }
  912. } else {
  913. svm->vmcb->control.intercept_cr_read |= INTERCEPT_CR0_MASK;
  914. svm->vmcb->control.intercept_cr_write |= INTERCEPT_CR0_MASK;
  915. if (is_nested(svm)) {
  916. struct vmcb *hsave = svm->nested.hsave;
  917. hsave->control.intercept_cr_read |= INTERCEPT_CR0_MASK;
  918. hsave->control.intercept_cr_write |= INTERCEPT_CR0_MASK;
  919. }
  920. }
  921. }
  922. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  923. {
  924. struct vcpu_svm *svm = to_svm(vcpu);
  925. if (is_nested(svm)) {
  926. /*
  927. * We are here because we run in nested mode, the host kvm
  928. * intercepts cr0 writes but the l1 hypervisor does not.
  929. * But the L1 hypervisor may intercept selective cr0 writes.
  930. * This needs to be checked here.
  931. */
  932. unsigned long old, new;
  933. /* Remove bits that would trigger a real cr0 write intercept */
  934. old = vcpu->arch.cr0 & SVM_CR0_SELECTIVE_MASK;
  935. new = cr0 & SVM_CR0_SELECTIVE_MASK;
  936. if (old == new) {
  937. /* cr0 write with ts and mp unchanged */
  938. svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
  939. if (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE)
  940. return;
  941. }
  942. }
  943. #ifdef CONFIG_X86_64
  944. if (vcpu->arch.efer & EFER_LME) {
  945. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  946. vcpu->arch.efer |= EFER_LMA;
  947. svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
  948. }
  949. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
  950. vcpu->arch.efer &= ~EFER_LMA;
  951. svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
  952. }
  953. }
  954. #endif
  955. vcpu->arch.cr0 = cr0;
  956. if (!npt_enabled)
  957. cr0 |= X86_CR0_PG | X86_CR0_WP;
  958. if (!vcpu->fpu_active)
  959. cr0 |= X86_CR0_TS;
  960. /*
  961. * re-enable caching here because the QEMU bios
  962. * does not do it - this results in some delay at
  963. * reboot
  964. */
  965. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  966. svm->vmcb->save.cr0 = cr0;
  967. update_cr0_intercept(svm);
  968. }
  969. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  970. {
  971. unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
  972. unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
  973. if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
  974. force_new_asid(vcpu);
  975. vcpu->arch.cr4 = cr4;
  976. if (!npt_enabled)
  977. cr4 |= X86_CR4_PAE;
  978. cr4 |= host_cr4_mce;
  979. to_svm(vcpu)->vmcb->save.cr4 = cr4;
  980. }
  981. static void svm_set_segment(struct kvm_vcpu *vcpu,
  982. struct kvm_segment *var, int seg)
  983. {
  984. struct vcpu_svm *svm = to_svm(vcpu);
  985. struct vmcb_seg *s = svm_seg(vcpu, seg);
  986. s->base = var->base;
  987. s->limit = var->limit;
  988. s->selector = var->selector;
  989. if (var->unusable)
  990. s->attrib = 0;
  991. else {
  992. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  993. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  994. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  995. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  996. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  997. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  998. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  999. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  1000. }
  1001. if (seg == VCPU_SREG_CS)
  1002. svm->vmcb->save.cpl
  1003. = (svm->vmcb->save.cs.attrib
  1004. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  1005. }
  1006. static void update_db_intercept(struct kvm_vcpu *vcpu)
  1007. {
  1008. struct vcpu_svm *svm = to_svm(vcpu);
  1009. svm->vmcb->control.intercept_exceptions &=
  1010. ~((1 << DB_VECTOR) | (1 << BP_VECTOR));
  1011. if (svm->nmi_singlestep)
  1012. svm->vmcb->control.intercept_exceptions |= (1 << DB_VECTOR);
  1013. if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
  1014. if (vcpu->guest_debug &
  1015. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  1016. svm->vmcb->control.intercept_exceptions |=
  1017. 1 << DB_VECTOR;
  1018. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  1019. svm->vmcb->control.intercept_exceptions |=
  1020. 1 << BP_VECTOR;
  1021. } else
  1022. vcpu->guest_debug = 0;
  1023. }
  1024. static void svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  1025. {
  1026. struct vcpu_svm *svm = to_svm(vcpu);
  1027. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  1028. svm->vmcb->save.dr7 = dbg->arch.debugreg[7];
  1029. else
  1030. svm->vmcb->save.dr7 = vcpu->arch.dr7;
  1031. update_db_intercept(vcpu);
  1032. }
  1033. static void load_host_msrs(struct kvm_vcpu *vcpu)
  1034. {
  1035. #ifdef CONFIG_X86_64
  1036. wrmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  1037. #endif
  1038. }
  1039. static void save_host_msrs(struct kvm_vcpu *vcpu)
  1040. {
  1041. #ifdef CONFIG_X86_64
  1042. rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host_gs_base);
  1043. #endif
  1044. }
  1045. static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
  1046. {
  1047. if (sd->next_asid > sd->max_asid) {
  1048. ++sd->asid_generation;
  1049. sd->next_asid = 1;
  1050. svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  1051. }
  1052. svm->asid_generation = sd->asid_generation;
  1053. svm->vmcb->control.asid = sd->next_asid++;
  1054. }
  1055. static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
  1056. {
  1057. struct vcpu_svm *svm = to_svm(vcpu);
  1058. svm->vmcb->save.dr7 = value;
  1059. }
  1060. static int pf_interception(struct vcpu_svm *svm)
  1061. {
  1062. u64 fault_address;
  1063. u32 error_code;
  1064. fault_address = svm->vmcb->control.exit_info_2;
  1065. error_code = svm->vmcb->control.exit_info_1;
  1066. trace_kvm_page_fault(fault_address, error_code);
  1067. if (!npt_enabled && kvm_event_needs_reinjection(&svm->vcpu))
  1068. kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
  1069. return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
  1070. }
  1071. static int db_interception(struct vcpu_svm *svm)
  1072. {
  1073. struct kvm_run *kvm_run = svm->vcpu.run;
  1074. if (!(svm->vcpu.guest_debug &
  1075. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
  1076. !svm->nmi_singlestep) {
  1077. kvm_queue_exception(&svm->vcpu, DB_VECTOR);
  1078. return 1;
  1079. }
  1080. if (svm->nmi_singlestep) {
  1081. svm->nmi_singlestep = false;
  1082. if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP))
  1083. svm->vmcb->save.rflags &=
  1084. ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  1085. update_db_intercept(&svm->vcpu);
  1086. }
  1087. if (svm->vcpu.guest_debug &
  1088. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
  1089. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1090. kvm_run->debug.arch.pc =
  1091. svm->vmcb->save.cs.base + svm->vmcb->save.rip;
  1092. kvm_run->debug.arch.exception = DB_VECTOR;
  1093. return 0;
  1094. }
  1095. return 1;
  1096. }
  1097. static int bp_interception(struct vcpu_svm *svm)
  1098. {
  1099. struct kvm_run *kvm_run = svm->vcpu.run;
  1100. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1101. kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
  1102. kvm_run->debug.arch.exception = BP_VECTOR;
  1103. return 0;
  1104. }
  1105. static int ud_interception(struct vcpu_svm *svm)
  1106. {
  1107. int er;
  1108. er = emulate_instruction(&svm->vcpu, 0, 0, EMULTYPE_TRAP_UD);
  1109. if (er != EMULATE_DONE)
  1110. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1111. return 1;
  1112. }
  1113. static void svm_fpu_activate(struct kvm_vcpu *vcpu)
  1114. {
  1115. struct vcpu_svm *svm = to_svm(vcpu);
  1116. u32 excp;
  1117. if (is_nested(svm)) {
  1118. u32 h_excp, n_excp;
  1119. h_excp = svm->nested.hsave->control.intercept_exceptions;
  1120. n_excp = svm->nested.intercept_exceptions;
  1121. h_excp &= ~(1 << NM_VECTOR);
  1122. excp = h_excp | n_excp;
  1123. } else {
  1124. excp = svm->vmcb->control.intercept_exceptions;
  1125. excp &= ~(1 << NM_VECTOR);
  1126. }
  1127. svm->vmcb->control.intercept_exceptions = excp;
  1128. svm->vcpu.fpu_active = 1;
  1129. update_cr0_intercept(svm);
  1130. }
  1131. static int nm_interception(struct vcpu_svm *svm)
  1132. {
  1133. svm_fpu_activate(&svm->vcpu);
  1134. return 1;
  1135. }
  1136. static int mc_interception(struct vcpu_svm *svm)
  1137. {
  1138. /*
  1139. * On an #MC intercept the MCE handler is not called automatically in
  1140. * the host. So do it by hand here.
  1141. */
  1142. asm volatile (
  1143. "int $0x12\n");
  1144. /* not sure if we ever come back to this point */
  1145. return 1;
  1146. }
  1147. static int shutdown_interception(struct vcpu_svm *svm)
  1148. {
  1149. struct kvm_run *kvm_run = svm->vcpu.run;
  1150. /*
  1151. * VMCB is undefined after a SHUTDOWN intercept
  1152. * so reinitialize it.
  1153. */
  1154. clear_page(svm->vmcb);
  1155. init_vmcb(svm);
  1156. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1157. return 0;
  1158. }
  1159. static int io_interception(struct vcpu_svm *svm)
  1160. {
  1161. struct kvm_vcpu *vcpu = &svm->vcpu;
  1162. u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
  1163. int size, in, string;
  1164. unsigned port;
  1165. ++svm->vcpu.stat.io_exits;
  1166. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  1167. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  1168. if (string || in)
  1169. return !(emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DO_MMIO);
  1170. port = io_info >> 16;
  1171. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  1172. svm->next_rip = svm->vmcb->control.exit_info_2;
  1173. skip_emulated_instruction(&svm->vcpu);
  1174. return kvm_fast_pio_out(vcpu, size, port);
  1175. }
  1176. static int nmi_interception(struct vcpu_svm *svm)
  1177. {
  1178. return 1;
  1179. }
  1180. static int intr_interception(struct vcpu_svm *svm)
  1181. {
  1182. ++svm->vcpu.stat.irq_exits;
  1183. return 1;
  1184. }
  1185. static int nop_on_interception(struct vcpu_svm *svm)
  1186. {
  1187. return 1;
  1188. }
  1189. static int halt_interception(struct vcpu_svm *svm)
  1190. {
  1191. svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
  1192. skip_emulated_instruction(&svm->vcpu);
  1193. return kvm_emulate_halt(&svm->vcpu);
  1194. }
  1195. static int vmmcall_interception(struct vcpu_svm *svm)
  1196. {
  1197. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1198. skip_emulated_instruction(&svm->vcpu);
  1199. kvm_emulate_hypercall(&svm->vcpu);
  1200. return 1;
  1201. }
  1202. static int nested_svm_check_permissions(struct vcpu_svm *svm)
  1203. {
  1204. if (!(svm->vcpu.arch.efer & EFER_SVME)
  1205. || !is_paging(&svm->vcpu)) {
  1206. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1207. return 1;
  1208. }
  1209. if (svm->vmcb->save.cpl) {
  1210. kvm_inject_gp(&svm->vcpu, 0);
  1211. return 1;
  1212. }
  1213. return 0;
  1214. }
  1215. static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
  1216. bool has_error_code, u32 error_code)
  1217. {
  1218. int vmexit;
  1219. if (!is_nested(svm))
  1220. return 0;
  1221. svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
  1222. svm->vmcb->control.exit_code_hi = 0;
  1223. svm->vmcb->control.exit_info_1 = error_code;
  1224. svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
  1225. vmexit = nested_svm_intercept(svm);
  1226. if (vmexit == NESTED_EXIT_DONE)
  1227. svm->nested.exit_required = true;
  1228. return vmexit;
  1229. }
  1230. /* This function returns true if it is save to enable the irq window */
  1231. static inline bool nested_svm_intr(struct vcpu_svm *svm)
  1232. {
  1233. if (!is_nested(svm))
  1234. return true;
  1235. if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
  1236. return true;
  1237. if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
  1238. return false;
  1239. svm->vmcb->control.exit_code = SVM_EXIT_INTR;
  1240. svm->vmcb->control.exit_info_1 = 0;
  1241. svm->vmcb->control.exit_info_2 = 0;
  1242. if (svm->nested.intercept & 1ULL) {
  1243. /*
  1244. * The #vmexit can't be emulated here directly because this
  1245. * code path runs with irqs and preemtion disabled. A
  1246. * #vmexit emulation might sleep. Only signal request for
  1247. * the #vmexit here.
  1248. */
  1249. svm->nested.exit_required = true;
  1250. trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
  1251. return false;
  1252. }
  1253. return true;
  1254. }
  1255. /* This function returns true if it is save to enable the nmi window */
  1256. static inline bool nested_svm_nmi(struct vcpu_svm *svm)
  1257. {
  1258. if (!is_nested(svm))
  1259. return true;
  1260. if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
  1261. return true;
  1262. svm->vmcb->control.exit_code = SVM_EXIT_NMI;
  1263. svm->nested.exit_required = true;
  1264. return false;
  1265. }
  1266. static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
  1267. {
  1268. struct page *page;
  1269. might_sleep();
  1270. page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
  1271. if (is_error_page(page))
  1272. goto error;
  1273. *_page = page;
  1274. return kmap(page);
  1275. error:
  1276. kvm_release_page_clean(page);
  1277. kvm_inject_gp(&svm->vcpu, 0);
  1278. return NULL;
  1279. }
  1280. static void nested_svm_unmap(struct page *page)
  1281. {
  1282. kunmap(page);
  1283. kvm_release_page_dirty(page);
  1284. }
  1285. static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
  1286. {
  1287. unsigned port;
  1288. u8 val, bit;
  1289. u64 gpa;
  1290. if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
  1291. return NESTED_EXIT_HOST;
  1292. port = svm->vmcb->control.exit_info_1 >> 16;
  1293. gpa = svm->nested.vmcb_iopm + (port / 8);
  1294. bit = port % 8;
  1295. val = 0;
  1296. if (kvm_read_guest(svm->vcpu.kvm, gpa, &val, 1))
  1297. val &= (1 << bit);
  1298. return val ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
  1299. }
  1300. static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
  1301. {
  1302. u32 offset, msr, value;
  1303. int write, mask;
  1304. if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
  1305. return NESTED_EXIT_HOST;
  1306. msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  1307. offset = svm_msrpm_offset(msr);
  1308. write = svm->vmcb->control.exit_info_1 & 1;
  1309. mask = 1 << ((2 * (msr & 0xf)) + write);
  1310. if (offset == MSR_INVALID)
  1311. return NESTED_EXIT_DONE;
  1312. /* Offset is in 32 bit units but need in 8 bit units */
  1313. offset *= 4;
  1314. if (kvm_read_guest(svm->vcpu.kvm, svm->nested.vmcb_msrpm + offset, &value, 4))
  1315. return NESTED_EXIT_DONE;
  1316. return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
  1317. }
  1318. static int nested_svm_exit_special(struct vcpu_svm *svm)
  1319. {
  1320. u32 exit_code = svm->vmcb->control.exit_code;
  1321. switch (exit_code) {
  1322. case SVM_EXIT_INTR:
  1323. case SVM_EXIT_NMI:
  1324. return NESTED_EXIT_HOST;
  1325. case SVM_EXIT_NPF:
  1326. /* For now we are always handling NPFs when using them */
  1327. if (npt_enabled)
  1328. return NESTED_EXIT_HOST;
  1329. break;
  1330. case SVM_EXIT_EXCP_BASE + PF_VECTOR:
  1331. /* When we're shadowing, trap PFs */
  1332. if (!npt_enabled)
  1333. return NESTED_EXIT_HOST;
  1334. break;
  1335. case SVM_EXIT_EXCP_BASE + NM_VECTOR:
  1336. nm_interception(svm);
  1337. break;
  1338. default:
  1339. break;
  1340. }
  1341. return NESTED_EXIT_CONTINUE;
  1342. }
  1343. /*
  1344. * If this function returns true, this #vmexit was already handled
  1345. */
  1346. static int nested_svm_intercept(struct vcpu_svm *svm)
  1347. {
  1348. u32 exit_code = svm->vmcb->control.exit_code;
  1349. int vmexit = NESTED_EXIT_HOST;
  1350. switch (exit_code) {
  1351. case SVM_EXIT_MSR:
  1352. vmexit = nested_svm_exit_handled_msr(svm);
  1353. break;
  1354. case SVM_EXIT_IOIO:
  1355. vmexit = nested_svm_intercept_ioio(svm);
  1356. break;
  1357. case SVM_EXIT_READ_CR0 ... SVM_EXIT_READ_CR8: {
  1358. u32 cr_bits = 1 << (exit_code - SVM_EXIT_READ_CR0);
  1359. if (svm->nested.intercept_cr_read & cr_bits)
  1360. vmexit = NESTED_EXIT_DONE;
  1361. break;
  1362. }
  1363. case SVM_EXIT_WRITE_CR0 ... SVM_EXIT_WRITE_CR8: {
  1364. u32 cr_bits = 1 << (exit_code - SVM_EXIT_WRITE_CR0);
  1365. if (svm->nested.intercept_cr_write & cr_bits)
  1366. vmexit = NESTED_EXIT_DONE;
  1367. break;
  1368. }
  1369. case SVM_EXIT_READ_DR0 ... SVM_EXIT_READ_DR7: {
  1370. u32 dr_bits = 1 << (exit_code - SVM_EXIT_READ_DR0);
  1371. if (svm->nested.intercept_dr_read & dr_bits)
  1372. vmexit = NESTED_EXIT_DONE;
  1373. break;
  1374. }
  1375. case SVM_EXIT_WRITE_DR0 ... SVM_EXIT_WRITE_DR7: {
  1376. u32 dr_bits = 1 << (exit_code - SVM_EXIT_WRITE_DR0);
  1377. if (svm->nested.intercept_dr_write & dr_bits)
  1378. vmexit = NESTED_EXIT_DONE;
  1379. break;
  1380. }
  1381. case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
  1382. u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
  1383. if (svm->nested.intercept_exceptions & excp_bits)
  1384. vmexit = NESTED_EXIT_DONE;
  1385. break;
  1386. }
  1387. default: {
  1388. u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
  1389. if (svm->nested.intercept & exit_bits)
  1390. vmexit = NESTED_EXIT_DONE;
  1391. }
  1392. }
  1393. return vmexit;
  1394. }
  1395. static int nested_svm_exit_handled(struct vcpu_svm *svm)
  1396. {
  1397. int vmexit;
  1398. vmexit = nested_svm_intercept(svm);
  1399. if (vmexit == NESTED_EXIT_DONE)
  1400. nested_svm_vmexit(svm);
  1401. return vmexit;
  1402. }
  1403. static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
  1404. {
  1405. struct vmcb_control_area *dst = &dst_vmcb->control;
  1406. struct vmcb_control_area *from = &from_vmcb->control;
  1407. dst->intercept_cr_read = from->intercept_cr_read;
  1408. dst->intercept_cr_write = from->intercept_cr_write;
  1409. dst->intercept_dr_read = from->intercept_dr_read;
  1410. dst->intercept_dr_write = from->intercept_dr_write;
  1411. dst->intercept_exceptions = from->intercept_exceptions;
  1412. dst->intercept = from->intercept;
  1413. dst->iopm_base_pa = from->iopm_base_pa;
  1414. dst->msrpm_base_pa = from->msrpm_base_pa;
  1415. dst->tsc_offset = from->tsc_offset;
  1416. dst->asid = from->asid;
  1417. dst->tlb_ctl = from->tlb_ctl;
  1418. dst->int_ctl = from->int_ctl;
  1419. dst->int_vector = from->int_vector;
  1420. dst->int_state = from->int_state;
  1421. dst->exit_code = from->exit_code;
  1422. dst->exit_code_hi = from->exit_code_hi;
  1423. dst->exit_info_1 = from->exit_info_1;
  1424. dst->exit_info_2 = from->exit_info_2;
  1425. dst->exit_int_info = from->exit_int_info;
  1426. dst->exit_int_info_err = from->exit_int_info_err;
  1427. dst->nested_ctl = from->nested_ctl;
  1428. dst->event_inj = from->event_inj;
  1429. dst->event_inj_err = from->event_inj_err;
  1430. dst->nested_cr3 = from->nested_cr3;
  1431. dst->lbr_ctl = from->lbr_ctl;
  1432. }
  1433. static int nested_svm_vmexit(struct vcpu_svm *svm)
  1434. {
  1435. struct vmcb *nested_vmcb;
  1436. struct vmcb *hsave = svm->nested.hsave;
  1437. struct vmcb *vmcb = svm->vmcb;
  1438. struct page *page;
  1439. trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
  1440. vmcb->control.exit_info_1,
  1441. vmcb->control.exit_info_2,
  1442. vmcb->control.exit_int_info,
  1443. vmcb->control.exit_int_info_err);
  1444. nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
  1445. if (!nested_vmcb)
  1446. return 1;
  1447. /* Exit nested SVM mode */
  1448. svm->nested.vmcb = 0;
  1449. /* Give the current vmcb to the guest */
  1450. disable_gif(svm);
  1451. nested_vmcb->save.es = vmcb->save.es;
  1452. nested_vmcb->save.cs = vmcb->save.cs;
  1453. nested_vmcb->save.ss = vmcb->save.ss;
  1454. nested_vmcb->save.ds = vmcb->save.ds;
  1455. nested_vmcb->save.gdtr = vmcb->save.gdtr;
  1456. nested_vmcb->save.idtr = vmcb->save.idtr;
  1457. nested_vmcb->save.cr0 = kvm_read_cr0(&svm->vcpu);
  1458. if (npt_enabled)
  1459. nested_vmcb->save.cr3 = vmcb->save.cr3;
  1460. else
  1461. nested_vmcb->save.cr3 = svm->vcpu.arch.cr3;
  1462. nested_vmcb->save.cr2 = vmcb->save.cr2;
  1463. nested_vmcb->save.cr4 = svm->vcpu.arch.cr4;
  1464. nested_vmcb->save.rflags = vmcb->save.rflags;
  1465. nested_vmcb->save.rip = vmcb->save.rip;
  1466. nested_vmcb->save.rsp = vmcb->save.rsp;
  1467. nested_vmcb->save.rax = vmcb->save.rax;
  1468. nested_vmcb->save.dr7 = vmcb->save.dr7;
  1469. nested_vmcb->save.dr6 = vmcb->save.dr6;
  1470. nested_vmcb->save.cpl = vmcb->save.cpl;
  1471. nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
  1472. nested_vmcb->control.int_vector = vmcb->control.int_vector;
  1473. nested_vmcb->control.int_state = vmcb->control.int_state;
  1474. nested_vmcb->control.exit_code = vmcb->control.exit_code;
  1475. nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
  1476. nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
  1477. nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
  1478. nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
  1479. nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
  1480. /*
  1481. * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
  1482. * to make sure that we do not lose injected events. So check event_inj
  1483. * here and copy it to exit_int_info if it is valid.
  1484. * Exit_int_info and event_inj can't be both valid because the case
  1485. * below only happens on a VMRUN instruction intercept which has
  1486. * no valid exit_int_info set.
  1487. */
  1488. if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
  1489. struct vmcb_control_area *nc = &nested_vmcb->control;
  1490. nc->exit_int_info = vmcb->control.event_inj;
  1491. nc->exit_int_info_err = vmcb->control.event_inj_err;
  1492. }
  1493. nested_vmcb->control.tlb_ctl = 0;
  1494. nested_vmcb->control.event_inj = 0;
  1495. nested_vmcb->control.event_inj_err = 0;
  1496. /* We always set V_INTR_MASKING and remember the old value in hflags */
  1497. if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
  1498. nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
  1499. /* Restore the original control entries */
  1500. copy_vmcb_control_area(vmcb, hsave);
  1501. kvm_clear_exception_queue(&svm->vcpu);
  1502. kvm_clear_interrupt_queue(&svm->vcpu);
  1503. /* Restore selected save entries */
  1504. svm->vmcb->save.es = hsave->save.es;
  1505. svm->vmcb->save.cs = hsave->save.cs;
  1506. svm->vmcb->save.ss = hsave->save.ss;
  1507. svm->vmcb->save.ds = hsave->save.ds;
  1508. svm->vmcb->save.gdtr = hsave->save.gdtr;
  1509. svm->vmcb->save.idtr = hsave->save.idtr;
  1510. svm->vmcb->save.rflags = hsave->save.rflags;
  1511. svm_set_efer(&svm->vcpu, hsave->save.efer);
  1512. svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
  1513. svm_set_cr4(&svm->vcpu, hsave->save.cr4);
  1514. if (npt_enabled) {
  1515. svm->vmcb->save.cr3 = hsave->save.cr3;
  1516. svm->vcpu.arch.cr3 = hsave->save.cr3;
  1517. } else {
  1518. kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
  1519. }
  1520. kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
  1521. kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
  1522. kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
  1523. svm->vmcb->save.dr7 = 0;
  1524. svm->vmcb->save.cpl = 0;
  1525. svm->vmcb->control.exit_int_info = 0;
  1526. nested_svm_unmap(page);
  1527. kvm_mmu_reset_context(&svm->vcpu);
  1528. kvm_mmu_load(&svm->vcpu);
  1529. return 0;
  1530. }
  1531. static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
  1532. {
  1533. /*
  1534. * This function merges the msr permission bitmaps of kvm and the
  1535. * nested vmcb. It is omptimized in that it only merges the parts where
  1536. * the kvm msr permission bitmap may contain zero bits
  1537. */
  1538. int i;
  1539. if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
  1540. return true;
  1541. for (i = 0; i < MSRPM_OFFSETS; i++) {
  1542. u32 value, p;
  1543. u64 offset;
  1544. if (msrpm_offsets[i] == 0xffffffff)
  1545. break;
  1546. p = msrpm_offsets[i];
  1547. offset = svm->nested.vmcb_msrpm + (p * 4);
  1548. if (kvm_read_guest(svm->vcpu.kvm, offset, &value, 4))
  1549. return false;
  1550. svm->nested.msrpm[p] = svm->msrpm[p] | value;
  1551. }
  1552. svm->vmcb->control.msrpm_base_pa = __pa(svm->nested.msrpm);
  1553. return true;
  1554. }
  1555. static bool nested_svm_vmrun(struct vcpu_svm *svm)
  1556. {
  1557. struct vmcb *nested_vmcb;
  1558. struct vmcb *hsave = svm->nested.hsave;
  1559. struct vmcb *vmcb = svm->vmcb;
  1560. struct page *page;
  1561. u64 vmcb_gpa;
  1562. vmcb_gpa = svm->vmcb->save.rax;
  1563. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1564. if (!nested_vmcb)
  1565. return false;
  1566. trace_kvm_nested_vmrun(svm->vmcb->save.rip - 3, vmcb_gpa,
  1567. nested_vmcb->save.rip,
  1568. nested_vmcb->control.int_ctl,
  1569. nested_vmcb->control.event_inj,
  1570. nested_vmcb->control.nested_ctl);
  1571. trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr_read,
  1572. nested_vmcb->control.intercept_cr_write,
  1573. nested_vmcb->control.intercept_exceptions,
  1574. nested_vmcb->control.intercept);
  1575. /* Clear internal status */
  1576. kvm_clear_exception_queue(&svm->vcpu);
  1577. kvm_clear_interrupt_queue(&svm->vcpu);
  1578. /*
  1579. * Save the old vmcb, so we don't need to pick what we save, but can
  1580. * restore everything when a VMEXIT occurs
  1581. */
  1582. hsave->save.es = vmcb->save.es;
  1583. hsave->save.cs = vmcb->save.cs;
  1584. hsave->save.ss = vmcb->save.ss;
  1585. hsave->save.ds = vmcb->save.ds;
  1586. hsave->save.gdtr = vmcb->save.gdtr;
  1587. hsave->save.idtr = vmcb->save.idtr;
  1588. hsave->save.efer = svm->vcpu.arch.efer;
  1589. hsave->save.cr0 = kvm_read_cr0(&svm->vcpu);
  1590. hsave->save.cr4 = svm->vcpu.arch.cr4;
  1591. hsave->save.rflags = vmcb->save.rflags;
  1592. hsave->save.rip = svm->next_rip;
  1593. hsave->save.rsp = vmcb->save.rsp;
  1594. hsave->save.rax = vmcb->save.rax;
  1595. if (npt_enabled)
  1596. hsave->save.cr3 = vmcb->save.cr3;
  1597. else
  1598. hsave->save.cr3 = svm->vcpu.arch.cr3;
  1599. copy_vmcb_control_area(hsave, vmcb);
  1600. if (svm->vmcb->save.rflags & X86_EFLAGS_IF)
  1601. svm->vcpu.arch.hflags |= HF_HIF_MASK;
  1602. else
  1603. svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
  1604. /* Load the nested guest state */
  1605. svm->vmcb->save.es = nested_vmcb->save.es;
  1606. svm->vmcb->save.cs = nested_vmcb->save.cs;
  1607. svm->vmcb->save.ss = nested_vmcb->save.ss;
  1608. svm->vmcb->save.ds = nested_vmcb->save.ds;
  1609. svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
  1610. svm->vmcb->save.idtr = nested_vmcb->save.idtr;
  1611. svm->vmcb->save.rflags = nested_vmcb->save.rflags;
  1612. svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
  1613. svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
  1614. svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
  1615. if (npt_enabled) {
  1616. svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
  1617. svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
  1618. } else
  1619. kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
  1620. /* Guest paging mode is active - reset mmu */
  1621. kvm_mmu_reset_context(&svm->vcpu);
  1622. svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
  1623. kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
  1624. kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
  1625. kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
  1626. /* In case we don't even reach vcpu_run, the fields are not updated */
  1627. svm->vmcb->save.rax = nested_vmcb->save.rax;
  1628. svm->vmcb->save.rsp = nested_vmcb->save.rsp;
  1629. svm->vmcb->save.rip = nested_vmcb->save.rip;
  1630. svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
  1631. svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
  1632. svm->vmcb->save.cpl = nested_vmcb->save.cpl;
  1633. svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
  1634. svm->nested.vmcb_iopm = nested_vmcb->control.iopm_base_pa & ~0x0fffULL;
  1635. /* cache intercepts */
  1636. svm->nested.intercept_cr_read = nested_vmcb->control.intercept_cr_read;
  1637. svm->nested.intercept_cr_write = nested_vmcb->control.intercept_cr_write;
  1638. svm->nested.intercept_dr_read = nested_vmcb->control.intercept_dr_read;
  1639. svm->nested.intercept_dr_write = nested_vmcb->control.intercept_dr_write;
  1640. svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
  1641. svm->nested.intercept = nested_vmcb->control.intercept;
  1642. force_new_asid(&svm->vcpu);
  1643. svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
  1644. if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
  1645. svm->vcpu.arch.hflags |= HF_VINTR_MASK;
  1646. else
  1647. svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
  1648. if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
  1649. /* We only want the cr8 intercept bits of the guest */
  1650. svm->vmcb->control.intercept_cr_read &= ~INTERCEPT_CR8_MASK;
  1651. svm->vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
  1652. }
  1653. /*
  1654. * We don't want a nested guest to be more powerful than the guest, so
  1655. * all intercepts are ORed
  1656. */
  1657. svm->vmcb->control.intercept_cr_read |=
  1658. nested_vmcb->control.intercept_cr_read;
  1659. svm->vmcb->control.intercept_cr_write |=
  1660. nested_vmcb->control.intercept_cr_write;
  1661. svm->vmcb->control.intercept_dr_read |=
  1662. nested_vmcb->control.intercept_dr_read;
  1663. svm->vmcb->control.intercept_dr_write |=
  1664. nested_vmcb->control.intercept_dr_write;
  1665. svm->vmcb->control.intercept_exceptions |=
  1666. nested_vmcb->control.intercept_exceptions;
  1667. svm->vmcb->control.intercept |= nested_vmcb->control.intercept;
  1668. svm->vmcb->control.lbr_ctl = nested_vmcb->control.lbr_ctl;
  1669. svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
  1670. svm->vmcb->control.int_state = nested_vmcb->control.int_state;
  1671. svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
  1672. svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
  1673. svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
  1674. nested_svm_unmap(page);
  1675. /* nested_vmcb is our indicator if nested SVM is activated */
  1676. svm->nested.vmcb = vmcb_gpa;
  1677. enable_gif(svm);
  1678. return true;
  1679. }
  1680. static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
  1681. {
  1682. to_vmcb->save.fs = from_vmcb->save.fs;
  1683. to_vmcb->save.gs = from_vmcb->save.gs;
  1684. to_vmcb->save.tr = from_vmcb->save.tr;
  1685. to_vmcb->save.ldtr = from_vmcb->save.ldtr;
  1686. to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
  1687. to_vmcb->save.star = from_vmcb->save.star;
  1688. to_vmcb->save.lstar = from_vmcb->save.lstar;
  1689. to_vmcb->save.cstar = from_vmcb->save.cstar;
  1690. to_vmcb->save.sfmask = from_vmcb->save.sfmask;
  1691. to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
  1692. to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
  1693. to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
  1694. }
  1695. static int vmload_interception(struct vcpu_svm *svm)
  1696. {
  1697. struct vmcb *nested_vmcb;
  1698. struct page *page;
  1699. if (nested_svm_check_permissions(svm))
  1700. return 1;
  1701. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1702. skip_emulated_instruction(&svm->vcpu);
  1703. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1704. if (!nested_vmcb)
  1705. return 1;
  1706. nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
  1707. nested_svm_unmap(page);
  1708. return 1;
  1709. }
  1710. static int vmsave_interception(struct vcpu_svm *svm)
  1711. {
  1712. struct vmcb *nested_vmcb;
  1713. struct page *page;
  1714. if (nested_svm_check_permissions(svm))
  1715. return 1;
  1716. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1717. skip_emulated_instruction(&svm->vcpu);
  1718. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1719. if (!nested_vmcb)
  1720. return 1;
  1721. nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
  1722. nested_svm_unmap(page);
  1723. return 1;
  1724. }
  1725. static int vmrun_interception(struct vcpu_svm *svm)
  1726. {
  1727. if (nested_svm_check_permissions(svm))
  1728. return 1;
  1729. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1730. skip_emulated_instruction(&svm->vcpu);
  1731. if (!nested_svm_vmrun(svm))
  1732. return 1;
  1733. if (!nested_svm_vmrun_msrpm(svm))
  1734. goto failed;
  1735. return 1;
  1736. failed:
  1737. svm->vmcb->control.exit_code = SVM_EXIT_ERR;
  1738. svm->vmcb->control.exit_code_hi = 0;
  1739. svm->vmcb->control.exit_info_1 = 0;
  1740. svm->vmcb->control.exit_info_2 = 0;
  1741. nested_svm_vmexit(svm);
  1742. return 1;
  1743. }
  1744. static int stgi_interception(struct vcpu_svm *svm)
  1745. {
  1746. if (nested_svm_check_permissions(svm))
  1747. return 1;
  1748. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1749. skip_emulated_instruction(&svm->vcpu);
  1750. enable_gif(svm);
  1751. return 1;
  1752. }
  1753. static int clgi_interception(struct vcpu_svm *svm)
  1754. {
  1755. if (nested_svm_check_permissions(svm))
  1756. return 1;
  1757. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1758. skip_emulated_instruction(&svm->vcpu);
  1759. disable_gif(svm);
  1760. /* After a CLGI no interrupts should come */
  1761. svm_clear_vintr(svm);
  1762. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  1763. return 1;
  1764. }
  1765. static int invlpga_interception(struct vcpu_svm *svm)
  1766. {
  1767. struct kvm_vcpu *vcpu = &svm->vcpu;
  1768. trace_kvm_invlpga(svm->vmcb->save.rip, vcpu->arch.regs[VCPU_REGS_RCX],
  1769. vcpu->arch.regs[VCPU_REGS_RAX]);
  1770. /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
  1771. kvm_mmu_invlpg(vcpu, vcpu->arch.regs[VCPU_REGS_RAX]);
  1772. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1773. skip_emulated_instruction(&svm->vcpu);
  1774. return 1;
  1775. }
  1776. static int skinit_interception(struct vcpu_svm *svm)
  1777. {
  1778. trace_kvm_skinit(svm->vmcb->save.rip, svm->vcpu.arch.regs[VCPU_REGS_RAX]);
  1779. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1780. return 1;
  1781. }
  1782. static int invalid_op_interception(struct vcpu_svm *svm)
  1783. {
  1784. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1785. return 1;
  1786. }
  1787. static int task_switch_interception(struct vcpu_svm *svm)
  1788. {
  1789. u16 tss_selector;
  1790. int reason;
  1791. int int_type = svm->vmcb->control.exit_int_info &
  1792. SVM_EXITINTINFO_TYPE_MASK;
  1793. int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
  1794. uint32_t type =
  1795. svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
  1796. uint32_t idt_v =
  1797. svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
  1798. bool has_error_code = false;
  1799. u32 error_code = 0;
  1800. tss_selector = (u16)svm->vmcb->control.exit_info_1;
  1801. if (svm->vmcb->control.exit_info_2 &
  1802. (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
  1803. reason = TASK_SWITCH_IRET;
  1804. else if (svm->vmcb->control.exit_info_2 &
  1805. (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
  1806. reason = TASK_SWITCH_JMP;
  1807. else if (idt_v)
  1808. reason = TASK_SWITCH_GATE;
  1809. else
  1810. reason = TASK_SWITCH_CALL;
  1811. if (reason == TASK_SWITCH_GATE) {
  1812. switch (type) {
  1813. case SVM_EXITINTINFO_TYPE_NMI:
  1814. svm->vcpu.arch.nmi_injected = false;
  1815. break;
  1816. case SVM_EXITINTINFO_TYPE_EXEPT:
  1817. if (svm->vmcb->control.exit_info_2 &
  1818. (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
  1819. has_error_code = true;
  1820. error_code =
  1821. (u32)svm->vmcb->control.exit_info_2;
  1822. }
  1823. kvm_clear_exception_queue(&svm->vcpu);
  1824. break;
  1825. case SVM_EXITINTINFO_TYPE_INTR:
  1826. kvm_clear_interrupt_queue(&svm->vcpu);
  1827. break;
  1828. default:
  1829. break;
  1830. }
  1831. }
  1832. if (reason != TASK_SWITCH_GATE ||
  1833. int_type == SVM_EXITINTINFO_TYPE_SOFT ||
  1834. (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
  1835. (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
  1836. skip_emulated_instruction(&svm->vcpu);
  1837. if (kvm_task_switch(&svm->vcpu, tss_selector, reason,
  1838. has_error_code, error_code) == EMULATE_FAIL) {
  1839. svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  1840. svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  1841. svm->vcpu.run->internal.ndata = 0;
  1842. return 0;
  1843. }
  1844. return 1;
  1845. }
  1846. static int cpuid_interception(struct vcpu_svm *svm)
  1847. {
  1848. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  1849. kvm_emulate_cpuid(&svm->vcpu);
  1850. return 1;
  1851. }
  1852. static int iret_interception(struct vcpu_svm *svm)
  1853. {
  1854. ++svm->vcpu.stat.nmi_window_exits;
  1855. svm->vmcb->control.intercept &= ~(1UL << INTERCEPT_IRET);
  1856. svm->vcpu.arch.hflags |= HF_IRET_MASK;
  1857. return 1;
  1858. }
  1859. static int invlpg_interception(struct vcpu_svm *svm)
  1860. {
  1861. if (emulate_instruction(&svm->vcpu, 0, 0, 0) != EMULATE_DONE)
  1862. pr_unimpl(&svm->vcpu, "%s: failed\n", __func__);
  1863. return 1;
  1864. }
  1865. static int emulate_on_interception(struct vcpu_svm *svm)
  1866. {
  1867. if (emulate_instruction(&svm->vcpu, 0, 0, 0) != EMULATE_DONE)
  1868. pr_unimpl(&svm->vcpu, "%s: failed\n", __func__);
  1869. return 1;
  1870. }
  1871. static int cr8_write_interception(struct vcpu_svm *svm)
  1872. {
  1873. struct kvm_run *kvm_run = svm->vcpu.run;
  1874. u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
  1875. /* instruction emulation calls kvm_set_cr8() */
  1876. emulate_instruction(&svm->vcpu, 0, 0, 0);
  1877. if (irqchip_in_kernel(svm->vcpu.kvm)) {
  1878. svm->vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
  1879. return 1;
  1880. }
  1881. if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
  1882. return 1;
  1883. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  1884. return 0;
  1885. }
  1886. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  1887. {
  1888. struct vcpu_svm *svm = to_svm(vcpu);
  1889. switch (ecx) {
  1890. case MSR_IA32_TSC: {
  1891. u64 tsc_offset;
  1892. if (is_nested(svm))
  1893. tsc_offset = svm->nested.hsave->control.tsc_offset;
  1894. else
  1895. tsc_offset = svm->vmcb->control.tsc_offset;
  1896. *data = tsc_offset + native_read_tsc();
  1897. break;
  1898. }
  1899. case MSR_K6_STAR:
  1900. *data = svm->vmcb->save.star;
  1901. break;
  1902. #ifdef CONFIG_X86_64
  1903. case MSR_LSTAR:
  1904. *data = svm->vmcb->save.lstar;
  1905. break;
  1906. case MSR_CSTAR:
  1907. *data = svm->vmcb->save.cstar;
  1908. break;
  1909. case MSR_KERNEL_GS_BASE:
  1910. *data = svm->vmcb->save.kernel_gs_base;
  1911. break;
  1912. case MSR_SYSCALL_MASK:
  1913. *data = svm->vmcb->save.sfmask;
  1914. break;
  1915. #endif
  1916. case MSR_IA32_SYSENTER_CS:
  1917. *data = svm->vmcb->save.sysenter_cs;
  1918. break;
  1919. case MSR_IA32_SYSENTER_EIP:
  1920. *data = svm->sysenter_eip;
  1921. break;
  1922. case MSR_IA32_SYSENTER_ESP:
  1923. *data = svm->sysenter_esp;
  1924. break;
  1925. /*
  1926. * Nobody will change the following 5 values in the VMCB so we can
  1927. * safely return them on rdmsr. They will always be 0 until LBRV is
  1928. * implemented.
  1929. */
  1930. case MSR_IA32_DEBUGCTLMSR:
  1931. *data = svm->vmcb->save.dbgctl;
  1932. break;
  1933. case MSR_IA32_LASTBRANCHFROMIP:
  1934. *data = svm->vmcb->save.br_from;
  1935. break;
  1936. case MSR_IA32_LASTBRANCHTOIP:
  1937. *data = svm->vmcb->save.br_to;
  1938. break;
  1939. case MSR_IA32_LASTINTFROMIP:
  1940. *data = svm->vmcb->save.last_excp_from;
  1941. break;
  1942. case MSR_IA32_LASTINTTOIP:
  1943. *data = svm->vmcb->save.last_excp_to;
  1944. break;
  1945. case MSR_VM_HSAVE_PA:
  1946. *data = svm->nested.hsave_msr;
  1947. break;
  1948. case MSR_VM_CR:
  1949. *data = svm->nested.vm_cr_msr;
  1950. break;
  1951. case MSR_IA32_UCODE_REV:
  1952. *data = 0x01000065;
  1953. break;
  1954. default:
  1955. return kvm_get_msr_common(vcpu, ecx, data);
  1956. }
  1957. return 0;
  1958. }
  1959. static int rdmsr_interception(struct vcpu_svm *svm)
  1960. {
  1961. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  1962. u64 data;
  1963. if (svm_get_msr(&svm->vcpu, ecx, &data)) {
  1964. trace_kvm_msr_read_ex(ecx);
  1965. kvm_inject_gp(&svm->vcpu, 0);
  1966. } else {
  1967. trace_kvm_msr_read(ecx, data);
  1968. svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
  1969. svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
  1970. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  1971. skip_emulated_instruction(&svm->vcpu);
  1972. }
  1973. return 1;
  1974. }
  1975. static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
  1976. {
  1977. struct vcpu_svm *svm = to_svm(vcpu);
  1978. int svm_dis, chg_mask;
  1979. if (data & ~SVM_VM_CR_VALID_MASK)
  1980. return 1;
  1981. chg_mask = SVM_VM_CR_VALID_MASK;
  1982. if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
  1983. chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
  1984. svm->nested.vm_cr_msr &= ~chg_mask;
  1985. svm->nested.vm_cr_msr |= (data & chg_mask);
  1986. svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
  1987. /* check for svm_disable while efer.svme is set */
  1988. if (svm_dis && (vcpu->arch.efer & EFER_SVME))
  1989. return 1;
  1990. return 0;
  1991. }
  1992. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  1993. {
  1994. struct vcpu_svm *svm = to_svm(vcpu);
  1995. switch (ecx) {
  1996. case MSR_IA32_TSC: {
  1997. u64 tsc_offset = data - native_read_tsc();
  1998. u64 g_tsc_offset = 0;
  1999. if (is_nested(svm)) {
  2000. g_tsc_offset = svm->vmcb->control.tsc_offset -
  2001. svm->nested.hsave->control.tsc_offset;
  2002. svm->nested.hsave->control.tsc_offset = tsc_offset;
  2003. }
  2004. svm->vmcb->control.tsc_offset = tsc_offset + g_tsc_offset;
  2005. break;
  2006. }
  2007. case MSR_K6_STAR:
  2008. svm->vmcb->save.star = data;
  2009. break;
  2010. #ifdef CONFIG_X86_64
  2011. case MSR_LSTAR:
  2012. svm->vmcb->save.lstar = data;
  2013. break;
  2014. case MSR_CSTAR:
  2015. svm->vmcb->save.cstar = data;
  2016. break;
  2017. case MSR_KERNEL_GS_BASE:
  2018. svm->vmcb->save.kernel_gs_base = data;
  2019. break;
  2020. case MSR_SYSCALL_MASK:
  2021. svm->vmcb->save.sfmask = data;
  2022. break;
  2023. #endif
  2024. case MSR_IA32_SYSENTER_CS:
  2025. svm->vmcb->save.sysenter_cs = data;
  2026. break;
  2027. case MSR_IA32_SYSENTER_EIP:
  2028. svm->sysenter_eip = data;
  2029. svm->vmcb->save.sysenter_eip = data;
  2030. break;
  2031. case MSR_IA32_SYSENTER_ESP:
  2032. svm->sysenter_esp = data;
  2033. svm->vmcb->save.sysenter_esp = data;
  2034. break;
  2035. case MSR_IA32_DEBUGCTLMSR:
  2036. if (!svm_has(SVM_FEATURE_LBRV)) {
  2037. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
  2038. __func__, data);
  2039. break;
  2040. }
  2041. if (data & DEBUGCTL_RESERVED_BITS)
  2042. return 1;
  2043. svm->vmcb->save.dbgctl = data;
  2044. if (data & (1ULL<<0))
  2045. svm_enable_lbrv(svm);
  2046. else
  2047. svm_disable_lbrv(svm);
  2048. break;
  2049. case MSR_VM_HSAVE_PA:
  2050. svm->nested.hsave_msr = data;
  2051. break;
  2052. case MSR_VM_CR:
  2053. return svm_set_vm_cr(vcpu, data);
  2054. case MSR_VM_IGNNE:
  2055. pr_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
  2056. break;
  2057. default:
  2058. return kvm_set_msr_common(vcpu, ecx, data);
  2059. }
  2060. return 0;
  2061. }
  2062. static int wrmsr_interception(struct vcpu_svm *svm)
  2063. {
  2064. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  2065. u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
  2066. | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2067. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  2068. if (svm_set_msr(&svm->vcpu, ecx, data)) {
  2069. trace_kvm_msr_write_ex(ecx, data);
  2070. kvm_inject_gp(&svm->vcpu, 0);
  2071. } else {
  2072. trace_kvm_msr_write(ecx, data);
  2073. skip_emulated_instruction(&svm->vcpu);
  2074. }
  2075. return 1;
  2076. }
  2077. static int msr_interception(struct vcpu_svm *svm)
  2078. {
  2079. if (svm->vmcb->control.exit_info_1)
  2080. return wrmsr_interception(svm);
  2081. else
  2082. return rdmsr_interception(svm);
  2083. }
  2084. static int interrupt_window_interception(struct vcpu_svm *svm)
  2085. {
  2086. struct kvm_run *kvm_run = svm->vcpu.run;
  2087. svm_clear_vintr(svm);
  2088. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  2089. /*
  2090. * If the user space waits to inject interrupts, exit as soon as
  2091. * possible
  2092. */
  2093. if (!irqchip_in_kernel(svm->vcpu.kvm) &&
  2094. kvm_run->request_interrupt_window &&
  2095. !kvm_cpu_has_interrupt(&svm->vcpu)) {
  2096. ++svm->vcpu.stat.irq_window_exits;
  2097. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2098. return 0;
  2099. }
  2100. return 1;
  2101. }
  2102. static int pause_interception(struct vcpu_svm *svm)
  2103. {
  2104. kvm_vcpu_on_spin(&(svm->vcpu));
  2105. return 1;
  2106. }
  2107. static int (*svm_exit_handlers[])(struct vcpu_svm *svm) = {
  2108. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  2109. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  2110. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  2111. [SVM_EXIT_READ_CR8] = emulate_on_interception,
  2112. [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception,
  2113. [SVM_EXIT_WRITE_CR0] = emulate_on_interception,
  2114. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  2115. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  2116. [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
  2117. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  2118. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  2119. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  2120. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  2121. [SVM_EXIT_READ_DR4] = emulate_on_interception,
  2122. [SVM_EXIT_READ_DR5] = emulate_on_interception,
  2123. [SVM_EXIT_READ_DR6] = emulate_on_interception,
  2124. [SVM_EXIT_READ_DR7] = emulate_on_interception,
  2125. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  2126. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  2127. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  2128. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  2129. [SVM_EXIT_WRITE_DR4] = emulate_on_interception,
  2130. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  2131. [SVM_EXIT_WRITE_DR6] = emulate_on_interception,
  2132. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  2133. [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
  2134. [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
  2135. [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
  2136. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  2137. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  2138. [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
  2139. [SVM_EXIT_INTR] = intr_interception,
  2140. [SVM_EXIT_NMI] = nmi_interception,
  2141. [SVM_EXIT_SMI] = nop_on_interception,
  2142. [SVM_EXIT_INIT] = nop_on_interception,
  2143. [SVM_EXIT_VINTR] = interrupt_window_interception,
  2144. [SVM_EXIT_CPUID] = cpuid_interception,
  2145. [SVM_EXIT_IRET] = iret_interception,
  2146. [SVM_EXIT_INVD] = emulate_on_interception,
  2147. [SVM_EXIT_PAUSE] = pause_interception,
  2148. [SVM_EXIT_HLT] = halt_interception,
  2149. [SVM_EXIT_INVLPG] = invlpg_interception,
  2150. [SVM_EXIT_INVLPGA] = invlpga_interception,
  2151. [SVM_EXIT_IOIO] = io_interception,
  2152. [SVM_EXIT_MSR] = msr_interception,
  2153. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  2154. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  2155. [SVM_EXIT_VMRUN] = vmrun_interception,
  2156. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  2157. [SVM_EXIT_VMLOAD] = vmload_interception,
  2158. [SVM_EXIT_VMSAVE] = vmsave_interception,
  2159. [SVM_EXIT_STGI] = stgi_interception,
  2160. [SVM_EXIT_CLGI] = clgi_interception,
  2161. [SVM_EXIT_SKINIT] = skinit_interception,
  2162. [SVM_EXIT_WBINVD] = emulate_on_interception,
  2163. [SVM_EXIT_MONITOR] = invalid_op_interception,
  2164. [SVM_EXIT_MWAIT] = invalid_op_interception,
  2165. [SVM_EXIT_NPF] = pf_interception,
  2166. };
  2167. static int handle_exit(struct kvm_vcpu *vcpu)
  2168. {
  2169. struct vcpu_svm *svm = to_svm(vcpu);
  2170. struct kvm_run *kvm_run = vcpu->run;
  2171. u32 exit_code = svm->vmcb->control.exit_code;
  2172. trace_kvm_exit(exit_code, vcpu);
  2173. if (unlikely(svm->nested.exit_required)) {
  2174. nested_svm_vmexit(svm);
  2175. svm->nested.exit_required = false;
  2176. return 1;
  2177. }
  2178. if (is_nested(svm)) {
  2179. int vmexit;
  2180. trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
  2181. svm->vmcb->control.exit_info_1,
  2182. svm->vmcb->control.exit_info_2,
  2183. svm->vmcb->control.exit_int_info,
  2184. svm->vmcb->control.exit_int_info_err);
  2185. vmexit = nested_svm_exit_special(svm);
  2186. if (vmexit == NESTED_EXIT_CONTINUE)
  2187. vmexit = nested_svm_exit_handled(svm);
  2188. if (vmexit == NESTED_EXIT_DONE)
  2189. return 1;
  2190. }
  2191. svm_complete_interrupts(svm);
  2192. if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR0_MASK))
  2193. vcpu->arch.cr0 = svm->vmcb->save.cr0;
  2194. if (npt_enabled)
  2195. vcpu->arch.cr3 = svm->vmcb->save.cr3;
  2196. if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  2197. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  2198. kvm_run->fail_entry.hardware_entry_failure_reason
  2199. = svm->vmcb->control.exit_code;
  2200. return 0;
  2201. }
  2202. if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
  2203. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
  2204. exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH)
  2205. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  2206. "exit_code 0x%x\n",
  2207. __func__, svm->vmcb->control.exit_int_info,
  2208. exit_code);
  2209. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  2210. || !svm_exit_handlers[exit_code]) {
  2211. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2212. kvm_run->hw.hardware_exit_reason = exit_code;
  2213. return 0;
  2214. }
  2215. return svm_exit_handlers[exit_code](svm);
  2216. }
  2217. static void reload_tss(struct kvm_vcpu *vcpu)
  2218. {
  2219. int cpu = raw_smp_processor_id();
  2220. struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
  2221. sd->tss_desc->type = 9; /* available 32/64-bit TSS */
  2222. load_TR_desc();
  2223. }
  2224. static void pre_svm_run(struct vcpu_svm *svm)
  2225. {
  2226. int cpu = raw_smp_processor_id();
  2227. struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
  2228. svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  2229. /* FIXME: handle wraparound of asid_generation */
  2230. if (svm->asid_generation != sd->asid_generation)
  2231. new_asid(svm, sd);
  2232. }
  2233. static void svm_inject_nmi(struct kvm_vcpu *vcpu)
  2234. {
  2235. struct vcpu_svm *svm = to_svm(vcpu);
  2236. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
  2237. vcpu->arch.hflags |= HF_NMI_MASK;
  2238. svm->vmcb->control.intercept |= (1UL << INTERCEPT_IRET);
  2239. ++vcpu->stat.nmi_injections;
  2240. }
  2241. static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
  2242. {
  2243. struct vmcb_control_area *control;
  2244. trace_kvm_inj_virq(irq);
  2245. ++svm->vcpu.stat.irq_injections;
  2246. control = &svm->vmcb->control;
  2247. control->int_vector = irq;
  2248. control->int_ctl &= ~V_INTR_PRIO_MASK;
  2249. control->int_ctl |= V_IRQ_MASK |
  2250. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  2251. }
  2252. static void svm_set_irq(struct kvm_vcpu *vcpu)
  2253. {
  2254. struct vcpu_svm *svm = to_svm(vcpu);
  2255. BUG_ON(!(gif_set(svm)));
  2256. svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
  2257. SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
  2258. }
  2259. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  2260. {
  2261. struct vcpu_svm *svm = to_svm(vcpu);
  2262. if (is_nested(svm) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2263. return;
  2264. if (irr == -1)
  2265. return;
  2266. if (tpr >= irr)
  2267. svm->vmcb->control.intercept_cr_write |= INTERCEPT_CR8_MASK;
  2268. }
  2269. static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
  2270. {
  2271. struct vcpu_svm *svm = to_svm(vcpu);
  2272. struct vmcb *vmcb = svm->vmcb;
  2273. int ret;
  2274. ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  2275. !(svm->vcpu.arch.hflags & HF_NMI_MASK);
  2276. ret = ret && gif_set(svm) && nested_svm_nmi(svm);
  2277. return ret;
  2278. }
  2279. static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
  2280. {
  2281. struct vcpu_svm *svm = to_svm(vcpu);
  2282. return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
  2283. }
  2284. static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  2285. {
  2286. struct vcpu_svm *svm = to_svm(vcpu);
  2287. if (masked) {
  2288. svm->vcpu.arch.hflags |= HF_NMI_MASK;
  2289. svm->vmcb->control.intercept |= (1UL << INTERCEPT_IRET);
  2290. } else {
  2291. svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
  2292. svm->vmcb->control.intercept &= ~(1UL << INTERCEPT_IRET);
  2293. }
  2294. }
  2295. static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
  2296. {
  2297. struct vcpu_svm *svm = to_svm(vcpu);
  2298. struct vmcb *vmcb = svm->vmcb;
  2299. int ret;
  2300. if (!gif_set(svm) ||
  2301. (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
  2302. return 0;
  2303. ret = !!(vmcb->save.rflags & X86_EFLAGS_IF);
  2304. if (is_nested(svm))
  2305. return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
  2306. return ret;
  2307. }
  2308. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2309. {
  2310. struct vcpu_svm *svm = to_svm(vcpu);
  2311. /*
  2312. * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
  2313. * 1, because that's a separate STGI/VMRUN intercept. The next time we
  2314. * get that intercept, this function will be called again though and
  2315. * we'll get the vintr intercept.
  2316. */
  2317. if (gif_set(svm) && nested_svm_intr(svm)) {
  2318. svm_set_vintr(svm);
  2319. svm_inject_irq(svm, 0x0);
  2320. }
  2321. }
  2322. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2323. {
  2324. struct vcpu_svm *svm = to_svm(vcpu);
  2325. if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
  2326. == HF_NMI_MASK)
  2327. return; /* IRET will cause a vm exit */
  2328. /*
  2329. * Something prevents NMI from been injected. Single step over possible
  2330. * problem (IRET or exception injection or interrupt shadow)
  2331. */
  2332. svm->nmi_singlestep = true;
  2333. svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
  2334. update_db_intercept(vcpu);
  2335. }
  2336. static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
  2337. {
  2338. return 0;
  2339. }
  2340. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  2341. {
  2342. force_new_asid(vcpu);
  2343. }
  2344. static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
  2345. {
  2346. }
  2347. static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
  2348. {
  2349. struct vcpu_svm *svm = to_svm(vcpu);
  2350. if (is_nested(svm) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2351. return;
  2352. if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR8_MASK)) {
  2353. int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
  2354. kvm_set_cr8(vcpu, cr8);
  2355. }
  2356. }
  2357. static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
  2358. {
  2359. struct vcpu_svm *svm = to_svm(vcpu);
  2360. u64 cr8;
  2361. if (is_nested(svm) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2362. return;
  2363. cr8 = kvm_get_cr8(vcpu);
  2364. svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
  2365. svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
  2366. }
  2367. static void svm_complete_interrupts(struct vcpu_svm *svm)
  2368. {
  2369. u8 vector;
  2370. int type;
  2371. u32 exitintinfo = svm->vmcb->control.exit_int_info;
  2372. unsigned int3_injected = svm->int3_injected;
  2373. svm->int3_injected = 0;
  2374. if (svm->vcpu.arch.hflags & HF_IRET_MASK)
  2375. svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
  2376. svm->vcpu.arch.nmi_injected = false;
  2377. kvm_clear_exception_queue(&svm->vcpu);
  2378. kvm_clear_interrupt_queue(&svm->vcpu);
  2379. if (!(exitintinfo & SVM_EXITINTINFO_VALID))
  2380. return;
  2381. vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
  2382. type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
  2383. switch (type) {
  2384. case SVM_EXITINTINFO_TYPE_NMI:
  2385. svm->vcpu.arch.nmi_injected = true;
  2386. break;
  2387. case SVM_EXITINTINFO_TYPE_EXEPT:
  2388. if (is_nested(svm))
  2389. break;
  2390. /*
  2391. * In case of software exceptions, do not reinject the vector,
  2392. * but re-execute the instruction instead. Rewind RIP first
  2393. * if we emulated INT3 before.
  2394. */
  2395. if (kvm_exception_is_soft(vector)) {
  2396. if (vector == BP_VECTOR && int3_injected &&
  2397. kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
  2398. kvm_rip_write(&svm->vcpu,
  2399. kvm_rip_read(&svm->vcpu) -
  2400. int3_injected);
  2401. break;
  2402. }
  2403. if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
  2404. u32 err = svm->vmcb->control.exit_int_info_err;
  2405. kvm_queue_exception_e(&svm->vcpu, vector, err);
  2406. } else
  2407. kvm_queue_exception(&svm->vcpu, vector);
  2408. break;
  2409. case SVM_EXITINTINFO_TYPE_INTR:
  2410. kvm_queue_interrupt(&svm->vcpu, vector, false);
  2411. break;
  2412. default:
  2413. break;
  2414. }
  2415. }
  2416. #ifdef CONFIG_X86_64
  2417. #define R "r"
  2418. #else
  2419. #define R "e"
  2420. #endif
  2421. static void svm_vcpu_run(struct kvm_vcpu *vcpu)
  2422. {
  2423. struct vcpu_svm *svm = to_svm(vcpu);
  2424. u16 fs_selector;
  2425. u16 gs_selector;
  2426. u16 ldt_selector;
  2427. svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
  2428. svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
  2429. svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
  2430. /*
  2431. * A vmexit emulation is required before the vcpu can be executed
  2432. * again.
  2433. */
  2434. if (unlikely(svm->nested.exit_required))
  2435. return;
  2436. pre_svm_run(svm);
  2437. sync_lapic_to_cr8(vcpu);
  2438. save_host_msrs(vcpu);
  2439. fs_selector = kvm_read_fs();
  2440. gs_selector = kvm_read_gs();
  2441. ldt_selector = kvm_read_ldt();
  2442. svm->vmcb->save.cr2 = vcpu->arch.cr2;
  2443. /* required for live migration with NPT */
  2444. if (npt_enabled)
  2445. svm->vmcb->save.cr3 = vcpu->arch.cr3;
  2446. clgi();
  2447. local_irq_enable();
  2448. asm volatile (
  2449. "push %%"R"bp; \n\t"
  2450. "mov %c[rbx](%[svm]), %%"R"bx \n\t"
  2451. "mov %c[rcx](%[svm]), %%"R"cx \n\t"
  2452. "mov %c[rdx](%[svm]), %%"R"dx \n\t"
  2453. "mov %c[rsi](%[svm]), %%"R"si \n\t"
  2454. "mov %c[rdi](%[svm]), %%"R"di \n\t"
  2455. "mov %c[rbp](%[svm]), %%"R"bp \n\t"
  2456. #ifdef CONFIG_X86_64
  2457. "mov %c[r8](%[svm]), %%r8 \n\t"
  2458. "mov %c[r9](%[svm]), %%r9 \n\t"
  2459. "mov %c[r10](%[svm]), %%r10 \n\t"
  2460. "mov %c[r11](%[svm]), %%r11 \n\t"
  2461. "mov %c[r12](%[svm]), %%r12 \n\t"
  2462. "mov %c[r13](%[svm]), %%r13 \n\t"
  2463. "mov %c[r14](%[svm]), %%r14 \n\t"
  2464. "mov %c[r15](%[svm]), %%r15 \n\t"
  2465. #endif
  2466. /* Enter guest mode */
  2467. "push %%"R"ax \n\t"
  2468. "mov %c[vmcb](%[svm]), %%"R"ax \n\t"
  2469. __ex(SVM_VMLOAD) "\n\t"
  2470. __ex(SVM_VMRUN) "\n\t"
  2471. __ex(SVM_VMSAVE) "\n\t"
  2472. "pop %%"R"ax \n\t"
  2473. /* Save guest registers, load host registers */
  2474. "mov %%"R"bx, %c[rbx](%[svm]) \n\t"
  2475. "mov %%"R"cx, %c[rcx](%[svm]) \n\t"
  2476. "mov %%"R"dx, %c[rdx](%[svm]) \n\t"
  2477. "mov %%"R"si, %c[rsi](%[svm]) \n\t"
  2478. "mov %%"R"di, %c[rdi](%[svm]) \n\t"
  2479. "mov %%"R"bp, %c[rbp](%[svm]) \n\t"
  2480. #ifdef CONFIG_X86_64
  2481. "mov %%r8, %c[r8](%[svm]) \n\t"
  2482. "mov %%r9, %c[r9](%[svm]) \n\t"
  2483. "mov %%r10, %c[r10](%[svm]) \n\t"
  2484. "mov %%r11, %c[r11](%[svm]) \n\t"
  2485. "mov %%r12, %c[r12](%[svm]) \n\t"
  2486. "mov %%r13, %c[r13](%[svm]) \n\t"
  2487. "mov %%r14, %c[r14](%[svm]) \n\t"
  2488. "mov %%r15, %c[r15](%[svm]) \n\t"
  2489. #endif
  2490. "pop %%"R"bp"
  2491. :
  2492. : [svm]"a"(svm),
  2493. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  2494. [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
  2495. [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
  2496. [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
  2497. [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
  2498. [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
  2499. [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
  2500. #ifdef CONFIG_X86_64
  2501. , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
  2502. [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
  2503. [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
  2504. [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
  2505. [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
  2506. [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
  2507. [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
  2508. [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
  2509. #endif
  2510. : "cc", "memory"
  2511. , R"bx", R"cx", R"dx", R"si", R"di"
  2512. #ifdef CONFIG_X86_64
  2513. , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
  2514. #endif
  2515. );
  2516. vcpu->arch.cr2 = svm->vmcb->save.cr2;
  2517. vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
  2518. vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
  2519. vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
  2520. kvm_load_fs(fs_selector);
  2521. kvm_load_gs(gs_selector);
  2522. kvm_load_ldt(ldt_selector);
  2523. load_host_msrs(vcpu);
  2524. reload_tss(vcpu);
  2525. local_irq_disable();
  2526. stgi();
  2527. sync_cr8_to_lapic(vcpu);
  2528. svm->next_rip = 0;
  2529. if (npt_enabled) {
  2530. vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
  2531. vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
  2532. }
  2533. }
  2534. #undef R
  2535. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  2536. {
  2537. struct vcpu_svm *svm = to_svm(vcpu);
  2538. if (npt_enabled) {
  2539. svm->vmcb->control.nested_cr3 = root;
  2540. force_new_asid(vcpu);
  2541. return;
  2542. }
  2543. svm->vmcb->save.cr3 = root;
  2544. force_new_asid(vcpu);
  2545. }
  2546. static int is_disabled(void)
  2547. {
  2548. u64 vm_cr;
  2549. rdmsrl(MSR_VM_CR, vm_cr);
  2550. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  2551. return 1;
  2552. return 0;
  2553. }
  2554. static void
  2555. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2556. {
  2557. /*
  2558. * Patch in the VMMCALL instruction:
  2559. */
  2560. hypercall[0] = 0x0f;
  2561. hypercall[1] = 0x01;
  2562. hypercall[2] = 0xd9;
  2563. }
  2564. static void svm_check_processor_compat(void *rtn)
  2565. {
  2566. *(int *)rtn = 0;
  2567. }
  2568. static bool svm_cpu_has_accelerated_tpr(void)
  2569. {
  2570. return false;
  2571. }
  2572. static int get_npt_level(void)
  2573. {
  2574. #ifdef CONFIG_X86_64
  2575. return PT64_ROOT_LEVEL;
  2576. #else
  2577. return PT32E_ROOT_LEVEL;
  2578. #endif
  2579. }
  2580. static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  2581. {
  2582. return 0;
  2583. }
  2584. static void svm_cpuid_update(struct kvm_vcpu *vcpu)
  2585. {
  2586. }
  2587. static const struct trace_print_flags svm_exit_reasons_str[] = {
  2588. { SVM_EXIT_READ_CR0, "read_cr0" },
  2589. { SVM_EXIT_READ_CR3, "read_cr3" },
  2590. { SVM_EXIT_READ_CR4, "read_cr4" },
  2591. { SVM_EXIT_READ_CR8, "read_cr8" },
  2592. { SVM_EXIT_WRITE_CR0, "write_cr0" },
  2593. { SVM_EXIT_WRITE_CR3, "write_cr3" },
  2594. { SVM_EXIT_WRITE_CR4, "write_cr4" },
  2595. { SVM_EXIT_WRITE_CR8, "write_cr8" },
  2596. { SVM_EXIT_READ_DR0, "read_dr0" },
  2597. { SVM_EXIT_READ_DR1, "read_dr1" },
  2598. { SVM_EXIT_READ_DR2, "read_dr2" },
  2599. { SVM_EXIT_READ_DR3, "read_dr3" },
  2600. { SVM_EXIT_WRITE_DR0, "write_dr0" },
  2601. { SVM_EXIT_WRITE_DR1, "write_dr1" },
  2602. { SVM_EXIT_WRITE_DR2, "write_dr2" },
  2603. { SVM_EXIT_WRITE_DR3, "write_dr3" },
  2604. { SVM_EXIT_WRITE_DR5, "write_dr5" },
  2605. { SVM_EXIT_WRITE_DR7, "write_dr7" },
  2606. { SVM_EXIT_EXCP_BASE + DB_VECTOR, "DB excp" },
  2607. { SVM_EXIT_EXCP_BASE + BP_VECTOR, "BP excp" },
  2608. { SVM_EXIT_EXCP_BASE + UD_VECTOR, "UD excp" },
  2609. { SVM_EXIT_EXCP_BASE + PF_VECTOR, "PF excp" },
  2610. { SVM_EXIT_EXCP_BASE + NM_VECTOR, "NM excp" },
  2611. { SVM_EXIT_EXCP_BASE + MC_VECTOR, "MC excp" },
  2612. { SVM_EXIT_INTR, "interrupt" },
  2613. { SVM_EXIT_NMI, "nmi" },
  2614. { SVM_EXIT_SMI, "smi" },
  2615. { SVM_EXIT_INIT, "init" },
  2616. { SVM_EXIT_VINTR, "vintr" },
  2617. { SVM_EXIT_CPUID, "cpuid" },
  2618. { SVM_EXIT_INVD, "invd" },
  2619. { SVM_EXIT_HLT, "hlt" },
  2620. { SVM_EXIT_INVLPG, "invlpg" },
  2621. { SVM_EXIT_INVLPGA, "invlpga" },
  2622. { SVM_EXIT_IOIO, "io" },
  2623. { SVM_EXIT_MSR, "msr" },
  2624. { SVM_EXIT_TASK_SWITCH, "task_switch" },
  2625. { SVM_EXIT_SHUTDOWN, "shutdown" },
  2626. { SVM_EXIT_VMRUN, "vmrun" },
  2627. { SVM_EXIT_VMMCALL, "hypercall" },
  2628. { SVM_EXIT_VMLOAD, "vmload" },
  2629. { SVM_EXIT_VMSAVE, "vmsave" },
  2630. { SVM_EXIT_STGI, "stgi" },
  2631. { SVM_EXIT_CLGI, "clgi" },
  2632. { SVM_EXIT_SKINIT, "skinit" },
  2633. { SVM_EXIT_WBINVD, "wbinvd" },
  2634. { SVM_EXIT_MONITOR, "monitor" },
  2635. { SVM_EXIT_MWAIT, "mwait" },
  2636. { SVM_EXIT_NPF, "npf" },
  2637. { -1, NULL }
  2638. };
  2639. static int svm_get_lpage_level(void)
  2640. {
  2641. return PT_PDPE_LEVEL;
  2642. }
  2643. static bool svm_rdtscp_supported(void)
  2644. {
  2645. return false;
  2646. }
  2647. static void svm_fpu_deactivate(struct kvm_vcpu *vcpu)
  2648. {
  2649. struct vcpu_svm *svm = to_svm(vcpu);
  2650. svm->vmcb->control.intercept_exceptions |= 1 << NM_VECTOR;
  2651. if (is_nested(svm))
  2652. svm->nested.hsave->control.intercept_exceptions |= 1 << NM_VECTOR;
  2653. update_cr0_intercept(svm);
  2654. }
  2655. static struct kvm_x86_ops svm_x86_ops = {
  2656. .cpu_has_kvm_support = has_svm,
  2657. .disabled_by_bios = is_disabled,
  2658. .hardware_setup = svm_hardware_setup,
  2659. .hardware_unsetup = svm_hardware_unsetup,
  2660. .check_processor_compatibility = svm_check_processor_compat,
  2661. .hardware_enable = svm_hardware_enable,
  2662. .hardware_disable = svm_hardware_disable,
  2663. .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
  2664. .vcpu_create = svm_create_vcpu,
  2665. .vcpu_free = svm_free_vcpu,
  2666. .vcpu_reset = svm_vcpu_reset,
  2667. .prepare_guest_switch = svm_prepare_guest_switch,
  2668. .vcpu_load = svm_vcpu_load,
  2669. .vcpu_put = svm_vcpu_put,
  2670. .set_guest_debug = svm_guest_debug,
  2671. .get_msr = svm_get_msr,
  2672. .set_msr = svm_set_msr,
  2673. .get_segment_base = svm_get_segment_base,
  2674. .get_segment = svm_get_segment,
  2675. .set_segment = svm_set_segment,
  2676. .get_cpl = svm_get_cpl,
  2677. .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
  2678. .decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
  2679. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  2680. .set_cr0 = svm_set_cr0,
  2681. .set_cr3 = svm_set_cr3,
  2682. .set_cr4 = svm_set_cr4,
  2683. .set_efer = svm_set_efer,
  2684. .get_idt = svm_get_idt,
  2685. .set_idt = svm_set_idt,
  2686. .get_gdt = svm_get_gdt,
  2687. .set_gdt = svm_set_gdt,
  2688. .set_dr7 = svm_set_dr7,
  2689. .cache_reg = svm_cache_reg,
  2690. .get_rflags = svm_get_rflags,
  2691. .set_rflags = svm_set_rflags,
  2692. .fpu_activate = svm_fpu_activate,
  2693. .fpu_deactivate = svm_fpu_deactivate,
  2694. .tlb_flush = svm_flush_tlb,
  2695. .run = svm_vcpu_run,
  2696. .handle_exit = handle_exit,
  2697. .skip_emulated_instruction = skip_emulated_instruction,
  2698. .set_interrupt_shadow = svm_set_interrupt_shadow,
  2699. .get_interrupt_shadow = svm_get_interrupt_shadow,
  2700. .patch_hypercall = svm_patch_hypercall,
  2701. .set_irq = svm_set_irq,
  2702. .set_nmi = svm_inject_nmi,
  2703. .queue_exception = svm_queue_exception,
  2704. .interrupt_allowed = svm_interrupt_allowed,
  2705. .nmi_allowed = svm_nmi_allowed,
  2706. .get_nmi_mask = svm_get_nmi_mask,
  2707. .set_nmi_mask = svm_set_nmi_mask,
  2708. .enable_nmi_window = enable_nmi_window,
  2709. .enable_irq_window = enable_irq_window,
  2710. .update_cr8_intercept = update_cr8_intercept,
  2711. .set_tss_addr = svm_set_tss_addr,
  2712. .get_tdp_level = get_npt_level,
  2713. .get_mt_mask = svm_get_mt_mask,
  2714. .exit_reasons_str = svm_exit_reasons_str,
  2715. .get_lpage_level = svm_get_lpage_level,
  2716. .cpuid_update = svm_cpuid_update,
  2717. .rdtscp_supported = svm_rdtscp_supported,
  2718. };
  2719. static int __init svm_init(void)
  2720. {
  2721. return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
  2722. THIS_MODULE);
  2723. }
  2724. static void __exit svm_exit(void)
  2725. {
  2726. kvm_exit();
  2727. }
  2728. module_init(svm_init)
  2729. module_exit(svm_exit)