msr-index.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. #ifndef __ASM_MSR_INDEX_H
  2. #define __ASM_MSR_INDEX_H
  3. /* CPU model specific register (MSR) numbers */
  4. /* x86-64 specific MSRs */
  5. #define MSR_EFER 0xc0000080 /* extended feature register */
  6. #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
  7. #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
  8. #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
  9. #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
  10. #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
  11. #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
  12. #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
  13. /* EFER bits: */
  14. #define _EFER_SCE 0 /* SYSCALL/SYSRET */
  15. #define _EFER_LME 8 /* Long mode enable */
  16. #define _EFER_LMA 10 /* Long mode active (read-only) */
  17. #define _EFER_NX 11 /* No execute enable */
  18. #define EFER_SCE (1<<_EFER_SCE)
  19. #define EFER_LME (1<<_EFER_LME)
  20. #define EFER_LMA (1<<_EFER_LMA)
  21. #define EFER_NX (1<<_EFER_NX)
  22. /* Intel MSRs. Some also available on other CPUs */
  23. #define MSR_IA32_PERFCTR0 0x000000c1
  24. #define MSR_IA32_PERFCTR1 0x000000c2
  25. #define MSR_FSB_FREQ 0x000000cd
  26. #define MSR_MTRRcap 0x000000fe
  27. #define MSR_IA32_BBL_CR_CTL 0x00000119
  28. #define MSR_IA32_SYSENTER_CS 0x00000174
  29. #define MSR_IA32_SYSENTER_ESP 0x00000175
  30. #define MSR_IA32_SYSENTER_EIP 0x00000176
  31. #define MSR_IA32_MCG_CAP 0x00000179
  32. #define MSR_IA32_MCG_STATUS 0x0000017a
  33. #define MSR_IA32_MCG_CTL 0x0000017b
  34. #define MSR_IA32_PEBS_ENABLE 0x000003f1
  35. #define MSR_IA32_DS_AREA 0x00000600
  36. #define MSR_IA32_PERF_CAPABILITIES 0x00000345
  37. #define MSR_MTRRfix64K_00000 0x00000250
  38. #define MSR_MTRRfix16K_80000 0x00000258
  39. #define MSR_MTRRfix16K_A0000 0x00000259
  40. #define MSR_MTRRfix4K_C0000 0x00000268
  41. #define MSR_MTRRfix4K_C8000 0x00000269
  42. #define MSR_MTRRfix4K_D0000 0x0000026a
  43. #define MSR_MTRRfix4K_D8000 0x0000026b
  44. #define MSR_MTRRfix4K_E0000 0x0000026c
  45. #define MSR_MTRRfix4K_E8000 0x0000026d
  46. #define MSR_MTRRfix4K_F0000 0x0000026e
  47. #define MSR_MTRRfix4K_F8000 0x0000026f
  48. #define MSR_MTRRdefType 0x000002ff
  49. #define MSR_IA32_CR_PAT 0x00000277
  50. #define MSR_IA32_DEBUGCTLMSR 0x000001d9
  51. #define MSR_IA32_LASTBRANCHFROMIP 0x000001db
  52. #define MSR_IA32_LASTBRANCHTOIP 0x000001dc
  53. #define MSR_IA32_LASTINTFROMIP 0x000001dd
  54. #define MSR_IA32_LASTINTTOIP 0x000001de
  55. /* DEBUGCTLMSR bits (others vary by model): */
  56. #define _DEBUGCTLMSR_LBR 0 /* last branch recording */
  57. #define _DEBUGCTLMSR_BTF 1 /* single-step on branches */
  58. #define DEBUGCTLMSR_LBR (1UL << _DEBUGCTLMSR_LBR)
  59. #define DEBUGCTLMSR_BTF (1UL << _DEBUGCTLMSR_BTF)
  60. #define MSR_IA32_MC0_CTL 0x00000400
  61. #define MSR_IA32_MC0_STATUS 0x00000401
  62. #define MSR_IA32_MC0_ADDR 0x00000402
  63. #define MSR_IA32_MC0_MISC 0x00000403
  64. #define MSR_P6_PERFCTR0 0x000000c1
  65. #define MSR_P6_PERFCTR1 0x000000c2
  66. #define MSR_P6_EVNTSEL0 0x00000186
  67. #define MSR_P6_EVNTSEL1 0x00000187
  68. /* AMD64 MSRs. Not complete. See the architecture manual for a more
  69. complete list. */
  70. #define MSR_AMD64_NB_CFG 0xc001001f
  71. #define MSR_AMD64_IBSFETCHCTL 0xc0011030
  72. #define MSR_AMD64_IBSFETCHLINAD 0xc0011031
  73. #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
  74. #define MSR_AMD64_IBSOPCTL 0xc0011033
  75. #define MSR_AMD64_IBSOPRIP 0xc0011034
  76. #define MSR_AMD64_IBSOPDATA 0xc0011035
  77. #define MSR_AMD64_IBSOPDATA2 0xc0011036
  78. #define MSR_AMD64_IBSOPDATA3 0xc0011037
  79. #define MSR_AMD64_IBSDCLINAD 0xc0011038
  80. #define MSR_AMD64_IBSDCPHYSAD 0xc0011039
  81. #define MSR_AMD64_IBSCTL 0xc001103a
  82. /* Fam 10h MSRs */
  83. #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
  84. #define FAM10H_MMIO_CONF_ENABLE (1<<0)
  85. #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
  86. #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
  87. #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffff
  88. #define FAM10H_MMIO_CONF_BASE_SHIFT 20
  89. /* K8 MSRs */
  90. #define MSR_K8_TOP_MEM1 0xc001001a
  91. #define MSR_K8_TOP_MEM2 0xc001001d
  92. #define MSR_K8_SYSCFG 0xc0010010
  93. #define MSR_K8_HWCR 0xc0010015
  94. #define MSR_K8_ENABLE_C1E 0xc0010055
  95. #define MSR_K8_TSEG_ADDR 0xc0010112
  96. #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
  97. #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
  98. #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
  99. /* K7 MSRs */
  100. #define MSR_K7_EVNTSEL0 0xc0010000
  101. #define MSR_K7_PERFCTR0 0xc0010004
  102. #define MSR_K7_EVNTSEL1 0xc0010001
  103. #define MSR_K7_PERFCTR1 0xc0010005
  104. #define MSR_K7_EVNTSEL2 0xc0010002
  105. #define MSR_K7_PERFCTR2 0xc0010006
  106. #define MSR_K7_EVNTSEL3 0xc0010003
  107. #define MSR_K7_PERFCTR3 0xc0010007
  108. #define MSR_K7_CLK_CTL 0xc001001b
  109. #define MSR_K7_HWCR 0xc0010015
  110. #define MSR_K7_FID_VID_CTL 0xc0010041
  111. #define MSR_K7_FID_VID_STATUS 0xc0010042
  112. /* K6 MSRs */
  113. #define MSR_K6_EFER 0xc0000080
  114. #define MSR_K6_STAR 0xc0000081
  115. #define MSR_K6_WHCR 0xc0000082
  116. #define MSR_K6_UWCCR 0xc0000085
  117. #define MSR_K6_EPMR 0xc0000086
  118. #define MSR_K6_PSOR 0xc0000087
  119. #define MSR_K6_PFIR 0xc0000088
  120. /* Centaur-Hauls/IDT defined MSRs. */
  121. #define MSR_IDT_FCR1 0x00000107
  122. #define MSR_IDT_FCR2 0x00000108
  123. #define MSR_IDT_FCR3 0x00000109
  124. #define MSR_IDT_FCR4 0x0000010a
  125. #define MSR_IDT_MCR0 0x00000110
  126. #define MSR_IDT_MCR1 0x00000111
  127. #define MSR_IDT_MCR2 0x00000112
  128. #define MSR_IDT_MCR3 0x00000113
  129. #define MSR_IDT_MCR4 0x00000114
  130. #define MSR_IDT_MCR5 0x00000115
  131. #define MSR_IDT_MCR6 0x00000116
  132. #define MSR_IDT_MCR7 0x00000117
  133. #define MSR_IDT_MCR_CTRL 0x00000120
  134. /* VIA Cyrix defined MSRs*/
  135. #define MSR_VIA_FCR 0x00001107
  136. #define MSR_VIA_LONGHAUL 0x0000110a
  137. #define MSR_VIA_RNG 0x0000110b
  138. #define MSR_VIA_BCR2 0x00001147
  139. /* Transmeta defined MSRs */
  140. #define MSR_TMTA_LONGRUN_CTRL 0x80868010
  141. #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
  142. #define MSR_TMTA_LRTI_READOUT 0x80868018
  143. #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
  144. /* Intel defined MSRs. */
  145. #define MSR_IA32_P5_MC_ADDR 0x00000000
  146. #define MSR_IA32_P5_MC_TYPE 0x00000001
  147. #define MSR_IA32_TSC 0x00000010
  148. #define MSR_IA32_PLATFORM_ID 0x00000017
  149. #define MSR_IA32_EBL_CR_POWERON 0x0000002a
  150. #define MSR_IA32_APICBASE 0x0000001b
  151. #define MSR_IA32_APICBASE_BSP (1<<8)
  152. #define MSR_IA32_APICBASE_ENABLE (1<<11)
  153. #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
  154. #define MSR_IA32_UCODE_WRITE 0x00000079
  155. #define MSR_IA32_UCODE_REV 0x0000008b
  156. #define MSR_IA32_PERF_STATUS 0x00000198
  157. #define MSR_IA32_PERF_CTL 0x00000199
  158. #define MSR_IA32_MPERF 0x000000e7
  159. #define MSR_IA32_APERF 0x000000e8
  160. #define MSR_IA32_THERM_CONTROL 0x0000019a
  161. #define MSR_IA32_THERM_INTERRUPT 0x0000019b
  162. #define MSR_IA32_THERM_STATUS 0x0000019c
  163. #define MSR_IA32_MISC_ENABLE 0x000001a0
  164. /* Intel Model 6 */
  165. #define MSR_P6_EVNTSEL0 0x00000186
  166. #define MSR_P6_EVNTSEL1 0x00000187
  167. /* P4/Xeon+ specific */
  168. #define MSR_IA32_MCG_EAX 0x00000180
  169. #define MSR_IA32_MCG_EBX 0x00000181
  170. #define MSR_IA32_MCG_ECX 0x00000182
  171. #define MSR_IA32_MCG_EDX 0x00000183
  172. #define MSR_IA32_MCG_ESI 0x00000184
  173. #define MSR_IA32_MCG_EDI 0x00000185
  174. #define MSR_IA32_MCG_EBP 0x00000186
  175. #define MSR_IA32_MCG_ESP 0x00000187
  176. #define MSR_IA32_MCG_EFLAGS 0x00000188
  177. #define MSR_IA32_MCG_EIP 0x00000189
  178. #define MSR_IA32_MCG_RESERVED 0x0000018a
  179. /* Pentium IV performance counter MSRs */
  180. #define MSR_P4_BPU_PERFCTR0 0x00000300
  181. #define MSR_P4_BPU_PERFCTR1 0x00000301
  182. #define MSR_P4_BPU_PERFCTR2 0x00000302
  183. #define MSR_P4_BPU_PERFCTR3 0x00000303
  184. #define MSR_P4_MS_PERFCTR0 0x00000304
  185. #define MSR_P4_MS_PERFCTR1 0x00000305
  186. #define MSR_P4_MS_PERFCTR2 0x00000306
  187. #define MSR_P4_MS_PERFCTR3 0x00000307
  188. #define MSR_P4_FLAME_PERFCTR0 0x00000308
  189. #define MSR_P4_FLAME_PERFCTR1 0x00000309
  190. #define MSR_P4_FLAME_PERFCTR2 0x0000030a
  191. #define MSR_P4_FLAME_PERFCTR3 0x0000030b
  192. #define MSR_P4_IQ_PERFCTR0 0x0000030c
  193. #define MSR_P4_IQ_PERFCTR1 0x0000030d
  194. #define MSR_P4_IQ_PERFCTR2 0x0000030e
  195. #define MSR_P4_IQ_PERFCTR3 0x0000030f
  196. #define MSR_P4_IQ_PERFCTR4 0x00000310
  197. #define MSR_P4_IQ_PERFCTR5 0x00000311
  198. #define MSR_P4_BPU_CCCR0 0x00000360
  199. #define MSR_P4_BPU_CCCR1 0x00000361
  200. #define MSR_P4_BPU_CCCR2 0x00000362
  201. #define MSR_P4_BPU_CCCR3 0x00000363
  202. #define MSR_P4_MS_CCCR0 0x00000364
  203. #define MSR_P4_MS_CCCR1 0x00000365
  204. #define MSR_P4_MS_CCCR2 0x00000366
  205. #define MSR_P4_MS_CCCR3 0x00000367
  206. #define MSR_P4_FLAME_CCCR0 0x00000368
  207. #define MSR_P4_FLAME_CCCR1 0x00000369
  208. #define MSR_P4_FLAME_CCCR2 0x0000036a
  209. #define MSR_P4_FLAME_CCCR3 0x0000036b
  210. #define MSR_P4_IQ_CCCR0 0x0000036c
  211. #define MSR_P4_IQ_CCCR1 0x0000036d
  212. #define MSR_P4_IQ_CCCR2 0x0000036e
  213. #define MSR_P4_IQ_CCCR3 0x0000036f
  214. #define MSR_P4_IQ_CCCR4 0x00000370
  215. #define MSR_P4_IQ_CCCR5 0x00000371
  216. #define MSR_P4_ALF_ESCR0 0x000003ca
  217. #define MSR_P4_ALF_ESCR1 0x000003cb
  218. #define MSR_P4_BPU_ESCR0 0x000003b2
  219. #define MSR_P4_BPU_ESCR1 0x000003b3
  220. #define MSR_P4_BSU_ESCR0 0x000003a0
  221. #define MSR_P4_BSU_ESCR1 0x000003a1
  222. #define MSR_P4_CRU_ESCR0 0x000003b8
  223. #define MSR_P4_CRU_ESCR1 0x000003b9
  224. #define MSR_P4_CRU_ESCR2 0x000003cc
  225. #define MSR_P4_CRU_ESCR3 0x000003cd
  226. #define MSR_P4_CRU_ESCR4 0x000003e0
  227. #define MSR_P4_CRU_ESCR5 0x000003e1
  228. #define MSR_P4_DAC_ESCR0 0x000003a8
  229. #define MSR_P4_DAC_ESCR1 0x000003a9
  230. #define MSR_P4_FIRM_ESCR0 0x000003a4
  231. #define MSR_P4_FIRM_ESCR1 0x000003a5
  232. #define MSR_P4_FLAME_ESCR0 0x000003a6
  233. #define MSR_P4_FLAME_ESCR1 0x000003a7
  234. #define MSR_P4_FSB_ESCR0 0x000003a2
  235. #define MSR_P4_FSB_ESCR1 0x000003a3
  236. #define MSR_P4_IQ_ESCR0 0x000003ba
  237. #define MSR_P4_IQ_ESCR1 0x000003bb
  238. #define MSR_P4_IS_ESCR0 0x000003b4
  239. #define MSR_P4_IS_ESCR1 0x000003b5
  240. #define MSR_P4_ITLB_ESCR0 0x000003b6
  241. #define MSR_P4_ITLB_ESCR1 0x000003b7
  242. #define MSR_P4_IX_ESCR0 0x000003c8
  243. #define MSR_P4_IX_ESCR1 0x000003c9
  244. #define MSR_P4_MOB_ESCR0 0x000003aa
  245. #define MSR_P4_MOB_ESCR1 0x000003ab
  246. #define MSR_P4_MS_ESCR0 0x000003c0
  247. #define MSR_P4_MS_ESCR1 0x000003c1
  248. #define MSR_P4_PMH_ESCR0 0x000003ac
  249. #define MSR_P4_PMH_ESCR1 0x000003ad
  250. #define MSR_P4_RAT_ESCR0 0x000003bc
  251. #define MSR_P4_RAT_ESCR1 0x000003bd
  252. #define MSR_P4_SAAT_ESCR0 0x000003ae
  253. #define MSR_P4_SAAT_ESCR1 0x000003af
  254. #define MSR_P4_SSU_ESCR0 0x000003be
  255. #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
  256. #define MSR_P4_TBPU_ESCR0 0x000003c2
  257. #define MSR_P4_TBPU_ESCR1 0x000003c3
  258. #define MSR_P4_TC_ESCR0 0x000003c4
  259. #define MSR_P4_TC_ESCR1 0x000003c5
  260. #define MSR_P4_U2L_ESCR0 0x000003b0
  261. #define MSR_P4_U2L_ESCR1 0x000003b1
  262. /* Intel Core-based CPU performance counters */
  263. #define MSR_CORE_PERF_FIXED_CTR0 0x00000309
  264. #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
  265. #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
  266. #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
  267. #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
  268. #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
  269. #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
  270. /* Geode defined MSRs */
  271. #define MSR_GEODE_BUSCONT_CONF0 0x00001900
  272. #endif /* __ASM_MSR_INDEX_H */