asi.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. #ifndef _SPARC_ASI_H
  2. #define _SPARC_ASI_H
  3. /* asi.h: Address Space Identifier values for the sparc.
  4. *
  5. * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
  6. *
  7. * Pioneer work for sun4m: Paul Hatchman (paul@sfe.com.au)
  8. * Joint edition for sun4c+sun4m: Pete A. Zaitcev <zaitcev@ipmce.su>
  9. */
  10. /* The first batch are for the sun4c. */
  11. #define ASI_NULL1 0x00
  12. #define ASI_NULL2 0x01
  13. /* sun4c and sun4 control registers and mmu/vac ops */
  14. #define ASI_CONTROL 0x02
  15. #define ASI_SEGMAP 0x03
  16. #define ASI_PTE 0x04
  17. #define ASI_HWFLUSHSEG 0x05
  18. #define ASI_HWFLUSHPAGE 0x06
  19. #define ASI_REGMAP 0x06
  20. #define ASI_HWFLUSHCONTEXT 0x07
  21. #define ASI_USERTXT 0x08
  22. #define ASI_KERNELTXT 0x09
  23. #define ASI_USERDATA 0x0a
  24. #define ASI_KERNELDATA 0x0b
  25. /* VAC Cache flushing on sun4c and sun4 */
  26. #define ASI_FLUSHSEG 0x0c
  27. #define ASI_FLUSHPG 0x0d
  28. #define ASI_FLUSHCTX 0x0e
  29. /* SPARCstation-5: only 6 bits are decoded. */
  30. /* wo = Write Only, rw = Read Write; */
  31. /* ss = Single Size, as = All Sizes; */
  32. #define ASI_M_RES00 0x00 /* Don't touch... */
  33. #define ASI_M_UNA01 0x01 /* Same here... */
  34. #define ASI_M_MXCC 0x02 /* Access to TI VIKING MXCC registers */
  35. #define ASI_M_FLUSH_PROBE 0x03 /* Reference MMU Flush/Probe; rw, ss */
  36. #define ASI_M_MMUREGS 0x04 /* MMU Registers; rw, ss */
  37. #define ASI_M_TLBDIAG 0x05 /* MMU TLB only Diagnostics */
  38. #define ASI_M_DIAGS 0x06 /* Reference MMU Diagnostics */
  39. #define ASI_M_IODIAG 0x07 /* MMU I/O TLB only Diagnostics */
  40. #define ASI_M_USERTXT 0x08 /* Same as ASI_USERTXT; rw, as */
  41. #define ASI_M_KERNELTXT 0x09 /* Same as ASI_KERNELTXT; rw, as */
  42. #define ASI_M_USERDATA 0x0A /* Same as ASI_USERDATA; rw, as */
  43. #define ASI_M_KERNELDATA 0x0B /* Same as ASI_KERNELDATA; rw, as */
  44. #define ASI_M_TXTC_TAG 0x0C /* Instruction Cache Tag; rw, ss */
  45. #define ASI_M_TXTC_DATA 0x0D /* Instruction Cache Data; rw, ss */
  46. #define ASI_M_DATAC_TAG 0x0E /* Data Cache Tag; rw, ss */
  47. #define ASI_M_DATAC_DATA 0x0F /* Data Cache Data; rw, ss */
  48. /* The following cache flushing ASIs work only with the 'sta'
  49. * instruction. Results are unpredictable for 'swap' and 'ldstuba',
  50. * so don't do it.
  51. */
  52. /* These ASI flushes affect external caches too. */
  53. #define ASI_M_FLUSH_PAGE 0x10 /* Flush I&D Cache Line (page); wo, ss */
  54. #define ASI_M_FLUSH_SEG 0x11 /* Flush I&D Cache Line (seg); wo, ss */
  55. #define ASI_M_FLUSH_REGION 0x12 /* Flush I&D Cache Line (region); wo, ss */
  56. #define ASI_M_FLUSH_CTX 0x13 /* Flush I&D Cache Line (context); wo, ss */
  57. #define ASI_M_FLUSH_USER 0x14 /* Flush I&D Cache Line (user); wo, ss */
  58. /* Block-copy operations are available only on certain V8 cpus. */
  59. #define ASI_M_BCOPY 0x17 /* Block copy */
  60. /* These affect only the ICACHE and are Ross HyperSparc and TurboSparc specific. */
  61. #define ASI_M_IFLUSH_PAGE 0x18 /* Flush I Cache Line (page); wo, ss */
  62. #define ASI_M_IFLUSH_SEG 0x19 /* Flush I Cache Line (seg); wo, ss */
  63. #define ASI_M_IFLUSH_REGION 0x1A /* Flush I Cache Line (region); wo, ss */
  64. #define ASI_M_IFLUSH_CTX 0x1B /* Flush I Cache Line (context); wo, ss */
  65. #define ASI_M_IFLUSH_USER 0x1C /* Flush I Cache Line (user); wo, ss */
  66. /* Block-fill operations are available on certain V8 cpus */
  67. #define ASI_M_BFILL 0x1F
  68. /* This allows direct access to main memory, actually 0x20 to 0x2f are
  69. * the available ASI's for physical ram pass-through, but I don't have
  70. * any idea what the other ones do....
  71. */
  72. #define ASI_M_BYPASS 0x20 /* Reference MMU bypass; rw, as */
  73. #define ASI_M_FBMEM 0x29 /* Graphics card frame buffer access */
  74. #define ASI_M_VMEUS 0x2A /* VME user 16-bit access */
  75. #define ASI_M_VMEPS 0x2B /* VME priv 16-bit access */
  76. #define ASI_M_VMEUT 0x2C /* VME user 32-bit access */
  77. #define ASI_M_VMEPT 0x2D /* VME priv 32-bit access */
  78. #define ASI_M_SBUS 0x2E /* Direct SBus access */
  79. #define ASI_M_CTL 0x2F /* Control Space (ECC and MXCC are here) */
  80. /* This is ROSS HyperSparc only. */
  81. #define ASI_M_FLUSH_IWHOLE 0x31 /* Flush entire ICACHE; wo, ss */
  82. /* Tsunami/Viking/TurboSparc i/d cache flash clear. */
  83. #define ASI_M_IC_FLCLEAR 0x36
  84. #define ASI_M_DC_FLCLEAR 0x37
  85. #define ASI_M_DCDR 0x39 /* Data Cache Diagnostics Register rw, ss */
  86. #define ASI_M_VIKING_TMP1 0x40 /* Emulation temporary 1 on Viking */
  87. /* only available on SuperSparc I */
  88. /* #define ASI_M_VIKING_TMP2 0x41 */ /* Emulation temporary 2 on Viking */
  89. #define ASI_M_ACTION 0x4c /* Breakpoint Action Register (GNU/Viking) */
  90. #endif /* _SPARC_ASI_H */