qe.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620
  1. /*
  2. * Copyright (C) 2006 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Authors: Shlomi Gridish <gridish@freescale.com>
  5. * Li Yang <leoli@freescale.com>
  6. *
  7. * Description:
  8. * QUICC Engine (QE) external definitions and structure.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #ifndef _ASM_POWERPC_QE_H
  16. #define _ASM_POWERPC_QE_H
  17. #ifdef __KERNEL__
  18. #include <asm/immap_qe.h>
  19. #define QE_NUM_OF_SNUM 28
  20. #define QE_NUM_OF_BRGS 16
  21. #define QE_NUM_OF_PORTS 1024
  22. /* Memory partitions
  23. */
  24. #define MEM_PART_SYSTEM 0
  25. #define MEM_PART_SECONDARY 1
  26. #define MEM_PART_MURAM 2
  27. /* Clocks and BRGs */
  28. enum qe_clock {
  29. QE_CLK_NONE = 0,
  30. QE_BRG1, /* Baud Rate Generator 1 */
  31. QE_BRG2, /* Baud Rate Generator 2 */
  32. QE_BRG3, /* Baud Rate Generator 3 */
  33. QE_BRG4, /* Baud Rate Generator 4 */
  34. QE_BRG5, /* Baud Rate Generator 5 */
  35. QE_BRG6, /* Baud Rate Generator 6 */
  36. QE_BRG7, /* Baud Rate Generator 7 */
  37. QE_BRG8, /* Baud Rate Generator 8 */
  38. QE_BRG9, /* Baud Rate Generator 9 */
  39. QE_BRG10, /* Baud Rate Generator 10 */
  40. QE_BRG11, /* Baud Rate Generator 11 */
  41. QE_BRG12, /* Baud Rate Generator 12 */
  42. QE_BRG13, /* Baud Rate Generator 13 */
  43. QE_BRG14, /* Baud Rate Generator 14 */
  44. QE_BRG15, /* Baud Rate Generator 15 */
  45. QE_BRG16, /* Baud Rate Generator 16 */
  46. QE_CLK1, /* Clock 1 */
  47. QE_CLK2, /* Clock 2 */
  48. QE_CLK3, /* Clock 3 */
  49. QE_CLK4, /* Clock 4 */
  50. QE_CLK5, /* Clock 5 */
  51. QE_CLK6, /* Clock 6 */
  52. QE_CLK7, /* Clock 7 */
  53. QE_CLK8, /* Clock 8 */
  54. QE_CLK9, /* Clock 9 */
  55. QE_CLK10, /* Clock 10 */
  56. QE_CLK11, /* Clock 11 */
  57. QE_CLK12, /* Clock 12 */
  58. QE_CLK13, /* Clock 13 */
  59. QE_CLK14, /* Clock 14 */
  60. QE_CLK15, /* Clock 15 */
  61. QE_CLK16, /* Clock 16 */
  62. QE_CLK17, /* Clock 17 */
  63. QE_CLK18, /* Clock 18 */
  64. QE_CLK19, /* Clock 19 */
  65. QE_CLK20, /* Clock 20 */
  66. QE_CLK21, /* Clock 21 */
  67. QE_CLK22, /* Clock 22 */
  68. QE_CLK23, /* Clock 23 */
  69. QE_CLK24, /* Clock 24 */
  70. QE_CLK_DUMMY
  71. };
  72. /* Export QE common operations */
  73. extern void qe_reset(void);
  74. extern int par_io_init(struct device_node *np);
  75. extern int par_io_of_config(struct device_node *np);
  76. extern int par_io_config_pin(u8 port, u8 pin, int dir, int open_drain,
  77. int assignment, int has_irq);
  78. extern int par_io_data_set(u8 port, u8 pin, u8 val);
  79. /* QE internal API */
  80. int qe_issue_cmd(u32 cmd, u32 device, u8 mcn_protocol, u32 cmd_input);
  81. enum qe_clock qe_clock_source(const char *source);
  82. unsigned int qe_get_brg_clk(void);
  83. int qe_setbrg(enum qe_clock brg, unsigned int rate, unsigned int multiplier);
  84. int qe_get_snum(void);
  85. void qe_put_snum(u8 snum);
  86. unsigned long qe_muram_alloc(int size, int align);
  87. int qe_muram_free(unsigned long offset);
  88. unsigned long qe_muram_alloc_fixed(unsigned long offset, int size);
  89. void qe_muram_dump(void);
  90. static inline void __iomem *qe_muram_addr(unsigned long offset)
  91. {
  92. return (void __iomem *)&qe_immr->muram[offset];
  93. }
  94. static inline unsigned long qe_muram_offset(void __iomem *addr)
  95. {
  96. return addr - (void __iomem *)qe_immr->muram;
  97. }
  98. /* Structure that defines QE firmware binary files.
  99. *
  100. * See Documentation/powerpc/qe-firmware.txt for a description of these
  101. * fields.
  102. */
  103. struct qe_firmware {
  104. struct qe_header {
  105. __be32 length; /* Length of the entire structure, in bytes */
  106. u8 magic[3]; /* Set to { 'Q', 'E', 'F' } */
  107. u8 version; /* Version of this layout. First ver is '1' */
  108. } header;
  109. u8 id[62]; /* Null-terminated identifier string */
  110. u8 split; /* 0 = shared I-RAM, 1 = split I-RAM */
  111. u8 count; /* Number of microcode[] structures */
  112. struct {
  113. __be16 model; /* The SOC model */
  114. u8 major; /* The SOC revision major */
  115. u8 minor; /* The SOC revision minor */
  116. } __attribute__ ((packed)) soc;
  117. u8 padding[4]; /* Reserved, for alignment */
  118. __be64 extended_modes; /* Extended modes */
  119. __be32 vtraps[8]; /* Virtual trap addresses */
  120. u8 reserved[4]; /* Reserved, for future expansion */
  121. struct qe_microcode {
  122. u8 id[32]; /* Null-terminated identifier */
  123. __be32 traps[16]; /* Trap addresses, 0 == ignore */
  124. __be32 eccr; /* The value for the ECCR register */
  125. __be32 iram_offset; /* Offset into I-RAM for the code */
  126. __be32 count; /* Number of 32-bit words of the code */
  127. __be32 code_offset; /* Offset of the actual microcode */
  128. u8 major; /* The microcode version major */
  129. u8 minor; /* The microcode version minor */
  130. u8 revision; /* The microcode version revision */
  131. u8 padding; /* Reserved, for alignment */
  132. u8 reserved[4]; /* Reserved, for future expansion */
  133. } __attribute__ ((packed)) microcode[1];
  134. /* All microcode binaries should be located here */
  135. /* CRC32 should be located here, after the microcode binaries */
  136. } __attribute__ ((packed));
  137. struct qe_firmware_info {
  138. char id[64]; /* Firmware name */
  139. u32 vtraps[8]; /* Virtual trap addresses */
  140. u64 extended_modes; /* Extended modes */
  141. };
  142. /* Upload a firmware to the QE */
  143. int qe_upload_firmware(const struct qe_firmware *firmware);
  144. /* Obtain information on the uploaded firmware */
  145. struct qe_firmware_info *qe_get_firmware_info(void);
  146. /* Buffer descriptors */
  147. struct qe_bd {
  148. __be16 status;
  149. __be16 length;
  150. __be32 buf;
  151. } __attribute__ ((packed));
  152. #define BD_STATUS_MASK 0xffff0000
  153. #define BD_LENGTH_MASK 0x0000ffff
  154. #define BD_SC_EMPTY 0x8000 /* Receive is empty */
  155. #define BD_SC_READY 0x8000 /* Transmit is ready */
  156. #define BD_SC_WRAP 0x2000 /* Last buffer descriptor */
  157. #define BD_SC_INTRPT 0x1000 /* Interrupt on change */
  158. #define BD_SC_LAST 0x0800 /* Last buffer in frame */
  159. #define BD_SC_CM 0x0200 /* Continous mode */
  160. #define BD_SC_ID 0x0100 /* Rec'd too many idles */
  161. #define BD_SC_P 0x0100 /* xmt preamble */
  162. #define BD_SC_BR 0x0020 /* Break received */
  163. #define BD_SC_FR 0x0010 /* Framing error */
  164. #define BD_SC_PR 0x0008 /* Parity error */
  165. #define BD_SC_OV 0x0002 /* Overrun */
  166. #define BD_SC_CD 0x0001 /* ?? */
  167. /* Alignment */
  168. #define QE_INTR_TABLE_ALIGN 16 /* ??? */
  169. #define QE_ALIGNMENT_OF_BD 8
  170. #define QE_ALIGNMENT_OF_PRAM 64
  171. /* RISC allocation */
  172. enum qe_risc_allocation {
  173. QE_RISC_ALLOCATION_RISC1 = 1, /* RISC 1 */
  174. QE_RISC_ALLOCATION_RISC2 = 2, /* RISC 2 */
  175. QE_RISC_ALLOCATION_RISC1_AND_RISC2 = 3 /* Dynamically choose
  176. RISC 1 or RISC 2 */
  177. };
  178. /* QE extended filtering Table Lookup Key Size */
  179. enum qe_fltr_tbl_lookup_key_size {
  180. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES
  181. = 0x3f, /* LookupKey parsed by the Generate LookupKey
  182. CMD is truncated to 8 bytes */
  183. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES
  184. = 0x5f, /* LookupKey parsed by the Generate LookupKey
  185. CMD is truncated to 16 bytes */
  186. };
  187. /* QE FLTR extended filtering Largest External Table Lookup Key Size */
  188. enum qe_fltr_largest_external_tbl_lookup_key_size {
  189. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE
  190. = 0x0,/* not used */
  191. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES
  192. = QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES, /* 8 bytes */
  193. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES
  194. = QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES, /* 16 bytes */
  195. };
  196. /* structure representing QE parameter RAM */
  197. struct qe_timer_tables {
  198. u16 tm_base; /* QE timer table base adr */
  199. u16 tm_ptr; /* QE timer table pointer */
  200. u16 r_tmr; /* QE timer mode register */
  201. u16 r_tmv; /* QE timer valid register */
  202. u32 tm_cmd; /* QE timer cmd register */
  203. u32 tm_cnt; /* QE timer internal cnt */
  204. } __attribute__ ((packed));
  205. #define QE_FLTR_TAD_SIZE 8
  206. /* QE extended filtering Termination Action Descriptor (TAD) */
  207. struct qe_fltr_tad {
  208. u8 serialized[QE_FLTR_TAD_SIZE];
  209. } __attribute__ ((packed));
  210. /* Communication Direction */
  211. enum comm_dir {
  212. COMM_DIR_NONE = 0,
  213. COMM_DIR_RX = 1,
  214. COMM_DIR_TX = 2,
  215. COMM_DIR_RX_AND_TX = 3
  216. };
  217. /* QE CMXUCR Registers.
  218. * There are two UCCs represented in each of the four CMXUCR registers.
  219. * These values are for the UCC in the LSBs
  220. */
  221. #define QE_CMXUCR_MII_ENET_MNG 0x00007000
  222. #define QE_CMXUCR_MII_ENET_MNG_SHIFT 12
  223. #define QE_CMXUCR_GRANT 0x00008000
  224. #define QE_CMXUCR_TSA 0x00004000
  225. #define QE_CMXUCR_BKPT 0x00000100
  226. #define QE_CMXUCR_TX_CLK_SRC_MASK 0x0000000F
  227. /* QE CMXGCR Registers.
  228. */
  229. #define QE_CMXGCR_MII_ENET_MNG 0x00007000
  230. #define QE_CMXGCR_MII_ENET_MNG_SHIFT 12
  231. #define QE_CMXGCR_USBCS 0x0000000f
  232. /* QE CECR Commands.
  233. */
  234. #define QE_CR_FLG 0x00010000
  235. #define QE_RESET 0x80000000
  236. #define QE_INIT_TX_RX 0x00000000
  237. #define QE_INIT_RX 0x00000001
  238. #define QE_INIT_TX 0x00000002
  239. #define QE_ENTER_HUNT_MODE 0x00000003
  240. #define QE_STOP_TX 0x00000004
  241. #define QE_GRACEFUL_STOP_TX 0x00000005
  242. #define QE_RESTART_TX 0x00000006
  243. #define QE_CLOSE_RX_BD 0x00000007
  244. #define QE_SWITCH_COMMAND 0x00000007
  245. #define QE_SET_GROUP_ADDRESS 0x00000008
  246. #define QE_START_IDMA 0x00000009
  247. #define QE_MCC_STOP_RX 0x00000009
  248. #define QE_ATM_TRANSMIT 0x0000000a
  249. #define QE_HPAC_CLEAR_ALL 0x0000000b
  250. #define QE_GRACEFUL_STOP_RX 0x0000001a
  251. #define QE_RESTART_RX 0x0000001b
  252. #define QE_HPAC_SET_PRIORITY 0x0000010b
  253. #define QE_HPAC_STOP_TX 0x0000020b
  254. #define QE_HPAC_STOP_RX 0x0000030b
  255. #define QE_HPAC_GRACEFUL_STOP_TX 0x0000040b
  256. #define QE_HPAC_GRACEFUL_STOP_RX 0x0000050b
  257. #define QE_HPAC_START_TX 0x0000060b
  258. #define QE_HPAC_START_RX 0x0000070b
  259. #define QE_USB_STOP_TX 0x0000000a
  260. #define QE_USB_RESTART_TX 0x0000000b
  261. #define QE_QMC_STOP_TX 0x0000000c
  262. #define QE_QMC_STOP_RX 0x0000000d
  263. #define QE_SS7_SU_FIL_RESET 0x0000000e
  264. /* jonathbr added from here down for 83xx */
  265. #define QE_RESET_BCS 0x0000000a
  266. #define QE_MCC_INIT_TX_RX_16 0x00000003
  267. #define QE_MCC_STOP_TX 0x00000004
  268. #define QE_MCC_INIT_TX_1 0x00000005
  269. #define QE_MCC_INIT_RX_1 0x00000006
  270. #define QE_MCC_RESET 0x00000007
  271. #define QE_SET_TIMER 0x00000008
  272. #define QE_RANDOM_NUMBER 0x0000000c
  273. #define QE_ATM_MULTI_THREAD_INIT 0x00000011
  274. #define QE_ASSIGN_PAGE 0x00000012
  275. #define QE_ADD_REMOVE_HASH_ENTRY 0x00000013
  276. #define QE_START_FLOW_CONTROL 0x00000014
  277. #define QE_STOP_FLOW_CONTROL 0x00000015
  278. #define QE_ASSIGN_PAGE_TO_DEVICE 0x00000016
  279. #define QE_ASSIGN_RISC 0x00000010
  280. #define QE_CR_MCN_NORMAL_SHIFT 6
  281. #define QE_CR_MCN_USB_SHIFT 4
  282. #define QE_CR_MCN_RISC_ASSIGN_SHIFT 8
  283. #define QE_CR_SNUM_SHIFT 17
  284. /* QE CECR Sub Block - sub block of QE command.
  285. */
  286. #define QE_CR_SUBBLOCK_INVALID 0x00000000
  287. #define QE_CR_SUBBLOCK_USB 0x03200000
  288. #define QE_CR_SUBBLOCK_UCCFAST1 0x02000000
  289. #define QE_CR_SUBBLOCK_UCCFAST2 0x02200000
  290. #define QE_CR_SUBBLOCK_UCCFAST3 0x02400000
  291. #define QE_CR_SUBBLOCK_UCCFAST4 0x02600000
  292. #define QE_CR_SUBBLOCK_UCCFAST5 0x02800000
  293. #define QE_CR_SUBBLOCK_UCCFAST6 0x02a00000
  294. #define QE_CR_SUBBLOCK_UCCFAST7 0x02c00000
  295. #define QE_CR_SUBBLOCK_UCCFAST8 0x02e00000
  296. #define QE_CR_SUBBLOCK_UCCSLOW1 0x00000000
  297. #define QE_CR_SUBBLOCK_UCCSLOW2 0x00200000
  298. #define QE_CR_SUBBLOCK_UCCSLOW3 0x00400000
  299. #define QE_CR_SUBBLOCK_UCCSLOW4 0x00600000
  300. #define QE_CR_SUBBLOCK_UCCSLOW5 0x00800000
  301. #define QE_CR_SUBBLOCK_UCCSLOW6 0x00a00000
  302. #define QE_CR_SUBBLOCK_UCCSLOW7 0x00c00000
  303. #define QE_CR_SUBBLOCK_UCCSLOW8 0x00e00000
  304. #define QE_CR_SUBBLOCK_MCC1 0x03800000
  305. #define QE_CR_SUBBLOCK_MCC2 0x03a00000
  306. #define QE_CR_SUBBLOCK_MCC3 0x03000000
  307. #define QE_CR_SUBBLOCK_IDMA1 0x02800000
  308. #define QE_CR_SUBBLOCK_IDMA2 0x02a00000
  309. #define QE_CR_SUBBLOCK_IDMA3 0x02c00000
  310. #define QE_CR_SUBBLOCK_IDMA4 0x02e00000
  311. #define QE_CR_SUBBLOCK_HPAC 0x01e00000
  312. #define QE_CR_SUBBLOCK_SPI1 0x01400000
  313. #define QE_CR_SUBBLOCK_SPI2 0x01600000
  314. #define QE_CR_SUBBLOCK_RAND 0x01c00000
  315. #define QE_CR_SUBBLOCK_TIMER 0x01e00000
  316. #define QE_CR_SUBBLOCK_GENERAL 0x03c00000
  317. /* QE CECR Protocol - For non-MCC, specifies mode for QE CECR command */
  318. #define QE_CR_PROTOCOL_UNSPECIFIED 0x00 /* For all other protocols */
  319. #define QE_CR_PROTOCOL_HDLC_TRANSPARENT 0x00
  320. #define QE_CR_PROTOCOL_QMC 0x02
  321. #define QE_CR_PROTOCOL_UART 0x04
  322. #define QE_CR_PROTOCOL_ATM_POS 0x0A
  323. #define QE_CR_PROTOCOL_ETHERNET 0x0C
  324. #define QE_CR_PROTOCOL_L2_SWITCH 0x0D
  325. /* BRG configuration register */
  326. #define QE_BRGC_ENABLE 0x00010000
  327. #define QE_BRGC_DIVISOR_SHIFT 1
  328. #define QE_BRGC_DIVISOR_MAX 0xFFF
  329. #define QE_BRGC_DIV16 1
  330. /* QE Timers registers */
  331. #define QE_GTCFR1_PCAS 0x80
  332. #define QE_GTCFR1_STP2 0x20
  333. #define QE_GTCFR1_RST2 0x10
  334. #define QE_GTCFR1_GM2 0x08
  335. #define QE_GTCFR1_GM1 0x04
  336. #define QE_GTCFR1_STP1 0x02
  337. #define QE_GTCFR1_RST1 0x01
  338. /* SDMA registers */
  339. #define QE_SDSR_BER1 0x02000000
  340. #define QE_SDSR_BER2 0x01000000
  341. #define QE_SDMR_GLB_1_MSK 0x80000000
  342. #define QE_SDMR_ADR_SEL 0x20000000
  343. #define QE_SDMR_BER1_MSK 0x02000000
  344. #define QE_SDMR_BER2_MSK 0x01000000
  345. #define QE_SDMR_EB1_MSK 0x00800000
  346. #define QE_SDMR_ER1_MSK 0x00080000
  347. #define QE_SDMR_ER2_MSK 0x00040000
  348. #define QE_SDMR_CEN_MASK 0x0000E000
  349. #define QE_SDMR_SBER_1 0x00000200
  350. #define QE_SDMR_SBER_2 0x00000200
  351. #define QE_SDMR_EB1_PR_MASK 0x000000C0
  352. #define QE_SDMR_ER1_PR 0x00000008
  353. #define QE_SDMR_CEN_SHIFT 13
  354. #define QE_SDMR_EB1_PR_SHIFT 6
  355. #define QE_SDTM_MSNUM_SHIFT 24
  356. #define QE_SDEBCR_BA_MASK 0x01FFFFFF
  357. /* Communication Processor */
  358. #define QE_CP_CERCR_MEE 0x8000 /* Multi-user RAM ECC enable */
  359. #define QE_CP_CERCR_IEE 0x4000 /* Instruction RAM ECC enable */
  360. #define QE_CP_CERCR_CIR 0x0800 /* Common instruction RAM */
  361. /* I-RAM */
  362. #define QE_IRAM_IADD_AIE 0x80000000 /* Auto Increment Enable */
  363. #define QE_IRAM_IADD_BADDR 0x00080000 /* Base Address */
  364. /* UPC */
  365. #define UPGCR_PROTOCOL 0x80000000 /* protocol ul2 or pl2 */
  366. #define UPGCR_TMS 0x40000000 /* Transmit master/slave mode */
  367. #define UPGCR_RMS 0x20000000 /* Receive master/slave mode */
  368. #define UPGCR_ADDR 0x10000000 /* Master MPHY Addr multiplexing */
  369. #define UPGCR_DIAG 0x01000000 /* Diagnostic mode */
  370. /* UCC GUEMR register */
  371. #define UCC_GUEMR_MODE_MASK_RX 0x02
  372. #define UCC_GUEMR_MODE_FAST_RX 0x02
  373. #define UCC_GUEMR_MODE_SLOW_RX 0x00
  374. #define UCC_GUEMR_MODE_MASK_TX 0x01
  375. #define UCC_GUEMR_MODE_FAST_TX 0x01
  376. #define UCC_GUEMR_MODE_SLOW_TX 0x00
  377. #define UCC_GUEMR_MODE_MASK (UCC_GUEMR_MODE_MASK_RX | UCC_GUEMR_MODE_MASK_TX)
  378. #define UCC_GUEMR_SET_RESERVED3 0x10 /* Bit 3 in the guemr is reserved but
  379. must be set 1 */
  380. /* structure representing UCC SLOW parameter RAM */
  381. struct ucc_slow_pram {
  382. __be16 rbase; /* RX BD base address */
  383. __be16 tbase; /* TX BD base address */
  384. u8 rbmr; /* RX bus mode register (same as CPM's RFCR) */
  385. u8 tbmr; /* TX bus mode register (same as CPM's TFCR) */
  386. __be16 mrblr; /* Rx buffer length */
  387. __be32 rstate; /* Rx internal state */
  388. __be32 rptr; /* Rx internal data pointer */
  389. __be16 rbptr; /* rb BD Pointer */
  390. __be16 rcount; /* Rx internal byte count */
  391. __be32 rtemp; /* Rx temp */
  392. __be32 tstate; /* Tx internal state */
  393. __be32 tptr; /* Tx internal data pointer */
  394. __be16 tbptr; /* Tx BD pointer */
  395. __be16 tcount; /* Tx byte count */
  396. __be32 ttemp; /* Tx temp */
  397. __be32 rcrc; /* temp receive CRC */
  398. __be32 tcrc; /* temp transmit CRC */
  399. } __attribute__ ((packed));
  400. /* General UCC SLOW Mode Register (GUMRH & GUMRL) */
  401. #define UCC_SLOW_GUMR_H_SAM_QMC 0x00000000
  402. #define UCC_SLOW_GUMR_H_SAM_SATM 0x00008000
  403. #define UCC_SLOW_GUMR_H_REVD 0x00002000
  404. #define UCC_SLOW_GUMR_H_TRX 0x00001000
  405. #define UCC_SLOW_GUMR_H_TTX 0x00000800
  406. #define UCC_SLOW_GUMR_H_CDP 0x00000400
  407. #define UCC_SLOW_GUMR_H_CTSP 0x00000200
  408. #define UCC_SLOW_GUMR_H_CDS 0x00000100
  409. #define UCC_SLOW_GUMR_H_CTSS 0x00000080
  410. #define UCC_SLOW_GUMR_H_TFL 0x00000040
  411. #define UCC_SLOW_GUMR_H_RFW 0x00000020
  412. #define UCC_SLOW_GUMR_H_TXSY 0x00000010
  413. #define UCC_SLOW_GUMR_H_4SYNC 0x00000004
  414. #define UCC_SLOW_GUMR_H_8SYNC 0x00000008
  415. #define UCC_SLOW_GUMR_H_16SYNC 0x0000000c
  416. #define UCC_SLOW_GUMR_H_RTSM 0x00000002
  417. #define UCC_SLOW_GUMR_H_RSYN 0x00000001
  418. #define UCC_SLOW_GUMR_L_TCI 0x10000000
  419. #define UCC_SLOW_GUMR_L_RINV 0x02000000
  420. #define UCC_SLOW_GUMR_L_TINV 0x01000000
  421. #define UCC_SLOW_GUMR_L_TEND 0x00040000
  422. #define UCC_SLOW_GUMR_L_TDCR_MASK 0x00030000
  423. #define UCC_SLOW_GUMR_L_TDCR_32 0x00030000
  424. #define UCC_SLOW_GUMR_L_TDCR_16 0x00020000
  425. #define UCC_SLOW_GUMR_L_TDCR_8 0x00010000
  426. #define UCC_SLOW_GUMR_L_TDCR_1 0x00000000
  427. #define UCC_SLOW_GUMR_L_RDCR_MASK 0x0000c000
  428. #define UCC_SLOW_GUMR_L_RDCR_32 0x0000c000
  429. #define UCC_SLOW_GUMR_L_RDCR_16 0x00008000
  430. #define UCC_SLOW_GUMR_L_RDCR_8 0x00004000
  431. #define UCC_SLOW_GUMR_L_RDCR_1 0x00000000
  432. #define UCC_SLOW_GUMR_L_RENC_NRZI 0x00000800
  433. #define UCC_SLOW_GUMR_L_RENC_NRZ 0x00000000
  434. #define UCC_SLOW_GUMR_L_TENC_NRZI 0x00000100
  435. #define UCC_SLOW_GUMR_L_TENC_NRZ 0x00000000
  436. #define UCC_SLOW_GUMR_L_DIAG_MASK 0x000000c0
  437. #define UCC_SLOW_GUMR_L_DIAG_LE 0x000000c0
  438. #define UCC_SLOW_GUMR_L_DIAG_ECHO 0x00000080
  439. #define UCC_SLOW_GUMR_L_DIAG_LOOP 0x00000040
  440. #define UCC_SLOW_GUMR_L_DIAG_NORM 0x00000000
  441. #define UCC_SLOW_GUMR_L_ENR 0x00000020
  442. #define UCC_SLOW_GUMR_L_ENT 0x00000010
  443. #define UCC_SLOW_GUMR_L_MODE_MASK 0x0000000F
  444. #define UCC_SLOW_GUMR_L_MODE_BISYNC 0x00000008
  445. #define UCC_SLOW_GUMR_L_MODE_AHDLC 0x00000006
  446. #define UCC_SLOW_GUMR_L_MODE_UART 0x00000004
  447. #define UCC_SLOW_GUMR_L_MODE_QMC 0x00000002
  448. /* General UCC FAST Mode Register */
  449. #define UCC_FAST_GUMR_TCI 0x20000000
  450. #define UCC_FAST_GUMR_TRX 0x10000000
  451. #define UCC_FAST_GUMR_TTX 0x08000000
  452. #define UCC_FAST_GUMR_CDP 0x04000000
  453. #define UCC_FAST_GUMR_CTSP 0x02000000
  454. #define UCC_FAST_GUMR_CDS 0x01000000
  455. #define UCC_FAST_GUMR_CTSS 0x00800000
  456. #define UCC_FAST_GUMR_TXSY 0x00020000
  457. #define UCC_FAST_GUMR_RSYN 0x00010000
  458. #define UCC_FAST_GUMR_RTSM 0x00002000
  459. #define UCC_FAST_GUMR_REVD 0x00000400
  460. #define UCC_FAST_GUMR_ENR 0x00000020
  461. #define UCC_FAST_GUMR_ENT 0x00000010
  462. /* UART Slow UCC Event Register (UCCE) */
  463. #define UCC_UART_UCCE_AB 0x0200
  464. #define UCC_UART_UCCE_IDLE 0x0100
  465. #define UCC_UART_UCCE_GRA 0x0080
  466. #define UCC_UART_UCCE_BRKE 0x0040
  467. #define UCC_UART_UCCE_BRKS 0x0020
  468. #define UCC_UART_UCCE_CCR 0x0008
  469. #define UCC_UART_UCCE_BSY 0x0004
  470. #define UCC_UART_UCCE_TX 0x0002
  471. #define UCC_UART_UCCE_RX 0x0001
  472. /* HDLC Slow UCC Event Register (UCCE) */
  473. #define UCC_HDLC_UCCE_GLR 0x1000
  474. #define UCC_HDLC_UCCE_GLT 0x0800
  475. #define UCC_HDLC_UCCE_IDLE 0x0100
  476. #define UCC_HDLC_UCCE_BRKE 0x0040
  477. #define UCC_HDLC_UCCE_BRKS 0x0020
  478. #define UCC_HDLC_UCCE_TXE 0x0010
  479. #define UCC_HDLC_UCCE_RXF 0x0008
  480. #define UCC_HDLC_UCCE_BSY 0x0004
  481. #define UCC_HDLC_UCCE_TXB 0x0002
  482. #define UCC_HDLC_UCCE_RXB 0x0001
  483. /* BISYNC Slow UCC Event Register (UCCE) */
  484. #define UCC_BISYNC_UCCE_GRA 0x0080
  485. #define UCC_BISYNC_UCCE_TXE 0x0010
  486. #define UCC_BISYNC_UCCE_RCH 0x0008
  487. #define UCC_BISYNC_UCCE_BSY 0x0004
  488. #define UCC_BISYNC_UCCE_TXB 0x0002
  489. #define UCC_BISYNC_UCCE_RXB 0x0001
  490. /* Gigabit Ethernet Fast UCC Event Register (UCCE) */
  491. #define UCC_GETH_UCCE_MPD 0x80000000
  492. #define UCC_GETH_UCCE_SCAR 0x40000000
  493. #define UCC_GETH_UCCE_GRA 0x20000000
  494. #define UCC_GETH_UCCE_CBPR 0x10000000
  495. #define UCC_GETH_UCCE_BSY 0x08000000
  496. #define UCC_GETH_UCCE_RXC 0x04000000
  497. #define UCC_GETH_UCCE_TXC 0x02000000
  498. #define UCC_GETH_UCCE_TXE 0x01000000
  499. #define UCC_GETH_UCCE_TXB7 0x00800000
  500. #define UCC_GETH_UCCE_TXB6 0x00400000
  501. #define UCC_GETH_UCCE_TXB5 0x00200000
  502. #define UCC_GETH_UCCE_TXB4 0x00100000
  503. #define UCC_GETH_UCCE_TXB3 0x00080000
  504. #define UCC_GETH_UCCE_TXB2 0x00040000
  505. #define UCC_GETH_UCCE_TXB1 0x00020000
  506. #define UCC_GETH_UCCE_TXB0 0x00010000
  507. #define UCC_GETH_UCCE_RXB7 0x00008000
  508. #define UCC_GETH_UCCE_RXB6 0x00004000
  509. #define UCC_GETH_UCCE_RXB5 0x00002000
  510. #define UCC_GETH_UCCE_RXB4 0x00001000
  511. #define UCC_GETH_UCCE_RXB3 0x00000800
  512. #define UCC_GETH_UCCE_RXB2 0x00000400
  513. #define UCC_GETH_UCCE_RXB1 0x00000200
  514. #define UCC_GETH_UCCE_RXB0 0x00000100
  515. #define UCC_GETH_UCCE_RXF7 0x00000080
  516. #define UCC_GETH_UCCE_RXF6 0x00000040
  517. #define UCC_GETH_UCCE_RXF5 0x00000020
  518. #define UCC_GETH_UCCE_RXF4 0x00000010
  519. #define UCC_GETH_UCCE_RXF3 0x00000008
  520. #define UCC_GETH_UCCE_RXF2 0x00000004
  521. #define UCC_GETH_UCCE_RXF1 0x00000002
  522. #define UCC_GETH_UCCE_RXF0 0x00000001
  523. /* UPSMR, when used as a UART */
  524. #define UCC_UART_UPSMR_FLC 0x8000
  525. #define UCC_UART_UPSMR_SL 0x4000
  526. #define UCC_UART_UPSMR_CL_MASK 0x3000
  527. #define UCC_UART_UPSMR_CL_8 0x3000
  528. #define UCC_UART_UPSMR_CL_7 0x2000
  529. #define UCC_UART_UPSMR_CL_6 0x1000
  530. #define UCC_UART_UPSMR_CL_5 0x0000
  531. #define UCC_UART_UPSMR_UM_MASK 0x0c00
  532. #define UCC_UART_UPSMR_UM_NORMAL 0x0000
  533. #define UCC_UART_UPSMR_UM_MAN_MULTI 0x0400
  534. #define UCC_UART_UPSMR_UM_AUTO_MULTI 0x0c00
  535. #define UCC_UART_UPSMR_FRZ 0x0200
  536. #define UCC_UART_UPSMR_RZS 0x0100
  537. #define UCC_UART_UPSMR_SYN 0x0080
  538. #define UCC_UART_UPSMR_DRT 0x0040
  539. #define UCC_UART_UPSMR_PEN 0x0010
  540. #define UCC_UART_UPSMR_RPM_MASK 0x000c
  541. #define UCC_UART_UPSMR_RPM_ODD 0x0000
  542. #define UCC_UART_UPSMR_RPM_LOW 0x0004
  543. #define UCC_UART_UPSMR_RPM_EVEN 0x0008
  544. #define UCC_UART_UPSMR_RPM_HIGH 0x000C
  545. #define UCC_UART_UPSMR_TPM_MASK 0x0003
  546. #define UCC_UART_UPSMR_TPM_ODD 0x0000
  547. #define UCC_UART_UPSMR_TPM_LOW 0x0001
  548. #define UCC_UART_UPSMR_TPM_EVEN 0x0002
  549. #define UCC_UART_UPSMR_TPM_HIGH 0x0003
  550. /* UCC Transmit On Demand Register (UTODR) */
  551. #define UCC_SLOW_TOD 0x8000
  552. #define UCC_FAST_TOD 0x8000
  553. /* UCC Bus Mode Register masks */
  554. /* Not to be confused with the Bundle Mode Register */
  555. #define UCC_BMR_GBL 0x20
  556. #define UCC_BMR_BO_BE 0x10
  557. #define UCC_BMR_CETM 0x04
  558. #define UCC_BMR_DTB 0x02
  559. #define UCC_BMR_BDB 0x01
  560. /* Function code masks */
  561. #define FC_GBL 0x20
  562. #define FC_DTB_LCL 0x02
  563. #define UCC_FAST_FUNCTION_CODE_GBL 0x20
  564. #define UCC_FAST_FUNCTION_CODE_DTB_LCL 0x02
  565. #define UCC_FAST_FUNCTION_CODE_BDB_LCL 0x01
  566. #endif /* __KERNEL__ */
  567. #endif /* _ASM_POWERPC_QE_H */