mem_init.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * File: include/asm-blackfin/mach-bf533/mem_init.h
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description:
  8. *
  9. * Rev:
  10. *
  11. * Modified:
  12. * Copyright 2004-2006 Analog Devices Inc.
  13. *
  14. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; see the file COPYING.
  28. * If not, write to the Free Software Foundation,
  29. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  30. */
  31. #if (CONFIG_MEM_MT48LC16M16A2TG_75 || CONFIG_MEM_MT48LC64M4A2FB_7E || \
  32. CONFIG_MEM_MT48LC32M16A2TG_75 || CONFIG_MEM_GENERIC_BOARD)
  33. #if (CONFIG_SCLK_HZ > 119402985)
  34. #define SDRAM_tRP TRP_2
  35. #define SDRAM_tRP_num 2
  36. #define SDRAM_tRAS TRAS_7
  37. #define SDRAM_tRAS_num 7
  38. #define SDRAM_tRCD TRCD_2
  39. #define SDRAM_tWR TWR_2
  40. #endif
  41. #if (CONFIG_SCLK_HZ > 104477612) && (CONFIG_SCLK_HZ <= 119402985)
  42. #define SDRAM_tRP TRP_2
  43. #define SDRAM_tRP_num 2
  44. #define SDRAM_tRAS TRAS_6
  45. #define SDRAM_tRAS_num 6
  46. #define SDRAM_tRCD TRCD_2
  47. #define SDRAM_tWR TWR_2
  48. #endif
  49. #if (CONFIG_SCLK_HZ > 8955223) && (CONFIG_SCLK_HZ <= 104477612)
  50. #define SDRAM_tRP TRP_2
  51. #define SDRAM_tRP_num 2
  52. #define SDRAM_tRAS TRAS_5
  53. #define SDRAM_tRAS_num 5
  54. #define SDRAM_tRCD TRCD_2
  55. #define SDRAM_tWR TWR_2
  56. #endif
  57. #if (CONFIG_SCLK_HZ > 74626866) && (CONFIG_SCLK_HZ <= 89552239)
  58. #define SDRAM_tRP TRP_2
  59. #define SDRAM_tRP_num 2
  60. #define SDRAM_tRAS TRAS_4
  61. #define SDRAM_tRAS_num 4
  62. #define SDRAM_tRCD TRCD_2
  63. #define SDRAM_tWR TWR_2
  64. #endif
  65. #if (CONFIG_SCLK_HZ > 66666667) && (CONFIG_SCLK_HZ <= 74626866)
  66. #define SDRAM_tRP TRP_2
  67. #define SDRAM_tRP_num 2
  68. #define SDRAM_tRAS TRAS_3
  69. #define SDRAM_tRAS_num 3
  70. #define SDRAM_tRCD TRCD_2
  71. #define SDRAM_tWR TWR_2
  72. #endif
  73. #if (CONFIG_SCLK_HZ > 59701493) && (CONFIG_SCLK_HZ <= 66666667)
  74. #define SDRAM_tRP TRP_1
  75. #define SDRAM_tRP_num 1
  76. #define SDRAM_tRAS TRAS_4
  77. #define SDRAM_tRAS_num 3
  78. #define SDRAM_tRCD TRCD_1
  79. #define SDRAM_tWR TWR_2
  80. #endif
  81. #if (CONFIG_SCLK_HZ > 44776119) && (CONFIG_SCLK_HZ <= 59701493)
  82. #define SDRAM_tRP TRP_1
  83. #define SDRAM_tRP_num 1
  84. #define SDRAM_tRAS TRAS_3
  85. #define SDRAM_tRAS_num 3
  86. #define SDRAM_tRCD TRCD_1
  87. #define SDRAM_tWR TWR_2
  88. #endif
  89. #if (CONFIG_SCLK_HZ > 29850746) && (CONFIG_SCLK_HZ <= 44776119)
  90. #define SDRAM_tRP TRP_1
  91. #define SDRAM_tRP_num 1
  92. #define SDRAM_tRAS TRAS_2
  93. #define SDRAM_tRAS_num 2
  94. #define SDRAM_tRCD TRCD_1
  95. #define SDRAM_tWR TWR_2
  96. #endif
  97. #if (CONFIG_SCLK_HZ <= 29850746)
  98. #define SDRAM_tRP TRP_1
  99. #define SDRAM_tRP_num 1
  100. #define SDRAM_tRAS TRAS_1
  101. #define SDRAM_tRAS_num 1
  102. #define SDRAM_tRCD TRCD_1
  103. #define SDRAM_tWR TWR_2
  104. #endif
  105. #endif
  106. #if (CONFIG_MEM_MT48LC16M16A2TG_75)
  107. /*SDRAM INFORMATION: */
  108. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  109. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  110. #define SDRAM_CL CL_3
  111. #endif
  112. #if (CONFIG_MEM_MT48LC64M4A2FB_7E)
  113. /*SDRAM INFORMATION: */
  114. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  115. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  116. #define SDRAM_CL CL_3
  117. #endif
  118. #if (CONFIG_MEM_MT48LC32M16A2TG_75)
  119. /*SDRAM INFORMATION: */
  120. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  121. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  122. #define SDRAM_CL CL_3
  123. #endif
  124. #if (CONFIG_MEM_GENERIC_BOARD)
  125. /*SDRAM INFORMATION: Modify this for your board */
  126. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  127. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  128. #define SDRAM_CL CL_3
  129. #endif
  130. #if (CONFIG_MEM_SIZE == 128)
  131. #define SDRAM_SIZE EBSZ_128
  132. #endif
  133. #if (CONFIG_MEM_SIZE == 64)
  134. #define SDRAM_SIZE EBSZ_64
  135. #endif
  136. #if (CONFIG_MEM_SIZE == 32)
  137. #define SDRAM_SIZE EBSZ_32
  138. #endif
  139. #if (CONFIG_MEM_SIZE == 16)
  140. #define SDRAM_SIZE EBSZ_16
  141. #endif
  142. #if (CONFIG_MEM_ADD_WIDTH == 11)
  143. #define SDRAM_WIDTH EBCAW_11
  144. #endif
  145. #if (CONFIG_MEM_ADD_WIDTH == 10)
  146. #define SDRAM_WIDTH EBCAW_10
  147. #endif
  148. #if (CONFIG_MEM_ADD_WIDTH == 9)
  149. #define SDRAM_WIDTH EBCAW_9
  150. #endif
  151. #if (CONFIG_MEM_ADD_WIDTH == 8)
  152. #define SDRAM_WIDTH EBCAW_8
  153. #endif
  154. #define mem_SDBCTL (SDRAM_WIDTH | SDRAM_SIZE | EBE)
  155. /* Equation from section 17 (p17-46) of BF533 HRM */
  156. #define mem_SDRRC (((CONFIG_SCLK_HZ / 1000) * SDRAM_Tref) / SDRAM_NRA) - (SDRAM_tRAS_num + SDRAM_tRP_num)
  157. /* Enable SCLK Out */
  158. #define mem_SDGCTL (SCTLE | SDRAM_CL | SDRAM_tRAS | SDRAM_tRP | SDRAM_tRCD | SDRAM_tWR | PSS)
  159. #if defined CONFIG_CLKIN_HALF
  160. #define CLKIN_HALF 1
  161. #else
  162. #define CLKIN_HALF 0
  163. #endif
  164. #if defined CONFIG_PLL_BYPASS
  165. #define PLL_BYPASS 1
  166. #else
  167. #define PLL_BYPASS 0
  168. #endif
  169. /***************************************Currently Not Being Used *********************************/
  170. #define flash_EBIU_AMBCTL_WAT ((CONFIG_FLASH_SPEED_BWAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  171. #define flash_EBIU_AMBCTL_RAT ((CONFIG_FLASH_SPEED_BRAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  172. #define flash_EBIU_AMBCTL_HT ((CONFIG_FLASH_SPEED_BHT * 4) / (4000000000 / CONFIG_SCLK_HZ))
  173. #define flash_EBIU_AMBCTL_ST ((CONFIG_FLASH_SPEED_BST * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  174. #define flash_EBIU_AMBCTL_TT ((CONFIG_FLASH_SPEED_BTT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  175. #if (flash_EBIU_AMBCTL_TT > 3)
  176. #define flash_EBIU_AMBCTL0_TT B0TT_4
  177. #endif
  178. #if (flash_EBIU_AMBCTL_TT == 3)
  179. #define flash_EBIU_AMBCTL0_TT B0TT_3
  180. #endif
  181. #if (flash_EBIU_AMBCTL_TT == 2)
  182. #define flash_EBIU_AMBCTL0_TT B0TT_2
  183. #endif
  184. #if (flash_EBIU_AMBCTL_TT < 2)
  185. #define flash_EBIU_AMBCTL0_TT B0TT_1
  186. #endif
  187. #if (flash_EBIU_AMBCTL_ST > 3)
  188. #define flash_EBIU_AMBCTL0_ST B0ST_4
  189. #endif
  190. #if (flash_EBIU_AMBCTL_ST == 3)
  191. #define flash_EBIU_AMBCTL0_ST B0ST_3
  192. #endif
  193. #if (flash_EBIU_AMBCTL_ST == 2)
  194. #define flash_EBIU_AMBCTL0_ST B0ST_2
  195. #endif
  196. #if (flash_EBIU_AMBCTL_ST < 2)
  197. #define flash_EBIU_AMBCTL0_ST B0ST_1
  198. #endif
  199. #if (flash_EBIU_AMBCTL_HT > 2)
  200. #define flash_EBIU_AMBCTL0_HT B0HT_3
  201. #endif
  202. #if (flash_EBIU_AMBCTL_HT == 2)
  203. #define flash_EBIU_AMBCTL0_HT B0HT_2
  204. #endif
  205. #if (flash_EBIU_AMBCTL_HT == 1)
  206. #define flash_EBIU_AMBCTL0_HT B0HT_1
  207. #endif
  208. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT == 0)
  209. #define flash_EBIU_AMBCTL0_HT B0HT_0
  210. #endif
  211. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT != 0)
  212. #define flash_EBIU_AMBCTL0_HT B0HT_1
  213. #endif
  214. #if (flash_EBIU_AMBCTL_WAT > 14)
  215. #define flash_EBIU_AMBCTL0_WAT B0WAT_15
  216. #endif
  217. #if (flash_EBIU_AMBCTL_WAT == 14)
  218. #define flash_EBIU_AMBCTL0_WAT B0WAT_14
  219. #endif
  220. #if (flash_EBIU_AMBCTL_WAT == 13)
  221. #define flash_EBIU_AMBCTL0_WAT B0WAT_13
  222. #endif
  223. #if (flash_EBIU_AMBCTL_WAT == 12)
  224. #define flash_EBIU_AMBCTL0_WAT B0WAT_12
  225. #endif
  226. #if (flash_EBIU_AMBCTL_WAT == 11)
  227. #define flash_EBIU_AMBCTL0_WAT B0WAT_11
  228. #endif
  229. #if (flash_EBIU_AMBCTL_WAT == 10)
  230. #define flash_EBIU_AMBCTL0_WAT B0WAT_10
  231. #endif
  232. #if (flash_EBIU_AMBCTL_WAT == 9)
  233. #define flash_EBIU_AMBCTL0_WAT B0WAT_9
  234. #endif
  235. #if (flash_EBIU_AMBCTL_WAT == 8)
  236. #define flash_EBIU_AMBCTL0_WAT B0WAT_8
  237. #endif
  238. #if (flash_EBIU_AMBCTL_WAT == 7)
  239. #define flash_EBIU_AMBCTL0_WAT B0WAT_7
  240. #endif
  241. #if (flash_EBIU_AMBCTL_WAT == 6)
  242. #define flash_EBIU_AMBCTL0_WAT B0WAT_6
  243. #endif
  244. #if (flash_EBIU_AMBCTL_WAT == 5)
  245. #define flash_EBIU_AMBCTL0_WAT B0WAT_5
  246. #endif
  247. #if (flash_EBIU_AMBCTL_WAT == 4)
  248. #define flash_EBIU_AMBCTL0_WAT B0WAT_4
  249. #endif
  250. #if (flash_EBIU_AMBCTL_WAT == 3)
  251. #define flash_EBIU_AMBCTL0_WAT B0WAT_3
  252. #endif
  253. #if (flash_EBIU_AMBCTL_WAT == 2)
  254. #define flash_EBIU_AMBCTL0_WAT B0WAT_2
  255. #endif
  256. #if (flash_EBIU_AMBCTL_WAT == 1)
  257. #define flash_EBIU_AMBCTL0_WAT B0WAT_1
  258. #endif
  259. #if (flash_EBIU_AMBCTL_RAT > 14)
  260. #define flash_EBIU_AMBCTL0_RAT B0RAT_15
  261. #endif
  262. #if (flash_EBIU_AMBCTL_RAT == 14)
  263. #define flash_EBIU_AMBCTL0_RAT B0RAT_14
  264. #endif
  265. #if (flash_EBIU_AMBCTL_RAT == 13)
  266. #define flash_EBIU_AMBCTL0_RAT B0RAT_13
  267. #endif
  268. #if (flash_EBIU_AMBCTL_RAT == 12)
  269. #define flash_EBIU_AMBCTL0_RAT B0RAT_12
  270. #endif
  271. #if (flash_EBIU_AMBCTL_RAT == 11)
  272. #define flash_EBIU_AMBCTL0_RAT B0RAT_11
  273. #endif
  274. #if (flash_EBIU_AMBCTL_RAT == 10)
  275. #define flash_EBIU_AMBCTL0_RAT B0RAT_10
  276. #endif
  277. #if (flash_EBIU_AMBCTL_RAT == 9)
  278. #define flash_EBIU_AMBCTL0_RAT B0RAT_9
  279. #endif
  280. #if (flash_EBIU_AMBCTL_RAT == 8)
  281. #define flash_EBIU_AMBCTL0_RAT B0RAT_8
  282. #endif
  283. #if (flash_EBIU_AMBCTL_RAT == 7)
  284. #define flash_EBIU_AMBCTL0_RAT B0RAT_7
  285. #endif
  286. #if (flash_EBIU_AMBCTL_RAT == 6)
  287. #define flash_EBIU_AMBCTL0_RAT B0RAT_6
  288. #endif
  289. #if (flash_EBIU_AMBCTL_RAT == 5)
  290. #define flash_EBIU_AMBCTL0_RAT B0RAT_5
  291. #endif
  292. #if (flash_EBIU_AMBCTL_RAT == 4)
  293. #define flash_EBIU_AMBCTL0_RAT B0RAT_4
  294. #endif
  295. #if (flash_EBIU_AMBCTL_RAT == 3)
  296. #define flash_EBIU_AMBCTL0_RAT B0RAT_3
  297. #endif
  298. #if (flash_EBIU_AMBCTL_RAT == 2)
  299. #define flash_EBIU_AMBCTL0_RAT B0RAT_2
  300. #endif
  301. #if (flash_EBIU_AMBCTL_RAT == 1)
  302. #define flash_EBIU_AMBCTL0_RAT B0RAT_1
  303. #endif
  304. #define flash_EBIU_AMBCTL0 \
  305. (flash_EBIU_AMBCTL0_WAT | flash_EBIU_AMBCTL0_RAT | flash_EBIU_AMBCTL0_HT | \
  306. flash_EBIU_AMBCTL0_ST | flash_EBIU_AMBCTL0_TT | CONFIG_FLASH_SPEED_RDYEN)