lapic.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <linux/atomic.h>
  35. #include <linux/jump_label.h>
  36. #include "kvm_cache_regs.h"
  37. #include "irq.h"
  38. #include "trace.h"
  39. #include "x86.h"
  40. #include "cpuid.h"
  41. #ifndef CONFIG_X86_64
  42. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  43. #else
  44. #define mod_64(x, y) ((x) % (y))
  45. #endif
  46. #define PRId64 "d"
  47. #define PRIx64 "llx"
  48. #define PRIu64 "u"
  49. #define PRIo64 "o"
  50. #define APIC_BUS_CYCLE_NS 1
  51. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  52. #define apic_debug(fmt, arg...)
  53. #define APIC_LVT_NUM 6
  54. /* 14 is the version for Xeon and Pentium 8.4.8*/
  55. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  56. #define LAPIC_MMIO_LENGTH (1 << 12)
  57. /* followed define is not in apicdef.h */
  58. #define APIC_SHORT_MASK 0xc0000
  59. #define APIC_DEST_NOSHORT 0x0
  60. #define APIC_DEST_MASK 0x800
  61. #define MAX_APIC_VECTOR 256
  62. #define APIC_VECTORS_PER_REG 32
  63. #define VEC_POS(v) ((v) & (32 - 1))
  64. #define REG_POS(v) (((v) >> 5) << 4)
  65. static unsigned int min_timer_period_us = 500;
  66. module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
  67. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  68. {
  69. *((u32 *) (apic->regs + reg_off)) = val;
  70. }
  71. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  72. {
  73. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  74. }
  75. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  76. {
  77. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  78. }
  79. static inline int apic_test_vector(int vec, void *bitmap)
  80. {
  81. return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  82. }
  83. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
  84. {
  85. struct kvm_lapic *apic = vcpu->arch.apic;
  86. return apic_test_vector(vector, apic->regs + APIC_ISR) ||
  87. apic_test_vector(vector, apic->regs + APIC_IRR);
  88. }
  89. static inline void apic_set_vector(int vec, void *bitmap)
  90. {
  91. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  92. }
  93. static inline void apic_clear_vector(int vec, void *bitmap)
  94. {
  95. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  96. }
  97. static inline int __apic_test_and_set_vector(int vec, void *bitmap)
  98. {
  99. return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  100. }
  101. static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
  102. {
  103. return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  104. }
  105. struct static_key_deferred apic_hw_disabled __read_mostly;
  106. struct static_key_deferred apic_sw_disabled __read_mostly;
  107. static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
  108. {
  109. if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
  110. if (val & APIC_SPIV_APIC_ENABLED)
  111. static_key_slow_dec_deferred(&apic_sw_disabled);
  112. else
  113. static_key_slow_inc(&apic_sw_disabled.key);
  114. }
  115. apic_set_reg(apic, APIC_SPIV, val);
  116. }
  117. static inline int apic_enabled(struct kvm_lapic *apic)
  118. {
  119. return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
  120. }
  121. #define LVT_MASK \
  122. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  123. #define LINT_MASK \
  124. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  125. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  126. static inline int kvm_apic_id(struct kvm_lapic *apic)
  127. {
  128. return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  129. }
  130. static void recalculate_apic_map(struct kvm *kvm)
  131. {
  132. struct kvm_apic_map *new, *old = NULL;
  133. struct kvm_vcpu *vcpu;
  134. int i;
  135. new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
  136. mutex_lock(&kvm->arch.apic_map_lock);
  137. if (!new)
  138. goto out;
  139. new->ldr_bits = 8;
  140. /* flat mode is default */
  141. new->cid_shift = 8;
  142. new->cid_mask = 0;
  143. new->lid_mask = 0xff;
  144. kvm_for_each_vcpu(i, vcpu, kvm) {
  145. struct kvm_lapic *apic = vcpu->arch.apic;
  146. u16 cid, lid;
  147. u32 ldr;
  148. if (!kvm_apic_present(vcpu))
  149. continue;
  150. /*
  151. * All APICs have to be configured in the same mode by an OS.
  152. * We take advatage of this while building logical id loockup
  153. * table. After reset APICs are in xapic/flat mode, so if we
  154. * find apic with different setting we assume this is the mode
  155. * OS wants all apics to be in; build lookup table accordingly.
  156. */
  157. if (apic_x2apic_mode(apic)) {
  158. new->ldr_bits = 32;
  159. new->cid_shift = 16;
  160. new->cid_mask = new->lid_mask = 0xffff;
  161. } else if (kvm_apic_sw_enabled(apic) &&
  162. !new->cid_mask /* flat mode */ &&
  163. kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
  164. new->cid_shift = 4;
  165. new->cid_mask = 0xf;
  166. new->lid_mask = 0xf;
  167. }
  168. new->phys_map[kvm_apic_id(apic)] = apic;
  169. ldr = kvm_apic_get_reg(apic, APIC_LDR);
  170. cid = apic_cluster_id(new, ldr);
  171. lid = apic_logical_id(new, ldr);
  172. if (lid)
  173. new->logical_map[cid][ffs(lid) - 1] = apic;
  174. }
  175. out:
  176. old = rcu_dereference_protected(kvm->arch.apic_map,
  177. lockdep_is_held(&kvm->arch.apic_map_lock));
  178. rcu_assign_pointer(kvm->arch.apic_map, new);
  179. mutex_unlock(&kvm->arch.apic_map_lock);
  180. if (old)
  181. kfree_rcu(old, rcu);
  182. kvm_vcpu_request_scan_ioapic(kvm);
  183. }
  184. static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
  185. {
  186. apic_set_reg(apic, APIC_ID, id << 24);
  187. recalculate_apic_map(apic->vcpu->kvm);
  188. }
  189. static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
  190. {
  191. apic_set_reg(apic, APIC_LDR, id);
  192. recalculate_apic_map(apic->vcpu->kvm);
  193. }
  194. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  195. {
  196. return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  197. }
  198. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  199. {
  200. return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  201. }
  202. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  203. {
  204. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  205. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
  206. }
  207. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  208. {
  209. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  210. apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
  211. }
  212. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  213. {
  214. return ((kvm_apic_get_reg(apic, APIC_LVTT) &
  215. apic->lapic_timer.timer_mode_mask) ==
  216. APIC_LVT_TIMER_TSCDEADLINE);
  217. }
  218. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  219. {
  220. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  221. }
  222. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  223. {
  224. struct kvm_lapic *apic = vcpu->arch.apic;
  225. struct kvm_cpuid_entry2 *feat;
  226. u32 v = APIC_VERSION;
  227. if (!kvm_vcpu_has_lapic(vcpu))
  228. return;
  229. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  230. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  231. v |= APIC_LVR_DIRECTED_EOI;
  232. apic_set_reg(apic, APIC_LVR, v);
  233. }
  234. static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  235. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  236. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  237. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  238. LINT_MASK, LINT_MASK, /* LVT0-1 */
  239. LVT_MASK /* LVTERR */
  240. };
  241. static int find_highest_vector(void *bitmap)
  242. {
  243. int vec;
  244. u32 *reg;
  245. for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
  246. vec >= 0; vec -= APIC_VECTORS_PER_REG) {
  247. reg = bitmap + REG_POS(vec);
  248. if (*reg)
  249. return fls(*reg) - 1 + vec;
  250. }
  251. return -1;
  252. }
  253. static u8 count_vectors(void *bitmap)
  254. {
  255. int vec;
  256. u32 *reg;
  257. u8 count = 0;
  258. for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
  259. reg = bitmap + REG_POS(vec);
  260. count += hweight32(*reg);
  261. }
  262. return count;
  263. }
  264. void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
  265. {
  266. u32 i, pir_val;
  267. struct kvm_lapic *apic = vcpu->arch.apic;
  268. for (i = 0; i <= 7; i++) {
  269. pir_val = xchg(&pir[i], 0);
  270. if (pir_val)
  271. *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
  272. }
  273. }
  274. EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
  275. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  276. {
  277. apic->irr_pending = true;
  278. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  279. }
  280. static inline int apic_search_irr(struct kvm_lapic *apic)
  281. {
  282. return find_highest_vector(apic->regs + APIC_IRR);
  283. }
  284. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  285. {
  286. int result;
  287. /*
  288. * Note that irr_pending is just a hint. It will be always
  289. * true with virtual interrupt delivery enabled.
  290. */
  291. if (!apic->irr_pending)
  292. return -1;
  293. kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
  294. result = apic_search_irr(apic);
  295. ASSERT(result == -1 || result >= 16);
  296. return result;
  297. }
  298. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  299. {
  300. apic->irr_pending = false;
  301. apic_clear_vector(vec, apic->regs + APIC_IRR);
  302. if (apic_search_irr(apic) != -1)
  303. apic->irr_pending = true;
  304. }
  305. static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
  306. {
  307. if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
  308. ++apic->isr_count;
  309. BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
  310. /*
  311. * ISR (in service register) bit is set when injecting an interrupt.
  312. * The highest vector is injected. Thus the latest bit set matches
  313. * the highest bit in ISR.
  314. */
  315. apic->highest_isr_cache = vec;
  316. }
  317. static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
  318. {
  319. if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
  320. --apic->isr_count;
  321. BUG_ON(apic->isr_count < 0);
  322. apic->highest_isr_cache = -1;
  323. }
  324. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  325. {
  326. int highest_irr;
  327. /* This may race with setting of irr in __apic_accept_irq() and
  328. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  329. * will cause vmexit immediately and the value will be recalculated
  330. * on the next vmentry.
  331. */
  332. if (!kvm_vcpu_has_lapic(vcpu))
  333. return 0;
  334. highest_irr = apic_find_highest_irr(vcpu->arch.apic);
  335. return highest_irr;
  336. }
  337. static void __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  338. int vector, int level, int trig_mode,
  339. unsigned long *dest_map);
  340. void kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  341. unsigned long *dest_map)
  342. {
  343. struct kvm_lapic *apic = vcpu->arch.apic;
  344. __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  345. irq->level, irq->trig_mode, dest_map);
  346. }
  347. static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
  348. {
  349. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
  350. sizeof(val));
  351. }
  352. static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
  353. {
  354. return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
  355. sizeof(*val));
  356. }
  357. static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
  358. {
  359. return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
  360. }
  361. static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
  362. {
  363. u8 val;
  364. if (pv_eoi_get_user(vcpu, &val) < 0)
  365. apic_debug("Can't read EOI MSR value: 0x%llx\n",
  366. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  367. return val & 0x1;
  368. }
  369. static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
  370. {
  371. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
  372. apic_debug("Can't set EOI MSR value: 0x%llx\n",
  373. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  374. return;
  375. }
  376. __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  377. }
  378. static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
  379. {
  380. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
  381. apic_debug("Can't clear EOI MSR value: 0x%llx\n",
  382. (unsigned long long)vcpi->arch.pv_eoi.msr_val);
  383. return;
  384. }
  385. __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  386. }
  387. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  388. {
  389. int result;
  390. /* Note that isr_count is always 1 with vid enabled */
  391. if (!apic->isr_count)
  392. return -1;
  393. if (likely(apic->highest_isr_cache != -1))
  394. return apic->highest_isr_cache;
  395. result = find_highest_vector(apic->regs + APIC_ISR);
  396. ASSERT(result == -1 || result >= 16);
  397. return result;
  398. }
  399. void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
  400. {
  401. struct kvm_lapic *apic = vcpu->arch.apic;
  402. int i;
  403. for (i = 0; i < 8; i++)
  404. apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
  405. }
  406. static void apic_update_ppr(struct kvm_lapic *apic)
  407. {
  408. u32 tpr, isrv, ppr, old_ppr;
  409. int isr;
  410. old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
  411. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
  412. isr = apic_find_highest_isr(apic);
  413. isrv = (isr != -1) ? isr : 0;
  414. if ((tpr & 0xf0) >= (isrv & 0xf0))
  415. ppr = tpr & 0xff;
  416. else
  417. ppr = isrv & 0xf0;
  418. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  419. apic, ppr, isr, isrv);
  420. if (old_ppr != ppr) {
  421. apic_set_reg(apic, APIC_PROCPRI, ppr);
  422. if (ppr < old_ppr)
  423. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  424. }
  425. }
  426. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  427. {
  428. apic_set_reg(apic, APIC_TASKPRI, tpr);
  429. apic_update_ppr(apic);
  430. }
  431. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  432. {
  433. return dest == 0xff || kvm_apic_id(apic) == dest;
  434. }
  435. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  436. {
  437. int result = 0;
  438. u32 logical_id;
  439. if (apic_x2apic_mode(apic)) {
  440. logical_id = kvm_apic_get_reg(apic, APIC_LDR);
  441. return logical_id & mda;
  442. }
  443. logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
  444. switch (kvm_apic_get_reg(apic, APIC_DFR)) {
  445. case APIC_DFR_FLAT:
  446. if (logical_id & mda)
  447. result = 1;
  448. break;
  449. case APIC_DFR_CLUSTER:
  450. if (((logical_id >> 4) == (mda >> 0x4))
  451. && (logical_id & mda & 0xf))
  452. result = 1;
  453. break;
  454. default:
  455. apic_debug("Bad DFR vcpu %d: %08x\n",
  456. apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
  457. break;
  458. }
  459. return result;
  460. }
  461. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  462. int short_hand, int dest, int dest_mode)
  463. {
  464. int result = 0;
  465. struct kvm_lapic *target = vcpu->arch.apic;
  466. apic_debug("target %p, source %p, dest 0x%x, "
  467. "dest_mode 0x%x, short_hand 0x%x\n",
  468. target, source, dest, dest_mode, short_hand);
  469. ASSERT(target);
  470. switch (short_hand) {
  471. case APIC_DEST_NOSHORT:
  472. if (dest_mode == 0)
  473. /* Physical mode. */
  474. result = kvm_apic_match_physical_addr(target, dest);
  475. else
  476. /* Logical mode. */
  477. result = kvm_apic_match_logical_addr(target, dest);
  478. break;
  479. case APIC_DEST_SELF:
  480. result = (target == source);
  481. break;
  482. case APIC_DEST_ALLINC:
  483. result = 1;
  484. break;
  485. case APIC_DEST_ALLBUT:
  486. result = (target != source);
  487. break;
  488. default:
  489. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  490. short_hand);
  491. break;
  492. }
  493. return result;
  494. }
  495. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  496. struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
  497. {
  498. struct kvm_apic_map *map;
  499. unsigned long bitmap = 1;
  500. struct kvm_lapic **dst;
  501. int i;
  502. bool ret = false;
  503. *r = -1;
  504. if (irq->shorthand == APIC_DEST_SELF) {
  505. kvm_apic_set_irq(src->vcpu, irq, dest_map);
  506. *r = 1;
  507. return true;
  508. }
  509. if (irq->shorthand)
  510. return false;
  511. rcu_read_lock();
  512. map = rcu_dereference(kvm->arch.apic_map);
  513. if (!map)
  514. goto out;
  515. if (irq->dest_mode == 0) { /* physical mode */
  516. if (irq->delivery_mode == APIC_DM_LOWEST ||
  517. irq->dest_id == 0xff)
  518. goto out;
  519. dst = &map->phys_map[irq->dest_id & 0xff];
  520. } else {
  521. u32 mda = irq->dest_id << (32 - map->ldr_bits);
  522. dst = map->logical_map[apic_cluster_id(map, mda)];
  523. bitmap = apic_logical_id(map, mda);
  524. if (irq->delivery_mode == APIC_DM_LOWEST) {
  525. int l = -1;
  526. for_each_set_bit(i, &bitmap, 16) {
  527. if (!dst[i])
  528. continue;
  529. if (l < 0)
  530. l = i;
  531. else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
  532. l = i;
  533. }
  534. bitmap = (l >= 0) ? 1 << l : 0;
  535. }
  536. }
  537. for_each_set_bit(i, &bitmap, 16) {
  538. if (!dst[i])
  539. continue;
  540. if (*r < 0)
  541. *r = 0;
  542. kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
  543. *r += 1;
  544. }
  545. ret = true;
  546. out:
  547. rcu_read_unlock();
  548. return ret;
  549. }
  550. /* Set an IRQ pending in the lapic. */
  551. static void __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  552. int vector, int level, int trig_mode,
  553. unsigned long *dest_map)
  554. {
  555. struct kvm_vcpu *vcpu = apic->vcpu;
  556. switch (delivery_mode) {
  557. case APIC_DM_LOWEST:
  558. vcpu->arch.apic_arb_prio++;
  559. case APIC_DM_FIXED:
  560. /* FIXME add logic for vcpu on reset */
  561. if (unlikely(!apic_enabled(apic)))
  562. break;
  563. if (dest_map)
  564. __set_bit(vcpu->vcpu_id, dest_map);
  565. if (kvm_x86_ops->deliver_posted_interrupt)
  566. kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
  567. else {
  568. if (apic_test_and_set_irr(vector, apic)) {
  569. if (trig_mode)
  570. apic_debug("level trig mode repeatedly "
  571. "for vector %d", vector);
  572. goto out;
  573. }
  574. kvm_make_request(KVM_REQ_EVENT, vcpu);
  575. kvm_vcpu_kick(vcpu);
  576. }
  577. out:
  578. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  579. trig_mode, vector, false);
  580. break;
  581. case APIC_DM_REMRD:
  582. apic_debug("Ignoring delivery mode 3\n");
  583. break;
  584. case APIC_DM_SMI:
  585. apic_debug("Ignoring guest SMI\n");
  586. break;
  587. case APIC_DM_NMI:
  588. kvm_inject_nmi(vcpu);
  589. kvm_vcpu_kick(vcpu);
  590. break;
  591. case APIC_DM_INIT:
  592. if (!trig_mode || level) {
  593. /* assumes that there are only KVM_APIC_INIT/SIPI */
  594. apic->pending_events = (1UL << KVM_APIC_INIT);
  595. /* make sure pending_events is visible before sending
  596. * the request */
  597. smp_wmb();
  598. kvm_make_request(KVM_REQ_EVENT, vcpu);
  599. kvm_vcpu_kick(vcpu);
  600. } else {
  601. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  602. vcpu->vcpu_id);
  603. }
  604. break;
  605. case APIC_DM_STARTUP:
  606. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  607. vcpu->vcpu_id, vector);
  608. apic->sipi_vector = vector;
  609. /* make sure sipi_vector is visible for the receiver */
  610. smp_wmb();
  611. set_bit(KVM_APIC_SIPI, &apic->pending_events);
  612. kvm_make_request(KVM_REQ_EVENT, vcpu);
  613. kvm_vcpu_kick(vcpu);
  614. break;
  615. case APIC_DM_EXTINT:
  616. /*
  617. * Should only be called by kvm_apic_local_deliver() with LVT0,
  618. * before NMI watchdog was enabled. Already handled by
  619. * kvm_apic_accept_pic_intr().
  620. */
  621. break;
  622. default:
  623. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  624. delivery_mode);
  625. break;
  626. }
  627. }
  628. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  629. {
  630. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  631. }
  632. static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
  633. {
  634. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
  635. kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
  636. int trigger_mode;
  637. if (apic_test_vector(vector, apic->regs + APIC_TMR))
  638. trigger_mode = IOAPIC_LEVEL_TRIG;
  639. else
  640. trigger_mode = IOAPIC_EDGE_TRIG;
  641. kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
  642. }
  643. }
  644. static int apic_set_eoi(struct kvm_lapic *apic)
  645. {
  646. int vector = apic_find_highest_isr(apic);
  647. trace_kvm_eoi(apic, vector);
  648. /*
  649. * Not every write EOI will has corresponding ISR,
  650. * one example is when Kernel check timer on setup_IO_APIC
  651. */
  652. if (vector == -1)
  653. return vector;
  654. apic_clear_isr(vector, apic);
  655. apic_update_ppr(apic);
  656. kvm_ioapic_send_eoi(apic, vector);
  657. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  658. return vector;
  659. }
  660. /*
  661. * this interface assumes a trap-like exit, which has already finished
  662. * desired side effect including vISR and vPPR update.
  663. */
  664. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
  665. {
  666. struct kvm_lapic *apic = vcpu->arch.apic;
  667. trace_kvm_eoi(apic, vector);
  668. kvm_ioapic_send_eoi(apic, vector);
  669. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  670. }
  671. EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
  672. static void apic_send_ipi(struct kvm_lapic *apic)
  673. {
  674. u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
  675. u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
  676. struct kvm_lapic_irq irq;
  677. irq.vector = icr_low & APIC_VECTOR_MASK;
  678. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  679. irq.dest_mode = icr_low & APIC_DEST_MASK;
  680. irq.level = icr_low & APIC_INT_ASSERT;
  681. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  682. irq.shorthand = icr_low & APIC_SHORT_MASK;
  683. if (apic_x2apic_mode(apic))
  684. irq.dest_id = icr_high;
  685. else
  686. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  687. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  688. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  689. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  690. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  691. icr_high, icr_low, irq.shorthand, irq.dest_id,
  692. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  693. irq.vector);
  694. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
  695. }
  696. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  697. {
  698. ktime_t remaining;
  699. s64 ns;
  700. u32 tmcct;
  701. ASSERT(apic != NULL);
  702. /* if initial count is 0, current count should also be 0 */
  703. if (kvm_apic_get_reg(apic, APIC_TMICT) == 0)
  704. return 0;
  705. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  706. if (ktime_to_ns(remaining) < 0)
  707. remaining = ktime_set(0, 0);
  708. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  709. tmcct = div64_u64(ns,
  710. (APIC_BUS_CYCLE_NS * apic->divide_count));
  711. return tmcct;
  712. }
  713. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  714. {
  715. struct kvm_vcpu *vcpu = apic->vcpu;
  716. struct kvm_run *run = vcpu->run;
  717. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  718. run->tpr_access.rip = kvm_rip_read(vcpu);
  719. run->tpr_access.is_write = write;
  720. }
  721. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  722. {
  723. if (apic->vcpu->arch.tpr_access_reporting)
  724. __report_tpr_access(apic, write);
  725. }
  726. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  727. {
  728. u32 val = 0;
  729. if (offset >= LAPIC_MMIO_LENGTH)
  730. return 0;
  731. switch (offset) {
  732. case APIC_ID:
  733. if (apic_x2apic_mode(apic))
  734. val = kvm_apic_id(apic);
  735. else
  736. val = kvm_apic_id(apic) << 24;
  737. break;
  738. case APIC_ARBPRI:
  739. apic_debug("Access APIC ARBPRI register which is for P6\n");
  740. break;
  741. case APIC_TMCCT: /* Timer CCR */
  742. if (apic_lvtt_tscdeadline(apic))
  743. return 0;
  744. val = apic_get_tmcct(apic);
  745. break;
  746. case APIC_PROCPRI:
  747. apic_update_ppr(apic);
  748. val = kvm_apic_get_reg(apic, offset);
  749. break;
  750. case APIC_TASKPRI:
  751. report_tpr_access(apic, false);
  752. /* fall thru */
  753. default:
  754. val = kvm_apic_get_reg(apic, offset);
  755. break;
  756. }
  757. return val;
  758. }
  759. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  760. {
  761. return container_of(dev, struct kvm_lapic, dev);
  762. }
  763. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  764. void *data)
  765. {
  766. unsigned char alignment = offset & 0xf;
  767. u32 result;
  768. /* this bitmask has a bit cleared for each reserved register */
  769. static const u64 rmask = 0x43ff01ffffffe70cULL;
  770. if ((alignment + len) > 4) {
  771. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  772. offset, len);
  773. return 1;
  774. }
  775. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  776. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  777. offset);
  778. return 1;
  779. }
  780. result = __apic_read(apic, offset & ~0xf);
  781. trace_kvm_apic_read(offset, result);
  782. switch (len) {
  783. case 1:
  784. case 2:
  785. case 4:
  786. memcpy(data, (char *)&result + alignment, len);
  787. break;
  788. default:
  789. printk(KERN_ERR "Local APIC read with len = %x, "
  790. "should be 1,2, or 4 instead\n", len);
  791. break;
  792. }
  793. return 0;
  794. }
  795. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  796. {
  797. return kvm_apic_hw_enabled(apic) &&
  798. addr >= apic->base_address &&
  799. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  800. }
  801. static int apic_mmio_read(struct kvm_io_device *this,
  802. gpa_t address, int len, void *data)
  803. {
  804. struct kvm_lapic *apic = to_lapic(this);
  805. u32 offset = address - apic->base_address;
  806. if (!apic_mmio_in_range(apic, address))
  807. return -EOPNOTSUPP;
  808. apic_reg_read(apic, offset, len, data);
  809. return 0;
  810. }
  811. static void update_divide_count(struct kvm_lapic *apic)
  812. {
  813. u32 tmp1, tmp2, tdcr;
  814. tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
  815. tmp1 = tdcr & 0xf;
  816. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  817. apic->divide_count = 0x1 << (tmp2 & 0x7);
  818. apic_debug("timer divide count is 0x%x\n",
  819. apic->divide_count);
  820. }
  821. static void start_apic_timer(struct kvm_lapic *apic)
  822. {
  823. ktime_t now;
  824. atomic_set(&apic->lapic_timer.pending, 0);
  825. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  826. /* lapic timer in oneshot or periodic mode */
  827. now = apic->lapic_timer.timer.base->get_time();
  828. apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
  829. * APIC_BUS_CYCLE_NS * apic->divide_count;
  830. if (!apic->lapic_timer.period)
  831. return;
  832. /*
  833. * Do not allow the guest to program periodic timers with small
  834. * interval, since the hrtimers are not throttled by the host
  835. * scheduler.
  836. */
  837. if (apic_lvtt_period(apic)) {
  838. s64 min_period = min_timer_period_us * 1000LL;
  839. if (apic->lapic_timer.period < min_period) {
  840. pr_info_ratelimited(
  841. "kvm: vcpu %i: requested %lld ns "
  842. "lapic timer period limited to %lld ns\n",
  843. apic->vcpu->vcpu_id,
  844. apic->lapic_timer.period, min_period);
  845. apic->lapic_timer.period = min_period;
  846. }
  847. }
  848. hrtimer_start(&apic->lapic_timer.timer,
  849. ktime_add_ns(now, apic->lapic_timer.period),
  850. HRTIMER_MODE_ABS);
  851. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  852. PRIx64 ", "
  853. "timer initial count 0x%x, period %lldns, "
  854. "expire @ 0x%016" PRIx64 ".\n", __func__,
  855. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  856. kvm_apic_get_reg(apic, APIC_TMICT),
  857. apic->lapic_timer.period,
  858. ktime_to_ns(ktime_add_ns(now,
  859. apic->lapic_timer.period)));
  860. } else if (apic_lvtt_tscdeadline(apic)) {
  861. /* lapic timer in tsc deadline mode */
  862. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  863. u64 ns = 0;
  864. struct kvm_vcpu *vcpu = apic->vcpu;
  865. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  866. unsigned long flags;
  867. if (unlikely(!tscdeadline || !this_tsc_khz))
  868. return;
  869. local_irq_save(flags);
  870. now = apic->lapic_timer.timer.base->get_time();
  871. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
  872. if (likely(tscdeadline > guest_tsc)) {
  873. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  874. do_div(ns, this_tsc_khz);
  875. }
  876. hrtimer_start(&apic->lapic_timer.timer,
  877. ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
  878. local_irq_restore(flags);
  879. }
  880. }
  881. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  882. {
  883. int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
  884. if (apic_lvt_nmi_mode(lvt0_val)) {
  885. if (!nmi_wd_enabled) {
  886. apic_debug("Receive NMI setting on APIC_LVT0 "
  887. "for cpu %d\n", apic->vcpu->vcpu_id);
  888. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  889. }
  890. } else if (nmi_wd_enabled)
  891. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  892. }
  893. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  894. {
  895. int ret = 0;
  896. trace_kvm_apic_write(reg, val);
  897. switch (reg) {
  898. case APIC_ID: /* Local APIC ID */
  899. if (!apic_x2apic_mode(apic))
  900. kvm_apic_set_id(apic, val >> 24);
  901. else
  902. ret = 1;
  903. break;
  904. case APIC_TASKPRI:
  905. report_tpr_access(apic, true);
  906. apic_set_tpr(apic, val & 0xff);
  907. break;
  908. case APIC_EOI:
  909. apic_set_eoi(apic);
  910. break;
  911. case APIC_LDR:
  912. if (!apic_x2apic_mode(apic))
  913. kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
  914. else
  915. ret = 1;
  916. break;
  917. case APIC_DFR:
  918. if (!apic_x2apic_mode(apic)) {
  919. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  920. recalculate_apic_map(apic->vcpu->kvm);
  921. } else
  922. ret = 1;
  923. break;
  924. case APIC_SPIV: {
  925. u32 mask = 0x3ff;
  926. if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  927. mask |= APIC_SPIV_DIRECTED_EOI;
  928. apic_set_spiv(apic, val & mask);
  929. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  930. int i;
  931. u32 lvt_val;
  932. for (i = 0; i < APIC_LVT_NUM; i++) {
  933. lvt_val = kvm_apic_get_reg(apic,
  934. APIC_LVTT + 0x10 * i);
  935. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  936. lvt_val | APIC_LVT_MASKED);
  937. }
  938. atomic_set(&apic->lapic_timer.pending, 0);
  939. }
  940. break;
  941. }
  942. case APIC_ICR:
  943. /* No delay here, so we always clear the pending bit */
  944. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  945. apic_send_ipi(apic);
  946. break;
  947. case APIC_ICR2:
  948. if (!apic_x2apic_mode(apic))
  949. val &= 0xff000000;
  950. apic_set_reg(apic, APIC_ICR2, val);
  951. break;
  952. case APIC_LVT0:
  953. apic_manage_nmi_watchdog(apic, val);
  954. case APIC_LVTTHMR:
  955. case APIC_LVTPC:
  956. case APIC_LVT1:
  957. case APIC_LVTERR:
  958. /* TODO: Check vector */
  959. if (!kvm_apic_sw_enabled(apic))
  960. val |= APIC_LVT_MASKED;
  961. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  962. apic_set_reg(apic, reg, val);
  963. break;
  964. case APIC_LVTT:
  965. if ((kvm_apic_get_reg(apic, APIC_LVTT) &
  966. apic->lapic_timer.timer_mode_mask) !=
  967. (val & apic->lapic_timer.timer_mode_mask))
  968. hrtimer_cancel(&apic->lapic_timer.timer);
  969. if (!kvm_apic_sw_enabled(apic))
  970. val |= APIC_LVT_MASKED;
  971. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  972. apic_set_reg(apic, APIC_LVTT, val);
  973. break;
  974. case APIC_TMICT:
  975. if (apic_lvtt_tscdeadline(apic))
  976. break;
  977. hrtimer_cancel(&apic->lapic_timer.timer);
  978. apic_set_reg(apic, APIC_TMICT, val);
  979. start_apic_timer(apic);
  980. break;
  981. case APIC_TDCR:
  982. if (val & 4)
  983. apic_debug("KVM_WRITE:TDCR %x\n", val);
  984. apic_set_reg(apic, APIC_TDCR, val);
  985. update_divide_count(apic);
  986. break;
  987. case APIC_ESR:
  988. if (apic_x2apic_mode(apic) && val != 0) {
  989. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  990. ret = 1;
  991. }
  992. break;
  993. case APIC_SELF_IPI:
  994. if (apic_x2apic_mode(apic)) {
  995. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  996. } else
  997. ret = 1;
  998. break;
  999. default:
  1000. ret = 1;
  1001. break;
  1002. }
  1003. if (ret)
  1004. apic_debug("Local APIC Write to read-only register %x\n", reg);
  1005. return ret;
  1006. }
  1007. static int apic_mmio_write(struct kvm_io_device *this,
  1008. gpa_t address, int len, const void *data)
  1009. {
  1010. struct kvm_lapic *apic = to_lapic(this);
  1011. unsigned int offset = address - apic->base_address;
  1012. u32 val;
  1013. if (!apic_mmio_in_range(apic, address))
  1014. return -EOPNOTSUPP;
  1015. /*
  1016. * APIC register must be aligned on 128-bits boundary.
  1017. * 32/64/128 bits registers must be accessed thru 32 bits.
  1018. * Refer SDM 8.4.1
  1019. */
  1020. if (len != 4 || (offset & 0xf)) {
  1021. /* Don't shout loud, $infamous_os would cause only noise. */
  1022. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  1023. return 0;
  1024. }
  1025. val = *(u32*)data;
  1026. /* too common printing */
  1027. if (offset != APIC_EOI)
  1028. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  1029. "0x%x\n", __func__, offset, len, val);
  1030. apic_reg_write(apic, offset & 0xff0, val);
  1031. return 0;
  1032. }
  1033. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  1034. {
  1035. if (kvm_vcpu_has_lapic(vcpu))
  1036. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  1037. }
  1038. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  1039. /* emulate APIC access in a trap manner */
  1040. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
  1041. {
  1042. u32 val = 0;
  1043. /* hw has done the conditional check and inst decode */
  1044. offset &= 0xff0;
  1045. apic_reg_read(vcpu->arch.apic, offset, 4, &val);
  1046. /* TODO: optimize to just emulate side effect w/o one more write */
  1047. apic_reg_write(vcpu->arch.apic, offset, val);
  1048. }
  1049. EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
  1050. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  1051. {
  1052. struct kvm_lapic *apic = vcpu->arch.apic;
  1053. if (!vcpu->arch.apic)
  1054. return;
  1055. hrtimer_cancel(&apic->lapic_timer.timer);
  1056. if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
  1057. static_key_slow_dec_deferred(&apic_hw_disabled);
  1058. if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
  1059. static_key_slow_dec_deferred(&apic_sw_disabled);
  1060. if (apic->regs)
  1061. free_page((unsigned long)apic->regs);
  1062. kfree(apic);
  1063. }
  1064. /*
  1065. *----------------------------------------------------------------------
  1066. * LAPIC interface
  1067. *----------------------------------------------------------------------
  1068. */
  1069. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  1070. {
  1071. struct kvm_lapic *apic = vcpu->arch.apic;
  1072. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1073. apic_lvtt_period(apic))
  1074. return 0;
  1075. return apic->lapic_timer.tscdeadline;
  1076. }
  1077. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  1078. {
  1079. struct kvm_lapic *apic = vcpu->arch.apic;
  1080. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1081. apic_lvtt_period(apic))
  1082. return;
  1083. hrtimer_cancel(&apic->lapic_timer.timer);
  1084. apic->lapic_timer.tscdeadline = data;
  1085. start_apic_timer(apic);
  1086. }
  1087. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  1088. {
  1089. struct kvm_lapic *apic = vcpu->arch.apic;
  1090. if (!kvm_vcpu_has_lapic(vcpu))
  1091. return;
  1092. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  1093. | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
  1094. }
  1095. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  1096. {
  1097. u64 tpr;
  1098. if (!kvm_vcpu_has_lapic(vcpu))
  1099. return 0;
  1100. tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
  1101. return (tpr & 0xf0) >> 4;
  1102. }
  1103. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  1104. {
  1105. u64 old_value = vcpu->arch.apic_base;
  1106. struct kvm_lapic *apic = vcpu->arch.apic;
  1107. if (!apic) {
  1108. value |= MSR_IA32_APICBASE_BSP;
  1109. vcpu->arch.apic_base = value;
  1110. return;
  1111. }
  1112. /* update jump label if enable bit changes */
  1113. if ((vcpu->arch.apic_base ^ value) & MSR_IA32_APICBASE_ENABLE) {
  1114. if (value & MSR_IA32_APICBASE_ENABLE)
  1115. static_key_slow_dec_deferred(&apic_hw_disabled);
  1116. else
  1117. static_key_slow_inc(&apic_hw_disabled.key);
  1118. recalculate_apic_map(vcpu->kvm);
  1119. }
  1120. if (!kvm_vcpu_is_bsp(apic->vcpu))
  1121. value &= ~MSR_IA32_APICBASE_BSP;
  1122. vcpu->arch.apic_base = value;
  1123. if ((old_value ^ value) & X2APIC_ENABLE) {
  1124. if (value & X2APIC_ENABLE) {
  1125. u32 id = kvm_apic_id(apic);
  1126. u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
  1127. kvm_apic_set_ldr(apic, ldr);
  1128. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
  1129. } else
  1130. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
  1131. }
  1132. apic->base_address = apic->vcpu->arch.apic_base &
  1133. MSR_IA32_APICBASE_BASE;
  1134. /* with FSB delivery interrupt, we can restart APIC functionality */
  1135. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  1136. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  1137. }
  1138. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  1139. {
  1140. struct kvm_lapic *apic;
  1141. int i;
  1142. apic_debug("%s\n", __func__);
  1143. ASSERT(vcpu);
  1144. apic = vcpu->arch.apic;
  1145. ASSERT(apic != NULL);
  1146. /* Stop the timer in case it's a reset to an active apic */
  1147. hrtimer_cancel(&apic->lapic_timer.timer);
  1148. kvm_apic_set_id(apic, vcpu->vcpu_id);
  1149. kvm_apic_set_version(apic->vcpu);
  1150. for (i = 0; i < APIC_LVT_NUM; i++)
  1151. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  1152. apic_set_reg(apic, APIC_LVT0,
  1153. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  1154. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  1155. apic_set_spiv(apic, 0xff);
  1156. apic_set_reg(apic, APIC_TASKPRI, 0);
  1157. kvm_apic_set_ldr(apic, 0);
  1158. apic_set_reg(apic, APIC_ESR, 0);
  1159. apic_set_reg(apic, APIC_ICR, 0);
  1160. apic_set_reg(apic, APIC_ICR2, 0);
  1161. apic_set_reg(apic, APIC_TDCR, 0);
  1162. apic_set_reg(apic, APIC_TMICT, 0);
  1163. for (i = 0; i < 8; i++) {
  1164. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  1165. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  1166. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  1167. }
  1168. apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
  1169. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
  1170. apic->highest_isr_cache = -1;
  1171. update_divide_count(apic);
  1172. atomic_set(&apic->lapic_timer.pending, 0);
  1173. if (kvm_vcpu_is_bsp(vcpu))
  1174. kvm_lapic_set_base(vcpu,
  1175. vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
  1176. vcpu->arch.pv_eoi.msr_val = 0;
  1177. apic_update_ppr(apic);
  1178. vcpu->arch.apic_arb_prio = 0;
  1179. vcpu->arch.apic_attention = 0;
  1180. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  1181. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  1182. vcpu, kvm_apic_id(apic),
  1183. vcpu->arch.apic_base, apic->base_address);
  1184. }
  1185. /*
  1186. *----------------------------------------------------------------------
  1187. * timer interface
  1188. *----------------------------------------------------------------------
  1189. */
  1190. static bool lapic_is_periodic(struct kvm_lapic *apic)
  1191. {
  1192. return apic_lvtt_period(apic);
  1193. }
  1194. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  1195. {
  1196. struct kvm_lapic *apic = vcpu->arch.apic;
  1197. if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
  1198. apic_lvt_enabled(apic, APIC_LVTT))
  1199. return atomic_read(&apic->lapic_timer.pending);
  1200. return 0;
  1201. }
  1202. void kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  1203. {
  1204. u32 reg = kvm_apic_get_reg(apic, lvt_type);
  1205. int vector, mode, trig_mode;
  1206. if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  1207. vector = reg & APIC_VECTOR_MASK;
  1208. mode = reg & APIC_MODE_MASK;
  1209. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  1210. __apic_accept_irq(apic, mode, vector, 1, trig_mode, NULL);
  1211. }
  1212. }
  1213. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  1214. {
  1215. struct kvm_lapic *apic = vcpu->arch.apic;
  1216. if (apic)
  1217. kvm_apic_local_deliver(apic, APIC_LVT0);
  1218. }
  1219. static const struct kvm_io_device_ops apic_mmio_ops = {
  1220. .read = apic_mmio_read,
  1221. .write = apic_mmio_write,
  1222. };
  1223. static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
  1224. {
  1225. struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
  1226. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
  1227. struct kvm_vcpu *vcpu = apic->vcpu;
  1228. wait_queue_head_t *q = &vcpu->wq;
  1229. /*
  1230. * There is a race window between reading and incrementing, but we do
  1231. * not care about potentially losing timer events in the !reinject
  1232. * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
  1233. * in vcpu_enter_guest.
  1234. */
  1235. if (!atomic_read(&ktimer->pending)) {
  1236. atomic_inc(&ktimer->pending);
  1237. /* FIXME: this code should not know anything about vcpus */
  1238. kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
  1239. }
  1240. if (waitqueue_active(q))
  1241. wake_up_interruptible(q);
  1242. if (lapic_is_periodic(apic)) {
  1243. hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
  1244. return HRTIMER_RESTART;
  1245. } else
  1246. return HRTIMER_NORESTART;
  1247. }
  1248. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  1249. {
  1250. struct kvm_lapic *apic;
  1251. ASSERT(vcpu != NULL);
  1252. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  1253. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  1254. if (!apic)
  1255. goto nomem;
  1256. vcpu->arch.apic = apic;
  1257. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  1258. if (!apic->regs) {
  1259. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  1260. vcpu->vcpu_id);
  1261. goto nomem_free_apic;
  1262. }
  1263. apic->vcpu = vcpu;
  1264. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  1265. HRTIMER_MODE_ABS);
  1266. apic->lapic_timer.timer.function = apic_timer_fn;
  1267. /*
  1268. * APIC is created enabled. This will prevent kvm_lapic_set_base from
  1269. * thinking that APIC satet has changed.
  1270. */
  1271. vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
  1272. kvm_lapic_set_base(vcpu,
  1273. APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
  1274. static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
  1275. kvm_lapic_reset(vcpu);
  1276. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  1277. return 0;
  1278. nomem_free_apic:
  1279. kfree(apic);
  1280. nomem:
  1281. return -ENOMEM;
  1282. }
  1283. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  1284. {
  1285. struct kvm_lapic *apic = vcpu->arch.apic;
  1286. int highest_irr;
  1287. if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
  1288. return -1;
  1289. apic_update_ppr(apic);
  1290. highest_irr = apic_find_highest_irr(apic);
  1291. if ((highest_irr == -1) ||
  1292. ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
  1293. return -1;
  1294. return highest_irr;
  1295. }
  1296. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  1297. {
  1298. u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  1299. int r = 0;
  1300. if (!kvm_apic_hw_enabled(vcpu->arch.apic))
  1301. r = 1;
  1302. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1303. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1304. r = 1;
  1305. return r;
  1306. }
  1307. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1308. {
  1309. struct kvm_lapic *apic = vcpu->arch.apic;
  1310. if (!kvm_vcpu_has_lapic(vcpu))
  1311. return;
  1312. if (atomic_read(&apic->lapic_timer.pending) > 0) {
  1313. kvm_apic_local_deliver(apic, APIC_LVTT);
  1314. atomic_set(&apic->lapic_timer.pending, 0);
  1315. }
  1316. }
  1317. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1318. {
  1319. int vector = kvm_apic_has_interrupt(vcpu);
  1320. struct kvm_lapic *apic = vcpu->arch.apic;
  1321. if (vector == -1)
  1322. return -1;
  1323. apic_set_isr(vector, apic);
  1324. apic_update_ppr(apic);
  1325. apic_clear_irr(vector, apic);
  1326. return vector;
  1327. }
  1328. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  1329. struct kvm_lapic_state *s)
  1330. {
  1331. struct kvm_lapic *apic = vcpu->arch.apic;
  1332. kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
  1333. /* set SPIV separately to get count of SW disabled APICs right */
  1334. apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
  1335. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1336. /* call kvm_apic_set_id() to put apic into apic_map */
  1337. kvm_apic_set_id(apic, kvm_apic_id(apic));
  1338. kvm_apic_set_version(vcpu);
  1339. apic_update_ppr(apic);
  1340. hrtimer_cancel(&apic->lapic_timer.timer);
  1341. update_divide_count(apic);
  1342. start_apic_timer(apic);
  1343. apic->irr_pending = true;
  1344. apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
  1345. 1 : count_vectors(apic->regs + APIC_ISR);
  1346. apic->highest_isr_cache = -1;
  1347. kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
  1348. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1349. kvm_rtc_eoi_tracking_restore_one(vcpu);
  1350. }
  1351. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1352. {
  1353. struct hrtimer *timer;
  1354. if (!kvm_vcpu_has_lapic(vcpu))
  1355. return;
  1356. timer = &vcpu->arch.apic->lapic_timer.timer;
  1357. if (hrtimer_cancel(timer))
  1358. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1359. }
  1360. /*
  1361. * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
  1362. *
  1363. * Detect whether guest triggered PV EOI since the
  1364. * last entry. If yes, set EOI on guests's behalf.
  1365. * Clear PV EOI in guest memory in any case.
  1366. */
  1367. static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
  1368. struct kvm_lapic *apic)
  1369. {
  1370. bool pending;
  1371. int vector;
  1372. /*
  1373. * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
  1374. * and KVM_PV_EOI_ENABLED in guest memory as follows:
  1375. *
  1376. * KVM_APIC_PV_EOI_PENDING is unset:
  1377. * -> host disabled PV EOI.
  1378. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
  1379. * -> host enabled PV EOI, guest did not execute EOI yet.
  1380. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
  1381. * -> host enabled PV EOI, guest executed EOI.
  1382. */
  1383. BUG_ON(!pv_eoi_enabled(vcpu));
  1384. pending = pv_eoi_get_pending(vcpu);
  1385. /*
  1386. * Clear pending bit in any case: it will be set again on vmentry.
  1387. * While this might not be ideal from performance point of view,
  1388. * this makes sure pv eoi is only enabled when we know it's safe.
  1389. */
  1390. pv_eoi_clr_pending(vcpu);
  1391. if (pending)
  1392. return;
  1393. vector = apic_set_eoi(apic);
  1394. trace_kvm_pv_eoi(apic, vector);
  1395. }
  1396. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1397. {
  1398. u32 data;
  1399. void *vapic;
  1400. if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
  1401. apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
  1402. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1403. return;
  1404. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1405. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  1406. kunmap_atomic(vapic);
  1407. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1408. }
  1409. /*
  1410. * apic_sync_pv_eoi_to_guest - called before vmentry
  1411. *
  1412. * Detect whether it's safe to enable PV EOI and
  1413. * if yes do so.
  1414. */
  1415. static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
  1416. struct kvm_lapic *apic)
  1417. {
  1418. if (!pv_eoi_enabled(vcpu) ||
  1419. /* IRR set or many bits in ISR: could be nested. */
  1420. apic->irr_pending ||
  1421. /* Cache not set: could be safe but we don't bother. */
  1422. apic->highest_isr_cache == -1 ||
  1423. /* Need EOI to update ioapic. */
  1424. kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
  1425. /*
  1426. * PV EOI was disabled by apic_sync_pv_eoi_from_guest
  1427. * so we need not do anything here.
  1428. */
  1429. return;
  1430. }
  1431. pv_eoi_set_pending(apic->vcpu);
  1432. }
  1433. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1434. {
  1435. u32 data, tpr;
  1436. int max_irr, max_isr;
  1437. struct kvm_lapic *apic = vcpu->arch.apic;
  1438. void *vapic;
  1439. apic_sync_pv_eoi_to_guest(vcpu, apic);
  1440. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1441. return;
  1442. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1443. max_irr = apic_find_highest_irr(apic);
  1444. if (max_irr < 0)
  1445. max_irr = 0;
  1446. max_isr = apic_find_highest_isr(apic);
  1447. if (max_isr < 0)
  1448. max_isr = 0;
  1449. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1450. vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
  1451. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  1452. kunmap_atomic(vapic);
  1453. }
  1454. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1455. {
  1456. vcpu->arch.apic->vapic_addr = vapic_addr;
  1457. if (vapic_addr)
  1458. __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1459. else
  1460. __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1461. }
  1462. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1463. {
  1464. struct kvm_lapic *apic = vcpu->arch.apic;
  1465. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1466. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1467. return 1;
  1468. /* if this is ICR write vector before command */
  1469. if (msr == 0x830)
  1470. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1471. return apic_reg_write(apic, reg, (u32)data);
  1472. }
  1473. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1474. {
  1475. struct kvm_lapic *apic = vcpu->arch.apic;
  1476. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1477. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1478. return 1;
  1479. if (apic_reg_read(apic, reg, 4, &low))
  1480. return 1;
  1481. if (msr == 0x830)
  1482. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1483. *data = (((u64)high) << 32) | low;
  1484. return 0;
  1485. }
  1486. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1487. {
  1488. struct kvm_lapic *apic = vcpu->arch.apic;
  1489. if (!kvm_vcpu_has_lapic(vcpu))
  1490. return 1;
  1491. /* if this is ICR write vector before command */
  1492. if (reg == APIC_ICR)
  1493. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1494. return apic_reg_write(apic, reg, (u32)data);
  1495. }
  1496. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1497. {
  1498. struct kvm_lapic *apic = vcpu->arch.apic;
  1499. u32 low, high = 0;
  1500. if (!kvm_vcpu_has_lapic(vcpu))
  1501. return 1;
  1502. if (apic_reg_read(apic, reg, 4, &low))
  1503. return 1;
  1504. if (reg == APIC_ICR)
  1505. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1506. *data = (((u64)high) << 32) | low;
  1507. return 0;
  1508. }
  1509. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
  1510. {
  1511. u64 addr = data & ~KVM_MSR_ENABLED;
  1512. if (!IS_ALIGNED(addr, 4))
  1513. return 1;
  1514. vcpu->arch.pv_eoi.msr_val = data;
  1515. if (!pv_eoi_enabled(vcpu))
  1516. return 0;
  1517. return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
  1518. addr, sizeof(u8));
  1519. }
  1520. void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
  1521. {
  1522. struct kvm_lapic *apic = vcpu->arch.apic;
  1523. unsigned int sipi_vector;
  1524. if (!kvm_vcpu_has_lapic(vcpu))
  1525. return;
  1526. if (test_and_clear_bit(KVM_APIC_INIT, &apic->pending_events)) {
  1527. kvm_lapic_reset(vcpu);
  1528. kvm_vcpu_reset(vcpu);
  1529. if (kvm_vcpu_is_bsp(apic->vcpu))
  1530. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1531. else
  1532. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  1533. }
  1534. if (test_and_clear_bit(KVM_APIC_SIPI, &apic->pending_events) &&
  1535. vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  1536. /* evaluate pending_events before reading the vector */
  1537. smp_rmb();
  1538. sipi_vector = apic->sipi_vector;
  1539. pr_debug("vcpu %d received sipi with vector # %x\n",
  1540. vcpu->vcpu_id, sipi_vector);
  1541. kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
  1542. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1543. }
  1544. }
  1545. void kvm_lapic_init(void)
  1546. {
  1547. /* do not patch jump label more than once per second */
  1548. jump_label_rate_limit(&apic_hw_disabled, HZ);
  1549. jump_label_rate_limit(&apic_sw_disabled, HZ);
  1550. }