emulate.c 121 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstImmUByte (OpImmUByte << DstShift)
  84. #define DstDX (OpDX << DstShift)
  85. #define DstAccLo (OpAccLo << DstShift)
  86. #define DstMask (OpMask << DstShift)
  87. /* Source operand type. */
  88. #define SrcShift 6
  89. #define SrcNone (OpNone << SrcShift)
  90. #define SrcReg (OpReg << SrcShift)
  91. #define SrcMem (OpMem << SrcShift)
  92. #define SrcMem16 (OpMem16 << SrcShift)
  93. #define SrcMem32 (OpMem32 << SrcShift)
  94. #define SrcImm (OpImm << SrcShift)
  95. #define SrcImmByte (OpImmByte << SrcShift)
  96. #define SrcOne (OpOne << SrcShift)
  97. #define SrcImmUByte (OpImmUByte << SrcShift)
  98. #define SrcImmU (OpImmU << SrcShift)
  99. #define SrcSI (OpSI << SrcShift)
  100. #define SrcXLat (OpXLat << SrcShift)
  101. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  102. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  103. #define SrcAcc (OpAcc << SrcShift)
  104. #define SrcImmU16 (OpImmU16 << SrcShift)
  105. #define SrcImm64 (OpImm64 << SrcShift)
  106. #define SrcDX (OpDX << SrcShift)
  107. #define SrcMem8 (OpMem8 << SrcShift)
  108. #define SrcAccHi (OpAccHi << SrcShift)
  109. #define SrcMask (OpMask << SrcShift)
  110. #define BitOp (1<<11)
  111. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  112. #define String (1<<13) /* String instruction (rep capable) */
  113. #define Stack (1<<14) /* Stack instruction (push/pop) */
  114. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  115. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  116. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  117. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  118. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  119. #define Escape (5<<15) /* Escape to coprocessor instruction */
  120. #define Sse (1<<18) /* SSE Vector instruction */
  121. /* Generic ModRM decode. */
  122. #define ModRM (1<<19)
  123. /* Destination is only written; never read. */
  124. #define Mov (1<<20)
  125. /* Misc flags */
  126. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  127. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  128. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  129. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  130. #define Undefined (1<<25) /* No Such Instruction */
  131. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  132. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  133. #define No64 (1<<28)
  134. #define PageTable (1 << 29) /* instruction used to write page table */
  135. #define NotImpl (1 << 30) /* instruction is not implemented */
  136. /* Source 2 operand type */
  137. #define Src2Shift (31)
  138. #define Src2None (OpNone << Src2Shift)
  139. #define Src2Mem (OpMem << Src2Shift)
  140. #define Src2CL (OpCL << Src2Shift)
  141. #define Src2ImmByte (OpImmByte << Src2Shift)
  142. #define Src2One (OpOne << Src2Shift)
  143. #define Src2Imm (OpImm << Src2Shift)
  144. #define Src2ES (OpES << Src2Shift)
  145. #define Src2CS (OpCS << Src2Shift)
  146. #define Src2SS (OpSS << Src2Shift)
  147. #define Src2DS (OpDS << Src2Shift)
  148. #define Src2FS (OpFS << Src2Shift)
  149. #define Src2GS (OpGS << Src2Shift)
  150. #define Src2Mask (OpMask << Src2Shift)
  151. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  152. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  153. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  154. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  155. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  156. #define NoWrite ((u64)1 << 45) /* No writeback */
  157. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  158. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  159. #define X2(x...) x, x
  160. #define X3(x...) X2(x), x
  161. #define X4(x...) X2(x), X2(x)
  162. #define X5(x...) X4(x), x
  163. #define X6(x...) X4(x), X2(x)
  164. #define X7(x...) X4(x), X3(x)
  165. #define X8(x...) X4(x), X4(x)
  166. #define X16(x...) X8(x), X8(x)
  167. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  168. #define FASTOP_SIZE 8
  169. /*
  170. * fastop functions have a special calling convention:
  171. *
  172. * dst: rax (in/out)
  173. * src: rdx (in/out)
  174. * src2: rcx (in)
  175. * flags: rflags (in/out)
  176. * ex: rsi (in:fastop pointer, out:zero if exception)
  177. *
  178. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  179. * different operand sizes can be reached by calculation, rather than a jump
  180. * table (which would be bigger than the code).
  181. *
  182. * fastop functions are declared as taking a never-defined fastop parameter,
  183. * so they can't be called from C directly.
  184. */
  185. struct fastop;
  186. struct opcode {
  187. u64 flags : 56;
  188. u64 intercept : 8;
  189. union {
  190. int (*execute)(struct x86_emulate_ctxt *ctxt);
  191. const struct opcode *group;
  192. const struct group_dual *gdual;
  193. const struct gprefix *gprefix;
  194. const struct escape *esc;
  195. void (*fastop)(struct fastop *fake);
  196. } u;
  197. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  198. };
  199. struct group_dual {
  200. struct opcode mod012[8];
  201. struct opcode mod3[8];
  202. };
  203. struct gprefix {
  204. struct opcode pfx_no;
  205. struct opcode pfx_66;
  206. struct opcode pfx_f2;
  207. struct opcode pfx_f3;
  208. };
  209. struct escape {
  210. struct opcode op[8];
  211. struct opcode high[64];
  212. };
  213. /* EFLAGS bit definitions. */
  214. #define EFLG_ID (1<<21)
  215. #define EFLG_VIP (1<<20)
  216. #define EFLG_VIF (1<<19)
  217. #define EFLG_AC (1<<18)
  218. #define EFLG_VM (1<<17)
  219. #define EFLG_RF (1<<16)
  220. #define EFLG_IOPL (3<<12)
  221. #define EFLG_NT (1<<14)
  222. #define EFLG_OF (1<<11)
  223. #define EFLG_DF (1<<10)
  224. #define EFLG_IF (1<<9)
  225. #define EFLG_TF (1<<8)
  226. #define EFLG_SF (1<<7)
  227. #define EFLG_ZF (1<<6)
  228. #define EFLG_AF (1<<4)
  229. #define EFLG_PF (1<<2)
  230. #define EFLG_CF (1<<0)
  231. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  232. #define EFLG_RESERVED_ONE_MASK 2
  233. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  234. {
  235. if (!(ctxt->regs_valid & (1 << nr))) {
  236. ctxt->regs_valid |= 1 << nr;
  237. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  238. }
  239. return ctxt->_regs[nr];
  240. }
  241. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  242. {
  243. ctxt->regs_valid |= 1 << nr;
  244. ctxt->regs_dirty |= 1 << nr;
  245. return &ctxt->_regs[nr];
  246. }
  247. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  248. {
  249. reg_read(ctxt, nr);
  250. return reg_write(ctxt, nr);
  251. }
  252. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  253. {
  254. unsigned reg;
  255. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  256. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  257. }
  258. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  259. {
  260. ctxt->regs_dirty = 0;
  261. ctxt->regs_valid = 0;
  262. }
  263. /*
  264. * These EFLAGS bits are restored from saved value during emulation, and
  265. * any changes are written back to the saved value after emulation.
  266. */
  267. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  268. #ifdef CONFIG_X86_64
  269. #define ON64(x) x
  270. #else
  271. #define ON64(x)
  272. #endif
  273. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  274. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  275. #define FOP_RET "ret \n\t"
  276. #define FOP_START(op) \
  277. extern void em_##op(struct fastop *fake); \
  278. asm(".pushsection .text, \"ax\" \n\t" \
  279. ".global em_" #op " \n\t" \
  280. FOP_ALIGN \
  281. "em_" #op ": \n\t"
  282. #define FOP_END \
  283. ".popsection")
  284. #define FOPNOP() FOP_ALIGN FOP_RET
  285. #define FOP1E(op, dst) \
  286. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  287. #define FOP1EEX(op, dst) \
  288. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  289. #define FASTOP1(op) \
  290. FOP_START(op) \
  291. FOP1E(op##b, al) \
  292. FOP1E(op##w, ax) \
  293. FOP1E(op##l, eax) \
  294. ON64(FOP1E(op##q, rax)) \
  295. FOP_END
  296. /* 1-operand, using src2 (for MUL/DIV r/m) */
  297. #define FASTOP1SRC2(op, name) \
  298. FOP_START(name) \
  299. FOP1E(op, cl) \
  300. FOP1E(op, cx) \
  301. FOP1E(op, ecx) \
  302. ON64(FOP1E(op, rcx)) \
  303. FOP_END
  304. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  305. #define FASTOP1SRC2EX(op, name) \
  306. FOP_START(name) \
  307. FOP1EEX(op, cl) \
  308. FOP1EEX(op, cx) \
  309. FOP1EEX(op, ecx) \
  310. ON64(FOP1EEX(op, rcx)) \
  311. FOP_END
  312. #define FOP2E(op, dst, src) \
  313. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  314. #define FASTOP2(op) \
  315. FOP_START(op) \
  316. FOP2E(op##b, al, dl) \
  317. FOP2E(op##w, ax, dx) \
  318. FOP2E(op##l, eax, edx) \
  319. ON64(FOP2E(op##q, rax, rdx)) \
  320. FOP_END
  321. /* 2 operand, word only */
  322. #define FASTOP2W(op) \
  323. FOP_START(op) \
  324. FOPNOP() \
  325. FOP2E(op##w, ax, dx) \
  326. FOP2E(op##l, eax, edx) \
  327. ON64(FOP2E(op##q, rax, rdx)) \
  328. FOP_END
  329. /* 2 operand, src is CL */
  330. #define FASTOP2CL(op) \
  331. FOP_START(op) \
  332. FOP2E(op##b, al, cl) \
  333. FOP2E(op##w, ax, cl) \
  334. FOP2E(op##l, eax, cl) \
  335. ON64(FOP2E(op##q, rax, cl)) \
  336. FOP_END
  337. #define FOP3E(op, dst, src, src2) \
  338. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  339. /* 3-operand, word-only, src2=cl */
  340. #define FASTOP3WCL(op) \
  341. FOP_START(op) \
  342. FOPNOP() \
  343. FOP3E(op##w, ax, dx, cl) \
  344. FOP3E(op##l, eax, edx, cl) \
  345. ON64(FOP3E(op##q, rax, rdx, cl)) \
  346. FOP_END
  347. /* Special case for SETcc - 1 instruction per cc */
  348. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  349. asm(".global kvm_fastop_exception \n"
  350. "kvm_fastop_exception: xor %esi, %esi; ret");
  351. FOP_START(setcc)
  352. FOP_SETCC(seto)
  353. FOP_SETCC(setno)
  354. FOP_SETCC(setc)
  355. FOP_SETCC(setnc)
  356. FOP_SETCC(setz)
  357. FOP_SETCC(setnz)
  358. FOP_SETCC(setbe)
  359. FOP_SETCC(setnbe)
  360. FOP_SETCC(sets)
  361. FOP_SETCC(setns)
  362. FOP_SETCC(setp)
  363. FOP_SETCC(setnp)
  364. FOP_SETCC(setl)
  365. FOP_SETCC(setnl)
  366. FOP_SETCC(setle)
  367. FOP_SETCC(setnle)
  368. FOP_END;
  369. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  370. FOP_END;
  371. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  372. enum x86_intercept intercept,
  373. enum x86_intercept_stage stage)
  374. {
  375. struct x86_instruction_info info = {
  376. .intercept = intercept,
  377. .rep_prefix = ctxt->rep_prefix,
  378. .modrm_mod = ctxt->modrm_mod,
  379. .modrm_reg = ctxt->modrm_reg,
  380. .modrm_rm = ctxt->modrm_rm,
  381. .src_val = ctxt->src.val64,
  382. .src_bytes = ctxt->src.bytes,
  383. .dst_bytes = ctxt->dst.bytes,
  384. .ad_bytes = ctxt->ad_bytes,
  385. .next_rip = ctxt->eip,
  386. };
  387. return ctxt->ops->intercept(ctxt, &info, stage);
  388. }
  389. static void assign_masked(ulong *dest, ulong src, ulong mask)
  390. {
  391. *dest = (*dest & ~mask) | (src & mask);
  392. }
  393. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  394. {
  395. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  396. }
  397. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  398. {
  399. u16 sel;
  400. struct desc_struct ss;
  401. if (ctxt->mode == X86EMUL_MODE_PROT64)
  402. return ~0UL;
  403. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  404. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  405. }
  406. static int stack_size(struct x86_emulate_ctxt *ctxt)
  407. {
  408. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  409. }
  410. /* Access/update address held in a register, based on addressing mode. */
  411. static inline unsigned long
  412. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  413. {
  414. if (ctxt->ad_bytes == sizeof(unsigned long))
  415. return reg;
  416. else
  417. return reg & ad_mask(ctxt);
  418. }
  419. static inline unsigned long
  420. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  421. {
  422. return address_mask(ctxt, reg);
  423. }
  424. static void masked_increment(ulong *reg, ulong mask, int inc)
  425. {
  426. assign_masked(reg, *reg + inc, mask);
  427. }
  428. static inline void
  429. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  430. {
  431. ulong mask;
  432. if (ctxt->ad_bytes == sizeof(unsigned long))
  433. mask = ~0UL;
  434. else
  435. mask = ad_mask(ctxt);
  436. masked_increment(reg, mask, inc);
  437. }
  438. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  439. {
  440. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  441. }
  442. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  443. {
  444. register_address_increment(ctxt, &ctxt->_eip, rel);
  445. }
  446. static u32 desc_limit_scaled(struct desc_struct *desc)
  447. {
  448. u32 limit = get_desc_limit(desc);
  449. return desc->g ? (limit << 12) | 0xfff : limit;
  450. }
  451. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  452. {
  453. ctxt->has_seg_override = true;
  454. ctxt->seg_override = seg;
  455. }
  456. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  457. {
  458. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  459. return 0;
  460. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  461. }
  462. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  463. {
  464. if (!ctxt->has_seg_override)
  465. return 0;
  466. return ctxt->seg_override;
  467. }
  468. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  469. u32 error, bool valid)
  470. {
  471. ctxt->exception.vector = vec;
  472. ctxt->exception.error_code = error;
  473. ctxt->exception.error_code_valid = valid;
  474. return X86EMUL_PROPAGATE_FAULT;
  475. }
  476. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  477. {
  478. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  479. }
  480. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  481. {
  482. return emulate_exception(ctxt, GP_VECTOR, err, true);
  483. }
  484. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  485. {
  486. return emulate_exception(ctxt, SS_VECTOR, err, true);
  487. }
  488. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  489. {
  490. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  491. }
  492. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  493. {
  494. return emulate_exception(ctxt, TS_VECTOR, err, true);
  495. }
  496. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  497. {
  498. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  499. }
  500. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  501. {
  502. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  503. }
  504. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  505. {
  506. u16 selector;
  507. struct desc_struct desc;
  508. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  509. return selector;
  510. }
  511. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  512. unsigned seg)
  513. {
  514. u16 dummy;
  515. u32 base3;
  516. struct desc_struct desc;
  517. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  518. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  519. }
  520. /*
  521. * x86 defines three classes of vector instructions: explicitly
  522. * aligned, explicitly unaligned, and the rest, which change behaviour
  523. * depending on whether they're AVX encoded or not.
  524. *
  525. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  526. * subject to the same check.
  527. */
  528. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  529. {
  530. if (likely(size < 16))
  531. return false;
  532. if (ctxt->d & Aligned)
  533. return true;
  534. else if (ctxt->d & Unaligned)
  535. return false;
  536. else if (ctxt->d & Avx)
  537. return false;
  538. else
  539. return true;
  540. }
  541. static int __linearize(struct x86_emulate_ctxt *ctxt,
  542. struct segmented_address addr,
  543. unsigned size, bool write, bool fetch,
  544. ulong *linear)
  545. {
  546. struct desc_struct desc;
  547. bool usable;
  548. ulong la;
  549. u32 lim;
  550. u16 sel;
  551. unsigned cpl;
  552. la = seg_base(ctxt, addr.seg) + addr.ea;
  553. switch (ctxt->mode) {
  554. case X86EMUL_MODE_PROT64:
  555. if (((signed long)la << 16) >> 16 != la)
  556. return emulate_gp(ctxt, 0);
  557. break;
  558. default:
  559. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  560. addr.seg);
  561. if (!usable)
  562. goto bad;
  563. /* code segment in protected mode or read-only data segment */
  564. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  565. || !(desc.type & 2)) && write)
  566. goto bad;
  567. /* unreadable code segment */
  568. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  569. goto bad;
  570. lim = desc_limit_scaled(&desc);
  571. if ((desc.type & 8) || !(desc.type & 4)) {
  572. /* expand-up segment */
  573. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  574. goto bad;
  575. } else {
  576. /* expand-down segment */
  577. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  578. goto bad;
  579. lim = desc.d ? 0xffffffff : 0xffff;
  580. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  581. goto bad;
  582. }
  583. cpl = ctxt->ops->cpl(ctxt);
  584. if (!(desc.type & 8)) {
  585. /* data segment */
  586. if (cpl > desc.dpl)
  587. goto bad;
  588. } else if ((desc.type & 8) && !(desc.type & 4)) {
  589. /* nonconforming code segment */
  590. if (cpl != desc.dpl)
  591. goto bad;
  592. } else if ((desc.type & 8) && (desc.type & 4)) {
  593. /* conforming code segment */
  594. if (cpl < desc.dpl)
  595. goto bad;
  596. }
  597. break;
  598. }
  599. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  600. la &= (u32)-1;
  601. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  602. return emulate_gp(ctxt, 0);
  603. *linear = la;
  604. return X86EMUL_CONTINUE;
  605. bad:
  606. if (addr.seg == VCPU_SREG_SS)
  607. return emulate_ss(ctxt, sel);
  608. else
  609. return emulate_gp(ctxt, sel);
  610. }
  611. static int linearize(struct x86_emulate_ctxt *ctxt,
  612. struct segmented_address addr,
  613. unsigned size, bool write,
  614. ulong *linear)
  615. {
  616. return __linearize(ctxt, addr, size, write, false, linear);
  617. }
  618. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  619. struct segmented_address addr,
  620. void *data,
  621. unsigned size)
  622. {
  623. int rc;
  624. ulong linear;
  625. rc = linearize(ctxt, addr, size, false, &linear);
  626. if (rc != X86EMUL_CONTINUE)
  627. return rc;
  628. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  629. }
  630. /*
  631. * Fetch the next byte of the instruction being emulated which is pointed to
  632. * by ctxt->_eip, then increment ctxt->_eip.
  633. *
  634. * Also prefetch the remaining bytes of the instruction without crossing page
  635. * boundary if they are not in fetch_cache yet.
  636. */
  637. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  638. {
  639. struct fetch_cache *fc = &ctxt->fetch;
  640. int rc;
  641. int size, cur_size;
  642. if (ctxt->_eip == fc->end) {
  643. unsigned long linear;
  644. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  645. .ea = ctxt->_eip };
  646. cur_size = fc->end - fc->start;
  647. size = min(15UL - cur_size,
  648. PAGE_SIZE - offset_in_page(ctxt->_eip));
  649. rc = __linearize(ctxt, addr, size, false, true, &linear);
  650. if (unlikely(rc != X86EMUL_CONTINUE))
  651. return rc;
  652. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  653. size, &ctxt->exception);
  654. if (unlikely(rc != X86EMUL_CONTINUE))
  655. return rc;
  656. fc->end += size;
  657. }
  658. *dest = fc->data[ctxt->_eip - fc->start];
  659. ctxt->_eip++;
  660. return X86EMUL_CONTINUE;
  661. }
  662. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  663. void *dest, unsigned size)
  664. {
  665. int rc;
  666. /* x86 instructions are limited to 15 bytes. */
  667. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  668. return X86EMUL_UNHANDLEABLE;
  669. while (size--) {
  670. rc = do_insn_fetch_byte(ctxt, dest++);
  671. if (rc != X86EMUL_CONTINUE)
  672. return rc;
  673. }
  674. return X86EMUL_CONTINUE;
  675. }
  676. /* Fetch next part of the instruction being emulated. */
  677. #define insn_fetch(_type, _ctxt) \
  678. ({ unsigned long _x; \
  679. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  680. if (rc != X86EMUL_CONTINUE) \
  681. goto done; \
  682. (_type)_x; \
  683. })
  684. #define insn_fetch_arr(_arr, _size, _ctxt) \
  685. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  686. if (rc != X86EMUL_CONTINUE) \
  687. goto done; \
  688. })
  689. /*
  690. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  691. * pointer into the block that addresses the relevant register.
  692. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  693. */
  694. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  695. int highbyte_regs)
  696. {
  697. void *p;
  698. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  699. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  700. else
  701. p = reg_rmw(ctxt, modrm_reg);
  702. return p;
  703. }
  704. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  705. struct segmented_address addr,
  706. u16 *size, unsigned long *address, int op_bytes)
  707. {
  708. int rc;
  709. if (op_bytes == 2)
  710. op_bytes = 3;
  711. *address = 0;
  712. rc = segmented_read_std(ctxt, addr, size, 2);
  713. if (rc != X86EMUL_CONTINUE)
  714. return rc;
  715. addr.ea += 2;
  716. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  717. return rc;
  718. }
  719. FASTOP2(add);
  720. FASTOP2(or);
  721. FASTOP2(adc);
  722. FASTOP2(sbb);
  723. FASTOP2(and);
  724. FASTOP2(sub);
  725. FASTOP2(xor);
  726. FASTOP2(cmp);
  727. FASTOP2(test);
  728. FASTOP1SRC2(mul, mul_ex);
  729. FASTOP1SRC2(imul, imul_ex);
  730. FASTOP1SRC2EX(div, div_ex);
  731. FASTOP1SRC2EX(idiv, idiv_ex);
  732. FASTOP3WCL(shld);
  733. FASTOP3WCL(shrd);
  734. FASTOP2W(imul);
  735. FASTOP1(not);
  736. FASTOP1(neg);
  737. FASTOP1(inc);
  738. FASTOP1(dec);
  739. FASTOP2CL(rol);
  740. FASTOP2CL(ror);
  741. FASTOP2CL(rcl);
  742. FASTOP2CL(rcr);
  743. FASTOP2CL(shl);
  744. FASTOP2CL(shr);
  745. FASTOP2CL(sar);
  746. FASTOP2W(bsf);
  747. FASTOP2W(bsr);
  748. FASTOP2W(bt);
  749. FASTOP2W(bts);
  750. FASTOP2W(btr);
  751. FASTOP2W(btc);
  752. static u8 test_cc(unsigned int condition, unsigned long flags)
  753. {
  754. u8 rc;
  755. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  756. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  757. asm("push %[flags]; popf; call *%[fastop]"
  758. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  759. return rc;
  760. }
  761. static void fetch_register_operand(struct operand *op)
  762. {
  763. switch (op->bytes) {
  764. case 1:
  765. op->val = *(u8 *)op->addr.reg;
  766. break;
  767. case 2:
  768. op->val = *(u16 *)op->addr.reg;
  769. break;
  770. case 4:
  771. op->val = *(u32 *)op->addr.reg;
  772. break;
  773. case 8:
  774. op->val = *(u64 *)op->addr.reg;
  775. break;
  776. }
  777. }
  778. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  779. {
  780. ctxt->ops->get_fpu(ctxt);
  781. switch (reg) {
  782. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  783. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  784. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  785. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  786. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  787. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  788. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  789. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  790. #ifdef CONFIG_X86_64
  791. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  792. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  793. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  794. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  795. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  796. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  797. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  798. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  799. #endif
  800. default: BUG();
  801. }
  802. ctxt->ops->put_fpu(ctxt);
  803. }
  804. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  805. int reg)
  806. {
  807. ctxt->ops->get_fpu(ctxt);
  808. switch (reg) {
  809. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  810. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  811. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  812. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  813. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  814. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  815. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  816. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  817. #ifdef CONFIG_X86_64
  818. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  819. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  820. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  821. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  822. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  823. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  824. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  825. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  826. #endif
  827. default: BUG();
  828. }
  829. ctxt->ops->put_fpu(ctxt);
  830. }
  831. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  832. {
  833. ctxt->ops->get_fpu(ctxt);
  834. switch (reg) {
  835. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  836. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  837. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  838. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  839. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  840. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  841. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  842. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  843. default: BUG();
  844. }
  845. ctxt->ops->put_fpu(ctxt);
  846. }
  847. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  848. {
  849. ctxt->ops->get_fpu(ctxt);
  850. switch (reg) {
  851. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  852. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  853. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  854. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  855. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  856. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  857. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  858. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  859. default: BUG();
  860. }
  861. ctxt->ops->put_fpu(ctxt);
  862. }
  863. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  864. {
  865. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  866. return emulate_nm(ctxt);
  867. ctxt->ops->get_fpu(ctxt);
  868. asm volatile("fninit");
  869. ctxt->ops->put_fpu(ctxt);
  870. return X86EMUL_CONTINUE;
  871. }
  872. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  873. {
  874. u16 fcw;
  875. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  876. return emulate_nm(ctxt);
  877. ctxt->ops->get_fpu(ctxt);
  878. asm volatile("fnstcw %0": "+m"(fcw));
  879. ctxt->ops->put_fpu(ctxt);
  880. /* force 2 byte destination */
  881. ctxt->dst.bytes = 2;
  882. ctxt->dst.val = fcw;
  883. return X86EMUL_CONTINUE;
  884. }
  885. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  886. {
  887. u16 fsw;
  888. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  889. return emulate_nm(ctxt);
  890. ctxt->ops->get_fpu(ctxt);
  891. asm volatile("fnstsw %0": "+m"(fsw));
  892. ctxt->ops->put_fpu(ctxt);
  893. /* force 2 byte destination */
  894. ctxt->dst.bytes = 2;
  895. ctxt->dst.val = fsw;
  896. return X86EMUL_CONTINUE;
  897. }
  898. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  899. struct operand *op)
  900. {
  901. unsigned reg = ctxt->modrm_reg;
  902. int highbyte_regs = ctxt->rex_prefix == 0;
  903. if (!(ctxt->d & ModRM))
  904. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  905. if (ctxt->d & Sse) {
  906. op->type = OP_XMM;
  907. op->bytes = 16;
  908. op->addr.xmm = reg;
  909. read_sse_reg(ctxt, &op->vec_val, reg);
  910. return;
  911. }
  912. if (ctxt->d & Mmx) {
  913. reg &= 7;
  914. op->type = OP_MM;
  915. op->bytes = 8;
  916. op->addr.mm = reg;
  917. return;
  918. }
  919. op->type = OP_REG;
  920. if (ctxt->d & ByteOp) {
  921. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  922. op->bytes = 1;
  923. } else {
  924. op->addr.reg = decode_register(ctxt, reg, 0);
  925. op->bytes = ctxt->op_bytes;
  926. }
  927. fetch_register_operand(op);
  928. op->orig_val = op->val;
  929. }
  930. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  931. {
  932. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  933. ctxt->modrm_seg = VCPU_SREG_SS;
  934. }
  935. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  936. struct operand *op)
  937. {
  938. u8 sib;
  939. int index_reg = 0, base_reg = 0, scale;
  940. int rc = X86EMUL_CONTINUE;
  941. ulong modrm_ea = 0;
  942. if (ctxt->rex_prefix) {
  943. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  944. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  945. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  946. }
  947. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  948. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  949. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  950. ctxt->modrm_seg = VCPU_SREG_DS;
  951. if (ctxt->modrm_mod == 3) {
  952. op->type = OP_REG;
  953. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  954. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
  955. if (ctxt->d & Sse) {
  956. op->type = OP_XMM;
  957. op->bytes = 16;
  958. op->addr.xmm = ctxt->modrm_rm;
  959. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  960. return rc;
  961. }
  962. if (ctxt->d & Mmx) {
  963. op->type = OP_MM;
  964. op->bytes = 8;
  965. op->addr.xmm = ctxt->modrm_rm & 7;
  966. return rc;
  967. }
  968. fetch_register_operand(op);
  969. return rc;
  970. }
  971. op->type = OP_MEM;
  972. if (ctxt->ad_bytes == 2) {
  973. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  974. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  975. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  976. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  977. /* 16-bit ModR/M decode. */
  978. switch (ctxt->modrm_mod) {
  979. case 0:
  980. if (ctxt->modrm_rm == 6)
  981. modrm_ea += insn_fetch(u16, ctxt);
  982. break;
  983. case 1:
  984. modrm_ea += insn_fetch(s8, ctxt);
  985. break;
  986. case 2:
  987. modrm_ea += insn_fetch(u16, ctxt);
  988. break;
  989. }
  990. switch (ctxt->modrm_rm) {
  991. case 0:
  992. modrm_ea += bx + si;
  993. break;
  994. case 1:
  995. modrm_ea += bx + di;
  996. break;
  997. case 2:
  998. modrm_ea += bp + si;
  999. break;
  1000. case 3:
  1001. modrm_ea += bp + di;
  1002. break;
  1003. case 4:
  1004. modrm_ea += si;
  1005. break;
  1006. case 5:
  1007. modrm_ea += di;
  1008. break;
  1009. case 6:
  1010. if (ctxt->modrm_mod != 0)
  1011. modrm_ea += bp;
  1012. break;
  1013. case 7:
  1014. modrm_ea += bx;
  1015. break;
  1016. }
  1017. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1018. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1019. ctxt->modrm_seg = VCPU_SREG_SS;
  1020. modrm_ea = (u16)modrm_ea;
  1021. } else {
  1022. /* 32/64-bit ModR/M decode. */
  1023. if ((ctxt->modrm_rm & 7) == 4) {
  1024. sib = insn_fetch(u8, ctxt);
  1025. index_reg |= (sib >> 3) & 7;
  1026. base_reg |= sib & 7;
  1027. scale = sib >> 6;
  1028. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1029. modrm_ea += insn_fetch(s32, ctxt);
  1030. else {
  1031. modrm_ea += reg_read(ctxt, base_reg);
  1032. adjust_modrm_seg(ctxt, base_reg);
  1033. }
  1034. if (index_reg != 4)
  1035. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1036. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1037. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1038. ctxt->rip_relative = 1;
  1039. } else {
  1040. base_reg = ctxt->modrm_rm;
  1041. modrm_ea += reg_read(ctxt, base_reg);
  1042. adjust_modrm_seg(ctxt, base_reg);
  1043. }
  1044. switch (ctxt->modrm_mod) {
  1045. case 0:
  1046. if (ctxt->modrm_rm == 5)
  1047. modrm_ea += insn_fetch(s32, ctxt);
  1048. break;
  1049. case 1:
  1050. modrm_ea += insn_fetch(s8, ctxt);
  1051. break;
  1052. case 2:
  1053. modrm_ea += insn_fetch(s32, ctxt);
  1054. break;
  1055. }
  1056. }
  1057. op->addr.mem.ea = modrm_ea;
  1058. done:
  1059. return rc;
  1060. }
  1061. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1062. struct operand *op)
  1063. {
  1064. int rc = X86EMUL_CONTINUE;
  1065. op->type = OP_MEM;
  1066. switch (ctxt->ad_bytes) {
  1067. case 2:
  1068. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1069. break;
  1070. case 4:
  1071. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1072. break;
  1073. case 8:
  1074. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1075. break;
  1076. }
  1077. done:
  1078. return rc;
  1079. }
  1080. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1081. {
  1082. long sv = 0, mask;
  1083. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1084. mask = ~(ctxt->dst.bytes * 8 - 1);
  1085. if (ctxt->src.bytes == 2)
  1086. sv = (s16)ctxt->src.val & (s16)mask;
  1087. else if (ctxt->src.bytes == 4)
  1088. sv = (s32)ctxt->src.val & (s32)mask;
  1089. ctxt->dst.addr.mem.ea += (sv >> 3);
  1090. }
  1091. /* only subword offset */
  1092. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1093. }
  1094. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1095. unsigned long addr, void *dest, unsigned size)
  1096. {
  1097. int rc;
  1098. struct read_cache *mc = &ctxt->mem_read;
  1099. if (mc->pos < mc->end)
  1100. goto read_cached;
  1101. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1102. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1103. &ctxt->exception);
  1104. if (rc != X86EMUL_CONTINUE)
  1105. return rc;
  1106. mc->end += size;
  1107. read_cached:
  1108. memcpy(dest, mc->data + mc->pos, size);
  1109. mc->pos += size;
  1110. return X86EMUL_CONTINUE;
  1111. }
  1112. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1113. struct segmented_address addr,
  1114. void *data,
  1115. unsigned size)
  1116. {
  1117. int rc;
  1118. ulong linear;
  1119. rc = linearize(ctxt, addr, size, false, &linear);
  1120. if (rc != X86EMUL_CONTINUE)
  1121. return rc;
  1122. return read_emulated(ctxt, linear, data, size);
  1123. }
  1124. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1125. struct segmented_address addr,
  1126. const void *data,
  1127. unsigned size)
  1128. {
  1129. int rc;
  1130. ulong linear;
  1131. rc = linearize(ctxt, addr, size, true, &linear);
  1132. if (rc != X86EMUL_CONTINUE)
  1133. return rc;
  1134. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1135. &ctxt->exception);
  1136. }
  1137. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1138. struct segmented_address addr,
  1139. const void *orig_data, const void *data,
  1140. unsigned size)
  1141. {
  1142. int rc;
  1143. ulong linear;
  1144. rc = linearize(ctxt, addr, size, true, &linear);
  1145. if (rc != X86EMUL_CONTINUE)
  1146. return rc;
  1147. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1148. size, &ctxt->exception);
  1149. }
  1150. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1151. unsigned int size, unsigned short port,
  1152. void *dest)
  1153. {
  1154. struct read_cache *rc = &ctxt->io_read;
  1155. if (rc->pos == rc->end) { /* refill pio read ahead */
  1156. unsigned int in_page, n;
  1157. unsigned int count = ctxt->rep_prefix ?
  1158. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1159. in_page = (ctxt->eflags & EFLG_DF) ?
  1160. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1161. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1162. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1163. count);
  1164. if (n == 0)
  1165. n = 1;
  1166. rc->pos = rc->end = 0;
  1167. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1168. return 0;
  1169. rc->end = n * size;
  1170. }
  1171. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1172. ctxt->dst.data = rc->data + rc->pos;
  1173. ctxt->dst.type = OP_MEM_STR;
  1174. ctxt->dst.count = (rc->end - rc->pos) / size;
  1175. rc->pos = rc->end;
  1176. } else {
  1177. memcpy(dest, rc->data + rc->pos, size);
  1178. rc->pos += size;
  1179. }
  1180. return 1;
  1181. }
  1182. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1183. u16 index, struct desc_struct *desc)
  1184. {
  1185. struct desc_ptr dt;
  1186. ulong addr;
  1187. ctxt->ops->get_idt(ctxt, &dt);
  1188. if (dt.size < index * 8 + 7)
  1189. return emulate_gp(ctxt, index << 3 | 0x2);
  1190. addr = dt.address + index * 8;
  1191. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1192. &ctxt->exception);
  1193. }
  1194. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1195. u16 selector, struct desc_ptr *dt)
  1196. {
  1197. const struct x86_emulate_ops *ops = ctxt->ops;
  1198. if (selector & 1 << 2) {
  1199. struct desc_struct desc;
  1200. u16 sel;
  1201. memset (dt, 0, sizeof *dt);
  1202. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1203. return;
  1204. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1205. dt->address = get_desc_base(&desc);
  1206. } else
  1207. ops->get_gdt(ctxt, dt);
  1208. }
  1209. /* allowed just for 8 bytes segments */
  1210. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1211. u16 selector, struct desc_struct *desc,
  1212. ulong *desc_addr_p)
  1213. {
  1214. struct desc_ptr dt;
  1215. u16 index = selector >> 3;
  1216. ulong addr;
  1217. get_descriptor_table_ptr(ctxt, selector, &dt);
  1218. if (dt.size < index * 8 + 7)
  1219. return emulate_gp(ctxt, selector & 0xfffc);
  1220. *desc_addr_p = addr = dt.address + index * 8;
  1221. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1222. &ctxt->exception);
  1223. }
  1224. /* allowed just for 8 bytes segments */
  1225. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1226. u16 selector, struct desc_struct *desc)
  1227. {
  1228. struct desc_ptr dt;
  1229. u16 index = selector >> 3;
  1230. ulong addr;
  1231. get_descriptor_table_ptr(ctxt, selector, &dt);
  1232. if (dt.size < index * 8 + 7)
  1233. return emulate_gp(ctxt, selector & 0xfffc);
  1234. addr = dt.address + index * 8;
  1235. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1236. &ctxt->exception);
  1237. }
  1238. /* Does not support long mode */
  1239. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1240. u16 selector, int seg)
  1241. {
  1242. struct desc_struct seg_desc, old_desc;
  1243. u8 dpl, rpl, cpl;
  1244. unsigned err_vec = GP_VECTOR;
  1245. u32 err_code = 0;
  1246. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1247. ulong desc_addr;
  1248. int ret;
  1249. u16 dummy;
  1250. memset(&seg_desc, 0, sizeof seg_desc);
  1251. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1252. /* set real mode segment descriptor (keep limit etc. for
  1253. * unreal mode) */
  1254. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1255. set_desc_base(&seg_desc, selector << 4);
  1256. goto load;
  1257. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1258. /* VM86 needs a clean new segment descriptor */
  1259. set_desc_base(&seg_desc, selector << 4);
  1260. set_desc_limit(&seg_desc, 0xffff);
  1261. seg_desc.type = 3;
  1262. seg_desc.p = 1;
  1263. seg_desc.s = 1;
  1264. seg_desc.dpl = 3;
  1265. goto load;
  1266. }
  1267. rpl = selector & 3;
  1268. cpl = ctxt->ops->cpl(ctxt);
  1269. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1270. if ((seg == VCPU_SREG_CS
  1271. || (seg == VCPU_SREG_SS
  1272. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1273. || seg == VCPU_SREG_TR)
  1274. && null_selector)
  1275. goto exception;
  1276. /* TR should be in GDT only */
  1277. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1278. goto exception;
  1279. if (null_selector) /* for NULL selector skip all following checks */
  1280. goto load;
  1281. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1282. if (ret != X86EMUL_CONTINUE)
  1283. return ret;
  1284. err_code = selector & 0xfffc;
  1285. err_vec = GP_VECTOR;
  1286. /* can't load system descriptor into segment selector */
  1287. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1288. goto exception;
  1289. if (!seg_desc.p) {
  1290. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1291. goto exception;
  1292. }
  1293. dpl = seg_desc.dpl;
  1294. switch (seg) {
  1295. case VCPU_SREG_SS:
  1296. /*
  1297. * segment is not a writable data segment or segment
  1298. * selector's RPL != CPL or segment selector's RPL != CPL
  1299. */
  1300. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1301. goto exception;
  1302. break;
  1303. case VCPU_SREG_CS:
  1304. if (!(seg_desc.type & 8))
  1305. goto exception;
  1306. if (seg_desc.type & 4) {
  1307. /* conforming */
  1308. if (dpl > cpl)
  1309. goto exception;
  1310. } else {
  1311. /* nonconforming */
  1312. if (rpl > cpl || dpl != cpl)
  1313. goto exception;
  1314. }
  1315. /* CS(RPL) <- CPL */
  1316. selector = (selector & 0xfffc) | cpl;
  1317. break;
  1318. case VCPU_SREG_TR:
  1319. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1320. goto exception;
  1321. old_desc = seg_desc;
  1322. seg_desc.type |= 2; /* busy */
  1323. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1324. sizeof(seg_desc), &ctxt->exception);
  1325. if (ret != X86EMUL_CONTINUE)
  1326. return ret;
  1327. break;
  1328. case VCPU_SREG_LDTR:
  1329. if (seg_desc.s || seg_desc.type != 2)
  1330. goto exception;
  1331. break;
  1332. default: /* DS, ES, FS, or GS */
  1333. /*
  1334. * segment is not a data or readable code segment or
  1335. * ((segment is a data or nonconforming code segment)
  1336. * and (both RPL and CPL > DPL))
  1337. */
  1338. if ((seg_desc.type & 0xa) == 0x8 ||
  1339. (((seg_desc.type & 0xc) != 0xc) &&
  1340. (rpl > dpl && cpl > dpl)))
  1341. goto exception;
  1342. break;
  1343. }
  1344. if (seg_desc.s) {
  1345. /* mark segment as accessed */
  1346. seg_desc.type |= 1;
  1347. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1348. if (ret != X86EMUL_CONTINUE)
  1349. return ret;
  1350. }
  1351. load:
  1352. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1353. return X86EMUL_CONTINUE;
  1354. exception:
  1355. emulate_exception(ctxt, err_vec, err_code, true);
  1356. return X86EMUL_PROPAGATE_FAULT;
  1357. }
  1358. static void write_register_operand(struct operand *op)
  1359. {
  1360. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1361. switch (op->bytes) {
  1362. case 1:
  1363. *(u8 *)op->addr.reg = (u8)op->val;
  1364. break;
  1365. case 2:
  1366. *(u16 *)op->addr.reg = (u16)op->val;
  1367. break;
  1368. case 4:
  1369. *op->addr.reg = (u32)op->val;
  1370. break; /* 64b: zero-extend */
  1371. case 8:
  1372. *op->addr.reg = op->val;
  1373. break;
  1374. }
  1375. }
  1376. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1377. {
  1378. int rc;
  1379. switch (op->type) {
  1380. case OP_REG:
  1381. write_register_operand(op);
  1382. break;
  1383. case OP_MEM:
  1384. if (ctxt->lock_prefix)
  1385. rc = segmented_cmpxchg(ctxt,
  1386. op->addr.mem,
  1387. &op->orig_val,
  1388. &op->val,
  1389. op->bytes);
  1390. else
  1391. rc = segmented_write(ctxt,
  1392. op->addr.mem,
  1393. &op->val,
  1394. op->bytes);
  1395. if (rc != X86EMUL_CONTINUE)
  1396. return rc;
  1397. break;
  1398. case OP_MEM_STR:
  1399. rc = segmented_write(ctxt,
  1400. op->addr.mem,
  1401. op->data,
  1402. op->bytes * op->count);
  1403. if (rc != X86EMUL_CONTINUE)
  1404. return rc;
  1405. break;
  1406. case OP_XMM:
  1407. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1408. break;
  1409. case OP_MM:
  1410. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1411. break;
  1412. case OP_NONE:
  1413. /* no writeback */
  1414. break;
  1415. default:
  1416. break;
  1417. }
  1418. return X86EMUL_CONTINUE;
  1419. }
  1420. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1421. {
  1422. struct segmented_address addr;
  1423. rsp_increment(ctxt, -bytes);
  1424. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1425. addr.seg = VCPU_SREG_SS;
  1426. return segmented_write(ctxt, addr, data, bytes);
  1427. }
  1428. static int em_push(struct x86_emulate_ctxt *ctxt)
  1429. {
  1430. /* Disable writeback. */
  1431. ctxt->dst.type = OP_NONE;
  1432. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1433. }
  1434. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1435. void *dest, int len)
  1436. {
  1437. int rc;
  1438. struct segmented_address addr;
  1439. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1440. addr.seg = VCPU_SREG_SS;
  1441. rc = segmented_read(ctxt, addr, dest, len);
  1442. if (rc != X86EMUL_CONTINUE)
  1443. return rc;
  1444. rsp_increment(ctxt, len);
  1445. return rc;
  1446. }
  1447. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1448. {
  1449. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1450. }
  1451. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1452. void *dest, int len)
  1453. {
  1454. int rc;
  1455. unsigned long val, change_mask;
  1456. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1457. int cpl = ctxt->ops->cpl(ctxt);
  1458. rc = emulate_pop(ctxt, &val, len);
  1459. if (rc != X86EMUL_CONTINUE)
  1460. return rc;
  1461. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1462. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1463. switch(ctxt->mode) {
  1464. case X86EMUL_MODE_PROT64:
  1465. case X86EMUL_MODE_PROT32:
  1466. case X86EMUL_MODE_PROT16:
  1467. if (cpl == 0)
  1468. change_mask |= EFLG_IOPL;
  1469. if (cpl <= iopl)
  1470. change_mask |= EFLG_IF;
  1471. break;
  1472. case X86EMUL_MODE_VM86:
  1473. if (iopl < 3)
  1474. return emulate_gp(ctxt, 0);
  1475. change_mask |= EFLG_IF;
  1476. break;
  1477. default: /* real mode */
  1478. change_mask |= (EFLG_IOPL | EFLG_IF);
  1479. break;
  1480. }
  1481. *(unsigned long *)dest =
  1482. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1483. return rc;
  1484. }
  1485. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1486. {
  1487. ctxt->dst.type = OP_REG;
  1488. ctxt->dst.addr.reg = &ctxt->eflags;
  1489. ctxt->dst.bytes = ctxt->op_bytes;
  1490. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1491. }
  1492. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1493. {
  1494. int rc;
  1495. unsigned frame_size = ctxt->src.val;
  1496. unsigned nesting_level = ctxt->src2.val & 31;
  1497. ulong rbp;
  1498. if (nesting_level)
  1499. return X86EMUL_UNHANDLEABLE;
  1500. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1501. rc = push(ctxt, &rbp, stack_size(ctxt));
  1502. if (rc != X86EMUL_CONTINUE)
  1503. return rc;
  1504. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1505. stack_mask(ctxt));
  1506. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1507. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1508. stack_mask(ctxt));
  1509. return X86EMUL_CONTINUE;
  1510. }
  1511. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1512. {
  1513. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1514. stack_mask(ctxt));
  1515. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1516. }
  1517. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1518. {
  1519. int seg = ctxt->src2.val;
  1520. ctxt->src.val = get_segment_selector(ctxt, seg);
  1521. return em_push(ctxt);
  1522. }
  1523. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1524. {
  1525. int seg = ctxt->src2.val;
  1526. unsigned long selector;
  1527. int rc;
  1528. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1529. if (rc != X86EMUL_CONTINUE)
  1530. return rc;
  1531. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1532. return rc;
  1533. }
  1534. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1535. {
  1536. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1537. int rc = X86EMUL_CONTINUE;
  1538. int reg = VCPU_REGS_RAX;
  1539. while (reg <= VCPU_REGS_RDI) {
  1540. (reg == VCPU_REGS_RSP) ?
  1541. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1542. rc = em_push(ctxt);
  1543. if (rc != X86EMUL_CONTINUE)
  1544. return rc;
  1545. ++reg;
  1546. }
  1547. return rc;
  1548. }
  1549. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1550. {
  1551. ctxt->src.val = (unsigned long)ctxt->eflags;
  1552. return em_push(ctxt);
  1553. }
  1554. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1555. {
  1556. int rc = X86EMUL_CONTINUE;
  1557. int reg = VCPU_REGS_RDI;
  1558. while (reg >= VCPU_REGS_RAX) {
  1559. if (reg == VCPU_REGS_RSP) {
  1560. rsp_increment(ctxt, ctxt->op_bytes);
  1561. --reg;
  1562. }
  1563. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1564. if (rc != X86EMUL_CONTINUE)
  1565. break;
  1566. --reg;
  1567. }
  1568. return rc;
  1569. }
  1570. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1571. {
  1572. const struct x86_emulate_ops *ops = ctxt->ops;
  1573. int rc;
  1574. struct desc_ptr dt;
  1575. gva_t cs_addr;
  1576. gva_t eip_addr;
  1577. u16 cs, eip;
  1578. /* TODO: Add limit checks */
  1579. ctxt->src.val = ctxt->eflags;
  1580. rc = em_push(ctxt);
  1581. if (rc != X86EMUL_CONTINUE)
  1582. return rc;
  1583. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1584. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1585. rc = em_push(ctxt);
  1586. if (rc != X86EMUL_CONTINUE)
  1587. return rc;
  1588. ctxt->src.val = ctxt->_eip;
  1589. rc = em_push(ctxt);
  1590. if (rc != X86EMUL_CONTINUE)
  1591. return rc;
  1592. ops->get_idt(ctxt, &dt);
  1593. eip_addr = dt.address + (irq << 2);
  1594. cs_addr = dt.address + (irq << 2) + 2;
  1595. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1596. if (rc != X86EMUL_CONTINUE)
  1597. return rc;
  1598. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1599. if (rc != X86EMUL_CONTINUE)
  1600. return rc;
  1601. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1602. if (rc != X86EMUL_CONTINUE)
  1603. return rc;
  1604. ctxt->_eip = eip;
  1605. return rc;
  1606. }
  1607. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1608. {
  1609. int rc;
  1610. invalidate_registers(ctxt);
  1611. rc = __emulate_int_real(ctxt, irq);
  1612. if (rc == X86EMUL_CONTINUE)
  1613. writeback_registers(ctxt);
  1614. return rc;
  1615. }
  1616. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1617. {
  1618. switch(ctxt->mode) {
  1619. case X86EMUL_MODE_REAL:
  1620. return __emulate_int_real(ctxt, irq);
  1621. case X86EMUL_MODE_VM86:
  1622. case X86EMUL_MODE_PROT16:
  1623. case X86EMUL_MODE_PROT32:
  1624. case X86EMUL_MODE_PROT64:
  1625. default:
  1626. /* Protected mode interrupts unimplemented yet */
  1627. return X86EMUL_UNHANDLEABLE;
  1628. }
  1629. }
  1630. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1631. {
  1632. int rc = X86EMUL_CONTINUE;
  1633. unsigned long temp_eip = 0;
  1634. unsigned long temp_eflags = 0;
  1635. unsigned long cs = 0;
  1636. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1637. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1638. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1639. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1640. /* TODO: Add stack limit check */
  1641. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1642. if (rc != X86EMUL_CONTINUE)
  1643. return rc;
  1644. if (temp_eip & ~0xffff)
  1645. return emulate_gp(ctxt, 0);
  1646. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1647. if (rc != X86EMUL_CONTINUE)
  1648. return rc;
  1649. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1650. if (rc != X86EMUL_CONTINUE)
  1651. return rc;
  1652. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1653. if (rc != X86EMUL_CONTINUE)
  1654. return rc;
  1655. ctxt->_eip = temp_eip;
  1656. if (ctxt->op_bytes == 4)
  1657. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1658. else if (ctxt->op_bytes == 2) {
  1659. ctxt->eflags &= ~0xffff;
  1660. ctxt->eflags |= temp_eflags;
  1661. }
  1662. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1663. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1664. return rc;
  1665. }
  1666. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1667. {
  1668. switch(ctxt->mode) {
  1669. case X86EMUL_MODE_REAL:
  1670. return emulate_iret_real(ctxt);
  1671. case X86EMUL_MODE_VM86:
  1672. case X86EMUL_MODE_PROT16:
  1673. case X86EMUL_MODE_PROT32:
  1674. case X86EMUL_MODE_PROT64:
  1675. default:
  1676. /* iret from protected mode unimplemented yet */
  1677. return X86EMUL_UNHANDLEABLE;
  1678. }
  1679. }
  1680. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1681. {
  1682. int rc;
  1683. unsigned short sel;
  1684. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1685. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1686. if (rc != X86EMUL_CONTINUE)
  1687. return rc;
  1688. ctxt->_eip = 0;
  1689. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1690. return X86EMUL_CONTINUE;
  1691. }
  1692. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1693. {
  1694. int rc = X86EMUL_CONTINUE;
  1695. switch (ctxt->modrm_reg) {
  1696. case 2: /* call near abs */ {
  1697. long int old_eip;
  1698. old_eip = ctxt->_eip;
  1699. ctxt->_eip = ctxt->src.val;
  1700. ctxt->src.val = old_eip;
  1701. rc = em_push(ctxt);
  1702. break;
  1703. }
  1704. case 4: /* jmp abs */
  1705. ctxt->_eip = ctxt->src.val;
  1706. break;
  1707. case 5: /* jmp far */
  1708. rc = em_jmp_far(ctxt);
  1709. break;
  1710. case 6: /* push */
  1711. rc = em_push(ctxt);
  1712. break;
  1713. }
  1714. return rc;
  1715. }
  1716. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1717. {
  1718. u64 old = ctxt->dst.orig_val64;
  1719. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1720. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1721. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1722. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1723. ctxt->eflags &= ~EFLG_ZF;
  1724. } else {
  1725. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1726. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1727. ctxt->eflags |= EFLG_ZF;
  1728. }
  1729. return X86EMUL_CONTINUE;
  1730. }
  1731. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1732. {
  1733. ctxt->dst.type = OP_REG;
  1734. ctxt->dst.addr.reg = &ctxt->_eip;
  1735. ctxt->dst.bytes = ctxt->op_bytes;
  1736. return em_pop(ctxt);
  1737. }
  1738. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1739. {
  1740. int rc;
  1741. unsigned long cs;
  1742. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1743. if (rc != X86EMUL_CONTINUE)
  1744. return rc;
  1745. if (ctxt->op_bytes == 4)
  1746. ctxt->_eip = (u32)ctxt->_eip;
  1747. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1748. if (rc != X86EMUL_CONTINUE)
  1749. return rc;
  1750. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1751. return rc;
  1752. }
  1753. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1754. {
  1755. /* Save real source value, then compare EAX against destination. */
  1756. ctxt->src.orig_val = ctxt->src.val;
  1757. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1758. fastop(ctxt, em_cmp);
  1759. if (ctxt->eflags & EFLG_ZF) {
  1760. /* Success: write back to memory. */
  1761. ctxt->dst.val = ctxt->src.orig_val;
  1762. } else {
  1763. /* Failure: write the value we saw to EAX. */
  1764. ctxt->dst.type = OP_REG;
  1765. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1766. }
  1767. return X86EMUL_CONTINUE;
  1768. }
  1769. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1770. {
  1771. int seg = ctxt->src2.val;
  1772. unsigned short sel;
  1773. int rc;
  1774. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1775. rc = load_segment_descriptor(ctxt, sel, seg);
  1776. if (rc != X86EMUL_CONTINUE)
  1777. return rc;
  1778. ctxt->dst.val = ctxt->src.val;
  1779. return rc;
  1780. }
  1781. static void
  1782. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1783. struct desc_struct *cs, struct desc_struct *ss)
  1784. {
  1785. cs->l = 0; /* will be adjusted later */
  1786. set_desc_base(cs, 0); /* flat segment */
  1787. cs->g = 1; /* 4kb granularity */
  1788. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1789. cs->type = 0x0b; /* Read, Execute, Accessed */
  1790. cs->s = 1;
  1791. cs->dpl = 0; /* will be adjusted later */
  1792. cs->p = 1;
  1793. cs->d = 1;
  1794. cs->avl = 0;
  1795. set_desc_base(ss, 0); /* flat segment */
  1796. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1797. ss->g = 1; /* 4kb granularity */
  1798. ss->s = 1;
  1799. ss->type = 0x03; /* Read/Write, Accessed */
  1800. ss->d = 1; /* 32bit stack segment */
  1801. ss->dpl = 0;
  1802. ss->p = 1;
  1803. ss->l = 0;
  1804. ss->avl = 0;
  1805. }
  1806. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1807. {
  1808. u32 eax, ebx, ecx, edx;
  1809. eax = ecx = 0;
  1810. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1811. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1812. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1813. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1814. }
  1815. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1816. {
  1817. const struct x86_emulate_ops *ops = ctxt->ops;
  1818. u32 eax, ebx, ecx, edx;
  1819. /*
  1820. * syscall should always be enabled in longmode - so only become
  1821. * vendor specific (cpuid) if other modes are active...
  1822. */
  1823. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1824. return true;
  1825. eax = 0x00000000;
  1826. ecx = 0x00000000;
  1827. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1828. /*
  1829. * Intel ("GenuineIntel")
  1830. * remark: Intel CPUs only support "syscall" in 64bit
  1831. * longmode. Also an 64bit guest with a
  1832. * 32bit compat-app running will #UD !! While this
  1833. * behaviour can be fixed (by emulating) into AMD
  1834. * response - CPUs of AMD can't behave like Intel.
  1835. */
  1836. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1837. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1838. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1839. return false;
  1840. /* AMD ("AuthenticAMD") */
  1841. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1842. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1843. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1844. return true;
  1845. /* AMD ("AMDisbetter!") */
  1846. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1847. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1848. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1849. return true;
  1850. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1851. return false;
  1852. }
  1853. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1854. {
  1855. const struct x86_emulate_ops *ops = ctxt->ops;
  1856. struct desc_struct cs, ss;
  1857. u64 msr_data;
  1858. u16 cs_sel, ss_sel;
  1859. u64 efer = 0;
  1860. /* syscall is not available in real mode */
  1861. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1862. ctxt->mode == X86EMUL_MODE_VM86)
  1863. return emulate_ud(ctxt);
  1864. if (!(em_syscall_is_enabled(ctxt)))
  1865. return emulate_ud(ctxt);
  1866. ops->get_msr(ctxt, MSR_EFER, &efer);
  1867. setup_syscalls_segments(ctxt, &cs, &ss);
  1868. if (!(efer & EFER_SCE))
  1869. return emulate_ud(ctxt);
  1870. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1871. msr_data >>= 32;
  1872. cs_sel = (u16)(msr_data & 0xfffc);
  1873. ss_sel = (u16)(msr_data + 8);
  1874. if (efer & EFER_LMA) {
  1875. cs.d = 0;
  1876. cs.l = 1;
  1877. }
  1878. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1879. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1880. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  1881. if (efer & EFER_LMA) {
  1882. #ifdef CONFIG_X86_64
  1883. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  1884. ops->get_msr(ctxt,
  1885. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1886. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1887. ctxt->_eip = msr_data;
  1888. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1889. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1890. #endif
  1891. } else {
  1892. /* legacy mode */
  1893. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1894. ctxt->_eip = (u32)msr_data;
  1895. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1896. }
  1897. return X86EMUL_CONTINUE;
  1898. }
  1899. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1900. {
  1901. const struct x86_emulate_ops *ops = ctxt->ops;
  1902. struct desc_struct cs, ss;
  1903. u64 msr_data;
  1904. u16 cs_sel, ss_sel;
  1905. u64 efer = 0;
  1906. ops->get_msr(ctxt, MSR_EFER, &efer);
  1907. /* inject #GP if in real mode */
  1908. if (ctxt->mode == X86EMUL_MODE_REAL)
  1909. return emulate_gp(ctxt, 0);
  1910. /*
  1911. * Not recognized on AMD in compat mode (but is recognized in legacy
  1912. * mode).
  1913. */
  1914. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1915. && !vendor_intel(ctxt))
  1916. return emulate_ud(ctxt);
  1917. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1918. * Therefore, we inject an #UD.
  1919. */
  1920. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1921. return emulate_ud(ctxt);
  1922. setup_syscalls_segments(ctxt, &cs, &ss);
  1923. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1924. switch (ctxt->mode) {
  1925. case X86EMUL_MODE_PROT32:
  1926. if ((msr_data & 0xfffc) == 0x0)
  1927. return emulate_gp(ctxt, 0);
  1928. break;
  1929. case X86EMUL_MODE_PROT64:
  1930. if (msr_data == 0x0)
  1931. return emulate_gp(ctxt, 0);
  1932. break;
  1933. default:
  1934. break;
  1935. }
  1936. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1937. cs_sel = (u16)msr_data;
  1938. cs_sel &= ~SELECTOR_RPL_MASK;
  1939. ss_sel = cs_sel + 8;
  1940. ss_sel &= ~SELECTOR_RPL_MASK;
  1941. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1942. cs.d = 0;
  1943. cs.l = 1;
  1944. }
  1945. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1946. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1947. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1948. ctxt->_eip = msr_data;
  1949. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1950. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  1951. return X86EMUL_CONTINUE;
  1952. }
  1953. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1954. {
  1955. const struct x86_emulate_ops *ops = ctxt->ops;
  1956. struct desc_struct cs, ss;
  1957. u64 msr_data;
  1958. int usermode;
  1959. u16 cs_sel = 0, ss_sel = 0;
  1960. /* inject #GP if in real mode or Virtual 8086 mode */
  1961. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1962. ctxt->mode == X86EMUL_MODE_VM86)
  1963. return emulate_gp(ctxt, 0);
  1964. setup_syscalls_segments(ctxt, &cs, &ss);
  1965. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1966. usermode = X86EMUL_MODE_PROT64;
  1967. else
  1968. usermode = X86EMUL_MODE_PROT32;
  1969. cs.dpl = 3;
  1970. ss.dpl = 3;
  1971. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1972. switch (usermode) {
  1973. case X86EMUL_MODE_PROT32:
  1974. cs_sel = (u16)(msr_data + 16);
  1975. if ((msr_data & 0xfffc) == 0x0)
  1976. return emulate_gp(ctxt, 0);
  1977. ss_sel = (u16)(msr_data + 24);
  1978. break;
  1979. case X86EMUL_MODE_PROT64:
  1980. cs_sel = (u16)(msr_data + 32);
  1981. if (msr_data == 0x0)
  1982. return emulate_gp(ctxt, 0);
  1983. ss_sel = cs_sel + 8;
  1984. cs.d = 0;
  1985. cs.l = 1;
  1986. break;
  1987. }
  1988. cs_sel |= SELECTOR_RPL_MASK;
  1989. ss_sel |= SELECTOR_RPL_MASK;
  1990. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1991. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1992. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  1993. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  1994. return X86EMUL_CONTINUE;
  1995. }
  1996. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1997. {
  1998. int iopl;
  1999. if (ctxt->mode == X86EMUL_MODE_REAL)
  2000. return false;
  2001. if (ctxt->mode == X86EMUL_MODE_VM86)
  2002. return true;
  2003. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2004. return ctxt->ops->cpl(ctxt) > iopl;
  2005. }
  2006. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2007. u16 port, u16 len)
  2008. {
  2009. const struct x86_emulate_ops *ops = ctxt->ops;
  2010. struct desc_struct tr_seg;
  2011. u32 base3;
  2012. int r;
  2013. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2014. unsigned mask = (1 << len) - 1;
  2015. unsigned long base;
  2016. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2017. if (!tr_seg.p)
  2018. return false;
  2019. if (desc_limit_scaled(&tr_seg) < 103)
  2020. return false;
  2021. base = get_desc_base(&tr_seg);
  2022. #ifdef CONFIG_X86_64
  2023. base |= ((u64)base3) << 32;
  2024. #endif
  2025. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2026. if (r != X86EMUL_CONTINUE)
  2027. return false;
  2028. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2029. return false;
  2030. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2031. if (r != X86EMUL_CONTINUE)
  2032. return false;
  2033. if ((perm >> bit_idx) & mask)
  2034. return false;
  2035. return true;
  2036. }
  2037. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2038. u16 port, u16 len)
  2039. {
  2040. if (ctxt->perm_ok)
  2041. return true;
  2042. if (emulator_bad_iopl(ctxt))
  2043. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2044. return false;
  2045. ctxt->perm_ok = true;
  2046. return true;
  2047. }
  2048. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2049. struct tss_segment_16 *tss)
  2050. {
  2051. tss->ip = ctxt->_eip;
  2052. tss->flag = ctxt->eflags;
  2053. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2054. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2055. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2056. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2057. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2058. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2059. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2060. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2061. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2062. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2063. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2064. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2065. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2066. }
  2067. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2068. struct tss_segment_16 *tss)
  2069. {
  2070. int ret;
  2071. ctxt->_eip = tss->ip;
  2072. ctxt->eflags = tss->flag | 2;
  2073. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2074. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2075. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2076. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2077. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2078. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2079. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2080. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2081. /*
  2082. * SDM says that segment selectors are loaded before segment
  2083. * descriptors
  2084. */
  2085. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2086. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2087. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2088. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2089. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2090. /*
  2091. * Now load segment descriptors. If fault happens at this stage
  2092. * it is handled in a context of new task
  2093. */
  2094. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2095. if (ret != X86EMUL_CONTINUE)
  2096. return ret;
  2097. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2098. if (ret != X86EMUL_CONTINUE)
  2099. return ret;
  2100. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2101. if (ret != X86EMUL_CONTINUE)
  2102. return ret;
  2103. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2104. if (ret != X86EMUL_CONTINUE)
  2105. return ret;
  2106. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2107. if (ret != X86EMUL_CONTINUE)
  2108. return ret;
  2109. return X86EMUL_CONTINUE;
  2110. }
  2111. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2112. u16 tss_selector, u16 old_tss_sel,
  2113. ulong old_tss_base, struct desc_struct *new_desc)
  2114. {
  2115. const struct x86_emulate_ops *ops = ctxt->ops;
  2116. struct tss_segment_16 tss_seg;
  2117. int ret;
  2118. u32 new_tss_base = get_desc_base(new_desc);
  2119. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2120. &ctxt->exception);
  2121. if (ret != X86EMUL_CONTINUE)
  2122. /* FIXME: need to provide precise fault address */
  2123. return ret;
  2124. save_state_to_tss16(ctxt, &tss_seg);
  2125. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2126. &ctxt->exception);
  2127. if (ret != X86EMUL_CONTINUE)
  2128. /* FIXME: need to provide precise fault address */
  2129. return ret;
  2130. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2131. &ctxt->exception);
  2132. if (ret != X86EMUL_CONTINUE)
  2133. /* FIXME: need to provide precise fault address */
  2134. return ret;
  2135. if (old_tss_sel != 0xffff) {
  2136. tss_seg.prev_task_link = old_tss_sel;
  2137. ret = ops->write_std(ctxt, new_tss_base,
  2138. &tss_seg.prev_task_link,
  2139. sizeof tss_seg.prev_task_link,
  2140. &ctxt->exception);
  2141. if (ret != X86EMUL_CONTINUE)
  2142. /* FIXME: need to provide precise fault address */
  2143. return ret;
  2144. }
  2145. return load_state_from_tss16(ctxt, &tss_seg);
  2146. }
  2147. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2148. struct tss_segment_32 *tss)
  2149. {
  2150. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2151. tss->eip = ctxt->_eip;
  2152. tss->eflags = ctxt->eflags;
  2153. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2154. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2155. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2156. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2157. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2158. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2159. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2160. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2161. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2162. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2163. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2164. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2165. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2166. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2167. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2168. }
  2169. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2170. struct tss_segment_32 *tss)
  2171. {
  2172. int ret;
  2173. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2174. return emulate_gp(ctxt, 0);
  2175. ctxt->_eip = tss->eip;
  2176. ctxt->eflags = tss->eflags | 2;
  2177. /* General purpose registers */
  2178. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2179. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2180. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2181. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2182. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2183. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2184. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2185. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2186. /*
  2187. * SDM says that segment selectors are loaded before segment
  2188. * descriptors
  2189. */
  2190. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2191. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2192. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2193. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2194. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2195. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2196. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2197. /*
  2198. * If we're switching between Protected Mode and VM86, we need to make
  2199. * sure to update the mode before loading the segment descriptors so
  2200. * that the selectors are interpreted correctly.
  2201. *
  2202. * Need to get rflags to the vcpu struct immediately because it
  2203. * influences the CPL which is checked at least when loading the segment
  2204. * descriptors and when pushing an error code to the new kernel stack.
  2205. *
  2206. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2207. */
  2208. if (ctxt->eflags & X86_EFLAGS_VM)
  2209. ctxt->mode = X86EMUL_MODE_VM86;
  2210. else
  2211. ctxt->mode = X86EMUL_MODE_PROT32;
  2212. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2213. /*
  2214. * Now load segment descriptors. If fault happenes at this stage
  2215. * it is handled in a context of new task
  2216. */
  2217. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2218. if (ret != X86EMUL_CONTINUE)
  2219. return ret;
  2220. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2221. if (ret != X86EMUL_CONTINUE)
  2222. return ret;
  2223. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2224. if (ret != X86EMUL_CONTINUE)
  2225. return ret;
  2226. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2227. if (ret != X86EMUL_CONTINUE)
  2228. return ret;
  2229. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2230. if (ret != X86EMUL_CONTINUE)
  2231. return ret;
  2232. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2233. if (ret != X86EMUL_CONTINUE)
  2234. return ret;
  2235. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2236. if (ret != X86EMUL_CONTINUE)
  2237. return ret;
  2238. return X86EMUL_CONTINUE;
  2239. }
  2240. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2241. u16 tss_selector, u16 old_tss_sel,
  2242. ulong old_tss_base, struct desc_struct *new_desc)
  2243. {
  2244. const struct x86_emulate_ops *ops = ctxt->ops;
  2245. struct tss_segment_32 tss_seg;
  2246. int ret;
  2247. u32 new_tss_base = get_desc_base(new_desc);
  2248. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2249. &ctxt->exception);
  2250. if (ret != X86EMUL_CONTINUE)
  2251. /* FIXME: need to provide precise fault address */
  2252. return ret;
  2253. save_state_to_tss32(ctxt, &tss_seg);
  2254. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2255. &ctxt->exception);
  2256. if (ret != X86EMUL_CONTINUE)
  2257. /* FIXME: need to provide precise fault address */
  2258. return ret;
  2259. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2260. &ctxt->exception);
  2261. if (ret != X86EMUL_CONTINUE)
  2262. /* FIXME: need to provide precise fault address */
  2263. return ret;
  2264. if (old_tss_sel != 0xffff) {
  2265. tss_seg.prev_task_link = old_tss_sel;
  2266. ret = ops->write_std(ctxt, new_tss_base,
  2267. &tss_seg.prev_task_link,
  2268. sizeof tss_seg.prev_task_link,
  2269. &ctxt->exception);
  2270. if (ret != X86EMUL_CONTINUE)
  2271. /* FIXME: need to provide precise fault address */
  2272. return ret;
  2273. }
  2274. return load_state_from_tss32(ctxt, &tss_seg);
  2275. }
  2276. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2277. u16 tss_selector, int idt_index, int reason,
  2278. bool has_error_code, u32 error_code)
  2279. {
  2280. const struct x86_emulate_ops *ops = ctxt->ops;
  2281. struct desc_struct curr_tss_desc, next_tss_desc;
  2282. int ret;
  2283. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2284. ulong old_tss_base =
  2285. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2286. u32 desc_limit;
  2287. ulong desc_addr;
  2288. /* FIXME: old_tss_base == ~0 ? */
  2289. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2290. if (ret != X86EMUL_CONTINUE)
  2291. return ret;
  2292. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2293. if (ret != X86EMUL_CONTINUE)
  2294. return ret;
  2295. /* FIXME: check that next_tss_desc is tss */
  2296. /*
  2297. * Check privileges. The three cases are task switch caused by...
  2298. *
  2299. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2300. * 2. Exception/IRQ/iret: No check is performed
  2301. * 3. jmp/call to TSS: Check against DPL of the TSS
  2302. */
  2303. if (reason == TASK_SWITCH_GATE) {
  2304. if (idt_index != -1) {
  2305. /* Software interrupts */
  2306. struct desc_struct task_gate_desc;
  2307. int dpl;
  2308. ret = read_interrupt_descriptor(ctxt, idt_index,
  2309. &task_gate_desc);
  2310. if (ret != X86EMUL_CONTINUE)
  2311. return ret;
  2312. dpl = task_gate_desc.dpl;
  2313. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2314. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2315. }
  2316. } else if (reason != TASK_SWITCH_IRET) {
  2317. int dpl = next_tss_desc.dpl;
  2318. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2319. return emulate_gp(ctxt, tss_selector);
  2320. }
  2321. desc_limit = desc_limit_scaled(&next_tss_desc);
  2322. if (!next_tss_desc.p ||
  2323. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2324. desc_limit < 0x2b)) {
  2325. emulate_ts(ctxt, tss_selector & 0xfffc);
  2326. return X86EMUL_PROPAGATE_FAULT;
  2327. }
  2328. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2329. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2330. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2331. }
  2332. if (reason == TASK_SWITCH_IRET)
  2333. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2334. /* set back link to prev task only if NT bit is set in eflags
  2335. note that old_tss_sel is not used after this point */
  2336. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2337. old_tss_sel = 0xffff;
  2338. if (next_tss_desc.type & 8)
  2339. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2340. old_tss_base, &next_tss_desc);
  2341. else
  2342. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2343. old_tss_base, &next_tss_desc);
  2344. if (ret != X86EMUL_CONTINUE)
  2345. return ret;
  2346. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2347. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2348. if (reason != TASK_SWITCH_IRET) {
  2349. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2350. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2351. }
  2352. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2353. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2354. if (has_error_code) {
  2355. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2356. ctxt->lock_prefix = 0;
  2357. ctxt->src.val = (unsigned long) error_code;
  2358. ret = em_push(ctxt);
  2359. }
  2360. return ret;
  2361. }
  2362. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2363. u16 tss_selector, int idt_index, int reason,
  2364. bool has_error_code, u32 error_code)
  2365. {
  2366. int rc;
  2367. invalidate_registers(ctxt);
  2368. ctxt->_eip = ctxt->eip;
  2369. ctxt->dst.type = OP_NONE;
  2370. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2371. has_error_code, error_code);
  2372. if (rc == X86EMUL_CONTINUE) {
  2373. ctxt->eip = ctxt->_eip;
  2374. writeback_registers(ctxt);
  2375. }
  2376. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2377. }
  2378. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2379. struct operand *op)
  2380. {
  2381. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2382. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2383. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2384. }
  2385. static int em_das(struct x86_emulate_ctxt *ctxt)
  2386. {
  2387. u8 al, old_al;
  2388. bool af, cf, old_cf;
  2389. cf = ctxt->eflags & X86_EFLAGS_CF;
  2390. al = ctxt->dst.val;
  2391. old_al = al;
  2392. old_cf = cf;
  2393. cf = false;
  2394. af = ctxt->eflags & X86_EFLAGS_AF;
  2395. if ((al & 0x0f) > 9 || af) {
  2396. al -= 6;
  2397. cf = old_cf | (al >= 250);
  2398. af = true;
  2399. } else {
  2400. af = false;
  2401. }
  2402. if (old_al > 0x99 || old_cf) {
  2403. al -= 0x60;
  2404. cf = true;
  2405. }
  2406. ctxt->dst.val = al;
  2407. /* Set PF, ZF, SF */
  2408. ctxt->src.type = OP_IMM;
  2409. ctxt->src.val = 0;
  2410. ctxt->src.bytes = 1;
  2411. fastop(ctxt, em_or);
  2412. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2413. if (cf)
  2414. ctxt->eflags |= X86_EFLAGS_CF;
  2415. if (af)
  2416. ctxt->eflags |= X86_EFLAGS_AF;
  2417. return X86EMUL_CONTINUE;
  2418. }
  2419. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2420. {
  2421. u8 al, ah;
  2422. if (ctxt->src.val == 0)
  2423. return emulate_de(ctxt);
  2424. al = ctxt->dst.val & 0xff;
  2425. ah = al / ctxt->src.val;
  2426. al %= ctxt->src.val;
  2427. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2428. /* Set PF, ZF, SF */
  2429. ctxt->src.type = OP_IMM;
  2430. ctxt->src.val = 0;
  2431. ctxt->src.bytes = 1;
  2432. fastop(ctxt, em_or);
  2433. return X86EMUL_CONTINUE;
  2434. }
  2435. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2436. {
  2437. u8 al = ctxt->dst.val & 0xff;
  2438. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2439. al = (al + (ah * ctxt->src.val)) & 0xff;
  2440. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2441. /* Set PF, ZF, SF */
  2442. ctxt->src.type = OP_IMM;
  2443. ctxt->src.val = 0;
  2444. ctxt->src.bytes = 1;
  2445. fastop(ctxt, em_or);
  2446. return X86EMUL_CONTINUE;
  2447. }
  2448. static int em_call(struct x86_emulate_ctxt *ctxt)
  2449. {
  2450. long rel = ctxt->src.val;
  2451. ctxt->src.val = (unsigned long)ctxt->_eip;
  2452. jmp_rel(ctxt, rel);
  2453. return em_push(ctxt);
  2454. }
  2455. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2456. {
  2457. u16 sel, old_cs;
  2458. ulong old_eip;
  2459. int rc;
  2460. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2461. old_eip = ctxt->_eip;
  2462. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2463. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2464. return X86EMUL_CONTINUE;
  2465. ctxt->_eip = 0;
  2466. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2467. ctxt->src.val = old_cs;
  2468. rc = em_push(ctxt);
  2469. if (rc != X86EMUL_CONTINUE)
  2470. return rc;
  2471. ctxt->src.val = old_eip;
  2472. return em_push(ctxt);
  2473. }
  2474. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2475. {
  2476. int rc;
  2477. ctxt->dst.type = OP_REG;
  2478. ctxt->dst.addr.reg = &ctxt->_eip;
  2479. ctxt->dst.bytes = ctxt->op_bytes;
  2480. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2481. if (rc != X86EMUL_CONTINUE)
  2482. return rc;
  2483. rsp_increment(ctxt, ctxt->src.val);
  2484. return X86EMUL_CONTINUE;
  2485. }
  2486. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2487. {
  2488. /* Write back the register source. */
  2489. ctxt->src.val = ctxt->dst.val;
  2490. write_register_operand(&ctxt->src);
  2491. /* Write back the memory destination with implicit LOCK prefix. */
  2492. ctxt->dst.val = ctxt->src.orig_val;
  2493. ctxt->lock_prefix = 1;
  2494. return X86EMUL_CONTINUE;
  2495. }
  2496. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2497. {
  2498. ctxt->dst.val = ctxt->src2.val;
  2499. return fastop(ctxt, em_imul);
  2500. }
  2501. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2502. {
  2503. ctxt->dst.type = OP_REG;
  2504. ctxt->dst.bytes = ctxt->src.bytes;
  2505. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2506. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2507. return X86EMUL_CONTINUE;
  2508. }
  2509. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2510. {
  2511. u64 tsc = 0;
  2512. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2513. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2514. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2515. return X86EMUL_CONTINUE;
  2516. }
  2517. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2518. {
  2519. u64 pmc;
  2520. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2521. return emulate_gp(ctxt, 0);
  2522. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2523. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2524. return X86EMUL_CONTINUE;
  2525. }
  2526. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2527. {
  2528. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2529. return X86EMUL_CONTINUE;
  2530. }
  2531. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2532. {
  2533. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2534. return emulate_gp(ctxt, 0);
  2535. /* Disable writeback. */
  2536. ctxt->dst.type = OP_NONE;
  2537. return X86EMUL_CONTINUE;
  2538. }
  2539. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2540. {
  2541. unsigned long val;
  2542. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2543. val = ctxt->src.val & ~0ULL;
  2544. else
  2545. val = ctxt->src.val & ~0U;
  2546. /* #UD condition is already handled. */
  2547. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2548. return emulate_gp(ctxt, 0);
  2549. /* Disable writeback. */
  2550. ctxt->dst.type = OP_NONE;
  2551. return X86EMUL_CONTINUE;
  2552. }
  2553. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2554. {
  2555. u64 msr_data;
  2556. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2557. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2558. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2559. return emulate_gp(ctxt, 0);
  2560. return X86EMUL_CONTINUE;
  2561. }
  2562. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2563. {
  2564. u64 msr_data;
  2565. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2566. return emulate_gp(ctxt, 0);
  2567. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2568. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2569. return X86EMUL_CONTINUE;
  2570. }
  2571. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2572. {
  2573. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2574. return emulate_ud(ctxt);
  2575. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2576. return X86EMUL_CONTINUE;
  2577. }
  2578. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2579. {
  2580. u16 sel = ctxt->src.val;
  2581. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2582. return emulate_ud(ctxt);
  2583. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2584. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2585. /* Disable writeback. */
  2586. ctxt->dst.type = OP_NONE;
  2587. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2588. }
  2589. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2590. {
  2591. u16 sel = ctxt->src.val;
  2592. /* Disable writeback. */
  2593. ctxt->dst.type = OP_NONE;
  2594. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2595. }
  2596. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2597. {
  2598. u16 sel = ctxt->src.val;
  2599. /* Disable writeback. */
  2600. ctxt->dst.type = OP_NONE;
  2601. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2602. }
  2603. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2604. {
  2605. int rc;
  2606. ulong linear;
  2607. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2608. if (rc == X86EMUL_CONTINUE)
  2609. ctxt->ops->invlpg(ctxt, linear);
  2610. /* Disable writeback. */
  2611. ctxt->dst.type = OP_NONE;
  2612. return X86EMUL_CONTINUE;
  2613. }
  2614. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2615. {
  2616. ulong cr0;
  2617. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2618. cr0 &= ~X86_CR0_TS;
  2619. ctxt->ops->set_cr(ctxt, 0, cr0);
  2620. return X86EMUL_CONTINUE;
  2621. }
  2622. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2623. {
  2624. int rc;
  2625. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2626. return X86EMUL_UNHANDLEABLE;
  2627. rc = ctxt->ops->fix_hypercall(ctxt);
  2628. if (rc != X86EMUL_CONTINUE)
  2629. return rc;
  2630. /* Let the processor re-execute the fixed hypercall */
  2631. ctxt->_eip = ctxt->eip;
  2632. /* Disable writeback. */
  2633. ctxt->dst.type = OP_NONE;
  2634. return X86EMUL_CONTINUE;
  2635. }
  2636. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2637. void (*get)(struct x86_emulate_ctxt *ctxt,
  2638. struct desc_ptr *ptr))
  2639. {
  2640. struct desc_ptr desc_ptr;
  2641. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2642. ctxt->op_bytes = 8;
  2643. get(ctxt, &desc_ptr);
  2644. if (ctxt->op_bytes == 2) {
  2645. ctxt->op_bytes = 4;
  2646. desc_ptr.address &= 0x00ffffff;
  2647. }
  2648. /* Disable writeback. */
  2649. ctxt->dst.type = OP_NONE;
  2650. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2651. &desc_ptr, 2 + ctxt->op_bytes);
  2652. }
  2653. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2654. {
  2655. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2656. }
  2657. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2658. {
  2659. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2660. }
  2661. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2662. {
  2663. struct desc_ptr desc_ptr;
  2664. int rc;
  2665. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2666. ctxt->op_bytes = 8;
  2667. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2668. &desc_ptr.size, &desc_ptr.address,
  2669. ctxt->op_bytes);
  2670. if (rc != X86EMUL_CONTINUE)
  2671. return rc;
  2672. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2673. /* Disable writeback. */
  2674. ctxt->dst.type = OP_NONE;
  2675. return X86EMUL_CONTINUE;
  2676. }
  2677. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2678. {
  2679. int rc;
  2680. rc = ctxt->ops->fix_hypercall(ctxt);
  2681. /* Disable writeback. */
  2682. ctxt->dst.type = OP_NONE;
  2683. return rc;
  2684. }
  2685. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2686. {
  2687. struct desc_ptr desc_ptr;
  2688. int rc;
  2689. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2690. ctxt->op_bytes = 8;
  2691. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2692. &desc_ptr.size, &desc_ptr.address,
  2693. ctxt->op_bytes);
  2694. if (rc != X86EMUL_CONTINUE)
  2695. return rc;
  2696. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2697. /* Disable writeback. */
  2698. ctxt->dst.type = OP_NONE;
  2699. return X86EMUL_CONTINUE;
  2700. }
  2701. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2702. {
  2703. ctxt->dst.bytes = 2;
  2704. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2705. return X86EMUL_CONTINUE;
  2706. }
  2707. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2708. {
  2709. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2710. | (ctxt->src.val & 0x0f));
  2711. ctxt->dst.type = OP_NONE;
  2712. return X86EMUL_CONTINUE;
  2713. }
  2714. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2715. {
  2716. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2717. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2718. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2719. jmp_rel(ctxt, ctxt->src.val);
  2720. return X86EMUL_CONTINUE;
  2721. }
  2722. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2723. {
  2724. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2725. jmp_rel(ctxt, ctxt->src.val);
  2726. return X86EMUL_CONTINUE;
  2727. }
  2728. static int em_in(struct x86_emulate_ctxt *ctxt)
  2729. {
  2730. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2731. &ctxt->dst.val))
  2732. return X86EMUL_IO_NEEDED;
  2733. return X86EMUL_CONTINUE;
  2734. }
  2735. static int em_out(struct x86_emulate_ctxt *ctxt)
  2736. {
  2737. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2738. &ctxt->src.val, 1);
  2739. /* Disable writeback. */
  2740. ctxt->dst.type = OP_NONE;
  2741. return X86EMUL_CONTINUE;
  2742. }
  2743. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2744. {
  2745. if (emulator_bad_iopl(ctxt))
  2746. return emulate_gp(ctxt, 0);
  2747. ctxt->eflags &= ~X86_EFLAGS_IF;
  2748. return X86EMUL_CONTINUE;
  2749. }
  2750. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2751. {
  2752. if (emulator_bad_iopl(ctxt))
  2753. return emulate_gp(ctxt, 0);
  2754. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2755. ctxt->eflags |= X86_EFLAGS_IF;
  2756. return X86EMUL_CONTINUE;
  2757. }
  2758. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2759. {
  2760. u32 eax, ebx, ecx, edx;
  2761. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2762. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2763. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2764. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2765. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2766. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2767. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2768. return X86EMUL_CONTINUE;
  2769. }
  2770. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2771. {
  2772. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2773. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2774. return X86EMUL_CONTINUE;
  2775. }
  2776. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2777. {
  2778. switch (ctxt->op_bytes) {
  2779. #ifdef CONFIG_X86_64
  2780. case 8:
  2781. asm("bswap %0" : "+r"(ctxt->dst.val));
  2782. break;
  2783. #endif
  2784. default:
  2785. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2786. break;
  2787. }
  2788. return X86EMUL_CONTINUE;
  2789. }
  2790. static bool valid_cr(int nr)
  2791. {
  2792. switch (nr) {
  2793. case 0:
  2794. case 2 ... 4:
  2795. case 8:
  2796. return true;
  2797. default:
  2798. return false;
  2799. }
  2800. }
  2801. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2802. {
  2803. if (!valid_cr(ctxt->modrm_reg))
  2804. return emulate_ud(ctxt);
  2805. return X86EMUL_CONTINUE;
  2806. }
  2807. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2808. {
  2809. u64 new_val = ctxt->src.val64;
  2810. int cr = ctxt->modrm_reg;
  2811. u64 efer = 0;
  2812. static u64 cr_reserved_bits[] = {
  2813. 0xffffffff00000000ULL,
  2814. 0, 0, 0, /* CR3 checked later */
  2815. CR4_RESERVED_BITS,
  2816. 0, 0, 0,
  2817. CR8_RESERVED_BITS,
  2818. };
  2819. if (!valid_cr(cr))
  2820. return emulate_ud(ctxt);
  2821. if (new_val & cr_reserved_bits[cr])
  2822. return emulate_gp(ctxt, 0);
  2823. switch (cr) {
  2824. case 0: {
  2825. u64 cr4;
  2826. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2827. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2828. return emulate_gp(ctxt, 0);
  2829. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2830. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2831. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2832. !(cr4 & X86_CR4_PAE))
  2833. return emulate_gp(ctxt, 0);
  2834. break;
  2835. }
  2836. case 3: {
  2837. u64 rsvd = 0;
  2838. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2839. if (efer & EFER_LMA)
  2840. rsvd = CR3_L_MODE_RESERVED_BITS;
  2841. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2842. rsvd = CR3_PAE_RESERVED_BITS;
  2843. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2844. rsvd = CR3_NONPAE_RESERVED_BITS;
  2845. if (new_val & rsvd)
  2846. return emulate_gp(ctxt, 0);
  2847. break;
  2848. }
  2849. case 4: {
  2850. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2851. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2852. return emulate_gp(ctxt, 0);
  2853. break;
  2854. }
  2855. }
  2856. return X86EMUL_CONTINUE;
  2857. }
  2858. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2859. {
  2860. unsigned long dr7;
  2861. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2862. /* Check if DR7.Global_Enable is set */
  2863. return dr7 & (1 << 13);
  2864. }
  2865. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2866. {
  2867. int dr = ctxt->modrm_reg;
  2868. u64 cr4;
  2869. if (dr > 7)
  2870. return emulate_ud(ctxt);
  2871. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2872. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2873. return emulate_ud(ctxt);
  2874. if (check_dr7_gd(ctxt))
  2875. return emulate_db(ctxt);
  2876. return X86EMUL_CONTINUE;
  2877. }
  2878. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2879. {
  2880. u64 new_val = ctxt->src.val64;
  2881. int dr = ctxt->modrm_reg;
  2882. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2883. return emulate_gp(ctxt, 0);
  2884. return check_dr_read(ctxt);
  2885. }
  2886. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2887. {
  2888. u64 efer;
  2889. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2890. if (!(efer & EFER_SVME))
  2891. return emulate_ud(ctxt);
  2892. return X86EMUL_CONTINUE;
  2893. }
  2894. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2895. {
  2896. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  2897. /* Valid physical address? */
  2898. if (rax & 0xffff000000000000ULL)
  2899. return emulate_gp(ctxt, 0);
  2900. return check_svme(ctxt);
  2901. }
  2902. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2903. {
  2904. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2905. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2906. return emulate_ud(ctxt);
  2907. return X86EMUL_CONTINUE;
  2908. }
  2909. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2910. {
  2911. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2912. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2913. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2914. (rcx > 3))
  2915. return emulate_gp(ctxt, 0);
  2916. return X86EMUL_CONTINUE;
  2917. }
  2918. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2919. {
  2920. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2921. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2922. return emulate_gp(ctxt, 0);
  2923. return X86EMUL_CONTINUE;
  2924. }
  2925. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2926. {
  2927. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2928. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2929. return emulate_gp(ctxt, 0);
  2930. return X86EMUL_CONTINUE;
  2931. }
  2932. #define D(_y) { .flags = (_y) }
  2933. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2934. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2935. .check_perm = (_p) }
  2936. #define N D(NotImpl)
  2937. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2938. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  2939. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  2940. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  2941. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2942. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  2943. #define II(_f, _e, _i) \
  2944. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2945. #define IIP(_f, _e, _i, _p) \
  2946. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2947. .check_perm = (_p) }
  2948. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2949. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2950. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2951. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2952. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  2953. #define I2bvIP(_f, _e, _i, _p) \
  2954. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  2955. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2956. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2957. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2958. static const struct opcode group7_rm1[] = {
  2959. DI(SrcNone | Priv, monitor),
  2960. DI(SrcNone | Priv, mwait),
  2961. N, N, N, N, N, N,
  2962. };
  2963. static const struct opcode group7_rm3[] = {
  2964. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  2965. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2966. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  2967. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  2968. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  2969. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  2970. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  2971. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  2972. };
  2973. static const struct opcode group7_rm7[] = {
  2974. N,
  2975. DIP(SrcNone, rdtscp, check_rdtsc),
  2976. N, N, N, N, N, N,
  2977. };
  2978. static const struct opcode group1[] = {
  2979. F(Lock, em_add),
  2980. F(Lock | PageTable, em_or),
  2981. F(Lock, em_adc),
  2982. F(Lock, em_sbb),
  2983. F(Lock | PageTable, em_and),
  2984. F(Lock, em_sub),
  2985. F(Lock, em_xor),
  2986. F(NoWrite, em_cmp),
  2987. };
  2988. static const struct opcode group1A[] = {
  2989. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  2990. };
  2991. static const struct opcode group2[] = {
  2992. F(DstMem | ModRM, em_rol),
  2993. F(DstMem | ModRM, em_ror),
  2994. F(DstMem | ModRM, em_rcl),
  2995. F(DstMem | ModRM, em_rcr),
  2996. F(DstMem | ModRM, em_shl),
  2997. F(DstMem | ModRM, em_shr),
  2998. F(DstMem | ModRM, em_shl),
  2999. F(DstMem | ModRM, em_sar),
  3000. };
  3001. static const struct opcode group3[] = {
  3002. F(DstMem | SrcImm | NoWrite, em_test),
  3003. F(DstMem | SrcImm | NoWrite, em_test),
  3004. F(DstMem | SrcNone | Lock, em_not),
  3005. F(DstMem | SrcNone | Lock, em_neg),
  3006. F(DstXacc | Src2Mem, em_mul_ex),
  3007. F(DstXacc | Src2Mem, em_imul_ex),
  3008. F(DstXacc | Src2Mem, em_div_ex),
  3009. F(DstXacc | Src2Mem, em_idiv_ex),
  3010. };
  3011. static const struct opcode group4[] = {
  3012. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3013. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3014. N, N, N, N, N, N,
  3015. };
  3016. static const struct opcode group5[] = {
  3017. F(DstMem | SrcNone | Lock, em_inc),
  3018. F(DstMem | SrcNone | Lock, em_dec),
  3019. I(SrcMem | Stack, em_grp45),
  3020. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3021. I(SrcMem | Stack, em_grp45),
  3022. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3023. I(SrcMem | Stack, em_grp45), D(Undefined),
  3024. };
  3025. static const struct opcode group6[] = {
  3026. DI(Prot, sldt),
  3027. DI(Prot, str),
  3028. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3029. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3030. N, N, N, N,
  3031. };
  3032. static const struct group_dual group7 = { {
  3033. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3034. II(Mov | DstMem | Priv, em_sidt, sidt),
  3035. II(SrcMem | Priv, em_lgdt, lgdt),
  3036. II(SrcMem | Priv, em_lidt, lidt),
  3037. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3038. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3039. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3040. }, {
  3041. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3042. EXT(0, group7_rm1),
  3043. N, EXT(0, group7_rm3),
  3044. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3045. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3046. EXT(0, group7_rm7),
  3047. } };
  3048. static const struct opcode group8[] = {
  3049. N, N, N, N,
  3050. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3051. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3052. F(DstMem | SrcImmByte | Lock, em_btr),
  3053. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3054. };
  3055. static const struct group_dual group9 = { {
  3056. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3057. }, {
  3058. N, N, N, N, N, N, N, N,
  3059. } };
  3060. static const struct opcode group11[] = {
  3061. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3062. X7(D(Undefined)),
  3063. };
  3064. static const struct gprefix pfx_0f_6f_0f_7f = {
  3065. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3066. };
  3067. static const struct gprefix pfx_vmovntpx = {
  3068. I(0, em_mov), N, N, N,
  3069. };
  3070. static const struct escape escape_d9 = { {
  3071. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3072. }, {
  3073. /* 0xC0 - 0xC7 */
  3074. N, N, N, N, N, N, N, N,
  3075. /* 0xC8 - 0xCF */
  3076. N, N, N, N, N, N, N, N,
  3077. /* 0xD0 - 0xC7 */
  3078. N, N, N, N, N, N, N, N,
  3079. /* 0xD8 - 0xDF */
  3080. N, N, N, N, N, N, N, N,
  3081. /* 0xE0 - 0xE7 */
  3082. N, N, N, N, N, N, N, N,
  3083. /* 0xE8 - 0xEF */
  3084. N, N, N, N, N, N, N, N,
  3085. /* 0xF0 - 0xF7 */
  3086. N, N, N, N, N, N, N, N,
  3087. /* 0xF8 - 0xFF */
  3088. N, N, N, N, N, N, N, N,
  3089. } };
  3090. static const struct escape escape_db = { {
  3091. N, N, N, N, N, N, N, N,
  3092. }, {
  3093. /* 0xC0 - 0xC7 */
  3094. N, N, N, N, N, N, N, N,
  3095. /* 0xC8 - 0xCF */
  3096. N, N, N, N, N, N, N, N,
  3097. /* 0xD0 - 0xC7 */
  3098. N, N, N, N, N, N, N, N,
  3099. /* 0xD8 - 0xDF */
  3100. N, N, N, N, N, N, N, N,
  3101. /* 0xE0 - 0xE7 */
  3102. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3103. /* 0xE8 - 0xEF */
  3104. N, N, N, N, N, N, N, N,
  3105. /* 0xF0 - 0xF7 */
  3106. N, N, N, N, N, N, N, N,
  3107. /* 0xF8 - 0xFF */
  3108. N, N, N, N, N, N, N, N,
  3109. } };
  3110. static const struct escape escape_dd = { {
  3111. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3112. }, {
  3113. /* 0xC0 - 0xC7 */
  3114. N, N, N, N, N, N, N, N,
  3115. /* 0xC8 - 0xCF */
  3116. N, N, N, N, N, N, N, N,
  3117. /* 0xD0 - 0xC7 */
  3118. N, N, N, N, N, N, N, N,
  3119. /* 0xD8 - 0xDF */
  3120. N, N, N, N, N, N, N, N,
  3121. /* 0xE0 - 0xE7 */
  3122. N, N, N, N, N, N, N, N,
  3123. /* 0xE8 - 0xEF */
  3124. N, N, N, N, N, N, N, N,
  3125. /* 0xF0 - 0xF7 */
  3126. N, N, N, N, N, N, N, N,
  3127. /* 0xF8 - 0xFF */
  3128. N, N, N, N, N, N, N, N,
  3129. } };
  3130. static const struct opcode opcode_table[256] = {
  3131. /* 0x00 - 0x07 */
  3132. F6ALU(Lock, em_add),
  3133. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3134. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3135. /* 0x08 - 0x0F */
  3136. F6ALU(Lock | PageTable, em_or),
  3137. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3138. N,
  3139. /* 0x10 - 0x17 */
  3140. F6ALU(Lock, em_adc),
  3141. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3142. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3143. /* 0x18 - 0x1F */
  3144. F6ALU(Lock, em_sbb),
  3145. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3146. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3147. /* 0x20 - 0x27 */
  3148. F6ALU(Lock | PageTable, em_and), N, N,
  3149. /* 0x28 - 0x2F */
  3150. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3151. /* 0x30 - 0x37 */
  3152. F6ALU(Lock, em_xor), N, N,
  3153. /* 0x38 - 0x3F */
  3154. F6ALU(NoWrite, em_cmp), N, N,
  3155. /* 0x40 - 0x4F */
  3156. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3157. /* 0x50 - 0x57 */
  3158. X8(I(SrcReg | Stack, em_push)),
  3159. /* 0x58 - 0x5F */
  3160. X8(I(DstReg | Stack, em_pop)),
  3161. /* 0x60 - 0x67 */
  3162. I(ImplicitOps | Stack | No64, em_pusha),
  3163. I(ImplicitOps | Stack | No64, em_popa),
  3164. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3165. N, N, N, N,
  3166. /* 0x68 - 0x6F */
  3167. I(SrcImm | Mov | Stack, em_push),
  3168. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3169. I(SrcImmByte | Mov | Stack, em_push),
  3170. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3171. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3172. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3173. /* 0x70 - 0x7F */
  3174. X16(D(SrcImmByte)),
  3175. /* 0x80 - 0x87 */
  3176. G(ByteOp | DstMem | SrcImm, group1),
  3177. G(DstMem | SrcImm, group1),
  3178. G(ByteOp | DstMem | SrcImm | No64, group1),
  3179. G(DstMem | SrcImmByte, group1),
  3180. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3181. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3182. /* 0x88 - 0x8F */
  3183. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3184. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3185. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3186. D(ModRM | SrcMem | NoAccess | DstReg),
  3187. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3188. G(0, group1A),
  3189. /* 0x90 - 0x97 */
  3190. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3191. /* 0x98 - 0x9F */
  3192. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3193. I(SrcImmFAddr | No64, em_call_far), N,
  3194. II(ImplicitOps | Stack, em_pushf, pushf),
  3195. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3196. /* 0xA0 - 0xA7 */
  3197. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3198. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3199. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3200. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3201. /* 0xA8 - 0xAF */
  3202. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3203. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3204. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3205. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3206. /* 0xB0 - 0xB7 */
  3207. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3208. /* 0xB8 - 0xBF */
  3209. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3210. /* 0xC0 - 0xC7 */
  3211. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3212. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3213. I(ImplicitOps | Stack, em_ret),
  3214. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3215. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3216. G(ByteOp, group11), G(0, group11),
  3217. /* 0xC8 - 0xCF */
  3218. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3219. N, I(ImplicitOps | Stack, em_ret_far),
  3220. D(ImplicitOps), DI(SrcImmByte, intn),
  3221. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3222. /* 0xD0 - 0xD7 */
  3223. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3224. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3225. I(DstAcc | SrcImmUByte | No64, em_aam),
  3226. I(DstAcc | SrcImmUByte | No64, em_aad),
  3227. F(DstAcc | ByteOp | No64, em_salc),
  3228. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3229. /* 0xD8 - 0xDF */
  3230. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3231. /* 0xE0 - 0xE7 */
  3232. X3(I(SrcImmByte, em_loop)),
  3233. I(SrcImmByte, em_jcxz),
  3234. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3235. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3236. /* 0xE8 - 0xEF */
  3237. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3238. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3239. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3240. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3241. /* 0xF0 - 0xF7 */
  3242. N, DI(ImplicitOps, icebp), N, N,
  3243. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3244. G(ByteOp, group3), G(0, group3),
  3245. /* 0xF8 - 0xFF */
  3246. D(ImplicitOps), D(ImplicitOps),
  3247. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3248. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3249. };
  3250. static const struct opcode twobyte_table[256] = {
  3251. /* 0x00 - 0x0F */
  3252. G(0, group6), GD(0, &group7), N, N,
  3253. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3254. II(ImplicitOps | Priv, em_clts, clts), N,
  3255. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3256. N, D(ImplicitOps | ModRM), N, N,
  3257. /* 0x10 - 0x1F */
  3258. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3259. /* 0x20 - 0x2F */
  3260. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3261. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3262. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3263. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3264. N, N, N, N,
  3265. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3266. N, N, N, N,
  3267. /* 0x30 - 0x3F */
  3268. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3269. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3270. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3271. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3272. I(ImplicitOps | VendorSpecific, em_sysenter),
  3273. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3274. N, N,
  3275. N, N, N, N, N, N, N, N,
  3276. /* 0x40 - 0x4F */
  3277. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3278. /* 0x50 - 0x5F */
  3279. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3280. /* 0x60 - 0x6F */
  3281. N, N, N, N,
  3282. N, N, N, N,
  3283. N, N, N, N,
  3284. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3285. /* 0x70 - 0x7F */
  3286. N, N, N, N,
  3287. N, N, N, N,
  3288. N, N, N, N,
  3289. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3290. /* 0x80 - 0x8F */
  3291. X16(D(SrcImm)),
  3292. /* 0x90 - 0x9F */
  3293. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3294. /* 0xA0 - 0xA7 */
  3295. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3296. II(ImplicitOps, em_cpuid, cpuid),
  3297. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3298. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3299. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3300. /* 0xA8 - 0xAF */
  3301. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3302. DI(ImplicitOps, rsm),
  3303. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3304. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3305. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3306. D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
  3307. /* 0xB0 - 0xB7 */
  3308. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3309. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3310. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3311. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3312. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3313. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3314. /* 0xB8 - 0xBF */
  3315. N, N,
  3316. G(BitOp, group8),
  3317. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3318. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3319. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3320. /* 0xC0 - 0xC7 */
  3321. D2bv(DstMem | SrcReg | ModRM | Lock),
  3322. N, D(DstMem | SrcReg | ModRM | Mov),
  3323. N, N, N, GD(0, &group9),
  3324. /* 0xC8 - 0xCF */
  3325. X8(I(DstReg, em_bswap)),
  3326. /* 0xD0 - 0xDF */
  3327. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3328. /* 0xE0 - 0xEF */
  3329. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3330. /* 0xF0 - 0xFF */
  3331. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3332. };
  3333. #undef D
  3334. #undef N
  3335. #undef G
  3336. #undef GD
  3337. #undef I
  3338. #undef GP
  3339. #undef EXT
  3340. #undef D2bv
  3341. #undef D2bvIP
  3342. #undef I2bv
  3343. #undef I2bvIP
  3344. #undef I6ALU
  3345. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3346. {
  3347. unsigned size;
  3348. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3349. if (size == 8)
  3350. size = 4;
  3351. return size;
  3352. }
  3353. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3354. unsigned size, bool sign_extension)
  3355. {
  3356. int rc = X86EMUL_CONTINUE;
  3357. op->type = OP_IMM;
  3358. op->bytes = size;
  3359. op->addr.mem.ea = ctxt->_eip;
  3360. /* NB. Immediates are sign-extended as necessary. */
  3361. switch (op->bytes) {
  3362. case 1:
  3363. op->val = insn_fetch(s8, ctxt);
  3364. break;
  3365. case 2:
  3366. op->val = insn_fetch(s16, ctxt);
  3367. break;
  3368. case 4:
  3369. op->val = insn_fetch(s32, ctxt);
  3370. break;
  3371. case 8:
  3372. op->val = insn_fetch(s64, ctxt);
  3373. break;
  3374. }
  3375. if (!sign_extension) {
  3376. switch (op->bytes) {
  3377. case 1:
  3378. op->val &= 0xff;
  3379. break;
  3380. case 2:
  3381. op->val &= 0xffff;
  3382. break;
  3383. case 4:
  3384. op->val &= 0xffffffff;
  3385. break;
  3386. }
  3387. }
  3388. done:
  3389. return rc;
  3390. }
  3391. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3392. unsigned d)
  3393. {
  3394. int rc = X86EMUL_CONTINUE;
  3395. switch (d) {
  3396. case OpReg:
  3397. decode_register_operand(ctxt, op);
  3398. break;
  3399. case OpImmUByte:
  3400. rc = decode_imm(ctxt, op, 1, false);
  3401. break;
  3402. case OpMem:
  3403. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3404. mem_common:
  3405. *op = ctxt->memop;
  3406. ctxt->memopp = op;
  3407. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3408. fetch_bit_operand(ctxt);
  3409. op->orig_val = op->val;
  3410. break;
  3411. case OpMem64:
  3412. ctxt->memop.bytes = 8;
  3413. goto mem_common;
  3414. case OpAcc:
  3415. op->type = OP_REG;
  3416. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3417. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3418. fetch_register_operand(op);
  3419. op->orig_val = op->val;
  3420. break;
  3421. case OpAccLo:
  3422. op->type = OP_REG;
  3423. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3424. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3425. fetch_register_operand(op);
  3426. op->orig_val = op->val;
  3427. break;
  3428. case OpAccHi:
  3429. if (ctxt->d & ByteOp) {
  3430. op->type = OP_NONE;
  3431. break;
  3432. }
  3433. op->type = OP_REG;
  3434. op->bytes = ctxt->op_bytes;
  3435. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3436. fetch_register_operand(op);
  3437. op->orig_val = op->val;
  3438. break;
  3439. case OpDI:
  3440. op->type = OP_MEM;
  3441. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3442. op->addr.mem.ea =
  3443. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3444. op->addr.mem.seg = VCPU_SREG_ES;
  3445. op->val = 0;
  3446. op->count = 1;
  3447. break;
  3448. case OpDX:
  3449. op->type = OP_REG;
  3450. op->bytes = 2;
  3451. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3452. fetch_register_operand(op);
  3453. break;
  3454. case OpCL:
  3455. op->bytes = 1;
  3456. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3457. break;
  3458. case OpImmByte:
  3459. rc = decode_imm(ctxt, op, 1, true);
  3460. break;
  3461. case OpOne:
  3462. op->bytes = 1;
  3463. op->val = 1;
  3464. break;
  3465. case OpImm:
  3466. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3467. break;
  3468. case OpImm64:
  3469. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3470. break;
  3471. case OpMem8:
  3472. ctxt->memop.bytes = 1;
  3473. if (ctxt->memop.type == OP_REG) {
  3474. ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
  3475. fetch_register_operand(&ctxt->memop);
  3476. }
  3477. goto mem_common;
  3478. case OpMem16:
  3479. ctxt->memop.bytes = 2;
  3480. goto mem_common;
  3481. case OpMem32:
  3482. ctxt->memop.bytes = 4;
  3483. goto mem_common;
  3484. case OpImmU16:
  3485. rc = decode_imm(ctxt, op, 2, false);
  3486. break;
  3487. case OpImmU:
  3488. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3489. break;
  3490. case OpSI:
  3491. op->type = OP_MEM;
  3492. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3493. op->addr.mem.ea =
  3494. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3495. op->addr.mem.seg = seg_override(ctxt);
  3496. op->val = 0;
  3497. op->count = 1;
  3498. break;
  3499. case OpXLat:
  3500. op->type = OP_MEM;
  3501. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3502. op->addr.mem.ea =
  3503. register_address(ctxt,
  3504. reg_read(ctxt, VCPU_REGS_RBX) +
  3505. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3506. op->addr.mem.seg = seg_override(ctxt);
  3507. op->val = 0;
  3508. break;
  3509. case OpImmFAddr:
  3510. op->type = OP_IMM;
  3511. op->addr.mem.ea = ctxt->_eip;
  3512. op->bytes = ctxt->op_bytes + 2;
  3513. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3514. break;
  3515. case OpMemFAddr:
  3516. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3517. goto mem_common;
  3518. case OpES:
  3519. op->val = VCPU_SREG_ES;
  3520. break;
  3521. case OpCS:
  3522. op->val = VCPU_SREG_CS;
  3523. break;
  3524. case OpSS:
  3525. op->val = VCPU_SREG_SS;
  3526. break;
  3527. case OpDS:
  3528. op->val = VCPU_SREG_DS;
  3529. break;
  3530. case OpFS:
  3531. op->val = VCPU_SREG_FS;
  3532. break;
  3533. case OpGS:
  3534. op->val = VCPU_SREG_GS;
  3535. break;
  3536. case OpImplicit:
  3537. /* Special instructions do their own operand decoding. */
  3538. default:
  3539. op->type = OP_NONE; /* Disable writeback. */
  3540. break;
  3541. }
  3542. done:
  3543. return rc;
  3544. }
  3545. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3546. {
  3547. int rc = X86EMUL_CONTINUE;
  3548. int mode = ctxt->mode;
  3549. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3550. bool op_prefix = false;
  3551. struct opcode opcode;
  3552. ctxt->memop.type = OP_NONE;
  3553. ctxt->memopp = NULL;
  3554. ctxt->_eip = ctxt->eip;
  3555. ctxt->fetch.start = ctxt->_eip;
  3556. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3557. if (insn_len > 0)
  3558. memcpy(ctxt->fetch.data, insn, insn_len);
  3559. switch (mode) {
  3560. case X86EMUL_MODE_REAL:
  3561. case X86EMUL_MODE_VM86:
  3562. case X86EMUL_MODE_PROT16:
  3563. def_op_bytes = def_ad_bytes = 2;
  3564. break;
  3565. case X86EMUL_MODE_PROT32:
  3566. def_op_bytes = def_ad_bytes = 4;
  3567. break;
  3568. #ifdef CONFIG_X86_64
  3569. case X86EMUL_MODE_PROT64:
  3570. def_op_bytes = 4;
  3571. def_ad_bytes = 8;
  3572. break;
  3573. #endif
  3574. default:
  3575. return EMULATION_FAILED;
  3576. }
  3577. ctxt->op_bytes = def_op_bytes;
  3578. ctxt->ad_bytes = def_ad_bytes;
  3579. /* Legacy prefixes. */
  3580. for (;;) {
  3581. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3582. case 0x66: /* operand-size override */
  3583. op_prefix = true;
  3584. /* switch between 2/4 bytes */
  3585. ctxt->op_bytes = def_op_bytes ^ 6;
  3586. break;
  3587. case 0x67: /* address-size override */
  3588. if (mode == X86EMUL_MODE_PROT64)
  3589. /* switch between 4/8 bytes */
  3590. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3591. else
  3592. /* switch between 2/4 bytes */
  3593. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3594. break;
  3595. case 0x26: /* ES override */
  3596. case 0x2e: /* CS override */
  3597. case 0x36: /* SS override */
  3598. case 0x3e: /* DS override */
  3599. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3600. break;
  3601. case 0x64: /* FS override */
  3602. case 0x65: /* GS override */
  3603. set_seg_override(ctxt, ctxt->b & 7);
  3604. break;
  3605. case 0x40 ... 0x4f: /* REX */
  3606. if (mode != X86EMUL_MODE_PROT64)
  3607. goto done_prefixes;
  3608. ctxt->rex_prefix = ctxt->b;
  3609. continue;
  3610. case 0xf0: /* LOCK */
  3611. ctxt->lock_prefix = 1;
  3612. break;
  3613. case 0xf2: /* REPNE/REPNZ */
  3614. case 0xf3: /* REP/REPE/REPZ */
  3615. ctxt->rep_prefix = ctxt->b;
  3616. break;
  3617. default:
  3618. goto done_prefixes;
  3619. }
  3620. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3621. ctxt->rex_prefix = 0;
  3622. }
  3623. done_prefixes:
  3624. /* REX prefix. */
  3625. if (ctxt->rex_prefix & 8)
  3626. ctxt->op_bytes = 8; /* REX.W */
  3627. /* Opcode byte(s). */
  3628. opcode = opcode_table[ctxt->b];
  3629. /* Two-byte opcode? */
  3630. if (ctxt->b == 0x0f) {
  3631. ctxt->twobyte = 1;
  3632. ctxt->b = insn_fetch(u8, ctxt);
  3633. opcode = twobyte_table[ctxt->b];
  3634. }
  3635. ctxt->d = opcode.flags;
  3636. if (ctxt->d & ModRM)
  3637. ctxt->modrm = insn_fetch(u8, ctxt);
  3638. while (ctxt->d & GroupMask) {
  3639. switch (ctxt->d & GroupMask) {
  3640. case Group:
  3641. goffset = (ctxt->modrm >> 3) & 7;
  3642. opcode = opcode.u.group[goffset];
  3643. break;
  3644. case GroupDual:
  3645. goffset = (ctxt->modrm >> 3) & 7;
  3646. if ((ctxt->modrm >> 6) == 3)
  3647. opcode = opcode.u.gdual->mod3[goffset];
  3648. else
  3649. opcode = opcode.u.gdual->mod012[goffset];
  3650. break;
  3651. case RMExt:
  3652. goffset = ctxt->modrm & 7;
  3653. opcode = opcode.u.group[goffset];
  3654. break;
  3655. case Prefix:
  3656. if (ctxt->rep_prefix && op_prefix)
  3657. return EMULATION_FAILED;
  3658. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3659. switch (simd_prefix) {
  3660. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3661. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3662. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3663. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3664. }
  3665. break;
  3666. case Escape:
  3667. if (ctxt->modrm > 0xbf)
  3668. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3669. else
  3670. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3671. break;
  3672. default:
  3673. return EMULATION_FAILED;
  3674. }
  3675. ctxt->d &= ~(u64)GroupMask;
  3676. ctxt->d |= opcode.flags;
  3677. }
  3678. ctxt->execute = opcode.u.execute;
  3679. ctxt->check_perm = opcode.check_perm;
  3680. ctxt->intercept = opcode.intercept;
  3681. /* Unrecognised? */
  3682. if (ctxt->d == 0 || (ctxt->d & NotImpl))
  3683. return EMULATION_FAILED;
  3684. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3685. return EMULATION_FAILED;
  3686. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3687. ctxt->op_bytes = 8;
  3688. if (ctxt->d & Op3264) {
  3689. if (mode == X86EMUL_MODE_PROT64)
  3690. ctxt->op_bytes = 8;
  3691. else
  3692. ctxt->op_bytes = 4;
  3693. }
  3694. if (ctxt->d & Sse)
  3695. ctxt->op_bytes = 16;
  3696. else if (ctxt->d & Mmx)
  3697. ctxt->op_bytes = 8;
  3698. /* ModRM and SIB bytes. */
  3699. if (ctxt->d & ModRM) {
  3700. rc = decode_modrm(ctxt, &ctxt->memop);
  3701. if (!ctxt->has_seg_override)
  3702. set_seg_override(ctxt, ctxt->modrm_seg);
  3703. } else if (ctxt->d & MemAbs)
  3704. rc = decode_abs(ctxt, &ctxt->memop);
  3705. if (rc != X86EMUL_CONTINUE)
  3706. goto done;
  3707. if (!ctxt->has_seg_override)
  3708. set_seg_override(ctxt, VCPU_SREG_DS);
  3709. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3710. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3711. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3712. /*
  3713. * Decode and fetch the source operand: register, memory
  3714. * or immediate.
  3715. */
  3716. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3717. if (rc != X86EMUL_CONTINUE)
  3718. goto done;
  3719. /*
  3720. * Decode and fetch the second source operand: register, memory
  3721. * or immediate.
  3722. */
  3723. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3724. if (rc != X86EMUL_CONTINUE)
  3725. goto done;
  3726. /* Decode and fetch the destination operand: register or memory. */
  3727. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3728. done:
  3729. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3730. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3731. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3732. }
  3733. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3734. {
  3735. return ctxt->d & PageTable;
  3736. }
  3737. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3738. {
  3739. /* The second termination condition only applies for REPE
  3740. * and REPNE. Test if the repeat string operation prefix is
  3741. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3742. * corresponding termination condition according to:
  3743. * - if REPE/REPZ and ZF = 0 then done
  3744. * - if REPNE/REPNZ and ZF = 1 then done
  3745. */
  3746. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3747. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3748. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3749. ((ctxt->eflags & EFLG_ZF) == 0))
  3750. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3751. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3752. return true;
  3753. return false;
  3754. }
  3755. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3756. {
  3757. bool fault = false;
  3758. ctxt->ops->get_fpu(ctxt);
  3759. asm volatile("1: fwait \n\t"
  3760. "2: \n\t"
  3761. ".pushsection .fixup,\"ax\" \n\t"
  3762. "3: \n\t"
  3763. "movb $1, %[fault] \n\t"
  3764. "jmp 2b \n\t"
  3765. ".popsection \n\t"
  3766. _ASM_EXTABLE(1b, 3b)
  3767. : [fault]"+qm"(fault));
  3768. ctxt->ops->put_fpu(ctxt);
  3769. if (unlikely(fault))
  3770. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3771. return X86EMUL_CONTINUE;
  3772. }
  3773. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3774. struct operand *op)
  3775. {
  3776. if (op->type == OP_MM)
  3777. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3778. }
  3779. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3780. {
  3781. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3782. if (!(ctxt->d & ByteOp))
  3783. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3784. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3785. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  3786. [fastop]"+S"(fop)
  3787. : "c"(ctxt->src2.val));
  3788. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3789. if (!fop) /* exception is returned in fop variable */
  3790. return emulate_de(ctxt);
  3791. return X86EMUL_CONTINUE;
  3792. }
  3793. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3794. {
  3795. const struct x86_emulate_ops *ops = ctxt->ops;
  3796. int rc = X86EMUL_CONTINUE;
  3797. int saved_dst_type = ctxt->dst.type;
  3798. ctxt->mem_read.pos = 0;
  3799. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  3800. (ctxt->d & Undefined)) {
  3801. rc = emulate_ud(ctxt);
  3802. goto done;
  3803. }
  3804. /* LOCK prefix is allowed only with some instructions */
  3805. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3806. rc = emulate_ud(ctxt);
  3807. goto done;
  3808. }
  3809. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3810. rc = emulate_ud(ctxt);
  3811. goto done;
  3812. }
  3813. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3814. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3815. rc = emulate_ud(ctxt);
  3816. goto done;
  3817. }
  3818. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3819. rc = emulate_nm(ctxt);
  3820. goto done;
  3821. }
  3822. if (ctxt->d & Mmx) {
  3823. rc = flush_pending_x87_faults(ctxt);
  3824. if (rc != X86EMUL_CONTINUE)
  3825. goto done;
  3826. /*
  3827. * Now that we know the fpu is exception safe, we can fetch
  3828. * operands from it.
  3829. */
  3830. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3831. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3832. if (!(ctxt->d & Mov))
  3833. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3834. }
  3835. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3836. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3837. X86_ICPT_PRE_EXCEPT);
  3838. if (rc != X86EMUL_CONTINUE)
  3839. goto done;
  3840. }
  3841. /* Privileged instruction can be executed only in CPL=0 */
  3842. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3843. rc = emulate_gp(ctxt, 0);
  3844. goto done;
  3845. }
  3846. /* Instruction can only be executed in protected mode */
  3847. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  3848. rc = emulate_ud(ctxt);
  3849. goto done;
  3850. }
  3851. /* Do instruction specific permission checks */
  3852. if (ctxt->check_perm) {
  3853. rc = ctxt->check_perm(ctxt);
  3854. if (rc != X86EMUL_CONTINUE)
  3855. goto done;
  3856. }
  3857. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3858. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3859. X86_ICPT_POST_EXCEPT);
  3860. if (rc != X86EMUL_CONTINUE)
  3861. goto done;
  3862. }
  3863. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3864. /* All REP prefixes have the same first termination condition */
  3865. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  3866. ctxt->eip = ctxt->_eip;
  3867. goto done;
  3868. }
  3869. }
  3870. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3871. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3872. ctxt->src.valptr, ctxt->src.bytes);
  3873. if (rc != X86EMUL_CONTINUE)
  3874. goto done;
  3875. ctxt->src.orig_val64 = ctxt->src.val64;
  3876. }
  3877. if (ctxt->src2.type == OP_MEM) {
  3878. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3879. &ctxt->src2.val, ctxt->src2.bytes);
  3880. if (rc != X86EMUL_CONTINUE)
  3881. goto done;
  3882. }
  3883. if ((ctxt->d & DstMask) == ImplicitOps)
  3884. goto special_insn;
  3885. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3886. /* optimisation - avoid slow emulated read if Mov */
  3887. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3888. &ctxt->dst.val, ctxt->dst.bytes);
  3889. if (rc != X86EMUL_CONTINUE)
  3890. goto done;
  3891. }
  3892. ctxt->dst.orig_val = ctxt->dst.val;
  3893. special_insn:
  3894. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3895. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3896. X86_ICPT_POST_MEMACCESS);
  3897. if (rc != X86EMUL_CONTINUE)
  3898. goto done;
  3899. }
  3900. if (ctxt->execute) {
  3901. if (ctxt->d & Fastop) {
  3902. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  3903. rc = fastop(ctxt, fop);
  3904. if (rc != X86EMUL_CONTINUE)
  3905. goto done;
  3906. goto writeback;
  3907. }
  3908. rc = ctxt->execute(ctxt);
  3909. if (rc != X86EMUL_CONTINUE)
  3910. goto done;
  3911. goto writeback;
  3912. }
  3913. if (ctxt->twobyte)
  3914. goto twobyte_insn;
  3915. switch (ctxt->b) {
  3916. case 0x63: /* movsxd */
  3917. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3918. goto cannot_emulate;
  3919. ctxt->dst.val = (s32) ctxt->src.val;
  3920. break;
  3921. case 0x70 ... 0x7f: /* jcc (short) */
  3922. if (test_cc(ctxt->b, ctxt->eflags))
  3923. jmp_rel(ctxt, ctxt->src.val);
  3924. break;
  3925. case 0x8d: /* lea r16/r32, m */
  3926. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3927. break;
  3928. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3929. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  3930. break;
  3931. rc = em_xchg(ctxt);
  3932. break;
  3933. case 0x98: /* cbw/cwde/cdqe */
  3934. switch (ctxt->op_bytes) {
  3935. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3936. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3937. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3938. }
  3939. break;
  3940. case 0xcc: /* int3 */
  3941. rc = emulate_int(ctxt, 3);
  3942. break;
  3943. case 0xcd: /* int n */
  3944. rc = emulate_int(ctxt, ctxt->src.val);
  3945. break;
  3946. case 0xce: /* into */
  3947. if (ctxt->eflags & EFLG_OF)
  3948. rc = emulate_int(ctxt, 4);
  3949. break;
  3950. case 0xe9: /* jmp rel */
  3951. case 0xeb: /* jmp rel short */
  3952. jmp_rel(ctxt, ctxt->src.val);
  3953. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3954. break;
  3955. case 0xf4: /* hlt */
  3956. ctxt->ops->halt(ctxt);
  3957. break;
  3958. case 0xf5: /* cmc */
  3959. /* complement carry flag from eflags reg */
  3960. ctxt->eflags ^= EFLG_CF;
  3961. break;
  3962. case 0xf8: /* clc */
  3963. ctxt->eflags &= ~EFLG_CF;
  3964. break;
  3965. case 0xf9: /* stc */
  3966. ctxt->eflags |= EFLG_CF;
  3967. break;
  3968. case 0xfc: /* cld */
  3969. ctxt->eflags &= ~EFLG_DF;
  3970. break;
  3971. case 0xfd: /* std */
  3972. ctxt->eflags |= EFLG_DF;
  3973. break;
  3974. default:
  3975. goto cannot_emulate;
  3976. }
  3977. if (rc != X86EMUL_CONTINUE)
  3978. goto done;
  3979. writeback:
  3980. if (!(ctxt->d & NoWrite)) {
  3981. rc = writeback(ctxt, &ctxt->dst);
  3982. if (rc != X86EMUL_CONTINUE)
  3983. goto done;
  3984. }
  3985. if (ctxt->d & SrcWrite) {
  3986. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  3987. rc = writeback(ctxt, &ctxt->src);
  3988. if (rc != X86EMUL_CONTINUE)
  3989. goto done;
  3990. }
  3991. /*
  3992. * restore dst type in case the decoding will be reused
  3993. * (happens for string instruction )
  3994. */
  3995. ctxt->dst.type = saved_dst_type;
  3996. if ((ctxt->d & SrcMask) == SrcSI)
  3997. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  3998. if ((ctxt->d & DstMask) == DstDI)
  3999. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4000. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4001. unsigned int count;
  4002. struct read_cache *r = &ctxt->io_read;
  4003. if ((ctxt->d & SrcMask) == SrcSI)
  4004. count = ctxt->src.count;
  4005. else
  4006. count = ctxt->dst.count;
  4007. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4008. -count);
  4009. if (!string_insn_completed(ctxt)) {
  4010. /*
  4011. * Re-enter guest when pio read ahead buffer is empty
  4012. * or, if it is not used, after each 1024 iteration.
  4013. */
  4014. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4015. (r->end == 0 || r->end != r->pos)) {
  4016. /*
  4017. * Reset read cache. Usually happens before
  4018. * decode, but since instruction is restarted
  4019. * we have to do it here.
  4020. */
  4021. ctxt->mem_read.end = 0;
  4022. writeback_registers(ctxt);
  4023. return EMULATION_RESTART;
  4024. }
  4025. goto done; /* skip rip writeback */
  4026. }
  4027. }
  4028. ctxt->eip = ctxt->_eip;
  4029. done:
  4030. if (rc == X86EMUL_PROPAGATE_FAULT)
  4031. ctxt->have_exception = true;
  4032. if (rc == X86EMUL_INTERCEPTED)
  4033. return EMULATION_INTERCEPTED;
  4034. if (rc == X86EMUL_CONTINUE)
  4035. writeback_registers(ctxt);
  4036. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4037. twobyte_insn:
  4038. switch (ctxt->b) {
  4039. case 0x09: /* wbinvd */
  4040. (ctxt->ops->wbinvd)(ctxt);
  4041. break;
  4042. case 0x08: /* invd */
  4043. case 0x0d: /* GrpP (prefetch) */
  4044. case 0x18: /* Grp16 (prefetch/nop) */
  4045. break;
  4046. case 0x20: /* mov cr, reg */
  4047. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4048. break;
  4049. case 0x21: /* mov from dr to reg */
  4050. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4051. break;
  4052. case 0x40 ... 0x4f: /* cmov */
  4053. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4054. if (!test_cc(ctxt->b, ctxt->eflags))
  4055. ctxt->dst.type = OP_NONE; /* no writeback */
  4056. break;
  4057. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4058. if (test_cc(ctxt->b, ctxt->eflags))
  4059. jmp_rel(ctxt, ctxt->src.val);
  4060. break;
  4061. case 0x90 ... 0x9f: /* setcc r/m8 */
  4062. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4063. break;
  4064. case 0xae: /* clflush */
  4065. break;
  4066. case 0xb6 ... 0xb7: /* movzx */
  4067. ctxt->dst.bytes = ctxt->op_bytes;
  4068. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4069. : (u16) ctxt->src.val;
  4070. break;
  4071. case 0xbe ... 0xbf: /* movsx */
  4072. ctxt->dst.bytes = ctxt->op_bytes;
  4073. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4074. (s16) ctxt->src.val;
  4075. break;
  4076. case 0xc0 ... 0xc1: /* xadd */
  4077. fastop(ctxt, em_add);
  4078. /* Write back the register source. */
  4079. ctxt->src.val = ctxt->dst.orig_val;
  4080. write_register_operand(&ctxt->src);
  4081. break;
  4082. case 0xc3: /* movnti */
  4083. ctxt->dst.bytes = ctxt->op_bytes;
  4084. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4085. (u64) ctxt->src.val;
  4086. break;
  4087. default:
  4088. goto cannot_emulate;
  4089. }
  4090. if (rc != X86EMUL_CONTINUE)
  4091. goto done;
  4092. goto writeback;
  4093. cannot_emulate:
  4094. return EMULATION_FAILED;
  4095. }
  4096. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4097. {
  4098. invalidate_registers(ctxt);
  4099. }
  4100. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4101. {
  4102. writeback_registers(ctxt);
  4103. }