rs600.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. /* hpd for digital panel detect/disconnect */
  47. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  48. {
  49. u32 tmp;
  50. bool connected = false;
  51. switch (hpd) {
  52. case RADEON_HPD_1:
  53. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  54. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  55. connected = true;
  56. break;
  57. case RADEON_HPD_2:
  58. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  59. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  60. connected = true;
  61. break;
  62. default:
  63. break;
  64. }
  65. return connected;
  66. }
  67. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  68. enum radeon_hpd_id hpd)
  69. {
  70. u32 tmp;
  71. bool connected = rs600_hpd_sense(rdev, hpd);
  72. switch (hpd) {
  73. case RADEON_HPD_1:
  74. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  75. if (connected)
  76. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  77. else
  78. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  79. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  80. break;
  81. case RADEON_HPD_2:
  82. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  83. if (connected)
  84. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  85. else
  86. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  87. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  88. break;
  89. default:
  90. break;
  91. }
  92. }
  93. void rs600_hpd_init(struct radeon_device *rdev)
  94. {
  95. struct drm_device *dev = rdev->ddev;
  96. struct drm_connector *connector;
  97. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  98. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  99. switch (radeon_connector->hpd.hpd) {
  100. case RADEON_HPD_1:
  101. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  102. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  103. rdev->irq.hpd[0] = true;
  104. break;
  105. case RADEON_HPD_2:
  106. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  107. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  108. rdev->irq.hpd[1] = true;
  109. break;
  110. default:
  111. break;
  112. }
  113. }
  114. if (rdev->irq.installed)
  115. rs600_irq_set(rdev);
  116. }
  117. void rs600_hpd_fini(struct radeon_device *rdev)
  118. {
  119. struct drm_device *dev = rdev->ddev;
  120. struct drm_connector *connector;
  121. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  122. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  123. switch (radeon_connector->hpd.hpd) {
  124. case RADEON_HPD_1:
  125. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  126. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  127. rdev->irq.hpd[0] = false;
  128. break;
  129. case RADEON_HPD_2:
  130. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  131. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  132. rdev->irq.hpd[1] = false;
  133. break;
  134. default:
  135. break;
  136. }
  137. }
  138. }
  139. void rs600_bm_disable(struct radeon_device *rdev)
  140. {
  141. u32 tmp;
  142. /* disable bus mastering */
  143. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  144. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  145. mdelay(1);
  146. }
  147. int rs600_asic_reset(struct radeon_device *rdev)
  148. {
  149. u32 status, tmp;
  150. struct rv515_mc_save save;
  151. /* Stops all mc clients */
  152. rv515_mc_stop(rdev, &save);
  153. status = RREG32(R_000E40_RBBM_STATUS);
  154. if (!G_000E40_GUI_ACTIVE(status)) {
  155. return 0;
  156. }
  157. status = RREG32(R_000E40_RBBM_STATUS);
  158. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  159. /* stop CP */
  160. WREG32(RADEON_CP_CSQ_CNTL, 0);
  161. tmp = RREG32(RADEON_CP_RB_CNTL);
  162. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  163. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  164. WREG32(RADEON_CP_RB_WPTR, 0);
  165. WREG32(RADEON_CP_RB_CNTL, tmp);
  166. pci_save_state(rdev->pdev);
  167. /* disable bus mastering */
  168. rs600_bm_disable(rdev);
  169. /* reset GA+VAP */
  170. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  171. S_0000F0_SOFT_RESET_GA(1));
  172. RREG32(R_0000F0_RBBM_SOFT_RESET);
  173. mdelay(500);
  174. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  175. mdelay(1);
  176. status = RREG32(R_000E40_RBBM_STATUS);
  177. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  178. /* reset CP */
  179. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  180. RREG32(R_0000F0_RBBM_SOFT_RESET);
  181. mdelay(500);
  182. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  183. mdelay(1);
  184. status = RREG32(R_000E40_RBBM_STATUS);
  185. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  186. /* reset MC */
  187. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  188. RREG32(R_0000F0_RBBM_SOFT_RESET);
  189. mdelay(500);
  190. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  191. mdelay(1);
  192. status = RREG32(R_000E40_RBBM_STATUS);
  193. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  194. /* restore PCI & busmastering */
  195. pci_restore_state(rdev->pdev);
  196. /* Check if GPU is idle */
  197. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  198. dev_err(rdev->dev, "failed to reset GPU\n");
  199. rdev->gpu_lockup = true;
  200. return -1;
  201. }
  202. rv515_mc_resume(rdev, &save);
  203. dev_info(rdev->dev, "GPU reset succeed\n");
  204. return 0;
  205. }
  206. /*
  207. * GART.
  208. */
  209. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  210. {
  211. uint32_t tmp;
  212. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  213. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  214. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  215. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  216. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  217. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  218. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  219. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  220. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  221. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  222. }
  223. int rs600_gart_init(struct radeon_device *rdev)
  224. {
  225. int r;
  226. if (rdev->gart.table.vram.robj) {
  227. WARN(1, "RS600 GART already initialized.\n");
  228. return 0;
  229. }
  230. /* Initialize common gart structure */
  231. r = radeon_gart_init(rdev);
  232. if (r) {
  233. return r;
  234. }
  235. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  236. return radeon_gart_table_vram_alloc(rdev);
  237. }
  238. int rs600_gart_enable(struct radeon_device *rdev)
  239. {
  240. u32 tmp;
  241. int r, i;
  242. if (rdev->gart.table.vram.robj == NULL) {
  243. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  244. return -EINVAL;
  245. }
  246. r = radeon_gart_table_vram_pin(rdev);
  247. if (r)
  248. return r;
  249. radeon_gart_restore(rdev);
  250. /* Enable bus master */
  251. tmp = RREG32(R_00004C_BUS_CNTL) & C_00004C_BUS_MASTER_DIS;
  252. WREG32(R_00004C_BUS_CNTL, tmp);
  253. /* FIXME: setup default page */
  254. WREG32_MC(R_000100_MC_PT0_CNTL,
  255. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  256. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  257. for (i = 0; i < 19; i++) {
  258. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  259. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  260. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  261. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  262. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  263. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  264. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  265. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  266. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  267. }
  268. /* enable first context */
  269. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  270. S_000102_ENABLE_PAGE_TABLE(1) |
  271. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  272. /* disable all other contexts */
  273. for (i = 1; i < 8; i++)
  274. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  275. /* setup the page table */
  276. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  277. rdev->gart.table_addr);
  278. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  279. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  280. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  281. /* System context maps to VRAM space */
  282. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  283. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  284. /* enable page tables */
  285. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  286. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  287. tmp = RREG32_MC(R_000009_MC_CNTL1);
  288. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  289. rs600_gart_tlb_flush(rdev);
  290. rdev->gart.ready = true;
  291. return 0;
  292. }
  293. void rs600_gart_disable(struct radeon_device *rdev)
  294. {
  295. u32 tmp;
  296. int r;
  297. /* FIXME: disable out of gart access */
  298. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  299. tmp = RREG32_MC(R_000009_MC_CNTL1);
  300. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  301. if (rdev->gart.table.vram.robj) {
  302. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  303. if (r == 0) {
  304. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  305. radeon_bo_unpin(rdev->gart.table.vram.robj);
  306. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  307. }
  308. }
  309. }
  310. void rs600_gart_fini(struct radeon_device *rdev)
  311. {
  312. radeon_gart_fini(rdev);
  313. rs600_gart_disable(rdev);
  314. radeon_gart_table_vram_free(rdev);
  315. }
  316. #define R600_PTE_VALID (1 << 0)
  317. #define R600_PTE_SYSTEM (1 << 1)
  318. #define R600_PTE_SNOOPED (1 << 2)
  319. #define R600_PTE_READABLE (1 << 5)
  320. #define R600_PTE_WRITEABLE (1 << 6)
  321. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  322. {
  323. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  324. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  325. return -EINVAL;
  326. }
  327. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  328. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  329. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  330. writeq(addr, ((void __iomem *)ptr) + (i * 8));
  331. return 0;
  332. }
  333. int rs600_irq_set(struct radeon_device *rdev)
  334. {
  335. uint32_t tmp = 0;
  336. uint32_t mode_int = 0;
  337. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  338. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  339. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  340. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  341. if (!rdev->irq.installed) {
  342. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  343. WREG32(R_000040_GEN_INT_CNTL, 0);
  344. return -EINVAL;
  345. }
  346. if (rdev->irq.sw_int) {
  347. tmp |= S_000040_SW_INT_EN(1);
  348. }
  349. if (rdev->irq.gui_idle) {
  350. tmp |= S_000040_GUI_IDLE(1);
  351. }
  352. if (rdev->irq.crtc_vblank_int[0]) {
  353. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  354. }
  355. if (rdev->irq.crtc_vblank_int[1]) {
  356. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  357. }
  358. if (rdev->irq.hpd[0]) {
  359. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  360. }
  361. if (rdev->irq.hpd[1]) {
  362. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  363. }
  364. WREG32(R_000040_GEN_INT_CNTL, tmp);
  365. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  366. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  367. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  368. return 0;
  369. }
  370. static inline uint32_t rs600_irq_ack(struct radeon_device *rdev, u32 *r500_disp_int)
  371. {
  372. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  373. uint32_t irq_mask = S_000044_SW_INT(1);
  374. u32 tmp;
  375. /* the interrupt works, but the status bit is permanently asserted */
  376. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  377. if (!rdev->irq.gui_idle_acked)
  378. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  379. }
  380. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  381. *r500_disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  382. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(*r500_disp_int)) {
  383. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  384. S_006534_D1MODE_VBLANK_ACK(1));
  385. }
  386. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(*r500_disp_int)) {
  387. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  388. S_006D34_D2MODE_VBLANK_ACK(1));
  389. }
  390. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(*r500_disp_int)) {
  391. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  392. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  393. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  394. }
  395. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(*r500_disp_int)) {
  396. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  397. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  398. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  399. }
  400. } else {
  401. *r500_disp_int = 0;
  402. }
  403. if (irqs) {
  404. WREG32(R_000044_GEN_INT_STATUS, irqs);
  405. }
  406. return irqs & irq_mask;
  407. }
  408. void rs600_irq_disable(struct radeon_device *rdev)
  409. {
  410. u32 tmp;
  411. WREG32(R_000040_GEN_INT_CNTL, 0);
  412. WREG32(R_006540_DxMODE_INT_MASK, 0);
  413. /* Wait and acknowledge irq */
  414. mdelay(1);
  415. rs600_irq_ack(rdev, &tmp);
  416. }
  417. int rs600_irq_process(struct radeon_device *rdev)
  418. {
  419. uint32_t status, msi_rearm;
  420. uint32_t r500_disp_int;
  421. bool queue_hotplug = false;
  422. /* reset gui idle ack. the status bit is broken */
  423. rdev->irq.gui_idle_acked = false;
  424. status = rs600_irq_ack(rdev, &r500_disp_int);
  425. if (!status && !r500_disp_int) {
  426. return IRQ_NONE;
  427. }
  428. while (status || r500_disp_int) {
  429. /* SW interrupt */
  430. if (G_000044_SW_INT(status))
  431. radeon_fence_process(rdev);
  432. /* GUI idle */
  433. if (G_000040_GUI_IDLE(status)) {
  434. rdev->irq.gui_idle_acked = true;
  435. rdev->pm.gui_idle = true;
  436. wake_up(&rdev->irq.idle_queue);
  437. }
  438. /* Vertical blank interrupts */
  439. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(r500_disp_int)) {
  440. drm_handle_vblank(rdev->ddev, 0);
  441. rdev->pm.vblank_sync = true;
  442. wake_up(&rdev->irq.vblank_queue);
  443. }
  444. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(r500_disp_int)) {
  445. drm_handle_vblank(rdev->ddev, 1);
  446. rdev->pm.vblank_sync = true;
  447. wake_up(&rdev->irq.vblank_queue);
  448. }
  449. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(r500_disp_int)) {
  450. queue_hotplug = true;
  451. DRM_DEBUG("HPD1\n");
  452. }
  453. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(r500_disp_int)) {
  454. queue_hotplug = true;
  455. DRM_DEBUG("HPD2\n");
  456. }
  457. status = rs600_irq_ack(rdev, &r500_disp_int);
  458. }
  459. /* reset gui idle ack. the status bit is broken */
  460. rdev->irq.gui_idle_acked = false;
  461. if (queue_hotplug)
  462. queue_work(rdev->wq, &rdev->hotplug_work);
  463. if (rdev->msi_enabled) {
  464. switch (rdev->family) {
  465. case CHIP_RS600:
  466. case CHIP_RS690:
  467. case CHIP_RS740:
  468. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  469. WREG32(RADEON_BUS_CNTL, msi_rearm);
  470. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  471. break;
  472. default:
  473. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  474. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  475. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  476. break;
  477. }
  478. }
  479. return IRQ_HANDLED;
  480. }
  481. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  482. {
  483. if (crtc == 0)
  484. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  485. else
  486. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  487. }
  488. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  489. {
  490. unsigned i;
  491. for (i = 0; i < rdev->usec_timeout; i++) {
  492. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  493. return 0;
  494. udelay(1);
  495. }
  496. return -1;
  497. }
  498. void rs600_gpu_init(struct radeon_device *rdev)
  499. {
  500. r420_pipes_init(rdev);
  501. /* Wait for mc idle */
  502. if (rs600_mc_wait_for_idle(rdev))
  503. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  504. }
  505. void rs600_mc_init(struct radeon_device *rdev)
  506. {
  507. u64 base;
  508. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  509. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  510. rdev->mc.vram_is_ddr = true;
  511. rdev->mc.vram_width = 128;
  512. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  513. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  514. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  515. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  516. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  517. base = G_000004_MC_FB_START(base) << 16;
  518. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  519. radeon_vram_location(rdev, &rdev->mc, base);
  520. radeon_gtt_location(rdev, &rdev->mc);
  521. radeon_update_bandwidth_info(rdev);
  522. }
  523. void rs600_bandwidth_update(struct radeon_device *rdev)
  524. {
  525. struct drm_display_mode *mode0 = NULL;
  526. struct drm_display_mode *mode1 = NULL;
  527. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  528. /* FIXME: implement full support */
  529. radeon_update_display_priority(rdev);
  530. if (rdev->mode_info.crtcs[0]->base.enabled)
  531. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  532. if (rdev->mode_info.crtcs[1]->base.enabled)
  533. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  534. rs690_line_buffer_adjust(rdev, mode0, mode1);
  535. if (rdev->disp_priority == 2) {
  536. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  537. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  538. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  539. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  540. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  541. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  542. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  543. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  544. }
  545. }
  546. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  547. {
  548. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  549. S_000070_MC_IND_CITF_ARB0(1));
  550. return RREG32(R_000074_MC_IND_DATA);
  551. }
  552. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  553. {
  554. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  555. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  556. WREG32(R_000074_MC_IND_DATA, v);
  557. }
  558. void rs600_debugfs(struct radeon_device *rdev)
  559. {
  560. if (r100_debugfs_rbbm_init(rdev))
  561. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  562. }
  563. void rs600_set_safe_registers(struct radeon_device *rdev)
  564. {
  565. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  566. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  567. }
  568. static void rs600_mc_program(struct radeon_device *rdev)
  569. {
  570. struct rv515_mc_save save;
  571. /* Stops all mc clients */
  572. rv515_mc_stop(rdev, &save);
  573. /* Wait for mc idle */
  574. if (rs600_mc_wait_for_idle(rdev))
  575. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  576. /* FIXME: What does AGP means for such chipset ? */
  577. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  578. WREG32_MC(R_000006_AGP_BASE, 0);
  579. WREG32_MC(R_000007_AGP_BASE_2, 0);
  580. /* Program MC */
  581. WREG32_MC(R_000004_MC_FB_LOCATION,
  582. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  583. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  584. WREG32(R_000134_HDP_FB_LOCATION,
  585. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  586. rv515_mc_resume(rdev, &save);
  587. }
  588. static int rs600_startup(struct radeon_device *rdev)
  589. {
  590. int r;
  591. rs600_mc_program(rdev);
  592. /* Resume clock */
  593. rv515_clock_startup(rdev);
  594. /* Initialize GPU configuration (# pipes, ...) */
  595. rs600_gpu_init(rdev);
  596. /* Initialize GART (initialize after TTM so we can allocate
  597. * memory through TTM but finalize after TTM) */
  598. r = rs600_gart_enable(rdev);
  599. if (r)
  600. return r;
  601. /* Enable IRQ */
  602. rs600_irq_set(rdev);
  603. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  604. /* 1M ring buffer */
  605. r = r100_cp_init(rdev, 1024 * 1024);
  606. if (r) {
  607. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  608. return r;
  609. }
  610. r = r100_wb_init(rdev);
  611. if (r)
  612. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  613. r = r100_ib_init(rdev);
  614. if (r) {
  615. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  616. return r;
  617. }
  618. return 0;
  619. }
  620. int rs600_resume(struct radeon_device *rdev)
  621. {
  622. /* Make sur GART are not working */
  623. rs600_gart_disable(rdev);
  624. /* Resume clock before doing reset */
  625. rv515_clock_startup(rdev);
  626. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  627. if (radeon_asic_reset(rdev)) {
  628. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  629. RREG32(R_000E40_RBBM_STATUS),
  630. RREG32(R_0007C0_CP_STAT));
  631. }
  632. /* post */
  633. atom_asic_init(rdev->mode_info.atom_context);
  634. /* Resume clock after posting */
  635. rv515_clock_startup(rdev);
  636. /* Initialize surface registers */
  637. radeon_surface_init(rdev);
  638. return rs600_startup(rdev);
  639. }
  640. int rs600_suspend(struct radeon_device *rdev)
  641. {
  642. r100_cp_disable(rdev);
  643. r100_wb_disable(rdev);
  644. rs600_irq_disable(rdev);
  645. rs600_gart_disable(rdev);
  646. return 0;
  647. }
  648. void rs600_fini(struct radeon_device *rdev)
  649. {
  650. radeon_pm_fini(rdev);
  651. r100_cp_fini(rdev);
  652. r100_wb_fini(rdev);
  653. r100_ib_fini(rdev);
  654. radeon_gem_fini(rdev);
  655. rs600_gart_fini(rdev);
  656. radeon_irq_kms_fini(rdev);
  657. radeon_fence_driver_fini(rdev);
  658. radeon_bo_fini(rdev);
  659. radeon_atombios_fini(rdev);
  660. kfree(rdev->bios);
  661. rdev->bios = NULL;
  662. }
  663. int rs600_init(struct radeon_device *rdev)
  664. {
  665. int r;
  666. /* Disable VGA */
  667. rv515_vga_render_disable(rdev);
  668. /* Initialize scratch registers */
  669. radeon_scratch_init(rdev);
  670. /* Initialize surface registers */
  671. radeon_surface_init(rdev);
  672. /* BIOS */
  673. if (!radeon_get_bios(rdev)) {
  674. if (ASIC_IS_AVIVO(rdev))
  675. return -EINVAL;
  676. }
  677. if (rdev->is_atom_bios) {
  678. r = radeon_atombios_init(rdev);
  679. if (r)
  680. return r;
  681. } else {
  682. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  683. return -EINVAL;
  684. }
  685. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  686. if (radeon_asic_reset(rdev)) {
  687. dev_warn(rdev->dev,
  688. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  689. RREG32(R_000E40_RBBM_STATUS),
  690. RREG32(R_0007C0_CP_STAT));
  691. }
  692. /* check if cards are posted or not */
  693. if (radeon_boot_test_post_card(rdev) == false)
  694. return -EINVAL;
  695. /* Initialize clocks */
  696. radeon_get_clock_info(rdev->ddev);
  697. /* Initialize power management */
  698. radeon_pm_init(rdev);
  699. /* initialize memory controller */
  700. rs600_mc_init(rdev);
  701. rs600_debugfs(rdev);
  702. /* Fence driver */
  703. r = radeon_fence_driver_init(rdev);
  704. if (r)
  705. return r;
  706. r = radeon_irq_kms_init(rdev);
  707. if (r)
  708. return r;
  709. /* Memory manager */
  710. r = radeon_bo_init(rdev);
  711. if (r)
  712. return r;
  713. r = rs600_gart_init(rdev);
  714. if (r)
  715. return r;
  716. rs600_set_safe_registers(rdev);
  717. rdev->accel_working = true;
  718. r = rs600_startup(rdev);
  719. if (r) {
  720. /* Somethings want wront with the accel init stop accel */
  721. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  722. r100_cp_fini(rdev);
  723. r100_wb_fini(rdev);
  724. r100_ib_fini(rdev);
  725. rs600_gart_fini(rdev);
  726. radeon_irq_kms_fini(rdev);
  727. rdev->accel_working = false;
  728. }
  729. return 0;
  730. }