svm.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * AMD SVM support
  5. *
  6. * Copyright (C) 2006 Qumranet, Inc.
  7. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Yaniv Kamay <yaniv@qumranet.com>
  11. * Avi Kivity <avi@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include <linux/kvm_host.h>
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include "kvm_cache_regs.h"
  21. #include "x86.h"
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <linux/ftrace_event.h>
  28. #include <linux/slab.h>
  29. #include <asm/tlbflush.h>
  30. #include <asm/desc.h>
  31. #include <asm/kvm_para.h>
  32. #include <asm/virtext.h>
  33. #include "trace.h"
  34. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  35. MODULE_AUTHOR("Qumranet");
  36. MODULE_LICENSE("GPL");
  37. #define IOPM_ALLOC_ORDER 2
  38. #define MSRPM_ALLOC_ORDER 1
  39. #define SEG_TYPE_LDT 2
  40. #define SEG_TYPE_BUSY_TSS16 3
  41. #define SVM_FEATURE_NPT (1 << 0)
  42. #define SVM_FEATURE_LBRV (1 << 1)
  43. #define SVM_FEATURE_SVML (1 << 2)
  44. #define SVM_FEATURE_NRIP (1 << 3)
  45. #define SVM_FEATURE_PAUSE_FILTER (1 << 10)
  46. #define NESTED_EXIT_HOST 0 /* Exit handled on host level */
  47. #define NESTED_EXIT_DONE 1 /* Exit caused nested vmexit */
  48. #define NESTED_EXIT_CONTINUE 2 /* Further checks needed */
  49. #define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
  50. static bool erratum_383_found __read_mostly;
  51. static const u32 host_save_user_msrs[] = {
  52. #ifdef CONFIG_X86_64
  53. MSR_STAR, MSR_LSTAR, MSR_CSTAR, MSR_SYSCALL_MASK, MSR_KERNEL_GS_BASE,
  54. MSR_FS_BASE,
  55. #endif
  56. MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
  57. };
  58. #define NR_HOST_SAVE_USER_MSRS ARRAY_SIZE(host_save_user_msrs)
  59. struct kvm_vcpu;
  60. struct nested_state {
  61. struct vmcb *hsave;
  62. u64 hsave_msr;
  63. u64 vm_cr_msr;
  64. u64 vmcb;
  65. /* These are the merged vectors */
  66. u32 *msrpm;
  67. /* gpa pointers to the real vectors */
  68. u64 vmcb_msrpm;
  69. u64 vmcb_iopm;
  70. /* A VMEXIT is required but not yet emulated */
  71. bool exit_required;
  72. /*
  73. * If we vmexit during an instruction emulation we need this to restore
  74. * the l1 guest rip after the emulation
  75. */
  76. unsigned long vmexit_rip;
  77. unsigned long vmexit_rsp;
  78. unsigned long vmexit_rax;
  79. /* cache for intercepts of the guest */
  80. u16 intercept_cr_read;
  81. u16 intercept_cr_write;
  82. u16 intercept_dr_read;
  83. u16 intercept_dr_write;
  84. u32 intercept_exceptions;
  85. u64 intercept;
  86. /* Nested Paging related state */
  87. u64 nested_cr3;
  88. };
  89. #define MSRPM_OFFSETS 16
  90. static u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
  91. struct vcpu_svm {
  92. struct kvm_vcpu vcpu;
  93. struct vmcb *vmcb;
  94. unsigned long vmcb_pa;
  95. struct svm_cpu_data *svm_data;
  96. uint64_t asid_generation;
  97. uint64_t sysenter_esp;
  98. uint64_t sysenter_eip;
  99. u64 next_rip;
  100. u64 host_user_msrs[NR_HOST_SAVE_USER_MSRS];
  101. struct {
  102. u16 fs;
  103. u16 gs;
  104. u16 ldt;
  105. u64 gs_base;
  106. } host;
  107. u32 *msrpm;
  108. struct nested_state nested;
  109. bool nmi_singlestep;
  110. unsigned int3_injected;
  111. unsigned long int3_rip;
  112. u32 apf_reason;
  113. };
  114. #define MSR_INVALID 0xffffffffU
  115. static struct svm_direct_access_msrs {
  116. u32 index; /* Index of the MSR */
  117. bool always; /* True if intercept is always on */
  118. } direct_access_msrs[] = {
  119. { .index = MSR_STAR, .always = true },
  120. { .index = MSR_IA32_SYSENTER_CS, .always = true },
  121. #ifdef CONFIG_X86_64
  122. { .index = MSR_GS_BASE, .always = true },
  123. { .index = MSR_FS_BASE, .always = true },
  124. { .index = MSR_KERNEL_GS_BASE, .always = true },
  125. { .index = MSR_LSTAR, .always = true },
  126. { .index = MSR_CSTAR, .always = true },
  127. { .index = MSR_SYSCALL_MASK, .always = true },
  128. #endif
  129. { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
  130. { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
  131. { .index = MSR_IA32_LASTINTFROMIP, .always = false },
  132. { .index = MSR_IA32_LASTINTTOIP, .always = false },
  133. { .index = MSR_INVALID, .always = false },
  134. };
  135. /* enable NPT for AMD64 and X86 with PAE */
  136. #if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
  137. static bool npt_enabled = true;
  138. #else
  139. static bool npt_enabled;
  140. #endif
  141. static int npt = 1;
  142. module_param(npt, int, S_IRUGO);
  143. static int nested = 1;
  144. module_param(nested, int, S_IRUGO);
  145. static void svm_flush_tlb(struct kvm_vcpu *vcpu);
  146. static void svm_complete_interrupts(struct vcpu_svm *svm);
  147. static int nested_svm_exit_handled(struct vcpu_svm *svm);
  148. static int nested_svm_intercept(struct vcpu_svm *svm);
  149. static int nested_svm_vmexit(struct vcpu_svm *svm);
  150. static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
  151. bool has_error_code, u32 error_code);
  152. static inline struct vcpu_svm *to_svm(struct kvm_vcpu *vcpu)
  153. {
  154. return container_of(vcpu, struct vcpu_svm, vcpu);
  155. }
  156. static inline void enable_gif(struct vcpu_svm *svm)
  157. {
  158. svm->vcpu.arch.hflags |= HF_GIF_MASK;
  159. }
  160. static inline void disable_gif(struct vcpu_svm *svm)
  161. {
  162. svm->vcpu.arch.hflags &= ~HF_GIF_MASK;
  163. }
  164. static inline bool gif_set(struct vcpu_svm *svm)
  165. {
  166. return !!(svm->vcpu.arch.hflags & HF_GIF_MASK);
  167. }
  168. static unsigned long iopm_base;
  169. struct kvm_ldttss_desc {
  170. u16 limit0;
  171. u16 base0;
  172. unsigned base1:8, type:5, dpl:2, p:1;
  173. unsigned limit1:4, zero0:3, g:1, base2:8;
  174. u32 base3;
  175. u32 zero1;
  176. } __attribute__((packed));
  177. struct svm_cpu_data {
  178. int cpu;
  179. u64 asid_generation;
  180. u32 max_asid;
  181. u32 next_asid;
  182. struct kvm_ldttss_desc *tss_desc;
  183. struct page *save_area;
  184. };
  185. static DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
  186. static uint32_t svm_features;
  187. struct svm_init_data {
  188. int cpu;
  189. int r;
  190. };
  191. static u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
  192. #define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
  193. #define MSRS_RANGE_SIZE 2048
  194. #define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
  195. static u32 svm_msrpm_offset(u32 msr)
  196. {
  197. u32 offset;
  198. int i;
  199. for (i = 0; i < NUM_MSR_MAPS; i++) {
  200. if (msr < msrpm_ranges[i] ||
  201. msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
  202. continue;
  203. offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
  204. offset += (i * MSRS_RANGE_SIZE); /* add range offset */
  205. /* Now we have the u8 offset - but need the u32 offset */
  206. return offset / 4;
  207. }
  208. /* MSR not in any range */
  209. return MSR_INVALID;
  210. }
  211. #define MAX_INST_SIZE 15
  212. static inline void clgi(void)
  213. {
  214. asm volatile (__ex(SVM_CLGI));
  215. }
  216. static inline void stgi(void)
  217. {
  218. asm volatile (__ex(SVM_STGI));
  219. }
  220. static inline void invlpga(unsigned long addr, u32 asid)
  221. {
  222. asm volatile (__ex(SVM_INVLPGA) : : "a"(addr), "c"(asid));
  223. }
  224. static inline void force_new_asid(struct kvm_vcpu *vcpu)
  225. {
  226. to_svm(vcpu)->asid_generation--;
  227. }
  228. static inline void flush_guest_tlb(struct kvm_vcpu *vcpu)
  229. {
  230. force_new_asid(vcpu);
  231. }
  232. static int get_npt_level(void)
  233. {
  234. #ifdef CONFIG_X86_64
  235. return PT64_ROOT_LEVEL;
  236. #else
  237. return PT32E_ROOT_LEVEL;
  238. #endif
  239. }
  240. static void svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  241. {
  242. vcpu->arch.efer = efer;
  243. if (!npt_enabled && !(efer & EFER_LMA))
  244. efer &= ~EFER_LME;
  245. to_svm(vcpu)->vmcb->save.efer = efer | EFER_SVME;
  246. }
  247. static int is_external_interrupt(u32 info)
  248. {
  249. info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
  250. return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
  251. }
  252. static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  253. {
  254. struct vcpu_svm *svm = to_svm(vcpu);
  255. u32 ret = 0;
  256. if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
  257. ret |= KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
  258. return ret & mask;
  259. }
  260. static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  261. {
  262. struct vcpu_svm *svm = to_svm(vcpu);
  263. if (mask == 0)
  264. svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
  265. else
  266. svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
  267. }
  268. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  269. {
  270. struct vcpu_svm *svm = to_svm(vcpu);
  271. if (svm->vmcb->control.next_rip != 0)
  272. svm->next_rip = svm->vmcb->control.next_rip;
  273. if (!svm->next_rip) {
  274. if (emulate_instruction(vcpu, 0, 0, EMULTYPE_SKIP) !=
  275. EMULATE_DONE)
  276. printk(KERN_DEBUG "%s: NOP\n", __func__);
  277. return;
  278. }
  279. if (svm->next_rip - kvm_rip_read(vcpu) > MAX_INST_SIZE)
  280. printk(KERN_ERR "%s: ip 0x%lx next 0x%llx\n",
  281. __func__, kvm_rip_read(vcpu), svm->next_rip);
  282. kvm_rip_write(vcpu, svm->next_rip);
  283. svm_set_interrupt_shadow(vcpu, 0);
  284. }
  285. static void svm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  286. bool has_error_code, u32 error_code,
  287. bool reinject)
  288. {
  289. struct vcpu_svm *svm = to_svm(vcpu);
  290. /*
  291. * If we are within a nested VM we'd better #VMEXIT and let the guest
  292. * handle the exception
  293. */
  294. if (!reinject &&
  295. nested_svm_check_exception(svm, nr, has_error_code, error_code))
  296. return;
  297. if (nr == BP_VECTOR && !static_cpu_has(X86_FEATURE_NRIPS)) {
  298. unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
  299. /*
  300. * For guest debugging where we have to reinject #BP if some
  301. * INT3 is guest-owned:
  302. * Emulate nRIP by moving RIP forward. Will fail if injection
  303. * raises a fault that is not intercepted. Still better than
  304. * failing in all cases.
  305. */
  306. skip_emulated_instruction(&svm->vcpu);
  307. rip = kvm_rip_read(&svm->vcpu);
  308. svm->int3_rip = rip + svm->vmcb->save.cs.base;
  309. svm->int3_injected = rip - old_rip;
  310. }
  311. svm->vmcb->control.event_inj = nr
  312. | SVM_EVTINJ_VALID
  313. | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
  314. | SVM_EVTINJ_TYPE_EXEPT;
  315. svm->vmcb->control.event_inj_err = error_code;
  316. }
  317. static void svm_init_erratum_383(void)
  318. {
  319. u32 low, high;
  320. int err;
  321. u64 val;
  322. if (!cpu_has_amd_erratum(amd_erratum_383))
  323. return;
  324. /* Use _safe variants to not break nested virtualization */
  325. val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
  326. if (err)
  327. return;
  328. val |= (1ULL << 47);
  329. low = lower_32_bits(val);
  330. high = upper_32_bits(val);
  331. native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
  332. erratum_383_found = true;
  333. }
  334. static int has_svm(void)
  335. {
  336. const char *msg;
  337. if (!cpu_has_svm(&msg)) {
  338. printk(KERN_INFO "has_svm: %s\n", msg);
  339. return 0;
  340. }
  341. return 1;
  342. }
  343. static void svm_hardware_disable(void *garbage)
  344. {
  345. cpu_svm_disable();
  346. }
  347. static int svm_hardware_enable(void *garbage)
  348. {
  349. struct svm_cpu_data *sd;
  350. uint64_t efer;
  351. struct desc_ptr gdt_descr;
  352. struct desc_struct *gdt;
  353. int me = raw_smp_processor_id();
  354. rdmsrl(MSR_EFER, efer);
  355. if (efer & EFER_SVME)
  356. return -EBUSY;
  357. if (!has_svm()) {
  358. printk(KERN_ERR "svm_hardware_enable: err EOPNOTSUPP on %d\n",
  359. me);
  360. return -EINVAL;
  361. }
  362. sd = per_cpu(svm_data, me);
  363. if (!sd) {
  364. printk(KERN_ERR "svm_hardware_enable: svm_data is NULL on %d\n",
  365. me);
  366. return -EINVAL;
  367. }
  368. sd->asid_generation = 1;
  369. sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
  370. sd->next_asid = sd->max_asid + 1;
  371. native_store_gdt(&gdt_descr);
  372. gdt = (struct desc_struct *)gdt_descr.address;
  373. sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
  374. wrmsrl(MSR_EFER, efer | EFER_SVME);
  375. wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
  376. svm_init_erratum_383();
  377. return 0;
  378. }
  379. static void svm_cpu_uninit(int cpu)
  380. {
  381. struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
  382. if (!sd)
  383. return;
  384. per_cpu(svm_data, raw_smp_processor_id()) = NULL;
  385. __free_page(sd->save_area);
  386. kfree(sd);
  387. }
  388. static int svm_cpu_init(int cpu)
  389. {
  390. struct svm_cpu_data *sd;
  391. int r;
  392. sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
  393. if (!sd)
  394. return -ENOMEM;
  395. sd->cpu = cpu;
  396. sd->save_area = alloc_page(GFP_KERNEL);
  397. r = -ENOMEM;
  398. if (!sd->save_area)
  399. goto err_1;
  400. per_cpu(svm_data, cpu) = sd;
  401. return 0;
  402. err_1:
  403. kfree(sd);
  404. return r;
  405. }
  406. static bool valid_msr_intercept(u32 index)
  407. {
  408. int i;
  409. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
  410. if (direct_access_msrs[i].index == index)
  411. return true;
  412. return false;
  413. }
  414. static void set_msr_interception(u32 *msrpm, unsigned msr,
  415. int read, int write)
  416. {
  417. u8 bit_read, bit_write;
  418. unsigned long tmp;
  419. u32 offset;
  420. /*
  421. * If this warning triggers extend the direct_access_msrs list at the
  422. * beginning of the file
  423. */
  424. WARN_ON(!valid_msr_intercept(msr));
  425. offset = svm_msrpm_offset(msr);
  426. bit_read = 2 * (msr & 0x0f);
  427. bit_write = 2 * (msr & 0x0f) + 1;
  428. tmp = msrpm[offset];
  429. BUG_ON(offset == MSR_INVALID);
  430. read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
  431. write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
  432. msrpm[offset] = tmp;
  433. }
  434. static void svm_vcpu_init_msrpm(u32 *msrpm)
  435. {
  436. int i;
  437. memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
  438. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
  439. if (!direct_access_msrs[i].always)
  440. continue;
  441. set_msr_interception(msrpm, direct_access_msrs[i].index, 1, 1);
  442. }
  443. }
  444. static void add_msr_offset(u32 offset)
  445. {
  446. int i;
  447. for (i = 0; i < MSRPM_OFFSETS; ++i) {
  448. /* Offset already in list? */
  449. if (msrpm_offsets[i] == offset)
  450. return;
  451. /* Slot used by another offset? */
  452. if (msrpm_offsets[i] != MSR_INVALID)
  453. continue;
  454. /* Add offset to list */
  455. msrpm_offsets[i] = offset;
  456. return;
  457. }
  458. /*
  459. * If this BUG triggers the msrpm_offsets table has an overflow. Just
  460. * increase MSRPM_OFFSETS in this case.
  461. */
  462. BUG();
  463. }
  464. static void init_msrpm_offsets(void)
  465. {
  466. int i;
  467. memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
  468. for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
  469. u32 offset;
  470. offset = svm_msrpm_offset(direct_access_msrs[i].index);
  471. BUG_ON(offset == MSR_INVALID);
  472. add_msr_offset(offset);
  473. }
  474. }
  475. static void svm_enable_lbrv(struct vcpu_svm *svm)
  476. {
  477. u32 *msrpm = svm->msrpm;
  478. svm->vmcb->control.lbr_ctl = 1;
  479. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
  480. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
  481. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
  482. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
  483. }
  484. static void svm_disable_lbrv(struct vcpu_svm *svm)
  485. {
  486. u32 *msrpm = svm->msrpm;
  487. svm->vmcb->control.lbr_ctl = 0;
  488. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
  489. set_msr_interception(msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
  490. set_msr_interception(msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
  491. set_msr_interception(msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
  492. }
  493. static __init int svm_hardware_setup(void)
  494. {
  495. int cpu;
  496. struct page *iopm_pages;
  497. void *iopm_va;
  498. int r;
  499. iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
  500. if (!iopm_pages)
  501. return -ENOMEM;
  502. iopm_va = page_address(iopm_pages);
  503. memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
  504. iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
  505. init_msrpm_offsets();
  506. if (boot_cpu_has(X86_FEATURE_NX))
  507. kvm_enable_efer_bits(EFER_NX);
  508. if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
  509. kvm_enable_efer_bits(EFER_FFXSR);
  510. if (nested) {
  511. printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
  512. kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
  513. }
  514. for_each_possible_cpu(cpu) {
  515. r = svm_cpu_init(cpu);
  516. if (r)
  517. goto err;
  518. }
  519. svm_features = cpuid_edx(SVM_CPUID_FUNC);
  520. if (!boot_cpu_has(X86_FEATURE_NPT))
  521. npt_enabled = false;
  522. if (npt_enabled && !npt) {
  523. printk(KERN_INFO "kvm: Nested Paging disabled\n");
  524. npt_enabled = false;
  525. }
  526. if (npt_enabled) {
  527. printk(KERN_INFO "kvm: Nested Paging enabled\n");
  528. kvm_enable_tdp();
  529. } else
  530. kvm_disable_tdp();
  531. return 0;
  532. err:
  533. __free_pages(iopm_pages, IOPM_ALLOC_ORDER);
  534. iopm_base = 0;
  535. return r;
  536. }
  537. static __exit void svm_hardware_unsetup(void)
  538. {
  539. int cpu;
  540. for_each_possible_cpu(cpu)
  541. svm_cpu_uninit(cpu);
  542. __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
  543. iopm_base = 0;
  544. }
  545. static void init_seg(struct vmcb_seg *seg)
  546. {
  547. seg->selector = 0;
  548. seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
  549. SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
  550. seg->limit = 0xffff;
  551. seg->base = 0;
  552. }
  553. static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
  554. {
  555. seg->selector = 0;
  556. seg->attrib = SVM_SELECTOR_P_MASK | type;
  557. seg->limit = 0xffff;
  558. seg->base = 0;
  559. }
  560. static void svm_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  561. {
  562. struct vcpu_svm *svm = to_svm(vcpu);
  563. u64 g_tsc_offset = 0;
  564. if (is_guest_mode(vcpu)) {
  565. g_tsc_offset = svm->vmcb->control.tsc_offset -
  566. svm->nested.hsave->control.tsc_offset;
  567. svm->nested.hsave->control.tsc_offset = offset;
  568. }
  569. svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
  570. }
  571. static void svm_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment)
  572. {
  573. struct vcpu_svm *svm = to_svm(vcpu);
  574. svm->vmcb->control.tsc_offset += adjustment;
  575. if (is_guest_mode(vcpu))
  576. svm->nested.hsave->control.tsc_offset += adjustment;
  577. }
  578. static void init_vmcb(struct vcpu_svm *svm)
  579. {
  580. struct vmcb_control_area *control = &svm->vmcb->control;
  581. struct vmcb_save_area *save = &svm->vmcb->save;
  582. svm->vcpu.fpu_active = 1;
  583. control->intercept_cr_read = INTERCEPT_CR0_MASK |
  584. INTERCEPT_CR3_MASK |
  585. INTERCEPT_CR4_MASK;
  586. control->intercept_cr_write = INTERCEPT_CR0_MASK |
  587. INTERCEPT_CR3_MASK |
  588. INTERCEPT_CR4_MASK |
  589. INTERCEPT_CR8_MASK;
  590. control->intercept_dr_read = INTERCEPT_DR0_MASK |
  591. INTERCEPT_DR1_MASK |
  592. INTERCEPT_DR2_MASK |
  593. INTERCEPT_DR3_MASK |
  594. INTERCEPT_DR4_MASK |
  595. INTERCEPT_DR5_MASK |
  596. INTERCEPT_DR6_MASK |
  597. INTERCEPT_DR7_MASK;
  598. control->intercept_dr_write = INTERCEPT_DR0_MASK |
  599. INTERCEPT_DR1_MASK |
  600. INTERCEPT_DR2_MASK |
  601. INTERCEPT_DR3_MASK |
  602. INTERCEPT_DR4_MASK |
  603. INTERCEPT_DR5_MASK |
  604. INTERCEPT_DR6_MASK |
  605. INTERCEPT_DR7_MASK;
  606. control->intercept_exceptions = (1 << PF_VECTOR) |
  607. (1 << UD_VECTOR) |
  608. (1 << MC_VECTOR);
  609. control->intercept = (1ULL << INTERCEPT_INTR) |
  610. (1ULL << INTERCEPT_NMI) |
  611. (1ULL << INTERCEPT_SMI) |
  612. (1ULL << INTERCEPT_SELECTIVE_CR0) |
  613. (1ULL << INTERCEPT_CPUID) |
  614. (1ULL << INTERCEPT_INVD) |
  615. (1ULL << INTERCEPT_HLT) |
  616. (1ULL << INTERCEPT_INVLPG) |
  617. (1ULL << INTERCEPT_INVLPGA) |
  618. (1ULL << INTERCEPT_IOIO_PROT) |
  619. (1ULL << INTERCEPT_MSR_PROT) |
  620. (1ULL << INTERCEPT_TASK_SWITCH) |
  621. (1ULL << INTERCEPT_SHUTDOWN) |
  622. (1ULL << INTERCEPT_VMRUN) |
  623. (1ULL << INTERCEPT_VMMCALL) |
  624. (1ULL << INTERCEPT_VMLOAD) |
  625. (1ULL << INTERCEPT_VMSAVE) |
  626. (1ULL << INTERCEPT_STGI) |
  627. (1ULL << INTERCEPT_CLGI) |
  628. (1ULL << INTERCEPT_SKINIT) |
  629. (1ULL << INTERCEPT_WBINVD) |
  630. (1ULL << INTERCEPT_MONITOR) |
  631. (1ULL << INTERCEPT_MWAIT);
  632. control->iopm_base_pa = iopm_base;
  633. control->msrpm_base_pa = __pa(svm->msrpm);
  634. control->int_ctl = V_INTR_MASKING_MASK;
  635. init_seg(&save->es);
  636. init_seg(&save->ss);
  637. init_seg(&save->ds);
  638. init_seg(&save->fs);
  639. init_seg(&save->gs);
  640. save->cs.selector = 0xf000;
  641. /* Executable/Readable Code Segment */
  642. save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
  643. SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
  644. save->cs.limit = 0xffff;
  645. /*
  646. * cs.base should really be 0xffff0000, but vmx can't handle that, so
  647. * be consistent with it.
  648. *
  649. * Replace when we have real mode working for vmx.
  650. */
  651. save->cs.base = 0xf0000;
  652. save->gdtr.limit = 0xffff;
  653. save->idtr.limit = 0xffff;
  654. init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
  655. init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
  656. svm_set_efer(&svm->vcpu, 0);
  657. save->dr6 = 0xffff0ff0;
  658. save->dr7 = 0x400;
  659. save->rflags = 2;
  660. save->rip = 0x0000fff0;
  661. svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
  662. /*
  663. * This is the guest-visible cr0 value.
  664. * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
  665. */
  666. svm->vcpu.arch.cr0 = 0;
  667. (void)kvm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
  668. save->cr4 = X86_CR4_PAE;
  669. /* rdx = ?? */
  670. if (npt_enabled) {
  671. /* Setup VMCB for Nested Paging */
  672. control->nested_ctl = 1;
  673. control->intercept &= ~((1ULL << INTERCEPT_TASK_SWITCH) |
  674. (1ULL << INTERCEPT_INVLPG));
  675. control->intercept_exceptions &= ~(1 << PF_VECTOR);
  676. control->intercept_cr_read &= ~INTERCEPT_CR3_MASK;
  677. control->intercept_cr_write &= ~INTERCEPT_CR3_MASK;
  678. save->g_pat = 0x0007040600070406ULL;
  679. save->cr3 = 0;
  680. save->cr4 = 0;
  681. }
  682. force_new_asid(&svm->vcpu);
  683. svm->nested.vmcb = 0;
  684. svm->vcpu.arch.hflags = 0;
  685. if (boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
  686. control->pause_filter_count = 3000;
  687. control->intercept |= (1ULL << INTERCEPT_PAUSE);
  688. }
  689. enable_gif(svm);
  690. }
  691. static int svm_vcpu_reset(struct kvm_vcpu *vcpu)
  692. {
  693. struct vcpu_svm *svm = to_svm(vcpu);
  694. init_vmcb(svm);
  695. if (!kvm_vcpu_is_bsp(vcpu)) {
  696. kvm_rip_write(vcpu, 0);
  697. svm->vmcb->save.cs.base = svm->vcpu.arch.sipi_vector << 12;
  698. svm->vmcb->save.cs.selector = svm->vcpu.arch.sipi_vector << 8;
  699. }
  700. vcpu->arch.regs_avail = ~0;
  701. vcpu->arch.regs_dirty = ~0;
  702. return 0;
  703. }
  704. static struct kvm_vcpu *svm_create_vcpu(struct kvm *kvm, unsigned int id)
  705. {
  706. struct vcpu_svm *svm;
  707. struct page *page;
  708. struct page *msrpm_pages;
  709. struct page *hsave_page;
  710. struct page *nested_msrpm_pages;
  711. int err;
  712. svm = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  713. if (!svm) {
  714. err = -ENOMEM;
  715. goto out;
  716. }
  717. err = kvm_vcpu_init(&svm->vcpu, kvm, id);
  718. if (err)
  719. goto free_svm;
  720. err = -ENOMEM;
  721. page = alloc_page(GFP_KERNEL);
  722. if (!page)
  723. goto uninit;
  724. msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  725. if (!msrpm_pages)
  726. goto free_page1;
  727. nested_msrpm_pages = alloc_pages(GFP_KERNEL, MSRPM_ALLOC_ORDER);
  728. if (!nested_msrpm_pages)
  729. goto free_page2;
  730. hsave_page = alloc_page(GFP_KERNEL);
  731. if (!hsave_page)
  732. goto free_page3;
  733. svm->nested.hsave = page_address(hsave_page);
  734. svm->msrpm = page_address(msrpm_pages);
  735. svm_vcpu_init_msrpm(svm->msrpm);
  736. svm->nested.msrpm = page_address(nested_msrpm_pages);
  737. svm_vcpu_init_msrpm(svm->nested.msrpm);
  738. svm->vmcb = page_address(page);
  739. clear_page(svm->vmcb);
  740. svm->vmcb_pa = page_to_pfn(page) << PAGE_SHIFT;
  741. svm->asid_generation = 0;
  742. init_vmcb(svm);
  743. kvm_write_tsc(&svm->vcpu, 0);
  744. err = fx_init(&svm->vcpu);
  745. if (err)
  746. goto free_page4;
  747. svm->vcpu.arch.apic_base = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  748. if (kvm_vcpu_is_bsp(&svm->vcpu))
  749. svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
  750. return &svm->vcpu;
  751. free_page4:
  752. __free_page(hsave_page);
  753. free_page3:
  754. __free_pages(nested_msrpm_pages, MSRPM_ALLOC_ORDER);
  755. free_page2:
  756. __free_pages(msrpm_pages, MSRPM_ALLOC_ORDER);
  757. free_page1:
  758. __free_page(page);
  759. uninit:
  760. kvm_vcpu_uninit(&svm->vcpu);
  761. free_svm:
  762. kmem_cache_free(kvm_vcpu_cache, svm);
  763. out:
  764. return ERR_PTR(err);
  765. }
  766. static void svm_free_vcpu(struct kvm_vcpu *vcpu)
  767. {
  768. struct vcpu_svm *svm = to_svm(vcpu);
  769. __free_page(pfn_to_page(svm->vmcb_pa >> PAGE_SHIFT));
  770. __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
  771. __free_page(virt_to_page(svm->nested.hsave));
  772. __free_pages(virt_to_page(svm->nested.msrpm), MSRPM_ALLOC_ORDER);
  773. kvm_vcpu_uninit(vcpu);
  774. kmem_cache_free(kvm_vcpu_cache, svm);
  775. }
  776. static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  777. {
  778. struct vcpu_svm *svm = to_svm(vcpu);
  779. int i;
  780. if (unlikely(cpu != vcpu->cpu)) {
  781. svm->asid_generation = 0;
  782. }
  783. #ifdef CONFIG_X86_64
  784. rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
  785. #endif
  786. savesegment(fs, svm->host.fs);
  787. savesegment(gs, svm->host.gs);
  788. svm->host.ldt = kvm_read_ldt();
  789. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  790. rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  791. }
  792. static void svm_vcpu_put(struct kvm_vcpu *vcpu)
  793. {
  794. struct vcpu_svm *svm = to_svm(vcpu);
  795. int i;
  796. ++vcpu->stat.host_state_reload;
  797. kvm_load_ldt(svm->host.ldt);
  798. #ifdef CONFIG_X86_64
  799. loadsegment(fs, svm->host.fs);
  800. load_gs_index(svm->host.gs);
  801. wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gs);
  802. #else
  803. loadsegment(gs, svm->host.gs);
  804. #endif
  805. for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
  806. wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
  807. }
  808. static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
  809. {
  810. return to_svm(vcpu)->vmcb->save.rflags;
  811. }
  812. static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  813. {
  814. to_svm(vcpu)->vmcb->save.rflags = rflags;
  815. }
  816. static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  817. {
  818. switch (reg) {
  819. case VCPU_EXREG_PDPTR:
  820. BUG_ON(!npt_enabled);
  821. load_pdptrs(vcpu, vcpu->arch.walk_mmu, vcpu->arch.cr3);
  822. break;
  823. default:
  824. BUG();
  825. }
  826. }
  827. static void svm_set_vintr(struct vcpu_svm *svm)
  828. {
  829. svm->vmcb->control.intercept |= 1ULL << INTERCEPT_VINTR;
  830. }
  831. static void svm_clear_vintr(struct vcpu_svm *svm)
  832. {
  833. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VINTR);
  834. }
  835. static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
  836. {
  837. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  838. switch (seg) {
  839. case VCPU_SREG_CS: return &save->cs;
  840. case VCPU_SREG_DS: return &save->ds;
  841. case VCPU_SREG_ES: return &save->es;
  842. case VCPU_SREG_FS: return &save->fs;
  843. case VCPU_SREG_GS: return &save->gs;
  844. case VCPU_SREG_SS: return &save->ss;
  845. case VCPU_SREG_TR: return &save->tr;
  846. case VCPU_SREG_LDTR: return &save->ldtr;
  847. }
  848. BUG();
  849. return NULL;
  850. }
  851. static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  852. {
  853. struct vmcb_seg *s = svm_seg(vcpu, seg);
  854. return s->base;
  855. }
  856. static void svm_get_segment(struct kvm_vcpu *vcpu,
  857. struct kvm_segment *var, int seg)
  858. {
  859. struct vmcb_seg *s = svm_seg(vcpu, seg);
  860. var->base = s->base;
  861. var->limit = s->limit;
  862. var->selector = s->selector;
  863. var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
  864. var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
  865. var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
  866. var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
  867. var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
  868. var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
  869. var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
  870. var->g = (s->attrib >> SVM_SELECTOR_G_SHIFT) & 1;
  871. /*
  872. * AMD's VMCB does not have an explicit unusable field, so emulate it
  873. * for cross vendor migration purposes by "not present"
  874. */
  875. var->unusable = !var->present || (var->type == 0);
  876. switch (seg) {
  877. case VCPU_SREG_CS:
  878. /*
  879. * SVM always stores 0 for the 'G' bit in the CS selector in
  880. * the VMCB on a VMEXIT. This hurts cross-vendor migration:
  881. * Intel's VMENTRY has a check on the 'G' bit.
  882. */
  883. var->g = s->limit > 0xfffff;
  884. break;
  885. case VCPU_SREG_TR:
  886. /*
  887. * Work around a bug where the busy flag in the tr selector
  888. * isn't exposed
  889. */
  890. var->type |= 0x2;
  891. break;
  892. case VCPU_SREG_DS:
  893. case VCPU_SREG_ES:
  894. case VCPU_SREG_FS:
  895. case VCPU_SREG_GS:
  896. /*
  897. * The accessed bit must always be set in the segment
  898. * descriptor cache, although it can be cleared in the
  899. * descriptor, the cached bit always remains at 1. Since
  900. * Intel has a check on this, set it here to support
  901. * cross-vendor migration.
  902. */
  903. if (!var->unusable)
  904. var->type |= 0x1;
  905. break;
  906. case VCPU_SREG_SS:
  907. /*
  908. * On AMD CPUs sometimes the DB bit in the segment
  909. * descriptor is left as 1, although the whole segment has
  910. * been made unusable. Clear it here to pass an Intel VMX
  911. * entry check when cross vendor migrating.
  912. */
  913. if (var->unusable)
  914. var->db = 0;
  915. break;
  916. }
  917. }
  918. static int svm_get_cpl(struct kvm_vcpu *vcpu)
  919. {
  920. struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
  921. return save->cpl;
  922. }
  923. static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  924. {
  925. struct vcpu_svm *svm = to_svm(vcpu);
  926. dt->size = svm->vmcb->save.idtr.limit;
  927. dt->address = svm->vmcb->save.idtr.base;
  928. }
  929. static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  930. {
  931. struct vcpu_svm *svm = to_svm(vcpu);
  932. svm->vmcb->save.idtr.limit = dt->size;
  933. svm->vmcb->save.idtr.base = dt->address ;
  934. }
  935. static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  936. {
  937. struct vcpu_svm *svm = to_svm(vcpu);
  938. dt->size = svm->vmcb->save.gdtr.limit;
  939. dt->address = svm->vmcb->save.gdtr.base;
  940. }
  941. static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  942. {
  943. struct vcpu_svm *svm = to_svm(vcpu);
  944. svm->vmcb->save.gdtr.limit = dt->size;
  945. svm->vmcb->save.gdtr.base = dt->address ;
  946. }
  947. static void svm_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  948. {
  949. }
  950. static void svm_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  951. {
  952. }
  953. static void update_cr0_intercept(struct vcpu_svm *svm)
  954. {
  955. struct vmcb *vmcb = svm->vmcb;
  956. ulong gcr0 = svm->vcpu.arch.cr0;
  957. u64 *hcr0 = &svm->vmcb->save.cr0;
  958. if (!svm->vcpu.fpu_active)
  959. *hcr0 |= SVM_CR0_SELECTIVE_MASK;
  960. else
  961. *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
  962. | (gcr0 & SVM_CR0_SELECTIVE_MASK);
  963. if (gcr0 == *hcr0 && svm->vcpu.fpu_active) {
  964. vmcb->control.intercept_cr_read &= ~INTERCEPT_CR0_MASK;
  965. vmcb->control.intercept_cr_write &= ~INTERCEPT_CR0_MASK;
  966. if (is_guest_mode(&svm->vcpu)) {
  967. struct vmcb *hsave = svm->nested.hsave;
  968. hsave->control.intercept_cr_read &= ~INTERCEPT_CR0_MASK;
  969. hsave->control.intercept_cr_write &= ~INTERCEPT_CR0_MASK;
  970. vmcb->control.intercept_cr_read |= svm->nested.intercept_cr_read;
  971. vmcb->control.intercept_cr_write |= svm->nested.intercept_cr_write;
  972. }
  973. } else {
  974. svm->vmcb->control.intercept_cr_read |= INTERCEPT_CR0_MASK;
  975. svm->vmcb->control.intercept_cr_write |= INTERCEPT_CR0_MASK;
  976. if (is_guest_mode(&svm->vcpu)) {
  977. struct vmcb *hsave = svm->nested.hsave;
  978. hsave->control.intercept_cr_read |= INTERCEPT_CR0_MASK;
  979. hsave->control.intercept_cr_write |= INTERCEPT_CR0_MASK;
  980. }
  981. }
  982. }
  983. static void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  984. {
  985. struct vcpu_svm *svm = to_svm(vcpu);
  986. if (is_guest_mode(vcpu)) {
  987. /*
  988. * We are here because we run in nested mode, the host kvm
  989. * intercepts cr0 writes but the l1 hypervisor does not.
  990. * But the L1 hypervisor may intercept selective cr0 writes.
  991. * This needs to be checked here.
  992. */
  993. unsigned long old, new;
  994. /* Remove bits that would trigger a real cr0 write intercept */
  995. old = vcpu->arch.cr0 & SVM_CR0_SELECTIVE_MASK;
  996. new = cr0 & SVM_CR0_SELECTIVE_MASK;
  997. if (old == new) {
  998. /* cr0 write with ts and mp unchanged */
  999. svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
  1000. if (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE) {
  1001. svm->nested.vmexit_rip = kvm_rip_read(vcpu);
  1002. svm->nested.vmexit_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  1003. svm->nested.vmexit_rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
  1004. return;
  1005. }
  1006. }
  1007. }
  1008. #ifdef CONFIG_X86_64
  1009. if (vcpu->arch.efer & EFER_LME) {
  1010. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
  1011. vcpu->arch.efer |= EFER_LMA;
  1012. svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
  1013. }
  1014. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
  1015. vcpu->arch.efer &= ~EFER_LMA;
  1016. svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
  1017. }
  1018. }
  1019. #endif
  1020. vcpu->arch.cr0 = cr0;
  1021. if (!npt_enabled)
  1022. cr0 |= X86_CR0_PG | X86_CR0_WP;
  1023. if (!vcpu->fpu_active)
  1024. cr0 |= X86_CR0_TS;
  1025. /*
  1026. * re-enable caching here because the QEMU bios
  1027. * does not do it - this results in some delay at
  1028. * reboot
  1029. */
  1030. cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
  1031. svm->vmcb->save.cr0 = cr0;
  1032. update_cr0_intercept(svm);
  1033. }
  1034. static void svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1035. {
  1036. unsigned long host_cr4_mce = read_cr4() & X86_CR4_MCE;
  1037. unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
  1038. if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
  1039. force_new_asid(vcpu);
  1040. vcpu->arch.cr4 = cr4;
  1041. if (!npt_enabled)
  1042. cr4 |= X86_CR4_PAE;
  1043. cr4 |= host_cr4_mce;
  1044. to_svm(vcpu)->vmcb->save.cr4 = cr4;
  1045. }
  1046. static void svm_set_segment(struct kvm_vcpu *vcpu,
  1047. struct kvm_segment *var, int seg)
  1048. {
  1049. struct vcpu_svm *svm = to_svm(vcpu);
  1050. struct vmcb_seg *s = svm_seg(vcpu, seg);
  1051. s->base = var->base;
  1052. s->limit = var->limit;
  1053. s->selector = var->selector;
  1054. if (var->unusable)
  1055. s->attrib = 0;
  1056. else {
  1057. s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
  1058. s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
  1059. s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
  1060. s->attrib |= (var->present & 1) << SVM_SELECTOR_P_SHIFT;
  1061. s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
  1062. s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
  1063. s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
  1064. s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
  1065. }
  1066. if (seg == VCPU_SREG_CS)
  1067. svm->vmcb->save.cpl
  1068. = (svm->vmcb->save.cs.attrib
  1069. >> SVM_SELECTOR_DPL_SHIFT) & 3;
  1070. }
  1071. static void update_db_intercept(struct kvm_vcpu *vcpu)
  1072. {
  1073. struct vcpu_svm *svm = to_svm(vcpu);
  1074. svm->vmcb->control.intercept_exceptions &=
  1075. ~((1 << DB_VECTOR) | (1 << BP_VECTOR));
  1076. if (svm->nmi_singlestep)
  1077. svm->vmcb->control.intercept_exceptions |= (1 << DB_VECTOR);
  1078. if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
  1079. if (vcpu->guest_debug &
  1080. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  1081. svm->vmcb->control.intercept_exceptions |=
  1082. 1 << DB_VECTOR;
  1083. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  1084. svm->vmcb->control.intercept_exceptions |=
  1085. 1 << BP_VECTOR;
  1086. } else
  1087. vcpu->guest_debug = 0;
  1088. }
  1089. static void svm_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  1090. {
  1091. struct vcpu_svm *svm = to_svm(vcpu);
  1092. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  1093. svm->vmcb->save.dr7 = dbg->arch.debugreg[7];
  1094. else
  1095. svm->vmcb->save.dr7 = vcpu->arch.dr7;
  1096. update_db_intercept(vcpu);
  1097. }
  1098. static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
  1099. {
  1100. if (sd->next_asid > sd->max_asid) {
  1101. ++sd->asid_generation;
  1102. sd->next_asid = 1;
  1103. svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
  1104. }
  1105. svm->asid_generation = sd->asid_generation;
  1106. svm->vmcb->control.asid = sd->next_asid++;
  1107. }
  1108. static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
  1109. {
  1110. struct vcpu_svm *svm = to_svm(vcpu);
  1111. svm->vmcb->save.dr7 = value;
  1112. }
  1113. static int pf_interception(struct vcpu_svm *svm)
  1114. {
  1115. u64 fault_address = svm->vmcb->control.exit_info_2;
  1116. u32 error_code;
  1117. int r = 1;
  1118. switch (svm->apf_reason) {
  1119. default:
  1120. error_code = svm->vmcb->control.exit_info_1;
  1121. trace_kvm_page_fault(fault_address, error_code);
  1122. if (!npt_enabled && kvm_event_needs_reinjection(&svm->vcpu))
  1123. kvm_mmu_unprotect_page_virt(&svm->vcpu, fault_address);
  1124. r = kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code);
  1125. break;
  1126. case KVM_PV_REASON_PAGE_NOT_PRESENT:
  1127. svm->apf_reason = 0;
  1128. local_irq_disable();
  1129. kvm_async_pf_task_wait(fault_address);
  1130. local_irq_enable();
  1131. break;
  1132. case KVM_PV_REASON_PAGE_READY:
  1133. svm->apf_reason = 0;
  1134. local_irq_disable();
  1135. kvm_async_pf_task_wake(fault_address);
  1136. local_irq_enable();
  1137. break;
  1138. }
  1139. return r;
  1140. }
  1141. static int db_interception(struct vcpu_svm *svm)
  1142. {
  1143. struct kvm_run *kvm_run = svm->vcpu.run;
  1144. if (!(svm->vcpu.guest_debug &
  1145. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
  1146. !svm->nmi_singlestep) {
  1147. kvm_queue_exception(&svm->vcpu, DB_VECTOR);
  1148. return 1;
  1149. }
  1150. if (svm->nmi_singlestep) {
  1151. svm->nmi_singlestep = false;
  1152. if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP))
  1153. svm->vmcb->save.rflags &=
  1154. ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  1155. update_db_intercept(&svm->vcpu);
  1156. }
  1157. if (svm->vcpu.guest_debug &
  1158. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
  1159. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1160. kvm_run->debug.arch.pc =
  1161. svm->vmcb->save.cs.base + svm->vmcb->save.rip;
  1162. kvm_run->debug.arch.exception = DB_VECTOR;
  1163. return 0;
  1164. }
  1165. return 1;
  1166. }
  1167. static int bp_interception(struct vcpu_svm *svm)
  1168. {
  1169. struct kvm_run *kvm_run = svm->vcpu.run;
  1170. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1171. kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
  1172. kvm_run->debug.arch.exception = BP_VECTOR;
  1173. return 0;
  1174. }
  1175. static int ud_interception(struct vcpu_svm *svm)
  1176. {
  1177. int er;
  1178. er = emulate_instruction(&svm->vcpu, 0, 0, EMULTYPE_TRAP_UD);
  1179. if (er != EMULATE_DONE)
  1180. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1181. return 1;
  1182. }
  1183. static void svm_fpu_activate(struct kvm_vcpu *vcpu)
  1184. {
  1185. struct vcpu_svm *svm = to_svm(vcpu);
  1186. u32 excp;
  1187. if (is_guest_mode(vcpu)) {
  1188. u32 h_excp, n_excp;
  1189. h_excp = svm->nested.hsave->control.intercept_exceptions;
  1190. n_excp = svm->nested.intercept_exceptions;
  1191. h_excp &= ~(1 << NM_VECTOR);
  1192. excp = h_excp | n_excp;
  1193. } else {
  1194. excp = svm->vmcb->control.intercept_exceptions;
  1195. excp &= ~(1 << NM_VECTOR);
  1196. }
  1197. svm->vmcb->control.intercept_exceptions = excp;
  1198. svm->vcpu.fpu_active = 1;
  1199. update_cr0_intercept(svm);
  1200. }
  1201. static int nm_interception(struct vcpu_svm *svm)
  1202. {
  1203. svm_fpu_activate(&svm->vcpu);
  1204. return 1;
  1205. }
  1206. static bool is_erratum_383(void)
  1207. {
  1208. int err, i;
  1209. u64 value;
  1210. if (!erratum_383_found)
  1211. return false;
  1212. value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
  1213. if (err)
  1214. return false;
  1215. /* Bit 62 may or may not be set for this mce */
  1216. value &= ~(1ULL << 62);
  1217. if (value != 0xb600000000010015ULL)
  1218. return false;
  1219. /* Clear MCi_STATUS registers */
  1220. for (i = 0; i < 6; ++i)
  1221. native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
  1222. value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
  1223. if (!err) {
  1224. u32 low, high;
  1225. value &= ~(1ULL << 2);
  1226. low = lower_32_bits(value);
  1227. high = upper_32_bits(value);
  1228. native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
  1229. }
  1230. /* Flush tlb to evict multi-match entries */
  1231. __flush_tlb_all();
  1232. return true;
  1233. }
  1234. static void svm_handle_mce(struct vcpu_svm *svm)
  1235. {
  1236. if (is_erratum_383()) {
  1237. /*
  1238. * Erratum 383 triggered. Guest state is corrupt so kill the
  1239. * guest.
  1240. */
  1241. pr_err("KVM: Guest triggered AMD Erratum 383\n");
  1242. kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
  1243. return;
  1244. }
  1245. /*
  1246. * On an #MC intercept the MCE handler is not called automatically in
  1247. * the host. So do it by hand here.
  1248. */
  1249. asm volatile (
  1250. "int $0x12\n");
  1251. /* not sure if we ever come back to this point */
  1252. return;
  1253. }
  1254. static int mc_interception(struct vcpu_svm *svm)
  1255. {
  1256. return 1;
  1257. }
  1258. static int shutdown_interception(struct vcpu_svm *svm)
  1259. {
  1260. struct kvm_run *kvm_run = svm->vcpu.run;
  1261. /*
  1262. * VMCB is undefined after a SHUTDOWN intercept
  1263. * so reinitialize it.
  1264. */
  1265. clear_page(svm->vmcb);
  1266. init_vmcb(svm);
  1267. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1268. return 0;
  1269. }
  1270. static int io_interception(struct vcpu_svm *svm)
  1271. {
  1272. struct kvm_vcpu *vcpu = &svm->vcpu;
  1273. u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
  1274. int size, in, string;
  1275. unsigned port;
  1276. ++svm->vcpu.stat.io_exits;
  1277. string = (io_info & SVM_IOIO_STR_MASK) != 0;
  1278. in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
  1279. if (string || in)
  1280. return emulate_instruction(vcpu, 0, 0, 0) == EMULATE_DONE;
  1281. port = io_info >> 16;
  1282. size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
  1283. svm->next_rip = svm->vmcb->control.exit_info_2;
  1284. skip_emulated_instruction(&svm->vcpu);
  1285. return kvm_fast_pio_out(vcpu, size, port);
  1286. }
  1287. static int nmi_interception(struct vcpu_svm *svm)
  1288. {
  1289. return 1;
  1290. }
  1291. static int intr_interception(struct vcpu_svm *svm)
  1292. {
  1293. ++svm->vcpu.stat.irq_exits;
  1294. return 1;
  1295. }
  1296. static int nop_on_interception(struct vcpu_svm *svm)
  1297. {
  1298. return 1;
  1299. }
  1300. static int halt_interception(struct vcpu_svm *svm)
  1301. {
  1302. svm->next_rip = kvm_rip_read(&svm->vcpu) + 1;
  1303. skip_emulated_instruction(&svm->vcpu);
  1304. return kvm_emulate_halt(&svm->vcpu);
  1305. }
  1306. static int vmmcall_interception(struct vcpu_svm *svm)
  1307. {
  1308. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1309. skip_emulated_instruction(&svm->vcpu);
  1310. kvm_emulate_hypercall(&svm->vcpu);
  1311. return 1;
  1312. }
  1313. static unsigned long nested_svm_get_tdp_cr3(struct kvm_vcpu *vcpu)
  1314. {
  1315. struct vcpu_svm *svm = to_svm(vcpu);
  1316. return svm->nested.nested_cr3;
  1317. }
  1318. static void nested_svm_set_tdp_cr3(struct kvm_vcpu *vcpu,
  1319. unsigned long root)
  1320. {
  1321. struct vcpu_svm *svm = to_svm(vcpu);
  1322. svm->vmcb->control.nested_cr3 = root;
  1323. force_new_asid(vcpu);
  1324. }
  1325. static void nested_svm_inject_npf_exit(struct kvm_vcpu *vcpu,
  1326. struct x86_exception *fault)
  1327. {
  1328. struct vcpu_svm *svm = to_svm(vcpu);
  1329. svm->vmcb->control.exit_code = SVM_EXIT_NPF;
  1330. svm->vmcb->control.exit_code_hi = 0;
  1331. svm->vmcb->control.exit_info_1 = fault->error_code;
  1332. svm->vmcb->control.exit_info_2 = fault->address;
  1333. nested_svm_vmexit(svm);
  1334. }
  1335. static int nested_svm_init_mmu_context(struct kvm_vcpu *vcpu)
  1336. {
  1337. int r;
  1338. r = kvm_init_shadow_mmu(vcpu, &vcpu->arch.mmu);
  1339. vcpu->arch.mmu.set_cr3 = nested_svm_set_tdp_cr3;
  1340. vcpu->arch.mmu.get_cr3 = nested_svm_get_tdp_cr3;
  1341. vcpu->arch.mmu.inject_page_fault = nested_svm_inject_npf_exit;
  1342. vcpu->arch.mmu.shadow_root_level = get_npt_level();
  1343. vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
  1344. return r;
  1345. }
  1346. static void nested_svm_uninit_mmu_context(struct kvm_vcpu *vcpu)
  1347. {
  1348. vcpu->arch.walk_mmu = &vcpu->arch.mmu;
  1349. }
  1350. static int nested_svm_check_permissions(struct vcpu_svm *svm)
  1351. {
  1352. if (!(svm->vcpu.arch.efer & EFER_SVME)
  1353. || !is_paging(&svm->vcpu)) {
  1354. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1355. return 1;
  1356. }
  1357. if (svm->vmcb->save.cpl) {
  1358. kvm_inject_gp(&svm->vcpu, 0);
  1359. return 1;
  1360. }
  1361. return 0;
  1362. }
  1363. static int nested_svm_check_exception(struct vcpu_svm *svm, unsigned nr,
  1364. bool has_error_code, u32 error_code)
  1365. {
  1366. int vmexit;
  1367. if (!is_guest_mode(&svm->vcpu))
  1368. return 0;
  1369. svm->vmcb->control.exit_code = SVM_EXIT_EXCP_BASE + nr;
  1370. svm->vmcb->control.exit_code_hi = 0;
  1371. svm->vmcb->control.exit_info_1 = error_code;
  1372. svm->vmcb->control.exit_info_2 = svm->vcpu.arch.cr2;
  1373. vmexit = nested_svm_intercept(svm);
  1374. if (vmexit == NESTED_EXIT_DONE)
  1375. svm->nested.exit_required = true;
  1376. return vmexit;
  1377. }
  1378. /* This function returns true if it is save to enable the irq window */
  1379. static inline bool nested_svm_intr(struct vcpu_svm *svm)
  1380. {
  1381. if (!is_guest_mode(&svm->vcpu))
  1382. return true;
  1383. if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
  1384. return true;
  1385. if (!(svm->vcpu.arch.hflags & HF_HIF_MASK))
  1386. return false;
  1387. /*
  1388. * if vmexit was already requested (by intercepted exception
  1389. * for instance) do not overwrite it with "external interrupt"
  1390. * vmexit.
  1391. */
  1392. if (svm->nested.exit_required)
  1393. return false;
  1394. svm->vmcb->control.exit_code = SVM_EXIT_INTR;
  1395. svm->vmcb->control.exit_info_1 = 0;
  1396. svm->vmcb->control.exit_info_2 = 0;
  1397. if (svm->nested.intercept & 1ULL) {
  1398. /*
  1399. * The #vmexit can't be emulated here directly because this
  1400. * code path runs with irqs and preemtion disabled. A
  1401. * #vmexit emulation might sleep. Only signal request for
  1402. * the #vmexit here.
  1403. */
  1404. svm->nested.exit_required = true;
  1405. trace_kvm_nested_intr_vmexit(svm->vmcb->save.rip);
  1406. return false;
  1407. }
  1408. return true;
  1409. }
  1410. /* This function returns true if it is save to enable the nmi window */
  1411. static inline bool nested_svm_nmi(struct vcpu_svm *svm)
  1412. {
  1413. if (!is_guest_mode(&svm->vcpu))
  1414. return true;
  1415. if (!(svm->nested.intercept & (1ULL << INTERCEPT_NMI)))
  1416. return true;
  1417. svm->vmcb->control.exit_code = SVM_EXIT_NMI;
  1418. svm->nested.exit_required = true;
  1419. return false;
  1420. }
  1421. static void *nested_svm_map(struct vcpu_svm *svm, u64 gpa, struct page **_page)
  1422. {
  1423. struct page *page;
  1424. might_sleep();
  1425. page = gfn_to_page(svm->vcpu.kvm, gpa >> PAGE_SHIFT);
  1426. if (is_error_page(page))
  1427. goto error;
  1428. *_page = page;
  1429. return kmap(page);
  1430. error:
  1431. kvm_release_page_clean(page);
  1432. kvm_inject_gp(&svm->vcpu, 0);
  1433. return NULL;
  1434. }
  1435. static void nested_svm_unmap(struct page *page)
  1436. {
  1437. kunmap(page);
  1438. kvm_release_page_dirty(page);
  1439. }
  1440. static int nested_svm_intercept_ioio(struct vcpu_svm *svm)
  1441. {
  1442. unsigned port;
  1443. u8 val, bit;
  1444. u64 gpa;
  1445. if (!(svm->nested.intercept & (1ULL << INTERCEPT_IOIO_PROT)))
  1446. return NESTED_EXIT_HOST;
  1447. port = svm->vmcb->control.exit_info_1 >> 16;
  1448. gpa = svm->nested.vmcb_iopm + (port / 8);
  1449. bit = port % 8;
  1450. val = 0;
  1451. if (kvm_read_guest(svm->vcpu.kvm, gpa, &val, 1))
  1452. val &= (1 << bit);
  1453. return val ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
  1454. }
  1455. static int nested_svm_exit_handled_msr(struct vcpu_svm *svm)
  1456. {
  1457. u32 offset, msr, value;
  1458. int write, mask;
  1459. if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
  1460. return NESTED_EXIT_HOST;
  1461. msr = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  1462. offset = svm_msrpm_offset(msr);
  1463. write = svm->vmcb->control.exit_info_1 & 1;
  1464. mask = 1 << ((2 * (msr & 0xf)) + write);
  1465. if (offset == MSR_INVALID)
  1466. return NESTED_EXIT_DONE;
  1467. /* Offset is in 32 bit units but need in 8 bit units */
  1468. offset *= 4;
  1469. if (kvm_read_guest(svm->vcpu.kvm, svm->nested.vmcb_msrpm + offset, &value, 4))
  1470. return NESTED_EXIT_DONE;
  1471. return (value & mask) ? NESTED_EXIT_DONE : NESTED_EXIT_HOST;
  1472. }
  1473. static int nested_svm_exit_special(struct vcpu_svm *svm)
  1474. {
  1475. u32 exit_code = svm->vmcb->control.exit_code;
  1476. switch (exit_code) {
  1477. case SVM_EXIT_INTR:
  1478. case SVM_EXIT_NMI:
  1479. case SVM_EXIT_EXCP_BASE + MC_VECTOR:
  1480. return NESTED_EXIT_HOST;
  1481. case SVM_EXIT_NPF:
  1482. /* For now we are always handling NPFs when using them */
  1483. if (npt_enabled)
  1484. return NESTED_EXIT_HOST;
  1485. break;
  1486. case SVM_EXIT_EXCP_BASE + PF_VECTOR:
  1487. /* When we're shadowing, trap PFs, but not async PF */
  1488. if (!npt_enabled && svm->apf_reason == 0)
  1489. return NESTED_EXIT_HOST;
  1490. break;
  1491. case SVM_EXIT_EXCP_BASE + NM_VECTOR:
  1492. nm_interception(svm);
  1493. break;
  1494. default:
  1495. break;
  1496. }
  1497. return NESTED_EXIT_CONTINUE;
  1498. }
  1499. /*
  1500. * If this function returns true, this #vmexit was already handled
  1501. */
  1502. static int nested_svm_intercept(struct vcpu_svm *svm)
  1503. {
  1504. u32 exit_code = svm->vmcb->control.exit_code;
  1505. int vmexit = NESTED_EXIT_HOST;
  1506. switch (exit_code) {
  1507. case SVM_EXIT_MSR:
  1508. vmexit = nested_svm_exit_handled_msr(svm);
  1509. break;
  1510. case SVM_EXIT_IOIO:
  1511. vmexit = nested_svm_intercept_ioio(svm);
  1512. break;
  1513. case SVM_EXIT_READ_CR0 ... SVM_EXIT_READ_CR8: {
  1514. u32 cr_bits = 1 << (exit_code - SVM_EXIT_READ_CR0);
  1515. if (svm->nested.intercept_cr_read & cr_bits)
  1516. vmexit = NESTED_EXIT_DONE;
  1517. break;
  1518. }
  1519. case SVM_EXIT_WRITE_CR0 ... SVM_EXIT_WRITE_CR8: {
  1520. u32 cr_bits = 1 << (exit_code - SVM_EXIT_WRITE_CR0);
  1521. if (svm->nested.intercept_cr_write & cr_bits)
  1522. vmexit = NESTED_EXIT_DONE;
  1523. break;
  1524. }
  1525. case SVM_EXIT_READ_DR0 ... SVM_EXIT_READ_DR7: {
  1526. u32 dr_bits = 1 << (exit_code - SVM_EXIT_READ_DR0);
  1527. if (svm->nested.intercept_dr_read & dr_bits)
  1528. vmexit = NESTED_EXIT_DONE;
  1529. break;
  1530. }
  1531. case SVM_EXIT_WRITE_DR0 ... SVM_EXIT_WRITE_DR7: {
  1532. u32 dr_bits = 1 << (exit_code - SVM_EXIT_WRITE_DR0);
  1533. if (svm->nested.intercept_dr_write & dr_bits)
  1534. vmexit = NESTED_EXIT_DONE;
  1535. break;
  1536. }
  1537. case SVM_EXIT_EXCP_BASE ... SVM_EXIT_EXCP_BASE + 0x1f: {
  1538. u32 excp_bits = 1 << (exit_code - SVM_EXIT_EXCP_BASE);
  1539. if (svm->nested.intercept_exceptions & excp_bits)
  1540. vmexit = NESTED_EXIT_DONE;
  1541. /* async page fault always cause vmexit */
  1542. else if ((exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR) &&
  1543. svm->apf_reason != 0)
  1544. vmexit = NESTED_EXIT_DONE;
  1545. break;
  1546. }
  1547. case SVM_EXIT_ERR: {
  1548. vmexit = NESTED_EXIT_DONE;
  1549. break;
  1550. }
  1551. default: {
  1552. u64 exit_bits = 1ULL << (exit_code - SVM_EXIT_INTR);
  1553. if (svm->nested.intercept & exit_bits)
  1554. vmexit = NESTED_EXIT_DONE;
  1555. }
  1556. }
  1557. return vmexit;
  1558. }
  1559. static int nested_svm_exit_handled(struct vcpu_svm *svm)
  1560. {
  1561. int vmexit;
  1562. vmexit = nested_svm_intercept(svm);
  1563. if (vmexit == NESTED_EXIT_DONE)
  1564. nested_svm_vmexit(svm);
  1565. return vmexit;
  1566. }
  1567. static inline void copy_vmcb_control_area(struct vmcb *dst_vmcb, struct vmcb *from_vmcb)
  1568. {
  1569. struct vmcb_control_area *dst = &dst_vmcb->control;
  1570. struct vmcb_control_area *from = &from_vmcb->control;
  1571. dst->intercept_cr_read = from->intercept_cr_read;
  1572. dst->intercept_cr_write = from->intercept_cr_write;
  1573. dst->intercept_dr_read = from->intercept_dr_read;
  1574. dst->intercept_dr_write = from->intercept_dr_write;
  1575. dst->intercept_exceptions = from->intercept_exceptions;
  1576. dst->intercept = from->intercept;
  1577. dst->iopm_base_pa = from->iopm_base_pa;
  1578. dst->msrpm_base_pa = from->msrpm_base_pa;
  1579. dst->tsc_offset = from->tsc_offset;
  1580. dst->asid = from->asid;
  1581. dst->tlb_ctl = from->tlb_ctl;
  1582. dst->int_ctl = from->int_ctl;
  1583. dst->int_vector = from->int_vector;
  1584. dst->int_state = from->int_state;
  1585. dst->exit_code = from->exit_code;
  1586. dst->exit_code_hi = from->exit_code_hi;
  1587. dst->exit_info_1 = from->exit_info_1;
  1588. dst->exit_info_2 = from->exit_info_2;
  1589. dst->exit_int_info = from->exit_int_info;
  1590. dst->exit_int_info_err = from->exit_int_info_err;
  1591. dst->nested_ctl = from->nested_ctl;
  1592. dst->event_inj = from->event_inj;
  1593. dst->event_inj_err = from->event_inj_err;
  1594. dst->nested_cr3 = from->nested_cr3;
  1595. dst->lbr_ctl = from->lbr_ctl;
  1596. }
  1597. static int nested_svm_vmexit(struct vcpu_svm *svm)
  1598. {
  1599. struct vmcb *nested_vmcb;
  1600. struct vmcb *hsave = svm->nested.hsave;
  1601. struct vmcb *vmcb = svm->vmcb;
  1602. struct page *page;
  1603. trace_kvm_nested_vmexit_inject(vmcb->control.exit_code,
  1604. vmcb->control.exit_info_1,
  1605. vmcb->control.exit_info_2,
  1606. vmcb->control.exit_int_info,
  1607. vmcb->control.exit_int_info_err);
  1608. nested_vmcb = nested_svm_map(svm, svm->nested.vmcb, &page);
  1609. if (!nested_vmcb)
  1610. return 1;
  1611. /* Exit Guest-Mode */
  1612. leave_guest_mode(&svm->vcpu);
  1613. svm->nested.vmcb = 0;
  1614. /* Give the current vmcb to the guest */
  1615. disable_gif(svm);
  1616. nested_vmcb->save.es = vmcb->save.es;
  1617. nested_vmcb->save.cs = vmcb->save.cs;
  1618. nested_vmcb->save.ss = vmcb->save.ss;
  1619. nested_vmcb->save.ds = vmcb->save.ds;
  1620. nested_vmcb->save.gdtr = vmcb->save.gdtr;
  1621. nested_vmcb->save.idtr = vmcb->save.idtr;
  1622. nested_vmcb->save.efer = svm->vcpu.arch.efer;
  1623. nested_vmcb->save.cr0 = kvm_read_cr0(&svm->vcpu);
  1624. nested_vmcb->save.cr3 = svm->vcpu.arch.cr3;
  1625. nested_vmcb->save.cr2 = vmcb->save.cr2;
  1626. nested_vmcb->save.cr4 = svm->vcpu.arch.cr4;
  1627. nested_vmcb->save.rflags = vmcb->save.rflags;
  1628. nested_vmcb->save.rip = vmcb->save.rip;
  1629. nested_vmcb->save.rsp = vmcb->save.rsp;
  1630. nested_vmcb->save.rax = vmcb->save.rax;
  1631. nested_vmcb->save.dr7 = vmcb->save.dr7;
  1632. nested_vmcb->save.dr6 = vmcb->save.dr6;
  1633. nested_vmcb->save.cpl = vmcb->save.cpl;
  1634. nested_vmcb->control.int_ctl = vmcb->control.int_ctl;
  1635. nested_vmcb->control.int_vector = vmcb->control.int_vector;
  1636. nested_vmcb->control.int_state = vmcb->control.int_state;
  1637. nested_vmcb->control.exit_code = vmcb->control.exit_code;
  1638. nested_vmcb->control.exit_code_hi = vmcb->control.exit_code_hi;
  1639. nested_vmcb->control.exit_info_1 = vmcb->control.exit_info_1;
  1640. nested_vmcb->control.exit_info_2 = vmcb->control.exit_info_2;
  1641. nested_vmcb->control.exit_int_info = vmcb->control.exit_int_info;
  1642. nested_vmcb->control.exit_int_info_err = vmcb->control.exit_int_info_err;
  1643. nested_vmcb->control.next_rip = vmcb->control.next_rip;
  1644. /*
  1645. * If we emulate a VMRUN/#VMEXIT in the same host #vmexit cycle we have
  1646. * to make sure that we do not lose injected events. So check event_inj
  1647. * here and copy it to exit_int_info if it is valid.
  1648. * Exit_int_info and event_inj can't be both valid because the case
  1649. * below only happens on a VMRUN instruction intercept which has
  1650. * no valid exit_int_info set.
  1651. */
  1652. if (vmcb->control.event_inj & SVM_EVTINJ_VALID) {
  1653. struct vmcb_control_area *nc = &nested_vmcb->control;
  1654. nc->exit_int_info = vmcb->control.event_inj;
  1655. nc->exit_int_info_err = vmcb->control.event_inj_err;
  1656. }
  1657. nested_vmcb->control.tlb_ctl = 0;
  1658. nested_vmcb->control.event_inj = 0;
  1659. nested_vmcb->control.event_inj_err = 0;
  1660. /* We always set V_INTR_MASKING and remember the old value in hflags */
  1661. if (!(svm->vcpu.arch.hflags & HF_VINTR_MASK))
  1662. nested_vmcb->control.int_ctl &= ~V_INTR_MASKING_MASK;
  1663. /* Restore the original control entries */
  1664. copy_vmcb_control_area(vmcb, hsave);
  1665. kvm_clear_exception_queue(&svm->vcpu);
  1666. kvm_clear_interrupt_queue(&svm->vcpu);
  1667. svm->nested.nested_cr3 = 0;
  1668. /* Restore selected save entries */
  1669. svm->vmcb->save.es = hsave->save.es;
  1670. svm->vmcb->save.cs = hsave->save.cs;
  1671. svm->vmcb->save.ss = hsave->save.ss;
  1672. svm->vmcb->save.ds = hsave->save.ds;
  1673. svm->vmcb->save.gdtr = hsave->save.gdtr;
  1674. svm->vmcb->save.idtr = hsave->save.idtr;
  1675. svm->vmcb->save.rflags = hsave->save.rflags;
  1676. svm_set_efer(&svm->vcpu, hsave->save.efer);
  1677. svm_set_cr0(&svm->vcpu, hsave->save.cr0 | X86_CR0_PE);
  1678. svm_set_cr4(&svm->vcpu, hsave->save.cr4);
  1679. if (npt_enabled) {
  1680. svm->vmcb->save.cr3 = hsave->save.cr3;
  1681. svm->vcpu.arch.cr3 = hsave->save.cr3;
  1682. } else {
  1683. (void)kvm_set_cr3(&svm->vcpu, hsave->save.cr3);
  1684. }
  1685. kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, hsave->save.rax);
  1686. kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, hsave->save.rsp);
  1687. kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, hsave->save.rip);
  1688. svm->vmcb->save.dr7 = 0;
  1689. svm->vmcb->save.cpl = 0;
  1690. svm->vmcb->control.exit_int_info = 0;
  1691. nested_svm_unmap(page);
  1692. nested_svm_uninit_mmu_context(&svm->vcpu);
  1693. kvm_mmu_reset_context(&svm->vcpu);
  1694. kvm_mmu_load(&svm->vcpu);
  1695. return 0;
  1696. }
  1697. static bool nested_svm_vmrun_msrpm(struct vcpu_svm *svm)
  1698. {
  1699. /*
  1700. * This function merges the msr permission bitmaps of kvm and the
  1701. * nested vmcb. It is omptimized in that it only merges the parts where
  1702. * the kvm msr permission bitmap may contain zero bits
  1703. */
  1704. int i;
  1705. if (!(svm->nested.intercept & (1ULL << INTERCEPT_MSR_PROT)))
  1706. return true;
  1707. for (i = 0; i < MSRPM_OFFSETS; i++) {
  1708. u32 value, p;
  1709. u64 offset;
  1710. if (msrpm_offsets[i] == 0xffffffff)
  1711. break;
  1712. p = msrpm_offsets[i];
  1713. offset = svm->nested.vmcb_msrpm + (p * 4);
  1714. if (kvm_read_guest(svm->vcpu.kvm, offset, &value, 4))
  1715. return false;
  1716. svm->nested.msrpm[p] = svm->msrpm[p] | value;
  1717. }
  1718. svm->vmcb->control.msrpm_base_pa = __pa(svm->nested.msrpm);
  1719. return true;
  1720. }
  1721. static bool nested_vmcb_checks(struct vmcb *vmcb)
  1722. {
  1723. if ((vmcb->control.intercept & (1ULL << INTERCEPT_VMRUN)) == 0)
  1724. return false;
  1725. if (vmcb->control.asid == 0)
  1726. return false;
  1727. if (vmcb->control.nested_ctl && !npt_enabled)
  1728. return false;
  1729. return true;
  1730. }
  1731. static bool nested_svm_vmrun(struct vcpu_svm *svm)
  1732. {
  1733. struct vmcb *nested_vmcb;
  1734. struct vmcb *hsave = svm->nested.hsave;
  1735. struct vmcb *vmcb = svm->vmcb;
  1736. struct page *page;
  1737. u64 vmcb_gpa;
  1738. vmcb_gpa = svm->vmcb->save.rax;
  1739. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1740. if (!nested_vmcb)
  1741. return false;
  1742. if (!nested_vmcb_checks(nested_vmcb)) {
  1743. nested_vmcb->control.exit_code = SVM_EXIT_ERR;
  1744. nested_vmcb->control.exit_code_hi = 0;
  1745. nested_vmcb->control.exit_info_1 = 0;
  1746. nested_vmcb->control.exit_info_2 = 0;
  1747. nested_svm_unmap(page);
  1748. return false;
  1749. }
  1750. trace_kvm_nested_vmrun(svm->vmcb->save.rip, vmcb_gpa,
  1751. nested_vmcb->save.rip,
  1752. nested_vmcb->control.int_ctl,
  1753. nested_vmcb->control.event_inj,
  1754. nested_vmcb->control.nested_ctl);
  1755. trace_kvm_nested_intercepts(nested_vmcb->control.intercept_cr_read,
  1756. nested_vmcb->control.intercept_cr_write,
  1757. nested_vmcb->control.intercept_exceptions,
  1758. nested_vmcb->control.intercept);
  1759. /* Clear internal status */
  1760. kvm_clear_exception_queue(&svm->vcpu);
  1761. kvm_clear_interrupt_queue(&svm->vcpu);
  1762. /*
  1763. * Save the old vmcb, so we don't need to pick what we save, but can
  1764. * restore everything when a VMEXIT occurs
  1765. */
  1766. hsave->save.es = vmcb->save.es;
  1767. hsave->save.cs = vmcb->save.cs;
  1768. hsave->save.ss = vmcb->save.ss;
  1769. hsave->save.ds = vmcb->save.ds;
  1770. hsave->save.gdtr = vmcb->save.gdtr;
  1771. hsave->save.idtr = vmcb->save.idtr;
  1772. hsave->save.efer = svm->vcpu.arch.efer;
  1773. hsave->save.cr0 = kvm_read_cr0(&svm->vcpu);
  1774. hsave->save.cr4 = svm->vcpu.arch.cr4;
  1775. hsave->save.rflags = vmcb->save.rflags;
  1776. hsave->save.rip = kvm_rip_read(&svm->vcpu);
  1777. hsave->save.rsp = vmcb->save.rsp;
  1778. hsave->save.rax = vmcb->save.rax;
  1779. if (npt_enabled)
  1780. hsave->save.cr3 = vmcb->save.cr3;
  1781. else
  1782. hsave->save.cr3 = svm->vcpu.arch.cr3;
  1783. copy_vmcb_control_area(hsave, vmcb);
  1784. if (svm->vmcb->save.rflags & X86_EFLAGS_IF)
  1785. svm->vcpu.arch.hflags |= HF_HIF_MASK;
  1786. else
  1787. svm->vcpu.arch.hflags &= ~HF_HIF_MASK;
  1788. if (nested_vmcb->control.nested_ctl) {
  1789. kvm_mmu_unload(&svm->vcpu);
  1790. svm->nested.nested_cr3 = nested_vmcb->control.nested_cr3;
  1791. nested_svm_init_mmu_context(&svm->vcpu);
  1792. }
  1793. /* Load the nested guest state */
  1794. svm->vmcb->save.es = nested_vmcb->save.es;
  1795. svm->vmcb->save.cs = nested_vmcb->save.cs;
  1796. svm->vmcb->save.ss = nested_vmcb->save.ss;
  1797. svm->vmcb->save.ds = nested_vmcb->save.ds;
  1798. svm->vmcb->save.gdtr = nested_vmcb->save.gdtr;
  1799. svm->vmcb->save.idtr = nested_vmcb->save.idtr;
  1800. svm->vmcb->save.rflags = nested_vmcb->save.rflags;
  1801. svm_set_efer(&svm->vcpu, nested_vmcb->save.efer);
  1802. svm_set_cr0(&svm->vcpu, nested_vmcb->save.cr0);
  1803. svm_set_cr4(&svm->vcpu, nested_vmcb->save.cr4);
  1804. if (npt_enabled) {
  1805. svm->vmcb->save.cr3 = nested_vmcb->save.cr3;
  1806. svm->vcpu.arch.cr3 = nested_vmcb->save.cr3;
  1807. } else
  1808. (void)kvm_set_cr3(&svm->vcpu, nested_vmcb->save.cr3);
  1809. /* Guest paging mode is active - reset mmu */
  1810. kvm_mmu_reset_context(&svm->vcpu);
  1811. svm->vmcb->save.cr2 = svm->vcpu.arch.cr2 = nested_vmcb->save.cr2;
  1812. kvm_register_write(&svm->vcpu, VCPU_REGS_RAX, nested_vmcb->save.rax);
  1813. kvm_register_write(&svm->vcpu, VCPU_REGS_RSP, nested_vmcb->save.rsp);
  1814. kvm_register_write(&svm->vcpu, VCPU_REGS_RIP, nested_vmcb->save.rip);
  1815. /* In case we don't even reach vcpu_run, the fields are not updated */
  1816. svm->vmcb->save.rax = nested_vmcb->save.rax;
  1817. svm->vmcb->save.rsp = nested_vmcb->save.rsp;
  1818. svm->vmcb->save.rip = nested_vmcb->save.rip;
  1819. svm->vmcb->save.dr7 = nested_vmcb->save.dr7;
  1820. svm->vmcb->save.dr6 = nested_vmcb->save.dr6;
  1821. svm->vmcb->save.cpl = nested_vmcb->save.cpl;
  1822. svm->nested.vmcb_msrpm = nested_vmcb->control.msrpm_base_pa & ~0x0fffULL;
  1823. svm->nested.vmcb_iopm = nested_vmcb->control.iopm_base_pa & ~0x0fffULL;
  1824. /* cache intercepts */
  1825. svm->nested.intercept_cr_read = nested_vmcb->control.intercept_cr_read;
  1826. svm->nested.intercept_cr_write = nested_vmcb->control.intercept_cr_write;
  1827. svm->nested.intercept_dr_read = nested_vmcb->control.intercept_dr_read;
  1828. svm->nested.intercept_dr_write = nested_vmcb->control.intercept_dr_write;
  1829. svm->nested.intercept_exceptions = nested_vmcb->control.intercept_exceptions;
  1830. svm->nested.intercept = nested_vmcb->control.intercept;
  1831. force_new_asid(&svm->vcpu);
  1832. svm->vmcb->control.int_ctl = nested_vmcb->control.int_ctl | V_INTR_MASKING_MASK;
  1833. if (nested_vmcb->control.int_ctl & V_INTR_MASKING_MASK)
  1834. svm->vcpu.arch.hflags |= HF_VINTR_MASK;
  1835. else
  1836. svm->vcpu.arch.hflags &= ~HF_VINTR_MASK;
  1837. if (svm->vcpu.arch.hflags & HF_VINTR_MASK) {
  1838. /* We only want the cr8 intercept bits of the guest */
  1839. svm->vmcb->control.intercept_cr_read &= ~INTERCEPT_CR8_MASK;
  1840. svm->vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
  1841. }
  1842. /* We don't want to see VMMCALLs from a nested guest */
  1843. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_VMMCALL);
  1844. /*
  1845. * We don't want a nested guest to be more powerful than the guest, so
  1846. * all intercepts are ORed
  1847. */
  1848. svm->vmcb->control.intercept_cr_read |=
  1849. nested_vmcb->control.intercept_cr_read;
  1850. svm->vmcb->control.intercept_cr_write |=
  1851. nested_vmcb->control.intercept_cr_write;
  1852. svm->vmcb->control.intercept_dr_read |=
  1853. nested_vmcb->control.intercept_dr_read;
  1854. svm->vmcb->control.intercept_dr_write |=
  1855. nested_vmcb->control.intercept_dr_write;
  1856. svm->vmcb->control.intercept_exceptions |=
  1857. nested_vmcb->control.intercept_exceptions;
  1858. svm->vmcb->control.intercept |= nested_vmcb->control.intercept;
  1859. svm->vmcb->control.lbr_ctl = nested_vmcb->control.lbr_ctl;
  1860. svm->vmcb->control.int_vector = nested_vmcb->control.int_vector;
  1861. svm->vmcb->control.int_state = nested_vmcb->control.int_state;
  1862. svm->vmcb->control.tsc_offset += nested_vmcb->control.tsc_offset;
  1863. svm->vmcb->control.event_inj = nested_vmcb->control.event_inj;
  1864. svm->vmcb->control.event_inj_err = nested_vmcb->control.event_inj_err;
  1865. nested_svm_unmap(page);
  1866. /* Enter Guest-Mode */
  1867. enter_guest_mode(&svm->vcpu);
  1868. svm->nested.vmcb = vmcb_gpa;
  1869. enable_gif(svm);
  1870. return true;
  1871. }
  1872. static void nested_svm_vmloadsave(struct vmcb *from_vmcb, struct vmcb *to_vmcb)
  1873. {
  1874. to_vmcb->save.fs = from_vmcb->save.fs;
  1875. to_vmcb->save.gs = from_vmcb->save.gs;
  1876. to_vmcb->save.tr = from_vmcb->save.tr;
  1877. to_vmcb->save.ldtr = from_vmcb->save.ldtr;
  1878. to_vmcb->save.kernel_gs_base = from_vmcb->save.kernel_gs_base;
  1879. to_vmcb->save.star = from_vmcb->save.star;
  1880. to_vmcb->save.lstar = from_vmcb->save.lstar;
  1881. to_vmcb->save.cstar = from_vmcb->save.cstar;
  1882. to_vmcb->save.sfmask = from_vmcb->save.sfmask;
  1883. to_vmcb->save.sysenter_cs = from_vmcb->save.sysenter_cs;
  1884. to_vmcb->save.sysenter_esp = from_vmcb->save.sysenter_esp;
  1885. to_vmcb->save.sysenter_eip = from_vmcb->save.sysenter_eip;
  1886. }
  1887. static int vmload_interception(struct vcpu_svm *svm)
  1888. {
  1889. struct vmcb *nested_vmcb;
  1890. struct page *page;
  1891. if (nested_svm_check_permissions(svm))
  1892. return 1;
  1893. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1894. skip_emulated_instruction(&svm->vcpu);
  1895. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1896. if (!nested_vmcb)
  1897. return 1;
  1898. nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
  1899. nested_svm_unmap(page);
  1900. return 1;
  1901. }
  1902. static int vmsave_interception(struct vcpu_svm *svm)
  1903. {
  1904. struct vmcb *nested_vmcb;
  1905. struct page *page;
  1906. if (nested_svm_check_permissions(svm))
  1907. return 1;
  1908. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1909. skip_emulated_instruction(&svm->vcpu);
  1910. nested_vmcb = nested_svm_map(svm, svm->vmcb->save.rax, &page);
  1911. if (!nested_vmcb)
  1912. return 1;
  1913. nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
  1914. nested_svm_unmap(page);
  1915. return 1;
  1916. }
  1917. static int vmrun_interception(struct vcpu_svm *svm)
  1918. {
  1919. if (nested_svm_check_permissions(svm))
  1920. return 1;
  1921. /* Save rip after vmrun instruction */
  1922. kvm_rip_write(&svm->vcpu, kvm_rip_read(&svm->vcpu) + 3);
  1923. if (!nested_svm_vmrun(svm))
  1924. return 1;
  1925. if (!nested_svm_vmrun_msrpm(svm))
  1926. goto failed;
  1927. return 1;
  1928. failed:
  1929. svm->vmcb->control.exit_code = SVM_EXIT_ERR;
  1930. svm->vmcb->control.exit_code_hi = 0;
  1931. svm->vmcb->control.exit_info_1 = 0;
  1932. svm->vmcb->control.exit_info_2 = 0;
  1933. nested_svm_vmexit(svm);
  1934. return 1;
  1935. }
  1936. static int stgi_interception(struct vcpu_svm *svm)
  1937. {
  1938. if (nested_svm_check_permissions(svm))
  1939. return 1;
  1940. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1941. skip_emulated_instruction(&svm->vcpu);
  1942. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  1943. enable_gif(svm);
  1944. return 1;
  1945. }
  1946. static int clgi_interception(struct vcpu_svm *svm)
  1947. {
  1948. if (nested_svm_check_permissions(svm))
  1949. return 1;
  1950. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1951. skip_emulated_instruction(&svm->vcpu);
  1952. disable_gif(svm);
  1953. /* After a CLGI no interrupts should come */
  1954. svm_clear_vintr(svm);
  1955. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  1956. return 1;
  1957. }
  1958. static int invlpga_interception(struct vcpu_svm *svm)
  1959. {
  1960. struct kvm_vcpu *vcpu = &svm->vcpu;
  1961. trace_kvm_invlpga(svm->vmcb->save.rip, vcpu->arch.regs[VCPU_REGS_RCX],
  1962. vcpu->arch.regs[VCPU_REGS_RAX]);
  1963. /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
  1964. kvm_mmu_invlpg(vcpu, vcpu->arch.regs[VCPU_REGS_RAX]);
  1965. svm->next_rip = kvm_rip_read(&svm->vcpu) + 3;
  1966. skip_emulated_instruction(&svm->vcpu);
  1967. return 1;
  1968. }
  1969. static int skinit_interception(struct vcpu_svm *svm)
  1970. {
  1971. trace_kvm_skinit(svm->vmcb->save.rip, svm->vcpu.arch.regs[VCPU_REGS_RAX]);
  1972. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1973. return 1;
  1974. }
  1975. static int invalid_op_interception(struct vcpu_svm *svm)
  1976. {
  1977. kvm_queue_exception(&svm->vcpu, UD_VECTOR);
  1978. return 1;
  1979. }
  1980. static int task_switch_interception(struct vcpu_svm *svm)
  1981. {
  1982. u16 tss_selector;
  1983. int reason;
  1984. int int_type = svm->vmcb->control.exit_int_info &
  1985. SVM_EXITINTINFO_TYPE_MASK;
  1986. int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
  1987. uint32_t type =
  1988. svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
  1989. uint32_t idt_v =
  1990. svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
  1991. bool has_error_code = false;
  1992. u32 error_code = 0;
  1993. tss_selector = (u16)svm->vmcb->control.exit_info_1;
  1994. if (svm->vmcb->control.exit_info_2 &
  1995. (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
  1996. reason = TASK_SWITCH_IRET;
  1997. else if (svm->vmcb->control.exit_info_2 &
  1998. (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
  1999. reason = TASK_SWITCH_JMP;
  2000. else if (idt_v)
  2001. reason = TASK_SWITCH_GATE;
  2002. else
  2003. reason = TASK_SWITCH_CALL;
  2004. if (reason == TASK_SWITCH_GATE) {
  2005. switch (type) {
  2006. case SVM_EXITINTINFO_TYPE_NMI:
  2007. svm->vcpu.arch.nmi_injected = false;
  2008. break;
  2009. case SVM_EXITINTINFO_TYPE_EXEPT:
  2010. if (svm->vmcb->control.exit_info_2 &
  2011. (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
  2012. has_error_code = true;
  2013. error_code =
  2014. (u32)svm->vmcb->control.exit_info_2;
  2015. }
  2016. kvm_clear_exception_queue(&svm->vcpu);
  2017. break;
  2018. case SVM_EXITINTINFO_TYPE_INTR:
  2019. kvm_clear_interrupt_queue(&svm->vcpu);
  2020. break;
  2021. default:
  2022. break;
  2023. }
  2024. }
  2025. if (reason != TASK_SWITCH_GATE ||
  2026. int_type == SVM_EXITINTINFO_TYPE_SOFT ||
  2027. (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
  2028. (int_vec == OF_VECTOR || int_vec == BP_VECTOR)))
  2029. skip_emulated_instruction(&svm->vcpu);
  2030. if (kvm_task_switch(&svm->vcpu, tss_selector, reason,
  2031. has_error_code, error_code) == EMULATE_FAIL) {
  2032. svm->vcpu.run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  2033. svm->vcpu.run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  2034. svm->vcpu.run->internal.ndata = 0;
  2035. return 0;
  2036. }
  2037. return 1;
  2038. }
  2039. static int cpuid_interception(struct vcpu_svm *svm)
  2040. {
  2041. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  2042. kvm_emulate_cpuid(&svm->vcpu);
  2043. return 1;
  2044. }
  2045. static int iret_interception(struct vcpu_svm *svm)
  2046. {
  2047. ++svm->vcpu.stat.nmi_window_exits;
  2048. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_IRET);
  2049. svm->vcpu.arch.hflags |= HF_IRET_MASK;
  2050. return 1;
  2051. }
  2052. static int invlpg_interception(struct vcpu_svm *svm)
  2053. {
  2054. return emulate_instruction(&svm->vcpu, 0, 0, 0) == EMULATE_DONE;
  2055. }
  2056. static int emulate_on_interception(struct vcpu_svm *svm)
  2057. {
  2058. return emulate_instruction(&svm->vcpu, 0, 0, 0) == EMULATE_DONE;
  2059. }
  2060. static int cr0_write_interception(struct vcpu_svm *svm)
  2061. {
  2062. struct kvm_vcpu *vcpu = &svm->vcpu;
  2063. int r;
  2064. r = emulate_instruction(&svm->vcpu, 0, 0, 0);
  2065. if (svm->nested.vmexit_rip) {
  2066. kvm_register_write(vcpu, VCPU_REGS_RIP, svm->nested.vmexit_rip);
  2067. kvm_register_write(vcpu, VCPU_REGS_RSP, svm->nested.vmexit_rsp);
  2068. kvm_register_write(vcpu, VCPU_REGS_RAX, svm->nested.vmexit_rax);
  2069. svm->nested.vmexit_rip = 0;
  2070. }
  2071. return r == EMULATE_DONE;
  2072. }
  2073. static int cr8_write_interception(struct vcpu_svm *svm)
  2074. {
  2075. struct kvm_run *kvm_run = svm->vcpu.run;
  2076. u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
  2077. /* instruction emulation calls kvm_set_cr8() */
  2078. emulate_instruction(&svm->vcpu, 0, 0, 0);
  2079. if (irqchip_in_kernel(svm->vcpu.kvm)) {
  2080. svm->vmcb->control.intercept_cr_write &= ~INTERCEPT_CR8_MASK;
  2081. return 1;
  2082. }
  2083. if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
  2084. return 1;
  2085. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  2086. return 0;
  2087. }
  2088. static int svm_get_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 *data)
  2089. {
  2090. struct vcpu_svm *svm = to_svm(vcpu);
  2091. switch (ecx) {
  2092. case MSR_IA32_TSC: {
  2093. u64 tsc_offset;
  2094. if (is_guest_mode(vcpu))
  2095. tsc_offset = svm->nested.hsave->control.tsc_offset;
  2096. else
  2097. tsc_offset = svm->vmcb->control.tsc_offset;
  2098. *data = tsc_offset + native_read_tsc();
  2099. break;
  2100. }
  2101. case MSR_STAR:
  2102. *data = svm->vmcb->save.star;
  2103. break;
  2104. #ifdef CONFIG_X86_64
  2105. case MSR_LSTAR:
  2106. *data = svm->vmcb->save.lstar;
  2107. break;
  2108. case MSR_CSTAR:
  2109. *data = svm->vmcb->save.cstar;
  2110. break;
  2111. case MSR_KERNEL_GS_BASE:
  2112. *data = svm->vmcb->save.kernel_gs_base;
  2113. break;
  2114. case MSR_SYSCALL_MASK:
  2115. *data = svm->vmcb->save.sfmask;
  2116. break;
  2117. #endif
  2118. case MSR_IA32_SYSENTER_CS:
  2119. *data = svm->vmcb->save.sysenter_cs;
  2120. break;
  2121. case MSR_IA32_SYSENTER_EIP:
  2122. *data = svm->sysenter_eip;
  2123. break;
  2124. case MSR_IA32_SYSENTER_ESP:
  2125. *data = svm->sysenter_esp;
  2126. break;
  2127. /*
  2128. * Nobody will change the following 5 values in the VMCB so we can
  2129. * safely return them on rdmsr. They will always be 0 until LBRV is
  2130. * implemented.
  2131. */
  2132. case MSR_IA32_DEBUGCTLMSR:
  2133. *data = svm->vmcb->save.dbgctl;
  2134. break;
  2135. case MSR_IA32_LASTBRANCHFROMIP:
  2136. *data = svm->vmcb->save.br_from;
  2137. break;
  2138. case MSR_IA32_LASTBRANCHTOIP:
  2139. *data = svm->vmcb->save.br_to;
  2140. break;
  2141. case MSR_IA32_LASTINTFROMIP:
  2142. *data = svm->vmcb->save.last_excp_from;
  2143. break;
  2144. case MSR_IA32_LASTINTTOIP:
  2145. *data = svm->vmcb->save.last_excp_to;
  2146. break;
  2147. case MSR_VM_HSAVE_PA:
  2148. *data = svm->nested.hsave_msr;
  2149. break;
  2150. case MSR_VM_CR:
  2151. *data = svm->nested.vm_cr_msr;
  2152. break;
  2153. case MSR_IA32_UCODE_REV:
  2154. *data = 0x01000065;
  2155. break;
  2156. default:
  2157. return kvm_get_msr_common(vcpu, ecx, data);
  2158. }
  2159. return 0;
  2160. }
  2161. static int rdmsr_interception(struct vcpu_svm *svm)
  2162. {
  2163. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  2164. u64 data;
  2165. if (svm_get_msr(&svm->vcpu, ecx, &data)) {
  2166. trace_kvm_msr_read_ex(ecx);
  2167. kvm_inject_gp(&svm->vcpu, 0);
  2168. } else {
  2169. trace_kvm_msr_read(ecx, data);
  2170. svm->vcpu.arch.regs[VCPU_REGS_RAX] = data & 0xffffffff;
  2171. svm->vcpu.arch.regs[VCPU_REGS_RDX] = data >> 32;
  2172. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  2173. skip_emulated_instruction(&svm->vcpu);
  2174. }
  2175. return 1;
  2176. }
  2177. static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
  2178. {
  2179. struct vcpu_svm *svm = to_svm(vcpu);
  2180. int svm_dis, chg_mask;
  2181. if (data & ~SVM_VM_CR_VALID_MASK)
  2182. return 1;
  2183. chg_mask = SVM_VM_CR_VALID_MASK;
  2184. if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
  2185. chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
  2186. svm->nested.vm_cr_msr &= ~chg_mask;
  2187. svm->nested.vm_cr_msr |= (data & chg_mask);
  2188. svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
  2189. /* check for svm_disable while efer.svme is set */
  2190. if (svm_dis && (vcpu->arch.efer & EFER_SVME))
  2191. return 1;
  2192. return 0;
  2193. }
  2194. static int svm_set_msr(struct kvm_vcpu *vcpu, unsigned ecx, u64 data)
  2195. {
  2196. struct vcpu_svm *svm = to_svm(vcpu);
  2197. switch (ecx) {
  2198. case MSR_IA32_TSC:
  2199. kvm_write_tsc(vcpu, data);
  2200. break;
  2201. case MSR_STAR:
  2202. svm->vmcb->save.star = data;
  2203. break;
  2204. #ifdef CONFIG_X86_64
  2205. case MSR_LSTAR:
  2206. svm->vmcb->save.lstar = data;
  2207. break;
  2208. case MSR_CSTAR:
  2209. svm->vmcb->save.cstar = data;
  2210. break;
  2211. case MSR_KERNEL_GS_BASE:
  2212. svm->vmcb->save.kernel_gs_base = data;
  2213. break;
  2214. case MSR_SYSCALL_MASK:
  2215. svm->vmcb->save.sfmask = data;
  2216. break;
  2217. #endif
  2218. case MSR_IA32_SYSENTER_CS:
  2219. svm->vmcb->save.sysenter_cs = data;
  2220. break;
  2221. case MSR_IA32_SYSENTER_EIP:
  2222. svm->sysenter_eip = data;
  2223. svm->vmcb->save.sysenter_eip = data;
  2224. break;
  2225. case MSR_IA32_SYSENTER_ESP:
  2226. svm->sysenter_esp = data;
  2227. svm->vmcb->save.sysenter_esp = data;
  2228. break;
  2229. case MSR_IA32_DEBUGCTLMSR:
  2230. if (!boot_cpu_has(X86_FEATURE_LBRV)) {
  2231. pr_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
  2232. __func__, data);
  2233. break;
  2234. }
  2235. if (data & DEBUGCTL_RESERVED_BITS)
  2236. return 1;
  2237. svm->vmcb->save.dbgctl = data;
  2238. if (data & (1ULL<<0))
  2239. svm_enable_lbrv(svm);
  2240. else
  2241. svm_disable_lbrv(svm);
  2242. break;
  2243. case MSR_VM_HSAVE_PA:
  2244. svm->nested.hsave_msr = data;
  2245. break;
  2246. case MSR_VM_CR:
  2247. return svm_set_vm_cr(vcpu, data);
  2248. case MSR_VM_IGNNE:
  2249. pr_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
  2250. break;
  2251. default:
  2252. return kvm_set_msr_common(vcpu, ecx, data);
  2253. }
  2254. return 0;
  2255. }
  2256. static int wrmsr_interception(struct vcpu_svm *svm)
  2257. {
  2258. u32 ecx = svm->vcpu.arch.regs[VCPU_REGS_RCX];
  2259. u64 data = (svm->vcpu.arch.regs[VCPU_REGS_RAX] & -1u)
  2260. | ((u64)(svm->vcpu.arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2261. svm->next_rip = kvm_rip_read(&svm->vcpu) + 2;
  2262. if (svm_set_msr(&svm->vcpu, ecx, data)) {
  2263. trace_kvm_msr_write_ex(ecx, data);
  2264. kvm_inject_gp(&svm->vcpu, 0);
  2265. } else {
  2266. trace_kvm_msr_write(ecx, data);
  2267. skip_emulated_instruction(&svm->vcpu);
  2268. }
  2269. return 1;
  2270. }
  2271. static int msr_interception(struct vcpu_svm *svm)
  2272. {
  2273. if (svm->vmcb->control.exit_info_1)
  2274. return wrmsr_interception(svm);
  2275. else
  2276. return rdmsr_interception(svm);
  2277. }
  2278. static int interrupt_window_interception(struct vcpu_svm *svm)
  2279. {
  2280. struct kvm_run *kvm_run = svm->vcpu.run;
  2281. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  2282. svm_clear_vintr(svm);
  2283. svm->vmcb->control.int_ctl &= ~V_IRQ_MASK;
  2284. /*
  2285. * If the user space waits to inject interrupts, exit as soon as
  2286. * possible
  2287. */
  2288. if (!irqchip_in_kernel(svm->vcpu.kvm) &&
  2289. kvm_run->request_interrupt_window &&
  2290. !kvm_cpu_has_interrupt(&svm->vcpu)) {
  2291. ++svm->vcpu.stat.irq_window_exits;
  2292. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2293. return 0;
  2294. }
  2295. return 1;
  2296. }
  2297. static int pause_interception(struct vcpu_svm *svm)
  2298. {
  2299. kvm_vcpu_on_spin(&(svm->vcpu));
  2300. return 1;
  2301. }
  2302. static int (*svm_exit_handlers[])(struct vcpu_svm *svm) = {
  2303. [SVM_EXIT_READ_CR0] = emulate_on_interception,
  2304. [SVM_EXIT_READ_CR3] = emulate_on_interception,
  2305. [SVM_EXIT_READ_CR4] = emulate_on_interception,
  2306. [SVM_EXIT_READ_CR8] = emulate_on_interception,
  2307. [SVM_EXIT_CR0_SEL_WRITE] = emulate_on_interception,
  2308. [SVM_EXIT_WRITE_CR0] = cr0_write_interception,
  2309. [SVM_EXIT_WRITE_CR3] = emulate_on_interception,
  2310. [SVM_EXIT_WRITE_CR4] = emulate_on_interception,
  2311. [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
  2312. [SVM_EXIT_READ_DR0] = emulate_on_interception,
  2313. [SVM_EXIT_READ_DR1] = emulate_on_interception,
  2314. [SVM_EXIT_READ_DR2] = emulate_on_interception,
  2315. [SVM_EXIT_READ_DR3] = emulate_on_interception,
  2316. [SVM_EXIT_READ_DR4] = emulate_on_interception,
  2317. [SVM_EXIT_READ_DR5] = emulate_on_interception,
  2318. [SVM_EXIT_READ_DR6] = emulate_on_interception,
  2319. [SVM_EXIT_READ_DR7] = emulate_on_interception,
  2320. [SVM_EXIT_WRITE_DR0] = emulate_on_interception,
  2321. [SVM_EXIT_WRITE_DR1] = emulate_on_interception,
  2322. [SVM_EXIT_WRITE_DR2] = emulate_on_interception,
  2323. [SVM_EXIT_WRITE_DR3] = emulate_on_interception,
  2324. [SVM_EXIT_WRITE_DR4] = emulate_on_interception,
  2325. [SVM_EXIT_WRITE_DR5] = emulate_on_interception,
  2326. [SVM_EXIT_WRITE_DR6] = emulate_on_interception,
  2327. [SVM_EXIT_WRITE_DR7] = emulate_on_interception,
  2328. [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
  2329. [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
  2330. [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
  2331. [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
  2332. [SVM_EXIT_EXCP_BASE + NM_VECTOR] = nm_interception,
  2333. [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
  2334. [SVM_EXIT_INTR] = intr_interception,
  2335. [SVM_EXIT_NMI] = nmi_interception,
  2336. [SVM_EXIT_SMI] = nop_on_interception,
  2337. [SVM_EXIT_INIT] = nop_on_interception,
  2338. [SVM_EXIT_VINTR] = interrupt_window_interception,
  2339. [SVM_EXIT_CPUID] = cpuid_interception,
  2340. [SVM_EXIT_IRET] = iret_interception,
  2341. [SVM_EXIT_INVD] = emulate_on_interception,
  2342. [SVM_EXIT_PAUSE] = pause_interception,
  2343. [SVM_EXIT_HLT] = halt_interception,
  2344. [SVM_EXIT_INVLPG] = invlpg_interception,
  2345. [SVM_EXIT_INVLPGA] = invlpga_interception,
  2346. [SVM_EXIT_IOIO] = io_interception,
  2347. [SVM_EXIT_MSR] = msr_interception,
  2348. [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
  2349. [SVM_EXIT_SHUTDOWN] = shutdown_interception,
  2350. [SVM_EXIT_VMRUN] = vmrun_interception,
  2351. [SVM_EXIT_VMMCALL] = vmmcall_interception,
  2352. [SVM_EXIT_VMLOAD] = vmload_interception,
  2353. [SVM_EXIT_VMSAVE] = vmsave_interception,
  2354. [SVM_EXIT_STGI] = stgi_interception,
  2355. [SVM_EXIT_CLGI] = clgi_interception,
  2356. [SVM_EXIT_SKINIT] = skinit_interception,
  2357. [SVM_EXIT_WBINVD] = emulate_on_interception,
  2358. [SVM_EXIT_MONITOR] = invalid_op_interception,
  2359. [SVM_EXIT_MWAIT] = invalid_op_interception,
  2360. [SVM_EXIT_NPF] = pf_interception,
  2361. };
  2362. void dump_vmcb(struct kvm_vcpu *vcpu)
  2363. {
  2364. struct vcpu_svm *svm = to_svm(vcpu);
  2365. struct vmcb_control_area *control = &svm->vmcb->control;
  2366. struct vmcb_save_area *save = &svm->vmcb->save;
  2367. pr_err("VMCB Control Area:\n");
  2368. pr_err("cr_read: %04x\n", control->intercept_cr_read);
  2369. pr_err("cr_write: %04x\n", control->intercept_cr_write);
  2370. pr_err("dr_read: %04x\n", control->intercept_dr_read);
  2371. pr_err("dr_write: %04x\n", control->intercept_dr_write);
  2372. pr_err("exceptions: %08x\n", control->intercept_exceptions);
  2373. pr_err("intercepts: %016llx\n", control->intercept);
  2374. pr_err("pause filter count: %d\n", control->pause_filter_count);
  2375. pr_err("iopm_base_pa: %016llx\n", control->iopm_base_pa);
  2376. pr_err("msrpm_base_pa: %016llx\n", control->msrpm_base_pa);
  2377. pr_err("tsc_offset: %016llx\n", control->tsc_offset);
  2378. pr_err("asid: %d\n", control->asid);
  2379. pr_err("tlb_ctl: %d\n", control->tlb_ctl);
  2380. pr_err("int_ctl: %08x\n", control->int_ctl);
  2381. pr_err("int_vector: %08x\n", control->int_vector);
  2382. pr_err("int_state: %08x\n", control->int_state);
  2383. pr_err("exit_code: %08x\n", control->exit_code);
  2384. pr_err("exit_info1: %016llx\n", control->exit_info_1);
  2385. pr_err("exit_info2: %016llx\n", control->exit_info_2);
  2386. pr_err("exit_int_info: %08x\n", control->exit_int_info);
  2387. pr_err("exit_int_info_err: %08x\n", control->exit_int_info_err);
  2388. pr_err("nested_ctl: %lld\n", control->nested_ctl);
  2389. pr_err("nested_cr3: %016llx\n", control->nested_cr3);
  2390. pr_err("event_inj: %08x\n", control->event_inj);
  2391. pr_err("event_inj_err: %08x\n", control->event_inj_err);
  2392. pr_err("lbr_ctl: %lld\n", control->lbr_ctl);
  2393. pr_err("next_rip: %016llx\n", control->next_rip);
  2394. pr_err("VMCB State Save Area:\n");
  2395. pr_err("es: s: %04x a: %04x l: %08x b: %016llx\n",
  2396. save->es.selector, save->es.attrib,
  2397. save->es.limit, save->es.base);
  2398. pr_err("cs: s: %04x a: %04x l: %08x b: %016llx\n",
  2399. save->cs.selector, save->cs.attrib,
  2400. save->cs.limit, save->cs.base);
  2401. pr_err("ss: s: %04x a: %04x l: %08x b: %016llx\n",
  2402. save->ss.selector, save->ss.attrib,
  2403. save->ss.limit, save->ss.base);
  2404. pr_err("ds: s: %04x a: %04x l: %08x b: %016llx\n",
  2405. save->ds.selector, save->ds.attrib,
  2406. save->ds.limit, save->ds.base);
  2407. pr_err("fs: s: %04x a: %04x l: %08x b: %016llx\n",
  2408. save->fs.selector, save->fs.attrib,
  2409. save->fs.limit, save->fs.base);
  2410. pr_err("gs: s: %04x a: %04x l: %08x b: %016llx\n",
  2411. save->gs.selector, save->gs.attrib,
  2412. save->gs.limit, save->gs.base);
  2413. pr_err("gdtr: s: %04x a: %04x l: %08x b: %016llx\n",
  2414. save->gdtr.selector, save->gdtr.attrib,
  2415. save->gdtr.limit, save->gdtr.base);
  2416. pr_err("ldtr: s: %04x a: %04x l: %08x b: %016llx\n",
  2417. save->ldtr.selector, save->ldtr.attrib,
  2418. save->ldtr.limit, save->ldtr.base);
  2419. pr_err("idtr: s: %04x a: %04x l: %08x b: %016llx\n",
  2420. save->idtr.selector, save->idtr.attrib,
  2421. save->idtr.limit, save->idtr.base);
  2422. pr_err("tr: s: %04x a: %04x l: %08x b: %016llx\n",
  2423. save->tr.selector, save->tr.attrib,
  2424. save->tr.limit, save->tr.base);
  2425. pr_err("cpl: %d efer: %016llx\n",
  2426. save->cpl, save->efer);
  2427. pr_err("cr0: %016llx cr2: %016llx\n",
  2428. save->cr0, save->cr2);
  2429. pr_err("cr3: %016llx cr4: %016llx\n",
  2430. save->cr3, save->cr4);
  2431. pr_err("dr6: %016llx dr7: %016llx\n",
  2432. save->dr6, save->dr7);
  2433. pr_err("rip: %016llx rflags: %016llx\n",
  2434. save->rip, save->rflags);
  2435. pr_err("rsp: %016llx rax: %016llx\n",
  2436. save->rsp, save->rax);
  2437. pr_err("star: %016llx lstar: %016llx\n",
  2438. save->star, save->lstar);
  2439. pr_err("cstar: %016llx sfmask: %016llx\n",
  2440. save->cstar, save->sfmask);
  2441. pr_err("kernel_gs_base: %016llx sysenter_cs: %016llx\n",
  2442. save->kernel_gs_base, save->sysenter_cs);
  2443. pr_err("sysenter_esp: %016llx sysenter_eip: %016llx\n",
  2444. save->sysenter_esp, save->sysenter_eip);
  2445. pr_err("gpat: %016llx dbgctl: %016llx\n",
  2446. save->g_pat, save->dbgctl);
  2447. pr_err("br_from: %016llx br_to: %016llx\n",
  2448. save->br_from, save->br_to);
  2449. pr_err("excp_from: %016llx excp_to: %016llx\n",
  2450. save->last_excp_from, save->last_excp_to);
  2451. }
  2452. static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
  2453. {
  2454. struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;
  2455. *info1 = control->exit_info_1;
  2456. *info2 = control->exit_info_2;
  2457. }
  2458. static int handle_exit(struct kvm_vcpu *vcpu)
  2459. {
  2460. struct vcpu_svm *svm = to_svm(vcpu);
  2461. struct kvm_run *kvm_run = vcpu->run;
  2462. u32 exit_code = svm->vmcb->control.exit_code;
  2463. trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);
  2464. if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR0_MASK))
  2465. vcpu->arch.cr0 = svm->vmcb->save.cr0;
  2466. if (npt_enabled)
  2467. vcpu->arch.cr3 = svm->vmcb->save.cr3;
  2468. if (unlikely(svm->nested.exit_required)) {
  2469. nested_svm_vmexit(svm);
  2470. svm->nested.exit_required = false;
  2471. return 1;
  2472. }
  2473. if (is_guest_mode(vcpu)) {
  2474. int vmexit;
  2475. trace_kvm_nested_vmexit(svm->vmcb->save.rip, exit_code,
  2476. svm->vmcb->control.exit_info_1,
  2477. svm->vmcb->control.exit_info_2,
  2478. svm->vmcb->control.exit_int_info,
  2479. svm->vmcb->control.exit_int_info_err);
  2480. vmexit = nested_svm_exit_special(svm);
  2481. if (vmexit == NESTED_EXIT_CONTINUE)
  2482. vmexit = nested_svm_exit_handled(svm);
  2483. if (vmexit == NESTED_EXIT_DONE)
  2484. return 1;
  2485. }
  2486. svm_complete_interrupts(svm);
  2487. if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
  2488. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  2489. kvm_run->fail_entry.hardware_entry_failure_reason
  2490. = svm->vmcb->control.exit_code;
  2491. pr_err("KVM: FAILED VMRUN WITH VMCB:\n");
  2492. dump_vmcb(vcpu);
  2493. return 0;
  2494. }
  2495. if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
  2496. exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
  2497. exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
  2498. exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
  2499. printk(KERN_ERR "%s: unexpected exit_ini_info 0x%x "
  2500. "exit_code 0x%x\n",
  2501. __func__, svm->vmcb->control.exit_int_info,
  2502. exit_code);
  2503. if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
  2504. || !svm_exit_handlers[exit_code]) {
  2505. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2506. kvm_run->hw.hardware_exit_reason = exit_code;
  2507. return 0;
  2508. }
  2509. return svm_exit_handlers[exit_code](svm);
  2510. }
  2511. static void reload_tss(struct kvm_vcpu *vcpu)
  2512. {
  2513. int cpu = raw_smp_processor_id();
  2514. struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
  2515. sd->tss_desc->type = 9; /* available 32/64-bit TSS */
  2516. load_TR_desc();
  2517. }
  2518. static void pre_svm_run(struct vcpu_svm *svm)
  2519. {
  2520. int cpu = raw_smp_processor_id();
  2521. struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
  2522. svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
  2523. /* FIXME: handle wraparound of asid_generation */
  2524. if (svm->asid_generation != sd->asid_generation)
  2525. new_asid(svm, sd);
  2526. }
  2527. static void svm_inject_nmi(struct kvm_vcpu *vcpu)
  2528. {
  2529. struct vcpu_svm *svm = to_svm(vcpu);
  2530. svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
  2531. vcpu->arch.hflags |= HF_NMI_MASK;
  2532. svm->vmcb->control.intercept |= (1ULL << INTERCEPT_IRET);
  2533. ++vcpu->stat.nmi_injections;
  2534. }
  2535. static inline void svm_inject_irq(struct vcpu_svm *svm, int irq)
  2536. {
  2537. struct vmcb_control_area *control;
  2538. control = &svm->vmcb->control;
  2539. control->int_vector = irq;
  2540. control->int_ctl &= ~V_INTR_PRIO_MASK;
  2541. control->int_ctl |= V_IRQ_MASK |
  2542. ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
  2543. }
  2544. static void svm_set_irq(struct kvm_vcpu *vcpu)
  2545. {
  2546. struct vcpu_svm *svm = to_svm(vcpu);
  2547. BUG_ON(!(gif_set(svm)));
  2548. trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
  2549. ++vcpu->stat.irq_injections;
  2550. svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
  2551. SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
  2552. }
  2553. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  2554. {
  2555. struct vcpu_svm *svm = to_svm(vcpu);
  2556. if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2557. return;
  2558. if (irr == -1)
  2559. return;
  2560. if (tpr >= irr)
  2561. svm->vmcb->control.intercept_cr_write |= INTERCEPT_CR8_MASK;
  2562. }
  2563. static int svm_nmi_allowed(struct kvm_vcpu *vcpu)
  2564. {
  2565. struct vcpu_svm *svm = to_svm(vcpu);
  2566. struct vmcb *vmcb = svm->vmcb;
  2567. int ret;
  2568. ret = !(vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) &&
  2569. !(svm->vcpu.arch.hflags & HF_NMI_MASK);
  2570. ret = ret && gif_set(svm) && nested_svm_nmi(svm);
  2571. return ret;
  2572. }
  2573. static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
  2574. {
  2575. struct vcpu_svm *svm = to_svm(vcpu);
  2576. return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
  2577. }
  2578. static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  2579. {
  2580. struct vcpu_svm *svm = to_svm(vcpu);
  2581. if (masked) {
  2582. svm->vcpu.arch.hflags |= HF_NMI_MASK;
  2583. svm->vmcb->control.intercept |= (1ULL << INTERCEPT_IRET);
  2584. } else {
  2585. svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
  2586. svm->vmcb->control.intercept &= ~(1ULL << INTERCEPT_IRET);
  2587. }
  2588. }
  2589. static int svm_interrupt_allowed(struct kvm_vcpu *vcpu)
  2590. {
  2591. struct vcpu_svm *svm = to_svm(vcpu);
  2592. struct vmcb *vmcb = svm->vmcb;
  2593. int ret;
  2594. if (!gif_set(svm) ||
  2595. (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK))
  2596. return 0;
  2597. ret = !!(vmcb->save.rflags & X86_EFLAGS_IF);
  2598. if (is_guest_mode(vcpu))
  2599. return ret && !(svm->vcpu.arch.hflags & HF_VINTR_MASK);
  2600. return ret;
  2601. }
  2602. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2603. {
  2604. struct vcpu_svm *svm = to_svm(vcpu);
  2605. /*
  2606. * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
  2607. * 1, because that's a separate STGI/VMRUN intercept. The next time we
  2608. * get that intercept, this function will be called again though and
  2609. * we'll get the vintr intercept.
  2610. */
  2611. if (gif_set(svm) && nested_svm_intr(svm)) {
  2612. svm_set_vintr(svm);
  2613. svm_inject_irq(svm, 0x0);
  2614. }
  2615. }
  2616. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2617. {
  2618. struct vcpu_svm *svm = to_svm(vcpu);
  2619. if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
  2620. == HF_NMI_MASK)
  2621. return; /* IRET will cause a vm exit */
  2622. /*
  2623. * Something prevents NMI from been injected. Single step over possible
  2624. * problem (IRET or exception injection or interrupt shadow)
  2625. */
  2626. svm->nmi_singlestep = true;
  2627. svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
  2628. update_db_intercept(vcpu);
  2629. }
  2630. static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
  2631. {
  2632. return 0;
  2633. }
  2634. static void svm_flush_tlb(struct kvm_vcpu *vcpu)
  2635. {
  2636. force_new_asid(vcpu);
  2637. }
  2638. static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
  2639. {
  2640. }
  2641. static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
  2642. {
  2643. struct vcpu_svm *svm = to_svm(vcpu);
  2644. if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2645. return;
  2646. if (!(svm->vmcb->control.intercept_cr_write & INTERCEPT_CR8_MASK)) {
  2647. int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
  2648. kvm_set_cr8(vcpu, cr8);
  2649. }
  2650. }
  2651. static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
  2652. {
  2653. struct vcpu_svm *svm = to_svm(vcpu);
  2654. u64 cr8;
  2655. if (is_guest_mode(vcpu) && (vcpu->arch.hflags & HF_VINTR_MASK))
  2656. return;
  2657. cr8 = kvm_get_cr8(vcpu);
  2658. svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
  2659. svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
  2660. }
  2661. static void svm_complete_interrupts(struct vcpu_svm *svm)
  2662. {
  2663. u8 vector;
  2664. int type;
  2665. u32 exitintinfo = svm->vmcb->control.exit_int_info;
  2666. unsigned int3_injected = svm->int3_injected;
  2667. svm->int3_injected = 0;
  2668. if (svm->vcpu.arch.hflags & HF_IRET_MASK) {
  2669. svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
  2670. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  2671. }
  2672. svm->vcpu.arch.nmi_injected = false;
  2673. kvm_clear_exception_queue(&svm->vcpu);
  2674. kvm_clear_interrupt_queue(&svm->vcpu);
  2675. if (!(exitintinfo & SVM_EXITINTINFO_VALID))
  2676. return;
  2677. kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
  2678. vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
  2679. type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
  2680. switch (type) {
  2681. case SVM_EXITINTINFO_TYPE_NMI:
  2682. svm->vcpu.arch.nmi_injected = true;
  2683. break;
  2684. case SVM_EXITINTINFO_TYPE_EXEPT:
  2685. /*
  2686. * In case of software exceptions, do not reinject the vector,
  2687. * but re-execute the instruction instead. Rewind RIP first
  2688. * if we emulated INT3 before.
  2689. */
  2690. if (kvm_exception_is_soft(vector)) {
  2691. if (vector == BP_VECTOR && int3_injected &&
  2692. kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
  2693. kvm_rip_write(&svm->vcpu,
  2694. kvm_rip_read(&svm->vcpu) -
  2695. int3_injected);
  2696. break;
  2697. }
  2698. if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
  2699. u32 err = svm->vmcb->control.exit_int_info_err;
  2700. kvm_requeue_exception_e(&svm->vcpu, vector, err);
  2701. } else
  2702. kvm_requeue_exception(&svm->vcpu, vector);
  2703. break;
  2704. case SVM_EXITINTINFO_TYPE_INTR:
  2705. kvm_queue_interrupt(&svm->vcpu, vector, false);
  2706. break;
  2707. default:
  2708. break;
  2709. }
  2710. }
  2711. static void svm_cancel_injection(struct kvm_vcpu *vcpu)
  2712. {
  2713. struct vcpu_svm *svm = to_svm(vcpu);
  2714. struct vmcb_control_area *control = &svm->vmcb->control;
  2715. control->exit_int_info = control->event_inj;
  2716. control->exit_int_info_err = control->event_inj_err;
  2717. control->event_inj = 0;
  2718. svm_complete_interrupts(svm);
  2719. }
  2720. #ifdef CONFIG_X86_64
  2721. #define R "r"
  2722. #else
  2723. #define R "e"
  2724. #endif
  2725. static void svm_vcpu_run(struct kvm_vcpu *vcpu)
  2726. {
  2727. struct vcpu_svm *svm = to_svm(vcpu);
  2728. svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
  2729. svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
  2730. svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
  2731. /*
  2732. * A vmexit emulation is required before the vcpu can be executed
  2733. * again.
  2734. */
  2735. if (unlikely(svm->nested.exit_required))
  2736. return;
  2737. pre_svm_run(svm);
  2738. sync_lapic_to_cr8(vcpu);
  2739. svm->vmcb->save.cr2 = vcpu->arch.cr2;
  2740. clgi();
  2741. local_irq_enable();
  2742. asm volatile (
  2743. "push %%"R"bp; \n\t"
  2744. "mov %c[rbx](%[svm]), %%"R"bx \n\t"
  2745. "mov %c[rcx](%[svm]), %%"R"cx \n\t"
  2746. "mov %c[rdx](%[svm]), %%"R"dx \n\t"
  2747. "mov %c[rsi](%[svm]), %%"R"si \n\t"
  2748. "mov %c[rdi](%[svm]), %%"R"di \n\t"
  2749. "mov %c[rbp](%[svm]), %%"R"bp \n\t"
  2750. #ifdef CONFIG_X86_64
  2751. "mov %c[r8](%[svm]), %%r8 \n\t"
  2752. "mov %c[r9](%[svm]), %%r9 \n\t"
  2753. "mov %c[r10](%[svm]), %%r10 \n\t"
  2754. "mov %c[r11](%[svm]), %%r11 \n\t"
  2755. "mov %c[r12](%[svm]), %%r12 \n\t"
  2756. "mov %c[r13](%[svm]), %%r13 \n\t"
  2757. "mov %c[r14](%[svm]), %%r14 \n\t"
  2758. "mov %c[r15](%[svm]), %%r15 \n\t"
  2759. #endif
  2760. /* Enter guest mode */
  2761. "push %%"R"ax \n\t"
  2762. "mov %c[vmcb](%[svm]), %%"R"ax \n\t"
  2763. __ex(SVM_VMLOAD) "\n\t"
  2764. __ex(SVM_VMRUN) "\n\t"
  2765. __ex(SVM_VMSAVE) "\n\t"
  2766. "pop %%"R"ax \n\t"
  2767. /* Save guest registers, load host registers */
  2768. "mov %%"R"bx, %c[rbx](%[svm]) \n\t"
  2769. "mov %%"R"cx, %c[rcx](%[svm]) \n\t"
  2770. "mov %%"R"dx, %c[rdx](%[svm]) \n\t"
  2771. "mov %%"R"si, %c[rsi](%[svm]) \n\t"
  2772. "mov %%"R"di, %c[rdi](%[svm]) \n\t"
  2773. "mov %%"R"bp, %c[rbp](%[svm]) \n\t"
  2774. #ifdef CONFIG_X86_64
  2775. "mov %%r8, %c[r8](%[svm]) \n\t"
  2776. "mov %%r9, %c[r9](%[svm]) \n\t"
  2777. "mov %%r10, %c[r10](%[svm]) \n\t"
  2778. "mov %%r11, %c[r11](%[svm]) \n\t"
  2779. "mov %%r12, %c[r12](%[svm]) \n\t"
  2780. "mov %%r13, %c[r13](%[svm]) \n\t"
  2781. "mov %%r14, %c[r14](%[svm]) \n\t"
  2782. "mov %%r15, %c[r15](%[svm]) \n\t"
  2783. #endif
  2784. "pop %%"R"bp"
  2785. :
  2786. : [svm]"a"(svm),
  2787. [vmcb]"i"(offsetof(struct vcpu_svm, vmcb_pa)),
  2788. [rbx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBX])),
  2789. [rcx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RCX])),
  2790. [rdx]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDX])),
  2791. [rsi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RSI])),
  2792. [rdi]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RDI])),
  2793. [rbp]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_RBP]))
  2794. #ifdef CONFIG_X86_64
  2795. , [r8]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R8])),
  2796. [r9]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R9])),
  2797. [r10]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R10])),
  2798. [r11]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R11])),
  2799. [r12]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R12])),
  2800. [r13]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R13])),
  2801. [r14]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R14])),
  2802. [r15]"i"(offsetof(struct vcpu_svm, vcpu.arch.regs[VCPU_REGS_R15]))
  2803. #endif
  2804. : "cc", "memory"
  2805. , R"bx", R"cx", R"dx", R"si", R"di"
  2806. #ifdef CONFIG_X86_64
  2807. , "r8", "r9", "r10", "r11" , "r12", "r13", "r14", "r15"
  2808. #endif
  2809. );
  2810. #ifdef CONFIG_X86_64
  2811. wrmsrl(MSR_GS_BASE, svm->host.gs_base);
  2812. #else
  2813. loadsegment(fs, svm->host.fs);
  2814. #endif
  2815. reload_tss(vcpu);
  2816. local_irq_disable();
  2817. stgi();
  2818. vcpu->arch.cr2 = svm->vmcb->save.cr2;
  2819. vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
  2820. vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
  2821. vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
  2822. sync_cr8_to_lapic(vcpu);
  2823. svm->next_rip = 0;
  2824. /* if exit due to PF check for async PF */
  2825. if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
  2826. svm->apf_reason = kvm_read_and_reset_pf_reason();
  2827. if (npt_enabled) {
  2828. vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
  2829. vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
  2830. }
  2831. /*
  2832. * We need to handle MC intercepts here before the vcpu has a chance to
  2833. * change the physical cpu
  2834. */
  2835. if (unlikely(svm->vmcb->control.exit_code ==
  2836. SVM_EXIT_EXCP_BASE + MC_VECTOR))
  2837. svm_handle_mce(svm);
  2838. }
  2839. #undef R
  2840. static void svm_set_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  2841. {
  2842. struct vcpu_svm *svm = to_svm(vcpu);
  2843. svm->vmcb->save.cr3 = root;
  2844. force_new_asid(vcpu);
  2845. }
  2846. static void set_tdp_cr3(struct kvm_vcpu *vcpu, unsigned long root)
  2847. {
  2848. struct vcpu_svm *svm = to_svm(vcpu);
  2849. svm->vmcb->control.nested_cr3 = root;
  2850. /* Also sync guest cr3 here in case we live migrate */
  2851. svm->vmcb->save.cr3 = vcpu->arch.cr3;
  2852. force_new_asid(vcpu);
  2853. }
  2854. static int is_disabled(void)
  2855. {
  2856. u64 vm_cr;
  2857. rdmsrl(MSR_VM_CR, vm_cr);
  2858. if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
  2859. return 1;
  2860. return 0;
  2861. }
  2862. static void
  2863. svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2864. {
  2865. /*
  2866. * Patch in the VMMCALL instruction:
  2867. */
  2868. hypercall[0] = 0x0f;
  2869. hypercall[1] = 0x01;
  2870. hypercall[2] = 0xd9;
  2871. }
  2872. static void svm_check_processor_compat(void *rtn)
  2873. {
  2874. *(int *)rtn = 0;
  2875. }
  2876. static bool svm_cpu_has_accelerated_tpr(void)
  2877. {
  2878. return false;
  2879. }
  2880. static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  2881. {
  2882. return 0;
  2883. }
  2884. static void svm_cpuid_update(struct kvm_vcpu *vcpu)
  2885. {
  2886. }
  2887. static void svm_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  2888. {
  2889. switch (func) {
  2890. case 0x00000001:
  2891. /* Mask out xsave bit as long as it is not supported by SVM */
  2892. entry->ecx &= ~(bit(X86_FEATURE_XSAVE));
  2893. break;
  2894. case 0x80000001:
  2895. if (nested)
  2896. entry->ecx |= (1 << 2); /* Set SVM bit */
  2897. break;
  2898. case 0x8000000A:
  2899. entry->eax = 1; /* SVM revision 1 */
  2900. entry->ebx = 8; /* Lets support 8 ASIDs in case we add proper
  2901. ASID emulation to nested SVM */
  2902. entry->ecx = 0; /* Reserved */
  2903. entry->edx = 0; /* Per default do not support any
  2904. additional features */
  2905. /* Support next_rip if host supports it */
  2906. if (boot_cpu_has(X86_FEATURE_NRIPS))
  2907. entry->edx |= SVM_FEATURE_NRIP;
  2908. /* Support NPT for the guest if enabled */
  2909. if (npt_enabled)
  2910. entry->edx |= SVM_FEATURE_NPT;
  2911. break;
  2912. }
  2913. }
  2914. static const struct trace_print_flags svm_exit_reasons_str[] = {
  2915. { SVM_EXIT_READ_CR0, "read_cr0" },
  2916. { SVM_EXIT_READ_CR3, "read_cr3" },
  2917. { SVM_EXIT_READ_CR4, "read_cr4" },
  2918. { SVM_EXIT_READ_CR8, "read_cr8" },
  2919. { SVM_EXIT_WRITE_CR0, "write_cr0" },
  2920. { SVM_EXIT_WRITE_CR3, "write_cr3" },
  2921. { SVM_EXIT_WRITE_CR4, "write_cr4" },
  2922. { SVM_EXIT_WRITE_CR8, "write_cr8" },
  2923. { SVM_EXIT_READ_DR0, "read_dr0" },
  2924. { SVM_EXIT_READ_DR1, "read_dr1" },
  2925. { SVM_EXIT_READ_DR2, "read_dr2" },
  2926. { SVM_EXIT_READ_DR3, "read_dr3" },
  2927. { SVM_EXIT_WRITE_DR0, "write_dr0" },
  2928. { SVM_EXIT_WRITE_DR1, "write_dr1" },
  2929. { SVM_EXIT_WRITE_DR2, "write_dr2" },
  2930. { SVM_EXIT_WRITE_DR3, "write_dr3" },
  2931. { SVM_EXIT_WRITE_DR5, "write_dr5" },
  2932. { SVM_EXIT_WRITE_DR7, "write_dr7" },
  2933. { SVM_EXIT_EXCP_BASE + DB_VECTOR, "DB excp" },
  2934. { SVM_EXIT_EXCP_BASE + BP_VECTOR, "BP excp" },
  2935. { SVM_EXIT_EXCP_BASE + UD_VECTOR, "UD excp" },
  2936. { SVM_EXIT_EXCP_BASE + PF_VECTOR, "PF excp" },
  2937. { SVM_EXIT_EXCP_BASE + NM_VECTOR, "NM excp" },
  2938. { SVM_EXIT_EXCP_BASE + MC_VECTOR, "MC excp" },
  2939. { SVM_EXIT_INTR, "interrupt" },
  2940. { SVM_EXIT_NMI, "nmi" },
  2941. { SVM_EXIT_SMI, "smi" },
  2942. { SVM_EXIT_INIT, "init" },
  2943. { SVM_EXIT_VINTR, "vintr" },
  2944. { SVM_EXIT_CPUID, "cpuid" },
  2945. { SVM_EXIT_INVD, "invd" },
  2946. { SVM_EXIT_HLT, "hlt" },
  2947. { SVM_EXIT_INVLPG, "invlpg" },
  2948. { SVM_EXIT_INVLPGA, "invlpga" },
  2949. { SVM_EXIT_IOIO, "io" },
  2950. { SVM_EXIT_MSR, "msr" },
  2951. { SVM_EXIT_TASK_SWITCH, "task_switch" },
  2952. { SVM_EXIT_SHUTDOWN, "shutdown" },
  2953. { SVM_EXIT_VMRUN, "vmrun" },
  2954. { SVM_EXIT_VMMCALL, "hypercall" },
  2955. { SVM_EXIT_VMLOAD, "vmload" },
  2956. { SVM_EXIT_VMSAVE, "vmsave" },
  2957. { SVM_EXIT_STGI, "stgi" },
  2958. { SVM_EXIT_CLGI, "clgi" },
  2959. { SVM_EXIT_SKINIT, "skinit" },
  2960. { SVM_EXIT_WBINVD, "wbinvd" },
  2961. { SVM_EXIT_MONITOR, "monitor" },
  2962. { SVM_EXIT_MWAIT, "mwait" },
  2963. { SVM_EXIT_NPF, "npf" },
  2964. { -1, NULL }
  2965. };
  2966. static int svm_get_lpage_level(void)
  2967. {
  2968. return PT_PDPE_LEVEL;
  2969. }
  2970. static bool svm_rdtscp_supported(void)
  2971. {
  2972. return false;
  2973. }
  2974. static bool svm_has_wbinvd_exit(void)
  2975. {
  2976. return true;
  2977. }
  2978. static void svm_fpu_deactivate(struct kvm_vcpu *vcpu)
  2979. {
  2980. struct vcpu_svm *svm = to_svm(vcpu);
  2981. svm->vmcb->control.intercept_exceptions |= 1 << NM_VECTOR;
  2982. if (is_guest_mode(vcpu))
  2983. svm->nested.hsave->control.intercept_exceptions |= 1 << NM_VECTOR;
  2984. update_cr0_intercept(svm);
  2985. }
  2986. static struct kvm_x86_ops svm_x86_ops = {
  2987. .cpu_has_kvm_support = has_svm,
  2988. .disabled_by_bios = is_disabled,
  2989. .hardware_setup = svm_hardware_setup,
  2990. .hardware_unsetup = svm_hardware_unsetup,
  2991. .check_processor_compatibility = svm_check_processor_compat,
  2992. .hardware_enable = svm_hardware_enable,
  2993. .hardware_disable = svm_hardware_disable,
  2994. .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
  2995. .vcpu_create = svm_create_vcpu,
  2996. .vcpu_free = svm_free_vcpu,
  2997. .vcpu_reset = svm_vcpu_reset,
  2998. .prepare_guest_switch = svm_prepare_guest_switch,
  2999. .vcpu_load = svm_vcpu_load,
  3000. .vcpu_put = svm_vcpu_put,
  3001. .set_guest_debug = svm_guest_debug,
  3002. .get_msr = svm_get_msr,
  3003. .set_msr = svm_set_msr,
  3004. .get_segment_base = svm_get_segment_base,
  3005. .get_segment = svm_get_segment,
  3006. .set_segment = svm_set_segment,
  3007. .get_cpl = svm_get_cpl,
  3008. .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
  3009. .decache_cr0_guest_bits = svm_decache_cr0_guest_bits,
  3010. .decache_cr4_guest_bits = svm_decache_cr4_guest_bits,
  3011. .set_cr0 = svm_set_cr0,
  3012. .set_cr3 = svm_set_cr3,
  3013. .set_cr4 = svm_set_cr4,
  3014. .set_efer = svm_set_efer,
  3015. .get_idt = svm_get_idt,
  3016. .set_idt = svm_set_idt,
  3017. .get_gdt = svm_get_gdt,
  3018. .set_gdt = svm_set_gdt,
  3019. .set_dr7 = svm_set_dr7,
  3020. .cache_reg = svm_cache_reg,
  3021. .get_rflags = svm_get_rflags,
  3022. .set_rflags = svm_set_rflags,
  3023. .fpu_activate = svm_fpu_activate,
  3024. .fpu_deactivate = svm_fpu_deactivate,
  3025. .tlb_flush = svm_flush_tlb,
  3026. .run = svm_vcpu_run,
  3027. .handle_exit = handle_exit,
  3028. .skip_emulated_instruction = skip_emulated_instruction,
  3029. .set_interrupt_shadow = svm_set_interrupt_shadow,
  3030. .get_interrupt_shadow = svm_get_interrupt_shadow,
  3031. .patch_hypercall = svm_patch_hypercall,
  3032. .set_irq = svm_set_irq,
  3033. .set_nmi = svm_inject_nmi,
  3034. .queue_exception = svm_queue_exception,
  3035. .cancel_injection = svm_cancel_injection,
  3036. .interrupt_allowed = svm_interrupt_allowed,
  3037. .nmi_allowed = svm_nmi_allowed,
  3038. .get_nmi_mask = svm_get_nmi_mask,
  3039. .set_nmi_mask = svm_set_nmi_mask,
  3040. .enable_nmi_window = enable_nmi_window,
  3041. .enable_irq_window = enable_irq_window,
  3042. .update_cr8_intercept = update_cr8_intercept,
  3043. .set_tss_addr = svm_set_tss_addr,
  3044. .get_tdp_level = get_npt_level,
  3045. .get_mt_mask = svm_get_mt_mask,
  3046. .get_exit_info = svm_get_exit_info,
  3047. .exit_reasons_str = svm_exit_reasons_str,
  3048. .get_lpage_level = svm_get_lpage_level,
  3049. .cpuid_update = svm_cpuid_update,
  3050. .rdtscp_supported = svm_rdtscp_supported,
  3051. .set_supported_cpuid = svm_set_supported_cpuid,
  3052. .has_wbinvd_exit = svm_has_wbinvd_exit,
  3053. .write_tsc_offset = svm_write_tsc_offset,
  3054. .adjust_tsc_offset = svm_adjust_tsc_offset,
  3055. .set_tdp_cr3 = set_tdp_cr3,
  3056. };
  3057. static int __init svm_init(void)
  3058. {
  3059. return kvm_init(&svm_x86_ops, sizeof(struct vcpu_svm),
  3060. __alignof__(struct vcpu_svm), THIS_MODULE);
  3061. }
  3062. static void __exit svm_exit(void)
  3063. {
  3064. kvm_exit();
  3065. }
  3066. module_init(svm_init)
  3067. module_exit(svm_exit)