head_32.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /* $Id: head.S,v 1.7 2003/09/01 17:58:19 lethal Exp $
  2. *
  3. * arch/sh/kernel/head.S
  4. *
  5. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  6. * Copyright (C) 2010 Matt Fleming
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. *
  12. * Head.S contains the SH exception handlers and startup code.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/linkage.h>
  16. #include <asm/thread_info.h>
  17. #include <asm/mmu.h>
  18. #include <cpu/mmu_context.h>
  19. #ifdef CONFIG_CPU_SH4A
  20. #define SYNCO() synco
  21. #define PREFI(label, reg) \
  22. mov.l label, reg; \
  23. prefi @reg
  24. #else
  25. #define SYNCO()
  26. #define PREFI(label, reg)
  27. #endif
  28. .section .empty_zero_page, "aw"
  29. ENTRY(empty_zero_page)
  30. .long 1 /* MOUNT_ROOT_RDONLY */
  31. .long 0 /* RAMDISK_FLAGS */
  32. .long 0x0200 /* ORIG_ROOT_DEV */
  33. .long 1 /* LOADER_TYPE */
  34. .long 0x00000000 /* INITRD_START */
  35. .long 0x00000000 /* INITRD_SIZE */
  36. #ifdef CONFIG_32BIT
  37. .long 0x53453f00 + 32 /* "SE?" = 32 bit */
  38. #else
  39. .long 0x53453f00 + 29 /* "SE?" = 29 bit */
  40. #endif
  41. 1:
  42. .skip PAGE_SIZE - empty_zero_page - 1b
  43. __HEAD
  44. /*
  45. * Condition at the entry of _stext:
  46. *
  47. * BSC has already been initialized.
  48. * INTC may or may not be initialized.
  49. * VBR may or may not be initialized.
  50. * MMU may or may not be initialized.
  51. * Cache may or may not be initialized.
  52. * Hardware (including on-chip modules) may or may not be initialized.
  53. *
  54. */
  55. ENTRY(_stext)
  56. ! Initialize Status Register
  57. mov.l 1f, r0 ! MD=1, RB=0, BL=0, IMASK=0xF
  58. ldc r0, sr
  59. ! Initialize global interrupt mask
  60. #ifdef CONFIG_CPU_HAS_SR_RB
  61. mov #0, r0
  62. ldc r0, r6_bank
  63. #endif
  64. /*
  65. * Prefetch if possible to reduce cache miss penalty.
  66. *
  67. * We do this early on for SH-4A as a micro-optimization,
  68. * as later on we will have speculative execution enabled
  69. * and this will become less of an issue.
  70. */
  71. PREFI(5f, r0)
  72. PREFI(6f, r0)
  73. !
  74. mov.l 2f, r0
  75. mov r0, r15 ! Set initial r15 (stack pointer)
  76. #ifdef CONFIG_CPU_HAS_SR_RB
  77. mov.l 7f, r0
  78. ldc r0, r7_bank ! ... and initial thread_info
  79. #endif
  80. #if defined(CONFIG_PMB) && !defined(CONFIG_PMB_LEGACY)
  81. /*
  82. * Reconfigure the initial PMB mappings setup by the hardware.
  83. *
  84. * When we boot in 32-bit MMU mode there are 2 PMB entries already
  85. * setup for us.
  86. *
  87. * Entry VPN PPN V SZ C UB WT
  88. * ---------------------------------------------------------------
  89. * 0 0x80000000 0x00000000 1 512MB 1 0 1
  90. * 1 0xA0000000 0x00000000 1 512MB 0 0 0
  91. *
  92. * But we reprogram them here because we want complete control over
  93. * our address space and the initial mappings may not map PAGE_OFFSET
  94. * to __MEMORY_START (or even map all of our RAM).
  95. *
  96. * Once we've setup cached and uncached mappings we clear the rest of the
  97. * PMB entries. This clearing also deals with the fact that PMB entries
  98. * can persist across reboots. The PMB could have been left in any state
  99. * when the reboot occurred, so to be safe we clear all entries and start
  100. * with with a clean slate.
  101. *
  102. * The uncached mapping is constructed using the smallest possible
  103. * mapping with a single unbufferable page. Only the kernel text needs to
  104. * be covered via the uncached mapping so that certain functions can be
  105. * run uncached.
  106. *
  107. * Drivers and the like that have previously abused the 1:1 identity
  108. * mapping are unsupported in 32-bit mode and must specify their caching
  109. * preference when page tables are constructed.
  110. *
  111. * This frees up the P2 space for more nefarious purposes.
  112. *
  113. * Register utilization is as follows:
  114. *
  115. * r0 = PMB_DATA data field
  116. * r1 = PMB_DATA address field
  117. * r2 = PMB_ADDR data field
  118. * r3 = PMB_ADDR address field
  119. * r4 = PMB_E_SHIFT
  120. * r5 = remaining amount of RAM to map
  121. * r6 = PMB mapping size we're trying to use
  122. * r7 = cached_to_uncached
  123. * r8 = scratch register
  124. * r9 = scratch register
  125. * r10 = number of PMB entries we've setup
  126. */
  127. mov.l .LMMUCR, r1 /* Flush the TLB */
  128. mov.l @r1, r0
  129. or #MMUCR_TI, r0
  130. mov.l r0, @r1
  131. mov.l .LMEMORY_SIZE, r5
  132. mov r5, r7
  133. mov #PMB_E_SHIFT, r0
  134. mov #0x1, r4
  135. shld r0, r4
  136. mov.l .LFIRST_DATA_ENTRY, r0
  137. mov.l .LPMB_DATA, r1
  138. mov.l .LFIRST_ADDR_ENTRY, r2
  139. mov.l .LPMB_ADDR, r3
  140. mov #0, r10
  141. /*
  142. * Uncached mapping
  143. */
  144. mov #(PMB_SZ_16M >> 2), r9
  145. shll2 r9
  146. mov #(PMB_UB >> 8), r8
  147. shll8 r8
  148. or r0, r8
  149. or r9, r8
  150. mov.l r8, @r1
  151. mov r2, r8
  152. add r7, r8
  153. mov.l r8, @r3
  154. add r4, r1
  155. add r4, r3
  156. add #1, r10
  157. /*
  158. * Iterate over all of the available sizes from largest to
  159. * smallest for constructing the cached mapping.
  160. */
  161. #define __PMB_ITER_BY_SIZE(size) \
  162. .L##size: \
  163. mov #(size >> 4), r6; \
  164. shll16 r6; \
  165. shll8 r6; \
  166. \
  167. cmp/hi r5, r6; \
  168. bt 9999f; \
  169. \
  170. mov #(PMB_SZ_##size##M >> 2), r9; \
  171. shll2 r9; \
  172. \
  173. /* \
  174. * Cached mapping \
  175. */ \
  176. mov #PMB_C, r8; \
  177. or r0, r8; \
  178. or r9, r8; \
  179. mov.l r8, @r1; \
  180. mov.l r2, @r3; \
  181. \
  182. /* Increment to the next PMB_DATA entry */ \
  183. add r4, r1; \
  184. /* Increment to the next PMB_ADDR entry */ \
  185. add r4, r3; \
  186. /* Increment number of PMB entries */ \
  187. add #1, r10; \
  188. \
  189. sub r6, r5; \
  190. add r6, r0; \
  191. add r6, r2; \
  192. \
  193. bra .L##size; \
  194. 9999:
  195. __PMB_ITER_BY_SIZE(512)
  196. __PMB_ITER_BY_SIZE(128)
  197. __PMB_ITER_BY_SIZE(64)
  198. __PMB_ITER_BY_SIZE(16)
  199. /*
  200. * Now that we can access it, update cached_to_uncached.
  201. */
  202. mov.l .Lcached_to_uncached, r0
  203. mov.l r7, @r0
  204. /*
  205. * Clear the remaining PMB entries.
  206. *
  207. * r3 = entry to begin clearing from
  208. * r10 = number of entries we've setup so far
  209. */
  210. mov #0, r1
  211. mov #PMB_ENTRY_MAX, r0
  212. .Lagain:
  213. mov.l r1, @r3 /* Clear PMB_ADDR entry */
  214. add #1, r10 /* Increment the loop counter */
  215. cmp/eq r0, r10
  216. bf/s .Lagain
  217. add r4, r3 /* Increment to the next PMB_ADDR entry */
  218. mov.l 6f, r0
  219. icbi @r0
  220. #endif /* !CONFIG_PMB_LEGACY */
  221. #ifndef CONFIG_SH_NO_BSS_INIT
  222. /*
  223. * Don't clear BSS if running on slow platforms such as an RTL simulation,
  224. * remote memory via SHdebug link, etc. For these the memory can be guaranteed
  225. * to be all zero on boot anyway.
  226. */
  227. ! Clear BSS area
  228. #ifdef CONFIG_SMP
  229. mov.l 3f, r0
  230. cmp/eq #0, r0 ! skip clear if set to zero
  231. bt 10f
  232. #endif
  233. mov.l 3f, r1
  234. add #4, r1
  235. mov.l 4f, r2
  236. mov #0, r0
  237. 9: cmp/hs r2, r1
  238. bf/s 9b ! while (r1 < r2)
  239. mov.l r0,@-r2
  240. 10:
  241. #endif
  242. ! Additional CPU initialization
  243. mov.l 6f, r0
  244. jsr @r0
  245. nop
  246. SYNCO() ! Wait for pending instructions..
  247. ! Start kernel
  248. mov.l 5f, r0
  249. jmp @r0
  250. nop
  251. .balign 4
  252. #if defined(CONFIG_CPU_SH2)
  253. 1: .long 0x000000F0 ! IMASK=0xF
  254. #else
  255. 1: .long 0x400080F0 ! MD=1, RB=0, BL=0, FD=1, IMASK=0xF
  256. #endif
  257. ENTRY(stack_start)
  258. 2: .long init_thread_union+THREAD_SIZE
  259. 3: .long __bss_start
  260. 4: .long _end
  261. 5: .long start_kernel
  262. 6: .long sh_cpu_init
  263. 7: .long init_thread_union
  264. #if defined(CONFIG_PMB) && !defined(CONFIG_PMB_LEGACY)
  265. .LPMB_ADDR: .long PMB_ADDR
  266. .LPMB_DATA: .long PMB_DATA
  267. .LFIRST_ADDR_ENTRY: .long PAGE_OFFSET | PMB_V
  268. .LFIRST_DATA_ENTRY: .long __MEMORY_START | PMB_V
  269. .LMMUCR: .long MMUCR
  270. .Lcached_to_uncached: .long cached_to_uncached
  271. .LMEMORY_SIZE: .long __MEMORY_SIZE
  272. #endif