intel_ringbuffer.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static u32 i915_gem_get_seqno(struct drm_device *dev)
  36. {
  37. drm_i915_private_t *dev_priv = dev->dev_private;
  38. u32 seqno;
  39. seqno = dev_priv->next_seqno;
  40. /* reserve 0 for non-seqno */
  41. if (++dev_priv->next_seqno == 0)
  42. dev_priv->next_seqno = 1;
  43. return seqno;
  44. }
  45. static void
  46. render_ring_flush(struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. struct drm_device *dev = ring->dev;
  51. drm_i915_private_t *dev_priv = dev->dev_private;
  52. u32 cmd;
  53. #if WATCH_EXEC
  54. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  55. invalidate_domains, flush_domains);
  56. #endif
  57. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  58. invalidate_domains, flush_domains);
  59. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. #if WATCH_EXEC
  102. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  103. #endif
  104. if (intel_ring_begin(ring, 2) == 0) {
  105. intel_ring_emit(ring, cmd);
  106. intel_ring_emit(ring, MI_NOOP);
  107. intel_ring_advance(ring);
  108. }
  109. }
  110. }
  111. static void ring_write_tail(struct intel_ring_buffer *ring,
  112. u32 value)
  113. {
  114. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  115. I915_WRITE_TAIL(ring, value);
  116. }
  117. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  118. {
  119. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  120. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  121. RING_ACTHD(ring->mmio_base) : ACTHD;
  122. return I915_READ(acthd_reg);
  123. }
  124. static int init_ring_common(struct intel_ring_buffer *ring)
  125. {
  126. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  127. struct drm_i915_gem_object *obj = ring->obj;
  128. u32 head;
  129. /* Stop the ring if it's running. */
  130. I915_WRITE_CTL(ring, 0);
  131. I915_WRITE_HEAD(ring, 0);
  132. ring->write_tail(ring, 0);
  133. /* Initialize the ring. */
  134. I915_WRITE_START(ring, obj->gtt_offset);
  135. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  136. /* G45 ring initialization fails to reset head to zero */
  137. if (head != 0) {
  138. DRM_ERROR("%s head not reset to zero "
  139. "ctl %08x head %08x tail %08x start %08x\n",
  140. ring->name,
  141. I915_READ_CTL(ring),
  142. I915_READ_HEAD(ring),
  143. I915_READ_TAIL(ring),
  144. I915_READ_START(ring));
  145. I915_WRITE_HEAD(ring, 0);
  146. DRM_ERROR("%s head forced to zero "
  147. "ctl %08x head %08x tail %08x start %08x\n",
  148. ring->name,
  149. I915_READ_CTL(ring),
  150. I915_READ_HEAD(ring),
  151. I915_READ_TAIL(ring),
  152. I915_READ_START(ring));
  153. }
  154. I915_WRITE_CTL(ring,
  155. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  156. | RING_REPORT_64K | RING_VALID);
  157. /* If the head is still not zero, the ring is dead */
  158. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  159. I915_READ_START(ring) != obj->gtt_offset ||
  160. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  161. DRM_ERROR("%s initialization failed "
  162. "ctl %08x head %08x tail %08x start %08x\n",
  163. ring->name,
  164. I915_READ_CTL(ring),
  165. I915_READ_HEAD(ring),
  166. I915_READ_TAIL(ring),
  167. I915_READ_START(ring));
  168. return -EIO;
  169. }
  170. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  171. i915_kernel_lost_context(ring->dev);
  172. else {
  173. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  174. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  175. ring->space = ring->head - (ring->tail + 8);
  176. if (ring->space < 0)
  177. ring->space += ring->size;
  178. }
  179. return 0;
  180. }
  181. /*
  182. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  183. * over cache flushing.
  184. */
  185. struct pipe_control {
  186. struct drm_i915_gem_object *obj;
  187. volatile u32 *cpu_page;
  188. u32 gtt_offset;
  189. };
  190. static int
  191. init_pipe_control(struct intel_ring_buffer *ring)
  192. {
  193. struct pipe_control *pc;
  194. struct drm_i915_gem_object *obj;
  195. int ret;
  196. if (ring->private)
  197. return 0;
  198. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  199. if (!pc)
  200. return -ENOMEM;
  201. obj = i915_gem_alloc_object(ring->dev, 4096);
  202. if (obj == NULL) {
  203. DRM_ERROR("Failed to allocate seqno page\n");
  204. ret = -ENOMEM;
  205. goto err;
  206. }
  207. obj->agp_type = AGP_USER_CACHED_MEMORY;
  208. ret = i915_gem_object_pin(obj, 4096, true);
  209. if (ret)
  210. goto err_unref;
  211. pc->gtt_offset = obj->gtt_offset;
  212. pc->cpu_page = kmap(obj->pages[0]);
  213. if (pc->cpu_page == NULL)
  214. goto err_unpin;
  215. pc->obj = obj;
  216. ring->private = pc;
  217. return 0;
  218. err_unpin:
  219. i915_gem_object_unpin(obj);
  220. err_unref:
  221. drm_gem_object_unreference(&obj->base);
  222. err:
  223. kfree(pc);
  224. return ret;
  225. }
  226. static void
  227. cleanup_pipe_control(struct intel_ring_buffer *ring)
  228. {
  229. struct pipe_control *pc = ring->private;
  230. struct drm_i915_gem_object *obj;
  231. if (!ring->private)
  232. return;
  233. obj = pc->obj;
  234. kunmap(obj->pages[0]);
  235. i915_gem_object_unpin(obj);
  236. drm_gem_object_unreference(&obj->base);
  237. kfree(pc);
  238. ring->private = NULL;
  239. }
  240. static int init_render_ring(struct intel_ring_buffer *ring)
  241. {
  242. struct drm_device *dev = ring->dev;
  243. int ret = init_ring_common(ring);
  244. if (INTEL_INFO(dev)->gen > 3) {
  245. drm_i915_private_t *dev_priv = dev->dev_private;
  246. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  247. if (IS_GEN6(dev))
  248. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  249. I915_WRITE(MI_MODE, mode);
  250. }
  251. if (HAS_PIPE_CONTROL(dev)) {
  252. ret = init_pipe_control(ring);
  253. if (ret)
  254. return ret;
  255. }
  256. return ret;
  257. }
  258. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  259. {
  260. if (!ring->private)
  261. return;
  262. cleanup_pipe_control(ring);
  263. }
  264. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  265. do { \
  266. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  267. PIPE_CONTROL_DEPTH_STALL | 2); \
  268. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  269. intel_ring_emit(ring__, 0); \
  270. intel_ring_emit(ring__, 0); \
  271. } while (0)
  272. /**
  273. * Creates a new sequence number, emitting a write of it to the status page
  274. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  275. *
  276. * Must be called with struct_lock held.
  277. *
  278. * Returned sequence numbers are nonzero on success.
  279. */
  280. static int
  281. render_ring_add_request(struct intel_ring_buffer *ring,
  282. u32 *result)
  283. {
  284. struct drm_device *dev = ring->dev;
  285. u32 seqno = i915_gem_get_seqno(dev);
  286. struct pipe_control *pc = ring->private;
  287. int ret;
  288. if (IS_GEN6(dev)) {
  289. ret = intel_ring_begin(ring, 6);
  290. if (ret)
  291. return ret;
  292. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | 3);
  293. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE |
  294. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  295. PIPE_CONTROL_NOTIFY);
  296. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  297. intel_ring_emit(ring, seqno);
  298. intel_ring_emit(ring, 0);
  299. intel_ring_emit(ring, 0);
  300. } else if (HAS_PIPE_CONTROL(dev)) {
  301. u32 scratch_addr = pc->gtt_offset + 128;
  302. /*
  303. * Workaround qword write incoherence by flushing the
  304. * PIPE_NOTIFY buffers out to memory before requesting
  305. * an interrupt.
  306. */
  307. ret = intel_ring_begin(ring, 32);
  308. if (ret)
  309. return ret;
  310. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  311. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  312. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  313. intel_ring_emit(ring, seqno);
  314. intel_ring_emit(ring, 0);
  315. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  316. scratch_addr += 128; /* write to separate cachelines */
  317. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  318. scratch_addr += 128;
  319. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  320. scratch_addr += 128;
  321. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  322. scratch_addr += 128;
  323. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  324. scratch_addr += 128;
  325. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  326. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  327. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  328. PIPE_CONTROL_NOTIFY);
  329. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  330. intel_ring_emit(ring, seqno);
  331. intel_ring_emit(ring, 0);
  332. } else {
  333. ret = intel_ring_begin(ring, 4);
  334. if (ret)
  335. return ret;
  336. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  337. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  338. intel_ring_emit(ring, seqno);
  339. intel_ring_emit(ring, MI_USER_INTERRUPT);
  340. }
  341. intel_ring_advance(ring);
  342. *result = seqno;
  343. return 0;
  344. }
  345. static u32
  346. render_ring_get_seqno(struct intel_ring_buffer *ring)
  347. {
  348. struct drm_device *dev = ring->dev;
  349. if (HAS_PIPE_CONTROL(dev)) {
  350. struct pipe_control *pc = ring->private;
  351. return pc->cpu_page[0];
  352. } else
  353. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  354. }
  355. static void
  356. render_ring_get_user_irq(struct intel_ring_buffer *ring)
  357. {
  358. struct drm_device *dev = ring->dev;
  359. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  360. unsigned long irqflags;
  361. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  362. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  363. if (HAS_PCH_SPLIT(dev))
  364. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  365. else
  366. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  367. }
  368. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  369. }
  370. static void
  371. render_ring_put_user_irq(struct intel_ring_buffer *ring)
  372. {
  373. struct drm_device *dev = ring->dev;
  374. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  375. unsigned long irqflags;
  376. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  377. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  378. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  379. if (HAS_PCH_SPLIT(dev))
  380. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  381. else
  382. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  383. }
  384. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  385. }
  386. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  387. {
  388. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  389. u32 mmio = IS_GEN6(ring->dev) ?
  390. RING_HWS_PGA_GEN6(ring->mmio_base) :
  391. RING_HWS_PGA(ring->mmio_base);
  392. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  393. POSTING_READ(mmio);
  394. }
  395. static void
  396. bsd_ring_flush(struct intel_ring_buffer *ring,
  397. u32 invalidate_domains,
  398. u32 flush_domains)
  399. {
  400. if (intel_ring_begin(ring, 2) == 0) {
  401. intel_ring_emit(ring, MI_FLUSH);
  402. intel_ring_emit(ring, MI_NOOP);
  403. intel_ring_advance(ring);
  404. }
  405. }
  406. static int
  407. ring_add_request(struct intel_ring_buffer *ring,
  408. u32 *result)
  409. {
  410. u32 seqno;
  411. int ret;
  412. ret = intel_ring_begin(ring, 4);
  413. if (ret)
  414. return ret;
  415. seqno = i915_gem_get_seqno(ring->dev);
  416. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  417. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  418. intel_ring_emit(ring, seqno);
  419. intel_ring_emit(ring, MI_USER_INTERRUPT);
  420. intel_ring_advance(ring);
  421. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  422. *result = seqno;
  423. return 0;
  424. }
  425. static void
  426. bsd_ring_get_user_irq(struct intel_ring_buffer *ring)
  427. {
  428. /* do nothing */
  429. }
  430. static void
  431. bsd_ring_put_user_irq(struct intel_ring_buffer *ring)
  432. {
  433. /* do nothing */
  434. }
  435. static u32
  436. ring_status_page_get_seqno(struct intel_ring_buffer *ring)
  437. {
  438. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  439. }
  440. static int
  441. ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  442. struct drm_i915_gem_execbuffer2 *exec,
  443. struct drm_clip_rect *cliprects,
  444. uint64_t exec_offset)
  445. {
  446. uint32_t exec_start;
  447. int ret;
  448. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  449. ret = intel_ring_begin(ring, 2);
  450. if (ret)
  451. return ret;
  452. intel_ring_emit(ring,
  453. MI_BATCH_BUFFER_START |
  454. (2 << 6) |
  455. MI_BATCH_NON_SECURE_I965);
  456. intel_ring_emit(ring, exec_start);
  457. intel_ring_advance(ring);
  458. return 0;
  459. }
  460. static int
  461. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  462. struct drm_i915_gem_execbuffer2 *exec,
  463. struct drm_clip_rect *cliprects,
  464. uint64_t exec_offset)
  465. {
  466. struct drm_device *dev = ring->dev;
  467. drm_i915_private_t *dev_priv = dev->dev_private;
  468. int nbox = exec->num_cliprects;
  469. uint32_t exec_start, exec_len;
  470. int i, count, ret;
  471. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  472. exec_len = (uint32_t) exec->batch_len;
  473. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  474. count = nbox ? nbox : 1;
  475. for (i = 0; i < count; i++) {
  476. if (i < nbox) {
  477. ret = i915_emit_box(dev, cliprects, i,
  478. exec->DR1, exec->DR4);
  479. if (ret)
  480. return ret;
  481. }
  482. if (IS_I830(dev) || IS_845G(dev)) {
  483. ret = intel_ring_begin(ring, 4);
  484. if (ret)
  485. return ret;
  486. intel_ring_emit(ring, MI_BATCH_BUFFER);
  487. intel_ring_emit(ring, exec_start | MI_BATCH_NON_SECURE);
  488. intel_ring_emit(ring, exec_start + exec_len - 4);
  489. intel_ring_emit(ring, 0);
  490. } else {
  491. ret = intel_ring_begin(ring, 2);
  492. if (ret)
  493. return ret;
  494. if (INTEL_INFO(dev)->gen >= 4) {
  495. intel_ring_emit(ring,
  496. MI_BATCH_BUFFER_START | (2 << 6)
  497. | MI_BATCH_NON_SECURE_I965);
  498. intel_ring_emit(ring, exec_start);
  499. } else {
  500. intel_ring_emit(ring, MI_BATCH_BUFFER_START
  501. | (2 << 6));
  502. intel_ring_emit(ring, exec_start |
  503. MI_BATCH_NON_SECURE);
  504. }
  505. }
  506. intel_ring_advance(ring);
  507. }
  508. if (IS_G4X(dev) || IS_GEN5(dev)) {
  509. if (intel_ring_begin(ring, 2) == 0) {
  510. intel_ring_emit(ring, MI_FLUSH |
  511. MI_NO_WRITE_FLUSH |
  512. MI_INVALIDATE_ISP );
  513. intel_ring_emit(ring, MI_NOOP);
  514. intel_ring_advance(ring);
  515. }
  516. }
  517. /* XXX breadcrumb */
  518. return 0;
  519. }
  520. static void cleanup_status_page(struct intel_ring_buffer *ring)
  521. {
  522. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  523. struct drm_i915_gem_object *obj;
  524. obj = ring->status_page.obj;
  525. if (obj == NULL)
  526. return;
  527. kunmap(obj->pages[0]);
  528. i915_gem_object_unpin(obj);
  529. drm_gem_object_unreference(&obj->base);
  530. ring->status_page.obj = NULL;
  531. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  532. }
  533. static int init_status_page(struct intel_ring_buffer *ring)
  534. {
  535. struct drm_device *dev = ring->dev;
  536. drm_i915_private_t *dev_priv = dev->dev_private;
  537. struct drm_i915_gem_object *obj;
  538. int ret;
  539. obj = i915_gem_alloc_object(dev, 4096);
  540. if (obj == NULL) {
  541. DRM_ERROR("Failed to allocate status page\n");
  542. ret = -ENOMEM;
  543. goto err;
  544. }
  545. obj->agp_type = AGP_USER_CACHED_MEMORY;
  546. ret = i915_gem_object_pin(obj, 4096, true);
  547. if (ret != 0) {
  548. goto err_unref;
  549. }
  550. ring->status_page.gfx_addr = obj->gtt_offset;
  551. ring->status_page.page_addr = kmap(obj->pages[0]);
  552. if (ring->status_page.page_addr == NULL) {
  553. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  554. goto err_unpin;
  555. }
  556. ring->status_page.obj = obj;
  557. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  558. intel_ring_setup_status_page(ring);
  559. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  560. ring->name, ring->status_page.gfx_addr);
  561. return 0;
  562. err_unpin:
  563. i915_gem_object_unpin(obj);
  564. err_unref:
  565. drm_gem_object_unreference(&obj->base);
  566. err:
  567. return ret;
  568. }
  569. int intel_init_ring_buffer(struct drm_device *dev,
  570. struct intel_ring_buffer *ring)
  571. {
  572. struct drm_i915_gem_object *obj;
  573. int ret;
  574. ring->dev = dev;
  575. INIT_LIST_HEAD(&ring->active_list);
  576. INIT_LIST_HEAD(&ring->request_list);
  577. INIT_LIST_HEAD(&ring->gpu_write_list);
  578. if (I915_NEED_GFX_HWS(dev)) {
  579. ret = init_status_page(ring);
  580. if (ret)
  581. return ret;
  582. }
  583. obj = i915_gem_alloc_object(dev, ring->size);
  584. if (obj == NULL) {
  585. DRM_ERROR("Failed to allocate ringbuffer\n");
  586. ret = -ENOMEM;
  587. goto err_hws;
  588. }
  589. ring->obj = obj;
  590. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  591. if (ret)
  592. goto err_unref;
  593. ring->map.size = ring->size;
  594. ring->map.offset = dev->agp->base + obj->gtt_offset;
  595. ring->map.type = 0;
  596. ring->map.flags = 0;
  597. ring->map.mtrr = 0;
  598. drm_core_ioremap_wc(&ring->map, dev);
  599. if (ring->map.handle == NULL) {
  600. DRM_ERROR("Failed to map ringbuffer.\n");
  601. ret = -EINVAL;
  602. goto err_unpin;
  603. }
  604. ring->virtual_start = ring->map.handle;
  605. ret = ring->init(ring);
  606. if (ret)
  607. goto err_unmap;
  608. return 0;
  609. err_unmap:
  610. drm_core_ioremapfree(&ring->map, dev);
  611. err_unpin:
  612. i915_gem_object_unpin(obj);
  613. err_unref:
  614. drm_gem_object_unreference(&obj->base);
  615. ring->obj = NULL;
  616. err_hws:
  617. cleanup_status_page(ring);
  618. return ret;
  619. }
  620. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  621. {
  622. struct drm_i915_private *dev_priv;
  623. int ret;
  624. if (ring->obj == NULL)
  625. return;
  626. /* Disable the ring buffer. The ring must be idle at this point */
  627. dev_priv = ring->dev->dev_private;
  628. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  629. I915_WRITE_CTL(ring, 0);
  630. drm_core_ioremapfree(&ring->map, ring->dev);
  631. i915_gem_object_unpin(ring->obj);
  632. drm_gem_object_unreference(&ring->obj->base);
  633. ring->obj = NULL;
  634. if (ring->cleanup)
  635. ring->cleanup(ring);
  636. cleanup_status_page(ring);
  637. }
  638. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  639. {
  640. unsigned int *virt;
  641. int rem;
  642. rem = ring->size - ring->tail;
  643. if (ring->space < rem) {
  644. int ret = intel_wait_ring_buffer(ring, rem);
  645. if (ret)
  646. return ret;
  647. }
  648. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  649. rem /= 8;
  650. while (rem--) {
  651. *virt++ = MI_NOOP;
  652. *virt++ = MI_NOOP;
  653. }
  654. ring->tail = 0;
  655. ring->space = ring->head - 8;
  656. return 0;
  657. }
  658. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  659. {
  660. struct drm_device *dev = ring->dev;
  661. struct drm_i915_private *dev_priv = dev->dev_private;
  662. unsigned long end;
  663. u32 head;
  664. head = intel_read_status_page(ring, 4);
  665. if (head) {
  666. ring->head = head & HEAD_ADDR;
  667. ring->space = ring->head - (ring->tail + 8);
  668. if (ring->space < 0)
  669. ring->space += ring->size;
  670. if (ring->space >= n)
  671. return 0;
  672. }
  673. trace_i915_ring_wait_begin (dev);
  674. end = jiffies + 3 * HZ;
  675. do {
  676. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  677. ring->space = ring->head - (ring->tail + 8);
  678. if (ring->space < 0)
  679. ring->space += ring->size;
  680. if (ring->space >= n) {
  681. trace_i915_ring_wait_end(dev);
  682. return 0;
  683. }
  684. if (dev->primary->master) {
  685. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  686. if (master_priv->sarea_priv)
  687. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  688. }
  689. msleep(1);
  690. if (atomic_read(&dev_priv->mm.wedged))
  691. return -EAGAIN;
  692. } while (!time_after(jiffies, end));
  693. trace_i915_ring_wait_end (dev);
  694. return -EBUSY;
  695. }
  696. int intel_ring_begin(struct intel_ring_buffer *ring,
  697. int num_dwords)
  698. {
  699. int n = 4*num_dwords;
  700. int ret;
  701. if (unlikely(ring->tail + n > ring->size)) {
  702. ret = intel_wrap_ring_buffer(ring);
  703. if (unlikely(ret))
  704. return ret;
  705. }
  706. if (unlikely(ring->space < n)) {
  707. ret = intel_wait_ring_buffer(ring, n);
  708. if (unlikely(ret))
  709. return ret;
  710. }
  711. ring->space -= n;
  712. return 0;
  713. }
  714. void intel_ring_advance(struct intel_ring_buffer *ring)
  715. {
  716. ring->tail &= ring->size - 1;
  717. ring->write_tail(ring, ring->tail);
  718. }
  719. static const struct intel_ring_buffer render_ring = {
  720. .name = "render ring",
  721. .id = RING_RENDER,
  722. .mmio_base = RENDER_RING_BASE,
  723. .size = 32 * PAGE_SIZE,
  724. .init = init_render_ring,
  725. .write_tail = ring_write_tail,
  726. .flush = render_ring_flush,
  727. .add_request = render_ring_add_request,
  728. .get_seqno = render_ring_get_seqno,
  729. .user_irq_get = render_ring_get_user_irq,
  730. .user_irq_put = render_ring_put_user_irq,
  731. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  732. .cleanup = render_ring_cleanup,
  733. };
  734. /* ring buffer for bit-stream decoder */
  735. static const struct intel_ring_buffer bsd_ring = {
  736. .name = "bsd ring",
  737. .id = RING_BSD,
  738. .mmio_base = BSD_RING_BASE,
  739. .size = 32 * PAGE_SIZE,
  740. .init = init_ring_common,
  741. .write_tail = ring_write_tail,
  742. .flush = bsd_ring_flush,
  743. .add_request = ring_add_request,
  744. .get_seqno = ring_status_page_get_seqno,
  745. .user_irq_get = bsd_ring_get_user_irq,
  746. .user_irq_put = bsd_ring_put_user_irq,
  747. .dispatch_execbuffer = ring_dispatch_execbuffer,
  748. };
  749. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  750. u32 value)
  751. {
  752. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  753. /* Every tail move must follow the sequence below */
  754. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  755. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  756. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  757. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  758. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  759. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  760. 50))
  761. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  762. I915_WRITE_TAIL(ring, value);
  763. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  764. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  765. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  766. }
  767. static void gen6_ring_flush(struct intel_ring_buffer *ring,
  768. u32 invalidate_domains,
  769. u32 flush_domains)
  770. {
  771. if (intel_ring_begin(ring, 4) == 0) {
  772. intel_ring_emit(ring, MI_FLUSH_DW);
  773. intel_ring_emit(ring, 0);
  774. intel_ring_emit(ring, 0);
  775. intel_ring_emit(ring, 0);
  776. intel_ring_advance(ring);
  777. }
  778. }
  779. static int
  780. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  781. struct drm_i915_gem_execbuffer2 *exec,
  782. struct drm_clip_rect *cliprects,
  783. uint64_t exec_offset)
  784. {
  785. uint32_t exec_start;
  786. int ret;
  787. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  788. ret = intel_ring_begin(ring, 2);
  789. if (ret)
  790. return ret;
  791. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  792. /* bit0-7 is the length on GEN6+ */
  793. intel_ring_emit(ring, exec_start);
  794. intel_ring_advance(ring);
  795. return 0;
  796. }
  797. /* ring buffer for Video Codec for Gen6+ */
  798. static const struct intel_ring_buffer gen6_bsd_ring = {
  799. .name = "gen6 bsd ring",
  800. .id = RING_BSD,
  801. .mmio_base = GEN6_BSD_RING_BASE,
  802. .size = 32 * PAGE_SIZE,
  803. .init = init_ring_common,
  804. .write_tail = gen6_bsd_ring_write_tail,
  805. .flush = gen6_ring_flush,
  806. .add_request = ring_add_request,
  807. .get_seqno = ring_status_page_get_seqno,
  808. .user_irq_get = bsd_ring_get_user_irq,
  809. .user_irq_put = bsd_ring_put_user_irq,
  810. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  811. };
  812. /* Blitter support (SandyBridge+) */
  813. static void
  814. blt_ring_get_user_irq(struct intel_ring_buffer *ring)
  815. {
  816. /* do nothing */
  817. }
  818. static void
  819. blt_ring_put_user_irq(struct intel_ring_buffer *ring)
  820. {
  821. /* do nothing */
  822. }
  823. /* Workaround for some stepping of SNB,
  824. * each time when BLT engine ring tail moved,
  825. * the first command in the ring to be parsed
  826. * should be MI_BATCH_BUFFER_START
  827. */
  828. #define NEED_BLT_WORKAROUND(dev) \
  829. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  830. static inline struct drm_i915_gem_object *
  831. to_blt_workaround(struct intel_ring_buffer *ring)
  832. {
  833. return ring->private;
  834. }
  835. static int blt_ring_init(struct intel_ring_buffer *ring)
  836. {
  837. if (NEED_BLT_WORKAROUND(ring->dev)) {
  838. struct drm_i915_gem_object *obj;
  839. u32 *ptr;
  840. int ret;
  841. obj = i915_gem_alloc_object(ring->dev, 4096);
  842. if (obj == NULL)
  843. return -ENOMEM;
  844. ret = i915_gem_object_pin(obj, 4096, true);
  845. if (ret) {
  846. drm_gem_object_unreference(&obj->base);
  847. return ret;
  848. }
  849. ptr = kmap(obj->pages[0]);
  850. *ptr++ = MI_BATCH_BUFFER_END;
  851. *ptr++ = MI_NOOP;
  852. kunmap(obj->pages[0]);
  853. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  854. if (ret) {
  855. i915_gem_object_unpin(obj);
  856. drm_gem_object_unreference(&obj->base);
  857. return ret;
  858. }
  859. ring->private = obj;
  860. }
  861. return init_ring_common(ring);
  862. }
  863. static int blt_ring_begin(struct intel_ring_buffer *ring,
  864. int num_dwords)
  865. {
  866. if (ring->private) {
  867. int ret = intel_ring_begin(ring, num_dwords+2);
  868. if (ret)
  869. return ret;
  870. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  871. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  872. return 0;
  873. } else
  874. return intel_ring_begin(ring, 4);
  875. }
  876. static void blt_ring_flush(struct intel_ring_buffer *ring,
  877. u32 invalidate_domains,
  878. u32 flush_domains)
  879. {
  880. if (blt_ring_begin(ring, 4) == 0) {
  881. intel_ring_emit(ring, MI_FLUSH_DW);
  882. intel_ring_emit(ring, 0);
  883. intel_ring_emit(ring, 0);
  884. intel_ring_emit(ring, 0);
  885. intel_ring_advance(ring);
  886. }
  887. }
  888. static int
  889. blt_ring_add_request(struct intel_ring_buffer *ring,
  890. u32 *result)
  891. {
  892. u32 seqno;
  893. int ret;
  894. ret = blt_ring_begin(ring, 4);
  895. if (ret)
  896. return ret;
  897. seqno = i915_gem_get_seqno(ring->dev);
  898. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  899. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  900. intel_ring_emit(ring, seqno);
  901. intel_ring_emit(ring, MI_USER_INTERRUPT);
  902. intel_ring_advance(ring);
  903. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  904. *result = seqno;
  905. return 0;
  906. }
  907. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  908. {
  909. if (!ring->private)
  910. return;
  911. i915_gem_object_unpin(ring->private);
  912. drm_gem_object_unreference(ring->private);
  913. ring->private = NULL;
  914. }
  915. static const struct intel_ring_buffer gen6_blt_ring = {
  916. .name = "blt ring",
  917. .id = RING_BLT,
  918. .mmio_base = BLT_RING_BASE,
  919. .size = 32 * PAGE_SIZE,
  920. .init = blt_ring_init,
  921. .write_tail = ring_write_tail,
  922. .flush = blt_ring_flush,
  923. .add_request = blt_ring_add_request,
  924. .get_seqno = ring_status_page_get_seqno,
  925. .user_irq_get = blt_ring_get_user_irq,
  926. .user_irq_put = blt_ring_put_user_irq,
  927. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  928. .cleanup = blt_ring_cleanup,
  929. };
  930. int intel_init_render_ring_buffer(struct drm_device *dev)
  931. {
  932. drm_i915_private_t *dev_priv = dev->dev_private;
  933. dev_priv->render_ring = render_ring;
  934. if (!I915_NEED_GFX_HWS(dev)) {
  935. dev_priv->render_ring.status_page.page_addr
  936. = dev_priv->status_page_dmah->vaddr;
  937. memset(dev_priv->render_ring.status_page.page_addr,
  938. 0, PAGE_SIZE);
  939. }
  940. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  941. }
  942. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  943. {
  944. drm_i915_private_t *dev_priv = dev->dev_private;
  945. if (IS_GEN6(dev))
  946. dev_priv->bsd_ring = gen6_bsd_ring;
  947. else
  948. dev_priv->bsd_ring = bsd_ring;
  949. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  950. }
  951. int intel_init_blt_ring_buffer(struct drm_device *dev)
  952. {
  953. drm_i915_private_t *dev_priv = dev->dev_private;
  954. dev_priv->blt_ring = gen6_blt_ring;
  955. return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
  956. }