i915_irq.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. POSTING_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. POSTING_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. static void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. POSTING_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. POSTING_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. POSTING_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. POSTING_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. POSTING_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. POSTING_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. PIPE_LEGACY_BLC_EVENT_ENABLE);
  155. if (INTEL_INFO(dev)->gen >= 4)
  156. i915_enable_pipestat(dev_priv, 0,
  157. PIPE_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  174. }
  175. /* Called from drm generic code, passed a 'crtc', which
  176. * we use as a pipe index
  177. */
  178. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  179. {
  180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  181. unsigned long high_frame;
  182. unsigned long low_frame;
  183. u32 high1, high2, low;
  184. if (!i915_pipe_enabled(dev, pipe)) {
  185. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  186. "pipe %d\n", pipe);
  187. return 0;
  188. }
  189. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  190. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  191. /*
  192. * High & low register fields aren't synchronized, so make sure
  193. * we get a low value that's stable across two reads of the high
  194. * register.
  195. */
  196. do {
  197. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  198. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  199. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  200. } while (high1 != high2);
  201. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  202. low >>= PIPE_FRAME_LOW_SHIFT;
  203. return (high1 << 8) | low;
  204. }
  205. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  206. {
  207. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  208. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  209. if (!i915_pipe_enabled(dev, pipe)) {
  210. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  211. "pipe %d\n", pipe);
  212. return 0;
  213. }
  214. return I915_READ(reg);
  215. }
  216. /*
  217. * Handle hotplug events outside the interrupt handler proper.
  218. */
  219. static void i915_hotplug_work_func(struct work_struct *work)
  220. {
  221. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  222. hotplug_work);
  223. struct drm_device *dev = dev_priv->dev;
  224. struct drm_mode_config *mode_config = &dev->mode_config;
  225. struct intel_encoder *encoder;
  226. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  227. if (encoder->hot_plug)
  228. encoder->hot_plug(encoder);
  229. /* Just fire off a uevent and let userspace tell us what to do */
  230. drm_helper_hpd_irq_event(dev);
  231. }
  232. static void i915_handle_rps_change(struct drm_device *dev)
  233. {
  234. drm_i915_private_t *dev_priv = dev->dev_private;
  235. u32 busy_up, busy_down, max_avg, min_avg;
  236. u8 new_delay = dev_priv->cur_delay;
  237. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  238. busy_up = I915_READ(RCPREVBSYTUPAVG);
  239. busy_down = I915_READ(RCPREVBSYTDNAVG);
  240. max_avg = I915_READ(RCBMAXAVG);
  241. min_avg = I915_READ(RCBMINAVG);
  242. /* Handle RCS change request from hw */
  243. if (busy_up > max_avg) {
  244. if (dev_priv->cur_delay != dev_priv->max_delay)
  245. new_delay = dev_priv->cur_delay - 1;
  246. if (new_delay < dev_priv->max_delay)
  247. new_delay = dev_priv->max_delay;
  248. } else if (busy_down < min_avg) {
  249. if (dev_priv->cur_delay != dev_priv->min_delay)
  250. new_delay = dev_priv->cur_delay + 1;
  251. if (new_delay > dev_priv->min_delay)
  252. new_delay = dev_priv->min_delay;
  253. }
  254. if (ironlake_set_drps(dev, new_delay))
  255. dev_priv->cur_delay = new_delay;
  256. return;
  257. }
  258. static void notify_ring(struct drm_device *dev,
  259. struct intel_ring_buffer *ring)
  260. {
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. u32 seqno = ring->get_seqno(ring);
  263. ring->irq_seqno = seqno;
  264. trace_i915_gem_request_complete(dev, seqno);
  265. wake_up_all(&ring->irq_queue);
  266. dev_priv->hangcheck_count = 0;
  267. mod_timer(&dev_priv->hangcheck_timer,
  268. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  269. }
  270. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  271. {
  272. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  273. int ret = IRQ_NONE;
  274. u32 de_iir, gt_iir, de_ier, pch_iir;
  275. u32 hotplug_mask;
  276. struct drm_i915_master_private *master_priv;
  277. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  278. if (IS_GEN6(dev))
  279. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  280. /* disable master interrupt before clearing iir */
  281. de_ier = I915_READ(DEIER);
  282. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  283. POSTING_READ(DEIER);
  284. de_iir = I915_READ(DEIIR);
  285. gt_iir = I915_READ(GTIIR);
  286. pch_iir = I915_READ(SDEIIR);
  287. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  288. goto done;
  289. if (HAS_PCH_CPT(dev))
  290. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  291. else
  292. hotplug_mask = SDE_HOTPLUG_MASK;
  293. ret = IRQ_HANDLED;
  294. if (dev->primary->master) {
  295. master_priv = dev->primary->master->driver_priv;
  296. if (master_priv->sarea_priv)
  297. master_priv->sarea_priv->last_dispatch =
  298. READ_BREADCRUMB(dev_priv);
  299. }
  300. if (gt_iir & GT_PIPE_NOTIFY)
  301. notify_ring(dev, &dev_priv->render_ring);
  302. if (gt_iir & bsd_usr_interrupt)
  303. notify_ring(dev, &dev_priv->bsd_ring);
  304. if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT)
  305. notify_ring(dev, &dev_priv->blt_ring);
  306. if (de_iir & DE_GSE)
  307. intel_opregion_gse_intr(dev);
  308. if (de_iir & DE_PLANEA_FLIP_DONE) {
  309. intel_prepare_page_flip(dev, 0);
  310. intel_finish_page_flip_plane(dev, 0);
  311. }
  312. if (de_iir & DE_PLANEB_FLIP_DONE) {
  313. intel_prepare_page_flip(dev, 1);
  314. intel_finish_page_flip_plane(dev, 1);
  315. }
  316. if (de_iir & DE_PIPEA_VBLANK)
  317. drm_handle_vblank(dev, 0);
  318. if (de_iir & DE_PIPEB_VBLANK)
  319. drm_handle_vblank(dev, 1);
  320. /* check event from PCH */
  321. if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
  322. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  323. if (de_iir & DE_PCU_EVENT) {
  324. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  325. i915_handle_rps_change(dev);
  326. }
  327. /* should clear PCH hotplug event before clear CPU irq */
  328. I915_WRITE(SDEIIR, pch_iir);
  329. I915_WRITE(GTIIR, gt_iir);
  330. I915_WRITE(DEIIR, de_iir);
  331. done:
  332. I915_WRITE(DEIER, de_ier);
  333. POSTING_READ(DEIER);
  334. return ret;
  335. }
  336. /**
  337. * i915_error_work_func - do process context error handling work
  338. * @work: work struct
  339. *
  340. * Fire an error uevent so userspace can see that a hang or error
  341. * was detected.
  342. */
  343. static void i915_error_work_func(struct work_struct *work)
  344. {
  345. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  346. error_work);
  347. struct drm_device *dev = dev_priv->dev;
  348. char *error_event[] = { "ERROR=1", NULL };
  349. char *reset_event[] = { "RESET=1", NULL };
  350. char *reset_done_event[] = { "ERROR=0", NULL };
  351. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  352. if (atomic_read(&dev_priv->mm.wedged)) {
  353. DRM_DEBUG_DRIVER("resetting chip\n");
  354. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  355. if (!i915_reset(dev, GRDOM_RENDER)) {
  356. atomic_set(&dev_priv->mm.wedged, 0);
  357. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  358. }
  359. complete_all(&dev_priv->error_completion);
  360. }
  361. }
  362. #ifdef CONFIG_DEBUG_FS
  363. static struct drm_i915_error_object *
  364. i915_error_object_create(struct drm_device *dev,
  365. struct drm_i915_gem_object *src)
  366. {
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. struct drm_i915_error_object *dst;
  369. int page, page_count;
  370. u32 reloc_offset;
  371. if (src == NULL || src->pages == NULL)
  372. return NULL;
  373. page_count = src->base.size / PAGE_SIZE;
  374. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  375. if (dst == NULL)
  376. return NULL;
  377. reloc_offset = src->gtt_offset;
  378. for (page = 0; page < page_count; page++) {
  379. unsigned long flags;
  380. void __iomem *s;
  381. void *d;
  382. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  383. if (d == NULL)
  384. goto unwind;
  385. local_irq_save(flags);
  386. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  387. reloc_offset);
  388. memcpy_fromio(d, s, PAGE_SIZE);
  389. io_mapping_unmap_atomic(s);
  390. local_irq_restore(flags);
  391. dst->pages[page] = d;
  392. reloc_offset += PAGE_SIZE;
  393. }
  394. dst->page_count = page_count;
  395. dst->gtt_offset = src->gtt_offset;
  396. return dst;
  397. unwind:
  398. while (page--)
  399. kfree(dst->pages[page]);
  400. kfree(dst);
  401. return NULL;
  402. }
  403. static void
  404. i915_error_object_free(struct drm_i915_error_object *obj)
  405. {
  406. int page;
  407. if (obj == NULL)
  408. return;
  409. for (page = 0; page < obj->page_count; page++)
  410. kfree(obj->pages[page]);
  411. kfree(obj);
  412. }
  413. static void
  414. i915_error_state_free(struct drm_device *dev,
  415. struct drm_i915_error_state *error)
  416. {
  417. i915_error_object_free(error->batchbuffer[0]);
  418. i915_error_object_free(error->batchbuffer[1]);
  419. i915_error_object_free(error->ringbuffer);
  420. kfree(error->active_bo);
  421. kfree(error->overlay);
  422. kfree(error);
  423. }
  424. static u32
  425. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  426. {
  427. u32 cmd;
  428. if (IS_I830(dev) || IS_845G(dev))
  429. cmd = MI_BATCH_BUFFER;
  430. else if (INTEL_INFO(dev)->gen >= 4)
  431. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  432. MI_BATCH_NON_SECURE_I965);
  433. else
  434. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  435. return ring[0] == cmd ? ring[1] : 0;
  436. }
  437. static u32
  438. i915_ringbuffer_last_batch(struct drm_device *dev,
  439. struct intel_ring_buffer *ring)
  440. {
  441. struct drm_i915_private *dev_priv = dev->dev_private;
  442. u32 head, bbaddr;
  443. u32 *val;
  444. /* Locate the current position in the ringbuffer and walk back
  445. * to find the most recently dispatched batch buffer.
  446. */
  447. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  448. val = (u32 *)(ring->virtual_start + head);
  449. while (--val >= (u32 *)ring->virtual_start) {
  450. bbaddr = i915_get_bbaddr(dev, val);
  451. if (bbaddr)
  452. return bbaddr;
  453. }
  454. val = (u32 *)(ring->virtual_start + ring->size);
  455. while (--val >= (u32 *)ring->virtual_start) {
  456. bbaddr = i915_get_bbaddr(dev, val);
  457. if (bbaddr)
  458. return bbaddr;
  459. }
  460. return 0;
  461. }
  462. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  463. int count,
  464. struct list_head *head)
  465. {
  466. struct drm_i915_gem_object *obj;
  467. int i = 0;
  468. list_for_each_entry(obj, head, mm_list) {
  469. err->size = obj->base.size;
  470. err->name = obj->base.name;
  471. err->seqno = obj->last_rendering_seqno;
  472. err->gtt_offset = obj->gtt_offset;
  473. err->read_domains = obj->base.read_domains;
  474. err->write_domain = obj->base.write_domain;
  475. err->fence_reg = obj->fence_reg;
  476. err->pinned = 0;
  477. if (obj->pin_count > 0)
  478. err->pinned = 1;
  479. if (obj->user_pin_count > 0)
  480. err->pinned = -1;
  481. err->tiling = obj->tiling_mode;
  482. err->dirty = obj->dirty;
  483. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  484. err->ring = obj->ring ? obj->ring->id : 0;
  485. if (++i == count)
  486. break;
  487. err++;
  488. }
  489. return i;
  490. }
  491. static void i915_gem_record_fences(struct drm_device *dev,
  492. struct drm_i915_error_state *error)
  493. {
  494. struct drm_i915_private *dev_priv = dev->dev_private;
  495. int i;
  496. /* Fences */
  497. switch (INTEL_INFO(dev)->gen) {
  498. case 6:
  499. for (i = 0; i < 16; i++)
  500. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  501. break;
  502. case 5:
  503. case 4:
  504. for (i = 0; i < 16; i++)
  505. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  506. break;
  507. case 3:
  508. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  509. for (i = 0; i < 8; i++)
  510. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  511. case 2:
  512. for (i = 0; i < 8; i++)
  513. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  514. break;
  515. }
  516. }
  517. /**
  518. * i915_capture_error_state - capture an error record for later analysis
  519. * @dev: drm device
  520. *
  521. * Should be called when an error is detected (either a hang or an error
  522. * interrupt) to capture error state from the time of the error. Fills
  523. * out a structure which becomes available in debugfs for user level tools
  524. * to pick up.
  525. */
  526. static void i915_capture_error_state(struct drm_device *dev)
  527. {
  528. struct drm_i915_private *dev_priv = dev->dev_private;
  529. struct drm_i915_gem_object *obj;
  530. struct drm_i915_error_state *error;
  531. struct drm_i915_gem_object *batchbuffer[2];
  532. unsigned long flags;
  533. u32 bbaddr;
  534. int count;
  535. spin_lock_irqsave(&dev_priv->error_lock, flags);
  536. error = dev_priv->first_error;
  537. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  538. if (error)
  539. return;
  540. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  541. if (!error) {
  542. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  543. return;
  544. }
  545. DRM_DEBUG_DRIVER("generating error event\n");
  546. error->seqno =
  547. dev_priv->render_ring.get_seqno(&dev_priv->render_ring);
  548. error->eir = I915_READ(EIR);
  549. error->pgtbl_er = I915_READ(PGTBL_ER);
  550. error->pipeastat = I915_READ(PIPEASTAT);
  551. error->pipebstat = I915_READ(PIPEBSTAT);
  552. error->instpm = I915_READ(INSTPM);
  553. error->error = 0;
  554. if (INTEL_INFO(dev)->gen >= 6) {
  555. error->error = I915_READ(ERROR_GEN6);
  556. error->bcs_acthd = I915_READ(BCS_ACTHD);
  557. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  558. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  559. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  560. error->bcs_seqno = 0;
  561. if (dev_priv->blt_ring.get_seqno)
  562. error->bcs_seqno = dev_priv->blt_ring.get_seqno(&dev_priv->blt_ring);
  563. error->vcs_acthd = I915_READ(VCS_ACTHD);
  564. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  565. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  566. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  567. error->vcs_seqno = 0;
  568. if (dev_priv->bsd_ring.get_seqno)
  569. error->vcs_seqno = dev_priv->bsd_ring.get_seqno(&dev_priv->bsd_ring);
  570. }
  571. if (INTEL_INFO(dev)->gen >= 4) {
  572. error->ipeir = I915_READ(IPEIR_I965);
  573. error->ipehr = I915_READ(IPEHR_I965);
  574. error->instdone = I915_READ(INSTDONE_I965);
  575. error->instps = I915_READ(INSTPS);
  576. error->instdone1 = I915_READ(INSTDONE1);
  577. error->acthd = I915_READ(ACTHD_I965);
  578. error->bbaddr = I915_READ64(BB_ADDR);
  579. } else {
  580. error->ipeir = I915_READ(IPEIR);
  581. error->ipehr = I915_READ(IPEHR);
  582. error->instdone = I915_READ(INSTDONE);
  583. error->acthd = I915_READ(ACTHD);
  584. error->bbaddr = 0;
  585. }
  586. i915_gem_record_fences(dev, error);
  587. bbaddr = i915_ringbuffer_last_batch(dev, &dev_priv->render_ring);
  588. /* Grab the current batchbuffer, most likely to have crashed. */
  589. batchbuffer[0] = NULL;
  590. batchbuffer[1] = NULL;
  591. count = 0;
  592. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  593. if (batchbuffer[0] == NULL &&
  594. bbaddr >= obj->gtt_offset &&
  595. bbaddr < obj->gtt_offset + obj->base.size)
  596. batchbuffer[0] = obj;
  597. if (batchbuffer[1] == NULL &&
  598. error->acthd >= obj->gtt_offset &&
  599. error->acthd < obj->gtt_offset + obj->base.size)
  600. batchbuffer[1] = obj;
  601. count++;
  602. }
  603. /* Scan the other lists for completeness for those bizarre errors. */
  604. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  605. list_for_each_entry(obj, &dev_priv->mm.flushing_list, mm_list) {
  606. if (batchbuffer[0] == NULL &&
  607. bbaddr >= obj->gtt_offset &&
  608. bbaddr < obj->gtt_offset + obj->base.size)
  609. batchbuffer[0] = obj;
  610. if (batchbuffer[1] == NULL &&
  611. error->acthd >= obj->gtt_offset &&
  612. error->acthd < obj->gtt_offset + obj->base.size)
  613. batchbuffer[1] = obj;
  614. if (batchbuffer[0] && batchbuffer[1])
  615. break;
  616. }
  617. }
  618. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  619. list_for_each_entry(obj, &dev_priv->mm.inactive_list, mm_list) {
  620. if (batchbuffer[0] == NULL &&
  621. bbaddr >= obj->gtt_offset &&
  622. bbaddr < obj->gtt_offset + obj->base.size)
  623. batchbuffer[0] = obj;
  624. if (batchbuffer[1] == NULL &&
  625. error->acthd >= obj->gtt_offset &&
  626. error->acthd < obj->gtt_offset + obj->base.size)
  627. batchbuffer[1] = obj;
  628. if (batchbuffer[0] && batchbuffer[1])
  629. break;
  630. }
  631. }
  632. /* We need to copy these to an anonymous buffer as the simplest
  633. * method to avoid being overwritten by userspace.
  634. */
  635. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  636. if (batchbuffer[1] != batchbuffer[0])
  637. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  638. else
  639. error->batchbuffer[1] = NULL;
  640. /* Record the ringbuffer */
  641. error->ringbuffer = i915_error_object_create(dev,
  642. dev_priv->render_ring.obj);
  643. /* Record buffers on the active and pinned lists. */
  644. error->active_bo = NULL;
  645. error->pinned_bo = NULL;
  646. error->active_bo_count = count;
  647. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  648. count++;
  649. error->pinned_bo_count = count - error->active_bo_count;
  650. if (count) {
  651. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  652. GFP_ATOMIC);
  653. if (error->active_bo)
  654. error->pinned_bo =
  655. error->active_bo + error->active_bo_count;
  656. }
  657. if (error->active_bo)
  658. error->active_bo_count =
  659. capture_bo_list(error->active_bo,
  660. error->active_bo_count,
  661. &dev_priv->mm.active_list);
  662. if (error->pinned_bo)
  663. error->pinned_bo_count =
  664. capture_bo_list(error->pinned_bo,
  665. error->pinned_bo_count,
  666. &dev_priv->mm.pinned_list);
  667. do_gettimeofday(&error->time);
  668. error->overlay = intel_overlay_capture_error_state(dev);
  669. error->display = intel_display_capture_error_state(dev);
  670. spin_lock_irqsave(&dev_priv->error_lock, flags);
  671. if (dev_priv->first_error == NULL) {
  672. dev_priv->first_error = error;
  673. error = NULL;
  674. }
  675. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  676. if (error)
  677. i915_error_state_free(dev, error);
  678. }
  679. void i915_destroy_error_state(struct drm_device *dev)
  680. {
  681. struct drm_i915_private *dev_priv = dev->dev_private;
  682. struct drm_i915_error_state *error;
  683. spin_lock(&dev_priv->error_lock);
  684. error = dev_priv->first_error;
  685. dev_priv->first_error = NULL;
  686. spin_unlock(&dev_priv->error_lock);
  687. if (error)
  688. i915_error_state_free(dev, error);
  689. }
  690. #else
  691. #define i915_capture_error_state(x)
  692. #endif
  693. static void i915_report_and_clear_eir(struct drm_device *dev)
  694. {
  695. struct drm_i915_private *dev_priv = dev->dev_private;
  696. u32 eir = I915_READ(EIR);
  697. if (!eir)
  698. return;
  699. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  700. eir);
  701. if (IS_G4X(dev)) {
  702. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  703. u32 ipeir = I915_READ(IPEIR_I965);
  704. printk(KERN_ERR " IPEIR: 0x%08x\n",
  705. I915_READ(IPEIR_I965));
  706. printk(KERN_ERR " IPEHR: 0x%08x\n",
  707. I915_READ(IPEHR_I965));
  708. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  709. I915_READ(INSTDONE_I965));
  710. printk(KERN_ERR " INSTPS: 0x%08x\n",
  711. I915_READ(INSTPS));
  712. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  713. I915_READ(INSTDONE1));
  714. printk(KERN_ERR " ACTHD: 0x%08x\n",
  715. I915_READ(ACTHD_I965));
  716. I915_WRITE(IPEIR_I965, ipeir);
  717. POSTING_READ(IPEIR_I965);
  718. }
  719. if (eir & GM45_ERROR_PAGE_TABLE) {
  720. u32 pgtbl_err = I915_READ(PGTBL_ER);
  721. printk(KERN_ERR "page table error\n");
  722. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  723. pgtbl_err);
  724. I915_WRITE(PGTBL_ER, pgtbl_err);
  725. POSTING_READ(PGTBL_ER);
  726. }
  727. }
  728. if (!IS_GEN2(dev)) {
  729. if (eir & I915_ERROR_PAGE_TABLE) {
  730. u32 pgtbl_err = I915_READ(PGTBL_ER);
  731. printk(KERN_ERR "page table error\n");
  732. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  733. pgtbl_err);
  734. I915_WRITE(PGTBL_ER, pgtbl_err);
  735. POSTING_READ(PGTBL_ER);
  736. }
  737. }
  738. if (eir & I915_ERROR_MEMORY_REFRESH) {
  739. u32 pipea_stats = I915_READ(PIPEASTAT);
  740. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  741. printk(KERN_ERR "memory refresh error\n");
  742. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  743. pipea_stats);
  744. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  745. pipeb_stats);
  746. /* pipestat has already been acked */
  747. }
  748. if (eir & I915_ERROR_INSTRUCTION) {
  749. printk(KERN_ERR "instruction error\n");
  750. printk(KERN_ERR " INSTPM: 0x%08x\n",
  751. I915_READ(INSTPM));
  752. if (INTEL_INFO(dev)->gen < 4) {
  753. u32 ipeir = I915_READ(IPEIR);
  754. printk(KERN_ERR " IPEIR: 0x%08x\n",
  755. I915_READ(IPEIR));
  756. printk(KERN_ERR " IPEHR: 0x%08x\n",
  757. I915_READ(IPEHR));
  758. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  759. I915_READ(INSTDONE));
  760. printk(KERN_ERR " ACTHD: 0x%08x\n",
  761. I915_READ(ACTHD));
  762. I915_WRITE(IPEIR, ipeir);
  763. POSTING_READ(IPEIR);
  764. } else {
  765. u32 ipeir = I915_READ(IPEIR_I965);
  766. printk(KERN_ERR " IPEIR: 0x%08x\n",
  767. I915_READ(IPEIR_I965));
  768. printk(KERN_ERR " IPEHR: 0x%08x\n",
  769. I915_READ(IPEHR_I965));
  770. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  771. I915_READ(INSTDONE_I965));
  772. printk(KERN_ERR " INSTPS: 0x%08x\n",
  773. I915_READ(INSTPS));
  774. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  775. I915_READ(INSTDONE1));
  776. printk(KERN_ERR " ACTHD: 0x%08x\n",
  777. I915_READ(ACTHD_I965));
  778. I915_WRITE(IPEIR_I965, ipeir);
  779. POSTING_READ(IPEIR_I965);
  780. }
  781. }
  782. I915_WRITE(EIR, eir);
  783. POSTING_READ(EIR);
  784. eir = I915_READ(EIR);
  785. if (eir) {
  786. /*
  787. * some errors might have become stuck,
  788. * mask them.
  789. */
  790. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  791. I915_WRITE(EMR, I915_READ(EMR) | eir);
  792. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  793. }
  794. }
  795. /**
  796. * i915_handle_error - handle an error interrupt
  797. * @dev: drm device
  798. *
  799. * Do some basic checking of regsiter state at error interrupt time and
  800. * dump it to the syslog. Also call i915_capture_error_state() to make
  801. * sure we get a record and make it available in debugfs. Fire a uevent
  802. * so userspace knows something bad happened (should trigger collection
  803. * of a ring dump etc.).
  804. */
  805. void i915_handle_error(struct drm_device *dev, bool wedged)
  806. {
  807. struct drm_i915_private *dev_priv = dev->dev_private;
  808. i915_capture_error_state(dev);
  809. i915_report_and_clear_eir(dev);
  810. if (wedged) {
  811. INIT_COMPLETION(dev_priv->error_completion);
  812. atomic_set(&dev_priv->mm.wedged, 1);
  813. /*
  814. * Wakeup waiting processes so they don't hang
  815. */
  816. wake_up_all(&dev_priv->render_ring.irq_queue);
  817. if (HAS_BSD(dev))
  818. wake_up_all(&dev_priv->bsd_ring.irq_queue);
  819. if (HAS_BLT(dev))
  820. wake_up_all(&dev_priv->blt_ring.irq_queue);
  821. }
  822. queue_work(dev_priv->wq, &dev_priv->error_work);
  823. }
  824. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  825. {
  826. drm_i915_private_t *dev_priv = dev->dev_private;
  827. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  828. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  829. struct drm_i915_gem_object *obj;
  830. struct intel_unpin_work *work;
  831. unsigned long flags;
  832. bool stall_detected;
  833. /* Ignore early vblank irqs */
  834. if (intel_crtc == NULL)
  835. return;
  836. spin_lock_irqsave(&dev->event_lock, flags);
  837. work = intel_crtc->unpin_work;
  838. if (work == NULL || work->pending || !work->enable_stall_check) {
  839. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  840. spin_unlock_irqrestore(&dev->event_lock, flags);
  841. return;
  842. }
  843. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  844. obj = work->pending_flip_obj;
  845. if (INTEL_INFO(dev)->gen >= 4) {
  846. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  847. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  848. } else {
  849. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  850. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  851. crtc->y * crtc->fb->pitch +
  852. crtc->x * crtc->fb->bits_per_pixel/8);
  853. }
  854. spin_unlock_irqrestore(&dev->event_lock, flags);
  855. if (stall_detected) {
  856. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  857. intel_prepare_page_flip(dev, intel_crtc->plane);
  858. }
  859. }
  860. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  861. {
  862. struct drm_device *dev = (struct drm_device *) arg;
  863. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  864. struct drm_i915_master_private *master_priv;
  865. u32 iir, new_iir;
  866. u32 pipea_stats, pipeb_stats;
  867. u32 vblank_status;
  868. int vblank = 0;
  869. unsigned long irqflags;
  870. int irq_received;
  871. int ret = IRQ_NONE;
  872. atomic_inc(&dev_priv->irq_received);
  873. if (HAS_PCH_SPLIT(dev))
  874. return ironlake_irq_handler(dev);
  875. iir = I915_READ(IIR);
  876. if (INTEL_INFO(dev)->gen >= 4)
  877. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  878. else
  879. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  880. for (;;) {
  881. irq_received = iir != 0;
  882. /* Can't rely on pipestat interrupt bit in iir as it might
  883. * have been cleared after the pipestat interrupt was received.
  884. * It doesn't set the bit in iir again, but it still produces
  885. * interrupts (for non-MSI).
  886. */
  887. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  888. pipea_stats = I915_READ(PIPEASTAT);
  889. pipeb_stats = I915_READ(PIPEBSTAT);
  890. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  891. i915_handle_error(dev, false);
  892. /*
  893. * Clear the PIPE(A|B)STAT regs before the IIR
  894. */
  895. if (pipea_stats & 0x8000ffff) {
  896. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  897. DRM_DEBUG_DRIVER("pipe a underrun\n");
  898. I915_WRITE(PIPEASTAT, pipea_stats);
  899. irq_received = 1;
  900. }
  901. if (pipeb_stats & 0x8000ffff) {
  902. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  903. DRM_DEBUG_DRIVER("pipe b underrun\n");
  904. I915_WRITE(PIPEBSTAT, pipeb_stats);
  905. irq_received = 1;
  906. }
  907. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  908. if (!irq_received)
  909. break;
  910. ret = IRQ_HANDLED;
  911. /* Consume port. Then clear IIR or we'll miss events */
  912. if ((I915_HAS_HOTPLUG(dev)) &&
  913. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  914. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  915. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  916. hotplug_status);
  917. if (hotplug_status & dev_priv->hotplug_supported_mask)
  918. queue_work(dev_priv->wq,
  919. &dev_priv->hotplug_work);
  920. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  921. I915_READ(PORT_HOTPLUG_STAT);
  922. }
  923. I915_WRITE(IIR, iir);
  924. new_iir = I915_READ(IIR); /* Flush posted writes */
  925. if (dev->primary->master) {
  926. master_priv = dev->primary->master->driver_priv;
  927. if (master_priv->sarea_priv)
  928. master_priv->sarea_priv->last_dispatch =
  929. READ_BREADCRUMB(dev_priv);
  930. }
  931. if (iir & I915_USER_INTERRUPT)
  932. notify_ring(dev, &dev_priv->render_ring);
  933. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  934. notify_ring(dev, &dev_priv->bsd_ring);
  935. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  936. intel_prepare_page_flip(dev, 0);
  937. if (dev_priv->flip_pending_is_done)
  938. intel_finish_page_flip_plane(dev, 0);
  939. }
  940. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  941. intel_prepare_page_flip(dev, 1);
  942. if (dev_priv->flip_pending_is_done)
  943. intel_finish_page_flip_plane(dev, 1);
  944. }
  945. if (pipea_stats & vblank_status) {
  946. vblank++;
  947. drm_handle_vblank(dev, 0);
  948. if (!dev_priv->flip_pending_is_done) {
  949. i915_pageflip_stall_check(dev, 0);
  950. intel_finish_page_flip(dev, 0);
  951. }
  952. }
  953. if (pipeb_stats & vblank_status) {
  954. vblank++;
  955. drm_handle_vblank(dev, 1);
  956. if (!dev_priv->flip_pending_is_done) {
  957. i915_pageflip_stall_check(dev, 1);
  958. intel_finish_page_flip(dev, 1);
  959. }
  960. }
  961. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  962. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  963. (iir & I915_ASLE_INTERRUPT))
  964. intel_opregion_asle_intr(dev);
  965. /* With MSI, interrupts are only generated when iir
  966. * transitions from zero to nonzero. If another bit got
  967. * set while we were handling the existing iir bits, then
  968. * we would never get another interrupt.
  969. *
  970. * This is fine on non-MSI as well, as if we hit this path
  971. * we avoid exiting the interrupt handler only to generate
  972. * another one.
  973. *
  974. * Note that for MSI this could cause a stray interrupt report
  975. * if an interrupt landed in the time between writing IIR and
  976. * the posting read. This should be rare enough to never
  977. * trigger the 99% of 100,000 interrupts test for disabling
  978. * stray interrupts.
  979. */
  980. iir = new_iir;
  981. }
  982. return ret;
  983. }
  984. static int i915_emit_irq(struct drm_device * dev)
  985. {
  986. drm_i915_private_t *dev_priv = dev->dev_private;
  987. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  988. i915_kernel_lost_context(dev);
  989. DRM_DEBUG_DRIVER("\n");
  990. dev_priv->counter++;
  991. if (dev_priv->counter > 0x7FFFFFFFUL)
  992. dev_priv->counter = 1;
  993. if (master_priv->sarea_priv)
  994. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  995. if (BEGIN_LP_RING(4) == 0) {
  996. OUT_RING(MI_STORE_DWORD_INDEX);
  997. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  998. OUT_RING(dev_priv->counter);
  999. OUT_RING(MI_USER_INTERRUPT);
  1000. ADVANCE_LP_RING();
  1001. }
  1002. return dev_priv->counter;
  1003. }
  1004. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  1005. {
  1006. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1007. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  1008. if (dev_priv->trace_irq_seqno == 0)
  1009. render_ring->user_irq_get(render_ring);
  1010. dev_priv->trace_irq_seqno = seqno;
  1011. }
  1012. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1013. {
  1014. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1015. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1016. int ret = 0;
  1017. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  1018. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1019. READ_BREADCRUMB(dev_priv));
  1020. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1021. if (master_priv->sarea_priv)
  1022. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1023. return 0;
  1024. }
  1025. if (master_priv->sarea_priv)
  1026. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1027. render_ring->user_irq_get(render_ring);
  1028. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  1029. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1030. render_ring->user_irq_put(render_ring);
  1031. if (ret == -EBUSY) {
  1032. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1033. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1034. }
  1035. return ret;
  1036. }
  1037. /* Needs the lock as it touches the ring.
  1038. */
  1039. int i915_irq_emit(struct drm_device *dev, void *data,
  1040. struct drm_file *file_priv)
  1041. {
  1042. drm_i915_private_t *dev_priv = dev->dev_private;
  1043. drm_i915_irq_emit_t *emit = data;
  1044. int result;
  1045. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  1046. DRM_ERROR("called with no initialization\n");
  1047. return -EINVAL;
  1048. }
  1049. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1050. mutex_lock(&dev->struct_mutex);
  1051. result = i915_emit_irq(dev);
  1052. mutex_unlock(&dev->struct_mutex);
  1053. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1054. DRM_ERROR("copy_to_user\n");
  1055. return -EFAULT;
  1056. }
  1057. return 0;
  1058. }
  1059. /* Doesn't need the hardware lock.
  1060. */
  1061. int i915_irq_wait(struct drm_device *dev, void *data,
  1062. struct drm_file *file_priv)
  1063. {
  1064. drm_i915_private_t *dev_priv = dev->dev_private;
  1065. drm_i915_irq_wait_t *irqwait = data;
  1066. if (!dev_priv) {
  1067. DRM_ERROR("called with no initialization\n");
  1068. return -EINVAL;
  1069. }
  1070. return i915_wait_irq(dev, irqwait->irq_seq);
  1071. }
  1072. /* Called from drm generic code, passed 'crtc' which
  1073. * we use as a pipe index
  1074. */
  1075. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1076. {
  1077. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1078. unsigned long irqflags;
  1079. if (!i915_pipe_enabled(dev, pipe))
  1080. return -EINVAL;
  1081. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1082. if (HAS_PCH_SPLIT(dev))
  1083. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1084. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1085. else if (INTEL_INFO(dev)->gen >= 4)
  1086. i915_enable_pipestat(dev_priv, pipe,
  1087. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1088. else
  1089. i915_enable_pipestat(dev_priv, pipe,
  1090. PIPE_VBLANK_INTERRUPT_ENABLE);
  1091. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1092. return 0;
  1093. }
  1094. /* Called from drm generic code, passed 'crtc' which
  1095. * we use as a pipe index
  1096. */
  1097. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1098. {
  1099. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1100. unsigned long irqflags;
  1101. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1102. if (HAS_PCH_SPLIT(dev))
  1103. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1104. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1105. else
  1106. i915_disable_pipestat(dev_priv, pipe,
  1107. PIPE_VBLANK_INTERRUPT_ENABLE |
  1108. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1109. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1110. }
  1111. void i915_enable_interrupt (struct drm_device *dev)
  1112. {
  1113. struct drm_i915_private *dev_priv = dev->dev_private;
  1114. if (!HAS_PCH_SPLIT(dev))
  1115. intel_opregion_enable_asle(dev);
  1116. dev_priv->irq_enabled = 1;
  1117. }
  1118. /* Set the vblank monitor pipe
  1119. */
  1120. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1121. struct drm_file *file_priv)
  1122. {
  1123. drm_i915_private_t *dev_priv = dev->dev_private;
  1124. if (!dev_priv) {
  1125. DRM_ERROR("called with no initialization\n");
  1126. return -EINVAL;
  1127. }
  1128. return 0;
  1129. }
  1130. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1131. struct drm_file *file_priv)
  1132. {
  1133. drm_i915_private_t *dev_priv = dev->dev_private;
  1134. drm_i915_vblank_pipe_t *pipe = data;
  1135. if (!dev_priv) {
  1136. DRM_ERROR("called with no initialization\n");
  1137. return -EINVAL;
  1138. }
  1139. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1140. return 0;
  1141. }
  1142. /**
  1143. * Schedule buffer swap at given vertical blank.
  1144. */
  1145. int i915_vblank_swap(struct drm_device *dev, void *data,
  1146. struct drm_file *file_priv)
  1147. {
  1148. /* The delayed swap mechanism was fundamentally racy, and has been
  1149. * removed. The model was that the client requested a delayed flip/swap
  1150. * from the kernel, then waited for vblank before continuing to perform
  1151. * rendering. The problem was that the kernel might wake the client
  1152. * up before it dispatched the vblank swap (since the lock has to be
  1153. * held while touching the ringbuffer), in which case the client would
  1154. * clear and start the next frame before the swap occurred, and
  1155. * flicker would occur in addition to likely missing the vblank.
  1156. *
  1157. * In the absence of this ioctl, userland falls back to a correct path
  1158. * of waiting for a vblank, then dispatching the swap on its own.
  1159. * Context switching to userland and back is plenty fast enough for
  1160. * meeting the requirements of vblank swapping.
  1161. */
  1162. return -EINVAL;
  1163. }
  1164. static u32
  1165. ring_last_seqno(struct intel_ring_buffer *ring)
  1166. {
  1167. return list_entry(ring->request_list.prev,
  1168. struct drm_i915_gem_request, list)->seqno;
  1169. }
  1170. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1171. {
  1172. if (list_empty(&ring->request_list) ||
  1173. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1174. /* Issue a wake-up to catch stuck h/w. */
  1175. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1176. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1177. ring->name,
  1178. ring->waiting_seqno,
  1179. ring->get_seqno(ring));
  1180. wake_up_all(&ring->irq_queue);
  1181. *err = true;
  1182. }
  1183. return true;
  1184. }
  1185. return false;
  1186. }
  1187. /**
  1188. * This is called when the chip hasn't reported back with completed
  1189. * batchbuffers in a long time. The first time this is called we simply record
  1190. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1191. * again, we assume the chip is wedged and try to fix it.
  1192. */
  1193. void i915_hangcheck_elapsed(unsigned long data)
  1194. {
  1195. struct drm_device *dev = (struct drm_device *)data;
  1196. drm_i915_private_t *dev_priv = dev->dev_private;
  1197. uint32_t acthd, instdone, instdone1;
  1198. bool err = false;
  1199. /* If all work is done then ACTHD clearly hasn't advanced. */
  1200. if (i915_hangcheck_ring_idle(&dev_priv->render_ring, &err) &&
  1201. i915_hangcheck_ring_idle(&dev_priv->bsd_ring, &err) &&
  1202. i915_hangcheck_ring_idle(&dev_priv->blt_ring, &err)) {
  1203. dev_priv->hangcheck_count = 0;
  1204. if (err)
  1205. goto repeat;
  1206. return;
  1207. }
  1208. if (INTEL_INFO(dev)->gen < 4) {
  1209. acthd = I915_READ(ACTHD);
  1210. instdone = I915_READ(INSTDONE);
  1211. instdone1 = 0;
  1212. } else {
  1213. acthd = I915_READ(ACTHD_I965);
  1214. instdone = I915_READ(INSTDONE_I965);
  1215. instdone1 = I915_READ(INSTDONE1);
  1216. }
  1217. if (dev_priv->last_acthd == acthd &&
  1218. dev_priv->last_instdone == instdone &&
  1219. dev_priv->last_instdone1 == instdone1) {
  1220. if (dev_priv->hangcheck_count++ > 1) {
  1221. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1222. if (!IS_GEN2(dev)) {
  1223. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1224. * If so we can simply poke the RB_WAIT bit
  1225. * and break the hang. This should work on
  1226. * all but the second generation chipsets.
  1227. */
  1228. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  1229. u32 tmp = I915_READ_CTL(ring);
  1230. if (tmp & RING_WAIT) {
  1231. I915_WRITE_CTL(ring, tmp);
  1232. goto repeat;
  1233. }
  1234. }
  1235. i915_handle_error(dev, true);
  1236. return;
  1237. }
  1238. } else {
  1239. dev_priv->hangcheck_count = 0;
  1240. dev_priv->last_acthd = acthd;
  1241. dev_priv->last_instdone = instdone;
  1242. dev_priv->last_instdone1 = instdone1;
  1243. }
  1244. repeat:
  1245. /* Reset timer case chip hangs without another request being added */
  1246. mod_timer(&dev_priv->hangcheck_timer,
  1247. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1248. }
  1249. /* drm_dma.h hooks
  1250. */
  1251. static void ironlake_irq_preinstall(struct drm_device *dev)
  1252. {
  1253. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1254. I915_WRITE(HWSTAM, 0xeffe);
  1255. /* XXX hotplug from PCH */
  1256. I915_WRITE(DEIMR, 0xffffffff);
  1257. I915_WRITE(DEIER, 0x0);
  1258. POSTING_READ(DEIER);
  1259. /* and GT */
  1260. I915_WRITE(GTIMR, 0xffffffff);
  1261. I915_WRITE(GTIER, 0x0);
  1262. POSTING_READ(GTIER);
  1263. /* south display irq */
  1264. I915_WRITE(SDEIMR, 0xffffffff);
  1265. I915_WRITE(SDEIER, 0x0);
  1266. POSTING_READ(SDEIER);
  1267. }
  1268. static int ironlake_irq_postinstall(struct drm_device *dev)
  1269. {
  1270. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1271. /* enable kind of interrupts always enabled */
  1272. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1273. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1274. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1275. u32 hotplug_mask;
  1276. dev_priv->irq_mask_reg = ~display_mask;
  1277. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1278. /* should always can generate irq */
  1279. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1280. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1281. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1282. POSTING_READ(DEIER);
  1283. if (IS_GEN6(dev)) {
  1284. render_mask =
  1285. GT_PIPE_NOTIFY |
  1286. GT_GEN6_BSD_USER_INTERRUPT |
  1287. GT_BLT_USER_INTERRUPT;
  1288. }
  1289. dev_priv->gt_irq_mask_reg = ~render_mask;
  1290. dev_priv->gt_irq_enable_reg = render_mask;
  1291. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1292. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1293. if (IS_GEN6(dev)) {
  1294. I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
  1295. I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
  1296. I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT);
  1297. }
  1298. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1299. POSTING_READ(GTIER);
  1300. if (HAS_PCH_CPT(dev)) {
  1301. hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
  1302. SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
  1303. } else {
  1304. hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1305. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1306. }
  1307. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1308. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1309. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1310. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1311. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1312. POSTING_READ(SDEIER);
  1313. if (IS_IRONLAKE_M(dev)) {
  1314. /* Clear & enable PCU event interrupts */
  1315. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1316. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1317. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1318. }
  1319. return 0;
  1320. }
  1321. void i915_driver_irq_preinstall(struct drm_device * dev)
  1322. {
  1323. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1324. atomic_set(&dev_priv->irq_received, 0);
  1325. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1326. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1327. if (HAS_PCH_SPLIT(dev)) {
  1328. ironlake_irq_preinstall(dev);
  1329. return;
  1330. }
  1331. if (I915_HAS_HOTPLUG(dev)) {
  1332. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1333. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1334. }
  1335. I915_WRITE(HWSTAM, 0xeffe);
  1336. I915_WRITE(PIPEASTAT, 0);
  1337. I915_WRITE(PIPEBSTAT, 0);
  1338. I915_WRITE(IMR, 0xffffffff);
  1339. I915_WRITE(IER, 0x0);
  1340. POSTING_READ(IER);
  1341. }
  1342. /*
  1343. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1344. * enabled correctly.
  1345. */
  1346. int i915_driver_irq_postinstall(struct drm_device *dev)
  1347. {
  1348. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1349. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1350. u32 error_mask;
  1351. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1352. if (HAS_BSD(dev))
  1353. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1354. if (HAS_BLT(dev))
  1355. DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue);
  1356. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1357. if (HAS_PCH_SPLIT(dev))
  1358. return ironlake_irq_postinstall(dev);
  1359. /* Unmask the interrupts that we always want on. */
  1360. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1361. dev_priv->pipestat[0] = 0;
  1362. dev_priv->pipestat[1] = 0;
  1363. if (I915_HAS_HOTPLUG(dev)) {
  1364. /* Enable in IER... */
  1365. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1366. /* and unmask in IMR */
  1367. dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
  1368. }
  1369. /*
  1370. * Enable some error detection, note the instruction error mask
  1371. * bit is reserved, so we leave it masked.
  1372. */
  1373. if (IS_G4X(dev)) {
  1374. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1375. GM45_ERROR_MEM_PRIV |
  1376. GM45_ERROR_CP_PRIV |
  1377. I915_ERROR_MEMORY_REFRESH);
  1378. } else {
  1379. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1380. I915_ERROR_MEMORY_REFRESH);
  1381. }
  1382. I915_WRITE(EMR, error_mask);
  1383. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1384. I915_WRITE(IER, enable_mask);
  1385. POSTING_READ(IER);
  1386. if (I915_HAS_HOTPLUG(dev)) {
  1387. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1388. /* Note HDMI and DP share bits */
  1389. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1390. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1391. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1392. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1393. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1394. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1395. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1396. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1397. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1398. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1399. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1400. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1401. /* Programming the CRT detection parameters tends
  1402. to generate a spurious hotplug event about three
  1403. seconds later. So just do it once.
  1404. */
  1405. if (IS_G4X(dev))
  1406. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1407. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1408. }
  1409. /* Ignore TV since it's buggy */
  1410. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1411. }
  1412. intel_opregion_enable_asle(dev);
  1413. return 0;
  1414. }
  1415. static void ironlake_irq_uninstall(struct drm_device *dev)
  1416. {
  1417. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1418. I915_WRITE(HWSTAM, 0xffffffff);
  1419. I915_WRITE(DEIMR, 0xffffffff);
  1420. I915_WRITE(DEIER, 0x0);
  1421. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1422. I915_WRITE(GTIMR, 0xffffffff);
  1423. I915_WRITE(GTIER, 0x0);
  1424. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1425. }
  1426. void i915_driver_irq_uninstall(struct drm_device * dev)
  1427. {
  1428. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1429. if (!dev_priv)
  1430. return;
  1431. dev_priv->vblank_pipe = 0;
  1432. if (HAS_PCH_SPLIT(dev)) {
  1433. ironlake_irq_uninstall(dev);
  1434. return;
  1435. }
  1436. if (I915_HAS_HOTPLUG(dev)) {
  1437. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1438. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1439. }
  1440. I915_WRITE(HWSTAM, 0xffffffff);
  1441. I915_WRITE(PIPEASTAT, 0);
  1442. I915_WRITE(PIPEBSTAT, 0);
  1443. I915_WRITE(IMR, 0xffffffff);
  1444. I915_WRITE(IER, 0x0);
  1445. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1446. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1447. I915_WRITE(IIR, I915_READ(IIR));
  1448. }