i915_drv.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include "drm_crtc_helper.h"
  37. static int i915_modeset = -1;
  38. module_param_named(modeset, i915_modeset, int, 0400);
  39. unsigned int i915_fbpercrtc = 0;
  40. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  41. unsigned int i915_powersave = 1;
  42. module_param_named(powersave, i915_powersave, int, 0600);
  43. unsigned int i915_lvds_downclock = 0;
  44. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  45. static struct drm_driver driver;
  46. extern int intel_agp_enabled;
  47. #define INTEL_VGA_DEVICE(id, info) { \
  48. .class = PCI_CLASS_DISPLAY_VGA << 8, \
  49. .class_mask = 0xffff00, \
  50. .vendor = 0x8086, \
  51. .device = id, \
  52. .subvendor = PCI_ANY_ID, \
  53. .subdevice = PCI_ANY_ID, \
  54. .driver_data = (unsigned long) info }
  55. static const struct intel_device_info intel_i830_info = {
  56. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  57. .has_overlay = 1, .overlay_needs_physical = 1,
  58. };
  59. static const struct intel_device_info intel_845g_info = {
  60. .gen = 2,
  61. .has_overlay = 1, .overlay_needs_physical = 1,
  62. };
  63. static const struct intel_device_info intel_i85x_info = {
  64. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  65. .cursor_needs_physical = 1,
  66. .has_overlay = 1, .overlay_needs_physical = 1,
  67. };
  68. static const struct intel_device_info intel_i865g_info = {
  69. .gen = 2,
  70. .has_overlay = 1, .overlay_needs_physical = 1,
  71. };
  72. static const struct intel_device_info intel_i915g_info = {
  73. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  74. .has_overlay = 1, .overlay_needs_physical = 1,
  75. };
  76. static const struct intel_device_info intel_i915gm_info = {
  77. .gen = 3, .is_mobile = 1,
  78. .cursor_needs_physical = 1,
  79. .has_overlay = 1, .overlay_needs_physical = 1,
  80. .supports_tv = 1,
  81. };
  82. static const struct intel_device_info intel_i945g_info = {
  83. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  84. .has_overlay = 1, .overlay_needs_physical = 1,
  85. };
  86. static const struct intel_device_info intel_i945gm_info = {
  87. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  88. .has_hotplug = 1, .cursor_needs_physical = 1,
  89. .has_overlay = 1, .overlay_needs_physical = 1,
  90. .supports_tv = 1,
  91. };
  92. static const struct intel_device_info intel_i965g_info = {
  93. .gen = 4, .is_broadwater = 1,
  94. .has_hotplug = 1,
  95. .has_overlay = 1,
  96. };
  97. static const struct intel_device_info intel_i965gm_info = {
  98. .gen = 4, .is_crestline = 1,
  99. .is_mobile = 1, .has_fbc = 1, .has_rc6 = 1, .has_hotplug = 1,
  100. .has_overlay = 1,
  101. .supports_tv = 1,
  102. };
  103. static const struct intel_device_info intel_g33_info = {
  104. .gen = 3, .is_g33 = 1,
  105. .need_gfx_hws = 1, .has_hotplug = 1,
  106. .has_overlay = 1,
  107. };
  108. static const struct intel_device_info intel_g45_info = {
  109. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  110. .has_pipe_cxsr = 1, .has_hotplug = 1,
  111. .has_bsd_ring = 1,
  112. };
  113. static const struct intel_device_info intel_gm45_info = {
  114. .gen = 4, .is_g4x = 1,
  115. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, .has_rc6 = 1,
  116. .has_pipe_cxsr = 1, .has_hotplug = 1,
  117. .supports_tv = 1,
  118. .has_bsd_ring = 1,
  119. };
  120. static const struct intel_device_info intel_pineview_info = {
  121. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  122. .need_gfx_hws = 1, .has_hotplug = 1,
  123. .has_overlay = 1,
  124. };
  125. static const struct intel_device_info intel_ironlake_d_info = {
  126. .gen = 5,
  127. .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
  128. .has_bsd_ring = 1,
  129. };
  130. static const struct intel_device_info intel_ironlake_m_info = {
  131. .gen = 5, .is_mobile = 1,
  132. .need_gfx_hws = 1, .has_rc6 = 1, .has_hotplug = 1,
  133. .has_fbc = 0, /* disabled due to buggy hardware */
  134. .has_bsd_ring = 1,
  135. };
  136. static const struct intel_device_info intel_sandybridge_d_info = {
  137. .gen = 6,
  138. .need_gfx_hws = 1, .has_hotplug = 1,
  139. .has_bsd_ring = 1,
  140. .has_blt_ring = 1,
  141. };
  142. static const struct intel_device_info intel_sandybridge_m_info = {
  143. .gen = 6, .is_mobile = 1,
  144. .need_gfx_hws = 1, .has_hotplug = 1,
  145. .has_bsd_ring = 1,
  146. .has_blt_ring = 1,
  147. };
  148. static const struct pci_device_id pciidlist[] = { /* aka */
  149. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  150. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  151. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  152. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  153. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  154. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  155. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  156. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  157. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  158. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  159. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  160. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  161. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  162. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  163. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  164. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  165. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  166. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  167. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  168. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  169. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  170. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  171. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  172. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  173. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  174. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  175. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  176. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  177. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  178. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  179. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  180. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  181. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  182. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  183. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  184. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  185. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  186. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  187. {0, 0, 0}
  188. };
  189. #if defined(CONFIG_DRM_I915_KMS)
  190. MODULE_DEVICE_TABLE(pci, pciidlist);
  191. #endif
  192. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  193. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  194. void intel_detect_pch (struct drm_device *dev)
  195. {
  196. struct drm_i915_private *dev_priv = dev->dev_private;
  197. struct pci_dev *pch;
  198. /*
  199. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  200. * make graphics device passthrough work easy for VMM, that only
  201. * need to expose ISA bridge to let driver know the real hardware
  202. * underneath. This is a requirement from virtualization team.
  203. */
  204. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  205. if (pch) {
  206. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  207. int id;
  208. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  209. if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  210. dev_priv->pch_type = PCH_CPT;
  211. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  212. }
  213. }
  214. pci_dev_put(pch);
  215. }
  216. }
  217. static int i915_drm_freeze(struct drm_device *dev)
  218. {
  219. struct drm_i915_private *dev_priv = dev->dev_private;
  220. pci_save_state(dev->pdev);
  221. /* If KMS is active, we do the leavevt stuff here */
  222. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  223. int error = i915_gem_idle(dev);
  224. if (error) {
  225. dev_err(&dev->pdev->dev,
  226. "GEM idle failed, resume might fail\n");
  227. return error;
  228. }
  229. drm_irq_uninstall(dev);
  230. }
  231. i915_save_state(dev);
  232. intel_opregion_fini(dev);
  233. /* Modeset on resume, not lid events */
  234. dev_priv->modeset_on_lid = 0;
  235. return 0;
  236. }
  237. int i915_suspend(struct drm_device *dev, pm_message_t state)
  238. {
  239. int error;
  240. if (!dev || !dev->dev_private) {
  241. DRM_ERROR("dev: %p\n", dev);
  242. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  243. return -ENODEV;
  244. }
  245. if (state.event == PM_EVENT_PRETHAW)
  246. return 0;
  247. drm_kms_helper_poll_disable(dev);
  248. error = i915_drm_freeze(dev);
  249. if (error)
  250. return error;
  251. if (state.event == PM_EVENT_SUSPEND) {
  252. /* Shut down the device */
  253. pci_disable_device(dev->pdev);
  254. pci_set_power_state(dev->pdev, PCI_D3hot);
  255. }
  256. return 0;
  257. }
  258. static int i915_drm_thaw(struct drm_device *dev)
  259. {
  260. struct drm_i915_private *dev_priv = dev->dev_private;
  261. int error = 0;
  262. i915_restore_state(dev);
  263. intel_opregion_setup(dev);
  264. /* KMS EnterVT equivalent */
  265. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  266. mutex_lock(&dev->struct_mutex);
  267. i915_gem_restore_gtt_mappings(dev);
  268. dev_priv->mm.suspended = 0;
  269. error = i915_gem_init_ringbuffer(dev);
  270. mutex_unlock(&dev->struct_mutex);
  271. drm_irq_install(dev);
  272. /* Resume the modeset for every activated CRTC */
  273. drm_helper_resume_force_mode(dev);
  274. }
  275. intel_opregion_init(dev);
  276. dev_priv->modeset_on_lid = 0;
  277. return error;
  278. }
  279. int i915_resume(struct drm_device *dev)
  280. {
  281. int ret;
  282. if (pci_enable_device(dev->pdev))
  283. return -EIO;
  284. pci_set_master(dev->pdev);
  285. ret = i915_drm_thaw(dev);
  286. if (ret)
  287. return ret;
  288. drm_kms_helper_poll_enable(dev);
  289. return 0;
  290. }
  291. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  292. {
  293. struct drm_i915_private *dev_priv = dev->dev_private;
  294. if (IS_I85X(dev))
  295. return -ENODEV;
  296. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  297. POSTING_READ(D_STATE);
  298. if (IS_I830(dev) || IS_845G(dev)) {
  299. I915_WRITE(DEBUG_RESET_I830,
  300. DEBUG_RESET_DISPLAY |
  301. DEBUG_RESET_RENDER |
  302. DEBUG_RESET_FULL);
  303. POSTING_READ(DEBUG_RESET_I830);
  304. msleep(1);
  305. I915_WRITE(DEBUG_RESET_I830, 0);
  306. POSTING_READ(DEBUG_RESET_I830);
  307. }
  308. msleep(1);
  309. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  310. POSTING_READ(D_STATE);
  311. return 0;
  312. }
  313. static int i965_reset_complete(struct drm_device *dev)
  314. {
  315. u8 gdrst;
  316. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  317. return gdrst & 0x1;
  318. }
  319. static int i965_do_reset(struct drm_device *dev, u8 flags)
  320. {
  321. u8 gdrst;
  322. /*
  323. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  324. * well as the reset bit (GR/bit 0). Setting the GR bit
  325. * triggers the reset; when done, the hardware will clear it.
  326. */
  327. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  328. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  329. return wait_for(i965_reset_complete(dev), 500);
  330. }
  331. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  332. {
  333. struct drm_i915_private *dev_priv = dev->dev_private;
  334. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  335. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  336. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  337. }
  338. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  339. {
  340. struct drm_i915_private *dev_priv = dev->dev_private;
  341. I915_WRITE(GEN6_GDRST, GEN6_GRDOM_FULL);
  342. return wait_for((I915_READ(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  343. }
  344. /**
  345. * i965_reset - reset chip after a hang
  346. * @dev: drm device to reset
  347. * @flags: reset domains
  348. *
  349. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  350. * reset or otherwise an error code.
  351. *
  352. * Procedure is fairly simple:
  353. * - reset the chip using the reset reg
  354. * - re-init context state
  355. * - re-init hardware status page
  356. * - re-init ring buffer
  357. * - re-init interrupt state
  358. * - re-init display
  359. */
  360. int i915_reset(struct drm_device *dev, u8 flags)
  361. {
  362. drm_i915_private_t *dev_priv = dev->dev_private;
  363. /*
  364. * We really should only reset the display subsystem if we actually
  365. * need to
  366. */
  367. bool need_display = true;
  368. int ret;
  369. mutex_lock(&dev->struct_mutex);
  370. i915_gem_reset(dev);
  371. ret = -ENODEV;
  372. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  373. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  374. } else switch (INTEL_INFO(dev)->gen) {
  375. case 6:
  376. ret = gen6_do_reset(dev, flags);
  377. break;
  378. case 5:
  379. ret = ironlake_do_reset(dev, flags);
  380. break;
  381. case 4:
  382. ret = i965_do_reset(dev, flags);
  383. break;
  384. case 2:
  385. ret = i8xx_do_reset(dev, flags);
  386. break;
  387. }
  388. dev_priv->last_gpu_reset = get_seconds();
  389. if (ret) {
  390. DRM_ERROR("Failed to reset chip.\n");
  391. mutex_unlock(&dev->struct_mutex);
  392. return ret;
  393. }
  394. /* Ok, now get things going again... */
  395. /*
  396. * Everything depends on having the GTT running, so we need to start
  397. * there. Fortunately we don't need to do this unless we reset the
  398. * chip at a PCI level.
  399. *
  400. * Next we need to restore the context, but we don't use those
  401. * yet either...
  402. *
  403. * Ring buffer needs to be re-initialized in the KMS case, or if X
  404. * was running at the time of the reset (i.e. we weren't VT
  405. * switched away).
  406. */
  407. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  408. !dev_priv->mm.suspended) {
  409. dev_priv->mm.suspended = 0;
  410. dev_priv->render_ring.init(&dev_priv->render_ring);
  411. if (HAS_BSD(dev))
  412. dev_priv->bsd_ring.init(&dev_priv->bsd_ring);
  413. if (HAS_BLT(dev))
  414. dev_priv->blt_ring.init(&dev_priv->blt_ring);
  415. mutex_unlock(&dev->struct_mutex);
  416. drm_irq_uninstall(dev);
  417. drm_irq_install(dev);
  418. mutex_lock(&dev->struct_mutex);
  419. }
  420. mutex_unlock(&dev->struct_mutex);
  421. /*
  422. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  423. * need to retrain the display link and cannot just restore the register
  424. * values.
  425. */
  426. if (need_display) {
  427. mutex_lock(&dev->mode_config.mutex);
  428. drm_helper_resume_force_mode(dev);
  429. mutex_unlock(&dev->mode_config.mutex);
  430. }
  431. return 0;
  432. }
  433. static int __devinit
  434. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  435. {
  436. return drm_get_pci_dev(pdev, ent, &driver);
  437. }
  438. static void
  439. i915_pci_remove(struct pci_dev *pdev)
  440. {
  441. struct drm_device *dev = pci_get_drvdata(pdev);
  442. drm_put_dev(dev);
  443. }
  444. static int i915_pm_suspend(struct device *dev)
  445. {
  446. struct pci_dev *pdev = to_pci_dev(dev);
  447. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  448. int error;
  449. if (!drm_dev || !drm_dev->dev_private) {
  450. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  451. return -ENODEV;
  452. }
  453. error = i915_drm_freeze(drm_dev);
  454. if (error)
  455. return error;
  456. pci_disable_device(pdev);
  457. pci_set_power_state(pdev, PCI_D3hot);
  458. return 0;
  459. }
  460. static int i915_pm_resume(struct device *dev)
  461. {
  462. struct pci_dev *pdev = to_pci_dev(dev);
  463. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  464. return i915_resume(drm_dev);
  465. }
  466. static int i915_pm_freeze(struct device *dev)
  467. {
  468. struct pci_dev *pdev = to_pci_dev(dev);
  469. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  470. if (!drm_dev || !drm_dev->dev_private) {
  471. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  472. return -ENODEV;
  473. }
  474. return i915_drm_freeze(drm_dev);
  475. }
  476. static int i915_pm_thaw(struct device *dev)
  477. {
  478. struct pci_dev *pdev = to_pci_dev(dev);
  479. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  480. return i915_drm_thaw(drm_dev);
  481. }
  482. static int i915_pm_poweroff(struct device *dev)
  483. {
  484. struct pci_dev *pdev = to_pci_dev(dev);
  485. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  486. return i915_drm_freeze(drm_dev);
  487. }
  488. static const struct dev_pm_ops i915_pm_ops = {
  489. .suspend = i915_pm_suspend,
  490. .resume = i915_pm_resume,
  491. .freeze = i915_pm_freeze,
  492. .thaw = i915_pm_thaw,
  493. .poweroff = i915_pm_poweroff,
  494. .restore = i915_pm_resume,
  495. };
  496. static struct vm_operations_struct i915_gem_vm_ops = {
  497. .fault = i915_gem_fault,
  498. .open = drm_gem_vm_open,
  499. .close = drm_gem_vm_close,
  500. };
  501. static struct drm_driver driver = {
  502. /* don't use mtrr's here, the Xserver or user space app should
  503. * deal with them for intel hardware.
  504. */
  505. .driver_features =
  506. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  507. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  508. .load = i915_driver_load,
  509. .unload = i915_driver_unload,
  510. .open = i915_driver_open,
  511. .lastclose = i915_driver_lastclose,
  512. .preclose = i915_driver_preclose,
  513. .postclose = i915_driver_postclose,
  514. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  515. .suspend = i915_suspend,
  516. .resume = i915_resume,
  517. .device_is_agp = i915_driver_device_is_agp,
  518. .enable_vblank = i915_enable_vblank,
  519. .disable_vblank = i915_disable_vblank,
  520. .irq_preinstall = i915_driver_irq_preinstall,
  521. .irq_postinstall = i915_driver_irq_postinstall,
  522. .irq_uninstall = i915_driver_irq_uninstall,
  523. .irq_handler = i915_driver_irq_handler,
  524. .reclaim_buffers = drm_core_reclaim_buffers,
  525. .master_create = i915_master_create,
  526. .master_destroy = i915_master_destroy,
  527. #if defined(CONFIG_DEBUG_FS)
  528. .debugfs_init = i915_debugfs_init,
  529. .debugfs_cleanup = i915_debugfs_cleanup,
  530. #endif
  531. .gem_init_object = i915_gem_init_object,
  532. .gem_free_object = i915_gem_free_object,
  533. .gem_vm_ops = &i915_gem_vm_ops,
  534. .ioctls = i915_ioctls,
  535. .fops = {
  536. .owner = THIS_MODULE,
  537. .open = drm_open,
  538. .release = drm_release,
  539. .unlocked_ioctl = drm_ioctl,
  540. .mmap = drm_gem_mmap,
  541. .poll = drm_poll,
  542. .fasync = drm_fasync,
  543. .read = drm_read,
  544. #ifdef CONFIG_COMPAT
  545. .compat_ioctl = i915_compat_ioctl,
  546. #endif
  547. .llseek = noop_llseek,
  548. },
  549. .pci_driver = {
  550. .name = DRIVER_NAME,
  551. .id_table = pciidlist,
  552. .probe = i915_pci_probe,
  553. .remove = i915_pci_remove,
  554. .driver.pm = &i915_pm_ops,
  555. },
  556. .name = DRIVER_NAME,
  557. .desc = DRIVER_DESC,
  558. .date = DRIVER_DATE,
  559. .major = DRIVER_MAJOR,
  560. .minor = DRIVER_MINOR,
  561. .patchlevel = DRIVER_PATCHLEVEL,
  562. };
  563. static int __init i915_init(void)
  564. {
  565. if (!intel_agp_enabled) {
  566. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  567. return -ENODEV;
  568. }
  569. driver.num_ioctls = i915_max_ioctl;
  570. /*
  571. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  572. * explicitly disabled with the module pararmeter.
  573. *
  574. * Otherwise, just follow the parameter (defaulting to off).
  575. *
  576. * Allow optional vga_text_mode_force boot option to override
  577. * the default behavior.
  578. */
  579. #if defined(CONFIG_DRM_I915_KMS)
  580. if (i915_modeset != 0)
  581. driver.driver_features |= DRIVER_MODESET;
  582. #endif
  583. if (i915_modeset == 1)
  584. driver.driver_features |= DRIVER_MODESET;
  585. #ifdef CONFIG_VGA_CONSOLE
  586. if (vgacon_text_force() && i915_modeset == -1)
  587. driver.driver_features &= ~DRIVER_MODESET;
  588. #endif
  589. if (!(driver.driver_features & DRIVER_MODESET)) {
  590. driver.suspend = i915_suspend;
  591. driver.resume = i915_resume;
  592. }
  593. return drm_init(&driver);
  594. }
  595. static void __exit i915_exit(void)
  596. {
  597. drm_exit(&driver);
  598. }
  599. module_init(i915_init);
  600. module_exit(i915_exit);
  601. MODULE_AUTHOR(DRIVER_AUTHOR);
  602. MODULE_DESCRIPTION(DRIVER_DESC);
  603. MODULE_LICENSE("GPL and additional rights");