i915_dma.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "intel_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. /* Really want an OS-independent resettable timer. Would like to have
  35. * this loop run for (eg) 3 sec, but have the timer reset every time
  36. * the head pointer changes, so that EBUSY only happens if the ring
  37. * actually stalls for (eg) 3 seconds.
  38. */
  39. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  40. {
  41. drm_i915_private_t *dev_priv = dev->dev_private;
  42. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  43. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  44. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  45. u32 last_acthd = I915_READ(acthd_reg);
  46. u32 acthd;
  47. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  48. int i;
  49. for (i = 0; i < 100000; i++) {
  50. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  51. acthd = I915_READ(acthd_reg);
  52. ring->space = ring->head - (ring->tail + 8);
  53. if (ring->space < 0)
  54. ring->space += ring->Size;
  55. if (ring->space >= n)
  56. return 0;
  57. if (master_priv->sarea_priv)
  58. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  59. if (ring->head != last_head)
  60. i = 0;
  61. if (acthd != last_acthd)
  62. i = 0;
  63. last_head = ring->head;
  64. last_acthd = acthd;
  65. msleep_interruptible(10);
  66. }
  67. return -EBUSY;
  68. }
  69. /**
  70. * Sets up the hardware status page for devices that need a physical address
  71. * in the register.
  72. */
  73. static int i915_init_phys_hws(struct drm_device *dev)
  74. {
  75. drm_i915_private_t *dev_priv = dev->dev_private;
  76. /* Program Hardware Status Page */
  77. dev_priv->status_page_dmah =
  78. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  79. if (!dev_priv->status_page_dmah) {
  80. DRM_ERROR("Can not allocate hardware status page\n");
  81. return -ENOMEM;
  82. }
  83. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  84. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  85. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  86. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  87. DRM_DEBUG("Enabled hardware status page\n");
  88. return 0;
  89. }
  90. /**
  91. * Frees the hardware status page, whether it's a physical address or a virtual
  92. * address set up by the X Server.
  93. */
  94. static void i915_free_hws(struct drm_device *dev)
  95. {
  96. drm_i915_private_t *dev_priv = dev->dev_private;
  97. if (dev_priv->status_page_dmah) {
  98. drm_pci_free(dev, dev_priv->status_page_dmah);
  99. dev_priv->status_page_dmah = NULL;
  100. }
  101. if (dev_priv->status_gfx_addr) {
  102. dev_priv->status_gfx_addr = 0;
  103. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  104. }
  105. /* Need to rewrite hardware status page */
  106. I915_WRITE(HWS_PGA, 0x1ffff000);
  107. }
  108. void i915_kernel_lost_context(struct drm_device * dev)
  109. {
  110. drm_i915_private_t *dev_priv = dev->dev_private;
  111. struct drm_i915_master_private *master_priv;
  112. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  113. /*
  114. * We should never lose context on the ring with modesetting
  115. * as we don't expose it to userspace
  116. */
  117. if (drm_core_check_feature(dev, DRIVER_MODESET))
  118. return;
  119. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  120. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  121. ring->space = ring->head - (ring->tail + 8);
  122. if (ring->space < 0)
  123. ring->space += ring->Size;
  124. if (!dev->primary->master)
  125. return;
  126. master_priv = dev->primary->master->driver_priv;
  127. if (ring->head == ring->tail && master_priv->sarea_priv)
  128. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  129. }
  130. static int i915_dma_cleanup(struct drm_device * dev)
  131. {
  132. drm_i915_private_t *dev_priv = dev->dev_private;
  133. /* Make sure interrupts are disabled here because the uninstall ioctl
  134. * may not have been called from userspace and after dev_private
  135. * is freed, it's too late.
  136. */
  137. if (dev->irq_enabled)
  138. drm_irq_uninstall(dev);
  139. if (dev_priv->ring.virtual_start) {
  140. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  141. dev_priv->ring.virtual_start = NULL;
  142. dev_priv->ring.map.handle = NULL;
  143. dev_priv->ring.map.size = 0;
  144. }
  145. /* Clear the HWS virtual address at teardown */
  146. if (I915_NEED_GFX_HWS(dev))
  147. i915_free_hws(dev);
  148. return 0;
  149. }
  150. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  151. {
  152. drm_i915_private_t *dev_priv = dev->dev_private;
  153. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  154. master_priv->sarea = drm_getsarea(dev);
  155. if (master_priv->sarea) {
  156. master_priv->sarea_priv = (drm_i915_sarea_t *)
  157. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  158. } else {
  159. DRM_DEBUG("sarea not found assuming DRI2 userspace\n");
  160. }
  161. if (init->ring_size != 0) {
  162. if (dev_priv->ring.ring_obj != NULL) {
  163. i915_dma_cleanup(dev);
  164. DRM_ERROR("Client tried to initialize ringbuffer in "
  165. "GEM mode\n");
  166. return -EINVAL;
  167. }
  168. dev_priv->ring.Size = init->ring_size;
  169. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  170. dev_priv->ring.map.offset = init->ring_start;
  171. dev_priv->ring.map.size = init->ring_size;
  172. dev_priv->ring.map.type = 0;
  173. dev_priv->ring.map.flags = 0;
  174. dev_priv->ring.map.mtrr = 0;
  175. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  176. if (dev_priv->ring.map.handle == NULL) {
  177. i915_dma_cleanup(dev);
  178. DRM_ERROR("can not ioremap virtual address for"
  179. " ring buffer\n");
  180. return -ENOMEM;
  181. }
  182. }
  183. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  184. dev_priv->cpp = init->cpp;
  185. dev_priv->back_offset = init->back_offset;
  186. dev_priv->front_offset = init->front_offset;
  187. dev_priv->current_page = 0;
  188. if (master_priv->sarea_priv)
  189. master_priv->sarea_priv->pf_current_page = 0;
  190. /* Allow hardware batchbuffers unless told otherwise.
  191. */
  192. dev_priv->allow_batchbuffer = 1;
  193. return 0;
  194. }
  195. static int i915_dma_resume(struct drm_device * dev)
  196. {
  197. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  198. DRM_DEBUG("%s\n", __func__);
  199. if (dev_priv->ring.map.handle == NULL) {
  200. DRM_ERROR("can not ioremap virtual address for"
  201. " ring buffer\n");
  202. return -ENOMEM;
  203. }
  204. /* Program Hardware Status Page */
  205. if (!dev_priv->hw_status_page) {
  206. DRM_ERROR("Can not find hardware status page\n");
  207. return -EINVAL;
  208. }
  209. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  210. if (dev_priv->status_gfx_addr != 0)
  211. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  212. else
  213. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  214. DRM_DEBUG("Enabled hardware status page\n");
  215. return 0;
  216. }
  217. static int i915_dma_init(struct drm_device *dev, void *data,
  218. struct drm_file *file_priv)
  219. {
  220. drm_i915_init_t *init = data;
  221. int retcode = 0;
  222. switch (init->func) {
  223. case I915_INIT_DMA:
  224. retcode = i915_initialize(dev, init);
  225. break;
  226. case I915_CLEANUP_DMA:
  227. retcode = i915_dma_cleanup(dev);
  228. break;
  229. case I915_RESUME_DMA:
  230. retcode = i915_dma_resume(dev);
  231. break;
  232. default:
  233. retcode = -EINVAL;
  234. break;
  235. }
  236. return retcode;
  237. }
  238. /* Implement basically the same security restrictions as hardware does
  239. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  240. *
  241. * Most of the calculations below involve calculating the size of a
  242. * particular instruction. It's important to get the size right as
  243. * that tells us where the next instruction to check is. Any illegal
  244. * instruction detected will be given a size of zero, which is a
  245. * signal to abort the rest of the buffer.
  246. */
  247. static int do_validate_cmd(int cmd)
  248. {
  249. switch (((cmd >> 29) & 0x7)) {
  250. case 0x0:
  251. switch ((cmd >> 23) & 0x3f) {
  252. case 0x0:
  253. return 1; /* MI_NOOP */
  254. case 0x4:
  255. return 1; /* MI_FLUSH */
  256. default:
  257. return 0; /* disallow everything else */
  258. }
  259. break;
  260. case 0x1:
  261. return 0; /* reserved */
  262. case 0x2:
  263. return (cmd & 0xff) + 2; /* 2d commands */
  264. case 0x3:
  265. if (((cmd >> 24) & 0x1f) <= 0x18)
  266. return 1;
  267. switch ((cmd >> 24) & 0x1f) {
  268. case 0x1c:
  269. return 1;
  270. case 0x1d:
  271. switch ((cmd >> 16) & 0xff) {
  272. case 0x3:
  273. return (cmd & 0x1f) + 2;
  274. case 0x4:
  275. return (cmd & 0xf) + 2;
  276. default:
  277. return (cmd & 0xffff) + 2;
  278. }
  279. case 0x1e:
  280. if (cmd & (1 << 23))
  281. return (cmd & 0xffff) + 1;
  282. else
  283. return 1;
  284. case 0x1f:
  285. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  286. return (cmd & 0x1ffff) + 2;
  287. else if (cmd & (1 << 17)) /* indirect random */
  288. if ((cmd & 0xffff) == 0)
  289. return 0; /* unknown length, too hard */
  290. else
  291. return (((cmd & 0xffff) + 1) / 2) + 1;
  292. else
  293. return 2; /* indirect sequential */
  294. default:
  295. return 0;
  296. }
  297. default:
  298. return 0;
  299. }
  300. return 0;
  301. }
  302. static int validate_cmd(int cmd)
  303. {
  304. int ret = do_validate_cmd(cmd);
  305. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  306. return ret;
  307. }
  308. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  309. {
  310. drm_i915_private_t *dev_priv = dev->dev_private;
  311. int i;
  312. RING_LOCALS;
  313. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  314. return -EINVAL;
  315. BEGIN_LP_RING((dwords+1)&~1);
  316. for (i = 0; i < dwords;) {
  317. int cmd, sz;
  318. cmd = buffer[i];
  319. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  320. return -EINVAL;
  321. OUT_RING(cmd);
  322. while (++i, --sz) {
  323. OUT_RING(buffer[i]);
  324. }
  325. }
  326. if (dwords & 1)
  327. OUT_RING(0);
  328. ADVANCE_LP_RING();
  329. return 0;
  330. }
  331. int
  332. i915_emit_box(struct drm_device *dev,
  333. struct drm_clip_rect *boxes,
  334. int i, int DR1, int DR4)
  335. {
  336. drm_i915_private_t *dev_priv = dev->dev_private;
  337. struct drm_clip_rect box = boxes[i];
  338. RING_LOCALS;
  339. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  340. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  341. box.x1, box.y1, box.x2, box.y2);
  342. return -EINVAL;
  343. }
  344. if (IS_I965G(dev)) {
  345. BEGIN_LP_RING(4);
  346. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  347. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  348. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  349. OUT_RING(DR4);
  350. ADVANCE_LP_RING();
  351. } else {
  352. BEGIN_LP_RING(6);
  353. OUT_RING(GFX_OP_DRAWRECT_INFO);
  354. OUT_RING(DR1);
  355. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  356. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  357. OUT_RING(DR4);
  358. OUT_RING(0);
  359. ADVANCE_LP_RING();
  360. }
  361. return 0;
  362. }
  363. /* XXX: Emitting the counter should really be moved to part of the IRQ
  364. * emit. For now, do it in both places:
  365. */
  366. static void i915_emit_breadcrumb(struct drm_device *dev)
  367. {
  368. drm_i915_private_t *dev_priv = dev->dev_private;
  369. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  370. RING_LOCALS;
  371. dev_priv->counter++;
  372. if (dev_priv->counter > 0x7FFFFFFFUL)
  373. dev_priv->counter = 0;
  374. if (master_priv->sarea_priv)
  375. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  376. BEGIN_LP_RING(4);
  377. OUT_RING(MI_STORE_DWORD_INDEX);
  378. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  379. OUT_RING(dev_priv->counter);
  380. OUT_RING(0);
  381. ADVANCE_LP_RING();
  382. }
  383. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  384. drm_i915_cmdbuffer_t *cmd,
  385. struct drm_clip_rect *cliprects,
  386. void *cmdbuf)
  387. {
  388. int nbox = cmd->num_cliprects;
  389. int i = 0, count, ret;
  390. if (cmd->sz & 0x3) {
  391. DRM_ERROR("alignment");
  392. return -EINVAL;
  393. }
  394. i915_kernel_lost_context(dev);
  395. count = nbox ? nbox : 1;
  396. for (i = 0; i < count; i++) {
  397. if (i < nbox) {
  398. ret = i915_emit_box(dev, cliprects, i,
  399. cmd->DR1, cmd->DR4);
  400. if (ret)
  401. return ret;
  402. }
  403. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  404. if (ret)
  405. return ret;
  406. }
  407. i915_emit_breadcrumb(dev);
  408. return 0;
  409. }
  410. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  411. drm_i915_batchbuffer_t * batch,
  412. struct drm_clip_rect *cliprects)
  413. {
  414. drm_i915_private_t *dev_priv = dev->dev_private;
  415. int nbox = batch->num_cliprects;
  416. int i = 0, count;
  417. RING_LOCALS;
  418. if ((batch->start | batch->used) & 0x7) {
  419. DRM_ERROR("alignment");
  420. return -EINVAL;
  421. }
  422. i915_kernel_lost_context(dev);
  423. count = nbox ? nbox : 1;
  424. for (i = 0; i < count; i++) {
  425. if (i < nbox) {
  426. int ret = i915_emit_box(dev, cliprects, i,
  427. batch->DR1, batch->DR4);
  428. if (ret)
  429. return ret;
  430. }
  431. if (!IS_I830(dev) && !IS_845G(dev)) {
  432. BEGIN_LP_RING(2);
  433. if (IS_I965G(dev)) {
  434. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  435. OUT_RING(batch->start);
  436. } else {
  437. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  438. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  439. }
  440. ADVANCE_LP_RING();
  441. } else {
  442. BEGIN_LP_RING(4);
  443. OUT_RING(MI_BATCH_BUFFER);
  444. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  445. OUT_RING(batch->start + batch->used - 4);
  446. OUT_RING(0);
  447. ADVANCE_LP_RING();
  448. }
  449. }
  450. i915_emit_breadcrumb(dev);
  451. return 0;
  452. }
  453. static int i915_dispatch_flip(struct drm_device * dev)
  454. {
  455. drm_i915_private_t *dev_priv = dev->dev_private;
  456. struct drm_i915_master_private *master_priv =
  457. dev->primary->master->driver_priv;
  458. RING_LOCALS;
  459. if (!master_priv->sarea_priv)
  460. return -EINVAL;
  461. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  462. __func__,
  463. dev_priv->current_page,
  464. master_priv->sarea_priv->pf_current_page);
  465. i915_kernel_lost_context(dev);
  466. BEGIN_LP_RING(2);
  467. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  468. OUT_RING(0);
  469. ADVANCE_LP_RING();
  470. BEGIN_LP_RING(6);
  471. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  472. OUT_RING(0);
  473. if (dev_priv->current_page == 0) {
  474. OUT_RING(dev_priv->back_offset);
  475. dev_priv->current_page = 1;
  476. } else {
  477. OUT_RING(dev_priv->front_offset);
  478. dev_priv->current_page = 0;
  479. }
  480. OUT_RING(0);
  481. ADVANCE_LP_RING();
  482. BEGIN_LP_RING(2);
  483. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  484. OUT_RING(0);
  485. ADVANCE_LP_RING();
  486. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  487. BEGIN_LP_RING(4);
  488. OUT_RING(MI_STORE_DWORD_INDEX);
  489. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  490. OUT_RING(dev_priv->counter);
  491. OUT_RING(0);
  492. ADVANCE_LP_RING();
  493. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  494. return 0;
  495. }
  496. static int i915_quiescent(struct drm_device * dev)
  497. {
  498. drm_i915_private_t *dev_priv = dev->dev_private;
  499. i915_kernel_lost_context(dev);
  500. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  501. }
  502. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  503. struct drm_file *file_priv)
  504. {
  505. int ret;
  506. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  507. mutex_lock(&dev->struct_mutex);
  508. ret = i915_quiescent(dev);
  509. mutex_unlock(&dev->struct_mutex);
  510. return ret;
  511. }
  512. static int i915_batchbuffer(struct drm_device *dev, void *data,
  513. struct drm_file *file_priv)
  514. {
  515. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  516. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  517. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  518. master_priv->sarea_priv;
  519. drm_i915_batchbuffer_t *batch = data;
  520. int ret;
  521. struct drm_clip_rect *cliprects = NULL;
  522. if (!dev_priv->allow_batchbuffer) {
  523. DRM_ERROR("Batchbuffer ioctl disabled\n");
  524. return -EINVAL;
  525. }
  526. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  527. batch->start, batch->used, batch->num_cliprects);
  528. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  529. if (batch->num_cliprects < 0)
  530. return -EINVAL;
  531. if (batch->num_cliprects) {
  532. cliprects = drm_calloc(batch->num_cliprects,
  533. sizeof(struct drm_clip_rect),
  534. DRM_MEM_DRIVER);
  535. if (cliprects == NULL)
  536. return -ENOMEM;
  537. ret = copy_from_user(cliprects, batch->cliprects,
  538. batch->num_cliprects *
  539. sizeof(struct drm_clip_rect));
  540. if (ret != 0)
  541. goto fail_free;
  542. }
  543. mutex_lock(&dev->struct_mutex);
  544. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  545. mutex_unlock(&dev->struct_mutex);
  546. if (sarea_priv)
  547. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  548. fail_free:
  549. drm_free(cliprects,
  550. batch->num_cliprects * sizeof(struct drm_clip_rect),
  551. DRM_MEM_DRIVER);
  552. return ret;
  553. }
  554. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  555. struct drm_file *file_priv)
  556. {
  557. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  558. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  559. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  560. master_priv->sarea_priv;
  561. drm_i915_cmdbuffer_t *cmdbuf = data;
  562. struct drm_clip_rect *cliprects = NULL;
  563. void *batch_data;
  564. int ret;
  565. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  566. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  567. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  568. if (cmdbuf->num_cliprects < 0)
  569. return -EINVAL;
  570. batch_data = drm_alloc(cmdbuf->sz, DRM_MEM_DRIVER);
  571. if (batch_data == NULL)
  572. return -ENOMEM;
  573. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  574. if (ret != 0)
  575. goto fail_batch_free;
  576. if (cmdbuf->num_cliprects) {
  577. cliprects = drm_calloc(cmdbuf->num_cliprects,
  578. sizeof(struct drm_clip_rect),
  579. DRM_MEM_DRIVER);
  580. if (cliprects == NULL)
  581. goto fail_batch_free;
  582. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  583. cmdbuf->num_cliprects *
  584. sizeof(struct drm_clip_rect));
  585. if (ret != 0)
  586. goto fail_clip_free;
  587. }
  588. mutex_lock(&dev->struct_mutex);
  589. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  590. mutex_unlock(&dev->struct_mutex);
  591. if (ret) {
  592. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  593. goto fail_batch_free;
  594. }
  595. if (sarea_priv)
  596. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  597. fail_batch_free:
  598. drm_free(batch_data, cmdbuf->sz, DRM_MEM_DRIVER);
  599. fail_clip_free:
  600. drm_free(cliprects,
  601. cmdbuf->num_cliprects * sizeof(struct drm_clip_rect),
  602. DRM_MEM_DRIVER);
  603. return ret;
  604. }
  605. static int i915_flip_bufs(struct drm_device *dev, void *data,
  606. struct drm_file *file_priv)
  607. {
  608. int ret;
  609. DRM_DEBUG("%s\n", __func__);
  610. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  611. mutex_lock(&dev->struct_mutex);
  612. ret = i915_dispatch_flip(dev);
  613. mutex_unlock(&dev->struct_mutex);
  614. return ret;
  615. }
  616. static int i915_getparam(struct drm_device *dev, void *data,
  617. struct drm_file *file_priv)
  618. {
  619. drm_i915_private_t *dev_priv = dev->dev_private;
  620. drm_i915_getparam_t *param = data;
  621. int value;
  622. if (!dev_priv) {
  623. DRM_ERROR("called with no initialization\n");
  624. return -EINVAL;
  625. }
  626. switch (param->param) {
  627. case I915_PARAM_IRQ_ACTIVE:
  628. value = dev->pdev->irq ? 1 : 0;
  629. break;
  630. case I915_PARAM_ALLOW_BATCHBUFFER:
  631. value = dev_priv->allow_batchbuffer ? 1 : 0;
  632. break;
  633. case I915_PARAM_LAST_DISPATCH:
  634. value = READ_BREADCRUMB(dev_priv);
  635. break;
  636. case I915_PARAM_CHIPSET_ID:
  637. value = dev->pci_device;
  638. break;
  639. case I915_PARAM_HAS_GEM:
  640. value = dev_priv->has_gem;
  641. break;
  642. case I915_PARAM_NUM_FENCES_AVAIL:
  643. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  644. break;
  645. default:
  646. DRM_DEBUG("Unknown parameter %d\n", param->param);
  647. return -EINVAL;
  648. }
  649. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  650. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  651. return -EFAULT;
  652. }
  653. return 0;
  654. }
  655. static int i915_setparam(struct drm_device *dev, void *data,
  656. struct drm_file *file_priv)
  657. {
  658. drm_i915_private_t *dev_priv = dev->dev_private;
  659. drm_i915_setparam_t *param = data;
  660. if (!dev_priv) {
  661. DRM_ERROR("called with no initialization\n");
  662. return -EINVAL;
  663. }
  664. switch (param->param) {
  665. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  666. break;
  667. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  668. dev_priv->tex_lru_log_granularity = param->value;
  669. break;
  670. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  671. dev_priv->allow_batchbuffer = param->value;
  672. break;
  673. case I915_SETPARAM_NUM_USED_FENCES:
  674. if (param->value > dev_priv->num_fence_regs ||
  675. param->value < 0)
  676. return -EINVAL;
  677. /* Userspace can use first N regs */
  678. dev_priv->fence_reg_start = param->value;
  679. break;
  680. default:
  681. DRM_DEBUG("unknown parameter %d\n", param->param);
  682. return -EINVAL;
  683. }
  684. return 0;
  685. }
  686. static int i915_set_status_page(struct drm_device *dev, void *data,
  687. struct drm_file *file_priv)
  688. {
  689. drm_i915_private_t *dev_priv = dev->dev_private;
  690. drm_i915_hws_addr_t *hws = data;
  691. if (!I915_NEED_GFX_HWS(dev))
  692. return -EINVAL;
  693. if (!dev_priv) {
  694. DRM_ERROR("called with no initialization\n");
  695. return -EINVAL;
  696. }
  697. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  698. WARN(1, "tried to set status page when mode setting active\n");
  699. return 0;
  700. }
  701. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  702. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  703. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  704. dev_priv->hws_map.size = 4*1024;
  705. dev_priv->hws_map.type = 0;
  706. dev_priv->hws_map.flags = 0;
  707. dev_priv->hws_map.mtrr = 0;
  708. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  709. if (dev_priv->hws_map.handle == NULL) {
  710. i915_dma_cleanup(dev);
  711. dev_priv->status_gfx_addr = 0;
  712. DRM_ERROR("can not ioremap virtual address for"
  713. " G33 hw status page\n");
  714. return -ENOMEM;
  715. }
  716. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  717. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  718. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  719. DRM_DEBUG("load hws HWS_PGA with gfx mem 0x%x\n",
  720. dev_priv->status_gfx_addr);
  721. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  722. return 0;
  723. }
  724. /**
  725. * i915_probe_agp - get AGP bootup configuration
  726. * @pdev: PCI device
  727. * @aperture_size: returns AGP aperture configured size
  728. * @preallocated_size: returns size of BIOS preallocated AGP space
  729. *
  730. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  731. * some RAM for the framebuffer at early boot. This code figures out
  732. * how much was set aside so we can use it for our own purposes.
  733. */
  734. static int i915_probe_agp(struct drm_device *dev, unsigned long *aperture_size,
  735. unsigned long *preallocated_size)
  736. {
  737. struct pci_dev *bridge_dev;
  738. u16 tmp = 0;
  739. unsigned long overhead;
  740. unsigned long stolen;
  741. bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  742. if (!bridge_dev) {
  743. DRM_ERROR("bridge device not found\n");
  744. return -1;
  745. }
  746. /* Get the fb aperture size and "stolen" memory amount. */
  747. pci_read_config_word(bridge_dev, INTEL_GMCH_CTRL, &tmp);
  748. pci_dev_put(bridge_dev);
  749. *aperture_size = 1024 * 1024;
  750. *preallocated_size = 1024 * 1024;
  751. switch (dev->pdev->device) {
  752. case PCI_DEVICE_ID_INTEL_82830_CGC:
  753. case PCI_DEVICE_ID_INTEL_82845G_IG:
  754. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  755. case PCI_DEVICE_ID_INTEL_82865_IG:
  756. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  757. *aperture_size *= 64;
  758. else
  759. *aperture_size *= 128;
  760. break;
  761. default:
  762. /* 9xx supports large sizes, just look at the length */
  763. *aperture_size = pci_resource_len(dev->pdev, 2);
  764. break;
  765. }
  766. /*
  767. * Some of the preallocated space is taken by the GTT
  768. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  769. */
  770. if (IS_G4X(dev))
  771. overhead = 4096;
  772. else
  773. overhead = (*aperture_size / 1024) + 4096;
  774. switch (tmp & INTEL_GMCH_GMS_MASK) {
  775. case INTEL_855_GMCH_GMS_DISABLED:
  776. DRM_ERROR("video memory is disabled\n");
  777. return -1;
  778. case INTEL_855_GMCH_GMS_STOLEN_1M:
  779. stolen = 1 * 1024 * 1024;
  780. break;
  781. case INTEL_855_GMCH_GMS_STOLEN_4M:
  782. stolen = 4 * 1024 * 1024;
  783. break;
  784. case INTEL_855_GMCH_GMS_STOLEN_8M:
  785. stolen = 8 * 1024 * 1024;
  786. break;
  787. case INTEL_855_GMCH_GMS_STOLEN_16M:
  788. stolen = 16 * 1024 * 1024;
  789. break;
  790. case INTEL_855_GMCH_GMS_STOLEN_32M:
  791. stolen = 32 * 1024 * 1024;
  792. break;
  793. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  794. stolen = 48 * 1024 * 1024;
  795. break;
  796. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  797. stolen = 64 * 1024 * 1024;
  798. break;
  799. case INTEL_GMCH_GMS_STOLEN_128M:
  800. stolen = 128 * 1024 * 1024;
  801. break;
  802. case INTEL_GMCH_GMS_STOLEN_256M:
  803. stolen = 256 * 1024 * 1024;
  804. break;
  805. case INTEL_GMCH_GMS_STOLEN_96M:
  806. stolen = 96 * 1024 * 1024;
  807. break;
  808. case INTEL_GMCH_GMS_STOLEN_160M:
  809. stolen = 160 * 1024 * 1024;
  810. break;
  811. case INTEL_GMCH_GMS_STOLEN_224M:
  812. stolen = 224 * 1024 * 1024;
  813. break;
  814. case INTEL_GMCH_GMS_STOLEN_352M:
  815. stolen = 352 * 1024 * 1024;
  816. break;
  817. default:
  818. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  819. tmp & INTEL_GMCH_GMS_MASK);
  820. return -1;
  821. }
  822. *preallocated_size = stolen - overhead;
  823. return 0;
  824. }
  825. static int i915_load_modeset_init(struct drm_device *dev)
  826. {
  827. struct drm_i915_private *dev_priv = dev->dev_private;
  828. unsigned long agp_size, prealloc_size;
  829. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  830. int ret = 0;
  831. dev->devname = kstrdup(DRIVER_NAME, GFP_KERNEL);
  832. if (!dev->devname) {
  833. ret = -ENOMEM;
  834. goto out;
  835. }
  836. dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
  837. 0xff000000;
  838. if (IS_MOBILE(dev) || IS_I9XX(dev))
  839. dev_priv->cursor_needs_physical = true;
  840. else
  841. dev_priv->cursor_needs_physical = false;
  842. if (IS_I965G(dev) || IS_G33(dev))
  843. dev_priv->cursor_needs_physical = false;
  844. ret = i915_probe_agp(dev, &agp_size, &prealloc_size);
  845. if (ret)
  846. goto kfree_devname;
  847. /* Basic memrange allocator for stolen space (aka vram) */
  848. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  849. /* Let GEM Manage from end of prealloc space to end of aperture */
  850. i915_gem_do_init(dev, prealloc_size, agp_size);
  851. ret = i915_gem_init_ringbuffer(dev);
  852. if (ret)
  853. goto kfree_devname;
  854. /* Allow hardware batchbuffers unless told otherwise.
  855. */
  856. dev_priv->allow_batchbuffer = 1;
  857. ret = intel_init_bios(dev);
  858. if (ret)
  859. DRM_INFO("failed to find VBIOS tables\n");
  860. ret = drm_irq_install(dev);
  861. if (ret)
  862. goto destroy_ringbuffer;
  863. /* FIXME: re-add hotplug support */
  864. #if 0
  865. ret = drm_hotplug_init(dev);
  866. if (ret)
  867. goto destroy_ringbuffer;
  868. #endif
  869. /* Always safe in the mode setting case. */
  870. /* FIXME: do pre/post-mode set stuff in core KMS code */
  871. dev->vblank_disable_allowed = 1;
  872. /*
  873. * Initialize the hardware status page IRQ location.
  874. */
  875. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  876. intel_modeset_init(dev);
  877. drm_helper_initial_config(dev, false);
  878. return 0;
  879. destroy_ringbuffer:
  880. i915_gem_cleanup_ringbuffer(dev);
  881. kfree_devname:
  882. kfree(dev->devname);
  883. out:
  884. return ret;
  885. }
  886. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  887. {
  888. struct drm_i915_master_private *master_priv;
  889. master_priv = drm_calloc(1, sizeof(*master_priv), DRM_MEM_DRIVER);
  890. if (!master_priv)
  891. return -ENOMEM;
  892. master->driver_priv = master_priv;
  893. return 0;
  894. }
  895. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  896. {
  897. struct drm_i915_master_private *master_priv = master->driver_priv;
  898. if (!master_priv)
  899. return;
  900. drm_free(master_priv, sizeof(*master_priv), DRM_MEM_DRIVER);
  901. master->driver_priv = NULL;
  902. }
  903. /**
  904. * i915_driver_load - setup chip and create an initial config
  905. * @dev: DRM device
  906. * @flags: startup flags
  907. *
  908. * The driver load routine has to do several things:
  909. * - drive output discovery via intel_modeset_init()
  910. * - initialize the memory manager
  911. * - allocate initial config memory
  912. * - setup the DRM framebuffer with the allocated memory
  913. */
  914. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  915. {
  916. struct drm_i915_private *dev_priv = dev->dev_private;
  917. unsigned long base, size;
  918. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  919. /* i915 has 4 more counters */
  920. dev->counters += 4;
  921. dev->types[6] = _DRM_STAT_IRQ;
  922. dev->types[7] = _DRM_STAT_PRIMARY;
  923. dev->types[8] = _DRM_STAT_SECONDARY;
  924. dev->types[9] = _DRM_STAT_DMA;
  925. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  926. if (dev_priv == NULL)
  927. return -ENOMEM;
  928. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  929. dev->dev_private = (void *)dev_priv;
  930. dev_priv->dev = dev;
  931. /* Add register map (needed for suspend/resume) */
  932. base = drm_get_resource_start(dev, mmio_bar);
  933. size = drm_get_resource_len(dev, mmio_bar);
  934. dev_priv->regs = ioremap(base, size);
  935. if (!dev_priv->regs) {
  936. DRM_ERROR("failed to map registers\n");
  937. ret = -EIO;
  938. goto free_priv;
  939. }
  940. dev_priv->mm.gtt_mapping =
  941. io_mapping_create_wc(dev->agp->base,
  942. dev->agp->agp_info.aper_size * 1024*1024);
  943. if (dev_priv->mm.gtt_mapping == NULL) {
  944. ret = -EIO;
  945. goto out_rmmap;
  946. }
  947. /* Set up a WC MTRR for non-PAT systems. This is more common than
  948. * one would think, because the kernel disables PAT on first
  949. * generation Core chips because WC PAT gets overridden by a UC
  950. * MTRR if present. Even if a UC MTRR isn't present.
  951. */
  952. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  953. dev->agp->agp_info.aper_size *
  954. 1024 * 1024,
  955. MTRR_TYPE_WRCOMB, 1);
  956. if (dev_priv->mm.gtt_mtrr < 0) {
  957. DRM_INFO("MTRR allocation failed. Graphics "
  958. "performance may suffer.\n");
  959. }
  960. #ifdef CONFIG_HIGHMEM64G
  961. /* don't enable GEM on PAE - needs agp + set_memory_* interface fixes */
  962. dev_priv->has_gem = 0;
  963. #else
  964. /* enable GEM by default */
  965. dev_priv->has_gem = 1;
  966. #endif
  967. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  968. if (IS_GM45(dev))
  969. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  970. i915_gem_load(dev);
  971. /* Init HWS */
  972. if (!I915_NEED_GFX_HWS(dev)) {
  973. ret = i915_init_phys_hws(dev);
  974. if (ret != 0)
  975. goto out_iomapfree;
  976. }
  977. /* On the 945G/GM, the chipset reports the MSI capability on the
  978. * integrated graphics even though the support isn't actually there
  979. * according to the published specs. It doesn't appear to function
  980. * correctly in testing on 945G.
  981. * This may be a side effect of MSI having been made available for PEG
  982. * and the registers being closely associated.
  983. *
  984. * According to chipset errata, on the 965GM, MSI interrupts may
  985. * be lost or delayed, but we use them anyways to avoid
  986. * stuck interrupts on some machines.
  987. */
  988. if (!IS_I945G(dev) && !IS_I945GM(dev))
  989. pci_enable_msi(dev->pdev);
  990. intel_opregion_init(dev);
  991. spin_lock_init(&dev_priv->user_irq_lock);
  992. dev_priv->user_irq_refcount = 0;
  993. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  994. if (ret) {
  995. (void) i915_driver_unload(dev);
  996. return ret;
  997. }
  998. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  999. ret = i915_load_modeset_init(dev);
  1000. if (ret < 0) {
  1001. DRM_ERROR("failed to init modeset\n");
  1002. goto out_rmmap;
  1003. }
  1004. }
  1005. return 0;
  1006. out_iomapfree:
  1007. io_mapping_free(dev_priv->mm.gtt_mapping);
  1008. out_rmmap:
  1009. iounmap(dev_priv->regs);
  1010. free_priv:
  1011. drm_free(dev_priv, sizeof(struct drm_i915_private), DRM_MEM_DRIVER);
  1012. return ret;
  1013. }
  1014. int i915_driver_unload(struct drm_device *dev)
  1015. {
  1016. struct drm_i915_private *dev_priv = dev->dev_private;
  1017. io_mapping_free(dev_priv->mm.gtt_mapping);
  1018. if (dev_priv->mm.gtt_mtrr >= 0) {
  1019. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1020. dev->agp->agp_info.aper_size * 1024 * 1024);
  1021. dev_priv->mm.gtt_mtrr = -1;
  1022. }
  1023. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1024. drm_irq_uninstall(dev);
  1025. }
  1026. if (dev->pdev->msi_enabled)
  1027. pci_disable_msi(dev->pdev);
  1028. if (dev_priv->regs != NULL)
  1029. iounmap(dev_priv->regs);
  1030. intel_opregion_free(dev);
  1031. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1032. intel_modeset_cleanup(dev);
  1033. i915_gem_free_all_phys_object(dev);
  1034. mutex_lock(&dev->struct_mutex);
  1035. i915_gem_cleanup_ringbuffer(dev);
  1036. mutex_unlock(&dev->struct_mutex);
  1037. drm_mm_takedown(&dev_priv->vram);
  1038. i915_gem_lastclose(dev);
  1039. }
  1040. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  1041. DRM_MEM_DRIVER);
  1042. return 0;
  1043. }
  1044. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1045. {
  1046. struct drm_i915_file_private *i915_file_priv;
  1047. DRM_DEBUG("\n");
  1048. i915_file_priv = (struct drm_i915_file_private *)
  1049. drm_alloc(sizeof(*i915_file_priv), DRM_MEM_FILES);
  1050. if (!i915_file_priv)
  1051. return -ENOMEM;
  1052. file_priv->driver_priv = i915_file_priv;
  1053. i915_file_priv->mm.last_gem_seqno = 0;
  1054. i915_file_priv->mm.last_gem_throttle_seqno = 0;
  1055. return 0;
  1056. }
  1057. /**
  1058. * i915_driver_lastclose - clean up after all DRM clients have exited
  1059. * @dev: DRM device
  1060. *
  1061. * Take care of cleaning up after all DRM clients have exited. In the
  1062. * mode setting case, we want to restore the kernel's initial mode (just
  1063. * in case the last client left us in a bad state).
  1064. *
  1065. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1066. * and DMA structures, since the kernel won't be using them, and clea
  1067. * up any GEM state.
  1068. */
  1069. void i915_driver_lastclose(struct drm_device * dev)
  1070. {
  1071. drm_i915_private_t *dev_priv = dev->dev_private;
  1072. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1073. intelfb_restore();
  1074. return;
  1075. }
  1076. i915_gem_lastclose(dev);
  1077. if (dev_priv->agp_heap)
  1078. i915_mem_takedown(&(dev_priv->agp_heap));
  1079. i915_dma_cleanup(dev);
  1080. }
  1081. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1082. {
  1083. drm_i915_private_t *dev_priv = dev->dev_private;
  1084. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1085. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1086. }
  1087. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1088. {
  1089. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1090. drm_free(i915_file_priv, sizeof(*i915_file_priv), DRM_MEM_FILES);
  1091. }
  1092. struct drm_ioctl_desc i915_ioctls[] = {
  1093. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1094. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1095. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1096. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1097. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1098. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1099. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1100. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1101. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1102. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1103. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1104. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1105. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1106. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1107. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1108. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1109. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1110. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1111. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
  1112. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1113. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
  1114. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
  1115. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
  1116. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1117. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1118. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
  1119. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
  1120. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
  1121. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
  1122. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
  1123. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
  1124. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
  1125. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
  1126. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
  1127. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
  1128. };
  1129. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1130. /**
  1131. * Determine if the device really is AGP or not.
  1132. *
  1133. * All Intel graphics chipsets are treated as AGP, even if they are really
  1134. * PCI-e.
  1135. *
  1136. * \param dev The device to be tested.
  1137. *
  1138. * \returns
  1139. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1140. */
  1141. int i915_driver_device_is_agp(struct drm_device * dev)
  1142. {
  1143. return 1;
  1144. }