resource_tracker.c 94 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #define MLX4_MAC_VALID (1ull << 63)
  48. struct mac_res {
  49. struct list_head list;
  50. u64 mac;
  51. u8 port;
  52. };
  53. struct res_common {
  54. struct list_head list;
  55. struct rb_node node;
  56. u64 res_id;
  57. int owner;
  58. int state;
  59. int from_state;
  60. int to_state;
  61. int removing;
  62. };
  63. enum {
  64. RES_ANY_BUSY = 1
  65. };
  66. struct res_gid {
  67. struct list_head list;
  68. u8 gid[16];
  69. enum mlx4_protocol prot;
  70. enum mlx4_steer_type steer;
  71. u64 reg_id;
  72. };
  73. enum res_qp_states {
  74. RES_QP_BUSY = RES_ANY_BUSY,
  75. /* QP number was allocated */
  76. RES_QP_RESERVED,
  77. /* ICM memory for QP context was mapped */
  78. RES_QP_MAPPED,
  79. /* QP is in hw ownership */
  80. RES_QP_HW
  81. };
  82. struct res_qp {
  83. struct res_common com;
  84. struct res_mtt *mtt;
  85. struct res_cq *rcq;
  86. struct res_cq *scq;
  87. struct res_srq *srq;
  88. struct list_head mcg_list;
  89. spinlock_t mcg_spl;
  90. int local_qpn;
  91. atomic_t ref_count;
  92. u32 qpc_flags;
  93. u8 sched_queue;
  94. };
  95. enum res_mtt_states {
  96. RES_MTT_BUSY = RES_ANY_BUSY,
  97. RES_MTT_ALLOCATED,
  98. };
  99. static inline const char *mtt_states_str(enum res_mtt_states state)
  100. {
  101. switch (state) {
  102. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  103. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  104. default: return "Unknown";
  105. }
  106. }
  107. struct res_mtt {
  108. struct res_common com;
  109. int order;
  110. atomic_t ref_count;
  111. };
  112. enum res_mpt_states {
  113. RES_MPT_BUSY = RES_ANY_BUSY,
  114. RES_MPT_RESERVED,
  115. RES_MPT_MAPPED,
  116. RES_MPT_HW,
  117. };
  118. struct res_mpt {
  119. struct res_common com;
  120. struct res_mtt *mtt;
  121. int key;
  122. };
  123. enum res_eq_states {
  124. RES_EQ_BUSY = RES_ANY_BUSY,
  125. RES_EQ_RESERVED,
  126. RES_EQ_HW,
  127. };
  128. struct res_eq {
  129. struct res_common com;
  130. struct res_mtt *mtt;
  131. };
  132. enum res_cq_states {
  133. RES_CQ_BUSY = RES_ANY_BUSY,
  134. RES_CQ_ALLOCATED,
  135. RES_CQ_HW,
  136. };
  137. struct res_cq {
  138. struct res_common com;
  139. struct res_mtt *mtt;
  140. atomic_t ref_count;
  141. };
  142. enum res_srq_states {
  143. RES_SRQ_BUSY = RES_ANY_BUSY,
  144. RES_SRQ_ALLOCATED,
  145. RES_SRQ_HW,
  146. };
  147. struct res_srq {
  148. struct res_common com;
  149. struct res_mtt *mtt;
  150. struct res_cq *cq;
  151. atomic_t ref_count;
  152. };
  153. enum res_counter_states {
  154. RES_COUNTER_BUSY = RES_ANY_BUSY,
  155. RES_COUNTER_ALLOCATED,
  156. };
  157. struct res_counter {
  158. struct res_common com;
  159. int port;
  160. };
  161. enum res_xrcdn_states {
  162. RES_XRCD_BUSY = RES_ANY_BUSY,
  163. RES_XRCD_ALLOCATED,
  164. };
  165. struct res_xrcdn {
  166. struct res_common com;
  167. int port;
  168. };
  169. enum res_fs_rule_states {
  170. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  171. RES_FS_RULE_ALLOCATED,
  172. };
  173. struct res_fs_rule {
  174. struct res_common com;
  175. int qpn;
  176. };
  177. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  178. {
  179. struct rb_node *node = root->rb_node;
  180. while (node) {
  181. struct res_common *res = container_of(node, struct res_common,
  182. node);
  183. if (res_id < res->res_id)
  184. node = node->rb_left;
  185. else if (res_id > res->res_id)
  186. node = node->rb_right;
  187. else
  188. return res;
  189. }
  190. return NULL;
  191. }
  192. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  193. {
  194. struct rb_node **new = &(root->rb_node), *parent = NULL;
  195. /* Figure out where to put new node */
  196. while (*new) {
  197. struct res_common *this = container_of(*new, struct res_common,
  198. node);
  199. parent = *new;
  200. if (res->res_id < this->res_id)
  201. new = &((*new)->rb_left);
  202. else if (res->res_id > this->res_id)
  203. new = &((*new)->rb_right);
  204. else
  205. return -EEXIST;
  206. }
  207. /* Add new node and rebalance tree. */
  208. rb_link_node(&res->node, parent, new);
  209. rb_insert_color(&res->node, root);
  210. return 0;
  211. }
  212. enum qp_transition {
  213. QP_TRANS_INIT2RTR,
  214. QP_TRANS_RTR2RTS,
  215. QP_TRANS_RTS2RTS,
  216. QP_TRANS_SQERR2RTS,
  217. QP_TRANS_SQD2SQD,
  218. QP_TRANS_SQD2RTS
  219. };
  220. /* For Debug uses */
  221. static const char *ResourceType(enum mlx4_resource rt)
  222. {
  223. switch (rt) {
  224. case RES_QP: return "RES_QP";
  225. case RES_CQ: return "RES_CQ";
  226. case RES_SRQ: return "RES_SRQ";
  227. case RES_MPT: return "RES_MPT";
  228. case RES_MTT: return "RES_MTT";
  229. case RES_MAC: return "RES_MAC";
  230. case RES_EQ: return "RES_EQ";
  231. case RES_COUNTER: return "RES_COUNTER";
  232. case RES_FS_RULE: return "RES_FS_RULE";
  233. case RES_XRCD: return "RES_XRCD";
  234. default: return "Unknown resource type !!!";
  235. };
  236. }
  237. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  238. {
  239. struct mlx4_priv *priv = mlx4_priv(dev);
  240. int i;
  241. int t;
  242. priv->mfunc.master.res_tracker.slave_list =
  243. kzalloc(dev->num_slaves * sizeof(struct slave_list),
  244. GFP_KERNEL);
  245. if (!priv->mfunc.master.res_tracker.slave_list)
  246. return -ENOMEM;
  247. for (i = 0 ; i < dev->num_slaves; i++) {
  248. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  249. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  250. slave_list[i].res_list[t]);
  251. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  252. }
  253. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  254. dev->num_slaves);
  255. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  256. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  257. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  258. return 0 ;
  259. }
  260. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  261. enum mlx4_res_tracker_free_type type)
  262. {
  263. struct mlx4_priv *priv = mlx4_priv(dev);
  264. int i;
  265. if (priv->mfunc.master.res_tracker.slave_list) {
  266. if (type != RES_TR_FREE_STRUCTS_ONLY)
  267. for (i = 0 ; i < dev->num_slaves; i++)
  268. if (type == RES_TR_FREE_ALL ||
  269. dev->caps.function != i)
  270. mlx4_delete_all_resources_for_slave(dev, i);
  271. if (type != RES_TR_FREE_SLAVES_ONLY) {
  272. kfree(priv->mfunc.master.res_tracker.slave_list);
  273. priv->mfunc.master.res_tracker.slave_list = NULL;
  274. }
  275. }
  276. }
  277. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  278. struct mlx4_cmd_mailbox *inbox)
  279. {
  280. u8 sched = *(u8 *)(inbox->buf + 64);
  281. u8 orig_index = *(u8 *)(inbox->buf + 35);
  282. u8 new_index;
  283. struct mlx4_priv *priv = mlx4_priv(dev);
  284. int port;
  285. port = (sched >> 6 & 1) + 1;
  286. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  287. *(u8 *)(inbox->buf + 35) = new_index;
  288. }
  289. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  290. u8 slave)
  291. {
  292. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  293. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  294. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  295. if (MLX4_QP_ST_UD == ts)
  296. qp_ctx->pri_path.mgid_index = 0x80 | slave;
  297. if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_UC == ts) {
  298. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  299. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  300. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  301. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  302. }
  303. }
  304. static int update_vport_qp_param(struct mlx4_dev *dev,
  305. struct mlx4_cmd_mailbox *inbox,
  306. u8 slave, u32 qpn)
  307. {
  308. struct mlx4_qp_context *qpc = inbox->buf + 8;
  309. struct mlx4_vport_oper_state *vp_oper;
  310. struct mlx4_priv *priv;
  311. u32 qp_type;
  312. int port;
  313. port = (qpc->pri_path.sched_queue & 0x40) ? 2 : 1;
  314. priv = mlx4_priv(dev);
  315. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  316. if (MLX4_VGT != vp_oper->state.default_vlan) {
  317. qp_type = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  318. if (MLX4_QP_ST_RC == qp_type ||
  319. (MLX4_QP_ST_UD == qp_type &&
  320. !mlx4_is_qp_reserved(dev, qpn)))
  321. return -EINVAL;
  322. /* the reserved QPs (special, proxy, tunnel)
  323. * do not operate over vlans
  324. */
  325. if (mlx4_is_qp_reserved(dev, qpn))
  326. return 0;
  327. /* force strip vlan by clear vsd */
  328. qpc->param3 &= ~cpu_to_be32(MLX4_STRIP_VLAN);
  329. if (vp_oper->state.link_state == IFLA_VF_LINK_STATE_DISABLE &&
  330. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) {
  331. qpc->pri_path.vlan_control =
  332. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  333. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  334. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  335. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  336. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  337. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  338. } else if (0 != vp_oper->state.default_vlan) {
  339. qpc->pri_path.vlan_control =
  340. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  341. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  342. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  343. } else { /* priority tagged */
  344. qpc->pri_path.vlan_control =
  345. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  346. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  347. }
  348. qpc->pri_path.fvl_rx |= MLX4_FVL_RX_FORCE_ETH_VLAN;
  349. qpc->pri_path.vlan_index = vp_oper->vlan_idx;
  350. qpc->pri_path.fl |= MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  351. qpc->pri_path.feup |= MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  352. qpc->pri_path.sched_queue &= 0xC7;
  353. qpc->pri_path.sched_queue |= (vp_oper->state.default_qos) << 3;
  354. }
  355. if (vp_oper->state.spoofchk) {
  356. qpc->pri_path.feup |= MLX4_FSM_FORCE_ETH_SRC_MAC;
  357. qpc->pri_path.grh_mylmc = (0x80 & qpc->pri_path.grh_mylmc) + vp_oper->mac_idx;
  358. }
  359. return 0;
  360. }
  361. static int mpt_mask(struct mlx4_dev *dev)
  362. {
  363. return dev->caps.num_mpts - 1;
  364. }
  365. static void *find_res(struct mlx4_dev *dev, u64 res_id,
  366. enum mlx4_resource type)
  367. {
  368. struct mlx4_priv *priv = mlx4_priv(dev);
  369. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  370. res_id);
  371. }
  372. static int get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  373. enum mlx4_resource type,
  374. void *res)
  375. {
  376. struct res_common *r;
  377. int err = 0;
  378. spin_lock_irq(mlx4_tlock(dev));
  379. r = find_res(dev, res_id, type);
  380. if (!r) {
  381. err = -ENONET;
  382. goto exit;
  383. }
  384. if (r->state == RES_ANY_BUSY) {
  385. err = -EBUSY;
  386. goto exit;
  387. }
  388. if (r->owner != slave) {
  389. err = -EPERM;
  390. goto exit;
  391. }
  392. r->from_state = r->state;
  393. r->state = RES_ANY_BUSY;
  394. if (res)
  395. *((struct res_common **)res) = r;
  396. exit:
  397. spin_unlock_irq(mlx4_tlock(dev));
  398. return err;
  399. }
  400. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  401. enum mlx4_resource type,
  402. u64 res_id, int *slave)
  403. {
  404. struct res_common *r;
  405. int err = -ENOENT;
  406. int id = res_id;
  407. if (type == RES_QP)
  408. id &= 0x7fffff;
  409. spin_lock(mlx4_tlock(dev));
  410. r = find_res(dev, id, type);
  411. if (r) {
  412. *slave = r->owner;
  413. err = 0;
  414. }
  415. spin_unlock(mlx4_tlock(dev));
  416. return err;
  417. }
  418. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  419. enum mlx4_resource type)
  420. {
  421. struct res_common *r;
  422. spin_lock_irq(mlx4_tlock(dev));
  423. r = find_res(dev, res_id, type);
  424. if (r)
  425. r->state = r->from_state;
  426. spin_unlock_irq(mlx4_tlock(dev));
  427. }
  428. static struct res_common *alloc_qp_tr(int id)
  429. {
  430. struct res_qp *ret;
  431. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  432. if (!ret)
  433. return NULL;
  434. ret->com.res_id = id;
  435. ret->com.state = RES_QP_RESERVED;
  436. ret->local_qpn = id;
  437. INIT_LIST_HEAD(&ret->mcg_list);
  438. spin_lock_init(&ret->mcg_spl);
  439. atomic_set(&ret->ref_count, 0);
  440. return &ret->com;
  441. }
  442. static struct res_common *alloc_mtt_tr(int id, int order)
  443. {
  444. struct res_mtt *ret;
  445. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  446. if (!ret)
  447. return NULL;
  448. ret->com.res_id = id;
  449. ret->order = order;
  450. ret->com.state = RES_MTT_ALLOCATED;
  451. atomic_set(&ret->ref_count, 0);
  452. return &ret->com;
  453. }
  454. static struct res_common *alloc_mpt_tr(int id, int key)
  455. {
  456. struct res_mpt *ret;
  457. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  458. if (!ret)
  459. return NULL;
  460. ret->com.res_id = id;
  461. ret->com.state = RES_MPT_RESERVED;
  462. ret->key = key;
  463. return &ret->com;
  464. }
  465. static struct res_common *alloc_eq_tr(int id)
  466. {
  467. struct res_eq *ret;
  468. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  469. if (!ret)
  470. return NULL;
  471. ret->com.res_id = id;
  472. ret->com.state = RES_EQ_RESERVED;
  473. return &ret->com;
  474. }
  475. static struct res_common *alloc_cq_tr(int id)
  476. {
  477. struct res_cq *ret;
  478. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  479. if (!ret)
  480. return NULL;
  481. ret->com.res_id = id;
  482. ret->com.state = RES_CQ_ALLOCATED;
  483. atomic_set(&ret->ref_count, 0);
  484. return &ret->com;
  485. }
  486. static struct res_common *alloc_srq_tr(int id)
  487. {
  488. struct res_srq *ret;
  489. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  490. if (!ret)
  491. return NULL;
  492. ret->com.res_id = id;
  493. ret->com.state = RES_SRQ_ALLOCATED;
  494. atomic_set(&ret->ref_count, 0);
  495. return &ret->com;
  496. }
  497. static struct res_common *alloc_counter_tr(int id)
  498. {
  499. struct res_counter *ret;
  500. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  501. if (!ret)
  502. return NULL;
  503. ret->com.res_id = id;
  504. ret->com.state = RES_COUNTER_ALLOCATED;
  505. return &ret->com;
  506. }
  507. static struct res_common *alloc_xrcdn_tr(int id)
  508. {
  509. struct res_xrcdn *ret;
  510. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  511. if (!ret)
  512. return NULL;
  513. ret->com.res_id = id;
  514. ret->com.state = RES_XRCD_ALLOCATED;
  515. return &ret->com;
  516. }
  517. static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
  518. {
  519. struct res_fs_rule *ret;
  520. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  521. if (!ret)
  522. return NULL;
  523. ret->com.res_id = id;
  524. ret->com.state = RES_FS_RULE_ALLOCATED;
  525. ret->qpn = qpn;
  526. return &ret->com;
  527. }
  528. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  529. int extra)
  530. {
  531. struct res_common *ret;
  532. switch (type) {
  533. case RES_QP:
  534. ret = alloc_qp_tr(id);
  535. break;
  536. case RES_MPT:
  537. ret = alloc_mpt_tr(id, extra);
  538. break;
  539. case RES_MTT:
  540. ret = alloc_mtt_tr(id, extra);
  541. break;
  542. case RES_EQ:
  543. ret = alloc_eq_tr(id);
  544. break;
  545. case RES_CQ:
  546. ret = alloc_cq_tr(id);
  547. break;
  548. case RES_SRQ:
  549. ret = alloc_srq_tr(id);
  550. break;
  551. case RES_MAC:
  552. printk(KERN_ERR "implementation missing\n");
  553. return NULL;
  554. case RES_COUNTER:
  555. ret = alloc_counter_tr(id);
  556. break;
  557. case RES_XRCD:
  558. ret = alloc_xrcdn_tr(id);
  559. break;
  560. case RES_FS_RULE:
  561. ret = alloc_fs_rule_tr(id, extra);
  562. break;
  563. default:
  564. return NULL;
  565. }
  566. if (ret)
  567. ret->owner = slave;
  568. return ret;
  569. }
  570. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  571. enum mlx4_resource type, int extra)
  572. {
  573. int i;
  574. int err;
  575. struct mlx4_priv *priv = mlx4_priv(dev);
  576. struct res_common **res_arr;
  577. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  578. struct rb_root *root = &tracker->res_tree[type];
  579. res_arr = kzalloc(count * sizeof *res_arr, GFP_KERNEL);
  580. if (!res_arr)
  581. return -ENOMEM;
  582. for (i = 0; i < count; ++i) {
  583. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  584. if (!res_arr[i]) {
  585. for (--i; i >= 0; --i)
  586. kfree(res_arr[i]);
  587. kfree(res_arr);
  588. return -ENOMEM;
  589. }
  590. }
  591. spin_lock_irq(mlx4_tlock(dev));
  592. for (i = 0; i < count; ++i) {
  593. if (find_res(dev, base + i, type)) {
  594. err = -EEXIST;
  595. goto undo;
  596. }
  597. err = res_tracker_insert(root, res_arr[i]);
  598. if (err)
  599. goto undo;
  600. list_add_tail(&res_arr[i]->list,
  601. &tracker->slave_list[slave].res_list[type]);
  602. }
  603. spin_unlock_irq(mlx4_tlock(dev));
  604. kfree(res_arr);
  605. return 0;
  606. undo:
  607. for (--i; i >= base; --i)
  608. rb_erase(&res_arr[i]->node, root);
  609. spin_unlock_irq(mlx4_tlock(dev));
  610. for (i = 0; i < count; ++i)
  611. kfree(res_arr[i]);
  612. kfree(res_arr);
  613. return err;
  614. }
  615. static int remove_qp_ok(struct res_qp *res)
  616. {
  617. if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
  618. !list_empty(&res->mcg_list)) {
  619. pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
  620. res->com.state, atomic_read(&res->ref_count));
  621. return -EBUSY;
  622. } else if (res->com.state != RES_QP_RESERVED) {
  623. return -EPERM;
  624. }
  625. return 0;
  626. }
  627. static int remove_mtt_ok(struct res_mtt *res, int order)
  628. {
  629. if (res->com.state == RES_MTT_BUSY ||
  630. atomic_read(&res->ref_count)) {
  631. printk(KERN_DEBUG "%s-%d: state %s, ref_count %d\n",
  632. __func__, __LINE__,
  633. mtt_states_str(res->com.state),
  634. atomic_read(&res->ref_count));
  635. return -EBUSY;
  636. } else if (res->com.state != RES_MTT_ALLOCATED)
  637. return -EPERM;
  638. else if (res->order != order)
  639. return -EINVAL;
  640. return 0;
  641. }
  642. static int remove_mpt_ok(struct res_mpt *res)
  643. {
  644. if (res->com.state == RES_MPT_BUSY)
  645. return -EBUSY;
  646. else if (res->com.state != RES_MPT_RESERVED)
  647. return -EPERM;
  648. return 0;
  649. }
  650. static int remove_eq_ok(struct res_eq *res)
  651. {
  652. if (res->com.state == RES_MPT_BUSY)
  653. return -EBUSY;
  654. else if (res->com.state != RES_MPT_RESERVED)
  655. return -EPERM;
  656. return 0;
  657. }
  658. static int remove_counter_ok(struct res_counter *res)
  659. {
  660. if (res->com.state == RES_COUNTER_BUSY)
  661. return -EBUSY;
  662. else if (res->com.state != RES_COUNTER_ALLOCATED)
  663. return -EPERM;
  664. return 0;
  665. }
  666. static int remove_xrcdn_ok(struct res_xrcdn *res)
  667. {
  668. if (res->com.state == RES_XRCD_BUSY)
  669. return -EBUSY;
  670. else if (res->com.state != RES_XRCD_ALLOCATED)
  671. return -EPERM;
  672. return 0;
  673. }
  674. static int remove_fs_rule_ok(struct res_fs_rule *res)
  675. {
  676. if (res->com.state == RES_FS_RULE_BUSY)
  677. return -EBUSY;
  678. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  679. return -EPERM;
  680. return 0;
  681. }
  682. static int remove_cq_ok(struct res_cq *res)
  683. {
  684. if (res->com.state == RES_CQ_BUSY)
  685. return -EBUSY;
  686. else if (res->com.state != RES_CQ_ALLOCATED)
  687. return -EPERM;
  688. return 0;
  689. }
  690. static int remove_srq_ok(struct res_srq *res)
  691. {
  692. if (res->com.state == RES_SRQ_BUSY)
  693. return -EBUSY;
  694. else if (res->com.state != RES_SRQ_ALLOCATED)
  695. return -EPERM;
  696. return 0;
  697. }
  698. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  699. {
  700. switch (type) {
  701. case RES_QP:
  702. return remove_qp_ok((struct res_qp *)res);
  703. case RES_CQ:
  704. return remove_cq_ok((struct res_cq *)res);
  705. case RES_SRQ:
  706. return remove_srq_ok((struct res_srq *)res);
  707. case RES_MPT:
  708. return remove_mpt_ok((struct res_mpt *)res);
  709. case RES_MTT:
  710. return remove_mtt_ok((struct res_mtt *)res, extra);
  711. case RES_MAC:
  712. return -ENOSYS;
  713. case RES_EQ:
  714. return remove_eq_ok((struct res_eq *)res);
  715. case RES_COUNTER:
  716. return remove_counter_ok((struct res_counter *)res);
  717. case RES_XRCD:
  718. return remove_xrcdn_ok((struct res_xrcdn *)res);
  719. case RES_FS_RULE:
  720. return remove_fs_rule_ok((struct res_fs_rule *)res);
  721. default:
  722. return -EINVAL;
  723. }
  724. }
  725. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  726. enum mlx4_resource type, int extra)
  727. {
  728. u64 i;
  729. int err;
  730. struct mlx4_priv *priv = mlx4_priv(dev);
  731. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  732. struct res_common *r;
  733. spin_lock_irq(mlx4_tlock(dev));
  734. for (i = base; i < base + count; ++i) {
  735. r = res_tracker_lookup(&tracker->res_tree[type], i);
  736. if (!r) {
  737. err = -ENOENT;
  738. goto out;
  739. }
  740. if (r->owner != slave) {
  741. err = -EPERM;
  742. goto out;
  743. }
  744. err = remove_ok(r, type, extra);
  745. if (err)
  746. goto out;
  747. }
  748. for (i = base; i < base + count; ++i) {
  749. r = res_tracker_lookup(&tracker->res_tree[type], i);
  750. rb_erase(&r->node, &tracker->res_tree[type]);
  751. list_del(&r->list);
  752. kfree(r);
  753. }
  754. err = 0;
  755. out:
  756. spin_unlock_irq(mlx4_tlock(dev));
  757. return err;
  758. }
  759. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  760. enum res_qp_states state, struct res_qp **qp,
  761. int alloc)
  762. {
  763. struct mlx4_priv *priv = mlx4_priv(dev);
  764. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  765. struct res_qp *r;
  766. int err = 0;
  767. spin_lock_irq(mlx4_tlock(dev));
  768. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  769. if (!r)
  770. err = -ENOENT;
  771. else if (r->com.owner != slave)
  772. err = -EPERM;
  773. else {
  774. switch (state) {
  775. case RES_QP_BUSY:
  776. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  777. __func__, r->com.res_id);
  778. err = -EBUSY;
  779. break;
  780. case RES_QP_RESERVED:
  781. if (r->com.state == RES_QP_MAPPED && !alloc)
  782. break;
  783. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  784. err = -EINVAL;
  785. break;
  786. case RES_QP_MAPPED:
  787. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  788. r->com.state == RES_QP_HW)
  789. break;
  790. else {
  791. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  792. r->com.res_id);
  793. err = -EINVAL;
  794. }
  795. break;
  796. case RES_QP_HW:
  797. if (r->com.state != RES_QP_MAPPED)
  798. err = -EINVAL;
  799. break;
  800. default:
  801. err = -EINVAL;
  802. }
  803. if (!err) {
  804. r->com.from_state = r->com.state;
  805. r->com.to_state = state;
  806. r->com.state = RES_QP_BUSY;
  807. if (qp)
  808. *qp = r;
  809. }
  810. }
  811. spin_unlock_irq(mlx4_tlock(dev));
  812. return err;
  813. }
  814. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  815. enum res_mpt_states state, struct res_mpt **mpt)
  816. {
  817. struct mlx4_priv *priv = mlx4_priv(dev);
  818. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  819. struct res_mpt *r;
  820. int err = 0;
  821. spin_lock_irq(mlx4_tlock(dev));
  822. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  823. if (!r)
  824. err = -ENOENT;
  825. else if (r->com.owner != slave)
  826. err = -EPERM;
  827. else {
  828. switch (state) {
  829. case RES_MPT_BUSY:
  830. err = -EINVAL;
  831. break;
  832. case RES_MPT_RESERVED:
  833. if (r->com.state != RES_MPT_MAPPED)
  834. err = -EINVAL;
  835. break;
  836. case RES_MPT_MAPPED:
  837. if (r->com.state != RES_MPT_RESERVED &&
  838. r->com.state != RES_MPT_HW)
  839. err = -EINVAL;
  840. break;
  841. case RES_MPT_HW:
  842. if (r->com.state != RES_MPT_MAPPED)
  843. err = -EINVAL;
  844. break;
  845. default:
  846. err = -EINVAL;
  847. }
  848. if (!err) {
  849. r->com.from_state = r->com.state;
  850. r->com.to_state = state;
  851. r->com.state = RES_MPT_BUSY;
  852. if (mpt)
  853. *mpt = r;
  854. }
  855. }
  856. spin_unlock_irq(mlx4_tlock(dev));
  857. return err;
  858. }
  859. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  860. enum res_eq_states state, struct res_eq **eq)
  861. {
  862. struct mlx4_priv *priv = mlx4_priv(dev);
  863. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  864. struct res_eq *r;
  865. int err = 0;
  866. spin_lock_irq(mlx4_tlock(dev));
  867. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  868. if (!r)
  869. err = -ENOENT;
  870. else if (r->com.owner != slave)
  871. err = -EPERM;
  872. else {
  873. switch (state) {
  874. case RES_EQ_BUSY:
  875. err = -EINVAL;
  876. break;
  877. case RES_EQ_RESERVED:
  878. if (r->com.state != RES_EQ_HW)
  879. err = -EINVAL;
  880. break;
  881. case RES_EQ_HW:
  882. if (r->com.state != RES_EQ_RESERVED)
  883. err = -EINVAL;
  884. break;
  885. default:
  886. err = -EINVAL;
  887. }
  888. if (!err) {
  889. r->com.from_state = r->com.state;
  890. r->com.to_state = state;
  891. r->com.state = RES_EQ_BUSY;
  892. if (eq)
  893. *eq = r;
  894. }
  895. }
  896. spin_unlock_irq(mlx4_tlock(dev));
  897. return err;
  898. }
  899. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  900. enum res_cq_states state, struct res_cq **cq)
  901. {
  902. struct mlx4_priv *priv = mlx4_priv(dev);
  903. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  904. struct res_cq *r;
  905. int err;
  906. spin_lock_irq(mlx4_tlock(dev));
  907. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  908. if (!r)
  909. err = -ENOENT;
  910. else if (r->com.owner != slave)
  911. err = -EPERM;
  912. else {
  913. switch (state) {
  914. case RES_CQ_BUSY:
  915. err = -EBUSY;
  916. break;
  917. case RES_CQ_ALLOCATED:
  918. if (r->com.state != RES_CQ_HW)
  919. err = -EINVAL;
  920. else if (atomic_read(&r->ref_count))
  921. err = -EBUSY;
  922. else
  923. err = 0;
  924. break;
  925. case RES_CQ_HW:
  926. if (r->com.state != RES_CQ_ALLOCATED)
  927. err = -EINVAL;
  928. else
  929. err = 0;
  930. break;
  931. default:
  932. err = -EINVAL;
  933. }
  934. if (!err) {
  935. r->com.from_state = r->com.state;
  936. r->com.to_state = state;
  937. r->com.state = RES_CQ_BUSY;
  938. if (cq)
  939. *cq = r;
  940. }
  941. }
  942. spin_unlock_irq(mlx4_tlock(dev));
  943. return err;
  944. }
  945. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  946. enum res_cq_states state, struct res_srq **srq)
  947. {
  948. struct mlx4_priv *priv = mlx4_priv(dev);
  949. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  950. struct res_srq *r;
  951. int err = 0;
  952. spin_lock_irq(mlx4_tlock(dev));
  953. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  954. if (!r)
  955. err = -ENOENT;
  956. else if (r->com.owner != slave)
  957. err = -EPERM;
  958. else {
  959. switch (state) {
  960. case RES_SRQ_BUSY:
  961. err = -EINVAL;
  962. break;
  963. case RES_SRQ_ALLOCATED:
  964. if (r->com.state != RES_SRQ_HW)
  965. err = -EINVAL;
  966. else if (atomic_read(&r->ref_count))
  967. err = -EBUSY;
  968. break;
  969. case RES_SRQ_HW:
  970. if (r->com.state != RES_SRQ_ALLOCATED)
  971. err = -EINVAL;
  972. break;
  973. default:
  974. err = -EINVAL;
  975. }
  976. if (!err) {
  977. r->com.from_state = r->com.state;
  978. r->com.to_state = state;
  979. r->com.state = RES_SRQ_BUSY;
  980. if (srq)
  981. *srq = r;
  982. }
  983. }
  984. spin_unlock_irq(mlx4_tlock(dev));
  985. return err;
  986. }
  987. static void res_abort_move(struct mlx4_dev *dev, int slave,
  988. enum mlx4_resource type, int id)
  989. {
  990. struct mlx4_priv *priv = mlx4_priv(dev);
  991. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  992. struct res_common *r;
  993. spin_lock_irq(mlx4_tlock(dev));
  994. r = res_tracker_lookup(&tracker->res_tree[type], id);
  995. if (r && (r->owner == slave))
  996. r->state = r->from_state;
  997. spin_unlock_irq(mlx4_tlock(dev));
  998. }
  999. static void res_end_move(struct mlx4_dev *dev, int slave,
  1000. enum mlx4_resource type, int id)
  1001. {
  1002. struct mlx4_priv *priv = mlx4_priv(dev);
  1003. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1004. struct res_common *r;
  1005. spin_lock_irq(mlx4_tlock(dev));
  1006. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1007. if (r && (r->owner == slave))
  1008. r->state = r->to_state;
  1009. spin_unlock_irq(mlx4_tlock(dev));
  1010. }
  1011. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  1012. {
  1013. return mlx4_is_qp_reserved(dev, qpn) &&
  1014. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  1015. }
  1016. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  1017. {
  1018. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  1019. }
  1020. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1021. u64 in_param, u64 *out_param)
  1022. {
  1023. int err;
  1024. int count;
  1025. int align;
  1026. int base;
  1027. int qpn;
  1028. switch (op) {
  1029. case RES_OP_RESERVE:
  1030. count = get_param_l(&in_param);
  1031. align = get_param_h(&in_param);
  1032. err = __mlx4_qp_reserve_range(dev, count, align, &base);
  1033. if (err)
  1034. return err;
  1035. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  1036. if (err) {
  1037. __mlx4_qp_release_range(dev, base, count);
  1038. return err;
  1039. }
  1040. set_param_l(out_param, base);
  1041. break;
  1042. case RES_OP_MAP_ICM:
  1043. qpn = get_param_l(&in_param) & 0x7fffff;
  1044. if (valid_reserved(dev, slave, qpn)) {
  1045. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1046. if (err)
  1047. return err;
  1048. }
  1049. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  1050. NULL, 1);
  1051. if (err)
  1052. return err;
  1053. if (!fw_reserved(dev, qpn)) {
  1054. err = __mlx4_qp_alloc_icm(dev, qpn);
  1055. if (err) {
  1056. res_abort_move(dev, slave, RES_QP, qpn);
  1057. return err;
  1058. }
  1059. }
  1060. res_end_move(dev, slave, RES_QP, qpn);
  1061. break;
  1062. default:
  1063. err = -EINVAL;
  1064. break;
  1065. }
  1066. return err;
  1067. }
  1068. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1069. u64 in_param, u64 *out_param)
  1070. {
  1071. int err = -EINVAL;
  1072. int base;
  1073. int order;
  1074. if (op != RES_OP_RESERVE_AND_MAP)
  1075. return err;
  1076. order = get_param_l(&in_param);
  1077. base = __mlx4_alloc_mtt_range(dev, order);
  1078. if (base == -1)
  1079. return -ENOMEM;
  1080. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1081. if (err)
  1082. __mlx4_free_mtt_range(dev, base, order);
  1083. else
  1084. set_param_l(out_param, base);
  1085. return err;
  1086. }
  1087. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1088. u64 in_param, u64 *out_param)
  1089. {
  1090. int err = -EINVAL;
  1091. int index;
  1092. int id;
  1093. struct res_mpt *mpt;
  1094. switch (op) {
  1095. case RES_OP_RESERVE:
  1096. index = __mlx4_mpt_reserve(dev);
  1097. if (index == -1)
  1098. break;
  1099. id = index & mpt_mask(dev);
  1100. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1101. if (err) {
  1102. __mlx4_mpt_release(dev, index);
  1103. break;
  1104. }
  1105. set_param_l(out_param, index);
  1106. break;
  1107. case RES_OP_MAP_ICM:
  1108. index = get_param_l(&in_param);
  1109. id = index & mpt_mask(dev);
  1110. err = mr_res_start_move_to(dev, slave, id,
  1111. RES_MPT_MAPPED, &mpt);
  1112. if (err)
  1113. return err;
  1114. err = __mlx4_mpt_alloc_icm(dev, mpt->key);
  1115. if (err) {
  1116. res_abort_move(dev, slave, RES_MPT, id);
  1117. return err;
  1118. }
  1119. res_end_move(dev, slave, RES_MPT, id);
  1120. break;
  1121. }
  1122. return err;
  1123. }
  1124. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1125. u64 in_param, u64 *out_param)
  1126. {
  1127. int cqn;
  1128. int err;
  1129. switch (op) {
  1130. case RES_OP_RESERVE_AND_MAP:
  1131. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1132. if (err)
  1133. break;
  1134. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1135. if (err) {
  1136. __mlx4_cq_free_icm(dev, cqn);
  1137. break;
  1138. }
  1139. set_param_l(out_param, cqn);
  1140. break;
  1141. default:
  1142. err = -EINVAL;
  1143. }
  1144. return err;
  1145. }
  1146. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1147. u64 in_param, u64 *out_param)
  1148. {
  1149. int srqn;
  1150. int err;
  1151. switch (op) {
  1152. case RES_OP_RESERVE_AND_MAP:
  1153. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1154. if (err)
  1155. break;
  1156. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1157. if (err) {
  1158. __mlx4_srq_free_icm(dev, srqn);
  1159. break;
  1160. }
  1161. set_param_l(out_param, srqn);
  1162. break;
  1163. default:
  1164. err = -EINVAL;
  1165. }
  1166. return err;
  1167. }
  1168. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port)
  1169. {
  1170. struct mlx4_priv *priv = mlx4_priv(dev);
  1171. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1172. struct mac_res *res;
  1173. res = kzalloc(sizeof *res, GFP_KERNEL);
  1174. if (!res)
  1175. return -ENOMEM;
  1176. res->mac = mac;
  1177. res->port = (u8) port;
  1178. list_add_tail(&res->list,
  1179. &tracker->slave_list[slave].res_list[RES_MAC]);
  1180. return 0;
  1181. }
  1182. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1183. int port)
  1184. {
  1185. struct mlx4_priv *priv = mlx4_priv(dev);
  1186. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1187. struct list_head *mac_list =
  1188. &tracker->slave_list[slave].res_list[RES_MAC];
  1189. struct mac_res *res, *tmp;
  1190. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1191. if (res->mac == mac && res->port == (u8) port) {
  1192. list_del(&res->list);
  1193. kfree(res);
  1194. break;
  1195. }
  1196. }
  1197. }
  1198. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1199. {
  1200. struct mlx4_priv *priv = mlx4_priv(dev);
  1201. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1202. struct list_head *mac_list =
  1203. &tracker->slave_list[slave].res_list[RES_MAC];
  1204. struct mac_res *res, *tmp;
  1205. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1206. list_del(&res->list);
  1207. __mlx4_unregister_mac(dev, res->port, res->mac);
  1208. kfree(res);
  1209. }
  1210. }
  1211. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1212. u64 in_param, u64 *out_param, int in_port)
  1213. {
  1214. int err = -EINVAL;
  1215. int port;
  1216. u64 mac;
  1217. if (op != RES_OP_RESERVE_AND_MAP)
  1218. return err;
  1219. port = !in_port ? get_param_l(out_param) : in_port;
  1220. mac = in_param;
  1221. err = __mlx4_register_mac(dev, port, mac);
  1222. if (err >= 0) {
  1223. set_param_l(out_param, err);
  1224. err = 0;
  1225. }
  1226. if (!err) {
  1227. err = mac_add_to_slave(dev, slave, mac, port);
  1228. if (err)
  1229. __mlx4_unregister_mac(dev, port, mac);
  1230. }
  1231. return err;
  1232. }
  1233. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1234. u64 in_param, u64 *out_param, int port)
  1235. {
  1236. return 0;
  1237. }
  1238. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1239. u64 in_param, u64 *out_param)
  1240. {
  1241. u32 index;
  1242. int err;
  1243. if (op != RES_OP_RESERVE)
  1244. return -EINVAL;
  1245. err = __mlx4_counter_alloc(dev, &index);
  1246. if (err)
  1247. return err;
  1248. err = add_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1249. if (err)
  1250. __mlx4_counter_free(dev, index);
  1251. else
  1252. set_param_l(out_param, index);
  1253. return err;
  1254. }
  1255. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1256. u64 in_param, u64 *out_param)
  1257. {
  1258. u32 xrcdn;
  1259. int err;
  1260. if (op != RES_OP_RESERVE)
  1261. return -EINVAL;
  1262. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1263. if (err)
  1264. return err;
  1265. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1266. if (err)
  1267. __mlx4_xrcd_free(dev, xrcdn);
  1268. else
  1269. set_param_l(out_param, xrcdn);
  1270. return err;
  1271. }
  1272. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1273. struct mlx4_vhcr *vhcr,
  1274. struct mlx4_cmd_mailbox *inbox,
  1275. struct mlx4_cmd_mailbox *outbox,
  1276. struct mlx4_cmd_info *cmd)
  1277. {
  1278. int err;
  1279. int alop = vhcr->op_modifier;
  1280. switch (vhcr->in_modifier & 0xFF) {
  1281. case RES_QP:
  1282. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1283. vhcr->in_param, &vhcr->out_param);
  1284. break;
  1285. case RES_MTT:
  1286. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1287. vhcr->in_param, &vhcr->out_param);
  1288. break;
  1289. case RES_MPT:
  1290. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1291. vhcr->in_param, &vhcr->out_param);
  1292. break;
  1293. case RES_CQ:
  1294. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1295. vhcr->in_param, &vhcr->out_param);
  1296. break;
  1297. case RES_SRQ:
  1298. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1299. vhcr->in_param, &vhcr->out_param);
  1300. break;
  1301. case RES_MAC:
  1302. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1303. vhcr->in_param, &vhcr->out_param,
  1304. (vhcr->in_modifier >> 8) & 0xFF);
  1305. break;
  1306. case RES_VLAN:
  1307. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1308. vhcr->in_param, &vhcr->out_param,
  1309. (vhcr->in_modifier >> 8) & 0xFF);
  1310. break;
  1311. case RES_COUNTER:
  1312. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1313. vhcr->in_param, &vhcr->out_param);
  1314. break;
  1315. case RES_XRCD:
  1316. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1317. vhcr->in_param, &vhcr->out_param);
  1318. break;
  1319. default:
  1320. err = -EINVAL;
  1321. break;
  1322. }
  1323. return err;
  1324. }
  1325. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1326. u64 in_param)
  1327. {
  1328. int err;
  1329. int count;
  1330. int base;
  1331. int qpn;
  1332. switch (op) {
  1333. case RES_OP_RESERVE:
  1334. base = get_param_l(&in_param) & 0x7fffff;
  1335. count = get_param_h(&in_param);
  1336. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  1337. if (err)
  1338. break;
  1339. __mlx4_qp_release_range(dev, base, count);
  1340. break;
  1341. case RES_OP_MAP_ICM:
  1342. qpn = get_param_l(&in_param) & 0x7fffff;
  1343. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  1344. NULL, 0);
  1345. if (err)
  1346. return err;
  1347. if (!fw_reserved(dev, qpn))
  1348. __mlx4_qp_free_icm(dev, qpn);
  1349. res_end_move(dev, slave, RES_QP, qpn);
  1350. if (valid_reserved(dev, slave, qpn))
  1351. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1352. break;
  1353. default:
  1354. err = -EINVAL;
  1355. break;
  1356. }
  1357. return err;
  1358. }
  1359. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1360. u64 in_param, u64 *out_param)
  1361. {
  1362. int err = -EINVAL;
  1363. int base;
  1364. int order;
  1365. if (op != RES_OP_RESERVE_AND_MAP)
  1366. return err;
  1367. base = get_param_l(&in_param);
  1368. order = get_param_h(&in_param);
  1369. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  1370. if (!err)
  1371. __mlx4_free_mtt_range(dev, base, order);
  1372. return err;
  1373. }
  1374. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1375. u64 in_param)
  1376. {
  1377. int err = -EINVAL;
  1378. int index;
  1379. int id;
  1380. struct res_mpt *mpt;
  1381. switch (op) {
  1382. case RES_OP_RESERVE:
  1383. index = get_param_l(&in_param);
  1384. id = index & mpt_mask(dev);
  1385. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1386. if (err)
  1387. break;
  1388. index = mpt->key;
  1389. put_res(dev, slave, id, RES_MPT);
  1390. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  1391. if (err)
  1392. break;
  1393. __mlx4_mpt_release(dev, index);
  1394. break;
  1395. case RES_OP_MAP_ICM:
  1396. index = get_param_l(&in_param);
  1397. id = index & mpt_mask(dev);
  1398. err = mr_res_start_move_to(dev, slave, id,
  1399. RES_MPT_RESERVED, &mpt);
  1400. if (err)
  1401. return err;
  1402. __mlx4_mpt_free_icm(dev, mpt->key);
  1403. res_end_move(dev, slave, RES_MPT, id);
  1404. return err;
  1405. break;
  1406. default:
  1407. err = -EINVAL;
  1408. break;
  1409. }
  1410. return err;
  1411. }
  1412. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1413. u64 in_param, u64 *out_param)
  1414. {
  1415. int cqn;
  1416. int err;
  1417. switch (op) {
  1418. case RES_OP_RESERVE_AND_MAP:
  1419. cqn = get_param_l(&in_param);
  1420. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1421. if (err)
  1422. break;
  1423. __mlx4_cq_free_icm(dev, cqn);
  1424. break;
  1425. default:
  1426. err = -EINVAL;
  1427. break;
  1428. }
  1429. return err;
  1430. }
  1431. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1432. u64 in_param, u64 *out_param)
  1433. {
  1434. int srqn;
  1435. int err;
  1436. switch (op) {
  1437. case RES_OP_RESERVE_AND_MAP:
  1438. srqn = get_param_l(&in_param);
  1439. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1440. if (err)
  1441. break;
  1442. __mlx4_srq_free_icm(dev, srqn);
  1443. break;
  1444. default:
  1445. err = -EINVAL;
  1446. break;
  1447. }
  1448. return err;
  1449. }
  1450. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1451. u64 in_param, u64 *out_param, int in_port)
  1452. {
  1453. int port;
  1454. int err = 0;
  1455. switch (op) {
  1456. case RES_OP_RESERVE_AND_MAP:
  1457. port = !in_port ? get_param_l(out_param) : in_port;
  1458. mac_del_from_slave(dev, slave, in_param, port);
  1459. __mlx4_unregister_mac(dev, port, in_param);
  1460. break;
  1461. default:
  1462. err = -EINVAL;
  1463. break;
  1464. }
  1465. return err;
  1466. }
  1467. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1468. u64 in_param, u64 *out_param, int port)
  1469. {
  1470. return 0;
  1471. }
  1472. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1473. u64 in_param, u64 *out_param)
  1474. {
  1475. int index;
  1476. int err;
  1477. if (op != RES_OP_RESERVE)
  1478. return -EINVAL;
  1479. index = get_param_l(&in_param);
  1480. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1481. if (err)
  1482. return err;
  1483. __mlx4_counter_free(dev, index);
  1484. return err;
  1485. }
  1486. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1487. u64 in_param, u64 *out_param)
  1488. {
  1489. int xrcdn;
  1490. int err;
  1491. if (op != RES_OP_RESERVE)
  1492. return -EINVAL;
  1493. xrcdn = get_param_l(&in_param);
  1494. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1495. if (err)
  1496. return err;
  1497. __mlx4_xrcd_free(dev, xrcdn);
  1498. return err;
  1499. }
  1500. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  1501. struct mlx4_vhcr *vhcr,
  1502. struct mlx4_cmd_mailbox *inbox,
  1503. struct mlx4_cmd_mailbox *outbox,
  1504. struct mlx4_cmd_info *cmd)
  1505. {
  1506. int err = -EINVAL;
  1507. int alop = vhcr->op_modifier;
  1508. switch (vhcr->in_modifier & 0xFF) {
  1509. case RES_QP:
  1510. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  1511. vhcr->in_param);
  1512. break;
  1513. case RES_MTT:
  1514. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  1515. vhcr->in_param, &vhcr->out_param);
  1516. break;
  1517. case RES_MPT:
  1518. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  1519. vhcr->in_param);
  1520. break;
  1521. case RES_CQ:
  1522. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  1523. vhcr->in_param, &vhcr->out_param);
  1524. break;
  1525. case RES_SRQ:
  1526. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  1527. vhcr->in_param, &vhcr->out_param);
  1528. break;
  1529. case RES_MAC:
  1530. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  1531. vhcr->in_param, &vhcr->out_param,
  1532. (vhcr->in_modifier >> 8) & 0xFF);
  1533. break;
  1534. case RES_VLAN:
  1535. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  1536. vhcr->in_param, &vhcr->out_param,
  1537. (vhcr->in_modifier >> 8) & 0xFF);
  1538. break;
  1539. case RES_COUNTER:
  1540. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  1541. vhcr->in_param, &vhcr->out_param);
  1542. break;
  1543. case RES_XRCD:
  1544. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  1545. vhcr->in_param, &vhcr->out_param);
  1546. default:
  1547. break;
  1548. }
  1549. return err;
  1550. }
  1551. /* ugly but other choices are uglier */
  1552. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  1553. {
  1554. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  1555. }
  1556. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  1557. {
  1558. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  1559. }
  1560. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  1561. {
  1562. return be32_to_cpu(mpt->mtt_sz);
  1563. }
  1564. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  1565. {
  1566. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  1567. }
  1568. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  1569. {
  1570. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  1571. }
  1572. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  1573. {
  1574. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  1575. }
  1576. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  1577. {
  1578. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  1579. }
  1580. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  1581. {
  1582. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  1583. }
  1584. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  1585. {
  1586. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  1587. }
  1588. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  1589. {
  1590. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  1591. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  1592. int log_sq_sride = qpc->sq_size_stride & 7;
  1593. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  1594. int log_rq_stride = qpc->rq_size_stride & 7;
  1595. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  1596. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  1597. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  1598. int xrc = (ts == MLX4_QP_ST_XRC) ? 1 : 0;
  1599. int sq_size;
  1600. int rq_size;
  1601. int total_pages;
  1602. int total_mem;
  1603. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  1604. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  1605. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  1606. total_mem = sq_size + rq_size;
  1607. total_pages =
  1608. roundup_pow_of_two((total_mem + (page_offset << 6)) >>
  1609. page_shift);
  1610. return total_pages;
  1611. }
  1612. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  1613. int size, struct res_mtt *mtt)
  1614. {
  1615. int res_start = mtt->com.res_id;
  1616. int res_size = (1 << mtt->order);
  1617. if (start < res_start || start + size > res_start + res_size)
  1618. return -EPERM;
  1619. return 0;
  1620. }
  1621. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1622. struct mlx4_vhcr *vhcr,
  1623. struct mlx4_cmd_mailbox *inbox,
  1624. struct mlx4_cmd_mailbox *outbox,
  1625. struct mlx4_cmd_info *cmd)
  1626. {
  1627. int err;
  1628. int index = vhcr->in_modifier;
  1629. struct res_mtt *mtt;
  1630. struct res_mpt *mpt;
  1631. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  1632. int phys;
  1633. int id;
  1634. u32 pd;
  1635. int pd_slave;
  1636. id = index & mpt_mask(dev);
  1637. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  1638. if (err)
  1639. return err;
  1640. /* Disable memory windows for VFs. */
  1641. if (!mr_is_region(inbox->buf)) {
  1642. err = -EPERM;
  1643. goto ex_abort;
  1644. }
  1645. /* Make sure that the PD bits related to the slave id are zeros. */
  1646. pd = mr_get_pd(inbox->buf);
  1647. pd_slave = (pd >> 17) & 0x7f;
  1648. if (pd_slave != 0 && pd_slave != slave) {
  1649. err = -EPERM;
  1650. goto ex_abort;
  1651. }
  1652. if (mr_is_fmr(inbox->buf)) {
  1653. /* FMR and Bind Enable are forbidden in slave devices. */
  1654. if (mr_is_bind_enabled(inbox->buf)) {
  1655. err = -EPERM;
  1656. goto ex_abort;
  1657. }
  1658. /* FMR and Memory Windows are also forbidden. */
  1659. if (!mr_is_region(inbox->buf)) {
  1660. err = -EPERM;
  1661. goto ex_abort;
  1662. }
  1663. }
  1664. phys = mr_phys_mpt(inbox->buf);
  1665. if (!phys) {
  1666. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1667. if (err)
  1668. goto ex_abort;
  1669. err = check_mtt_range(dev, slave, mtt_base,
  1670. mr_get_mtt_size(inbox->buf), mtt);
  1671. if (err)
  1672. goto ex_put;
  1673. mpt->mtt = mtt;
  1674. }
  1675. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1676. if (err)
  1677. goto ex_put;
  1678. if (!phys) {
  1679. atomic_inc(&mtt->ref_count);
  1680. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1681. }
  1682. res_end_move(dev, slave, RES_MPT, id);
  1683. return 0;
  1684. ex_put:
  1685. if (!phys)
  1686. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1687. ex_abort:
  1688. res_abort_move(dev, slave, RES_MPT, id);
  1689. return err;
  1690. }
  1691. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1692. struct mlx4_vhcr *vhcr,
  1693. struct mlx4_cmd_mailbox *inbox,
  1694. struct mlx4_cmd_mailbox *outbox,
  1695. struct mlx4_cmd_info *cmd)
  1696. {
  1697. int err;
  1698. int index = vhcr->in_modifier;
  1699. struct res_mpt *mpt;
  1700. int id;
  1701. id = index & mpt_mask(dev);
  1702. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  1703. if (err)
  1704. return err;
  1705. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1706. if (err)
  1707. goto ex_abort;
  1708. if (mpt->mtt)
  1709. atomic_dec(&mpt->mtt->ref_count);
  1710. res_end_move(dev, slave, RES_MPT, id);
  1711. return 0;
  1712. ex_abort:
  1713. res_abort_move(dev, slave, RES_MPT, id);
  1714. return err;
  1715. }
  1716. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  1717. struct mlx4_vhcr *vhcr,
  1718. struct mlx4_cmd_mailbox *inbox,
  1719. struct mlx4_cmd_mailbox *outbox,
  1720. struct mlx4_cmd_info *cmd)
  1721. {
  1722. int err;
  1723. int index = vhcr->in_modifier;
  1724. struct res_mpt *mpt;
  1725. int id;
  1726. id = index & mpt_mask(dev);
  1727. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1728. if (err)
  1729. return err;
  1730. if (mpt->com.from_state != RES_MPT_HW) {
  1731. err = -EBUSY;
  1732. goto out;
  1733. }
  1734. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1735. out:
  1736. put_res(dev, slave, id, RES_MPT);
  1737. return err;
  1738. }
  1739. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  1740. {
  1741. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  1742. }
  1743. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  1744. {
  1745. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  1746. }
  1747. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  1748. {
  1749. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  1750. }
  1751. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  1752. struct mlx4_qp_context *context)
  1753. {
  1754. u32 qpn = vhcr->in_modifier & 0xffffff;
  1755. u32 qkey = 0;
  1756. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  1757. return;
  1758. /* adjust qkey in qp context */
  1759. context->qkey = cpu_to_be32(qkey);
  1760. }
  1761. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  1762. struct mlx4_vhcr *vhcr,
  1763. struct mlx4_cmd_mailbox *inbox,
  1764. struct mlx4_cmd_mailbox *outbox,
  1765. struct mlx4_cmd_info *cmd)
  1766. {
  1767. int err;
  1768. int qpn = vhcr->in_modifier & 0x7fffff;
  1769. struct res_mtt *mtt;
  1770. struct res_qp *qp;
  1771. struct mlx4_qp_context *qpc = inbox->buf + 8;
  1772. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  1773. int mtt_size = qp_get_mtt_size(qpc);
  1774. struct res_cq *rcq;
  1775. struct res_cq *scq;
  1776. int rcqn = qp_get_rcqn(qpc);
  1777. int scqn = qp_get_scqn(qpc);
  1778. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  1779. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  1780. struct res_srq *srq;
  1781. int local_qpn = be32_to_cpu(qpc->local_qpn) & 0xffffff;
  1782. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  1783. if (err)
  1784. return err;
  1785. qp->local_qpn = local_qpn;
  1786. qp->sched_queue = 0;
  1787. qp->qpc_flags = be32_to_cpu(qpc->flags);
  1788. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1789. if (err)
  1790. goto ex_abort;
  1791. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  1792. if (err)
  1793. goto ex_put_mtt;
  1794. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  1795. if (err)
  1796. goto ex_put_mtt;
  1797. if (scqn != rcqn) {
  1798. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  1799. if (err)
  1800. goto ex_put_rcq;
  1801. } else
  1802. scq = rcq;
  1803. if (use_srq) {
  1804. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  1805. if (err)
  1806. goto ex_put_scq;
  1807. }
  1808. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  1809. update_pkey_index(dev, slave, inbox);
  1810. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1811. if (err)
  1812. goto ex_put_srq;
  1813. atomic_inc(&mtt->ref_count);
  1814. qp->mtt = mtt;
  1815. atomic_inc(&rcq->ref_count);
  1816. qp->rcq = rcq;
  1817. atomic_inc(&scq->ref_count);
  1818. qp->scq = scq;
  1819. if (scqn != rcqn)
  1820. put_res(dev, slave, scqn, RES_CQ);
  1821. if (use_srq) {
  1822. atomic_inc(&srq->ref_count);
  1823. put_res(dev, slave, srqn, RES_SRQ);
  1824. qp->srq = srq;
  1825. }
  1826. put_res(dev, slave, rcqn, RES_CQ);
  1827. put_res(dev, slave, mtt_base, RES_MTT);
  1828. res_end_move(dev, slave, RES_QP, qpn);
  1829. return 0;
  1830. ex_put_srq:
  1831. if (use_srq)
  1832. put_res(dev, slave, srqn, RES_SRQ);
  1833. ex_put_scq:
  1834. if (scqn != rcqn)
  1835. put_res(dev, slave, scqn, RES_CQ);
  1836. ex_put_rcq:
  1837. put_res(dev, slave, rcqn, RES_CQ);
  1838. ex_put_mtt:
  1839. put_res(dev, slave, mtt_base, RES_MTT);
  1840. ex_abort:
  1841. res_abort_move(dev, slave, RES_QP, qpn);
  1842. return err;
  1843. }
  1844. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  1845. {
  1846. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  1847. }
  1848. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  1849. {
  1850. int log_eq_size = eqc->log_eq_size & 0x1f;
  1851. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  1852. if (log_eq_size + 5 < page_shift)
  1853. return 1;
  1854. return 1 << (log_eq_size + 5 - page_shift);
  1855. }
  1856. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  1857. {
  1858. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  1859. }
  1860. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  1861. {
  1862. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  1863. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  1864. if (log_cq_size + 5 < page_shift)
  1865. return 1;
  1866. return 1 << (log_cq_size + 5 - page_shift);
  1867. }
  1868. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  1869. struct mlx4_vhcr *vhcr,
  1870. struct mlx4_cmd_mailbox *inbox,
  1871. struct mlx4_cmd_mailbox *outbox,
  1872. struct mlx4_cmd_info *cmd)
  1873. {
  1874. int err;
  1875. int eqn = vhcr->in_modifier;
  1876. int res_id = (slave << 8) | eqn;
  1877. struct mlx4_eq_context *eqc = inbox->buf;
  1878. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  1879. int mtt_size = eq_get_mtt_size(eqc);
  1880. struct res_eq *eq;
  1881. struct res_mtt *mtt;
  1882. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1883. if (err)
  1884. return err;
  1885. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  1886. if (err)
  1887. goto out_add;
  1888. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  1889. if (err)
  1890. goto out_move;
  1891. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  1892. if (err)
  1893. goto out_put;
  1894. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  1895. if (err)
  1896. goto out_put;
  1897. atomic_inc(&mtt->ref_count);
  1898. eq->mtt = mtt;
  1899. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1900. res_end_move(dev, slave, RES_EQ, res_id);
  1901. return 0;
  1902. out_put:
  1903. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  1904. out_move:
  1905. res_abort_move(dev, slave, RES_EQ, res_id);
  1906. out_add:
  1907. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  1908. return err;
  1909. }
  1910. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  1911. int len, struct res_mtt **res)
  1912. {
  1913. struct mlx4_priv *priv = mlx4_priv(dev);
  1914. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1915. struct res_mtt *mtt;
  1916. int err = -EINVAL;
  1917. spin_lock_irq(mlx4_tlock(dev));
  1918. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  1919. com.list) {
  1920. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  1921. *res = mtt;
  1922. mtt->com.from_state = mtt->com.state;
  1923. mtt->com.state = RES_MTT_BUSY;
  1924. err = 0;
  1925. break;
  1926. }
  1927. }
  1928. spin_unlock_irq(mlx4_tlock(dev));
  1929. return err;
  1930. }
  1931. static int verify_qp_parameters(struct mlx4_dev *dev,
  1932. struct mlx4_cmd_mailbox *inbox,
  1933. enum qp_transition transition, u8 slave)
  1934. {
  1935. u32 qp_type;
  1936. struct mlx4_qp_context *qp_ctx;
  1937. enum mlx4_qp_optpar optpar;
  1938. qp_ctx = inbox->buf + 8;
  1939. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  1940. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  1941. switch (qp_type) {
  1942. case MLX4_QP_ST_RC:
  1943. case MLX4_QP_ST_UC:
  1944. switch (transition) {
  1945. case QP_TRANS_INIT2RTR:
  1946. case QP_TRANS_RTR2RTS:
  1947. case QP_TRANS_RTS2RTS:
  1948. case QP_TRANS_SQD2SQD:
  1949. case QP_TRANS_SQD2RTS:
  1950. if (slave != mlx4_master_func_num(dev))
  1951. /* slaves have only gid index 0 */
  1952. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH)
  1953. if (qp_ctx->pri_path.mgid_index)
  1954. return -EINVAL;
  1955. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH)
  1956. if (qp_ctx->alt_path.mgid_index)
  1957. return -EINVAL;
  1958. break;
  1959. default:
  1960. break;
  1961. }
  1962. break;
  1963. default:
  1964. break;
  1965. }
  1966. return 0;
  1967. }
  1968. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  1969. struct mlx4_vhcr *vhcr,
  1970. struct mlx4_cmd_mailbox *inbox,
  1971. struct mlx4_cmd_mailbox *outbox,
  1972. struct mlx4_cmd_info *cmd)
  1973. {
  1974. struct mlx4_mtt mtt;
  1975. __be64 *page_list = inbox->buf;
  1976. u64 *pg_list = (u64 *)page_list;
  1977. int i;
  1978. struct res_mtt *rmtt = NULL;
  1979. int start = be64_to_cpu(page_list[0]);
  1980. int npages = vhcr->in_modifier;
  1981. int err;
  1982. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  1983. if (err)
  1984. return err;
  1985. /* Call the SW implementation of write_mtt:
  1986. * - Prepare a dummy mtt struct
  1987. * - Translate inbox contents to simple addresses in host endianess */
  1988. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  1989. we don't really use it */
  1990. mtt.order = 0;
  1991. mtt.page_shift = 0;
  1992. for (i = 0; i < npages; ++i)
  1993. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  1994. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  1995. ((u64 *)page_list + 2));
  1996. if (rmtt)
  1997. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  1998. return err;
  1999. }
  2000. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2001. struct mlx4_vhcr *vhcr,
  2002. struct mlx4_cmd_mailbox *inbox,
  2003. struct mlx4_cmd_mailbox *outbox,
  2004. struct mlx4_cmd_info *cmd)
  2005. {
  2006. int eqn = vhcr->in_modifier;
  2007. int res_id = eqn | (slave << 8);
  2008. struct res_eq *eq;
  2009. int err;
  2010. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  2011. if (err)
  2012. return err;
  2013. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  2014. if (err)
  2015. goto ex_abort;
  2016. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2017. if (err)
  2018. goto ex_put;
  2019. atomic_dec(&eq->mtt->ref_count);
  2020. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2021. res_end_move(dev, slave, RES_EQ, res_id);
  2022. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2023. return 0;
  2024. ex_put:
  2025. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2026. ex_abort:
  2027. res_abort_move(dev, slave, RES_EQ, res_id);
  2028. return err;
  2029. }
  2030. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  2031. {
  2032. struct mlx4_priv *priv = mlx4_priv(dev);
  2033. struct mlx4_slave_event_eq_info *event_eq;
  2034. struct mlx4_cmd_mailbox *mailbox;
  2035. u32 in_modifier = 0;
  2036. int err;
  2037. int res_id;
  2038. struct res_eq *req;
  2039. if (!priv->mfunc.master.slave_state)
  2040. return -EINVAL;
  2041. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  2042. /* Create the event only if the slave is registered */
  2043. if (event_eq->eqn < 0)
  2044. return 0;
  2045. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2046. res_id = (slave << 8) | event_eq->eqn;
  2047. err = get_res(dev, slave, res_id, RES_EQ, &req);
  2048. if (err)
  2049. goto unlock;
  2050. if (req->com.from_state != RES_EQ_HW) {
  2051. err = -EINVAL;
  2052. goto put;
  2053. }
  2054. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2055. if (IS_ERR(mailbox)) {
  2056. err = PTR_ERR(mailbox);
  2057. goto put;
  2058. }
  2059. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  2060. ++event_eq->token;
  2061. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  2062. }
  2063. memcpy(mailbox->buf, (u8 *) eqe, 28);
  2064. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0xff) << 16);
  2065. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  2066. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  2067. MLX4_CMD_NATIVE);
  2068. put_res(dev, slave, res_id, RES_EQ);
  2069. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2070. mlx4_free_cmd_mailbox(dev, mailbox);
  2071. return err;
  2072. put:
  2073. put_res(dev, slave, res_id, RES_EQ);
  2074. unlock:
  2075. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2076. return err;
  2077. }
  2078. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2079. struct mlx4_vhcr *vhcr,
  2080. struct mlx4_cmd_mailbox *inbox,
  2081. struct mlx4_cmd_mailbox *outbox,
  2082. struct mlx4_cmd_info *cmd)
  2083. {
  2084. int eqn = vhcr->in_modifier;
  2085. int res_id = eqn | (slave << 8);
  2086. struct res_eq *eq;
  2087. int err;
  2088. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2089. if (err)
  2090. return err;
  2091. if (eq->com.from_state != RES_EQ_HW) {
  2092. err = -EINVAL;
  2093. goto ex_put;
  2094. }
  2095. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2096. ex_put:
  2097. put_res(dev, slave, res_id, RES_EQ);
  2098. return err;
  2099. }
  2100. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2101. struct mlx4_vhcr *vhcr,
  2102. struct mlx4_cmd_mailbox *inbox,
  2103. struct mlx4_cmd_mailbox *outbox,
  2104. struct mlx4_cmd_info *cmd)
  2105. {
  2106. int err;
  2107. int cqn = vhcr->in_modifier;
  2108. struct mlx4_cq_context *cqc = inbox->buf;
  2109. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2110. struct res_cq *cq;
  2111. struct res_mtt *mtt;
  2112. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2113. if (err)
  2114. return err;
  2115. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2116. if (err)
  2117. goto out_move;
  2118. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2119. if (err)
  2120. goto out_put;
  2121. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2122. if (err)
  2123. goto out_put;
  2124. atomic_inc(&mtt->ref_count);
  2125. cq->mtt = mtt;
  2126. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2127. res_end_move(dev, slave, RES_CQ, cqn);
  2128. return 0;
  2129. out_put:
  2130. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2131. out_move:
  2132. res_abort_move(dev, slave, RES_CQ, cqn);
  2133. return err;
  2134. }
  2135. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2136. struct mlx4_vhcr *vhcr,
  2137. struct mlx4_cmd_mailbox *inbox,
  2138. struct mlx4_cmd_mailbox *outbox,
  2139. struct mlx4_cmd_info *cmd)
  2140. {
  2141. int err;
  2142. int cqn = vhcr->in_modifier;
  2143. struct res_cq *cq;
  2144. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2145. if (err)
  2146. return err;
  2147. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2148. if (err)
  2149. goto out_move;
  2150. atomic_dec(&cq->mtt->ref_count);
  2151. res_end_move(dev, slave, RES_CQ, cqn);
  2152. return 0;
  2153. out_move:
  2154. res_abort_move(dev, slave, RES_CQ, cqn);
  2155. return err;
  2156. }
  2157. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2158. struct mlx4_vhcr *vhcr,
  2159. struct mlx4_cmd_mailbox *inbox,
  2160. struct mlx4_cmd_mailbox *outbox,
  2161. struct mlx4_cmd_info *cmd)
  2162. {
  2163. int cqn = vhcr->in_modifier;
  2164. struct res_cq *cq;
  2165. int err;
  2166. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2167. if (err)
  2168. return err;
  2169. if (cq->com.from_state != RES_CQ_HW)
  2170. goto ex_put;
  2171. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2172. ex_put:
  2173. put_res(dev, slave, cqn, RES_CQ);
  2174. return err;
  2175. }
  2176. static int handle_resize(struct mlx4_dev *dev, int slave,
  2177. struct mlx4_vhcr *vhcr,
  2178. struct mlx4_cmd_mailbox *inbox,
  2179. struct mlx4_cmd_mailbox *outbox,
  2180. struct mlx4_cmd_info *cmd,
  2181. struct res_cq *cq)
  2182. {
  2183. int err;
  2184. struct res_mtt *orig_mtt;
  2185. struct res_mtt *mtt;
  2186. struct mlx4_cq_context *cqc = inbox->buf;
  2187. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2188. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  2189. if (err)
  2190. return err;
  2191. if (orig_mtt != cq->mtt) {
  2192. err = -EINVAL;
  2193. goto ex_put;
  2194. }
  2195. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2196. if (err)
  2197. goto ex_put;
  2198. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2199. if (err)
  2200. goto ex_put1;
  2201. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2202. if (err)
  2203. goto ex_put1;
  2204. atomic_dec(&orig_mtt->ref_count);
  2205. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2206. atomic_inc(&mtt->ref_count);
  2207. cq->mtt = mtt;
  2208. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2209. return 0;
  2210. ex_put1:
  2211. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2212. ex_put:
  2213. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2214. return err;
  2215. }
  2216. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2217. struct mlx4_vhcr *vhcr,
  2218. struct mlx4_cmd_mailbox *inbox,
  2219. struct mlx4_cmd_mailbox *outbox,
  2220. struct mlx4_cmd_info *cmd)
  2221. {
  2222. int cqn = vhcr->in_modifier;
  2223. struct res_cq *cq;
  2224. int err;
  2225. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2226. if (err)
  2227. return err;
  2228. if (cq->com.from_state != RES_CQ_HW)
  2229. goto ex_put;
  2230. if (vhcr->op_modifier == 0) {
  2231. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  2232. goto ex_put;
  2233. }
  2234. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2235. ex_put:
  2236. put_res(dev, slave, cqn, RES_CQ);
  2237. return err;
  2238. }
  2239. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  2240. {
  2241. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  2242. int log_rq_stride = srqc->logstride & 7;
  2243. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  2244. if (log_srq_size + log_rq_stride + 4 < page_shift)
  2245. return 1;
  2246. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  2247. }
  2248. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2249. struct mlx4_vhcr *vhcr,
  2250. struct mlx4_cmd_mailbox *inbox,
  2251. struct mlx4_cmd_mailbox *outbox,
  2252. struct mlx4_cmd_info *cmd)
  2253. {
  2254. int err;
  2255. int srqn = vhcr->in_modifier;
  2256. struct res_mtt *mtt;
  2257. struct res_srq *srq;
  2258. struct mlx4_srq_context *srqc = inbox->buf;
  2259. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  2260. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  2261. return -EINVAL;
  2262. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  2263. if (err)
  2264. return err;
  2265. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2266. if (err)
  2267. goto ex_abort;
  2268. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  2269. mtt);
  2270. if (err)
  2271. goto ex_put_mtt;
  2272. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2273. if (err)
  2274. goto ex_put_mtt;
  2275. atomic_inc(&mtt->ref_count);
  2276. srq->mtt = mtt;
  2277. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2278. res_end_move(dev, slave, RES_SRQ, srqn);
  2279. return 0;
  2280. ex_put_mtt:
  2281. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2282. ex_abort:
  2283. res_abort_move(dev, slave, RES_SRQ, srqn);
  2284. return err;
  2285. }
  2286. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2287. struct mlx4_vhcr *vhcr,
  2288. struct mlx4_cmd_mailbox *inbox,
  2289. struct mlx4_cmd_mailbox *outbox,
  2290. struct mlx4_cmd_info *cmd)
  2291. {
  2292. int err;
  2293. int srqn = vhcr->in_modifier;
  2294. struct res_srq *srq;
  2295. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  2296. if (err)
  2297. return err;
  2298. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2299. if (err)
  2300. goto ex_abort;
  2301. atomic_dec(&srq->mtt->ref_count);
  2302. if (srq->cq)
  2303. atomic_dec(&srq->cq->ref_count);
  2304. res_end_move(dev, slave, RES_SRQ, srqn);
  2305. return 0;
  2306. ex_abort:
  2307. res_abort_move(dev, slave, RES_SRQ, srqn);
  2308. return err;
  2309. }
  2310. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2311. struct mlx4_vhcr *vhcr,
  2312. struct mlx4_cmd_mailbox *inbox,
  2313. struct mlx4_cmd_mailbox *outbox,
  2314. struct mlx4_cmd_info *cmd)
  2315. {
  2316. int err;
  2317. int srqn = vhcr->in_modifier;
  2318. struct res_srq *srq;
  2319. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2320. if (err)
  2321. return err;
  2322. if (srq->com.from_state != RES_SRQ_HW) {
  2323. err = -EBUSY;
  2324. goto out;
  2325. }
  2326. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2327. out:
  2328. put_res(dev, slave, srqn, RES_SRQ);
  2329. return err;
  2330. }
  2331. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2332. struct mlx4_vhcr *vhcr,
  2333. struct mlx4_cmd_mailbox *inbox,
  2334. struct mlx4_cmd_mailbox *outbox,
  2335. struct mlx4_cmd_info *cmd)
  2336. {
  2337. int err;
  2338. int srqn = vhcr->in_modifier;
  2339. struct res_srq *srq;
  2340. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2341. if (err)
  2342. return err;
  2343. if (srq->com.from_state != RES_SRQ_HW) {
  2344. err = -EBUSY;
  2345. goto out;
  2346. }
  2347. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2348. out:
  2349. put_res(dev, slave, srqn, RES_SRQ);
  2350. return err;
  2351. }
  2352. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  2353. struct mlx4_vhcr *vhcr,
  2354. struct mlx4_cmd_mailbox *inbox,
  2355. struct mlx4_cmd_mailbox *outbox,
  2356. struct mlx4_cmd_info *cmd)
  2357. {
  2358. int err;
  2359. int qpn = vhcr->in_modifier & 0x7fffff;
  2360. struct res_qp *qp;
  2361. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2362. if (err)
  2363. return err;
  2364. if (qp->com.from_state != RES_QP_HW) {
  2365. err = -EBUSY;
  2366. goto out;
  2367. }
  2368. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2369. out:
  2370. put_res(dev, slave, qpn, RES_QP);
  2371. return err;
  2372. }
  2373. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2374. struct mlx4_vhcr *vhcr,
  2375. struct mlx4_cmd_mailbox *inbox,
  2376. struct mlx4_cmd_mailbox *outbox,
  2377. struct mlx4_cmd_info *cmd)
  2378. {
  2379. struct mlx4_qp_context *context = inbox->buf + 8;
  2380. adjust_proxy_tun_qkey(dev, vhcr, context);
  2381. update_pkey_index(dev, slave, inbox);
  2382. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2383. }
  2384. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  2385. struct mlx4_vhcr *vhcr,
  2386. struct mlx4_cmd_mailbox *inbox,
  2387. struct mlx4_cmd_mailbox *outbox,
  2388. struct mlx4_cmd_info *cmd)
  2389. {
  2390. int err;
  2391. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2392. int qpn = vhcr->in_modifier & 0x7fffff;
  2393. struct res_qp *qp;
  2394. u8 orig_sched_queue;
  2395. err = verify_qp_parameters(dev, inbox, QP_TRANS_INIT2RTR, slave);
  2396. if (err)
  2397. return err;
  2398. update_pkey_index(dev, slave, inbox);
  2399. update_gid(dev, inbox, (u8)slave);
  2400. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2401. orig_sched_queue = qpc->pri_path.sched_queue;
  2402. err = update_vport_qp_param(dev, inbox, slave, qpn);
  2403. if (err)
  2404. return err;
  2405. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2406. if (err)
  2407. return err;
  2408. if (qp->com.from_state != RES_QP_HW) {
  2409. err = -EBUSY;
  2410. goto out;
  2411. }
  2412. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2413. out:
  2414. /* if no error, save sched queue value passed in by VF. This is
  2415. * essentially the QOS value provided by the VF. This will be useful
  2416. * if we allow dynamic changes from VST back to VGT
  2417. */
  2418. if (!err)
  2419. qp->sched_queue = orig_sched_queue;
  2420. put_res(dev, slave, qpn, RES_QP);
  2421. return err;
  2422. }
  2423. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2424. struct mlx4_vhcr *vhcr,
  2425. struct mlx4_cmd_mailbox *inbox,
  2426. struct mlx4_cmd_mailbox *outbox,
  2427. struct mlx4_cmd_info *cmd)
  2428. {
  2429. int err;
  2430. struct mlx4_qp_context *context = inbox->buf + 8;
  2431. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTR2RTS, slave);
  2432. if (err)
  2433. return err;
  2434. update_pkey_index(dev, slave, inbox);
  2435. update_gid(dev, inbox, (u8)slave);
  2436. adjust_proxy_tun_qkey(dev, vhcr, context);
  2437. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2438. }
  2439. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2440. struct mlx4_vhcr *vhcr,
  2441. struct mlx4_cmd_mailbox *inbox,
  2442. struct mlx4_cmd_mailbox *outbox,
  2443. struct mlx4_cmd_info *cmd)
  2444. {
  2445. int err;
  2446. struct mlx4_qp_context *context = inbox->buf + 8;
  2447. err = verify_qp_parameters(dev, inbox, QP_TRANS_RTS2RTS, slave);
  2448. if (err)
  2449. return err;
  2450. update_pkey_index(dev, slave, inbox);
  2451. update_gid(dev, inbox, (u8)slave);
  2452. adjust_proxy_tun_qkey(dev, vhcr, context);
  2453. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2454. }
  2455. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2456. struct mlx4_vhcr *vhcr,
  2457. struct mlx4_cmd_mailbox *inbox,
  2458. struct mlx4_cmd_mailbox *outbox,
  2459. struct mlx4_cmd_info *cmd)
  2460. {
  2461. struct mlx4_qp_context *context = inbox->buf + 8;
  2462. adjust_proxy_tun_qkey(dev, vhcr, context);
  2463. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2464. }
  2465. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  2466. struct mlx4_vhcr *vhcr,
  2467. struct mlx4_cmd_mailbox *inbox,
  2468. struct mlx4_cmd_mailbox *outbox,
  2469. struct mlx4_cmd_info *cmd)
  2470. {
  2471. int err;
  2472. struct mlx4_qp_context *context = inbox->buf + 8;
  2473. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2SQD, slave);
  2474. if (err)
  2475. return err;
  2476. adjust_proxy_tun_qkey(dev, vhcr, context);
  2477. update_gid(dev, inbox, (u8)slave);
  2478. update_pkey_index(dev, slave, inbox);
  2479. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2480. }
  2481. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  2482. struct mlx4_vhcr *vhcr,
  2483. struct mlx4_cmd_mailbox *inbox,
  2484. struct mlx4_cmd_mailbox *outbox,
  2485. struct mlx4_cmd_info *cmd)
  2486. {
  2487. int err;
  2488. struct mlx4_qp_context *context = inbox->buf + 8;
  2489. err = verify_qp_parameters(dev, inbox, QP_TRANS_SQD2RTS, slave);
  2490. if (err)
  2491. return err;
  2492. adjust_proxy_tun_qkey(dev, vhcr, context);
  2493. update_gid(dev, inbox, (u8)slave);
  2494. update_pkey_index(dev, slave, inbox);
  2495. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2496. }
  2497. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  2498. struct mlx4_vhcr *vhcr,
  2499. struct mlx4_cmd_mailbox *inbox,
  2500. struct mlx4_cmd_mailbox *outbox,
  2501. struct mlx4_cmd_info *cmd)
  2502. {
  2503. int err;
  2504. int qpn = vhcr->in_modifier & 0x7fffff;
  2505. struct res_qp *qp;
  2506. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  2507. if (err)
  2508. return err;
  2509. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2510. if (err)
  2511. goto ex_abort;
  2512. atomic_dec(&qp->mtt->ref_count);
  2513. atomic_dec(&qp->rcq->ref_count);
  2514. atomic_dec(&qp->scq->ref_count);
  2515. if (qp->srq)
  2516. atomic_dec(&qp->srq->ref_count);
  2517. res_end_move(dev, slave, RES_QP, qpn);
  2518. return 0;
  2519. ex_abort:
  2520. res_abort_move(dev, slave, RES_QP, qpn);
  2521. return err;
  2522. }
  2523. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  2524. struct res_qp *rqp, u8 *gid)
  2525. {
  2526. struct res_gid *res;
  2527. list_for_each_entry(res, &rqp->mcg_list, list) {
  2528. if (!memcmp(res->gid, gid, 16))
  2529. return res;
  2530. }
  2531. return NULL;
  2532. }
  2533. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2534. u8 *gid, enum mlx4_protocol prot,
  2535. enum mlx4_steer_type steer, u64 reg_id)
  2536. {
  2537. struct res_gid *res;
  2538. int err;
  2539. res = kzalloc(sizeof *res, GFP_KERNEL);
  2540. if (!res)
  2541. return -ENOMEM;
  2542. spin_lock_irq(&rqp->mcg_spl);
  2543. if (find_gid(dev, slave, rqp, gid)) {
  2544. kfree(res);
  2545. err = -EEXIST;
  2546. } else {
  2547. memcpy(res->gid, gid, 16);
  2548. res->prot = prot;
  2549. res->steer = steer;
  2550. res->reg_id = reg_id;
  2551. list_add_tail(&res->list, &rqp->mcg_list);
  2552. err = 0;
  2553. }
  2554. spin_unlock_irq(&rqp->mcg_spl);
  2555. return err;
  2556. }
  2557. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  2558. u8 *gid, enum mlx4_protocol prot,
  2559. enum mlx4_steer_type steer, u64 *reg_id)
  2560. {
  2561. struct res_gid *res;
  2562. int err;
  2563. spin_lock_irq(&rqp->mcg_spl);
  2564. res = find_gid(dev, slave, rqp, gid);
  2565. if (!res || res->prot != prot || res->steer != steer)
  2566. err = -EINVAL;
  2567. else {
  2568. *reg_id = res->reg_id;
  2569. list_del(&res->list);
  2570. kfree(res);
  2571. err = 0;
  2572. }
  2573. spin_unlock_irq(&rqp->mcg_spl);
  2574. return err;
  2575. }
  2576. static int qp_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  2577. int block_loopback, enum mlx4_protocol prot,
  2578. enum mlx4_steer_type type, u64 *reg_id)
  2579. {
  2580. switch (dev->caps.steering_mode) {
  2581. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2582. return mlx4_trans_to_dmfs_attach(dev, qp, gid, gid[5],
  2583. block_loopback, prot,
  2584. reg_id);
  2585. case MLX4_STEERING_MODE_B0:
  2586. return mlx4_qp_attach_common(dev, qp, gid,
  2587. block_loopback, prot, type);
  2588. default:
  2589. return -EINVAL;
  2590. }
  2591. }
  2592. static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  2593. enum mlx4_protocol prot, enum mlx4_steer_type type,
  2594. u64 reg_id)
  2595. {
  2596. switch (dev->caps.steering_mode) {
  2597. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2598. return mlx4_flow_detach(dev, reg_id);
  2599. case MLX4_STEERING_MODE_B0:
  2600. return mlx4_qp_detach_common(dev, qp, gid, prot, type);
  2601. default:
  2602. return -EINVAL;
  2603. }
  2604. }
  2605. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2606. struct mlx4_vhcr *vhcr,
  2607. struct mlx4_cmd_mailbox *inbox,
  2608. struct mlx4_cmd_mailbox *outbox,
  2609. struct mlx4_cmd_info *cmd)
  2610. {
  2611. struct mlx4_qp qp; /* dummy for calling attach/detach */
  2612. u8 *gid = inbox->buf;
  2613. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  2614. int err;
  2615. int qpn;
  2616. struct res_qp *rqp;
  2617. u64 reg_id = 0;
  2618. int attach = vhcr->op_modifier;
  2619. int block_loopback = vhcr->in_modifier >> 31;
  2620. u8 steer_type_mask = 2;
  2621. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  2622. qpn = vhcr->in_modifier & 0xffffff;
  2623. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  2624. if (err)
  2625. return err;
  2626. qp.qpn = qpn;
  2627. if (attach) {
  2628. err = qp_attach(dev, &qp, gid, block_loopback, prot,
  2629. type, &reg_id);
  2630. if (err) {
  2631. pr_err("Fail to attach rule to qp 0x%x\n", qpn);
  2632. goto ex_put;
  2633. }
  2634. err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
  2635. if (err)
  2636. goto ex_detach;
  2637. } else {
  2638. err = rem_mcg_res(dev, slave, rqp, gid, prot, type, &reg_id);
  2639. if (err)
  2640. goto ex_put;
  2641. err = qp_detach(dev, &qp, gid, prot, type, reg_id);
  2642. if (err)
  2643. pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
  2644. qpn, reg_id);
  2645. }
  2646. put_res(dev, slave, qpn, RES_QP);
  2647. return err;
  2648. ex_detach:
  2649. qp_detach(dev, &qp, gid, prot, type, reg_id);
  2650. ex_put:
  2651. put_res(dev, slave, qpn, RES_QP);
  2652. return err;
  2653. }
  2654. /*
  2655. * MAC validation for Flow Steering rules.
  2656. * VF can attach rules only with a mac address which is assigned to it.
  2657. */
  2658. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  2659. struct list_head *rlist)
  2660. {
  2661. struct mac_res *res, *tmp;
  2662. __be64 be_mac;
  2663. /* make sure it isn't multicast or broadcast mac*/
  2664. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  2665. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  2666. list_for_each_entry_safe(res, tmp, rlist, list) {
  2667. be_mac = cpu_to_be64(res->mac << 16);
  2668. if (!memcmp(&be_mac, eth_header->eth.dst_mac, ETH_ALEN))
  2669. return 0;
  2670. }
  2671. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  2672. eth_header->eth.dst_mac, slave);
  2673. return -EINVAL;
  2674. }
  2675. return 0;
  2676. }
  2677. /*
  2678. * In case of missing eth header, append eth header with a MAC address
  2679. * assigned to the VF.
  2680. */
  2681. static int add_eth_header(struct mlx4_dev *dev, int slave,
  2682. struct mlx4_cmd_mailbox *inbox,
  2683. struct list_head *rlist, int header_id)
  2684. {
  2685. struct mac_res *res, *tmp;
  2686. u8 port;
  2687. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  2688. struct mlx4_net_trans_rule_hw_eth *eth_header;
  2689. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  2690. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  2691. __be64 be_mac = 0;
  2692. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  2693. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  2694. port = ctrl->port;
  2695. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  2696. /* Clear a space in the inbox for eth header */
  2697. switch (header_id) {
  2698. case MLX4_NET_TRANS_RULE_ID_IPV4:
  2699. ip_header =
  2700. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  2701. memmove(ip_header, eth_header,
  2702. sizeof(*ip_header) + sizeof(*l4_header));
  2703. break;
  2704. case MLX4_NET_TRANS_RULE_ID_TCP:
  2705. case MLX4_NET_TRANS_RULE_ID_UDP:
  2706. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  2707. (eth_header + 1);
  2708. memmove(l4_header, eth_header, sizeof(*l4_header));
  2709. break;
  2710. default:
  2711. return -EINVAL;
  2712. }
  2713. list_for_each_entry_safe(res, tmp, rlist, list) {
  2714. if (port == res->port) {
  2715. be_mac = cpu_to_be64(res->mac << 16);
  2716. break;
  2717. }
  2718. }
  2719. if (!be_mac) {
  2720. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d .\n",
  2721. port);
  2722. return -EINVAL;
  2723. }
  2724. memset(eth_header, 0, sizeof(*eth_header));
  2725. eth_header->size = sizeof(*eth_header) >> 2;
  2726. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  2727. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  2728. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  2729. return 0;
  2730. }
  2731. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  2732. struct mlx4_vhcr *vhcr,
  2733. struct mlx4_cmd_mailbox *inbox,
  2734. struct mlx4_cmd_mailbox *outbox,
  2735. struct mlx4_cmd_info *cmd)
  2736. {
  2737. struct mlx4_priv *priv = mlx4_priv(dev);
  2738. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2739. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  2740. int err;
  2741. int qpn;
  2742. struct res_qp *rqp;
  2743. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  2744. struct _rule_hw *rule_header;
  2745. int header_id;
  2746. if (dev->caps.steering_mode !=
  2747. MLX4_STEERING_MODE_DEVICE_MANAGED)
  2748. return -EOPNOTSUPP;
  2749. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  2750. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  2751. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  2752. if (err) {
  2753. pr_err("Steering rule with qpn 0x%x rejected.\n", qpn);
  2754. return err;
  2755. }
  2756. rule_header = (struct _rule_hw *)(ctrl + 1);
  2757. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  2758. switch (header_id) {
  2759. case MLX4_NET_TRANS_RULE_ID_ETH:
  2760. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  2761. err = -EINVAL;
  2762. goto err_put;
  2763. }
  2764. break;
  2765. case MLX4_NET_TRANS_RULE_ID_IB:
  2766. break;
  2767. case MLX4_NET_TRANS_RULE_ID_IPV4:
  2768. case MLX4_NET_TRANS_RULE_ID_TCP:
  2769. case MLX4_NET_TRANS_RULE_ID_UDP:
  2770. pr_warn("Can't attach FS rule without L2 headers, adding L2 header.\n");
  2771. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  2772. err = -EINVAL;
  2773. goto err_put;
  2774. }
  2775. vhcr->in_modifier +=
  2776. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  2777. break;
  2778. default:
  2779. pr_err("Corrupted mailbox.\n");
  2780. err = -EINVAL;
  2781. goto err_put;
  2782. }
  2783. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  2784. vhcr->in_modifier, 0,
  2785. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  2786. MLX4_CMD_NATIVE);
  2787. if (err)
  2788. goto err_put;
  2789. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
  2790. if (err) {
  2791. mlx4_err(dev, "Fail to add flow steering resources.\n ");
  2792. /* detach rule*/
  2793. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  2794. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  2795. MLX4_CMD_NATIVE);
  2796. goto err_put;
  2797. }
  2798. atomic_inc(&rqp->ref_count);
  2799. err_put:
  2800. put_res(dev, slave, qpn, RES_QP);
  2801. return err;
  2802. }
  2803. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  2804. struct mlx4_vhcr *vhcr,
  2805. struct mlx4_cmd_mailbox *inbox,
  2806. struct mlx4_cmd_mailbox *outbox,
  2807. struct mlx4_cmd_info *cmd)
  2808. {
  2809. int err;
  2810. struct res_qp *rqp;
  2811. struct res_fs_rule *rrule;
  2812. if (dev->caps.steering_mode !=
  2813. MLX4_STEERING_MODE_DEVICE_MANAGED)
  2814. return -EOPNOTSUPP;
  2815. err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
  2816. if (err)
  2817. return err;
  2818. /* Release the rule form busy state before removal */
  2819. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  2820. err = get_res(dev, slave, rrule->qpn, RES_QP, &rqp);
  2821. if (err)
  2822. return err;
  2823. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  2824. if (err) {
  2825. mlx4_err(dev, "Fail to remove flow steering resources.\n ");
  2826. goto out;
  2827. }
  2828. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  2829. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  2830. MLX4_CMD_NATIVE);
  2831. if (!err)
  2832. atomic_dec(&rqp->ref_count);
  2833. out:
  2834. put_res(dev, slave, rrule->qpn, RES_QP);
  2835. return err;
  2836. }
  2837. enum {
  2838. BUSY_MAX_RETRIES = 10
  2839. };
  2840. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  2841. struct mlx4_vhcr *vhcr,
  2842. struct mlx4_cmd_mailbox *inbox,
  2843. struct mlx4_cmd_mailbox *outbox,
  2844. struct mlx4_cmd_info *cmd)
  2845. {
  2846. int err;
  2847. int index = vhcr->in_modifier & 0xffff;
  2848. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  2849. if (err)
  2850. return err;
  2851. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2852. put_res(dev, slave, index, RES_COUNTER);
  2853. return err;
  2854. }
  2855. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  2856. {
  2857. struct res_gid *rgid;
  2858. struct res_gid *tmp;
  2859. struct mlx4_qp qp; /* dummy for calling attach/detach */
  2860. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  2861. switch (dev->caps.steering_mode) {
  2862. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  2863. mlx4_flow_detach(dev, rgid->reg_id);
  2864. break;
  2865. case MLX4_STEERING_MODE_B0:
  2866. qp.qpn = rqp->local_qpn;
  2867. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
  2868. rgid->prot, rgid->steer);
  2869. break;
  2870. }
  2871. list_del(&rgid->list);
  2872. kfree(rgid);
  2873. }
  2874. }
  2875. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  2876. enum mlx4_resource type, int print)
  2877. {
  2878. struct mlx4_priv *priv = mlx4_priv(dev);
  2879. struct mlx4_resource_tracker *tracker =
  2880. &priv->mfunc.master.res_tracker;
  2881. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  2882. struct res_common *r;
  2883. struct res_common *tmp;
  2884. int busy;
  2885. busy = 0;
  2886. spin_lock_irq(mlx4_tlock(dev));
  2887. list_for_each_entry_safe(r, tmp, rlist, list) {
  2888. if (r->owner == slave) {
  2889. if (!r->removing) {
  2890. if (r->state == RES_ANY_BUSY) {
  2891. if (print)
  2892. mlx4_dbg(dev,
  2893. "%s id 0x%llx is busy\n",
  2894. ResourceType(type),
  2895. r->res_id);
  2896. ++busy;
  2897. } else {
  2898. r->from_state = r->state;
  2899. r->state = RES_ANY_BUSY;
  2900. r->removing = 1;
  2901. }
  2902. }
  2903. }
  2904. }
  2905. spin_unlock_irq(mlx4_tlock(dev));
  2906. return busy;
  2907. }
  2908. static int move_all_busy(struct mlx4_dev *dev, int slave,
  2909. enum mlx4_resource type)
  2910. {
  2911. unsigned long begin;
  2912. int busy;
  2913. begin = jiffies;
  2914. do {
  2915. busy = _move_all_busy(dev, slave, type, 0);
  2916. if (time_after(jiffies, begin + 5 * HZ))
  2917. break;
  2918. if (busy)
  2919. cond_resched();
  2920. } while (busy);
  2921. if (busy)
  2922. busy = _move_all_busy(dev, slave, type, 1);
  2923. return busy;
  2924. }
  2925. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  2926. {
  2927. struct mlx4_priv *priv = mlx4_priv(dev);
  2928. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2929. struct list_head *qp_list =
  2930. &tracker->slave_list[slave].res_list[RES_QP];
  2931. struct res_qp *qp;
  2932. struct res_qp *tmp;
  2933. int state;
  2934. u64 in_param;
  2935. int qpn;
  2936. int err;
  2937. err = move_all_busy(dev, slave, RES_QP);
  2938. if (err)
  2939. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy"
  2940. "for slave %d\n", slave);
  2941. spin_lock_irq(mlx4_tlock(dev));
  2942. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  2943. spin_unlock_irq(mlx4_tlock(dev));
  2944. if (qp->com.owner == slave) {
  2945. qpn = qp->com.res_id;
  2946. detach_qp(dev, slave, qp);
  2947. state = qp->com.from_state;
  2948. while (state != 0) {
  2949. switch (state) {
  2950. case RES_QP_RESERVED:
  2951. spin_lock_irq(mlx4_tlock(dev));
  2952. rb_erase(&qp->com.node,
  2953. &tracker->res_tree[RES_QP]);
  2954. list_del(&qp->com.list);
  2955. spin_unlock_irq(mlx4_tlock(dev));
  2956. kfree(qp);
  2957. state = 0;
  2958. break;
  2959. case RES_QP_MAPPED:
  2960. if (!valid_reserved(dev, slave, qpn))
  2961. __mlx4_qp_free_icm(dev, qpn);
  2962. state = RES_QP_RESERVED;
  2963. break;
  2964. case RES_QP_HW:
  2965. in_param = slave;
  2966. err = mlx4_cmd(dev, in_param,
  2967. qp->local_qpn, 2,
  2968. MLX4_CMD_2RST_QP,
  2969. MLX4_CMD_TIME_CLASS_A,
  2970. MLX4_CMD_NATIVE);
  2971. if (err)
  2972. mlx4_dbg(dev, "rem_slave_qps: failed"
  2973. " to move slave %d qpn %d to"
  2974. " reset\n", slave,
  2975. qp->local_qpn);
  2976. atomic_dec(&qp->rcq->ref_count);
  2977. atomic_dec(&qp->scq->ref_count);
  2978. atomic_dec(&qp->mtt->ref_count);
  2979. if (qp->srq)
  2980. atomic_dec(&qp->srq->ref_count);
  2981. state = RES_QP_MAPPED;
  2982. break;
  2983. default:
  2984. state = 0;
  2985. }
  2986. }
  2987. }
  2988. spin_lock_irq(mlx4_tlock(dev));
  2989. }
  2990. spin_unlock_irq(mlx4_tlock(dev));
  2991. }
  2992. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  2993. {
  2994. struct mlx4_priv *priv = mlx4_priv(dev);
  2995. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2996. struct list_head *srq_list =
  2997. &tracker->slave_list[slave].res_list[RES_SRQ];
  2998. struct res_srq *srq;
  2999. struct res_srq *tmp;
  3000. int state;
  3001. u64 in_param;
  3002. LIST_HEAD(tlist);
  3003. int srqn;
  3004. int err;
  3005. err = move_all_busy(dev, slave, RES_SRQ);
  3006. if (err)
  3007. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs to "
  3008. "busy for slave %d\n", slave);
  3009. spin_lock_irq(mlx4_tlock(dev));
  3010. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  3011. spin_unlock_irq(mlx4_tlock(dev));
  3012. if (srq->com.owner == slave) {
  3013. srqn = srq->com.res_id;
  3014. state = srq->com.from_state;
  3015. while (state != 0) {
  3016. switch (state) {
  3017. case RES_SRQ_ALLOCATED:
  3018. __mlx4_srq_free_icm(dev, srqn);
  3019. spin_lock_irq(mlx4_tlock(dev));
  3020. rb_erase(&srq->com.node,
  3021. &tracker->res_tree[RES_SRQ]);
  3022. list_del(&srq->com.list);
  3023. spin_unlock_irq(mlx4_tlock(dev));
  3024. kfree(srq);
  3025. state = 0;
  3026. break;
  3027. case RES_SRQ_HW:
  3028. in_param = slave;
  3029. err = mlx4_cmd(dev, in_param, srqn, 1,
  3030. MLX4_CMD_HW2SW_SRQ,
  3031. MLX4_CMD_TIME_CLASS_A,
  3032. MLX4_CMD_NATIVE);
  3033. if (err)
  3034. mlx4_dbg(dev, "rem_slave_srqs: failed"
  3035. " to move slave %d srq %d to"
  3036. " SW ownership\n",
  3037. slave, srqn);
  3038. atomic_dec(&srq->mtt->ref_count);
  3039. if (srq->cq)
  3040. atomic_dec(&srq->cq->ref_count);
  3041. state = RES_SRQ_ALLOCATED;
  3042. break;
  3043. default:
  3044. state = 0;
  3045. }
  3046. }
  3047. }
  3048. spin_lock_irq(mlx4_tlock(dev));
  3049. }
  3050. spin_unlock_irq(mlx4_tlock(dev));
  3051. }
  3052. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  3053. {
  3054. struct mlx4_priv *priv = mlx4_priv(dev);
  3055. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3056. struct list_head *cq_list =
  3057. &tracker->slave_list[slave].res_list[RES_CQ];
  3058. struct res_cq *cq;
  3059. struct res_cq *tmp;
  3060. int state;
  3061. u64 in_param;
  3062. LIST_HEAD(tlist);
  3063. int cqn;
  3064. int err;
  3065. err = move_all_busy(dev, slave, RES_CQ);
  3066. if (err)
  3067. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs to "
  3068. "busy for slave %d\n", slave);
  3069. spin_lock_irq(mlx4_tlock(dev));
  3070. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  3071. spin_unlock_irq(mlx4_tlock(dev));
  3072. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  3073. cqn = cq->com.res_id;
  3074. state = cq->com.from_state;
  3075. while (state != 0) {
  3076. switch (state) {
  3077. case RES_CQ_ALLOCATED:
  3078. __mlx4_cq_free_icm(dev, cqn);
  3079. spin_lock_irq(mlx4_tlock(dev));
  3080. rb_erase(&cq->com.node,
  3081. &tracker->res_tree[RES_CQ]);
  3082. list_del(&cq->com.list);
  3083. spin_unlock_irq(mlx4_tlock(dev));
  3084. kfree(cq);
  3085. state = 0;
  3086. break;
  3087. case RES_CQ_HW:
  3088. in_param = slave;
  3089. err = mlx4_cmd(dev, in_param, cqn, 1,
  3090. MLX4_CMD_HW2SW_CQ,
  3091. MLX4_CMD_TIME_CLASS_A,
  3092. MLX4_CMD_NATIVE);
  3093. if (err)
  3094. mlx4_dbg(dev, "rem_slave_cqs: failed"
  3095. " to move slave %d cq %d to"
  3096. " SW ownership\n",
  3097. slave, cqn);
  3098. atomic_dec(&cq->mtt->ref_count);
  3099. state = RES_CQ_ALLOCATED;
  3100. break;
  3101. default:
  3102. state = 0;
  3103. }
  3104. }
  3105. }
  3106. spin_lock_irq(mlx4_tlock(dev));
  3107. }
  3108. spin_unlock_irq(mlx4_tlock(dev));
  3109. }
  3110. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  3111. {
  3112. struct mlx4_priv *priv = mlx4_priv(dev);
  3113. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3114. struct list_head *mpt_list =
  3115. &tracker->slave_list[slave].res_list[RES_MPT];
  3116. struct res_mpt *mpt;
  3117. struct res_mpt *tmp;
  3118. int state;
  3119. u64 in_param;
  3120. LIST_HEAD(tlist);
  3121. int mptn;
  3122. int err;
  3123. err = move_all_busy(dev, slave, RES_MPT);
  3124. if (err)
  3125. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts to "
  3126. "busy for slave %d\n", slave);
  3127. spin_lock_irq(mlx4_tlock(dev));
  3128. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  3129. spin_unlock_irq(mlx4_tlock(dev));
  3130. if (mpt->com.owner == slave) {
  3131. mptn = mpt->com.res_id;
  3132. state = mpt->com.from_state;
  3133. while (state != 0) {
  3134. switch (state) {
  3135. case RES_MPT_RESERVED:
  3136. __mlx4_mpt_release(dev, mpt->key);
  3137. spin_lock_irq(mlx4_tlock(dev));
  3138. rb_erase(&mpt->com.node,
  3139. &tracker->res_tree[RES_MPT]);
  3140. list_del(&mpt->com.list);
  3141. spin_unlock_irq(mlx4_tlock(dev));
  3142. kfree(mpt);
  3143. state = 0;
  3144. break;
  3145. case RES_MPT_MAPPED:
  3146. __mlx4_mpt_free_icm(dev, mpt->key);
  3147. state = RES_MPT_RESERVED;
  3148. break;
  3149. case RES_MPT_HW:
  3150. in_param = slave;
  3151. err = mlx4_cmd(dev, in_param, mptn, 0,
  3152. MLX4_CMD_HW2SW_MPT,
  3153. MLX4_CMD_TIME_CLASS_A,
  3154. MLX4_CMD_NATIVE);
  3155. if (err)
  3156. mlx4_dbg(dev, "rem_slave_mrs: failed"
  3157. " to move slave %d mpt %d to"
  3158. " SW ownership\n",
  3159. slave, mptn);
  3160. if (mpt->mtt)
  3161. atomic_dec(&mpt->mtt->ref_count);
  3162. state = RES_MPT_MAPPED;
  3163. break;
  3164. default:
  3165. state = 0;
  3166. }
  3167. }
  3168. }
  3169. spin_lock_irq(mlx4_tlock(dev));
  3170. }
  3171. spin_unlock_irq(mlx4_tlock(dev));
  3172. }
  3173. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  3174. {
  3175. struct mlx4_priv *priv = mlx4_priv(dev);
  3176. struct mlx4_resource_tracker *tracker =
  3177. &priv->mfunc.master.res_tracker;
  3178. struct list_head *mtt_list =
  3179. &tracker->slave_list[slave].res_list[RES_MTT];
  3180. struct res_mtt *mtt;
  3181. struct res_mtt *tmp;
  3182. int state;
  3183. LIST_HEAD(tlist);
  3184. int base;
  3185. int err;
  3186. err = move_all_busy(dev, slave, RES_MTT);
  3187. if (err)
  3188. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts to "
  3189. "busy for slave %d\n", slave);
  3190. spin_lock_irq(mlx4_tlock(dev));
  3191. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  3192. spin_unlock_irq(mlx4_tlock(dev));
  3193. if (mtt->com.owner == slave) {
  3194. base = mtt->com.res_id;
  3195. state = mtt->com.from_state;
  3196. while (state != 0) {
  3197. switch (state) {
  3198. case RES_MTT_ALLOCATED:
  3199. __mlx4_free_mtt_range(dev, base,
  3200. mtt->order);
  3201. spin_lock_irq(mlx4_tlock(dev));
  3202. rb_erase(&mtt->com.node,
  3203. &tracker->res_tree[RES_MTT]);
  3204. list_del(&mtt->com.list);
  3205. spin_unlock_irq(mlx4_tlock(dev));
  3206. kfree(mtt);
  3207. state = 0;
  3208. break;
  3209. default:
  3210. state = 0;
  3211. }
  3212. }
  3213. }
  3214. spin_lock_irq(mlx4_tlock(dev));
  3215. }
  3216. spin_unlock_irq(mlx4_tlock(dev));
  3217. }
  3218. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  3219. {
  3220. struct mlx4_priv *priv = mlx4_priv(dev);
  3221. struct mlx4_resource_tracker *tracker =
  3222. &priv->mfunc.master.res_tracker;
  3223. struct list_head *fs_rule_list =
  3224. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  3225. struct res_fs_rule *fs_rule;
  3226. struct res_fs_rule *tmp;
  3227. int state;
  3228. u64 base;
  3229. int err;
  3230. err = move_all_busy(dev, slave, RES_FS_RULE);
  3231. if (err)
  3232. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  3233. slave);
  3234. spin_lock_irq(mlx4_tlock(dev));
  3235. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  3236. spin_unlock_irq(mlx4_tlock(dev));
  3237. if (fs_rule->com.owner == slave) {
  3238. base = fs_rule->com.res_id;
  3239. state = fs_rule->com.from_state;
  3240. while (state != 0) {
  3241. switch (state) {
  3242. case RES_FS_RULE_ALLOCATED:
  3243. /* detach rule */
  3244. err = mlx4_cmd(dev, base, 0, 0,
  3245. MLX4_QP_FLOW_STEERING_DETACH,
  3246. MLX4_CMD_TIME_CLASS_A,
  3247. MLX4_CMD_NATIVE);
  3248. spin_lock_irq(mlx4_tlock(dev));
  3249. rb_erase(&fs_rule->com.node,
  3250. &tracker->res_tree[RES_FS_RULE]);
  3251. list_del(&fs_rule->com.list);
  3252. spin_unlock_irq(mlx4_tlock(dev));
  3253. kfree(fs_rule);
  3254. state = 0;
  3255. break;
  3256. default:
  3257. state = 0;
  3258. }
  3259. }
  3260. }
  3261. spin_lock_irq(mlx4_tlock(dev));
  3262. }
  3263. spin_unlock_irq(mlx4_tlock(dev));
  3264. }
  3265. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  3266. {
  3267. struct mlx4_priv *priv = mlx4_priv(dev);
  3268. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3269. struct list_head *eq_list =
  3270. &tracker->slave_list[slave].res_list[RES_EQ];
  3271. struct res_eq *eq;
  3272. struct res_eq *tmp;
  3273. int err;
  3274. int state;
  3275. LIST_HEAD(tlist);
  3276. int eqn;
  3277. struct mlx4_cmd_mailbox *mailbox;
  3278. err = move_all_busy(dev, slave, RES_EQ);
  3279. if (err)
  3280. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs to "
  3281. "busy for slave %d\n", slave);
  3282. spin_lock_irq(mlx4_tlock(dev));
  3283. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  3284. spin_unlock_irq(mlx4_tlock(dev));
  3285. if (eq->com.owner == slave) {
  3286. eqn = eq->com.res_id;
  3287. state = eq->com.from_state;
  3288. while (state != 0) {
  3289. switch (state) {
  3290. case RES_EQ_RESERVED:
  3291. spin_lock_irq(mlx4_tlock(dev));
  3292. rb_erase(&eq->com.node,
  3293. &tracker->res_tree[RES_EQ]);
  3294. list_del(&eq->com.list);
  3295. spin_unlock_irq(mlx4_tlock(dev));
  3296. kfree(eq);
  3297. state = 0;
  3298. break;
  3299. case RES_EQ_HW:
  3300. mailbox = mlx4_alloc_cmd_mailbox(dev);
  3301. if (IS_ERR(mailbox)) {
  3302. cond_resched();
  3303. continue;
  3304. }
  3305. err = mlx4_cmd_box(dev, slave, 0,
  3306. eqn & 0xff, 0,
  3307. MLX4_CMD_HW2SW_EQ,
  3308. MLX4_CMD_TIME_CLASS_A,
  3309. MLX4_CMD_NATIVE);
  3310. if (err)
  3311. mlx4_dbg(dev, "rem_slave_eqs: failed"
  3312. " to move slave %d eqs %d to"
  3313. " SW ownership\n", slave, eqn);
  3314. mlx4_free_cmd_mailbox(dev, mailbox);
  3315. atomic_dec(&eq->mtt->ref_count);
  3316. state = RES_EQ_RESERVED;
  3317. break;
  3318. default:
  3319. state = 0;
  3320. }
  3321. }
  3322. }
  3323. spin_lock_irq(mlx4_tlock(dev));
  3324. }
  3325. spin_unlock_irq(mlx4_tlock(dev));
  3326. }
  3327. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  3328. {
  3329. struct mlx4_priv *priv = mlx4_priv(dev);
  3330. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3331. struct list_head *counter_list =
  3332. &tracker->slave_list[slave].res_list[RES_COUNTER];
  3333. struct res_counter *counter;
  3334. struct res_counter *tmp;
  3335. int err;
  3336. int index;
  3337. err = move_all_busy(dev, slave, RES_COUNTER);
  3338. if (err)
  3339. mlx4_warn(dev, "rem_slave_counters: Could not move all counters to "
  3340. "busy for slave %d\n", slave);
  3341. spin_lock_irq(mlx4_tlock(dev));
  3342. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  3343. if (counter->com.owner == slave) {
  3344. index = counter->com.res_id;
  3345. rb_erase(&counter->com.node,
  3346. &tracker->res_tree[RES_COUNTER]);
  3347. list_del(&counter->com.list);
  3348. kfree(counter);
  3349. __mlx4_counter_free(dev, index);
  3350. }
  3351. }
  3352. spin_unlock_irq(mlx4_tlock(dev));
  3353. }
  3354. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  3355. {
  3356. struct mlx4_priv *priv = mlx4_priv(dev);
  3357. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3358. struct list_head *xrcdn_list =
  3359. &tracker->slave_list[slave].res_list[RES_XRCD];
  3360. struct res_xrcdn *xrcd;
  3361. struct res_xrcdn *tmp;
  3362. int err;
  3363. int xrcdn;
  3364. err = move_all_busy(dev, slave, RES_XRCD);
  3365. if (err)
  3366. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns to "
  3367. "busy for slave %d\n", slave);
  3368. spin_lock_irq(mlx4_tlock(dev));
  3369. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  3370. if (xrcd->com.owner == slave) {
  3371. xrcdn = xrcd->com.res_id;
  3372. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  3373. list_del(&xrcd->com.list);
  3374. kfree(xrcd);
  3375. __mlx4_xrcd_free(dev, xrcdn);
  3376. }
  3377. }
  3378. spin_unlock_irq(mlx4_tlock(dev));
  3379. }
  3380. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  3381. {
  3382. struct mlx4_priv *priv = mlx4_priv(dev);
  3383. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3384. /*VLAN*/
  3385. rem_slave_macs(dev, slave);
  3386. rem_slave_fs_rule(dev, slave);
  3387. rem_slave_qps(dev, slave);
  3388. rem_slave_srqs(dev, slave);
  3389. rem_slave_cqs(dev, slave);
  3390. rem_slave_mrs(dev, slave);
  3391. rem_slave_eqs(dev, slave);
  3392. rem_slave_mtts(dev, slave);
  3393. rem_slave_counters(dev, slave);
  3394. rem_slave_xrcdns(dev, slave);
  3395. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  3396. }
  3397. void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work)
  3398. {
  3399. struct mlx4_vf_immed_vlan_work *work =
  3400. container_of(_work, struct mlx4_vf_immed_vlan_work, work);
  3401. struct mlx4_cmd_mailbox *mailbox;
  3402. struct mlx4_update_qp_context *upd_context;
  3403. struct mlx4_dev *dev = &work->priv->dev;
  3404. struct mlx4_resource_tracker *tracker =
  3405. &work->priv->mfunc.master.res_tracker;
  3406. struct list_head *qp_list =
  3407. &tracker->slave_list[work->slave].res_list[RES_QP];
  3408. struct res_qp *qp;
  3409. struct res_qp *tmp;
  3410. u64 qp_mask = ((1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED) |
  3411. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P) |
  3412. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED) |
  3413. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED) |
  3414. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P) |
  3415. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED) |
  3416. (1ULL << MLX4_UPD_QP_PATH_MASK_VLAN_INDEX) |
  3417. (1ULL << MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE));
  3418. int err;
  3419. int port, errors = 0;
  3420. u8 vlan_control;
  3421. if (mlx4_is_slave(dev)) {
  3422. mlx4_warn(dev, "Trying to update-qp in slave %d\n",
  3423. work->slave);
  3424. goto out;
  3425. }
  3426. mailbox = mlx4_alloc_cmd_mailbox(dev);
  3427. if (IS_ERR(mailbox))
  3428. goto out;
  3429. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE) /* block all */
  3430. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3431. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  3432. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  3433. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  3434. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  3435. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  3436. else if (!work->vlan_id)
  3437. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3438. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  3439. else
  3440. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  3441. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  3442. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  3443. upd_context = mailbox->buf;
  3444. upd_context->primary_addr_path_mask = cpu_to_be64(qp_mask);
  3445. upd_context->qp_context.pri_path.vlan_control = vlan_control;
  3446. upd_context->qp_context.pri_path.vlan_index = work->vlan_ix;
  3447. spin_lock_irq(mlx4_tlock(dev));
  3448. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  3449. spin_unlock_irq(mlx4_tlock(dev));
  3450. if (qp->com.owner == work->slave) {
  3451. if (qp->com.from_state != RES_QP_HW ||
  3452. !qp->sched_queue || /* no INIT2RTR trans yet */
  3453. mlx4_is_qp_reserved(dev, qp->local_qpn) ||
  3454. qp->qpc_flags & (1 << MLX4_RSS_QPC_FLAG_OFFSET)) {
  3455. spin_lock_irq(mlx4_tlock(dev));
  3456. continue;
  3457. }
  3458. port = (qp->sched_queue >> 6 & 1) + 1;
  3459. if (port != work->port) {
  3460. spin_lock_irq(mlx4_tlock(dev));
  3461. continue;
  3462. }
  3463. upd_context->qp_context.pri_path.sched_queue =
  3464. qp->sched_queue & 0xC7;
  3465. upd_context->qp_context.pri_path.sched_queue |=
  3466. ((work->qos & 0x7) << 3);
  3467. err = mlx4_cmd(dev, mailbox->dma,
  3468. qp->local_qpn & 0xffffff,
  3469. 0, MLX4_CMD_UPDATE_QP,
  3470. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  3471. if (err) {
  3472. mlx4_info(dev, "UPDATE_QP failed for slave %d, "
  3473. "port %d, qpn %d (%d)\n",
  3474. work->slave, port, qp->local_qpn,
  3475. err);
  3476. errors++;
  3477. }
  3478. }
  3479. spin_lock_irq(mlx4_tlock(dev));
  3480. }
  3481. spin_unlock_irq(mlx4_tlock(dev));
  3482. mlx4_free_cmd_mailbox(dev, mailbox);
  3483. if (errors)
  3484. mlx4_err(dev, "%d UPDATE_QP failures for slave %d, port %d\n",
  3485. errors, work->slave, work->port);
  3486. /* unregister previous vlan_id if needed and we had no errors
  3487. * while updating the QPs
  3488. */
  3489. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN && !errors &&
  3490. NO_INDX != work->orig_vlan_ix)
  3491. __mlx4_unregister_vlan(&work->priv->dev, work->port,
  3492. work->orig_vlan_id);
  3493. out:
  3494. kfree(work);
  3495. return;
  3496. }