device.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <linux/cpu_rmap.h>
  38. #include <linux/atomic.h>
  39. #define MAX_MSIX_P_PORT 17
  40. #define MAX_MSIX 64
  41. #define MSIX_LEGACY_SZ 4
  42. #define MIN_MSIX_P_PORT 5
  43. enum {
  44. MLX4_FLAG_MSI_X = 1 << 0,
  45. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  46. MLX4_FLAG_MASTER = 1 << 2,
  47. MLX4_FLAG_SLAVE = 1 << 3,
  48. MLX4_FLAG_SRIOV = 1 << 4,
  49. };
  50. enum {
  51. MLX4_MAX_PORTS = 2
  52. };
  53. /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
  54. * These qkeys must not be allowed for general use. This is a 64k range,
  55. * and to test for violation, we use the mask (protect against future chg).
  56. */
  57. #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
  58. #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
  59. enum {
  60. MLX4_BOARD_ID_LEN = 64
  61. };
  62. enum {
  63. MLX4_MAX_NUM_PF = 16,
  64. MLX4_MAX_NUM_VF = 64,
  65. MLX4_MFUNC_MAX = 80,
  66. MLX4_MAX_EQ_NUM = 1024,
  67. MLX4_MFUNC_EQ_NUM = 4,
  68. MLX4_MFUNC_MAX_EQES = 8,
  69. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  70. };
  71. /* Driver supports 3 diffrent device methods to manage traffic steering:
  72. * -device managed - High level API for ib and eth flow steering. FW is
  73. * managing flow steering tables.
  74. * - B0 steering mode - Common low level API for ib and (if supported) eth.
  75. * - A0 steering mode - Limited low level API for eth. In case of IB,
  76. * B0 mode is in use.
  77. */
  78. enum {
  79. MLX4_STEERING_MODE_A0,
  80. MLX4_STEERING_MODE_B0,
  81. MLX4_STEERING_MODE_DEVICE_MANAGED
  82. };
  83. static inline const char *mlx4_steering_mode_str(int steering_mode)
  84. {
  85. switch (steering_mode) {
  86. case MLX4_STEERING_MODE_A0:
  87. return "A0 steering";
  88. case MLX4_STEERING_MODE_B0:
  89. return "B0 steering";
  90. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  91. return "Device managed flow steering";
  92. default:
  93. return "Unrecognize steering mode";
  94. }
  95. }
  96. enum {
  97. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  98. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  99. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  100. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  101. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  102. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  103. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  104. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  105. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  106. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  107. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  108. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  109. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  110. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  111. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  112. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  113. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  114. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  115. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  116. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  117. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  118. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  119. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  120. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  121. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  122. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  123. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  124. };
  125. enum {
  126. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  127. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  128. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
  129. MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3
  130. };
  131. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  132. enum {
  133. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  134. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  135. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  136. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  137. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  138. };
  139. enum mlx4_event {
  140. MLX4_EVENT_TYPE_COMP = 0x00,
  141. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  142. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  143. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  144. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  145. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  146. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  147. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  148. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  149. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  150. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  151. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  152. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  153. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  154. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  155. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  156. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  157. MLX4_EVENT_TYPE_CMD = 0x0a,
  158. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  159. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  160. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  161. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  162. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  163. MLX4_EVENT_TYPE_NONE = 0xff,
  164. };
  165. enum {
  166. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  167. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  168. };
  169. enum {
  170. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  171. };
  172. enum {
  173. MLX4_PERM_LOCAL_READ = 1 << 10,
  174. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  175. MLX4_PERM_REMOTE_READ = 1 << 12,
  176. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  177. MLX4_PERM_ATOMIC = 1 << 14
  178. };
  179. enum {
  180. MLX4_OPCODE_NOP = 0x00,
  181. MLX4_OPCODE_SEND_INVAL = 0x01,
  182. MLX4_OPCODE_RDMA_WRITE = 0x08,
  183. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  184. MLX4_OPCODE_SEND = 0x0a,
  185. MLX4_OPCODE_SEND_IMM = 0x0b,
  186. MLX4_OPCODE_LSO = 0x0e,
  187. MLX4_OPCODE_RDMA_READ = 0x10,
  188. MLX4_OPCODE_ATOMIC_CS = 0x11,
  189. MLX4_OPCODE_ATOMIC_FA = 0x12,
  190. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  191. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  192. MLX4_OPCODE_BIND_MW = 0x18,
  193. MLX4_OPCODE_FMR = 0x19,
  194. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  195. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  196. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  197. MLX4_RECV_OPCODE_SEND = 0x01,
  198. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  199. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  200. MLX4_CQE_OPCODE_ERROR = 0x1e,
  201. MLX4_CQE_OPCODE_RESIZE = 0x16,
  202. };
  203. enum {
  204. MLX4_STAT_RATE_OFFSET = 5
  205. };
  206. enum mlx4_protocol {
  207. MLX4_PROT_IB_IPV6 = 0,
  208. MLX4_PROT_ETH,
  209. MLX4_PROT_IB_IPV4,
  210. MLX4_PROT_FCOE
  211. };
  212. enum {
  213. MLX4_MTT_FLAG_PRESENT = 1
  214. };
  215. enum mlx4_qp_region {
  216. MLX4_QP_REGION_FW = 0,
  217. MLX4_QP_REGION_ETH_ADDR,
  218. MLX4_QP_REGION_FC_ADDR,
  219. MLX4_QP_REGION_FC_EXCH,
  220. MLX4_NUM_QP_REGION
  221. };
  222. enum mlx4_port_type {
  223. MLX4_PORT_TYPE_NONE = 0,
  224. MLX4_PORT_TYPE_IB = 1,
  225. MLX4_PORT_TYPE_ETH = 2,
  226. MLX4_PORT_TYPE_AUTO = 3
  227. };
  228. enum mlx4_special_vlan_idx {
  229. MLX4_NO_VLAN_IDX = 0,
  230. MLX4_VLAN_MISS_IDX,
  231. MLX4_VLAN_REGULAR
  232. };
  233. enum mlx4_steer_type {
  234. MLX4_MC_STEER = 0,
  235. MLX4_UC_STEER,
  236. MLX4_NUM_STEERS
  237. };
  238. enum {
  239. MLX4_NUM_FEXCH = 64 * 1024,
  240. };
  241. enum {
  242. MLX4_MAX_FAST_REG_PAGES = 511,
  243. };
  244. enum {
  245. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  246. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  247. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  248. };
  249. /* Port mgmt change event handling */
  250. enum {
  251. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  252. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  253. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  254. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  255. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  256. };
  257. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  258. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  259. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  260. {
  261. return (major << 32) | (minor << 16) | subminor;
  262. }
  263. struct mlx4_phys_caps {
  264. u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
  265. u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
  266. u32 num_phys_eqs;
  267. };
  268. struct mlx4_caps {
  269. u64 fw_ver;
  270. u32 function;
  271. int num_ports;
  272. int vl_cap[MLX4_MAX_PORTS + 1];
  273. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  274. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  275. u64 def_mac[MLX4_MAX_PORTS + 1];
  276. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  277. int gid_table_len[MLX4_MAX_PORTS + 1];
  278. int pkey_table_len[MLX4_MAX_PORTS + 1];
  279. int trans_type[MLX4_MAX_PORTS + 1];
  280. int vendor_oui[MLX4_MAX_PORTS + 1];
  281. int wavelength[MLX4_MAX_PORTS + 1];
  282. u64 trans_code[MLX4_MAX_PORTS + 1];
  283. int local_ca_ack_delay;
  284. int num_uars;
  285. u32 uar_page_size;
  286. int bf_reg_size;
  287. int bf_regs_per_page;
  288. int max_sq_sg;
  289. int max_rq_sg;
  290. int num_qps;
  291. int max_wqes;
  292. int max_sq_desc_sz;
  293. int max_rq_desc_sz;
  294. int max_qp_init_rdma;
  295. int max_qp_dest_rdma;
  296. int sqp_start;
  297. u32 base_sqpn;
  298. u32 base_tunnel_sqpn;
  299. int num_srqs;
  300. int max_srq_wqes;
  301. int max_srq_sge;
  302. int reserved_srqs;
  303. int num_cqs;
  304. int max_cqes;
  305. int reserved_cqs;
  306. int num_eqs;
  307. int reserved_eqs;
  308. int num_comp_vectors;
  309. int comp_pool;
  310. int num_mpts;
  311. int max_fmr_maps;
  312. int num_mtts;
  313. int fmr_reserved_mtts;
  314. int reserved_mtts;
  315. int reserved_mrws;
  316. int reserved_uars;
  317. int num_mgms;
  318. int num_amgms;
  319. int reserved_mcgs;
  320. int num_qp_per_mgm;
  321. int steering_mode;
  322. int fs_log_max_ucast_qp_range_size;
  323. int num_pds;
  324. int reserved_pds;
  325. int max_xrcds;
  326. int reserved_xrcds;
  327. int mtt_entry_sz;
  328. u32 max_msg_sz;
  329. u32 page_size_cap;
  330. u64 flags;
  331. u64 flags2;
  332. u32 bmme_flags;
  333. u32 reserved_lkey;
  334. u16 stat_rate_support;
  335. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  336. int max_gso_sz;
  337. int max_rss_tbl_sz;
  338. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  339. int reserved_qps;
  340. int reserved_qps_base[MLX4_NUM_QP_REGION];
  341. int log_num_macs;
  342. int log_num_vlans;
  343. int log_num_prios;
  344. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  345. u8 supported_type[MLX4_MAX_PORTS + 1];
  346. u8 suggested_type[MLX4_MAX_PORTS + 1];
  347. u8 default_sense[MLX4_MAX_PORTS + 1];
  348. u32 port_mask[MLX4_MAX_PORTS + 1];
  349. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  350. u32 max_counters;
  351. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  352. u16 sqp_demux;
  353. };
  354. struct mlx4_buf_list {
  355. void *buf;
  356. dma_addr_t map;
  357. };
  358. struct mlx4_buf {
  359. struct mlx4_buf_list direct;
  360. struct mlx4_buf_list *page_list;
  361. int nbufs;
  362. int npages;
  363. int page_shift;
  364. };
  365. struct mlx4_mtt {
  366. u32 offset;
  367. int order;
  368. int page_shift;
  369. };
  370. enum {
  371. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  372. };
  373. struct mlx4_db_pgdir {
  374. struct list_head list;
  375. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  376. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  377. unsigned long *bits[2];
  378. __be32 *db_page;
  379. dma_addr_t db_dma;
  380. };
  381. struct mlx4_ib_user_db_page;
  382. struct mlx4_db {
  383. __be32 *db;
  384. union {
  385. struct mlx4_db_pgdir *pgdir;
  386. struct mlx4_ib_user_db_page *user_page;
  387. } u;
  388. dma_addr_t dma;
  389. int index;
  390. int order;
  391. };
  392. struct mlx4_hwq_resources {
  393. struct mlx4_db db;
  394. struct mlx4_mtt mtt;
  395. struct mlx4_buf buf;
  396. };
  397. struct mlx4_mr {
  398. struct mlx4_mtt mtt;
  399. u64 iova;
  400. u64 size;
  401. u32 key;
  402. u32 pd;
  403. u32 access;
  404. int enabled;
  405. };
  406. struct mlx4_fmr {
  407. struct mlx4_mr mr;
  408. struct mlx4_mpt_entry *mpt;
  409. __be64 *mtts;
  410. dma_addr_t dma_handle;
  411. int max_pages;
  412. int max_maps;
  413. int maps;
  414. u8 page_shift;
  415. };
  416. struct mlx4_uar {
  417. unsigned long pfn;
  418. int index;
  419. struct list_head bf_list;
  420. unsigned free_bf_bmap;
  421. void __iomem *map;
  422. void __iomem *bf_map;
  423. };
  424. struct mlx4_bf {
  425. unsigned long offset;
  426. int buf_size;
  427. struct mlx4_uar *uar;
  428. void __iomem *reg;
  429. };
  430. struct mlx4_cq {
  431. void (*comp) (struct mlx4_cq *);
  432. void (*event) (struct mlx4_cq *, enum mlx4_event);
  433. struct mlx4_uar *uar;
  434. u32 cons_index;
  435. __be32 *set_ci_db;
  436. __be32 *arm_db;
  437. int arm_sn;
  438. int cqn;
  439. unsigned vector;
  440. atomic_t refcount;
  441. struct completion free;
  442. };
  443. struct mlx4_qp {
  444. void (*event) (struct mlx4_qp *, enum mlx4_event);
  445. int qpn;
  446. atomic_t refcount;
  447. struct completion free;
  448. };
  449. struct mlx4_srq {
  450. void (*event) (struct mlx4_srq *, enum mlx4_event);
  451. int srqn;
  452. int max;
  453. int max_gs;
  454. int wqe_shift;
  455. atomic_t refcount;
  456. struct completion free;
  457. };
  458. struct mlx4_av {
  459. __be32 port_pd;
  460. u8 reserved1;
  461. u8 g_slid;
  462. __be16 dlid;
  463. u8 reserved2;
  464. u8 gid_index;
  465. u8 stat_rate;
  466. u8 hop_limit;
  467. __be32 sl_tclass_flowlabel;
  468. u8 dgid[16];
  469. };
  470. struct mlx4_eth_av {
  471. __be32 port_pd;
  472. u8 reserved1;
  473. u8 smac_idx;
  474. u16 reserved2;
  475. u8 reserved3;
  476. u8 gid_index;
  477. u8 stat_rate;
  478. u8 hop_limit;
  479. __be32 sl_tclass_flowlabel;
  480. u8 dgid[16];
  481. u32 reserved4[2];
  482. __be16 vlan;
  483. u8 mac[6];
  484. };
  485. union mlx4_ext_av {
  486. struct mlx4_av ib;
  487. struct mlx4_eth_av eth;
  488. };
  489. struct mlx4_counter {
  490. u8 reserved1[3];
  491. u8 counter_mode;
  492. __be32 num_ifc;
  493. u32 reserved2[2];
  494. __be64 rx_frames;
  495. __be64 rx_bytes;
  496. __be64 tx_frames;
  497. __be64 tx_bytes;
  498. };
  499. struct mlx4_dev {
  500. struct pci_dev *pdev;
  501. unsigned long flags;
  502. unsigned long num_slaves;
  503. struct mlx4_caps caps;
  504. struct mlx4_phys_caps phys_caps;
  505. struct radix_tree_root qp_table_tree;
  506. u8 rev_id;
  507. char board_id[MLX4_BOARD_ID_LEN];
  508. int num_vfs;
  509. u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
  510. u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
  511. };
  512. struct mlx4_eqe {
  513. u8 reserved1;
  514. u8 type;
  515. u8 reserved2;
  516. u8 subtype;
  517. union {
  518. u32 raw[6];
  519. struct {
  520. __be32 cqn;
  521. } __packed comp;
  522. struct {
  523. u16 reserved1;
  524. __be16 token;
  525. u32 reserved2;
  526. u8 reserved3[3];
  527. u8 status;
  528. __be64 out_param;
  529. } __packed cmd;
  530. struct {
  531. __be32 qpn;
  532. } __packed qp;
  533. struct {
  534. __be32 srqn;
  535. } __packed srq;
  536. struct {
  537. __be32 cqn;
  538. u32 reserved1;
  539. u8 reserved2[3];
  540. u8 syndrome;
  541. } __packed cq_err;
  542. struct {
  543. u32 reserved1[2];
  544. __be32 port;
  545. } __packed port_change;
  546. struct {
  547. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  548. u32 reserved;
  549. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  550. } __packed comm_channel_arm;
  551. struct {
  552. u8 port;
  553. u8 reserved[3];
  554. __be64 mac;
  555. } __packed mac_update;
  556. struct {
  557. __be32 slave_id;
  558. } __packed flr_event;
  559. struct {
  560. __be16 current_temperature;
  561. __be16 warning_threshold;
  562. } __packed warming;
  563. struct {
  564. u8 reserved[3];
  565. u8 port;
  566. union {
  567. struct {
  568. __be16 mstr_sm_lid;
  569. __be16 port_lid;
  570. __be32 changed_attr;
  571. u8 reserved[3];
  572. u8 mstr_sm_sl;
  573. __be64 gid_prefix;
  574. } __packed port_info;
  575. struct {
  576. __be32 block_ptr;
  577. __be32 tbl_entries_mask;
  578. } __packed tbl_change_info;
  579. } params;
  580. } __packed port_mgmt_change;
  581. } event;
  582. u8 slave_id;
  583. u8 reserved3[2];
  584. u8 owner;
  585. } __packed;
  586. struct mlx4_init_port_param {
  587. int set_guid0;
  588. int set_node_guid;
  589. int set_si_guid;
  590. u16 mtu;
  591. int port_width_cap;
  592. u16 vl_cap;
  593. u16 max_gid;
  594. u16 max_pkey;
  595. u64 guid0;
  596. u64 node_guid;
  597. u64 si_guid;
  598. };
  599. #define mlx4_foreach_port(port, dev, type) \
  600. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  601. if ((type) == (dev)->caps.port_mask[(port)])
  602. #define mlx4_foreach_ib_transport_port(port, dev) \
  603. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  604. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  605. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  606. #define MLX4_INVALID_SLAVE_ID 0xFF
  607. void handle_port_mgmt_change_event(struct work_struct *work);
  608. static inline int mlx4_master_func_num(struct mlx4_dev *dev)
  609. {
  610. return dev->caps.function;
  611. }
  612. static inline int mlx4_is_master(struct mlx4_dev *dev)
  613. {
  614. return dev->flags & MLX4_FLAG_MASTER;
  615. }
  616. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  617. {
  618. return (qpn < dev->caps.sqp_start + 8);
  619. }
  620. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  621. {
  622. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  623. }
  624. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  625. {
  626. return dev->flags & MLX4_FLAG_SLAVE;
  627. }
  628. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  629. struct mlx4_buf *buf);
  630. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  631. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  632. {
  633. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  634. return buf->direct.buf + offset;
  635. else
  636. return buf->page_list[offset >> PAGE_SHIFT].buf +
  637. (offset & (PAGE_SIZE - 1));
  638. }
  639. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  640. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  641. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  642. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  643. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  644. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  645. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  646. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  647. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  648. struct mlx4_mtt *mtt);
  649. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  650. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  651. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  652. int npages, int page_shift, struct mlx4_mr *mr);
  653. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  654. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  655. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  656. int start_index, int npages, u64 *page_list);
  657. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  658. struct mlx4_buf *buf);
  659. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  660. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  661. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  662. int size, int max_direct);
  663. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  664. int size);
  665. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  666. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  667. unsigned vector, int collapsed);
  668. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  669. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  670. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  671. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  672. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  673. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  674. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  675. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  676. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  677. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  678. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  679. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  680. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  681. int block_mcast_loopback, enum mlx4_protocol prot);
  682. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  683. enum mlx4_protocol prot);
  684. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  685. u8 port, int block_mcast_loopback,
  686. enum mlx4_protocol protocol, u64 *reg_id);
  687. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  688. enum mlx4_protocol protocol, u64 reg_id);
  689. enum {
  690. MLX4_DOMAIN_UVERBS = 0x1000,
  691. MLX4_DOMAIN_ETHTOOL = 0x2000,
  692. MLX4_DOMAIN_RFS = 0x3000,
  693. MLX4_DOMAIN_NIC = 0x5000,
  694. };
  695. enum mlx4_net_trans_rule_id {
  696. MLX4_NET_TRANS_RULE_ID_ETH = 0,
  697. MLX4_NET_TRANS_RULE_ID_IB,
  698. MLX4_NET_TRANS_RULE_ID_IPV6,
  699. MLX4_NET_TRANS_RULE_ID_IPV4,
  700. MLX4_NET_TRANS_RULE_ID_TCP,
  701. MLX4_NET_TRANS_RULE_ID_UDP,
  702. MLX4_NET_TRANS_RULE_NUM, /* should be last */
  703. };
  704. extern const u16 __sw_id_hw[];
  705. static inline int map_hw_to_sw_id(u16 header_id)
  706. {
  707. int i;
  708. for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
  709. if (header_id == __sw_id_hw[i])
  710. return i;
  711. }
  712. return -EINVAL;
  713. }
  714. enum mlx4_net_trans_promisc_mode {
  715. MLX4_FS_PROMISC_NONE = 0,
  716. MLX4_FS_PROMISC_UPLINK,
  717. /* For future use. Not implemented yet */
  718. MLX4_FS_PROMISC_FUNCTION_PORT,
  719. MLX4_FS_PROMISC_ALL_MULTI,
  720. };
  721. struct mlx4_spec_eth {
  722. u8 dst_mac[6];
  723. u8 dst_mac_msk[6];
  724. u8 src_mac[6];
  725. u8 src_mac_msk[6];
  726. u8 ether_type_enable;
  727. __be16 ether_type;
  728. __be16 vlan_id_msk;
  729. __be16 vlan_id;
  730. };
  731. struct mlx4_spec_tcp_udp {
  732. __be16 dst_port;
  733. __be16 dst_port_msk;
  734. __be16 src_port;
  735. __be16 src_port_msk;
  736. };
  737. struct mlx4_spec_ipv4 {
  738. __be32 dst_ip;
  739. __be32 dst_ip_msk;
  740. __be32 src_ip;
  741. __be32 src_ip_msk;
  742. };
  743. struct mlx4_spec_ib {
  744. __be32 r_qpn;
  745. __be32 qpn_msk;
  746. u8 dst_gid[16];
  747. u8 dst_gid_msk[16];
  748. };
  749. struct mlx4_spec_list {
  750. struct list_head list;
  751. enum mlx4_net_trans_rule_id id;
  752. union {
  753. struct mlx4_spec_eth eth;
  754. struct mlx4_spec_ib ib;
  755. struct mlx4_spec_ipv4 ipv4;
  756. struct mlx4_spec_tcp_udp tcp_udp;
  757. };
  758. };
  759. enum mlx4_net_trans_hw_rule_queue {
  760. MLX4_NET_TRANS_Q_FIFO,
  761. MLX4_NET_TRANS_Q_LIFO,
  762. };
  763. struct mlx4_net_trans_rule {
  764. struct list_head list;
  765. enum mlx4_net_trans_hw_rule_queue queue_mode;
  766. bool exclusive;
  767. bool allow_loopback;
  768. enum mlx4_net_trans_promisc_mode promisc_mode;
  769. u8 port;
  770. u16 priority;
  771. u32 qpn;
  772. };
  773. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
  774. enum mlx4_net_trans_promisc_mode mode);
  775. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  776. enum mlx4_net_trans_promisc_mode mode);
  777. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  778. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  779. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  780. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  781. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  782. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  783. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  784. int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  785. int mlx4_get_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn);
  786. void mlx4_put_eth_qp(struct mlx4_dev *dev, u8 port, u64 mac, int qpn);
  787. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  788. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  789. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  790. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  791. u8 promisc);
  792. int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
  793. int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
  794. u8 *pg, u16 *ratelimit);
  795. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  796. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  797. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  798. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  799. int npages, u64 iova, u32 *lkey, u32 *rkey);
  800. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  801. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  802. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  803. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  804. u32 *lkey, u32 *rkey);
  805. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  806. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  807. int mlx4_test_interrupts(struct mlx4_dev *dev);
  808. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  809. int *vector);
  810. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  811. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  812. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  813. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  814. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  815. int mlx4_flow_attach(struct mlx4_dev *dev,
  816. struct mlx4_net_trans_rule *rule, u64 *reg_id);
  817. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
  818. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
  819. #endif /* MLX4_DEVICE_H */