tg3.c 408 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mdio.h>
  34. #include <linux/mii.h>
  35. #include <linux/phy.h>
  36. #include <linux/brcmphy.h>
  37. #include <linux/if_vlan.h>
  38. #include <linux/ip.h>
  39. #include <linux/tcp.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/firmware.h>
  44. #include <net/checksum.h>
  45. #include <net/ip.h>
  46. #include <asm/system.h>
  47. #include <linux/io.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/uaccess.h>
  50. #ifdef CONFIG_SPARC
  51. #include <asm/idprom.h>
  52. #include <asm/prom.h>
  53. #endif
  54. #define BAR_0 0
  55. #define BAR_2 2
  56. #include "tg3.h"
  57. /* Functions & macros to verify TG3_FLAGS types */
  58. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  59. {
  60. return test_bit(flag, bits);
  61. }
  62. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. set_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. clear_bit(flag, bits);
  69. }
  70. #define tg3_flag(tp, flag) \
  71. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  72. #define tg3_flag_set(tp, flag) \
  73. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  74. #define tg3_flag_clear(tp, flag) \
  75. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define DRV_MODULE_NAME "tg3"
  77. #define TG3_MAJ_NUM 3
  78. #define TG3_MIN_NUM 118
  79. #define DRV_MODULE_VERSION \
  80. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  81. #define DRV_MODULE_RELDATE "April 22, 2011"
  82. #define TG3_DEF_MAC_MODE 0
  83. #define TG3_DEF_RX_MODE 0
  84. #define TG3_DEF_TX_MODE 0
  85. #define TG3_DEF_MSG_ENABLE \
  86. (NETIF_MSG_DRV | \
  87. NETIF_MSG_PROBE | \
  88. NETIF_MSG_LINK | \
  89. NETIF_MSG_TIMER | \
  90. NETIF_MSG_IFDOWN | \
  91. NETIF_MSG_IFUP | \
  92. NETIF_MSG_RX_ERR | \
  93. NETIF_MSG_TX_ERR)
  94. /* length of time before we decide the hardware is borked,
  95. * and dev->tx_timeout() should be called to fix the problem
  96. */
  97. #define TG3_TX_TIMEOUT (5 * HZ)
  98. /* hardware minimum and maximum for a single frame's data payload */
  99. #define TG3_MIN_MTU 60
  100. #define TG3_MAX_MTU(tp) \
  101. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  102. /* These numbers seem to be hard coded in the NIC firmware somehow.
  103. * You can't change the ring sizes, but you can change where you place
  104. * them in the NIC onboard memory.
  105. */
  106. #define TG3_RX_STD_RING_SIZE(tp) \
  107. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  108. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  109. #define TG3_DEF_RX_RING_PENDING 200
  110. #define TG3_RX_JMB_RING_SIZE(tp) \
  111. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  112. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  113. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  114. #define TG3_RSS_INDIR_TBL_SIZE 128
  115. /* Do not place this n-ring entries value into the tp struct itself,
  116. * we really want to expose these constants to GCC so that modulo et
  117. * al. operations are done with shifts and masks instead of with
  118. * hw multiply/modulo instructions. Another solution would be to
  119. * replace things like '% foo' with '& (foo - 1)'.
  120. */
  121. #define TG3_TX_RING_SIZE 512
  122. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  123. #define TG3_RX_STD_RING_BYTES(tp) \
  124. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  125. #define TG3_RX_JMB_RING_BYTES(tp) \
  126. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  127. #define TG3_RX_RCB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  129. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  130. TG3_TX_RING_SIZE)
  131. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  132. #define TG3_DMA_BYTE_ENAB 64
  133. #define TG3_RX_STD_DMA_SZ 1536
  134. #define TG3_RX_JMB_DMA_SZ 9046
  135. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  136. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  137. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  138. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  139. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  140. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  142. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  143. * that are at least dword aligned when used in PCIX mode. The driver
  144. * works around this bug by double copying the packet. This workaround
  145. * is built into the normal double copy length check for efficiency.
  146. *
  147. * However, the double copy is only necessary on those architectures
  148. * where unaligned memory accesses are inefficient. For those architectures
  149. * where unaligned memory accesses incur little penalty, we can reintegrate
  150. * the 5701 in the normal rx path. Doing so saves a device structure
  151. * dereference by hardcoding the double copy threshold in place.
  152. */
  153. #define TG3_RX_COPY_THRESHOLD 256
  154. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  155. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  156. #else
  157. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  158. #endif
  159. /* minimum number of free TX descriptors required to wake up TX process */
  160. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  161. #define TG3_RAW_IP_ALIGN 2
  162. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  163. #define FIRMWARE_TG3 "tigon/tg3.bin"
  164. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  165. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  166. static char version[] __devinitdata =
  167. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  168. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  169. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  170. MODULE_LICENSE("GPL");
  171. MODULE_VERSION(DRV_MODULE_VERSION);
  172. MODULE_FIRMWARE(FIRMWARE_TG3);
  173. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  174. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  175. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  176. module_param(tg3_debug, int, 0);
  177. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  178. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  259. {}
  260. };
  261. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  262. static const struct {
  263. const char string[ETH_GSTRING_LEN];
  264. } ethtool_stats_keys[] = {
  265. { "rx_octets" },
  266. { "rx_fragments" },
  267. { "rx_ucast_packets" },
  268. { "rx_mcast_packets" },
  269. { "rx_bcast_packets" },
  270. { "rx_fcs_errors" },
  271. { "rx_align_errors" },
  272. { "rx_xon_pause_rcvd" },
  273. { "rx_xoff_pause_rcvd" },
  274. { "rx_mac_ctrl_rcvd" },
  275. { "rx_xoff_entered" },
  276. { "rx_frame_too_long_errors" },
  277. { "rx_jabbers" },
  278. { "rx_undersize_packets" },
  279. { "rx_in_length_errors" },
  280. { "rx_out_length_errors" },
  281. { "rx_64_or_less_octet_packets" },
  282. { "rx_65_to_127_octet_packets" },
  283. { "rx_128_to_255_octet_packets" },
  284. { "rx_256_to_511_octet_packets" },
  285. { "rx_512_to_1023_octet_packets" },
  286. { "rx_1024_to_1522_octet_packets" },
  287. { "rx_1523_to_2047_octet_packets" },
  288. { "rx_2048_to_4095_octet_packets" },
  289. { "rx_4096_to_8191_octet_packets" },
  290. { "rx_8192_to_9022_octet_packets" },
  291. { "tx_octets" },
  292. { "tx_collisions" },
  293. { "tx_xon_sent" },
  294. { "tx_xoff_sent" },
  295. { "tx_flow_control" },
  296. { "tx_mac_errors" },
  297. { "tx_single_collisions" },
  298. { "tx_mult_collisions" },
  299. { "tx_deferred" },
  300. { "tx_excessive_collisions" },
  301. { "tx_late_collisions" },
  302. { "tx_collide_2times" },
  303. { "tx_collide_3times" },
  304. { "tx_collide_4times" },
  305. { "tx_collide_5times" },
  306. { "tx_collide_6times" },
  307. { "tx_collide_7times" },
  308. { "tx_collide_8times" },
  309. { "tx_collide_9times" },
  310. { "tx_collide_10times" },
  311. { "tx_collide_11times" },
  312. { "tx_collide_12times" },
  313. { "tx_collide_13times" },
  314. { "tx_collide_14times" },
  315. { "tx_collide_15times" },
  316. { "tx_ucast_packets" },
  317. { "tx_mcast_packets" },
  318. { "tx_bcast_packets" },
  319. { "tx_carrier_sense_errors" },
  320. { "tx_discards" },
  321. { "tx_errors" },
  322. { "dma_writeq_full" },
  323. { "dma_write_prioq_full" },
  324. { "rxbds_empty" },
  325. { "rx_discards" },
  326. { "mbuf_lwm_thresh_hit" },
  327. { "rx_errors" },
  328. { "rx_threshold_hit" },
  329. { "dma_readq_full" },
  330. { "dma_read_prioq_full" },
  331. { "tx_comp_queue_full" },
  332. { "ring_set_send_prod_index" },
  333. { "ring_status_update" },
  334. { "nic_irqs" },
  335. { "nic_avoided_irqs" },
  336. { "nic_tx_threshold_hit" }
  337. };
  338. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  339. static const struct {
  340. const char string[ETH_GSTRING_LEN];
  341. } ethtool_test_keys[] = {
  342. { "nvram test (online) " },
  343. { "link test (online) " },
  344. { "register test (offline)" },
  345. { "memory test (offline)" },
  346. { "loopback test (offline)" },
  347. { "interrupt test (offline)" },
  348. };
  349. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  350. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  351. {
  352. writel(val, tp->regs + off);
  353. }
  354. static u32 tg3_read32(struct tg3 *tp, u32 off)
  355. {
  356. return readl(tp->regs + off);
  357. }
  358. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  359. {
  360. writel(val, tp->aperegs + off);
  361. }
  362. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  363. {
  364. return readl(tp->aperegs + off);
  365. }
  366. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  367. {
  368. unsigned long flags;
  369. spin_lock_irqsave(&tp->indirect_lock, flags);
  370. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  371. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  372. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  373. }
  374. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  375. {
  376. writel(val, tp->regs + off);
  377. readl(tp->regs + off);
  378. }
  379. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  380. {
  381. unsigned long flags;
  382. u32 val;
  383. spin_lock_irqsave(&tp->indirect_lock, flags);
  384. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  385. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  386. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  387. return val;
  388. }
  389. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  390. {
  391. unsigned long flags;
  392. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  393. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  394. TG3_64BIT_REG_LOW, val);
  395. return;
  396. }
  397. if (off == TG3_RX_STD_PROD_IDX_REG) {
  398. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  399. TG3_64BIT_REG_LOW, val);
  400. return;
  401. }
  402. spin_lock_irqsave(&tp->indirect_lock, flags);
  403. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  404. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  405. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  406. /* In indirect mode when disabling interrupts, we also need
  407. * to clear the interrupt bit in the GRC local ctrl register.
  408. */
  409. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  410. (val == 0x1)) {
  411. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  412. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  413. }
  414. }
  415. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  416. {
  417. unsigned long flags;
  418. u32 val;
  419. spin_lock_irqsave(&tp->indirect_lock, flags);
  420. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  421. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  422. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  423. return val;
  424. }
  425. /* usec_wait specifies the wait time in usec when writing to certain registers
  426. * where it is unsafe to read back the register without some delay.
  427. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  428. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  429. */
  430. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  431. {
  432. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  433. /* Non-posted methods */
  434. tp->write32(tp, off, val);
  435. else {
  436. /* Posted method */
  437. tg3_write32(tp, off, val);
  438. if (usec_wait)
  439. udelay(usec_wait);
  440. tp->read32(tp, off);
  441. }
  442. /* Wait again after the read for the posted method to guarantee that
  443. * the wait time is met.
  444. */
  445. if (usec_wait)
  446. udelay(usec_wait);
  447. }
  448. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  449. {
  450. tp->write32_mbox(tp, off, val);
  451. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  452. tp->read32_mbox(tp, off);
  453. }
  454. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  455. {
  456. void __iomem *mbox = tp->regs + off;
  457. writel(val, mbox);
  458. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  459. writel(val, mbox);
  460. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  461. readl(mbox);
  462. }
  463. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  464. {
  465. return readl(tp->regs + off + GRCMBOX_BASE);
  466. }
  467. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  468. {
  469. writel(val, tp->regs + off + GRCMBOX_BASE);
  470. }
  471. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  472. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  473. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  474. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  475. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  476. #define tw32(reg, val) tp->write32(tp, reg, val)
  477. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  478. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  479. #define tr32(reg) tp->read32(tp, reg)
  480. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  481. {
  482. unsigned long flags;
  483. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  484. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  485. return;
  486. spin_lock_irqsave(&tp->indirect_lock, flags);
  487. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  488. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  489. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  490. /* Always leave this as zero. */
  491. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  492. } else {
  493. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  494. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  495. /* Always leave this as zero. */
  496. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  497. }
  498. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  499. }
  500. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  501. {
  502. unsigned long flags;
  503. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  504. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  505. *val = 0;
  506. return;
  507. }
  508. spin_lock_irqsave(&tp->indirect_lock, flags);
  509. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  510. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  511. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  512. /* Always leave this as zero. */
  513. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  514. } else {
  515. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  516. *val = tr32(TG3PCI_MEM_WIN_DATA);
  517. /* Always leave this as zero. */
  518. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  519. }
  520. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  521. }
  522. static void tg3_ape_lock_init(struct tg3 *tp)
  523. {
  524. int i;
  525. u32 regbase;
  526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  527. regbase = TG3_APE_LOCK_GRANT;
  528. else
  529. regbase = TG3_APE_PER_LOCK_GRANT;
  530. /* Make sure the driver hasn't any stale locks. */
  531. for (i = 0; i < 8; i++)
  532. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  533. }
  534. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  535. {
  536. int i, off;
  537. int ret = 0;
  538. u32 status, req, gnt;
  539. if (!tg3_flag(tp, ENABLE_APE))
  540. return 0;
  541. switch (locknum) {
  542. case TG3_APE_LOCK_GRC:
  543. case TG3_APE_LOCK_MEM:
  544. break;
  545. default:
  546. return -EINVAL;
  547. }
  548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  549. req = TG3_APE_LOCK_REQ;
  550. gnt = TG3_APE_LOCK_GRANT;
  551. } else {
  552. req = TG3_APE_PER_LOCK_REQ;
  553. gnt = TG3_APE_PER_LOCK_GRANT;
  554. }
  555. off = 4 * locknum;
  556. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  557. /* Wait for up to 1 millisecond to acquire lock. */
  558. for (i = 0; i < 100; i++) {
  559. status = tg3_ape_read32(tp, gnt + off);
  560. if (status == APE_LOCK_GRANT_DRIVER)
  561. break;
  562. udelay(10);
  563. }
  564. if (status != APE_LOCK_GRANT_DRIVER) {
  565. /* Revoke the lock request. */
  566. tg3_ape_write32(tp, gnt + off,
  567. APE_LOCK_GRANT_DRIVER);
  568. ret = -EBUSY;
  569. }
  570. return ret;
  571. }
  572. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  573. {
  574. u32 gnt;
  575. if (!tg3_flag(tp, ENABLE_APE))
  576. return;
  577. switch (locknum) {
  578. case TG3_APE_LOCK_GRC:
  579. case TG3_APE_LOCK_MEM:
  580. break;
  581. default:
  582. return;
  583. }
  584. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  585. gnt = TG3_APE_LOCK_GRANT;
  586. else
  587. gnt = TG3_APE_PER_LOCK_GRANT;
  588. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  589. }
  590. static void tg3_disable_ints(struct tg3 *tp)
  591. {
  592. int i;
  593. tw32(TG3PCI_MISC_HOST_CTRL,
  594. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  595. for (i = 0; i < tp->irq_max; i++)
  596. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  597. }
  598. static void tg3_enable_ints(struct tg3 *tp)
  599. {
  600. int i;
  601. tp->irq_sync = 0;
  602. wmb();
  603. tw32(TG3PCI_MISC_HOST_CTRL,
  604. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  605. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  606. for (i = 0; i < tp->irq_cnt; i++) {
  607. struct tg3_napi *tnapi = &tp->napi[i];
  608. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  609. if (tg3_flag(tp, 1SHOT_MSI))
  610. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  611. tp->coal_now |= tnapi->coal_now;
  612. }
  613. /* Force an initial interrupt */
  614. if (!tg3_flag(tp, TAGGED_STATUS) &&
  615. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  616. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  617. else
  618. tw32(HOSTCC_MODE, tp->coal_now);
  619. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  620. }
  621. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  622. {
  623. struct tg3 *tp = tnapi->tp;
  624. struct tg3_hw_status *sblk = tnapi->hw_status;
  625. unsigned int work_exists = 0;
  626. /* check for phy events */
  627. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  628. if (sblk->status & SD_STATUS_LINK_CHG)
  629. work_exists = 1;
  630. }
  631. /* check for RX/TX work to do */
  632. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  633. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  634. work_exists = 1;
  635. return work_exists;
  636. }
  637. /* tg3_int_reenable
  638. * similar to tg3_enable_ints, but it accurately determines whether there
  639. * is new work pending and can return without flushing the PIO write
  640. * which reenables interrupts
  641. */
  642. static void tg3_int_reenable(struct tg3_napi *tnapi)
  643. {
  644. struct tg3 *tp = tnapi->tp;
  645. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  646. mmiowb();
  647. /* When doing tagged status, this work check is unnecessary.
  648. * The last_tag we write above tells the chip which piece of
  649. * work we've completed.
  650. */
  651. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  652. tw32(HOSTCC_MODE, tp->coalesce_mode |
  653. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  654. }
  655. static void tg3_switch_clocks(struct tg3 *tp)
  656. {
  657. u32 clock_ctrl;
  658. u32 orig_clock_ctrl;
  659. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  660. return;
  661. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  662. orig_clock_ctrl = clock_ctrl;
  663. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  664. CLOCK_CTRL_CLKRUN_OENABLE |
  665. 0x1f);
  666. tp->pci_clock_ctrl = clock_ctrl;
  667. if (tg3_flag(tp, 5705_PLUS)) {
  668. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  669. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  670. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  671. }
  672. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  673. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  674. clock_ctrl |
  675. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  676. 40);
  677. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  678. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  679. 40);
  680. }
  681. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  682. }
  683. #define PHY_BUSY_LOOPS 5000
  684. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  685. {
  686. u32 frame_val;
  687. unsigned int loops;
  688. int ret;
  689. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  690. tw32_f(MAC_MI_MODE,
  691. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  692. udelay(80);
  693. }
  694. *val = 0x0;
  695. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  696. MI_COM_PHY_ADDR_MASK);
  697. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  698. MI_COM_REG_ADDR_MASK);
  699. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  700. tw32_f(MAC_MI_COM, frame_val);
  701. loops = PHY_BUSY_LOOPS;
  702. while (loops != 0) {
  703. udelay(10);
  704. frame_val = tr32(MAC_MI_COM);
  705. if ((frame_val & MI_COM_BUSY) == 0) {
  706. udelay(5);
  707. frame_val = tr32(MAC_MI_COM);
  708. break;
  709. }
  710. loops -= 1;
  711. }
  712. ret = -EBUSY;
  713. if (loops != 0) {
  714. *val = frame_val & MI_COM_DATA_MASK;
  715. ret = 0;
  716. }
  717. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  718. tw32_f(MAC_MI_MODE, tp->mi_mode);
  719. udelay(80);
  720. }
  721. return ret;
  722. }
  723. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  724. {
  725. u32 frame_val;
  726. unsigned int loops;
  727. int ret;
  728. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  729. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  730. return 0;
  731. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  732. tw32_f(MAC_MI_MODE,
  733. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  734. udelay(80);
  735. }
  736. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  737. MI_COM_PHY_ADDR_MASK);
  738. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  739. MI_COM_REG_ADDR_MASK);
  740. frame_val |= (val & MI_COM_DATA_MASK);
  741. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  742. tw32_f(MAC_MI_COM, frame_val);
  743. loops = PHY_BUSY_LOOPS;
  744. while (loops != 0) {
  745. udelay(10);
  746. frame_val = tr32(MAC_MI_COM);
  747. if ((frame_val & MI_COM_BUSY) == 0) {
  748. udelay(5);
  749. frame_val = tr32(MAC_MI_COM);
  750. break;
  751. }
  752. loops -= 1;
  753. }
  754. ret = -EBUSY;
  755. if (loops != 0)
  756. ret = 0;
  757. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  758. tw32_f(MAC_MI_MODE, tp->mi_mode);
  759. udelay(80);
  760. }
  761. return ret;
  762. }
  763. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  764. {
  765. int err;
  766. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  767. if (err)
  768. goto done;
  769. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  770. if (err)
  771. goto done;
  772. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  773. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  774. if (err)
  775. goto done;
  776. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  777. done:
  778. return err;
  779. }
  780. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  781. {
  782. int err;
  783. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  784. if (err)
  785. goto done;
  786. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  787. if (err)
  788. goto done;
  789. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  790. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  791. if (err)
  792. goto done;
  793. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  794. done:
  795. return err;
  796. }
  797. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  798. {
  799. int err;
  800. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  801. if (!err)
  802. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  803. return err;
  804. }
  805. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  806. {
  807. int err;
  808. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  809. if (!err)
  810. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  811. return err;
  812. }
  813. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  814. {
  815. int err;
  816. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  817. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  818. MII_TG3_AUXCTL_SHDWSEL_MISC);
  819. if (!err)
  820. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  821. return err;
  822. }
  823. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  824. {
  825. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  826. set |= MII_TG3_AUXCTL_MISC_WREN;
  827. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  828. }
  829. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  830. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  831. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  832. MII_TG3_AUXCTL_ACTL_TX_6DB)
  833. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  834. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  835. MII_TG3_AUXCTL_ACTL_TX_6DB);
  836. static int tg3_bmcr_reset(struct tg3 *tp)
  837. {
  838. u32 phy_control;
  839. int limit, err;
  840. /* OK, reset it, and poll the BMCR_RESET bit until it
  841. * clears or we time out.
  842. */
  843. phy_control = BMCR_RESET;
  844. err = tg3_writephy(tp, MII_BMCR, phy_control);
  845. if (err != 0)
  846. return -EBUSY;
  847. limit = 5000;
  848. while (limit--) {
  849. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  850. if (err != 0)
  851. return -EBUSY;
  852. if ((phy_control & BMCR_RESET) == 0) {
  853. udelay(40);
  854. break;
  855. }
  856. udelay(10);
  857. }
  858. if (limit < 0)
  859. return -EBUSY;
  860. return 0;
  861. }
  862. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  863. {
  864. struct tg3 *tp = bp->priv;
  865. u32 val;
  866. spin_lock_bh(&tp->lock);
  867. if (tg3_readphy(tp, reg, &val))
  868. val = -EIO;
  869. spin_unlock_bh(&tp->lock);
  870. return val;
  871. }
  872. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  873. {
  874. struct tg3 *tp = bp->priv;
  875. u32 ret = 0;
  876. spin_lock_bh(&tp->lock);
  877. if (tg3_writephy(tp, reg, val))
  878. ret = -EIO;
  879. spin_unlock_bh(&tp->lock);
  880. return ret;
  881. }
  882. static int tg3_mdio_reset(struct mii_bus *bp)
  883. {
  884. return 0;
  885. }
  886. static void tg3_mdio_config_5785(struct tg3 *tp)
  887. {
  888. u32 val;
  889. struct phy_device *phydev;
  890. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  891. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  892. case PHY_ID_BCM50610:
  893. case PHY_ID_BCM50610M:
  894. val = MAC_PHYCFG2_50610_LED_MODES;
  895. break;
  896. case PHY_ID_BCMAC131:
  897. val = MAC_PHYCFG2_AC131_LED_MODES;
  898. break;
  899. case PHY_ID_RTL8211C:
  900. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  901. break;
  902. case PHY_ID_RTL8201E:
  903. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  904. break;
  905. default:
  906. return;
  907. }
  908. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  909. tw32(MAC_PHYCFG2, val);
  910. val = tr32(MAC_PHYCFG1);
  911. val &= ~(MAC_PHYCFG1_RGMII_INT |
  912. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  913. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  914. tw32(MAC_PHYCFG1, val);
  915. return;
  916. }
  917. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  918. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  919. MAC_PHYCFG2_FMODE_MASK_MASK |
  920. MAC_PHYCFG2_GMODE_MASK_MASK |
  921. MAC_PHYCFG2_ACT_MASK_MASK |
  922. MAC_PHYCFG2_QUAL_MASK_MASK |
  923. MAC_PHYCFG2_INBAND_ENABLE;
  924. tw32(MAC_PHYCFG2, val);
  925. val = tr32(MAC_PHYCFG1);
  926. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  927. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  928. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  929. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  930. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  931. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  932. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  933. }
  934. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  935. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  936. tw32(MAC_PHYCFG1, val);
  937. val = tr32(MAC_EXT_RGMII_MODE);
  938. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  939. MAC_RGMII_MODE_RX_QUALITY |
  940. MAC_RGMII_MODE_RX_ACTIVITY |
  941. MAC_RGMII_MODE_RX_ENG_DET |
  942. MAC_RGMII_MODE_TX_ENABLE |
  943. MAC_RGMII_MODE_TX_LOWPWR |
  944. MAC_RGMII_MODE_TX_RESET);
  945. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  946. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  947. val |= MAC_RGMII_MODE_RX_INT_B |
  948. MAC_RGMII_MODE_RX_QUALITY |
  949. MAC_RGMII_MODE_RX_ACTIVITY |
  950. MAC_RGMII_MODE_RX_ENG_DET;
  951. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  952. val |= MAC_RGMII_MODE_TX_ENABLE |
  953. MAC_RGMII_MODE_TX_LOWPWR |
  954. MAC_RGMII_MODE_TX_RESET;
  955. }
  956. tw32(MAC_EXT_RGMII_MODE, val);
  957. }
  958. static void tg3_mdio_start(struct tg3 *tp)
  959. {
  960. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  961. tw32_f(MAC_MI_MODE, tp->mi_mode);
  962. udelay(80);
  963. if (tg3_flag(tp, MDIOBUS_INITED) &&
  964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  965. tg3_mdio_config_5785(tp);
  966. }
  967. static int tg3_mdio_init(struct tg3 *tp)
  968. {
  969. int i;
  970. u32 reg;
  971. struct phy_device *phydev;
  972. if (tg3_flag(tp, 5717_PLUS)) {
  973. u32 is_serdes;
  974. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  975. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  976. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  977. else
  978. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  979. TG3_CPMU_PHY_STRAP_IS_SERDES;
  980. if (is_serdes)
  981. tp->phy_addr += 7;
  982. } else
  983. tp->phy_addr = TG3_PHY_MII_ADDR;
  984. tg3_mdio_start(tp);
  985. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  986. return 0;
  987. tp->mdio_bus = mdiobus_alloc();
  988. if (tp->mdio_bus == NULL)
  989. return -ENOMEM;
  990. tp->mdio_bus->name = "tg3 mdio bus";
  991. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  992. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  993. tp->mdio_bus->priv = tp;
  994. tp->mdio_bus->parent = &tp->pdev->dev;
  995. tp->mdio_bus->read = &tg3_mdio_read;
  996. tp->mdio_bus->write = &tg3_mdio_write;
  997. tp->mdio_bus->reset = &tg3_mdio_reset;
  998. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  999. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1000. for (i = 0; i < PHY_MAX_ADDR; i++)
  1001. tp->mdio_bus->irq[i] = PHY_POLL;
  1002. /* The bus registration will look for all the PHYs on the mdio bus.
  1003. * Unfortunately, it does not ensure the PHY is powered up before
  1004. * accessing the PHY ID registers. A chip reset is the
  1005. * quickest way to bring the device back to an operational state..
  1006. */
  1007. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1008. tg3_bmcr_reset(tp);
  1009. i = mdiobus_register(tp->mdio_bus);
  1010. if (i) {
  1011. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1012. mdiobus_free(tp->mdio_bus);
  1013. return i;
  1014. }
  1015. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1016. if (!phydev || !phydev->drv) {
  1017. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1018. mdiobus_unregister(tp->mdio_bus);
  1019. mdiobus_free(tp->mdio_bus);
  1020. return -ENODEV;
  1021. }
  1022. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1023. case PHY_ID_BCM57780:
  1024. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1025. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1026. break;
  1027. case PHY_ID_BCM50610:
  1028. case PHY_ID_BCM50610M:
  1029. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1030. PHY_BRCM_RX_REFCLK_UNUSED |
  1031. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1032. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1033. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1034. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1035. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1036. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1037. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1038. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1039. /* fallthru */
  1040. case PHY_ID_RTL8211C:
  1041. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1042. break;
  1043. case PHY_ID_RTL8201E:
  1044. case PHY_ID_BCMAC131:
  1045. phydev->interface = PHY_INTERFACE_MODE_MII;
  1046. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1047. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1048. break;
  1049. }
  1050. tg3_flag_set(tp, MDIOBUS_INITED);
  1051. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1052. tg3_mdio_config_5785(tp);
  1053. return 0;
  1054. }
  1055. static void tg3_mdio_fini(struct tg3 *tp)
  1056. {
  1057. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1058. tg3_flag_clear(tp, MDIOBUS_INITED);
  1059. mdiobus_unregister(tp->mdio_bus);
  1060. mdiobus_free(tp->mdio_bus);
  1061. }
  1062. }
  1063. /* tp->lock is held. */
  1064. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1065. {
  1066. u32 val;
  1067. val = tr32(GRC_RX_CPU_EVENT);
  1068. val |= GRC_RX_CPU_DRIVER_EVENT;
  1069. tw32_f(GRC_RX_CPU_EVENT, val);
  1070. tp->last_event_jiffies = jiffies;
  1071. }
  1072. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1073. /* tp->lock is held. */
  1074. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1075. {
  1076. int i;
  1077. unsigned int delay_cnt;
  1078. long time_remain;
  1079. /* If enough time has passed, no wait is necessary. */
  1080. time_remain = (long)(tp->last_event_jiffies + 1 +
  1081. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1082. (long)jiffies;
  1083. if (time_remain < 0)
  1084. return;
  1085. /* Check if we can shorten the wait time. */
  1086. delay_cnt = jiffies_to_usecs(time_remain);
  1087. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1088. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1089. delay_cnt = (delay_cnt >> 3) + 1;
  1090. for (i = 0; i < delay_cnt; i++) {
  1091. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1092. break;
  1093. udelay(8);
  1094. }
  1095. }
  1096. /* tp->lock is held. */
  1097. static void tg3_ump_link_report(struct tg3 *tp)
  1098. {
  1099. u32 reg;
  1100. u32 val;
  1101. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1102. return;
  1103. tg3_wait_for_event_ack(tp);
  1104. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1105. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1106. val = 0;
  1107. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1108. val = reg << 16;
  1109. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1110. val |= (reg & 0xffff);
  1111. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1112. val = 0;
  1113. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1114. val = reg << 16;
  1115. if (!tg3_readphy(tp, MII_LPA, &reg))
  1116. val |= (reg & 0xffff);
  1117. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1118. val = 0;
  1119. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1120. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1121. val = reg << 16;
  1122. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1123. val |= (reg & 0xffff);
  1124. }
  1125. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1126. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1127. val = reg << 16;
  1128. else
  1129. val = 0;
  1130. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1131. tg3_generate_fw_event(tp);
  1132. }
  1133. static void tg3_link_report(struct tg3 *tp)
  1134. {
  1135. if (!netif_carrier_ok(tp->dev)) {
  1136. netif_info(tp, link, tp->dev, "Link is down\n");
  1137. tg3_ump_link_report(tp);
  1138. } else if (netif_msg_link(tp)) {
  1139. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1140. (tp->link_config.active_speed == SPEED_1000 ?
  1141. 1000 :
  1142. (tp->link_config.active_speed == SPEED_100 ?
  1143. 100 : 10)),
  1144. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1145. "full" : "half"));
  1146. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1147. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1148. "on" : "off",
  1149. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1150. "on" : "off");
  1151. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1152. netdev_info(tp->dev, "EEE is %s\n",
  1153. tp->setlpicnt ? "enabled" : "disabled");
  1154. tg3_ump_link_report(tp);
  1155. }
  1156. }
  1157. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1158. {
  1159. u16 miireg;
  1160. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1161. miireg = ADVERTISE_PAUSE_CAP;
  1162. else if (flow_ctrl & FLOW_CTRL_TX)
  1163. miireg = ADVERTISE_PAUSE_ASYM;
  1164. else if (flow_ctrl & FLOW_CTRL_RX)
  1165. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1166. else
  1167. miireg = 0;
  1168. return miireg;
  1169. }
  1170. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1171. {
  1172. u16 miireg;
  1173. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1174. miireg = ADVERTISE_1000XPAUSE;
  1175. else if (flow_ctrl & FLOW_CTRL_TX)
  1176. miireg = ADVERTISE_1000XPSE_ASYM;
  1177. else if (flow_ctrl & FLOW_CTRL_RX)
  1178. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1179. else
  1180. miireg = 0;
  1181. return miireg;
  1182. }
  1183. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1184. {
  1185. u8 cap = 0;
  1186. if (lcladv & ADVERTISE_1000XPAUSE) {
  1187. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1188. if (rmtadv & LPA_1000XPAUSE)
  1189. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1190. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1191. cap = FLOW_CTRL_RX;
  1192. } else {
  1193. if (rmtadv & LPA_1000XPAUSE)
  1194. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1195. }
  1196. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1197. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1198. cap = FLOW_CTRL_TX;
  1199. }
  1200. return cap;
  1201. }
  1202. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1203. {
  1204. u8 autoneg;
  1205. u8 flowctrl = 0;
  1206. u32 old_rx_mode = tp->rx_mode;
  1207. u32 old_tx_mode = tp->tx_mode;
  1208. if (tg3_flag(tp, USE_PHYLIB))
  1209. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1210. else
  1211. autoneg = tp->link_config.autoneg;
  1212. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1213. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1214. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1215. else
  1216. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1217. } else
  1218. flowctrl = tp->link_config.flowctrl;
  1219. tp->link_config.active_flowctrl = flowctrl;
  1220. if (flowctrl & FLOW_CTRL_RX)
  1221. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1222. else
  1223. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1224. if (old_rx_mode != tp->rx_mode)
  1225. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1226. if (flowctrl & FLOW_CTRL_TX)
  1227. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1228. else
  1229. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1230. if (old_tx_mode != tp->tx_mode)
  1231. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1232. }
  1233. static void tg3_adjust_link(struct net_device *dev)
  1234. {
  1235. u8 oldflowctrl, linkmesg = 0;
  1236. u32 mac_mode, lcl_adv, rmt_adv;
  1237. struct tg3 *tp = netdev_priv(dev);
  1238. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1239. spin_lock_bh(&tp->lock);
  1240. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1241. MAC_MODE_HALF_DUPLEX);
  1242. oldflowctrl = tp->link_config.active_flowctrl;
  1243. if (phydev->link) {
  1244. lcl_adv = 0;
  1245. rmt_adv = 0;
  1246. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1247. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1248. else if (phydev->speed == SPEED_1000 ||
  1249. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1250. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1251. else
  1252. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1253. if (phydev->duplex == DUPLEX_HALF)
  1254. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1255. else {
  1256. lcl_adv = tg3_advert_flowctrl_1000T(
  1257. tp->link_config.flowctrl);
  1258. if (phydev->pause)
  1259. rmt_adv = LPA_PAUSE_CAP;
  1260. if (phydev->asym_pause)
  1261. rmt_adv |= LPA_PAUSE_ASYM;
  1262. }
  1263. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1264. } else
  1265. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1266. if (mac_mode != tp->mac_mode) {
  1267. tp->mac_mode = mac_mode;
  1268. tw32_f(MAC_MODE, tp->mac_mode);
  1269. udelay(40);
  1270. }
  1271. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1272. if (phydev->speed == SPEED_10)
  1273. tw32(MAC_MI_STAT,
  1274. MAC_MI_STAT_10MBPS_MODE |
  1275. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1276. else
  1277. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1278. }
  1279. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1280. tw32(MAC_TX_LENGTHS,
  1281. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1282. (6 << TX_LENGTHS_IPG_SHIFT) |
  1283. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1284. else
  1285. tw32(MAC_TX_LENGTHS,
  1286. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1287. (6 << TX_LENGTHS_IPG_SHIFT) |
  1288. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1289. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1290. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1291. phydev->speed != tp->link_config.active_speed ||
  1292. phydev->duplex != tp->link_config.active_duplex ||
  1293. oldflowctrl != tp->link_config.active_flowctrl)
  1294. linkmesg = 1;
  1295. tp->link_config.active_speed = phydev->speed;
  1296. tp->link_config.active_duplex = phydev->duplex;
  1297. spin_unlock_bh(&tp->lock);
  1298. if (linkmesg)
  1299. tg3_link_report(tp);
  1300. }
  1301. static int tg3_phy_init(struct tg3 *tp)
  1302. {
  1303. struct phy_device *phydev;
  1304. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1305. return 0;
  1306. /* Bring the PHY back to a known state. */
  1307. tg3_bmcr_reset(tp);
  1308. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1309. /* Attach the MAC to the PHY. */
  1310. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1311. phydev->dev_flags, phydev->interface);
  1312. if (IS_ERR(phydev)) {
  1313. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1314. return PTR_ERR(phydev);
  1315. }
  1316. /* Mask with MAC supported features. */
  1317. switch (phydev->interface) {
  1318. case PHY_INTERFACE_MODE_GMII:
  1319. case PHY_INTERFACE_MODE_RGMII:
  1320. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1321. phydev->supported &= (PHY_GBIT_FEATURES |
  1322. SUPPORTED_Pause |
  1323. SUPPORTED_Asym_Pause);
  1324. break;
  1325. }
  1326. /* fallthru */
  1327. case PHY_INTERFACE_MODE_MII:
  1328. phydev->supported &= (PHY_BASIC_FEATURES |
  1329. SUPPORTED_Pause |
  1330. SUPPORTED_Asym_Pause);
  1331. break;
  1332. default:
  1333. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1334. return -EINVAL;
  1335. }
  1336. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1337. phydev->advertising = phydev->supported;
  1338. return 0;
  1339. }
  1340. static void tg3_phy_start(struct tg3 *tp)
  1341. {
  1342. struct phy_device *phydev;
  1343. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1344. return;
  1345. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1346. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1347. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1348. phydev->speed = tp->link_config.orig_speed;
  1349. phydev->duplex = tp->link_config.orig_duplex;
  1350. phydev->autoneg = tp->link_config.orig_autoneg;
  1351. phydev->advertising = tp->link_config.orig_advertising;
  1352. }
  1353. phy_start(phydev);
  1354. phy_start_aneg(phydev);
  1355. }
  1356. static void tg3_phy_stop(struct tg3 *tp)
  1357. {
  1358. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1359. return;
  1360. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1361. }
  1362. static void tg3_phy_fini(struct tg3 *tp)
  1363. {
  1364. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1365. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1366. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1367. }
  1368. }
  1369. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1370. {
  1371. u32 phytest;
  1372. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1373. u32 phy;
  1374. tg3_writephy(tp, MII_TG3_FET_TEST,
  1375. phytest | MII_TG3_FET_SHADOW_EN);
  1376. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1377. if (enable)
  1378. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1379. else
  1380. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1381. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1382. }
  1383. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1384. }
  1385. }
  1386. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1387. {
  1388. u32 reg;
  1389. if (!tg3_flag(tp, 5705_PLUS) ||
  1390. (tg3_flag(tp, 5717_PLUS) &&
  1391. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1392. return;
  1393. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1394. tg3_phy_fet_toggle_apd(tp, enable);
  1395. return;
  1396. }
  1397. reg = MII_TG3_MISC_SHDW_WREN |
  1398. MII_TG3_MISC_SHDW_SCR5_SEL |
  1399. MII_TG3_MISC_SHDW_SCR5_LPED |
  1400. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1401. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1402. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1403. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1404. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1405. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1406. reg = MII_TG3_MISC_SHDW_WREN |
  1407. MII_TG3_MISC_SHDW_APD_SEL |
  1408. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1409. if (enable)
  1410. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1411. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1412. }
  1413. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1414. {
  1415. u32 phy;
  1416. if (!tg3_flag(tp, 5705_PLUS) ||
  1417. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1418. return;
  1419. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1420. u32 ephy;
  1421. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1422. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1423. tg3_writephy(tp, MII_TG3_FET_TEST,
  1424. ephy | MII_TG3_FET_SHADOW_EN);
  1425. if (!tg3_readphy(tp, reg, &phy)) {
  1426. if (enable)
  1427. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1428. else
  1429. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1430. tg3_writephy(tp, reg, phy);
  1431. }
  1432. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1433. }
  1434. } else {
  1435. int ret;
  1436. ret = tg3_phy_auxctl_read(tp,
  1437. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1438. if (!ret) {
  1439. if (enable)
  1440. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1441. else
  1442. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1443. tg3_phy_auxctl_write(tp,
  1444. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1445. }
  1446. }
  1447. }
  1448. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1449. {
  1450. int ret;
  1451. u32 val;
  1452. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1453. return;
  1454. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1455. if (!ret)
  1456. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1457. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1458. }
  1459. static void tg3_phy_apply_otp(struct tg3 *tp)
  1460. {
  1461. u32 otp, phy;
  1462. if (!tp->phy_otp)
  1463. return;
  1464. otp = tp->phy_otp;
  1465. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1466. return;
  1467. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1468. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1469. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1470. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1471. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1472. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1473. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1474. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1475. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1476. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1477. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1478. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1479. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1480. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1481. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1482. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1483. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1484. }
  1485. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1486. {
  1487. u32 val;
  1488. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1489. return;
  1490. tp->setlpicnt = 0;
  1491. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1492. current_link_up == 1 &&
  1493. tp->link_config.active_duplex == DUPLEX_FULL &&
  1494. (tp->link_config.active_speed == SPEED_100 ||
  1495. tp->link_config.active_speed == SPEED_1000)) {
  1496. u32 eeectl;
  1497. if (tp->link_config.active_speed == SPEED_1000)
  1498. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1499. else
  1500. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1501. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1502. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1503. TG3_CL45_D7_EEERES_STAT, &val);
  1504. switch (val) {
  1505. case TG3_CL45_D7_EEERES_STAT_LP_1000T:
  1506. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  1507. case ASIC_REV_5717:
  1508. case ASIC_REV_5719:
  1509. case ASIC_REV_57765:
  1510. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1511. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26,
  1512. 0x0000);
  1513. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1514. }
  1515. }
  1516. /* Fallthrough */
  1517. case TG3_CL45_D7_EEERES_STAT_LP_100TX:
  1518. tp->setlpicnt = 2;
  1519. }
  1520. }
  1521. if (!tp->setlpicnt) {
  1522. val = tr32(TG3_CPMU_EEE_MODE);
  1523. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1524. }
  1525. }
  1526. static int tg3_wait_macro_done(struct tg3 *tp)
  1527. {
  1528. int limit = 100;
  1529. while (limit--) {
  1530. u32 tmp32;
  1531. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1532. if ((tmp32 & 0x1000) == 0)
  1533. break;
  1534. }
  1535. }
  1536. if (limit < 0)
  1537. return -EBUSY;
  1538. return 0;
  1539. }
  1540. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1541. {
  1542. static const u32 test_pat[4][6] = {
  1543. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1544. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1545. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1546. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1547. };
  1548. int chan;
  1549. for (chan = 0; chan < 4; chan++) {
  1550. int i;
  1551. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1552. (chan * 0x2000) | 0x0200);
  1553. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1554. for (i = 0; i < 6; i++)
  1555. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1556. test_pat[chan][i]);
  1557. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1558. if (tg3_wait_macro_done(tp)) {
  1559. *resetp = 1;
  1560. return -EBUSY;
  1561. }
  1562. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1563. (chan * 0x2000) | 0x0200);
  1564. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1565. if (tg3_wait_macro_done(tp)) {
  1566. *resetp = 1;
  1567. return -EBUSY;
  1568. }
  1569. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1570. if (tg3_wait_macro_done(tp)) {
  1571. *resetp = 1;
  1572. return -EBUSY;
  1573. }
  1574. for (i = 0; i < 6; i += 2) {
  1575. u32 low, high;
  1576. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1577. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1578. tg3_wait_macro_done(tp)) {
  1579. *resetp = 1;
  1580. return -EBUSY;
  1581. }
  1582. low &= 0x7fff;
  1583. high &= 0x000f;
  1584. if (low != test_pat[chan][i] ||
  1585. high != test_pat[chan][i+1]) {
  1586. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1587. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1588. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1589. return -EBUSY;
  1590. }
  1591. }
  1592. }
  1593. return 0;
  1594. }
  1595. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1596. {
  1597. int chan;
  1598. for (chan = 0; chan < 4; chan++) {
  1599. int i;
  1600. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1601. (chan * 0x2000) | 0x0200);
  1602. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1603. for (i = 0; i < 6; i++)
  1604. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1605. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1606. if (tg3_wait_macro_done(tp))
  1607. return -EBUSY;
  1608. }
  1609. return 0;
  1610. }
  1611. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1612. {
  1613. u32 reg32, phy9_orig;
  1614. int retries, do_phy_reset, err;
  1615. retries = 10;
  1616. do_phy_reset = 1;
  1617. do {
  1618. if (do_phy_reset) {
  1619. err = tg3_bmcr_reset(tp);
  1620. if (err)
  1621. return err;
  1622. do_phy_reset = 0;
  1623. }
  1624. /* Disable transmitter and interrupt. */
  1625. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1626. continue;
  1627. reg32 |= 0x3000;
  1628. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1629. /* Set full-duplex, 1000 mbps. */
  1630. tg3_writephy(tp, MII_BMCR,
  1631. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1632. /* Set to master mode. */
  1633. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1634. continue;
  1635. tg3_writephy(tp, MII_TG3_CTRL,
  1636. (MII_TG3_CTRL_AS_MASTER |
  1637. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1638. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1639. if (err)
  1640. return err;
  1641. /* Block the PHY control access. */
  1642. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1643. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1644. if (!err)
  1645. break;
  1646. } while (--retries);
  1647. err = tg3_phy_reset_chanpat(tp);
  1648. if (err)
  1649. return err;
  1650. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1651. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1652. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1653. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1654. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1655. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1656. reg32 &= ~0x3000;
  1657. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1658. } else if (!err)
  1659. err = -EBUSY;
  1660. return err;
  1661. }
  1662. /* This will reset the tigon3 PHY if there is no valid
  1663. * link unless the FORCE argument is non-zero.
  1664. */
  1665. static int tg3_phy_reset(struct tg3 *tp)
  1666. {
  1667. u32 val, cpmuctrl;
  1668. int err;
  1669. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1670. val = tr32(GRC_MISC_CFG);
  1671. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1672. udelay(40);
  1673. }
  1674. err = tg3_readphy(tp, MII_BMSR, &val);
  1675. err |= tg3_readphy(tp, MII_BMSR, &val);
  1676. if (err != 0)
  1677. return -EBUSY;
  1678. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1679. netif_carrier_off(tp->dev);
  1680. tg3_link_report(tp);
  1681. }
  1682. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1683. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1685. err = tg3_phy_reset_5703_4_5(tp);
  1686. if (err)
  1687. return err;
  1688. goto out;
  1689. }
  1690. cpmuctrl = 0;
  1691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1692. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1693. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1694. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1695. tw32(TG3_CPMU_CTRL,
  1696. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1697. }
  1698. err = tg3_bmcr_reset(tp);
  1699. if (err)
  1700. return err;
  1701. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1702. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1703. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1704. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1705. }
  1706. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1707. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1708. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1709. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1710. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1711. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1712. udelay(40);
  1713. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1714. }
  1715. }
  1716. if (tg3_flag(tp, 5717_PLUS) &&
  1717. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1718. return 0;
  1719. tg3_phy_apply_otp(tp);
  1720. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1721. tg3_phy_toggle_apd(tp, true);
  1722. else
  1723. tg3_phy_toggle_apd(tp, false);
  1724. out:
  1725. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1726. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1727. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1728. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1729. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1730. }
  1731. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1732. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1733. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1734. }
  1735. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1736. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1737. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1738. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1739. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1740. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1741. }
  1742. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1743. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1744. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1745. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1746. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1747. tg3_writephy(tp, MII_TG3_TEST1,
  1748. MII_TG3_TEST1_TRIM_EN | 0x4);
  1749. } else
  1750. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1751. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1752. }
  1753. }
  1754. /* Set Extended packet length bit (bit 14) on all chips that */
  1755. /* support jumbo frames */
  1756. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1757. /* Cannot do read-modify-write on 5401 */
  1758. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1759. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1760. /* Set bit 14 with read-modify-write to preserve other bits */
  1761. err = tg3_phy_auxctl_read(tp,
  1762. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1763. if (!err)
  1764. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1765. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1766. }
  1767. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1768. * jumbo frames transmission.
  1769. */
  1770. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1771. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1772. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1773. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1774. }
  1775. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1776. /* adjust output voltage */
  1777. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1778. }
  1779. tg3_phy_toggle_automdix(tp, 1);
  1780. tg3_phy_set_wirespeed(tp);
  1781. return 0;
  1782. }
  1783. static void tg3_frob_aux_power(struct tg3 *tp)
  1784. {
  1785. bool need_vaux = false;
  1786. /* The GPIOs do something completely different on 57765. */
  1787. if (!tg3_flag(tp, IS_NIC) ||
  1788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1790. return;
  1791. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1792. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1793. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
  1795. tp->pdev_peer != tp->pdev) {
  1796. struct net_device *dev_peer;
  1797. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1798. /* remove_one() may have been run on the peer. */
  1799. if (dev_peer) {
  1800. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1801. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1802. return;
  1803. if (tg3_flag(tp_peer, WOL_ENABLE) ||
  1804. tg3_flag(tp_peer, ENABLE_ASF))
  1805. need_vaux = true;
  1806. }
  1807. }
  1808. if (tg3_flag(tp, WOL_ENABLE) || tg3_flag(tp, ENABLE_ASF))
  1809. need_vaux = true;
  1810. if (need_vaux) {
  1811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1813. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1814. (GRC_LCLCTRL_GPIO_OE0 |
  1815. GRC_LCLCTRL_GPIO_OE1 |
  1816. GRC_LCLCTRL_GPIO_OE2 |
  1817. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1818. GRC_LCLCTRL_GPIO_OUTPUT1),
  1819. 100);
  1820. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1821. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1822. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1823. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1824. GRC_LCLCTRL_GPIO_OE1 |
  1825. GRC_LCLCTRL_GPIO_OE2 |
  1826. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1827. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1828. tp->grc_local_ctrl;
  1829. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1830. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1831. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1832. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1833. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1834. } else {
  1835. u32 no_gpio2;
  1836. u32 grc_local_ctrl = 0;
  1837. /* Workaround to prevent overdrawing Amps. */
  1838. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1839. ASIC_REV_5714) {
  1840. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1841. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1842. grc_local_ctrl, 100);
  1843. }
  1844. /* On 5753 and variants, GPIO2 cannot be used. */
  1845. no_gpio2 = tp->nic_sram_data_cfg &
  1846. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1847. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1848. GRC_LCLCTRL_GPIO_OE1 |
  1849. GRC_LCLCTRL_GPIO_OE2 |
  1850. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1851. GRC_LCLCTRL_GPIO_OUTPUT2;
  1852. if (no_gpio2) {
  1853. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1854. GRC_LCLCTRL_GPIO_OUTPUT2);
  1855. }
  1856. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1857. grc_local_ctrl, 100);
  1858. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1859. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1860. grc_local_ctrl, 100);
  1861. if (!no_gpio2) {
  1862. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1863. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1864. grc_local_ctrl, 100);
  1865. }
  1866. }
  1867. } else {
  1868. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1869. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1870. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1871. (GRC_LCLCTRL_GPIO_OE1 |
  1872. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1873. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1874. GRC_LCLCTRL_GPIO_OE1, 100);
  1875. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1876. (GRC_LCLCTRL_GPIO_OE1 |
  1877. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1878. }
  1879. }
  1880. }
  1881. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1882. {
  1883. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1884. return 1;
  1885. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1886. if (speed != SPEED_10)
  1887. return 1;
  1888. } else if (speed == SPEED_10)
  1889. return 1;
  1890. return 0;
  1891. }
  1892. static int tg3_setup_phy(struct tg3 *, int);
  1893. #define RESET_KIND_SHUTDOWN 0
  1894. #define RESET_KIND_INIT 1
  1895. #define RESET_KIND_SUSPEND 2
  1896. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1897. static int tg3_halt_cpu(struct tg3 *, u32);
  1898. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1899. {
  1900. u32 val;
  1901. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1903. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1904. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1905. sg_dig_ctrl |=
  1906. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1907. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1908. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1909. }
  1910. return;
  1911. }
  1912. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1913. tg3_bmcr_reset(tp);
  1914. val = tr32(GRC_MISC_CFG);
  1915. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1916. udelay(40);
  1917. return;
  1918. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1919. u32 phytest;
  1920. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1921. u32 phy;
  1922. tg3_writephy(tp, MII_ADVERTISE, 0);
  1923. tg3_writephy(tp, MII_BMCR,
  1924. BMCR_ANENABLE | BMCR_ANRESTART);
  1925. tg3_writephy(tp, MII_TG3_FET_TEST,
  1926. phytest | MII_TG3_FET_SHADOW_EN);
  1927. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1928. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1929. tg3_writephy(tp,
  1930. MII_TG3_FET_SHDW_AUXMODE4,
  1931. phy);
  1932. }
  1933. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1934. }
  1935. return;
  1936. } else if (do_low_power) {
  1937. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1938. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1939. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1940. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1941. MII_TG3_AUXCTL_PCTL_VREG_11V;
  1942. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  1943. }
  1944. /* The PHY should not be powered down on some chips because
  1945. * of bugs.
  1946. */
  1947. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1948. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1949. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1950. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1951. return;
  1952. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1953. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1954. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1955. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1956. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1957. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1958. }
  1959. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1960. }
  1961. /* tp->lock is held. */
  1962. static int tg3_nvram_lock(struct tg3 *tp)
  1963. {
  1964. if (tg3_flag(tp, NVRAM)) {
  1965. int i;
  1966. if (tp->nvram_lock_cnt == 0) {
  1967. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1968. for (i = 0; i < 8000; i++) {
  1969. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1970. break;
  1971. udelay(20);
  1972. }
  1973. if (i == 8000) {
  1974. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1975. return -ENODEV;
  1976. }
  1977. }
  1978. tp->nvram_lock_cnt++;
  1979. }
  1980. return 0;
  1981. }
  1982. /* tp->lock is held. */
  1983. static void tg3_nvram_unlock(struct tg3 *tp)
  1984. {
  1985. if (tg3_flag(tp, NVRAM)) {
  1986. if (tp->nvram_lock_cnt > 0)
  1987. tp->nvram_lock_cnt--;
  1988. if (tp->nvram_lock_cnt == 0)
  1989. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1990. }
  1991. }
  1992. /* tp->lock is held. */
  1993. static void tg3_enable_nvram_access(struct tg3 *tp)
  1994. {
  1995. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  1996. u32 nvaccess = tr32(NVRAM_ACCESS);
  1997. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1998. }
  1999. }
  2000. /* tp->lock is held. */
  2001. static void tg3_disable_nvram_access(struct tg3 *tp)
  2002. {
  2003. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2004. u32 nvaccess = tr32(NVRAM_ACCESS);
  2005. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2006. }
  2007. }
  2008. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2009. u32 offset, u32 *val)
  2010. {
  2011. u32 tmp;
  2012. int i;
  2013. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2014. return -EINVAL;
  2015. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2016. EEPROM_ADDR_DEVID_MASK |
  2017. EEPROM_ADDR_READ);
  2018. tw32(GRC_EEPROM_ADDR,
  2019. tmp |
  2020. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2021. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2022. EEPROM_ADDR_ADDR_MASK) |
  2023. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2024. for (i = 0; i < 1000; i++) {
  2025. tmp = tr32(GRC_EEPROM_ADDR);
  2026. if (tmp & EEPROM_ADDR_COMPLETE)
  2027. break;
  2028. msleep(1);
  2029. }
  2030. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2031. return -EBUSY;
  2032. tmp = tr32(GRC_EEPROM_DATA);
  2033. /*
  2034. * The data will always be opposite the native endian
  2035. * format. Perform a blind byteswap to compensate.
  2036. */
  2037. *val = swab32(tmp);
  2038. return 0;
  2039. }
  2040. #define NVRAM_CMD_TIMEOUT 10000
  2041. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2042. {
  2043. int i;
  2044. tw32(NVRAM_CMD, nvram_cmd);
  2045. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2046. udelay(10);
  2047. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2048. udelay(10);
  2049. break;
  2050. }
  2051. }
  2052. if (i == NVRAM_CMD_TIMEOUT)
  2053. return -EBUSY;
  2054. return 0;
  2055. }
  2056. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2057. {
  2058. if (tg3_flag(tp, NVRAM) &&
  2059. tg3_flag(tp, NVRAM_BUFFERED) &&
  2060. tg3_flag(tp, FLASH) &&
  2061. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2062. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2063. addr = ((addr / tp->nvram_pagesize) <<
  2064. ATMEL_AT45DB0X1B_PAGE_POS) +
  2065. (addr % tp->nvram_pagesize);
  2066. return addr;
  2067. }
  2068. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2069. {
  2070. if (tg3_flag(tp, NVRAM) &&
  2071. tg3_flag(tp, NVRAM_BUFFERED) &&
  2072. tg3_flag(tp, FLASH) &&
  2073. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2074. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2075. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2076. tp->nvram_pagesize) +
  2077. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2078. return addr;
  2079. }
  2080. /* NOTE: Data read in from NVRAM is byteswapped according to
  2081. * the byteswapping settings for all other register accesses.
  2082. * tg3 devices are BE devices, so on a BE machine, the data
  2083. * returned will be exactly as it is seen in NVRAM. On a LE
  2084. * machine, the 32-bit value will be byteswapped.
  2085. */
  2086. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2087. {
  2088. int ret;
  2089. if (!tg3_flag(tp, NVRAM))
  2090. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2091. offset = tg3_nvram_phys_addr(tp, offset);
  2092. if (offset > NVRAM_ADDR_MSK)
  2093. return -EINVAL;
  2094. ret = tg3_nvram_lock(tp);
  2095. if (ret)
  2096. return ret;
  2097. tg3_enable_nvram_access(tp);
  2098. tw32(NVRAM_ADDR, offset);
  2099. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2100. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2101. if (ret == 0)
  2102. *val = tr32(NVRAM_RDDATA);
  2103. tg3_disable_nvram_access(tp);
  2104. tg3_nvram_unlock(tp);
  2105. return ret;
  2106. }
  2107. /* Ensures NVRAM data is in bytestream format. */
  2108. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2109. {
  2110. u32 v;
  2111. int res = tg3_nvram_read(tp, offset, &v);
  2112. if (!res)
  2113. *val = cpu_to_be32(v);
  2114. return res;
  2115. }
  2116. /* tp->lock is held. */
  2117. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2118. {
  2119. u32 addr_high, addr_low;
  2120. int i;
  2121. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2122. tp->dev->dev_addr[1]);
  2123. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2124. (tp->dev->dev_addr[3] << 16) |
  2125. (tp->dev->dev_addr[4] << 8) |
  2126. (tp->dev->dev_addr[5] << 0));
  2127. for (i = 0; i < 4; i++) {
  2128. if (i == 1 && skip_mac_1)
  2129. continue;
  2130. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2131. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2132. }
  2133. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2135. for (i = 0; i < 12; i++) {
  2136. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2137. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2138. }
  2139. }
  2140. addr_high = (tp->dev->dev_addr[0] +
  2141. tp->dev->dev_addr[1] +
  2142. tp->dev->dev_addr[2] +
  2143. tp->dev->dev_addr[3] +
  2144. tp->dev->dev_addr[4] +
  2145. tp->dev->dev_addr[5]) &
  2146. TX_BACKOFF_SEED_MASK;
  2147. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2148. }
  2149. static void tg3_enable_register_access(struct tg3 *tp)
  2150. {
  2151. /*
  2152. * Make sure register accesses (indirect or otherwise) will function
  2153. * correctly.
  2154. */
  2155. pci_write_config_dword(tp->pdev,
  2156. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2157. }
  2158. static int tg3_power_up(struct tg3 *tp)
  2159. {
  2160. tg3_enable_register_access(tp);
  2161. pci_set_power_state(tp->pdev, PCI_D0);
  2162. /* Switch out of Vaux if it is a NIC */
  2163. if (tg3_flag(tp, IS_NIC))
  2164. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2165. return 0;
  2166. }
  2167. static int tg3_power_down_prepare(struct tg3 *tp)
  2168. {
  2169. u32 misc_host_ctrl;
  2170. bool device_should_wake, do_low_power;
  2171. tg3_enable_register_access(tp);
  2172. /* Restore the CLKREQ setting. */
  2173. if (tg3_flag(tp, CLKREQ_BUG)) {
  2174. u16 lnkctl;
  2175. pci_read_config_word(tp->pdev,
  2176. tp->pcie_cap + PCI_EXP_LNKCTL,
  2177. &lnkctl);
  2178. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2179. pci_write_config_word(tp->pdev,
  2180. tp->pcie_cap + PCI_EXP_LNKCTL,
  2181. lnkctl);
  2182. }
  2183. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2184. tw32(TG3PCI_MISC_HOST_CTRL,
  2185. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2186. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2187. tg3_flag(tp, WOL_ENABLE);
  2188. if (tg3_flag(tp, USE_PHYLIB)) {
  2189. do_low_power = false;
  2190. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2191. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2192. struct phy_device *phydev;
  2193. u32 phyid, advertising;
  2194. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2195. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2196. tp->link_config.orig_speed = phydev->speed;
  2197. tp->link_config.orig_duplex = phydev->duplex;
  2198. tp->link_config.orig_autoneg = phydev->autoneg;
  2199. tp->link_config.orig_advertising = phydev->advertising;
  2200. advertising = ADVERTISED_TP |
  2201. ADVERTISED_Pause |
  2202. ADVERTISED_Autoneg |
  2203. ADVERTISED_10baseT_Half;
  2204. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2205. if (tg3_flag(tp, WOL_SPEED_100MB))
  2206. advertising |=
  2207. ADVERTISED_100baseT_Half |
  2208. ADVERTISED_100baseT_Full |
  2209. ADVERTISED_10baseT_Full;
  2210. else
  2211. advertising |= ADVERTISED_10baseT_Full;
  2212. }
  2213. phydev->advertising = advertising;
  2214. phy_start_aneg(phydev);
  2215. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2216. if (phyid != PHY_ID_BCMAC131) {
  2217. phyid &= PHY_BCM_OUI_MASK;
  2218. if (phyid == PHY_BCM_OUI_1 ||
  2219. phyid == PHY_BCM_OUI_2 ||
  2220. phyid == PHY_BCM_OUI_3)
  2221. do_low_power = true;
  2222. }
  2223. }
  2224. } else {
  2225. do_low_power = true;
  2226. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2227. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2228. tp->link_config.orig_speed = tp->link_config.speed;
  2229. tp->link_config.orig_duplex = tp->link_config.duplex;
  2230. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2231. }
  2232. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2233. tp->link_config.speed = SPEED_10;
  2234. tp->link_config.duplex = DUPLEX_HALF;
  2235. tp->link_config.autoneg = AUTONEG_ENABLE;
  2236. tg3_setup_phy(tp, 0);
  2237. }
  2238. }
  2239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2240. u32 val;
  2241. val = tr32(GRC_VCPU_EXT_CTRL);
  2242. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2243. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2244. int i;
  2245. u32 val;
  2246. for (i = 0; i < 200; i++) {
  2247. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2248. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2249. break;
  2250. msleep(1);
  2251. }
  2252. }
  2253. if (tg3_flag(tp, WOL_CAP))
  2254. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2255. WOL_DRV_STATE_SHUTDOWN |
  2256. WOL_DRV_WOL |
  2257. WOL_SET_MAGIC_PKT);
  2258. if (device_should_wake) {
  2259. u32 mac_mode;
  2260. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2261. if (do_low_power &&
  2262. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2263. tg3_phy_auxctl_write(tp,
  2264. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2265. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2266. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2267. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2268. udelay(40);
  2269. }
  2270. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2271. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2272. else
  2273. mac_mode = MAC_MODE_PORT_MODE_MII;
  2274. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2275. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2276. ASIC_REV_5700) {
  2277. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2278. SPEED_100 : SPEED_10;
  2279. if (tg3_5700_link_polarity(tp, speed))
  2280. mac_mode |= MAC_MODE_LINK_POLARITY;
  2281. else
  2282. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2283. }
  2284. } else {
  2285. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2286. }
  2287. if (!tg3_flag(tp, 5750_PLUS))
  2288. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2289. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2290. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2291. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2292. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2293. if (tg3_flag(tp, ENABLE_APE))
  2294. mac_mode |= MAC_MODE_APE_TX_EN |
  2295. MAC_MODE_APE_RX_EN |
  2296. MAC_MODE_TDE_ENABLE;
  2297. tw32_f(MAC_MODE, mac_mode);
  2298. udelay(100);
  2299. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2300. udelay(10);
  2301. }
  2302. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2303. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2304. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2305. u32 base_val;
  2306. base_val = tp->pci_clock_ctrl;
  2307. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2308. CLOCK_CTRL_TXCLK_DISABLE);
  2309. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2310. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2311. } else if (tg3_flag(tp, 5780_CLASS) ||
  2312. tg3_flag(tp, CPMU_PRESENT) ||
  2313. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2314. /* do nothing */
  2315. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2316. u32 newbits1, newbits2;
  2317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2318. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2319. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2320. CLOCK_CTRL_TXCLK_DISABLE |
  2321. CLOCK_CTRL_ALTCLK);
  2322. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2323. } else if (tg3_flag(tp, 5705_PLUS)) {
  2324. newbits1 = CLOCK_CTRL_625_CORE;
  2325. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2326. } else {
  2327. newbits1 = CLOCK_CTRL_ALTCLK;
  2328. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2329. }
  2330. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2331. 40);
  2332. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2333. 40);
  2334. if (!tg3_flag(tp, 5705_PLUS)) {
  2335. u32 newbits3;
  2336. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2338. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2339. CLOCK_CTRL_TXCLK_DISABLE |
  2340. CLOCK_CTRL_44MHZ_CORE);
  2341. } else {
  2342. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2343. }
  2344. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2345. tp->pci_clock_ctrl | newbits3, 40);
  2346. }
  2347. }
  2348. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2349. tg3_power_down_phy(tp, do_low_power);
  2350. tg3_frob_aux_power(tp);
  2351. /* Workaround for unstable PLL clock */
  2352. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2353. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2354. u32 val = tr32(0x7d00);
  2355. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2356. tw32(0x7d00, val);
  2357. if (!tg3_flag(tp, ENABLE_ASF)) {
  2358. int err;
  2359. err = tg3_nvram_lock(tp);
  2360. tg3_halt_cpu(tp, RX_CPU_BASE);
  2361. if (!err)
  2362. tg3_nvram_unlock(tp);
  2363. }
  2364. }
  2365. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2366. return 0;
  2367. }
  2368. static void tg3_power_down(struct tg3 *tp)
  2369. {
  2370. tg3_power_down_prepare(tp);
  2371. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2372. pci_set_power_state(tp->pdev, PCI_D3hot);
  2373. }
  2374. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2375. {
  2376. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2377. case MII_TG3_AUX_STAT_10HALF:
  2378. *speed = SPEED_10;
  2379. *duplex = DUPLEX_HALF;
  2380. break;
  2381. case MII_TG3_AUX_STAT_10FULL:
  2382. *speed = SPEED_10;
  2383. *duplex = DUPLEX_FULL;
  2384. break;
  2385. case MII_TG3_AUX_STAT_100HALF:
  2386. *speed = SPEED_100;
  2387. *duplex = DUPLEX_HALF;
  2388. break;
  2389. case MII_TG3_AUX_STAT_100FULL:
  2390. *speed = SPEED_100;
  2391. *duplex = DUPLEX_FULL;
  2392. break;
  2393. case MII_TG3_AUX_STAT_1000HALF:
  2394. *speed = SPEED_1000;
  2395. *duplex = DUPLEX_HALF;
  2396. break;
  2397. case MII_TG3_AUX_STAT_1000FULL:
  2398. *speed = SPEED_1000;
  2399. *duplex = DUPLEX_FULL;
  2400. break;
  2401. default:
  2402. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2403. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2404. SPEED_10;
  2405. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2406. DUPLEX_HALF;
  2407. break;
  2408. }
  2409. *speed = SPEED_INVALID;
  2410. *duplex = DUPLEX_INVALID;
  2411. break;
  2412. }
  2413. }
  2414. static void tg3_phy_copper_begin(struct tg3 *tp)
  2415. {
  2416. u32 new_adv;
  2417. int i;
  2418. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2419. /* Entering low power mode. Disable gigabit and
  2420. * 100baseT advertisements.
  2421. */
  2422. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2423. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2424. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2425. if (tg3_flag(tp, WOL_SPEED_100MB))
  2426. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2427. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2428. } else if (tp->link_config.speed == SPEED_INVALID) {
  2429. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2430. tp->link_config.advertising &=
  2431. ~(ADVERTISED_1000baseT_Half |
  2432. ADVERTISED_1000baseT_Full);
  2433. new_adv = ADVERTISE_CSMA;
  2434. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2435. new_adv |= ADVERTISE_10HALF;
  2436. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2437. new_adv |= ADVERTISE_10FULL;
  2438. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2439. new_adv |= ADVERTISE_100HALF;
  2440. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2441. new_adv |= ADVERTISE_100FULL;
  2442. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2443. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2444. if (tp->link_config.advertising &
  2445. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2446. new_adv = 0;
  2447. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2448. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2449. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2450. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2451. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY) &&
  2452. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2453. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2454. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2455. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2456. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2457. } else {
  2458. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2459. }
  2460. } else {
  2461. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2462. new_adv |= ADVERTISE_CSMA;
  2463. /* Asking for a specific link mode. */
  2464. if (tp->link_config.speed == SPEED_1000) {
  2465. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2466. if (tp->link_config.duplex == DUPLEX_FULL)
  2467. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2468. else
  2469. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2470. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2471. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2472. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2473. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2474. } else {
  2475. if (tp->link_config.speed == SPEED_100) {
  2476. if (tp->link_config.duplex == DUPLEX_FULL)
  2477. new_adv |= ADVERTISE_100FULL;
  2478. else
  2479. new_adv |= ADVERTISE_100HALF;
  2480. } else {
  2481. if (tp->link_config.duplex == DUPLEX_FULL)
  2482. new_adv |= ADVERTISE_10FULL;
  2483. else
  2484. new_adv |= ADVERTISE_10HALF;
  2485. }
  2486. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2487. new_adv = 0;
  2488. }
  2489. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2490. }
  2491. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  2492. u32 val;
  2493. tw32(TG3_CPMU_EEE_MODE,
  2494. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2495. TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2496. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2497. case ASIC_REV_5717:
  2498. case ASIC_REV_57765:
  2499. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2500. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2501. MII_TG3_DSP_CH34TP2_HIBW01);
  2502. /* Fall through */
  2503. case ASIC_REV_5719:
  2504. val = MII_TG3_DSP_TAP26_ALNOKO |
  2505. MII_TG3_DSP_TAP26_RMRXSTO |
  2506. MII_TG3_DSP_TAP26_OPCSINPT;
  2507. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2508. }
  2509. val = 0;
  2510. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2511. /* Advertise 100-BaseTX EEE ability */
  2512. if (tp->link_config.advertising &
  2513. ADVERTISED_100baseT_Full)
  2514. val |= MDIO_AN_EEE_ADV_100TX;
  2515. /* Advertise 1000-BaseT EEE ability */
  2516. if (tp->link_config.advertising &
  2517. ADVERTISED_1000baseT_Full)
  2518. val |= MDIO_AN_EEE_ADV_1000T;
  2519. }
  2520. tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2521. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2522. }
  2523. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2524. tp->link_config.speed != SPEED_INVALID) {
  2525. u32 bmcr, orig_bmcr;
  2526. tp->link_config.active_speed = tp->link_config.speed;
  2527. tp->link_config.active_duplex = tp->link_config.duplex;
  2528. bmcr = 0;
  2529. switch (tp->link_config.speed) {
  2530. default:
  2531. case SPEED_10:
  2532. break;
  2533. case SPEED_100:
  2534. bmcr |= BMCR_SPEED100;
  2535. break;
  2536. case SPEED_1000:
  2537. bmcr |= TG3_BMCR_SPEED1000;
  2538. break;
  2539. }
  2540. if (tp->link_config.duplex == DUPLEX_FULL)
  2541. bmcr |= BMCR_FULLDPLX;
  2542. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2543. (bmcr != orig_bmcr)) {
  2544. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2545. for (i = 0; i < 1500; i++) {
  2546. u32 tmp;
  2547. udelay(10);
  2548. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2549. tg3_readphy(tp, MII_BMSR, &tmp))
  2550. continue;
  2551. if (!(tmp & BMSR_LSTATUS)) {
  2552. udelay(40);
  2553. break;
  2554. }
  2555. }
  2556. tg3_writephy(tp, MII_BMCR, bmcr);
  2557. udelay(40);
  2558. }
  2559. } else {
  2560. tg3_writephy(tp, MII_BMCR,
  2561. BMCR_ANENABLE | BMCR_ANRESTART);
  2562. }
  2563. }
  2564. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2565. {
  2566. int err;
  2567. /* Turn off tap power management. */
  2568. /* Set Extended packet length bit */
  2569. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2570. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2571. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2572. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2573. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2574. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2575. udelay(40);
  2576. return err;
  2577. }
  2578. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2579. {
  2580. u32 adv_reg, all_mask = 0;
  2581. if (mask & ADVERTISED_10baseT_Half)
  2582. all_mask |= ADVERTISE_10HALF;
  2583. if (mask & ADVERTISED_10baseT_Full)
  2584. all_mask |= ADVERTISE_10FULL;
  2585. if (mask & ADVERTISED_100baseT_Half)
  2586. all_mask |= ADVERTISE_100HALF;
  2587. if (mask & ADVERTISED_100baseT_Full)
  2588. all_mask |= ADVERTISE_100FULL;
  2589. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2590. return 0;
  2591. if ((adv_reg & all_mask) != all_mask)
  2592. return 0;
  2593. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2594. u32 tg3_ctrl;
  2595. all_mask = 0;
  2596. if (mask & ADVERTISED_1000baseT_Half)
  2597. all_mask |= ADVERTISE_1000HALF;
  2598. if (mask & ADVERTISED_1000baseT_Full)
  2599. all_mask |= ADVERTISE_1000FULL;
  2600. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2601. return 0;
  2602. if ((tg3_ctrl & all_mask) != all_mask)
  2603. return 0;
  2604. }
  2605. return 1;
  2606. }
  2607. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2608. {
  2609. u32 curadv, reqadv;
  2610. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2611. return 1;
  2612. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2613. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2614. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2615. if (curadv != reqadv)
  2616. return 0;
  2617. if (tg3_flag(tp, PAUSE_AUTONEG))
  2618. tg3_readphy(tp, MII_LPA, rmtadv);
  2619. } else {
  2620. /* Reprogram the advertisement register, even if it
  2621. * does not affect the current link. If the link
  2622. * gets renegotiated in the future, we can save an
  2623. * additional renegotiation cycle by advertising
  2624. * it correctly in the first place.
  2625. */
  2626. if (curadv != reqadv) {
  2627. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2628. ADVERTISE_PAUSE_ASYM);
  2629. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2630. }
  2631. }
  2632. return 1;
  2633. }
  2634. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2635. {
  2636. int current_link_up;
  2637. u32 bmsr, val;
  2638. u32 lcl_adv, rmt_adv;
  2639. u16 current_speed;
  2640. u8 current_duplex;
  2641. int i, err;
  2642. tw32(MAC_EVENT, 0);
  2643. tw32_f(MAC_STATUS,
  2644. (MAC_STATUS_SYNC_CHANGED |
  2645. MAC_STATUS_CFG_CHANGED |
  2646. MAC_STATUS_MI_COMPLETION |
  2647. MAC_STATUS_LNKSTATE_CHANGED));
  2648. udelay(40);
  2649. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2650. tw32_f(MAC_MI_MODE,
  2651. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2652. udelay(80);
  2653. }
  2654. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2655. /* Some third-party PHYs need to be reset on link going
  2656. * down.
  2657. */
  2658. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2660. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2661. netif_carrier_ok(tp->dev)) {
  2662. tg3_readphy(tp, MII_BMSR, &bmsr);
  2663. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2664. !(bmsr & BMSR_LSTATUS))
  2665. force_reset = 1;
  2666. }
  2667. if (force_reset)
  2668. tg3_phy_reset(tp);
  2669. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2670. tg3_readphy(tp, MII_BMSR, &bmsr);
  2671. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2672. !tg3_flag(tp, INIT_COMPLETE))
  2673. bmsr = 0;
  2674. if (!(bmsr & BMSR_LSTATUS)) {
  2675. err = tg3_init_5401phy_dsp(tp);
  2676. if (err)
  2677. return err;
  2678. tg3_readphy(tp, MII_BMSR, &bmsr);
  2679. for (i = 0; i < 1000; i++) {
  2680. udelay(10);
  2681. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2682. (bmsr & BMSR_LSTATUS)) {
  2683. udelay(40);
  2684. break;
  2685. }
  2686. }
  2687. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2688. TG3_PHY_REV_BCM5401_B0 &&
  2689. !(bmsr & BMSR_LSTATUS) &&
  2690. tp->link_config.active_speed == SPEED_1000) {
  2691. err = tg3_phy_reset(tp);
  2692. if (!err)
  2693. err = tg3_init_5401phy_dsp(tp);
  2694. if (err)
  2695. return err;
  2696. }
  2697. }
  2698. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2699. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2700. /* 5701 {A0,B0} CRC bug workaround */
  2701. tg3_writephy(tp, 0x15, 0x0a75);
  2702. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2703. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2704. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2705. }
  2706. /* Clear pending interrupts... */
  2707. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2708. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2709. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2710. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2711. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2712. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2714. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2715. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2716. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2717. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2718. else
  2719. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2720. }
  2721. current_link_up = 0;
  2722. current_speed = SPEED_INVALID;
  2723. current_duplex = DUPLEX_INVALID;
  2724. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2725. err = tg3_phy_auxctl_read(tp,
  2726. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2727. &val);
  2728. if (!err && !(val & (1 << 10))) {
  2729. tg3_phy_auxctl_write(tp,
  2730. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2731. val | (1 << 10));
  2732. goto relink;
  2733. }
  2734. }
  2735. bmsr = 0;
  2736. for (i = 0; i < 100; i++) {
  2737. tg3_readphy(tp, MII_BMSR, &bmsr);
  2738. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2739. (bmsr & BMSR_LSTATUS))
  2740. break;
  2741. udelay(40);
  2742. }
  2743. if (bmsr & BMSR_LSTATUS) {
  2744. u32 aux_stat, bmcr;
  2745. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2746. for (i = 0; i < 2000; i++) {
  2747. udelay(10);
  2748. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2749. aux_stat)
  2750. break;
  2751. }
  2752. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2753. &current_speed,
  2754. &current_duplex);
  2755. bmcr = 0;
  2756. for (i = 0; i < 200; i++) {
  2757. tg3_readphy(tp, MII_BMCR, &bmcr);
  2758. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2759. continue;
  2760. if (bmcr && bmcr != 0x7fff)
  2761. break;
  2762. udelay(10);
  2763. }
  2764. lcl_adv = 0;
  2765. rmt_adv = 0;
  2766. tp->link_config.active_speed = current_speed;
  2767. tp->link_config.active_duplex = current_duplex;
  2768. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2769. if ((bmcr & BMCR_ANENABLE) &&
  2770. tg3_copper_is_advertising_all(tp,
  2771. tp->link_config.advertising)) {
  2772. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2773. &rmt_adv))
  2774. current_link_up = 1;
  2775. }
  2776. } else {
  2777. if (!(bmcr & BMCR_ANENABLE) &&
  2778. tp->link_config.speed == current_speed &&
  2779. tp->link_config.duplex == current_duplex &&
  2780. tp->link_config.flowctrl ==
  2781. tp->link_config.active_flowctrl) {
  2782. current_link_up = 1;
  2783. }
  2784. }
  2785. if (current_link_up == 1 &&
  2786. tp->link_config.active_duplex == DUPLEX_FULL)
  2787. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2788. }
  2789. relink:
  2790. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2791. tg3_phy_copper_begin(tp);
  2792. tg3_readphy(tp, MII_BMSR, &bmsr);
  2793. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2794. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2795. current_link_up = 1;
  2796. }
  2797. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2798. if (current_link_up == 1) {
  2799. if (tp->link_config.active_speed == SPEED_100 ||
  2800. tp->link_config.active_speed == SPEED_10)
  2801. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2802. else
  2803. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2804. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2805. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2806. else
  2807. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2808. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2809. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2810. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2812. if (current_link_up == 1 &&
  2813. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2814. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2815. else
  2816. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2817. }
  2818. /* ??? Without this setting Netgear GA302T PHY does not
  2819. * ??? send/receive packets...
  2820. */
  2821. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2822. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2823. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2824. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2825. udelay(80);
  2826. }
  2827. tw32_f(MAC_MODE, tp->mac_mode);
  2828. udelay(40);
  2829. tg3_phy_eee_adjust(tp, current_link_up);
  2830. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2831. /* Polled via timer. */
  2832. tw32_f(MAC_EVENT, 0);
  2833. } else {
  2834. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2835. }
  2836. udelay(40);
  2837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2838. current_link_up == 1 &&
  2839. tp->link_config.active_speed == SPEED_1000 &&
  2840. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2841. udelay(120);
  2842. tw32_f(MAC_STATUS,
  2843. (MAC_STATUS_SYNC_CHANGED |
  2844. MAC_STATUS_CFG_CHANGED));
  2845. udelay(40);
  2846. tg3_write_mem(tp,
  2847. NIC_SRAM_FIRMWARE_MBOX,
  2848. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2849. }
  2850. /* Prevent send BD corruption. */
  2851. if (tg3_flag(tp, CLKREQ_BUG)) {
  2852. u16 oldlnkctl, newlnkctl;
  2853. pci_read_config_word(tp->pdev,
  2854. tp->pcie_cap + PCI_EXP_LNKCTL,
  2855. &oldlnkctl);
  2856. if (tp->link_config.active_speed == SPEED_100 ||
  2857. tp->link_config.active_speed == SPEED_10)
  2858. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2859. else
  2860. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2861. if (newlnkctl != oldlnkctl)
  2862. pci_write_config_word(tp->pdev,
  2863. tp->pcie_cap + PCI_EXP_LNKCTL,
  2864. newlnkctl);
  2865. }
  2866. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2867. if (current_link_up)
  2868. netif_carrier_on(tp->dev);
  2869. else
  2870. netif_carrier_off(tp->dev);
  2871. tg3_link_report(tp);
  2872. }
  2873. return 0;
  2874. }
  2875. struct tg3_fiber_aneginfo {
  2876. int state;
  2877. #define ANEG_STATE_UNKNOWN 0
  2878. #define ANEG_STATE_AN_ENABLE 1
  2879. #define ANEG_STATE_RESTART_INIT 2
  2880. #define ANEG_STATE_RESTART 3
  2881. #define ANEG_STATE_DISABLE_LINK_OK 4
  2882. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2883. #define ANEG_STATE_ABILITY_DETECT 6
  2884. #define ANEG_STATE_ACK_DETECT_INIT 7
  2885. #define ANEG_STATE_ACK_DETECT 8
  2886. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2887. #define ANEG_STATE_COMPLETE_ACK 10
  2888. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2889. #define ANEG_STATE_IDLE_DETECT 12
  2890. #define ANEG_STATE_LINK_OK 13
  2891. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2892. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2893. u32 flags;
  2894. #define MR_AN_ENABLE 0x00000001
  2895. #define MR_RESTART_AN 0x00000002
  2896. #define MR_AN_COMPLETE 0x00000004
  2897. #define MR_PAGE_RX 0x00000008
  2898. #define MR_NP_LOADED 0x00000010
  2899. #define MR_TOGGLE_TX 0x00000020
  2900. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2901. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2902. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2903. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2904. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2905. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2906. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2907. #define MR_TOGGLE_RX 0x00002000
  2908. #define MR_NP_RX 0x00004000
  2909. #define MR_LINK_OK 0x80000000
  2910. unsigned long link_time, cur_time;
  2911. u32 ability_match_cfg;
  2912. int ability_match_count;
  2913. char ability_match, idle_match, ack_match;
  2914. u32 txconfig, rxconfig;
  2915. #define ANEG_CFG_NP 0x00000080
  2916. #define ANEG_CFG_ACK 0x00000040
  2917. #define ANEG_CFG_RF2 0x00000020
  2918. #define ANEG_CFG_RF1 0x00000010
  2919. #define ANEG_CFG_PS2 0x00000001
  2920. #define ANEG_CFG_PS1 0x00008000
  2921. #define ANEG_CFG_HD 0x00004000
  2922. #define ANEG_CFG_FD 0x00002000
  2923. #define ANEG_CFG_INVAL 0x00001f06
  2924. };
  2925. #define ANEG_OK 0
  2926. #define ANEG_DONE 1
  2927. #define ANEG_TIMER_ENAB 2
  2928. #define ANEG_FAILED -1
  2929. #define ANEG_STATE_SETTLE_TIME 10000
  2930. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2931. struct tg3_fiber_aneginfo *ap)
  2932. {
  2933. u16 flowctrl;
  2934. unsigned long delta;
  2935. u32 rx_cfg_reg;
  2936. int ret;
  2937. if (ap->state == ANEG_STATE_UNKNOWN) {
  2938. ap->rxconfig = 0;
  2939. ap->link_time = 0;
  2940. ap->cur_time = 0;
  2941. ap->ability_match_cfg = 0;
  2942. ap->ability_match_count = 0;
  2943. ap->ability_match = 0;
  2944. ap->idle_match = 0;
  2945. ap->ack_match = 0;
  2946. }
  2947. ap->cur_time++;
  2948. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2949. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2950. if (rx_cfg_reg != ap->ability_match_cfg) {
  2951. ap->ability_match_cfg = rx_cfg_reg;
  2952. ap->ability_match = 0;
  2953. ap->ability_match_count = 0;
  2954. } else {
  2955. if (++ap->ability_match_count > 1) {
  2956. ap->ability_match = 1;
  2957. ap->ability_match_cfg = rx_cfg_reg;
  2958. }
  2959. }
  2960. if (rx_cfg_reg & ANEG_CFG_ACK)
  2961. ap->ack_match = 1;
  2962. else
  2963. ap->ack_match = 0;
  2964. ap->idle_match = 0;
  2965. } else {
  2966. ap->idle_match = 1;
  2967. ap->ability_match_cfg = 0;
  2968. ap->ability_match_count = 0;
  2969. ap->ability_match = 0;
  2970. ap->ack_match = 0;
  2971. rx_cfg_reg = 0;
  2972. }
  2973. ap->rxconfig = rx_cfg_reg;
  2974. ret = ANEG_OK;
  2975. switch (ap->state) {
  2976. case ANEG_STATE_UNKNOWN:
  2977. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2978. ap->state = ANEG_STATE_AN_ENABLE;
  2979. /* fallthru */
  2980. case ANEG_STATE_AN_ENABLE:
  2981. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2982. if (ap->flags & MR_AN_ENABLE) {
  2983. ap->link_time = 0;
  2984. ap->cur_time = 0;
  2985. ap->ability_match_cfg = 0;
  2986. ap->ability_match_count = 0;
  2987. ap->ability_match = 0;
  2988. ap->idle_match = 0;
  2989. ap->ack_match = 0;
  2990. ap->state = ANEG_STATE_RESTART_INIT;
  2991. } else {
  2992. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2993. }
  2994. break;
  2995. case ANEG_STATE_RESTART_INIT:
  2996. ap->link_time = ap->cur_time;
  2997. ap->flags &= ~(MR_NP_LOADED);
  2998. ap->txconfig = 0;
  2999. tw32(MAC_TX_AUTO_NEG, 0);
  3000. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3001. tw32_f(MAC_MODE, tp->mac_mode);
  3002. udelay(40);
  3003. ret = ANEG_TIMER_ENAB;
  3004. ap->state = ANEG_STATE_RESTART;
  3005. /* fallthru */
  3006. case ANEG_STATE_RESTART:
  3007. delta = ap->cur_time - ap->link_time;
  3008. if (delta > ANEG_STATE_SETTLE_TIME)
  3009. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3010. else
  3011. ret = ANEG_TIMER_ENAB;
  3012. break;
  3013. case ANEG_STATE_DISABLE_LINK_OK:
  3014. ret = ANEG_DONE;
  3015. break;
  3016. case ANEG_STATE_ABILITY_DETECT_INIT:
  3017. ap->flags &= ~(MR_TOGGLE_TX);
  3018. ap->txconfig = ANEG_CFG_FD;
  3019. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3020. if (flowctrl & ADVERTISE_1000XPAUSE)
  3021. ap->txconfig |= ANEG_CFG_PS1;
  3022. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3023. ap->txconfig |= ANEG_CFG_PS2;
  3024. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3025. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3026. tw32_f(MAC_MODE, tp->mac_mode);
  3027. udelay(40);
  3028. ap->state = ANEG_STATE_ABILITY_DETECT;
  3029. break;
  3030. case ANEG_STATE_ABILITY_DETECT:
  3031. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3032. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3033. break;
  3034. case ANEG_STATE_ACK_DETECT_INIT:
  3035. ap->txconfig |= ANEG_CFG_ACK;
  3036. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3037. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3038. tw32_f(MAC_MODE, tp->mac_mode);
  3039. udelay(40);
  3040. ap->state = ANEG_STATE_ACK_DETECT;
  3041. /* fallthru */
  3042. case ANEG_STATE_ACK_DETECT:
  3043. if (ap->ack_match != 0) {
  3044. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3045. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3046. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3047. } else {
  3048. ap->state = ANEG_STATE_AN_ENABLE;
  3049. }
  3050. } else if (ap->ability_match != 0 &&
  3051. ap->rxconfig == 0) {
  3052. ap->state = ANEG_STATE_AN_ENABLE;
  3053. }
  3054. break;
  3055. case ANEG_STATE_COMPLETE_ACK_INIT:
  3056. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3057. ret = ANEG_FAILED;
  3058. break;
  3059. }
  3060. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3061. MR_LP_ADV_HALF_DUPLEX |
  3062. MR_LP_ADV_SYM_PAUSE |
  3063. MR_LP_ADV_ASYM_PAUSE |
  3064. MR_LP_ADV_REMOTE_FAULT1 |
  3065. MR_LP_ADV_REMOTE_FAULT2 |
  3066. MR_LP_ADV_NEXT_PAGE |
  3067. MR_TOGGLE_RX |
  3068. MR_NP_RX);
  3069. if (ap->rxconfig & ANEG_CFG_FD)
  3070. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3071. if (ap->rxconfig & ANEG_CFG_HD)
  3072. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3073. if (ap->rxconfig & ANEG_CFG_PS1)
  3074. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3075. if (ap->rxconfig & ANEG_CFG_PS2)
  3076. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3077. if (ap->rxconfig & ANEG_CFG_RF1)
  3078. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3079. if (ap->rxconfig & ANEG_CFG_RF2)
  3080. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3081. if (ap->rxconfig & ANEG_CFG_NP)
  3082. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3083. ap->link_time = ap->cur_time;
  3084. ap->flags ^= (MR_TOGGLE_TX);
  3085. if (ap->rxconfig & 0x0008)
  3086. ap->flags |= MR_TOGGLE_RX;
  3087. if (ap->rxconfig & ANEG_CFG_NP)
  3088. ap->flags |= MR_NP_RX;
  3089. ap->flags |= MR_PAGE_RX;
  3090. ap->state = ANEG_STATE_COMPLETE_ACK;
  3091. ret = ANEG_TIMER_ENAB;
  3092. break;
  3093. case ANEG_STATE_COMPLETE_ACK:
  3094. if (ap->ability_match != 0 &&
  3095. ap->rxconfig == 0) {
  3096. ap->state = ANEG_STATE_AN_ENABLE;
  3097. break;
  3098. }
  3099. delta = ap->cur_time - ap->link_time;
  3100. if (delta > ANEG_STATE_SETTLE_TIME) {
  3101. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3102. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3103. } else {
  3104. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3105. !(ap->flags & MR_NP_RX)) {
  3106. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3107. } else {
  3108. ret = ANEG_FAILED;
  3109. }
  3110. }
  3111. }
  3112. break;
  3113. case ANEG_STATE_IDLE_DETECT_INIT:
  3114. ap->link_time = ap->cur_time;
  3115. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3116. tw32_f(MAC_MODE, tp->mac_mode);
  3117. udelay(40);
  3118. ap->state = ANEG_STATE_IDLE_DETECT;
  3119. ret = ANEG_TIMER_ENAB;
  3120. break;
  3121. case ANEG_STATE_IDLE_DETECT:
  3122. if (ap->ability_match != 0 &&
  3123. ap->rxconfig == 0) {
  3124. ap->state = ANEG_STATE_AN_ENABLE;
  3125. break;
  3126. }
  3127. delta = ap->cur_time - ap->link_time;
  3128. if (delta > ANEG_STATE_SETTLE_TIME) {
  3129. /* XXX another gem from the Broadcom driver :( */
  3130. ap->state = ANEG_STATE_LINK_OK;
  3131. }
  3132. break;
  3133. case ANEG_STATE_LINK_OK:
  3134. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3135. ret = ANEG_DONE;
  3136. break;
  3137. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3138. /* ??? unimplemented */
  3139. break;
  3140. case ANEG_STATE_NEXT_PAGE_WAIT:
  3141. /* ??? unimplemented */
  3142. break;
  3143. default:
  3144. ret = ANEG_FAILED;
  3145. break;
  3146. }
  3147. return ret;
  3148. }
  3149. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3150. {
  3151. int res = 0;
  3152. struct tg3_fiber_aneginfo aninfo;
  3153. int status = ANEG_FAILED;
  3154. unsigned int tick;
  3155. u32 tmp;
  3156. tw32_f(MAC_TX_AUTO_NEG, 0);
  3157. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3158. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3159. udelay(40);
  3160. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3161. udelay(40);
  3162. memset(&aninfo, 0, sizeof(aninfo));
  3163. aninfo.flags |= MR_AN_ENABLE;
  3164. aninfo.state = ANEG_STATE_UNKNOWN;
  3165. aninfo.cur_time = 0;
  3166. tick = 0;
  3167. while (++tick < 195000) {
  3168. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3169. if (status == ANEG_DONE || status == ANEG_FAILED)
  3170. break;
  3171. udelay(1);
  3172. }
  3173. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3174. tw32_f(MAC_MODE, tp->mac_mode);
  3175. udelay(40);
  3176. *txflags = aninfo.txconfig;
  3177. *rxflags = aninfo.flags;
  3178. if (status == ANEG_DONE &&
  3179. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3180. MR_LP_ADV_FULL_DUPLEX)))
  3181. res = 1;
  3182. return res;
  3183. }
  3184. static void tg3_init_bcm8002(struct tg3 *tp)
  3185. {
  3186. u32 mac_status = tr32(MAC_STATUS);
  3187. int i;
  3188. /* Reset when initting first time or we have a link. */
  3189. if (tg3_flag(tp, INIT_COMPLETE) &&
  3190. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3191. return;
  3192. /* Set PLL lock range. */
  3193. tg3_writephy(tp, 0x16, 0x8007);
  3194. /* SW reset */
  3195. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3196. /* Wait for reset to complete. */
  3197. /* XXX schedule_timeout() ... */
  3198. for (i = 0; i < 500; i++)
  3199. udelay(10);
  3200. /* Config mode; select PMA/Ch 1 regs. */
  3201. tg3_writephy(tp, 0x10, 0x8411);
  3202. /* Enable auto-lock and comdet, select txclk for tx. */
  3203. tg3_writephy(tp, 0x11, 0x0a10);
  3204. tg3_writephy(tp, 0x18, 0x00a0);
  3205. tg3_writephy(tp, 0x16, 0x41ff);
  3206. /* Assert and deassert POR. */
  3207. tg3_writephy(tp, 0x13, 0x0400);
  3208. udelay(40);
  3209. tg3_writephy(tp, 0x13, 0x0000);
  3210. tg3_writephy(tp, 0x11, 0x0a50);
  3211. udelay(40);
  3212. tg3_writephy(tp, 0x11, 0x0a10);
  3213. /* Wait for signal to stabilize */
  3214. /* XXX schedule_timeout() ... */
  3215. for (i = 0; i < 15000; i++)
  3216. udelay(10);
  3217. /* Deselect the channel register so we can read the PHYID
  3218. * later.
  3219. */
  3220. tg3_writephy(tp, 0x10, 0x8011);
  3221. }
  3222. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3223. {
  3224. u16 flowctrl;
  3225. u32 sg_dig_ctrl, sg_dig_status;
  3226. u32 serdes_cfg, expected_sg_dig_ctrl;
  3227. int workaround, port_a;
  3228. int current_link_up;
  3229. serdes_cfg = 0;
  3230. expected_sg_dig_ctrl = 0;
  3231. workaround = 0;
  3232. port_a = 1;
  3233. current_link_up = 0;
  3234. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3235. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3236. workaround = 1;
  3237. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3238. port_a = 0;
  3239. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3240. /* preserve bits 20-23 for voltage regulator */
  3241. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3242. }
  3243. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3244. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3245. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3246. if (workaround) {
  3247. u32 val = serdes_cfg;
  3248. if (port_a)
  3249. val |= 0xc010000;
  3250. else
  3251. val |= 0x4010000;
  3252. tw32_f(MAC_SERDES_CFG, val);
  3253. }
  3254. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3255. }
  3256. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3257. tg3_setup_flow_control(tp, 0, 0);
  3258. current_link_up = 1;
  3259. }
  3260. goto out;
  3261. }
  3262. /* Want auto-negotiation. */
  3263. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3264. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3265. if (flowctrl & ADVERTISE_1000XPAUSE)
  3266. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3267. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3268. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3269. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3270. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3271. tp->serdes_counter &&
  3272. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3273. MAC_STATUS_RCVD_CFG)) ==
  3274. MAC_STATUS_PCS_SYNCED)) {
  3275. tp->serdes_counter--;
  3276. current_link_up = 1;
  3277. goto out;
  3278. }
  3279. restart_autoneg:
  3280. if (workaround)
  3281. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3282. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3283. udelay(5);
  3284. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3285. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3286. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3287. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3288. MAC_STATUS_SIGNAL_DET)) {
  3289. sg_dig_status = tr32(SG_DIG_STATUS);
  3290. mac_status = tr32(MAC_STATUS);
  3291. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3292. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3293. u32 local_adv = 0, remote_adv = 0;
  3294. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3295. local_adv |= ADVERTISE_1000XPAUSE;
  3296. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3297. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3298. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3299. remote_adv |= LPA_1000XPAUSE;
  3300. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3301. remote_adv |= LPA_1000XPAUSE_ASYM;
  3302. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3303. current_link_up = 1;
  3304. tp->serdes_counter = 0;
  3305. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3306. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3307. if (tp->serdes_counter)
  3308. tp->serdes_counter--;
  3309. else {
  3310. if (workaround) {
  3311. u32 val = serdes_cfg;
  3312. if (port_a)
  3313. val |= 0xc010000;
  3314. else
  3315. val |= 0x4010000;
  3316. tw32_f(MAC_SERDES_CFG, val);
  3317. }
  3318. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3319. udelay(40);
  3320. /* Link parallel detection - link is up */
  3321. /* only if we have PCS_SYNC and not */
  3322. /* receiving config code words */
  3323. mac_status = tr32(MAC_STATUS);
  3324. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3325. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3326. tg3_setup_flow_control(tp, 0, 0);
  3327. current_link_up = 1;
  3328. tp->phy_flags |=
  3329. TG3_PHYFLG_PARALLEL_DETECT;
  3330. tp->serdes_counter =
  3331. SERDES_PARALLEL_DET_TIMEOUT;
  3332. } else
  3333. goto restart_autoneg;
  3334. }
  3335. }
  3336. } else {
  3337. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3338. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3339. }
  3340. out:
  3341. return current_link_up;
  3342. }
  3343. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3344. {
  3345. int current_link_up = 0;
  3346. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3347. goto out;
  3348. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3349. u32 txflags, rxflags;
  3350. int i;
  3351. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3352. u32 local_adv = 0, remote_adv = 0;
  3353. if (txflags & ANEG_CFG_PS1)
  3354. local_adv |= ADVERTISE_1000XPAUSE;
  3355. if (txflags & ANEG_CFG_PS2)
  3356. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3357. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3358. remote_adv |= LPA_1000XPAUSE;
  3359. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3360. remote_adv |= LPA_1000XPAUSE_ASYM;
  3361. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3362. current_link_up = 1;
  3363. }
  3364. for (i = 0; i < 30; i++) {
  3365. udelay(20);
  3366. tw32_f(MAC_STATUS,
  3367. (MAC_STATUS_SYNC_CHANGED |
  3368. MAC_STATUS_CFG_CHANGED));
  3369. udelay(40);
  3370. if ((tr32(MAC_STATUS) &
  3371. (MAC_STATUS_SYNC_CHANGED |
  3372. MAC_STATUS_CFG_CHANGED)) == 0)
  3373. break;
  3374. }
  3375. mac_status = tr32(MAC_STATUS);
  3376. if (current_link_up == 0 &&
  3377. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3378. !(mac_status & MAC_STATUS_RCVD_CFG))
  3379. current_link_up = 1;
  3380. } else {
  3381. tg3_setup_flow_control(tp, 0, 0);
  3382. /* Forcing 1000FD link up. */
  3383. current_link_up = 1;
  3384. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3385. udelay(40);
  3386. tw32_f(MAC_MODE, tp->mac_mode);
  3387. udelay(40);
  3388. }
  3389. out:
  3390. return current_link_up;
  3391. }
  3392. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3393. {
  3394. u32 orig_pause_cfg;
  3395. u16 orig_active_speed;
  3396. u8 orig_active_duplex;
  3397. u32 mac_status;
  3398. int current_link_up;
  3399. int i;
  3400. orig_pause_cfg = tp->link_config.active_flowctrl;
  3401. orig_active_speed = tp->link_config.active_speed;
  3402. orig_active_duplex = tp->link_config.active_duplex;
  3403. if (!tg3_flag(tp, HW_AUTONEG) &&
  3404. netif_carrier_ok(tp->dev) &&
  3405. tg3_flag(tp, INIT_COMPLETE)) {
  3406. mac_status = tr32(MAC_STATUS);
  3407. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3408. MAC_STATUS_SIGNAL_DET |
  3409. MAC_STATUS_CFG_CHANGED |
  3410. MAC_STATUS_RCVD_CFG);
  3411. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3412. MAC_STATUS_SIGNAL_DET)) {
  3413. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3414. MAC_STATUS_CFG_CHANGED));
  3415. return 0;
  3416. }
  3417. }
  3418. tw32_f(MAC_TX_AUTO_NEG, 0);
  3419. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3420. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3421. tw32_f(MAC_MODE, tp->mac_mode);
  3422. udelay(40);
  3423. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3424. tg3_init_bcm8002(tp);
  3425. /* Enable link change event even when serdes polling. */
  3426. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3427. udelay(40);
  3428. current_link_up = 0;
  3429. mac_status = tr32(MAC_STATUS);
  3430. if (tg3_flag(tp, HW_AUTONEG))
  3431. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3432. else
  3433. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3434. tp->napi[0].hw_status->status =
  3435. (SD_STATUS_UPDATED |
  3436. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3437. for (i = 0; i < 100; i++) {
  3438. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3439. MAC_STATUS_CFG_CHANGED));
  3440. udelay(5);
  3441. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3442. MAC_STATUS_CFG_CHANGED |
  3443. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3444. break;
  3445. }
  3446. mac_status = tr32(MAC_STATUS);
  3447. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3448. current_link_up = 0;
  3449. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3450. tp->serdes_counter == 0) {
  3451. tw32_f(MAC_MODE, (tp->mac_mode |
  3452. MAC_MODE_SEND_CONFIGS));
  3453. udelay(1);
  3454. tw32_f(MAC_MODE, tp->mac_mode);
  3455. }
  3456. }
  3457. if (current_link_up == 1) {
  3458. tp->link_config.active_speed = SPEED_1000;
  3459. tp->link_config.active_duplex = DUPLEX_FULL;
  3460. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3461. LED_CTRL_LNKLED_OVERRIDE |
  3462. LED_CTRL_1000MBPS_ON));
  3463. } else {
  3464. tp->link_config.active_speed = SPEED_INVALID;
  3465. tp->link_config.active_duplex = DUPLEX_INVALID;
  3466. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3467. LED_CTRL_LNKLED_OVERRIDE |
  3468. LED_CTRL_TRAFFIC_OVERRIDE));
  3469. }
  3470. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3471. if (current_link_up)
  3472. netif_carrier_on(tp->dev);
  3473. else
  3474. netif_carrier_off(tp->dev);
  3475. tg3_link_report(tp);
  3476. } else {
  3477. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3478. if (orig_pause_cfg != now_pause_cfg ||
  3479. orig_active_speed != tp->link_config.active_speed ||
  3480. orig_active_duplex != tp->link_config.active_duplex)
  3481. tg3_link_report(tp);
  3482. }
  3483. return 0;
  3484. }
  3485. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3486. {
  3487. int current_link_up, err = 0;
  3488. u32 bmsr, bmcr;
  3489. u16 current_speed;
  3490. u8 current_duplex;
  3491. u32 local_adv, remote_adv;
  3492. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3493. tw32_f(MAC_MODE, tp->mac_mode);
  3494. udelay(40);
  3495. tw32(MAC_EVENT, 0);
  3496. tw32_f(MAC_STATUS,
  3497. (MAC_STATUS_SYNC_CHANGED |
  3498. MAC_STATUS_CFG_CHANGED |
  3499. MAC_STATUS_MI_COMPLETION |
  3500. MAC_STATUS_LNKSTATE_CHANGED));
  3501. udelay(40);
  3502. if (force_reset)
  3503. tg3_phy_reset(tp);
  3504. current_link_up = 0;
  3505. current_speed = SPEED_INVALID;
  3506. current_duplex = DUPLEX_INVALID;
  3507. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3508. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3510. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3511. bmsr |= BMSR_LSTATUS;
  3512. else
  3513. bmsr &= ~BMSR_LSTATUS;
  3514. }
  3515. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3516. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3517. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3518. /* do nothing, just check for link up at the end */
  3519. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3520. u32 adv, new_adv;
  3521. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3522. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3523. ADVERTISE_1000XPAUSE |
  3524. ADVERTISE_1000XPSE_ASYM |
  3525. ADVERTISE_SLCT);
  3526. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3527. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3528. new_adv |= ADVERTISE_1000XHALF;
  3529. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3530. new_adv |= ADVERTISE_1000XFULL;
  3531. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3532. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3533. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3534. tg3_writephy(tp, MII_BMCR, bmcr);
  3535. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3536. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3537. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3538. return err;
  3539. }
  3540. } else {
  3541. u32 new_bmcr;
  3542. bmcr &= ~BMCR_SPEED1000;
  3543. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3544. if (tp->link_config.duplex == DUPLEX_FULL)
  3545. new_bmcr |= BMCR_FULLDPLX;
  3546. if (new_bmcr != bmcr) {
  3547. /* BMCR_SPEED1000 is a reserved bit that needs
  3548. * to be set on write.
  3549. */
  3550. new_bmcr |= BMCR_SPEED1000;
  3551. /* Force a linkdown */
  3552. if (netif_carrier_ok(tp->dev)) {
  3553. u32 adv;
  3554. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3555. adv &= ~(ADVERTISE_1000XFULL |
  3556. ADVERTISE_1000XHALF |
  3557. ADVERTISE_SLCT);
  3558. tg3_writephy(tp, MII_ADVERTISE, adv);
  3559. tg3_writephy(tp, MII_BMCR, bmcr |
  3560. BMCR_ANRESTART |
  3561. BMCR_ANENABLE);
  3562. udelay(10);
  3563. netif_carrier_off(tp->dev);
  3564. }
  3565. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3566. bmcr = new_bmcr;
  3567. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3568. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3569. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3570. ASIC_REV_5714) {
  3571. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3572. bmsr |= BMSR_LSTATUS;
  3573. else
  3574. bmsr &= ~BMSR_LSTATUS;
  3575. }
  3576. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3577. }
  3578. }
  3579. if (bmsr & BMSR_LSTATUS) {
  3580. current_speed = SPEED_1000;
  3581. current_link_up = 1;
  3582. if (bmcr & BMCR_FULLDPLX)
  3583. current_duplex = DUPLEX_FULL;
  3584. else
  3585. current_duplex = DUPLEX_HALF;
  3586. local_adv = 0;
  3587. remote_adv = 0;
  3588. if (bmcr & BMCR_ANENABLE) {
  3589. u32 common;
  3590. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3591. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3592. common = local_adv & remote_adv;
  3593. if (common & (ADVERTISE_1000XHALF |
  3594. ADVERTISE_1000XFULL)) {
  3595. if (common & ADVERTISE_1000XFULL)
  3596. current_duplex = DUPLEX_FULL;
  3597. else
  3598. current_duplex = DUPLEX_HALF;
  3599. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3600. /* Link is up via parallel detect */
  3601. } else {
  3602. current_link_up = 0;
  3603. }
  3604. }
  3605. }
  3606. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3607. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3608. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3609. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3610. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3611. tw32_f(MAC_MODE, tp->mac_mode);
  3612. udelay(40);
  3613. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3614. tp->link_config.active_speed = current_speed;
  3615. tp->link_config.active_duplex = current_duplex;
  3616. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3617. if (current_link_up)
  3618. netif_carrier_on(tp->dev);
  3619. else {
  3620. netif_carrier_off(tp->dev);
  3621. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3622. }
  3623. tg3_link_report(tp);
  3624. }
  3625. return err;
  3626. }
  3627. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3628. {
  3629. if (tp->serdes_counter) {
  3630. /* Give autoneg time to complete. */
  3631. tp->serdes_counter--;
  3632. return;
  3633. }
  3634. if (!netif_carrier_ok(tp->dev) &&
  3635. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3636. u32 bmcr;
  3637. tg3_readphy(tp, MII_BMCR, &bmcr);
  3638. if (bmcr & BMCR_ANENABLE) {
  3639. u32 phy1, phy2;
  3640. /* Select shadow register 0x1f */
  3641. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3642. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3643. /* Select expansion interrupt status register */
  3644. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3645. MII_TG3_DSP_EXP1_INT_STAT);
  3646. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3647. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3648. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3649. /* We have signal detect and not receiving
  3650. * config code words, link is up by parallel
  3651. * detection.
  3652. */
  3653. bmcr &= ~BMCR_ANENABLE;
  3654. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3655. tg3_writephy(tp, MII_BMCR, bmcr);
  3656. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3657. }
  3658. }
  3659. } else if (netif_carrier_ok(tp->dev) &&
  3660. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3661. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3662. u32 phy2;
  3663. /* Select expansion interrupt status register */
  3664. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3665. MII_TG3_DSP_EXP1_INT_STAT);
  3666. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3667. if (phy2 & 0x20) {
  3668. u32 bmcr;
  3669. /* Config code words received, turn on autoneg. */
  3670. tg3_readphy(tp, MII_BMCR, &bmcr);
  3671. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3672. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3673. }
  3674. }
  3675. }
  3676. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3677. {
  3678. u32 val;
  3679. int err;
  3680. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3681. err = tg3_setup_fiber_phy(tp, force_reset);
  3682. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3683. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3684. else
  3685. err = tg3_setup_copper_phy(tp, force_reset);
  3686. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3687. u32 scale;
  3688. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3689. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3690. scale = 65;
  3691. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3692. scale = 6;
  3693. else
  3694. scale = 12;
  3695. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3696. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3697. tw32(GRC_MISC_CFG, val);
  3698. }
  3699. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3700. (6 << TX_LENGTHS_IPG_SHIFT);
  3701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3702. val |= tr32(MAC_TX_LENGTHS) &
  3703. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3704. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3705. if (tp->link_config.active_speed == SPEED_1000 &&
  3706. tp->link_config.active_duplex == DUPLEX_HALF)
  3707. tw32(MAC_TX_LENGTHS, val |
  3708. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3709. else
  3710. tw32(MAC_TX_LENGTHS, val |
  3711. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3712. if (!tg3_flag(tp, 5705_PLUS)) {
  3713. if (netif_carrier_ok(tp->dev)) {
  3714. tw32(HOSTCC_STAT_COAL_TICKS,
  3715. tp->coal.stats_block_coalesce_usecs);
  3716. } else {
  3717. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3718. }
  3719. }
  3720. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3721. val = tr32(PCIE_PWR_MGMT_THRESH);
  3722. if (!netif_carrier_ok(tp->dev))
  3723. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3724. tp->pwrmgmt_thresh;
  3725. else
  3726. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3727. tw32(PCIE_PWR_MGMT_THRESH, val);
  3728. }
  3729. return err;
  3730. }
  3731. static inline int tg3_irq_sync(struct tg3 *tp)
  3732. {
  3733. return tp->irq_sync;
  3734. }
  3735. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3736. {
  3737. int i;
  3738. dst = (u32 *)((u8 *)dst + off);
  3739. for (i = 0; i < len; i += sizeof(u32))
  3740. *dst++ = tr32(off + i);
  3741. }
  3742. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3743. {
  3744. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3745. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3746. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3747. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3748. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3749. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3750. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3751. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3752. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3753. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3754. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3755. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3756. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3757. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3758. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3759. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3760. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3761. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3762. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3763. if (tg3_flag(tp, SUPPORT_MSIX))
  3764. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3765. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3766. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3767. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3768. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3769. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3770. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3771. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3772. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3773. if (!tg3_flag(tp, 5705_PLUS)) {
  3774. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3775. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3776. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3777. }
  3778. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3779. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3780. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3781. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3782. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3783. if (tg3_flag(tp, NVRAM))
  3784. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3785. }
  3786. static void tg3_dump_state(struct tg3 *tp)
  3787. {
  3788. int i;
  3789. u32 *regs;
  3790. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3791. if (!regs) {
  3792. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3793. return;
  3794. }
  3795. if (tg3_flag(tp, PCI_EXPRESS)) {
  3796. /* Read up to but not including private PCI registers */
  3797. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3798. regs[i / sizeof(u32)] = tr32(i);
  3799. } else
  3800. tg3_dump_legacy_regs(tp, regs);
  3801. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3802. if (!regs[i + 0] && !regs[i + 1] &&
  3803. !regs[i + 2] && !regs[i + 3])
  3804. continue;
  3805. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3806. i * 4,
  3807. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3808. }
  3809. kfree(regs);
  3810. for (i = 0; i < tp->irq_cnt; i++) {
  3811. struct tg3_napi *tnapi = &tp->napi[i];
  3812. /* SW status block */
  3813. netdev_err(tp->dev,
  3814. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3815. i,
  3816. tnapi->hw_status->status,
  3817. tnapi->hw_status->status_tag,
  3818. tnapi->hw_status->rx_jumbo_consumer,
  3819. tnapi->hw_status->rx_consumer,
  3820. tnapi->hw_status->rx_mini_consumer,
  3821. tnapi->hw_status->idx[0].rx_producer,
  3822. tnapi->hw_status->idx[0].tx_consumer);
  3823. netdev_err(tp->dev,
  3824. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3825. i,
  3826. tnapi->last_tag, tnapi->last_irq_tag,
  3827. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3828. tnapi->rx_rcb_ptr,
  3829. tnapi->prodring.rx_std_prod_idx,
  3830. tnapi->prodring.rx_std_cons_idx,
  3831. tnapi->prodring.rx_jmb_prod_idx,
  3832. tnapi->prodring.rx_jmb_cons_idx);
  3833. }
  3834. }
  3835. /* This is called whenever we suspect that the system chipset is re-
  3836. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3837. * is bogus tx completions. We try to recover by setting the
  3838. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3839. * in the workqueue.
  3840. */
  3841. static void tg3_tx_recover(struct tg3 *tp)
  3842. {
  3843. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3844. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3845. netdev_warn(tp->dev,
  3846. "The system may be re-ordering memory-mapped I/O "
  3847. "cycles to the network device, attempting to recover. "
  3848. "Please report the problem to the driver maintainer "
  3849. "and include system chipset information.\n");
  3850. spin_lock(&tp->lock);
  3851. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3852. spin_unlock(&tp->lock);
  3853. }
  3854. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3855. {
  3856. /* Tell compiler to fetch tx indices from memory. */
  3857. barrier();
  3858. return tnapi->tx_pending -
  3859. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3860. }
  3861. /* Tigon3 never reports partial packet sends. So we do not
  3862. * need special logic to handle SKBs that have not had all
  3863. * of their frags sent yet, like SunGEM does.
  3864. */
  3865. static void tg3_tx(struct tg3_napi *tnapi)
  3866. {
  3867. struct tg3 *tp = tnapi->tp;
  3868. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3869. u32 sw_idx = tnapi->tx_cons;
  3870. struct netdev_queue *txq;
  3871. int index = tnapi - tp->napi;
  3872. if (tg3_flag(tp, ENABLE_TSS))
  3873. index--;
  3874. txq = netdev_get_tx_queue(tp->dev, index);
  3875. while (sw_idx != hw_idx) {
  3876. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3877. struct sk_buff *skb = ri->skb;
  3878. int i, tx_bug = 0;
  3879. if (unlikely(skb == NULL)) {
  3880. tg3_tx_recover(tp);
  3881. return;
  3882. }
  3883. pci_unmap_single(tp->pdev,
  3884. dma_unmap_addr(ri, mapping),
  3885. skb_headlen(skb),
  3886. PCI_DMA_TODEVICE);
  3887. ri->skb = NULL;
  3888. sw_idx = NEXT_TX(sw_idx);
  3889. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3890. ri = &tnapi->tx_buffers[sw_idx];
  3891. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3892. tx_bug = 1;
  3893. pci_unmap_page(tp->pdev,
  3894. dma_unmap_addr(ri, mapping),
  3895. skb_shinfo(skb)->frags[i].size,
  3896. PCI_DMA_TODEVICE);
  3897. sw_idx = NEXT_TX(sw_idx);
  3898. }
  3899. dev_kfree_skb(skb);
  3900. if (unlikely(tx_bug)) {
  3901. tg3_tx_recover(tp);
  3902. return;
  3903. }
  3904. }
  3905. tnapi->tx_cons = sw_idx;
  3906. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3907. * before checking for netif_queue_stopped(). Without the
  3908. * memory barrier, there is a small possibility that tg3_start_xmit()
  3909. * will miss it and cause the queue to be stopped forever.
  3910. */
  3911. smp_mb();
  3912. if (unlikely(netif_tx_queue_stopped(txq) &&
  3913. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3914. __netif_tx_lock(txq, smp_processor_id());
  3915. if (netif_tx_queue_stopped(txq) &&
  3916. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3917. netif_tx_wake_queue(txq);
  3918. __netif_tx_unlock(txq);
  3919. }
  3920. }
  3921. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3922. {
  3923. if (!ri->skb)
  3924. return;
  3925. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3926. map_sz, PCI_DMA_FROMDEVICE);
  3927. dev_kfree_skb_any(ri->skb);
  3928. ri->skb = NULL;
  3929. }
  3930. /* Returns size of skb allocated or < 0 on error.
  3931. *
  3932. * We only need to fill in the address because the other members
  3933. * of the RX descriptor are invariant, see tg3_init_rings.
  3934. *
  3935. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3936. * posting buffers we only dirty the first cache line of the RX
  3937. * descriptor (containing the address). Whereas for the RX status
  3938. * buffers the cpu only reads the last cacheline of the RX descriptor
  3939. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3940. */
  3941. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3942. u32 opaque_key, u32 dest_idx_unmasked)
  3943. {
  3944. struct tg3_rx_buffer_desc *desc;
  3945. struct ring_info *map;
  3946. struct sk_buff *skb;
  3947. dma_addr_t mapping;
  3948. int skb_size, dest_idx;
  3949. switch (opaque_key) {
  3950. case RXD_OPAQUE_RING_STD:
  3951. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3952. desc = &tpr->rx_std[dest_idx];
  3953. map = &tpr->rx_std_buffers[dest_idx];
  3954. skb_size = tp->rx_pkt_map_sz;
  3955. break;
  3956. case RXD_OPAQUE_RING_JUMBO:
  3957. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3958. desc = &tpr->rx_jmb[dest_idx].std;
  3959. map = &tpr->rx_jmb_buffers[dest_idx];
  3960. skb_size = TG3_RX_JMB_MAP_SZ;
  3961. break;
  3962. default:
  3963. return -EINVAL;
  3964. }
  3965. /* Do not overwrite any of the map or rp information
  3966. * until we are sure we can commit to a new buffer.
  3967. *
  3968. * Callers depend upon this behavior and assume that
  3969. * we leave everything unchanged if we fail.
  3970. */
  3971. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3972. if (skb == NULL)
  3973. return -ENOMEM;
  3974. skb_reserve(skb, tp->rx_offset);
  3975. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3976. PCI_DMA_FROMDEVICE);
  3977. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3978. dev_kfree_skb(skb);
  3979. return -EIO;
  3980. }
  3981. map->skb = skb;
  3982. dma_unmap_addr_set(map, mapping, mapping);
  3983. desc->addr_hi = ((u64)mapping >> 32);
  3984. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3985. return skb_size;
  3986. }
  3987. /* We only need to move over in the address because the other
  3988. * members of the RX descriptor are invariant. See notes above
  3989. * tg3_alloc_rx_skb for full details.
  3990. */
  3991. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3992. struct tg3_rx_prodring_set *dpr,
  3993. u32 opaque_key, int src_idx,
  3994. u32 dest_idx_unmasked)
  3995. {
  3996. struct tg3 *tp = tnapi->tp;
  3997. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3998. struct ring_info *src_map, *dest_map;
  3999. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4000. int dest_idx;
  4001. switch (opaque_key) {
  4002. case RXD_OPAQUE_RING_STD:
  4003. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4004. dest_desc = &dpr->rx_std[dest_idx];
  4005. dest_map = &dpr->rx_std_buffers[dest_idx];
  4006. src_desc = &spr->rx_std[src_idx];
  4007. src_map = &spr->rx_std_buffers[src_idx];
  4008. break;
  4009. case RXD_OPAQUE_RING_JUMBO:
  4010. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4011. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4012. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4013. src_desc = &spr->rx_jmb[src_idx].std;
  4014. src_map = &spr->rx_jmb_buffers[src_idx];
  4015. break;
  4016. default:
  4017. return;
  4018. }
  4019. dest_map->skb = src_map->skb;
  4020. dma_unmap_addr_set(dest_map, mapping,
  4021. dma_unmap_addr(src_map, mapping));
  4022. dest_desc->addr_hi = src_desc->addr_hi;
  4023. dest_desc->addr_lo = src_desc->addr_lo;
  4024. /* Ensure that the update to the skb happens after the physical
  4025. * addresses have been transferred to the new BD location.
  4026. */
  4027. smp_wmb();
  4028. src_map->skb = NULL;
  4029. }
  4030. /* The RX ring scheme is composed of multiple rings which post fresh
  4031. * buffers to the chip, and one special ring the chip uses to report
  4032. * status back to the host.
  4033. *
  4034. * The special ring reports the status of received packets to the
  4035. * host. The chip does not write into the original descriptor the
  4036. * RX buffer was obtained from. The chip simply takes the original
  4037. * descriptor as provided by the host, updates the status and length
  4038. * field, then writes this into the next status ring entry.
  4039. *
  4040. * Each ring the host uses to post buffers to the chip is described
  4041. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4042. * it is first placed into the on-chip ram. When the packet's length
  4043. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4044. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4045. * which is within the range of the new packet's length is chosen.
  4046. *
  4047. * The "separate ring for rx status" scheme may sound queer, but it makes
  4048. * sense from a cache coherency perspective. If only the host writes
  4049. * to the buffer post rings, and only the chip writes to the rx status
  4050. * rings, then cache lines never move beyond shared-modified state.
  4051. * If both the host and chip were to write into the same ring, cache line
  4052. * eviction could occur since both entities want it in an exclusive state.
  4053. */
  4054. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4055. {
  4056. struct tg3 *tp = tnapi->tp;
  4057. u32 work_mask, rx_std_posted = 0;
  4058. u32 std_prod_idx, jmb_prod_idx;
  4059. u32 sw_idx = tnapi->rx_rcb_ptr;
  4060. u16 hw_idx;
  4061. int received;
  4062. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4063. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4064. /*
  4065. * We need to order the read of hw_idx and the read of
  4066. * the opaque cookie.
  4067. */
  4068. rmb();
  4069. work_mask = 0;
  4070. received = 0;
  4071. std_prod_idx = tpr->rx_std_prod_idx;
  4072. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4073. while (sw_idx != hw_idx && budget > 0) {
  4074. struct ring_info *ri;
  4075. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4076. unsigned int len;
  4077. struct sk_buff *skb;
  4078. dma_addr_t dma_addr;
  4079. u32 opaque_key, desc_idx, *post_ptr;
  4080. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4081. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4082. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4083. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4084. dma_addr = dma_unmap_addr(ri, mapping);
  4085. skb = ri->skb;
  4086. post_ptr = &std_prod_idx;
  4087. rx_std_posted++;
  4088. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4089. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4090. dma_addr = dma_unmap_addr(ri, mapping);
  4091. skb = ri->skb;
  4092. post_ptr = &jmb_prod_idx;
  4093. } else
  4094. goto next_pkt_nopost;
  4095. work_mask |= opaque_key;
  4096. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4097. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4098. drop_it:
  4099. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4100. desc_idx, *post_ptr);
  4101. drop_it_no_recycle:
  4102. /* Other statistics kept track of by card. */
  4103. tp->rx_dropped++;
  4104. goto next_pkt;
  4105. }
  4106. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4107. ETH_FCS_LEN;
  4108. if (len > TG3_RX_COPY_THRESH(tp)) {
  4109. int skb_size;
  4110. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4111. *post_ptr);
  4112. if (skb_size < 0)
  4113. goto drop_it;
  4114. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4115. PCI_DMA_FROMDEVICE);
  4116. /* Ensure that the update to the skb happens
  4117. * after the usage of the old DMA mapping.
  4118. */
  4119. smp_wmb();
  4120. ri->skb = NULL;
  4121. skb_put(skb, len);
  4122. } else {
  4123. struct sk_buff *copy_skb;
  4124. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4125. desc_idx, *post_ptr);
  4126. copy_skb = netdev_alloc_skb(tp->dev, len +
  4127. TG3_RAW_IP_ALIGN);
  4128. if (copy_skb == NULL)
  4129. goto drop_it_no_recycle;
  4130. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4131. skb_put(copy_skb, len);
  4132. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4133. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4134. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4135. /* We'll reuse the original ring buffer. */
  4136. skb = copy_skb;
  4137. }
  4138. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4139. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4140. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4141. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4142. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4143. else
  4144. skb_checksum_none_assert(skb);
  4145. skb->protocol = eth_type_trans(skb, tp->dev);
  4146. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4147. skb->protocol != htons(ETH_P_8021Q)) {
  4148. dev_kfree_skb(skb);
  4149. goto drop_it_no_recycle;
  4150. }
  4151. if (desc->type_flags & RXD_FLAG_VLAN &&
  4152. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4153. __vlan_hwaccel_put_tag(skb,
  4154. desc->err_vlan & RXD_VLAN_MASK);
  4155. napi_gro_receive(&tnapi->napi, skb);
  4156. received++;
  4157. budget--;
  4158. next_pkt:
  4159. (*post_ptr)++;
  4160. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4161. tpr->rx_std_prod_idx = std_prod_idx &
  4162. tp->rx_std_ring_mask;
  4163. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4164. tpr->rx_std_prod_idx);
  4165. work_mask &= ~RXD_OPAQUE_RING_STD;
  4166. rx_std_posted = 0;
  4167. }
  4168. next_pkt_nopost:
  4169. sw_idx++;
  4170. sw_idx &= tp->rx_ret_ring_mask;
  4171. /* Refresh hw_idx to see if there is new work */
  4172. if (sw_idx == hw_idx) {
  4173. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4174. rmb();
  4175. }
  4176. }
  4177. /* ACK the status ring. */
  4178. tnapi->rx_rcb_ptr = sw_idx;
  4179. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4180. /* Refill RX ring(s). */
  4181. if (!tg3_flag(tp, ENABLE_RSS)) {
  4182. if (work_mask & RXD_OPAQUE_RING_STD) {
  4183. tpr->rx_std_prod_idx = std_prod_idx &
  4184. tp->rx_std_ring_mask;
  4185. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4186. tpr->rx_std_prod_idx);
  4187. }
  4188. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4189. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4190. tp->rx_jmb_ring_mask;
  4191. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4192. tpr->rx_jmb_prod_idx);
  4193. }
  4194. mmiowb();
  4195. } else if (work_mask) {
  4196. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4197. * updated before the producer indices can be updated.
  4198. */
  4199. smp_wmb();
  4200. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4201. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4202. if (tnapi != &tp->napi[1])
  4203. napi_schedule(&tp->napi[1].napi);
  4204. }
  4205. return received;
  4206. }
  4207. static void tg3_poll_link(struct tg3 *tp)
  4208. {
  4209. /* handle link change and other phy events */
  4210. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4211. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4212. if (sblk->status & SD_STATUS_LINK_CHG) {
  4213. sblk->status = SD_STATUS_UPDATED |
  4214. (sblk->status & ~SD_STATUS_LINK_CHG);
  4215. spin_lock(&tp->lock);
  4216. if (tg3_flag(tp, USE_PHYLIB)) {
  4217. tw32_f(MAC_STATUS,
  4218. (MAC_STATUS_SYNC_CHANGED |
  4219. MAC_STATUS_CFG_CHANGED |
  4220. MAC_STATUS_MI_COMPLETION |
  4221. MAC_STATUS_LNKSTATE_CHANGED));
  4222. udelay(40);
  4223. } else
  4224. tg3_setup_phy(tp, 0);
  4225. spin_unlock(&tp->lock);
  4226. }
  4227. }
  4228. }
  4229. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4230. struct tg3_rx_prodring_set *dpr,
  4231. struct tg3_rx_prodring_set *spr)
  4232. {
  4233. u32 si, di, cpycnt, src_prod_idx;
  4234. int i, err = 0;
  4235. while (1) {
  4236. src_prod_idx = spr->rx_std_prod_idx;
  4237. /* Make sure updates to the rx_std_buffers[] entries and the
  4238. * standard producer index are seen in the correct order.
  4239. */
  4240. smp_rmb();
  4241. if (spr->rx_std_cons_idx == src_prod_idx)
  4242. break;
  4243. if (spr->rx_std_cons_idx < src_prod_idx)
  4244. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4245. else
  4246. cpycnt = tp->rx_std_ring_mask + 1 -
  4247. spr->rx_std_cons_idx;
  4248. cpycnt = min(cpycnt,
  4249. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4250. si = spr->rx_std_cons_idx;
  4251. di = dpr->rx_std_prod_idx;
  4252. for (i = di; i < di + cpycnt; i++) {
  4253. if (dpr->rx_std_buffers[i].skb) {
  4254. cpycnt = i - di;
  4255. err = -ENOSPC;
  4256. break;
  4257. }
  4258. }
  4259. if (!cpycnt)
  4260. break;
  4261. /* Ensure that updates to the rx_std_buffers ring and the
  4262. * shadowed hardware producer ring from tg3_recycle_skb() are
  4263. * ordered correctly WRT the skb check above.
  4264. */
  4265. smp_rmb();
  4266. memcpy(&dpr->rx_std_buffers[di],
  4267. &spr->rx_std_buffers[si],
  4268. cpycnt * sizeof(struct ring_info));
  4269. for (i = 0; i < cpycnt; i++, di++, si++) {
  4270. struct tg3_rx_buffer_desc *sbd, *dbd;
  4271. sbd = &spr->rx_std[si];
  4272. dbd = &dpr->rx_std[di];
  4273. dbd->addr_hi = sbd->addr_hi;
  4274. dbd->addr_lo = sbd->addr_lo;
  4275. }
  4276. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4277. tp->rx_std_ring_mask;
  4278. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4279. tp->rx_std_ring_mask;
  4280. }
  4281. while (1) {
  4282. src_prod_idx = spr->rx_jmb_prod_idx;
  4283. /* Make sure updates to the rx_jmb_buffers[] entries and
  4284. * the jumbo producer index are seen in the correct order.
  4285. */
  4286. smp_rmb();
  4287. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4288. break;
  4289. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4290. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4291. else
  4292. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4293. spr->rx_jmb_cons_idx;
  4294. cpycnt = min(cpycnt,
  4295. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4296. si = spr->rx_jmb_cons_idx;
  4297. di = dpr->rx_jmb_prod_idx;
  4298. for (i = di; i < di + cpycnt; i++) {
  4299. if (dpr->rx_jmb_buffers[i].skb) {
  4300. cpycnt = i - di;
  4301. err = -ENOSPC;
  4302. break;
  4303. }
  4304. }
  4305. if (!cpycnt)
  4306. break;
  4307. /* Ensure that updates to the rx_jmb_buffers ring and the
  4308. * shadowed hardware producer ring from tg3_recycle_skb() are
  4309. * ordered correctly WRT the skb check above.
  4310. */
  4311. smp_rmb();
  4312. memcpy(&dpr->rx_jmb_buffers[di],
  4313. &spr->rx_jmb_buffers[si],
  4314. cpycnt * sizeof(struct ring_info));
  4315. for (i = 0; i < cpycnt; i++, di++, si++) {
  4316. struct tg3_rx_buffer_desc *sbd, *dbd;
  4317. sbd = &spr->rx_jmb[si].std;
  4318. dbd = &dpr->rx_jmb[di].std;
  4319. dbd->addr_hi = sbd->addr_hi;
  4320. dbd->addr_lo = sbd->addr_lo;
  4321. }
  4322. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4323. tp->rx_jmb_ring_mask;
  4324. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4325. tp->rx_jmb_ring_mask;
  4326. }
  4327. return err;
  4328. }
  4329. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4330. {
  4331. struct tg3 *tp = tnapi->tp;
  4332. /* run TX completion thread */
  4333. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4334. tg3_tx(tnapi);
  4335. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4336. return work_done;
  4337. }
  4338. /* run RX thread, within the bounds set by NAPI.
  4339. * All RX "locking" is done by ensuring outside
  4340. * code synchronizes with tg3->napi.poll()
  4341. */
  4342. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4343. work_done += tg3_rx(tnapi, budget - work_done);
  4344. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4345. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4346. int i, err = 0;
  4347. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4348. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4349. for (i = 1; i < tp->irq_cnt; i++)
  4350. err |= tg3_rx_prodring_xfer(tp, dpr,
  4351. &tp->napi[i].prodring);
  4352. wmb();
  4353. if (std_prod_idx != dpr->rx_std_prod_idx)
  4354. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4355. dpr->rx_std_prod_idx);
  4356. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4357. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4358. dpr->rx_jmb_prod_idx);
  4359. mmiowb();
  4360. if (err)
  4361. tw32_f(HOSTCC_MODE, tp->coal_now);
  4362. }
  4363. return work_done;
  4364. }
  4365. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4366. {
  4367. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4368. struct tg3 *tp = tnapi->tp;
  4369. int work_done = 0;
  4370. struct tg3_hw_status *sblk = tnapi->hw_status;
  4371. while (1) {
  4372. work_done = tg3_poll_work(tnapi, work_done, budget);
  4373. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4374. goto tx_recovery;
  4375. if (unlikely(work_done >= budget))
  4376. break;
  4377. /* tp->last_tag is used in tg3_int_reenable() below
  4378. * to tell the hw how much work has been processed,
  4379. * so we must read it before checking for more work.
  4380. */
  4381. tnapi->last_tag = sblk->status_tag;
  4382. tnapi->last_irq_tag = tnapi->last_tag;
  4383. rmb();
  4384. /* check for RX/TX work to do */
  4385. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4386. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4387. napi_complete(napi);
  4388. /* Reenable interrupts. */
  4389. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4390. mmiowb();
  4391. break;
  4392. }
  4393. }
  4394. return work_done;
  4395. tx_recovery:
  4396. /* work_done is guaranteed to be less than budget. */
  4397. napi_complete(napi);
  4398. schedule_work(&tp->reset_task);
  4399. return work_done;
  4400. }
  4401. static void tg3_process_error(struct tg3 *tp)
  4402. {
  4403. u32 val;
  4404. bool real_error = false;
  4405. if (tg3_flag(tp, ERROR_PROCESSED))
  4406. return;
  4407. /* Check Flow Attention register */
  4408. val = tr32(HOSTCC_FLOW_ATTN);
  4409. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4410. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4411. real_error = true;
  4412. }
  4413. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4414. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4415. real_error = true;
  4416. }
  4417. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4418. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4419. real_error = true;
  4420. }
  4421. if (!real_error)
  4422. return;
  4423. tg3_dump_state(tp);
  4424. tg3_flag_set(tp, ERROR_PROCESSED);
  4425. schedule_work(&tp->reset_task);
  4426. }
  4427. static int tg3_poll(struct napi_struct *napi, int budget)
  4428. {
  4429. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4430. struct tg3 *tp = tnapi->tp;
  4431. int work_done = 0;
  4432. struct tg3_hw_status *sblk = tnapi->hw_status;
  4433. while (1) {
  4434. if (sblk->status & SD_STATUS_ERROR)
  4435. tg3_process_error(tp);
  4436. tg3_poll_link(tp);
  4437. work_done = tg3_poll_work(tnapi, work_done, budget);
  4438. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4439. goto tx_recovery;
  4440. if (unlikely(work_done >= budget))
  4441. break;
  4442. if (tg3_flag(tp, TAGGED_STATUS)) {
  4443. /* tp->last_tag is used in tg3_int_reenable() below
  4444. * to tell the hw how much work has been processed,
  4445. * so we must read it before checking for more work.
  4446. */
  4447. tnapi->last_tag = sblk->status_tag;
  4448. tnapi->last_irq_tag = tnapi->last_tag;
  4449. rmb();
  4450. } else
  4451. sblk->status &= ~SD_STATUS_UPDATED;
  4452. if (likely(!tg3_has_work(tnapi))) {
  4453. napi_complete(napi);
  4454. tg3_int_reenable(tnapi);
  4455. break;
  4456. }
  4457. }
  4458. return work_done;
  4459. tx_recovery:
  4460. /* work_done is guaranteed to be less than budget. */
  4461. napi_complete(napi);
  4462. schedule_work(&tp->reset_task);
  4463. return work_done;
  4464. }
  4465. static void tg3_napi_disable(struct tg3 *tp)
  4466. {
  4467. int i;
  4468. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4469. napi_disable(&tp->napi[i].napi);
  4470. }
  4471. static void tg3_napi_enable(struct tg3 *tp)
  4472. {
  4473. int i;
  4474. for (i = 0; i < tp->irq_cnt; i++)
  4475. napi_enable(&tp->napi[i].napi);
  4476. }
  4477. static void tg3_napi_init(struct tg3 *tp)
  4478. {
  4479. int i;
  4480. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4481. for (i = 1; i < tp->irq_cnt; i++)
  4482. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4483. }
  4484. static void tg3_napi_fini(struct tg3 *tp)
  4485. {
  4486. int i;
  4487. for (i = 0; i < tp->irq_cnt; i++)
  4488. netif_napi_del(&tp->napi[i].napi);
  4489. }
  4490. static inline void tg3_netif_stop(struct tg3 *tp)
  4491. {
  4492. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4493. tg3_napi_disable(tp);
  4494. netif_tx_disable(tp->dev);
  4495. }
  4496. static inline void tg3_netif_start(struct tg3 *tp)
  4497. {
  4498. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4499. * appropriate so long as all callers are assured to
  4500. * have free tx slots (such as after tg3_init_hw)
  4501. */
  4502. netif_tx_wake_all_queues(tp->dev);
  4503. tg3_napi_enable(tp);
  4504. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4505. tg3_enable_ints(tp);
  4506. }
  4507. static void tg3_irq_quiesce(struct tg3 *tp)
  4508. {
  4509. int i;
  4510. BUG_ON(tp->irq_sync);
  4511. tp->irq_sync = 1;
  4512. smp_mb();
  4513. for (i = 0; i < tp->irq_cnt; i++)
  4514. synchronize_irq(tp->napi[i].irq_vec);
  4515. }
  4516. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4517. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4518. * with as well. Most of the time, this is not necessary except when
  4519. * shutting down the device.
  4520. */
  4521. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4522. {
  4523. spin_lock_bh(&tp->lock);
  4524. if (irq_sync)
  4525. tg3_irq_quiesce(tp);
  4526. }
  4527. static inline void tg3_full_unlock(struct tg3 *tp)
  4528. {
  4529. spin_unlock_bh(&tp->lock);
  4530. }
  4531. /* One-shot MSI handler - Chip automatically disables interrupt
  4532. * after sending MSI so driver doesn't have to do it.
  4533. */
  4534. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4535. {
  4536. struct tg3_napi *tnapi = dev_id;
  4537. struct tg3 *tp = tnapi->tp;
  4538. prefetch(tnapi->hw_status);
  4539. if (tnapi->rx_rcb)
  4540. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4541. if (likely(!tg3_irq_sync(tp)))
  4542. napi_schedule(&tnapi->napi);
  4543. return IRQ_HANDLED;
  4544. }
  4545. /* MSI ISR - No need to check for interrupt sharing and no need to
  4546. * flush status block and interrupt mailbox. PCI ordering rules
  4547. * guarantee that MSI will arrive after the status block.
  4548. */
  4549. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4550. {
  4551. struct tg3_napi *tnapi = dev_id;
  4552. struct tg3 *tp = tnapi->tp;
  4553. prefetch(tnapi->hw_status);
  4554. if (tnapi->rx_rcb)
  4555. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4556. /*
  4557. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4558. * chip-internal interrupt pending events.
  4559. * Writing non-zero to intr-mbox-0 additional tells the
  4560. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4561. * event coalescing.
  4562. */
  4563. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4564. if (likely(!tg3_irq_sync(tp)))
  4565. napi_schedule(&tnapi->napi);
  4566. return IRQ_RETVAL(1);
  4567. }
  4568. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4569. {
  4570. struct tg3_napi *tnapi = dev_id;
  4571. struct tg3 *tp = tnapi->tp;
  4572. struct tg3_hw_status *sblk = tnapi->hw_status;
  4573. unsigned int handled = 1;
  4574. /* In INTx mode, it is possible for the interrupt to arrive at
  4575. * the CPU before the status block posted prior to the interrupt.
  4576. * Reading the PCI State register will confirm whether the
  4577. * interrupt is ours and will flush the status block.
  4578. */
  4579. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4580. if (tg3_flag(tp, CHIP_RESETTING) ||
  4581. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4582. handled = 0;
  4583. goto out;
  4584. }
  4585. }
  4586. /*
  4587. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4588. * chip-internal interrupt pending events.
  4589. * Writing non-zero to intr-mbox-0 additional tells the
  4590. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4591. * event coalescing.
  4592. *
  4593. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4594. * spurious interrupts. The flush impacts performance but
  4595. * excessive spurious interrupts can be worse in some cases.
  4596. */
  4597. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4598. if (tg3_irq_sync(tp))
  4599. goto out;
  4600. sblk->status &= ~SD_STATUS_UPDATED;
  4601. if (likely(tg3_has_work(tnapi))) {
  4602. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4603. napi_schedule(&tnapi->napi);
  4604. } else {
  4605. /* No work, shared interrupt perhaps? re-enable
  4606. * interrupts, and flush that PCI write
  4607. */
  4608. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4609. 0x00000000);
  4610. }
  4611. out:
  4612. return IRQ_RETVAL(handled);
  4613. }
  4614. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4615. {
  4616. struct tg3_napi *tnapi = dev_id;
  4617. struct tg3 *tp = tnapi->tp;
  4618. struct tg3_hw_status *sblk = tnapi->hw_status;
  4619. unsigned int handled = 1;
  4620. /* In INTx mode, it is possible for the interrupt to arrive at
  4621. * the CPU before the status block posted prior to the interrupt.
  4622. * Reading the PCI State register will confirm whether the
  4623. * interrupt is ours and will flush the status block.
  4624. */
  4625. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4626. if (tg3_flag(tp, CHIP_RESETTING) ||
  4627. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4628. handled = 0;
  4629. goto out;
  4630. }
  4631. }
  4632. /*
  4633. * writing any value to intr-mbox-0 clears PCI INTA# and
  4634. * chip-internal interrupt pending events.
  4635. * writing non-zero to intr-mbox-0 additional tells the
  4636. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4637. * event coalescing.
  4638. *
  4639. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4640. * spurious interrupts. The flush impacts performance but
  4641. * excessive spurious interrupts can be worse in some cases.
  4642. */
  4643. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4644. /*
  4645. * In a shared interrupt configuration, sometimes other devices'
  4646. * interrupts will scream. We record the current status tag here
  4647. * so that the above check can report that the screaming interrupts
  4648. * are unhandled. Eventually they will be silenced.
  4649. */
  4650. tnapi->last_irq_tag = sblk->status_tag;
  4651. if (tg3_irq_sync(tp))
  4652. goto out;
  4653. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4654. napi_schedule(&tnapi->napi);
  4655. out:
  4656. return IRQ_RETVAL(handled);
  4657. }
  4658. /* ISR for interrupt test */
  4659. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4660. {
  4661. struct tg3_napi *tnapi = dev_id;
  4662. struct tg3 *tp = tnapi->tp;
  4663. struct tg3_hw_status *sblk = tnapi->hw_status;
  4664. if ((sblk->status & SD_STATUS_UPDATED) ||
  4665. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4666. tg3_disable_ints(tp);
  4667. return IRQ_RETVAL(1);
  4668. }
  4669. return IRQ_RETVAL(0);
  4670. }
  4671. static int tg3_init_hw(struct tg3 *, int);
  4672. static int tg3_halt(struct tg3 *, int, int);
  4673. /* Restart hardware after configuration changes, self-test, etc.
  4674. * Invoked with tp->lock held.
  4675. */
  4676. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4677. __releases(tp->lock)
  4678. __acquires(tp->lock)
  4679. {
  4680. int err;
  4681. err = tg3_init_hw(tp, reset_phy);
  4682. if (err) {
  4683. netdev_err(tp->dev,
  4684. "Failed to re-initialize device, aborting\n");
  4685. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4686. tg3_full_unlock(tp);
  4687. del_timer_sync(&tp->timer);
  4688. tp->irq_sync = 0;
  4689. tg3_napi_enable(tp);
  4690. dev_close(tp->dev);
  4691. tg3_full_lock(tp, 0);
  4692. }
  4693. return err;
  4694. }
  4695. #ifdef CONFIG_NET_POLL_CONTROLLER
  4696. static void tg3_poll_controller(struct net_device *dev)
  4697. {
  4698. int i;
  4699. struct tg3 *tp = netdev_priv(dev);
  4700. for (i = 0; i < tp->irq_cnt; i++)
  4701. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4702. }
  4703. #endif
  4704. static void tg3_reset_task(struct work_struct *work)
  4705. {
  4706. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4707. int err;
  4708. unsigned int restart_timer;
  4709. tg3_full_lock(tp, 0);
  4710. if (!netif_running(tp->dev)) {
  4711. tg3_full_unlock(tp);
  4712. return;
  4713. }
  4714. tg3_full_unlock(tp);
  4715. tg3_phy_stop(tp);
  4716. tg3_netif_stop(tp);
  4717. tg3_full_lock(tp, 1);
  4718. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4719. tg3_flag_clear(tp, RESTART_TIMER);
  4720. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4721. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4722. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4723. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4724. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4725. }
  4726. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4727. err = tg3_init_hw(tp, 1);
  4728. if (err)
  4729. goto out;
  4730. tg3_netif_start(tp);
  4731. if (restart_timer)
  4732. mod_timer(&tp->timer, jiffies + 1);
  4733. out:
  4734. tg3_full_unlock(tp);
  4735. if (!err)
  4736. tg3_phy_start(tp);
  4737. }
  4738. static void tg3_tx_timeout(struct net_device *dev)
  4739. {
  4740. struct tg3 *tp = netdev_priv(dev);
  4741. if (netif_msg_tx_err(tp)) {
  4742. netdev_err(dev, "transmit timed out, resetting\n");
  4743. tg3_dump_state(tp);
  4744. }
  4745. schedule_work(&tp->reset_task);
  4746. }
  4747. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4748. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4749. {
  4750. u32 base = (u32) mapping & 0xffffffff;
  4751. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4752. }
  4753. /* Test for DMA addresses > 40-bit */
  4754. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4755. int len)
  4756. {
  4757. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4758. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4759. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4760. return 0;
  4761. #else
  4762. return 0;
  4763. #endif
  4764. }
  4765. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4766. dma_addr_t mapping, int len, u32 flags,
  4767. u32 mss_and_is_end)
  4768. {
  4769. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4770. int is_end = (mss_and_is_end & 0x1);
  4771. u32 mss = (mss_and_is_end >> 1);
  4772. u32 vlan_tag = 0;
  4773. if (is_end)
  4774. flags |= TXD_FLAG_END;
  4775. if (flags & TXD_FLAG_VLAN) {
  4776. vlan_tag = flags >> 16;
  4777. flags &= 0xffff;
  4778. }
  4779. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4780. txd->addr_hi = ((u64) mapping >> 32);
  4781. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4782. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4783. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4784. }
  4785. static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
  4786. struct sk_buff *skb, int last)
  4787. {
  4788. int i;
  4789. u32 entry = tnapi->tx_prod;
  4790. struct ring_info *txb = &tnapi->tx_buffers[entry];
  4791. pci_unmap_single(tnapi->tp->pdev,
  4792. dma_unmap_addr(txb, mapping),
  4793. skb_headlen(skb),
  4794. PCI_DMA_TODEVICE);
  4795. for (i = 0; i <= last; i++) {
  4796. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4797. entry = NEXT_TX(entry);
  4798. txb = &tnapi->tx_buffers[entry];
  4799. pci_unmap_page(tnapi->tp->pdev,
  4800. dma_unmap_addr(txb, mapping),
  4801. frag->size, PCI_DMA_TODEVICE);
  4802. }
  4803. }
  4804. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4805. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4806. struct sk_buff *skb,
  4807. u32 base_flags, u32 mss)
  4808. {
  4809. struct tg3 *tp = tnapi->tp;
  4810. struct sk_buff *new_skb;
  4811. dma_addr_t new_addr = 0;
  4812. u32 entry = tnapi->tx_prod;
  4813. int ret = 0;
  4814. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4815. new_skb = skb_copy(skb, GFP_ATOMIC);
  4816. else {
  4817. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4818. new_skb = skb_copy_expand(skb,
  4819. skb_headroom(skb) + more_headroom,
  4820. skb_tailroom(skb), GFP_ATOMIC);
  4821. }
  4822. if (!new_skb) {
  4823. ret = -1;
  4824. } else {
  4825. /* New SKB is guaranteed to be linear. */
  4826. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4827. PCI_DMA_TODEVICE);
  4828. /* Make sure the mapping succeeded */
  4829. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4830. ret = -1;
  4831. dev_kfree_skb(new_skb);
  4832. /* Make sure new skb does not cross any 4G boundaries.
  4833. * Drop the packet if it does.
  4834. */
  4835. } else if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  4836. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4837. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4838. PCI_DMA_TODEVICE);
  4839. ret = -1;
  4840. dev_kfree_skb(new_skb);
  4841. } else {
  4842. tnapi->tx_buffers[entry].skb = new_skb;
  4843. dma_unmap_addr_set(&tnapi->tx_buffers[entry],
  4844. mapping, new_addr);
  4845. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4846. base_flags, 1 | (mss << 1));
  4847. }
  4848. }
  4849. dev_kfree_skb(skb);
  4850. return ret;
  4851. }
  4852. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  4853. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4854. * TSO header is greater than 80 bytes.
  4855. */
  4856. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4857. {
  4858. struct sk_buff *segs, *nskb;
  4859. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4860. /* Estimate the number of fragments in the worst case */
  4861. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4862. netif_stop_queue(tp->dev);
  4863. /* netif_tx_stop_queue() must be done before checking
  4864. * checking tx index in tg3_tx_avail() below, because in
  4865. * tg3_tx(), we update tx index before checking for
  4866. * netif_tx_queue_stopped().
  4867. */
  4868. smp_mb();
  4869. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4870. return NETDEV_TX_BUSY;
  4871. netif_wake_queue(tp->dev);
  4872. }
  4873. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4874. if (IS_ERR(segs))
  4875. goto tg3_tso_bug_end;
  4876. do {
  4877. nskb = segs;
  4878. segs = segs->next;
  4879. nskb->next = NULL;
  4880. tg3_start_xmit(nskb, tp->dev);
  4881. } while (segs);
  4882. tg3_tso_bug_end:
  4883. dev_kfree_skb(skb);
  4884. return NETDEV_TX_OK;
  4885. }
  4886. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4887. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  4888. */
  4889. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4890. {
  4891. struct tg3 *tp = netdev_priv(dev);
  4892. u32 len, entry, base_flags, mss;
  4893. int i = -1, would_hit_hwbug;
  4894. dma_addr_t mapping;
  4895. struct tg3_napi *tnapi;
  4896. struct netdev_queue *txq;
  4897. unsigned int last;
  4898. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4899. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4900. if (tg3_flag(tp, ENABLE_TSS))
  4901. tnapi++;
  4902. /* We are running in BH disabled context with netif_tx_lock
  4903. * and TX reclaim runs via tp->napi.poll inside of a software
  4904. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4905. * no IRQ context deadlocks to worry about either. Rejoice!
  4906. */
  4907. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4908. if (!netif_tx_queue_stopped(txq)) {
  4909. netif_tx_stop_queue(txq);
  4910. /* This is a hard error, log it. */
  4911. netdev_err(dev,
  4912. "BUG! Tx Ring full when queue awake!\n");
  4913. }
  4914. return NETDEV_TX_BUSY;
  4915. }
  4916. entry = tnapi->tx_prod;
  4917. base_flags = 0;
  4918. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4919. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4920. mss = skb_shinfo(skb)->gso_size;
  4921. if (mss) {
  4922. struct iphdr *iph;
  4923. u32 tcp_opt_len, hdr_len;
  4924. if (skb_header_cloned(skb) &&
  4925. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4926. dev_kfree_skb(skb);
  4927. goto out_unlock;
  4928. }
  4929. iph = ip_hdr(skb);
  4930. tcp_opt_len = tcp_optlen(skb);
  4931. if (skb_is_gso_v6(skb)) {
  4932. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4933. } else {
  4934. u32 ip_tcp_len;
  4935. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4936. hdr_len = ip_tcp_len + tcp_opt_len;
  4937. iph->check = 0;
  4938. iph->tot_len = htons(mss + hdr_len);
  4939. }
  4940. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4941. tg3_flag(tp, TSO_BUG))
  4942. return tg3_tso_bug(tp, skb);
  4943. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4944. TXD_FLAG_CPU_POST_DMA);
  4945. if (tg3_flag(tp, HW_TSO_1) ||
  4946. tg3_flag(tp, HW_TSO_2) ||
  4947. tg3_flag(tp, HW_TSO_3)) {
  4948. tcp_hdr(skb)->check = 0;
  4949. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4950. } else
  4951. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4952. iph->daddr, 0,
  4953. IPPROTO_TCP,
  4954. 0);
  4955. if (tg3_flag(tp, HW_TSO_3)) {
  4956. mss |= (hdr_len & 0xc) << 12;
  4957. if (hdr_len & 0x10)
  4958. base_flags |= 0x00000010;
  4959. base_flags |= (hdr_len & 0x3e0) << 5;
  4960. } else if (tg3_flag(tp, HW_TSO_2))
  4961. mss |= hdr_len << 9;
  4962. else if (tg3_flag(tp, HW_TSO_1) ||
  4963. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4964. if (tcp_opt_len || iph->ihl > 5) {
  4965. int tsflags;
  4966. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4967. mss |= (tsflags << 11);
  4968. }
  4969. } else {
  4970. if (tcp_opt_len || iph->ihl > 5) {
  4971. int tsflags;
  4972. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4973. base_flags |= tsflags << 12;
  4974. }
  4975. }
  4976. }
  4977. if (vlan_tx_tag_present(skb))
  4978. base_flags |= (TXD_FLAG_VLAN |
  4979. (vlan_tx_tag_get(skb) << 16));
  4980. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  4981. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4982. base_flags |= TXD_FLAG_JMB_PKT;
  4983. len = skb_headlen(skb);
  4984. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4985. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4986. dev_kfree_skb(skb);
  4987. goto out_unlock;
  4988. }
  4989. tnapi->tx_buffers[entry].skb = skb;
  4990. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4991. would_hit_hwbug = 0;
  4992. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  4993. would_hit_hwbug = 1;
  4994. if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  4995. tg3_4g_overflow_test(mapping, len))
  4996. would_hit_hwbug = 1;
  4997. if (tg3_flag(tp, 40BIT_DMA_LIMIT_BUG) &&
  4998. tg3_40bit_overflow_test(tp, mapping, len))
  4999. would_hit_hwbug = 1;
  5000. if (tg3_flag(tp, 5701_DMA_BUG))
  5001. would_hit_hwbug = 1;
  5002. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5003. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5004. entry = NEXT_TX(entry);
  5005. /* Now loop through additional data fragments, and queue them. */
  5006. if (skb_shinfo(skb)->nr_frags > 0) {
  5007. last = skb_shinfo(skb)->nr_frags - 1;
  5008. for (i = 0; i <= last; i++) {
  5009. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5010. len = frag->size;
  5011. mapping = pci_map_page(tp->pdev,
  5012. frag->page,
  5013. frag->page_offset,
  5014. len, PCI_DMA_TODEVICE);
  5015. tnapi->tx_buffers[entry].skb = NULL;
  5016. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5017. mapping);
  5018. if (pci_dma_mapping_error(tp->pdev, mapping))
  5019. goto dma_error;
  5020. if (tg3_flag(tp, SHORT_DMA_BUG) &&
  5021. len <= 8)
  5022. would_hit_hwbug = 1;
  5023. if (tg3_flag(tp, 4G_DMA_BNDRY_BUG) &&
  5024. tg3_4g_overflow_test(mapping, len))
  5025. would_hit_hwbug = 1;
  5026. if (tg3_flag(tp, 40BIT_DMA_LIMIT_BUG) &&
  5027. tg3_40bit_overflow_test(tp, mapping, len))
  5028. would_hit_hwbug = 1;
  5029. if (tg3_flag(tp, HW_TSO_1) ||
  5030. tg3_flag(tp, HW_TSO_2) ||
  5031. tg3_flag(tp, HW_TSO_3))
  5032. tg3_set_txd(tnapi, entry, mapping, len,
  5033. base_flags, (i == last)|(mss << 1));
  5034. else
  5035. tg3_set_txd(tnapi, entry, mapping, len,
  5036. base_flags, (i == last));
  5037. entry = NEXT_TX(entry);
  5038. }
  5039. }
  5040. if (would_hit_hwbug) {
  5041. tg3_skb_error_unmap(tnapi, skb, i);
  5042. /* If the workaround fails due to memory/mapping
  5043. * failure, silently drop this packet.
  5044. */
  5045. if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
  5046. goto out_unlock;
  5047. entry = NEXT_TX(tnapi->tx_prod);
  5048. }
  5049. /* Packets are ready, update Tx producer idx local and on card. */
  5050. tw32_tx_mbox(tnapi->prodmbox, entry);
  5051. tnapi->tx_prod = entry;
  5052. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5053. netif_tx_stop_queue(txq);
  5054. /* netif_tx_stop_queue() must be done before checking
  5055. * checking tx index in tg3_tx_avail() below, because in
  5056. * tg3_tx(), we update tx index before checking for
  5057. * netif_tx_queue_stopped().
  5058. */
  5059. smp_mb();
  5060. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5061. netif_tx_wake_queue(txq);
  5062. }
  5063. out_unlock:
  5064. mmiowb();
  5065. return NETDEV_TX_OK;
  5066. dma_error:
  5067. tg3_skb_error_unmap(tnapi, skb, i);
  5068. dev_kfree_skb(skb);
  5069. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5070. return NETDEV_TX_OK;
  5071. }
  5072. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5073. {
  5074. struct tg3 *tp = netdev_priv(dev);
  5075. if (features & NETIF_F_LOOPBACK) {
  5076. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5077. return;
  5078. /*
  5079. * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
  5080. * loopback mode if Half-Duplex mode was negotiated earlier.
  5081. */
  5082. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  5083. /* Enable internal MAC loopback mode */
  5084. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5085. spin_lock_bh(&tp->lock);
  5086. tw32(MAC_MODE, tp->mac_mode);
  5087. netif_carrier_on(tp->dev);
  5088. spin_unlock_bh(&tp->lock);
  5089. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5090. } else {
  5091. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5092. return;
  5093. /* Disable internal MAC loopback mode */
  5094. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5095. spin_lock_bh(&tp->lock);
  5096. tw32(MAC_MODE, tp->mac_mode);
  5097. /* Force link status check */
  5098. tg3_setup_phy(tp, 1);
  5099. spin_unlock_bh(&tp->lock);
  5100. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5101. }
  5102. }
  5103. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5104. {
  5105. struct tg3 *tp = netdev_priv(dev);
  5106. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5107. features &= ~NETIF_F_ALL_TSO;
  5108. return features;
  5109. }
  5110. static int tg3_set_features(struct net_device *dev, u32 features)
  5111. {
  5112. u32 changed = dev->features ^ features;
  5113. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5114. tg3_set_loopback(dev, features);
  5115. return 0;
  5116. }
  5117. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5118. int new_mtu)
  5119. {
  5120. dev->mtu = new_mtu;
  5121. if (new_mtu > ETH_DATA_LEN) {
  5122. if (tg3_flag(tp, 5780_CLASS)) {
  5123. netdev_update_features(dev);
  5124. tg3_flag_clear(tp, TSO_CAPABLE);
  5125. } else {
  5126. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5127. }
  5128. } else {
  5129. if (tg3_flag(tp, 5780_CLASS)) {
  5130. tg3_flag_set(tp, TSO_CAPABLE);
  5131. netdev_update_features(dev);
  5132. }
  5133. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5134. }
  5135. }
  5136. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5137. {
  5138. struct tg3 *tp = netdev_priv(dev);
  5139. int err;
  5140. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5141. return -EINVAL;
  5142. if (!netif_running(dev)) {
  5143. /* We'll just catch it later when the
  5144. * device is up'd.
  5145. */
  5146. tg3_set_mtu(dev, tp, new_mtu);
  5147. return 0;
  5148. }
  5149. tg3_phy_stop(tp);
  5150. tg3_netif_stop(tp);
  5151. tg3_full_lock(tp, 1);
  5152. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5153. tg3_set_mtu(dev, tp, new_mtu);
  5154. err = tg3_restart_hw(tp, 0);
  5155. if (!err)
  5156. tg3_netif_start(tp);
  5157. tg3_full_unlock(tp);
  5158. if (!err)
  5159. tg3_phy_start(tp);
  5160. return err;
  5161. }
  5162. static void tg3_rx_prodring_free(struct tg3 *tp,
  5163. struct tg3_rx_prodring_set *tpr)
  5164. {
  5165. int i;
  5166. if (tpr != &tp->napi[0].prodring) {
  5167. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5168. i = (i + 1) & tp->rx_std_ring_mask)
  5169. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5170. tp->rx_pkt_map_sz);
  5171. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5172. for (i = tpr->rx_jmb_cons_idx;
  5173. i != tpr->rx_jmb_prod_idx;
  5174. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5175. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5176. TG3_RX_JMB_MAP_SZ);
  5177. }
  5178. }
  5179. return;
  5180. }
  5181. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5182. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5183. tp->rx_pkt_map_sz);
  5184. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5185. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5186. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5187. TG3_RX_JMB_MAP_SZ);
  5188. }
  5189. }
  5190. /* Initialize rx rings for packet processing.
  5191. *
  5192. * The chip has been shut down and the driver detached from
  5193. * the networking, so no interrupts or new tx packets will
  5194. * end up in the driver. tp->{tx,}lock are held and thus
  5195. * we may not sleep.
  5196. */
  5197. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5198. struct tg3_rx_prodring_set *tpr)
  5199. {
  5200. u32 i, rx_pkt_dma_sz;
  5201. tpr->rx_std_cons_idx = 0;
  5202. tpr->rx_std_prod_idx = 0;
  5203. tpr->rx_jmb_cons_idx = 0;
  5204. tpr->rx_jmb_prod_idx = 0;
  5205. if (tpr != &tp->napi[0].prodring) {
  5206. memset(&tpr->rx_std_buffers[0], 0,
  5207. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5208. if (tpr->rx_jmb_buffers)
  5209. memset(&tpr->rx_jmb_buffers[0], 0,
  5210. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5211. goto done;
  5212. }
  5213. /* Zero out all descriptors. */
  5214. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5215. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5216. if (tg3_flag(tp, 5780_CLASS) &&
  5217. tp->dev->mtu > ETH_DATA_LEN)
  5218. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5219. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5220. /* Initialize invariants of the rings, we only set this
  5221. * stuff once. This works because the card does not
  5222. * write into the rx buffer posting rings.
  5223. */
  5224. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5225. struct tg3_rx_buffer_desc *rxd;
  5226. rxd = &tpr->rx_std[i];
  5227. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5228. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5229. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5230. (i << RXD_OPAQUE_INDEX_SHIFT));
  5231. }
  5232. /* Now allocate fresh SKBs for each rx ring. */
  5233. for (i = 0; i < tp->rx_pending; i++) {
  5234. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5235. netdev_warn(tp->dev,
  5236. "Using a smaller RX standard ring. Only "
  5237. "%d out of %d buffers were allocated "
  5238. "successfully\n", i, tp->rx_pending);
  5239. if (i == 0)
  5240. goto initfail;
  5241. tp->rx_pending = i;
  5242. break;
  5243. }
  5244. }
  5245. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5246. goto done;
  5247. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5248. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5249. goto done;
  5250. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5251. struct tg3_rx_buffer_desc *rxd;
  5252. rxd = &tpr->rx_jmb[i].std;
  5253. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5254. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5255. RXD_FLAG_JUMBO;
  5256. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5257. (i << RXD_OPAQUE_INDEX_SHIFT));
  5258. }
  5259. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5260. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5261. netdev_warn(tp->dev,
  5262. "Using a smaller RX jumbo ring. Only %d "
  5263. "out of %d buffers were allocated "
  5264. "successfully\n", i, tp->rx_jumbo_pending);
  5265. if (i == 0)
  5266. goto initfail;
  5267. tp->rx_jumbo_pending = i;
  5268. break;
  5269. }
  5270. }
  5271. done:
  5272. return 0;
  5273. initfail:
  5274. tg3_rx_prodring_free(tp, tpr);
  5275. return -ENOMEM;
  5276. }
  5277. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5278. struct tg3_rx_prodring_set *tpr)
  5279. {
  5280. kfree(tpr->rx_std_buffers);
  5281. tpr->rx_std_buffers = NULL;
  5282. kfree(tpr->rx_jmb_buffers);
  5283. tpr->rx_jmb_buffers = NULL;
  5284. if (tpr->rx_std) {
  5285. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5286. tpr->rx_std, tpr->rx_std_mapping);
  5287. tpr->rx_std = NULL;
  5288. }
  5289. if (tpr->rx_jmb) {
  5290. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5291. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5292. tpr->rx_jmb = NULL;
  5293. }
  5294. }
  5295. static int tg3_rx_prodring_init(struct tg3 *tp,
  5296. struct tg3_rx_prodring_set *tpr)
  5297. {
  5298. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5299. GFP_KERNEL);
  5300. if (!tpr->rx_std_buffers)
  5301. return -ENOMEM;
  5302. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5303. TG3_RX_STD_RING_BYTES(tp),
  5304. &tpr->rx_std_mapping,
  5305. GFP_KERNEL);
  5306. if (!tpr->rx_std)
  5307. goto err_out;
  5308. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5309. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5310. GFP_KERNEL);
  5311. if (!tpr->rx_jmb_buffers)
  5312. goto err_out;
  5313. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5314. TG3_RX_JMB_RING_BYTES(tp),
  5315. &tpr->rx_jmb_mapping,
  5316. GFP_KERNEL);
  5317. if (!tpr->rx_jmb)
  5318. goto err_out;
  5319. }
  5320. return 0;
  5321. err_out:
  5322. tg3_rx_prodring_fini(tp, tpr);
  5323. return -ENOMEM;
  5324. }
  5325. /* Free up pending packets in all rx/tx rings.
  5326. *
  5327. * The chip has been shut down and the driver detached from
  5328. * the networking, so no interrupts or new tx packets will
  5329. * end up in the driver. tp->{tx,}lock is not held and we are not
  5330. * in an interrupt context and thus may sleep.
  5331. */
  5332. static void tg3_free_rings(struct tg3 *tp)
  5333. {
  5334. int i, j;
  5335. for (j = 0; j < tp->irq_cnt; j++) {
  5336. struct tg3_napi *tnapi = &tp->napi[j];
  5337. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5338. if (!tnapi->tx_buffers)
  5339. continue;
  5340. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5341. struct ring_info *txp;
  5342. struct sk_buff *skb;
  5343. unsigned int k;
  5344. txp = &tnapi->tx_buffers[i];
  5345. skb = txp->skb;
  5346. if (skb == NULL) {
  5347. i++;
  5348. continue;
  5349. }
  5350. pci_unmap_single(tp->pdev,
  5351. dma_unmap_addr(txp, mapping),
  5352. skb_headlen(skb),
  5353. PCI_DMA_TODEVICE);
  5354. txp->skb = NULL;
  5355. i++;
  5356. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5357. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5358. pci_unmap_page(tp->pdev,
  5359. dma_unmap_addr(txp, mapping),
  5360. skb_shinfo(skb)->frags[k].size,
  5361. PCI_DMA_TODEVICE);
  5362. i++;
  5363. }
  5364. dev_kfree_skb_any(skb);
  5365. }
  5366. }
  5367. }
  5368. /* Initialize tx/rx rings for packet processing.
  5369. *
  5370. * The chip has been shut down and the driver detached from
  5371. * the networking, so no interrupts or new tx packets will
  5372. * end up in the driver. tp->{tx,}lock are held and thus
  5373. * we may not sleep.
  5374. */
  5375. static int tg3_init_rings(struct tg3 *tp)
  5376. {
  5377. int i;
  5378. /* Free up all the SKBs. */
  5379. tg3_free_rings(tp);
  5380. for (i = 0; i < tp->irq_cnt; i++) {
  5381. struct tg3_napi *tnapi = &tp->napi[i];
  5382. tnapi->last_tag = 0;
  5383. tnapi->last_irq_tag = 0;
  5384. tnapi->hw_status->status = 0;
  5385. tnapi->hw_status->status_tag = 0;
  5386. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5387. tnapi->tx_prod = 0;
  5388. tnapi->tx_cons = 0;
  5389. if (tnapi->tx_ring)
  5390. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5391. tnapi->rx_rcb_ptr = 0;
  5392. if (tnapi->rx_rcb)
  5393. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5394. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5395. tg3_free_rings(tp);
  5396. return -ENOMEM;
  5397. }
  5398. }
  5399. return 0;
  5400. }
  5401. /*
  5402. * Must not be invoked with interrupt sources disabled and
  5403. * the hardware shutdown down.
  5404. */
  5405. static void tg3_free_consistent(struct tg3 *tp)
  5406. {
  5407. int i;
  5408. for (i = 0; i < tp->irq_cnt; i++) {
  5409. struct tg3_napi *tnapi = &tp->napi[i];
  5410. if (tnapi->tx_ring) {
  5411. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5412. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5413. tnapi->tx_ring = NULL;
  5414. }
  5415. kfree(tnapi->tx_buffers);
  5416. tnapi->tx_buffers = NULL;
  5417. if (tnapi->rx_rcb) {
  5418. dma_free_coherent(&tp->pdev->dev,
  5419. TG3_RX_RCB_RING_BYTES(tp),
  5420. tnapi->rx_rcb,
  5421. tnapi->rx_rcb_mapping);
  5422. tnapi->rx_rcb = NULL;
  5423. }
  5424. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5425. if (tnapi->hw_status) {
  5426. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5427. tnapi->hw_status,
  5428. tnapi->status_mapping);
  5429. tnapi->hw_status = NULL;
  5430. }
  5431. }
  5432. if (tp->hw_stats) {
  5433. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5434. tp->hw_stats, tp->stats_mapping);
  5435. tp->hw_stats = NULL;
  5436. }
  5437. }
  5438. /*
  5439. * Must not be invoked with interrupt sources disabled and
  5440. * the hardware shutdown down. Can sleep.
  5441. */
  5442. static int tg3_alloc_consistent(struct tg3 *tp)
  5443. {
  5444. int i;
  5445. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5446. sizeof(struct tg3_hw_stats),
  5447. &tp->stats_mapping,
  5448. GFP_KERNEL);
  5449. if (!tp->hw_stats)
  5450. goto err_out;
  5451. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5452. for (i = 0; i < tp->irq_cnt; i++) {
  5453. struct tg3_napi *tnapi = &tp->napi[i];
  5454. struct tg3_hw_status *sblk;
  5455. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5456. TG3_HW_STATUS_SIZE,
  5457. &tnapi->status_mapping,
  5458. GFP_KERNEL);
  5459. if (!tnapi->hw_status)
  5460. goto err_out;
  5461. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5462. sblk = tnapi->hw_status;
  5463. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5464. goto err_out;
  5465. /* If multivector TSS is enabled, vector 0 does not handle
  5466. * tx interrupts. Don't allocate any resources for it.
  5467. */
  5468. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5469. (i && tg3_flag(tp, ENABLE_TSS))) {
  5470. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5471. TG3_TX_RING_SIZE,
  5472. GFP_KERNEL);
  5473. if (!tnapi->tx_buffers)
  5474. goto err_out;
  5475. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5476. TG3_TX_RING_BYTES,
  5477. &tnapi->tx_desc_mapping,
  5478. GFP_KERNEL);
  5479. if (!tnapi->tx_ring)
  5480. goto err_out;
  5481. }
  5482. /*
  5483. * When RSS is enabled, the status block format changes
  5484. * slightly. The "rx_jumbo_consumer", "reserved",
  5485. * and "rx_mini_consumer" members get mapped to the
  5486. * other three rx return ring producer indexes.
  5487. */
  5488. switch (i) {
  5489. default:
  5490. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5491. break;
  5492. case 2:
  5493. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5494. break;
  5495. case 3:
  5496. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5497. break;
  5498. case 4:
  5499. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5500. break;
  5501. }
  5502. /*
  5503. * If multivector RSS is enabled, vector 0 does not handle
  5504. * rx or tx interrupts. Don't allocate any resources for it.
  5505. */
  5506. if (!i && tg3_flag(tp, ENABLE_RSS))
  5507. continue;
  5508. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5509. TG3_RX_RCB_RING_BYTES(tp),
  5510. &tnapi->rx_rcb_mapping,
  5511. GFP_KERNEL);
  5512. if (!tnapi->rx_rcb)
  5513. goto err_out;
  5514. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5515. }
  5516. return 0;
  5517. err_out:
  5518. tg3_free_consistent(tp);
  5519. return -ENOMEM;
  5520. }
  5521. #define MAX_WAIT_CNT 1000
  5522. /* To stop a block, clear the enable bit and poll till it
  5523. * clears. tp->lock is held.
  5524. */
  5525. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5526. {
  5527. unsigned int i;
  5528. u32 val;
  5529. if (tg3_flag(tp, 5705_PLUS)) {
  5530. switch (ofs) {
  5531. case RCVLSC_MODE:
  5532. case DMAC_MODE:
  5533. case MBFREE_MODE:
  5534. case BUFMGR_MODE:
  5535. case MEMARB_MODE:
  5536. /* We can't enable/disable these bits of the
  5537. * 5705/5750, just say success.
  5538. */
  5539. return 0;
  5540. default:
  5541. break;
  5542. }
  5543. }
  5544. val = tr32(ofs);
  5545. val &= ~enable_bit;
  5546. tw32_f(ofs, val);
  5547. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5548. udelay(100);
  5549. val = tr32(ofs);
  5550. if ((val & enable_bit) == 0)
  5551. break;
  5552. }
  5553. if (i == MAX_WAIT_CNT && !silent) {
  5554. dev_err(&tp->pdev->dev,
  5555. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5556. ofs, enable_bit);
  5557. return -ENODEV;
  5558. }
  5559. return 0;
  5560. }
  5561. /* tp->lock is held. */
  5562. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5563. {
  5564. int i, err;
  5565. tg3_disable_ints(tp);
  5566. tp->rx_mode &= ~RX_MODE_ENABLE;
  5567. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5568. udelay(10);
  5569. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5570. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5571. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5572. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5573. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5574. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5575. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5576. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5577. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5578. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5579. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5580. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5581. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5582. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5583. tw32_f(MAC_MODE, tp->mac_mode);
  5584. udelay(40);
  5585. tp->tx_mode &= ~TX_MODE_ENABLE;
  5586. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5587. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5588. udelay(100);
  5589. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5590. break;
  5591. }
  5592. if (i >= MAX_WAIT_CNT) {
  5593. dev_err(&tp->pdev->dev,
  5594. "%s timed out, TX_MODE_ENABLE will not clear "
  5595. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5596. err |= -ENODEV;
  5597. }
  5598. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5599. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5600. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5601. tw32(FTQ_RESET, 0xffffffff);
  5602. tw32(FTQ_RESET, 0x00000000);
  5603. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5604. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5605. for (i = 0; i < tp->irq_cnt; i++) {
  5606. struct tg3_napi *tnapi = &tp->napi[i];
  5607. if (tnapi->hw_status)
  5608. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5609. }
  5610. if (tp->hw_stats)
  5611. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5612. return err;
  5613. }
  5614. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5615. {
  5616. int i;
  5617. u32 apedata;
  5618. /* NCSI does not support APE events */
  5619. if (tg3_flag(tp, APE_HAS_NCSI))
  5620. return;
  5621. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5622. if (apedata != APE_SEG_SIG_MAGIC)
  5623. return;
  5624. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5625. if (!(apedata & APE_FW_STATUS_READY))
  5626. return;
  5627. /* Wait for up to 1 millisecond for APE to service previous event. */
  5628. for (i = 0; i < 10; i++) {
  5629. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5630. return;
  5631. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5632. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5633. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5634. event | APE_EVENT_STATUS_EVENT_PENDING);
  5635. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5636. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5637. break;
  5638. udelay(100);
  5639. }
  5640. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5641. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5642. }
  5643. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5644. {
  5645. u32 event;
  5646. u32 apedata;
  5647. if (!tg3_flag(tp, ENABLE_APE))
  5648. return;
  5649. switch (kind) {
  5650. case RESET_KIND_INIT:
  5651. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5652. APE_HOST_SEG_SIG_MAGIC);
  5653. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5654. APE_HOST_SEG_LEN_MAGIC);
  5655. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5656. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5657. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5658. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5659. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5660. APE_HOST_BEHAV_NO_PHYLOCK);
  5661. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5662. TG3_APE_HOST_DRVR_STATE_START);
  5663. event = APE_EVENT_STATUS_STATE_START;
  5664. break;
  5665. case RESET_KIND_SHUTDOWN:
  5666. /* With the interface we are currently using,
  5667. * APE does not track driver state. Wiping
  5668. * out the HOST SEGMENT SIGNATURE forces
  5669. * the APE to assume OS absent status.
  5670. */
  5671. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5672. if (device_may_wakeup(&tp->pdev->dev) &&
  5673. tg3_flag(tp, WOL_ENABLE)) {
  5674. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5675. TG3_APE_HOST_WOL_SPEED_AUTO);
  5676. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5677. } else
  5678. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5679. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5680. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5681. break;
  5682. case RESET_KIND_SUSPEND:
  5683. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5684. break;
  5685. default:
  5686. return;
  5687. }
  5688. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5689. tg3_ape_send_event(tp, event);
  5690. }
  5691. /* tp->lock is held. */
  5692. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5693. {
  5694. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5695. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5696. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5697. switch (kind) {
  5698. case RESET_KIND_INIT:
  5699. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5700. DRV_STATE_START);
  5701. break;
  5702. case RESET_KIND_SHUTDOWN:
  5703. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5704. DRV_STATE_UNLOAD);
  5705. break;
  5706. case RESET_KIND_SUSPEND:
  5707. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5708. DRV_STATE_SUSPEND);
  5709. break;
  5710. default:
  5711. break;
  5712. }
  5713. }
  5714. if (kind == RESET_KIND_INIT ||
  5715. kind == RESET_KIND_SUSPEND)
  5716. tg3_ape_driver_state_change(tp, kind);
  5717. }
  5718. /* tp->lock is held. */
  5719. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5720. {
  5721. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5722. switch (kind) {
  5723. case RESET_KIND_INIT:
  5724. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5725. DRV_STATE_START_DONE);
  5726. break;
  5727. case RESET_KIND_SHUTDOWN:
  5728. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5729. DRV_STATE_UNLOAD_DONE);
  5730. break;
  5731. default:
  5732. break;
  5733. }
  5734. }
  5735. if (kind == RESET_KIND_SHUTDOWN)
  5736. tg3_ape_driver_state_change(tp, kind);
  5737. }
  5738. /* tp->lock is held. */
  5739. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5740. {
  5741. if (tg3_flag(tp, ENABLE_ASF)) {
  5742. switch (kind) {
  5743. case RESET_KIND_INIT:
  5744. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5745. DRV_STATE_START);
  5746. break;
  5747. case RESET_KIND_SHUTDOWN:
  5748. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5749. DRV_STATE_UNLOAD);
  5750. break;
  5751. case RESET_KIND_SUSPEND:
  5752. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5753. DRV_STATE_SUSPEND);
  5754. break;
  5755. default:
  5756. break;
  5757. }
  5758. }
  5759. }
  5760. static int tg3_poll_fw(struct tg3 *tp)
  5761. {
  5762. int i;
  5763. u32 val;
  5764. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5765. /* Wait up to 20ms for init done. */
  5766. for (i = 0; i < 200; i++) {
  5767. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5768. return 0;
  5769. udelay(100);
  5770. }
  5771. return -ENODEV;
  5772. }
  5773. /* Wait for firmware initialization to complete. */
  5774. for (i = 0; i < 100000; i++) {
  5775. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5776. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5777. break;
  5778. udelay(10);
  5779. }
  5780. /* Chip might not be fitted with firmware. Some Sun onboard
  5781. * parts are configured like that. So don't signal the timeout
  5782. * of the above loop as an error, but do report the lack of
  5783. * running firmware once.
  5784. */
  5785. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5786. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5787. netdev_info(tp->dev, "No firmware running\n");
  5788. }
  5789. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5790. /* The 57765 A0 needs a little more
  5791. * time to do some important work.
  5792. */
  5793. mdelay(10);
  5794. }
  5795. return 0;
  5796. }
  5797. /* Save PCI command register before chip reset */
  5798. static void tg3_save_pci_state(struct tg3 *tp)
  5799. {
  5800. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5801. }
  5802. /* Restore PCI state after chip reset */
  5803. static void tg3_restore_pci_state(struct tg3 *tp)
  5804. {
  5805. u32 val;
  5806. /* Re-enable indirect register accesses. */
  5807. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5808. tp->misc_host_ctrl);
  5809. /* Set MAX PCI retry to zero. */
  5810. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5811. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5812. tg3_flag(tp, PCIX_MODE))
  5813. val |= PCISTATE_RETRY_SAME_DMA;
  5814. /* Allow reads and writes to the APE register and memory space. */
  5815. if (tg3_flag(tp, ENABLE_APE))
  5816. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5817. PCISTATE_ALLOW_APE_SHMEM_WR |
  5818. PCISTATE_ALLOW_APE_PSPACE_WR;
  5819. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5820. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5821. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5822. if (tg3_flag(tp, PCI_EXPRESS))
  5823. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5824. else {
  5825. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5826. tp->pci_cacheline_sz);
  5827. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5828. tp->pci_lat_timer);
  5829. }
  5830. }
  5831. /* Make sure PCI-X relaxed ordering bit is clear. */
  5832. if (tg3_flag(tp, PCIX_MODE)) {
  5833. u16 pcix_cmd;
  5834. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5835. &pcix_cmd);
  5836. pcix_cmd &= ~PCI_X_CMD_ERO;
  5837. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5838. pcix_cmd);
  5839. }
  5840. if (tg3_flag(tp, 5780_CLASS)) {
  5841. /* Chip reset on 5780 will reset MSI enable bit,
  5842. * so need to restore it.
  5843. */
  5844. if (tg3_flag(tp, USING_MSI)) {
  5845. u16 ctrl;
  5846. pci_read_config_word(tp->pdev,
  5847. tp->msi_cap + PCI_MSI_FLAGS,
  5848. &ctrl);
  5849. pci_write_config_word(tp->pdev,
  5850. tp->msi_cap + PCI_MSI_FLAGS,
  5851. ctrl | PCI_MSI_FLAGS_ENABLE);
  5852. val = tr32(MSGINT_MODE);
  5853. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5854. }
  5855. }
  5856. }
  5857. static void tg3_stop_fw(struct tg3 *);
  5858. /* tp->lock is held. */
  5859. static int tg3_chip_reset(struct tg3 *tp)
  5860. {
  5861. u32 val;
  5862. void (*write_op)(struct tg3 *, u32, u32);
  5863. int i, err;
  5864. tg3_nvram_lock(tp);
  5865. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5866. /* No matching tg3_nvram_unlock() after this because
  5867. * chip reset below will undo the nvram lock.
  5868. */
  5869. tp->nvram_lock_cnt = 0;
  5870. /* GRC_MISC_CFG core clock reset will clear the memory
  5871. * enable bit in PCI register 4 and the MSI enable bit
  5872. * on some chips, so we save relevant registers here.
  5873. */
  5874. tg3_save_pci_state(tp);
  5875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5876. tg3_flag(tp, 5755_PLUS))
  5877. tw32(GRC_FASTBOOT_PC, 0);
  5878. /*
  5879. * We must avoid the readl() that normally takes place.
  5880. * It locks machines, causes machine checks, and other
  5881. * fun things. So, temporarily disable the 5701
  5882. * hardware workaround, while we do the reset.
  5883. */
  5884. write_op = tp->write32;
  5885. if (write_op == tg3_write_flush_reg32)
  5886. tp->write32 = tg3_write32;
  5887. /* Prevent the irq handler from reading or writing PCI registers
  5888. * during chip reset when the memory enable bit in the PCI command
  5889. * register may be cleared. The chip does not generate interrupt
  5890. * at this time, but the irq handler may still be called due to irq
  5891. * sharing or irqpoll.
  5892. */
  5893. tg3_flag_set(tp, CHIP_RESETTING);
  5894. for (i = 0; i < tp->irq_cnt; i++) {
  5895. struct tg3_napi *tnapi = &tp->napi[i];
  5896. if (tnapi->hw_status) {
  5897. tnapi->hw_status->status = 0;
  5898. tnapi->hw_status->status_tag = 0;
  5899. }
  5900. tnapi->last_tag = 0;
  5901. tnapi->last_irq_tag = 0;
  5902. }
  5903. smp_mb();
  5904. for (i = 0; i < tp->irq_cnt; i++)
  5905. synchronize_irq(tp->napi[i].irq_vec);
  5906. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5907. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5908. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5909. }
  5910. /* do the reset */
  5911. val = GRC_MISC_CFG_CORECLK_RESET;
  5912. if (tg3_flag(tp, PCI_EXPRESS)) {
  5913. /* Force PCIe 1.0a mode */
  5914. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5915. !tg3_flag(tp, 57765_PLUS) &&
  5916. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5917. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5918. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5919. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5920. tw32(GRC_MISC_CFG, (1 << 29));
  5921. val |= (1 << 29);
  5922. }
  5923. }
  5924. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5925. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5926. tw32(GRC_VCPU_EXT_CTRL,
  5927. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5928. }
  5929. /* Manage gphy power for all CPMU absent PCIe devices. */
  5930. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  5931. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5932. tw32(GRC_MISC_CFG, val);
  5933. /* restore 5701 hardware bug workaround write method */
  5934. tp->write32 = write_op;
  5935. /* Unfortunately, we have to delay before the PCI read back.
  5936. * Some 575X chips even will not respond to a PCI cfg access
  5937. * when the reset command is given to the chip.
  5938. *
  5939. * How do these hardware designers expect things to work
  5940. * properly if the PCI write is posted for a long period
  5941. * of time? It is always necessary to have some method by
  5942. * which a register read back can occur to push the write
  5943. * out which does the reset.
  5944. *
  5945. * For most tg3 variants the trick below was working.
  5946. * Ho hum...
  5947. */
  5948. udelay(120);
  5949. /* Flush PCI posted writes. The normal MMIO registers
  5950. * are inaccessible at this time so this is the only
  5951. * way to make this reliably (actually, this is no longer
  5952. * the case, see above). I tried to use indirect
  5953. * register read/write but this upset some 5701 variants.
  5954. */
  5955. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5956. udelay(120);
  5957. if (tg3_flag(tp, PCI_EXPRESS) && tp->pcie_cap) {
  5958. u16 val16;
  5959. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5960. int i;
  5961. u32 cfg_val;
  5962. /* Wait for link training to complete. */
  5963. for (i = 0; i < 5000; i++)
  5964. udelay(100);
  5965. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5966. pci_write_config_dword(tp->pdev, 0xc4,
  5967. cfg_val | (1 << 15));
  5968. }
  5969. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5970. pci_read_config_word(tp->pdev,
  5971. tp->pcie_cap + PCI_EXP_DEVCTL,
  5972. &val16);
  5973. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5974. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5975. /*
  5976. * Older PCIe devices only support the 128 byte
  5977. * MPS setting. Enforce the restriction.
  5978. */
  5979. if (!tg3_flag(tp, CPMU_PRESENT))
  5980. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5981. pci_write_config_word(tp->pdev,
  5982. tp->pcie_cap + PCI_EXP_DEVCTL,
  5983. val16);
  5984. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5985. /* Clear error status */
  5986. pci_write_config_word(tp->pdev,
  5987. tp->pcie_cap + PCI_EXP_DEVSTA,
  5988. PCI_EXP_DEVSTA_CED |
  5989. PCI_EXP_DEVSTA_NFED |
  5990. PCI_EXP_DEVSTA_FED |
  5991. PCI_EXP_DEVSTA_URD);
  5992. }
  5993. tg3_restore_pci_state(tp);
  5994. tg3_flag_clear(tp, CHIP_RESETTING);
  5995. tg3_flag_clear(tp, ERROR_PROCESSED);
  5996. val = 0;
  5997. if (tg3_flag(tp, 5780_CLASS))
  5998. val = tr32(MEMARB_MODE);
  5999. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6000. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6001. tg3_stop_fw(tp);
  6002. tw32(0x5000, 0x400);
  6003. }
  6004. tw32(GRC_MODE, tp->grc_mode);
  6005. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6006. val = tr32(0xc4);
  6007. tw32(0xc4, val | (1 << 15));
  6008. }
  6009. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6010. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6011. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6012. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6013. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6014. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6015. }
  6016. if (tg3_flag(tp, ENABLE_APE))
  6017. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6018. MAC_MODE_APE_RX_EN |
  6019. MAC_MODE_TDE_ENABLE;
  6020. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6021. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6022. val = tp->mac_mode;
  6023. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6024. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6025. val = tp->mac_mode;
  6026. } else
  6027. val = 0;
  6028. tw32_f(MAC_MODE, val);
  6029. udelay(40);
  6030. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6031. err = tg3_poll_fw(tp);
  6032. if (err)
  6033. return err;
  6034. tg3_mdio_start(tp);
  6035. if (tg3_flag(tp, PCI_EXPRESS) &&
  6036. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6037. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6038. !tg3_flag(tp, 57765_PLUS)) {
  6039. val = tr32(0x7c00);
  6040. tw32(0x7c00, val | (1 << 25));
  6041. }
  6042. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6043. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6044. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6045. }
  6046. /* Reprobe ASF enable state. */
  6047. tg3_flag_clear(tp, ENABLE_ASF);
  6048. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6049. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6050. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6051. u32 nic_cfg;
  6052. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6053. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6054. tg3_flag_set(tp, ENABLE_ASF);
  6055. tp->last_event_jiffies = jiffies;
  6056. if (tg3_flag(tp, 5750_PLUS))
  6057. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6058. }
  6059. }
  6060. return 0;
  6061. }
  6062. /* tp->lock is held. */
  6063. static void tg3_stop_fw(struct tg3 *tp)
  6064. {
  6065. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6066. /* Wait for RX cpu to ACK the previous event. */
  6067. tg3_wait_for_event_ack(tp);
  6068. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6069. tg3_generate_fw_event(tp);
  6070. /* Wait for RX cpu to ACK this event. */
  6071. tg3_wait_for_event_ack(tp);
  6072. }
  6073. }
  6074. /* tp->lock is held. */
  6075. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6076. {
  6077. int err;
  6078. tg3_stop_fw(tp);
  6079. tg3_write_sig_pre_reset(tp, kind);
  6080. tg3_abort_hw(tp, silent);
  6081. err = tg3_chip_reset(tp);
  6082. __tg3_set_mac_addr(tp, 0);
  6083. tg3_write_sig_legacy(tp, kind);
  6084. tg3_write_sig_post_reset(tp, kind);
  6085. if (err)
  6086. return err;
  6087. return 0;
  6088. }
  6089. #define RX_CPU_SCRATCH_BASE 0x30000
  6090. #define RX_CPU_SCRATCH_SIZE 0x04000
  6091. #define TX_CPU_SCRATCH_BASE 0x34000
  6092. #define TX_CPU_SCRATCH_SIZE 0x04000
  6093. /* tp->lock is held. */
  6094. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6095. {
  6096. int i;
  6097. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6099. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6100. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6101. return 0;
  6102. }
  6103. if (offset == RX_CPU_BASE) {
  6104. for (i = 0; i < 10000; i++) {
  6105. tw32(offset + CPU_STATE, 0xffffffff);
  6106. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6107. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6108. break;
  6109. }
  6110. tw32(offset + CPU_STATE, 0xffffffff);
  6111. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6112. udelay(10);
  6113. } else {
  6114. for (i = 0; i < 10000; i++) {
  6115. tw32(offset + CPU_STATE, 0xffffffff);
  6116. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6117. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6118. break;
  6119. }
  6120. }
  6121. if (i >= 10000) {
  6122. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6123. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6124. return -ENODEV;
  6125. }
  6126. /* Clear firmware's nvram arbitration. */
  6127. if (tg3_flag(tp, NVRAM))
  6128. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6129. return 0;
  6130. }
  6131. struct fw_info {
  6132. unsigned int fw_base;
  6133. unsigned int fw_len;
  6134. const __be32 *fw_data;
  6135. };
  6136. /* tp->lock is held. */
  6137. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6138. int cpu_scratch_size, struct fw_info *info)
  6139. {
  6140. int err, lock_err, i;
  6141. void (*write_op)(struct tg3 *, u32, u32);
  6142. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6143. netdev_err(tp->dev,
  6144. "%s: Trying to load TX cpu firmware which is 5705\n",
  6145. __func__);
  6146. return -EINVAL;
  6147. }
  6148. if (tg3_flag(tp, 5705_PLUS))
  6149. write_op = tg3_write_mem;
  6150. else
  6151. write_op = tg3_write_indirect_reg32;
  6152. /* It is possible that bootcode is still loading at this point.
  6153. * Get the nvram lock first before halting the cpu.
  6154. */
  6155. lock_err = tg3_nvram_lock(tp);
  6156. err = tg3_halt_cpu(tp, cpu_base);
  6157. if (!lock_err)
  6158. tg3_nvram_unlock(tp);
  6159. if (err)
  6160. goto out;
  6161. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6162. write_op(tp, cpu_scratch_base + i, 0);
  6163. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6164. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6165. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6166. write_op(tp, (cpu_scratch_base +
  6167. (info->fw_base & 0xffff) +
  6168. (i * sizeof(u32))),
  6169. be32_to_cpu(info->fw_data[i]));
  6170. err = 0;
  6171. out:
  6172. return err;
  6173. }
  6174. /* tp->lock is held. */
  6175. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6176. {
  6177. struct fw_info info;
  6178. const __be32 *fw_data;
  6179. int err, i;
  6180. fw_data = (void *)tp->fw->data;
  6181. /* Firmware blob starts with version numbers, followed by
  6182. start address and length. We are setting complete length.
  6183. length = end_address_of_bss - start_address_of_text.
  6184. Remainder is the blob to be loaded contiguously
  6185. from start address. */
  6186. info.fw_base = be32_to_cpu(fw_data[1]);
  6187. info.fw_len = tp->fw->size - 12;
  6188. info.fw_data = &fw_data[3];
  6189. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6190. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6191. &info);
  6192. if (err)
  6193. return err;
  6194. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6195. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6196. &info);
  6197. if (err)
  6198. return err;
  6199. /* Now startup only the RX cpu. */
  6200. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6201. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6202. for (i = 0; i < 5; i++) {
  6203. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6204. break;
  6205. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6206. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6207. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6208. udelay(1000);
  6209. }
  6210. if (i >= 5) {
  6211. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6212. "should be %08x\n", __func__,
  6213. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6214. return -ENODEV;
  6215. }
  6216. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6217. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6218. return 0;
  6219. }
  6220. /* tp->lock is held. */
  6221. static int tg3_load_tso_firmware(struct tg3 *tp)
  6222. {
  6223. struct fw_info info;
  6224. const __be32 *fw_data;
  6225. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6226. int err, i;
  6227. if (tg3_flag(tp, HW_TSO_1) ||
  6228. tg3_flag(tp, HW_TSO_2) ||
  6229. tg3_flag(tp, HW_TSO_3))
  6230. return 0;
  6231. fw_data = (void *)tp->fw->data;
  6232. /* Firmware blob starts with version numbers, followed by
  6233. start address and length. We are setting complete length.
  6234. length = end_address_of_bss - start_address_of_text.
  6235. Remainder is the blob to be loaded contiguously
  6236. from start address. */
  6237. info.fw_base = be32_to_cpu(fw_data[1]);
  6238. cpu_scratch_size = tp->fw_len;
  6239. info.fw_len = tp->fw->size - 12;
  6240. info.fw_data = &fw_data[3];
  6241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6242. cpu_base = RX_CPU_BASE;
  6243. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6244. } else {
  6245. cpu_base = TX_CPU_BASE;
  6246. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6247. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6248. }
  6249. err = tg3_load_firmware_cpu(tp, cpu_base,
  6250. cpu_scratch_base, cpu_scratch_size,
  6251. &info);
  6252. if (err)
  6253. return err;
  6254. /* Now startup the cpu. */
  6255. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6256. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6257. for (i = 0; i < 5; i++) {
  6258. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6259. break;
  6260. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6261. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6262. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6263. udelay(1000);
  6264. }
  6265. if (i >= 5) {
  6266. netdev_err(tp->dev,
  6267. "%s fails to set CPU PC, is %08x should be %08x\n",
  6268. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6269. return -ENODEV;
  6270. }
  6271. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6272. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6273. return 0;
  6274. }
  6275. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6276. {
  6277. struct tg3 *tp = netdev_priv(dev);
  6278. struct sockaddr *addr = p;
  6279. int err = 0, skip_mac_1 = 0;
  6280. if (!is_valid_ether_addr(addr->sa_data))
  6281. return -EINVAL;
  6282. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6283. if (!netif_running(dev))
  6284. return 0;
  6285. if (tg3_flag(tp, ENABLE_ASF)) {
  6286. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6287. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6288. addr0_low = tr32(MAC_ADDR_0_LOW);
  6289. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6290. addr1_low = tr32(MAC_ADDR_1_LOW);
  6291. /* Skip MAC addr 1 if ASF is using it. */
  6292. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6293. !(addr1_high == 0 && addr1_low == 0))
  6294. skip_mac_1 = 1;
  6295. }
  6296. spin_lock_bh(&tp->lock);
  6297. __tg3_set_mac_addr(tp, skip_mac_1);
  6298. spin_unlock_bh(&tp->lock);
  6299. return err;
  6300. }
  6301. /* tp->lock is held. */
  6302. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6303. dma_addr_t mapping, u32 maxlen_flags,
  6304. u32 nic_addr)
  6305. {
  6306. tg3_write_mem(tp,
  6307. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6308. ((u64) mapping >> 32));
  6309. tg3_write_mem(tp,
  6310. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6311. ((u64) mapping & 0xffffffff));
  6312. tg3_write_mem(tp,
  6313. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6314. maxlen_flags);
  6315. if (!tg3_flag(tp, 5705_PLUS))
  6316. tg3_write_mem(tp,
  6317. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6318. nic_addr);
  6319. }
  6320. static void __tg3_set_rx_mode(struct net_device *);
  6321. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6322. {
  6323. int i;
  6324. if (!tg3_flag(tp, ENABLE_TSS)) {
  6325. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6326. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6327. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6328. } else {
  6329. tw32(HOSTCC_TXCOL_TICKS, 0);
  6330. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6331. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6332. }
  6333. if (!tg3_flag(tp, ENABLE_RSS)) {
  6334. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6335. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6336. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6337. } else {
  6338. tw32(HOSTCC_RXCOL_TICKS, 0);
  6339. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6340. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6341. }
  6342. if (!tg3_flag(tp, 5705_PLUS)) {
  6343. u32 val = ec->stats_block_coalesce_usecs;
  6344. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6345. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6346. if (!netif_carrier_ok(tp->dev))
  6347. val = 0;
  6348. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6349. }
  6350. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6351. u32 reg;
  6352. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6353. tw32(reg, ec->rx_coalesce_usecs);
  6354. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6355. tw32(reg, ec->rx_max_coalesced_frames);
  6356. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6357. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6358. if (tg3_flag(tp, ENABLE_TSS)) {
  6359. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6360. tw32(reg, ec->tx_coalesce_usecs);
  6361. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6362. tw32(reg, ec->tx_max_coalesced_frames);
  6363. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6364. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6365. }
  6366. }
  6367. for (; i < tp->irq_max - 1; i++) {
  6368. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6369. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6370. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6371. if (tg3_flag(tp, ENABLE_TSS)) {
  6372. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6373. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6374. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6375. }
  6376. }
  6377. }
  6378. /* tp->lock is held. */
  6379. static void tg3_rings_reset(struct tg3 *tp)
  6380. {
  6381. int i;
  6382. u32 stblk, txrcb, rxrcb, limit;
  6383. struct tg3_napi *tnapi = &tp->napi[0];
  6384. /* Disable all transmit rings but the first. */
  6385. if (!tg3_flag(tp, 5705_PLUS))
  6386. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6387. else if (tg3_flag(tp, 5717_PLUS))
  6388. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6389. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6390. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6391. else
  6392. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6393. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6394. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6395. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6396. BDINFO_FLAGS_DISABLED);
  6397. /* Disable all receive return rings but the first. */
  6398. if (tg3_flag(tp, 5717_PLUS))
  6399. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6400. else if (!tg3_flag(tp, 5705_PLUS))
  6401. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6402. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6403. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6404. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6405. else
  6406. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6407. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6408. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6409. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6410. BDINFO_FLAGS_DISABLED);
  6411. /* Disable interrupts */
  6412. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6413. /* Zero mailbox registers. */
  6414. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6415. for (i = 1; i < tp->irq_max; i++) {
  6416. tp->napi[i].tx_prod = 0;
  6417. tp->napi[i].tx_cons = 0;
  6418. if (tg3_flag(tp, ENABLE_TSS))
  6419. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6420. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6421. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6422. }
  6423. if (!tg3_flag(tp, ENABLE_TSS))
  6424. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6425. } else {
  6426. tp->napi[0].tx_prod = 0;
  6427. tp->napi[0].tx_cons = 0;
  6428. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6429. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6430. }
  6431. /* Make sure the NIC-based send BD rings are disabled. */
  6432. if (!tg3_flag(tp, 5705_PLUS)) {
  6433. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6434. for (i = 0; i < 16; i++)
  6435. tw32_tx_mbox(mbox + i * 8, 0);
  6436. }
  6437. txrcb = NIC_SRAM_SEND_RCB;
  6438. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6439. /* Clear status block in ram. */
  6440. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6441. /* Set status block DMA address */
  6442. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6443. ((u64) tnapi->status_mapping >> 32));
  6444. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6445. ((u64) tnapi->status_mapping & 0xffffffff));
  6446. if (tnapi->tx_ring) {
  6447. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6448. (TG3_TX_RING_SIZE <<
  6449. BDINFO_FLAGS_MAXLEN_SHIFT),
  6450. NIC_SRAM_TX_BUFFER_DESC);
  6451. txrcb += TG3_BDINFO_SIZE;
  6452. }
  6453. if (tnapi->rx_rcb) {
  6454. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6455. (tp->rx_ret_ring_mask + 1) <<
  6456. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6457. rxrcb += TG3_BDINFO_SIZE;
  6458. }
  6459. stblk = HOSTCC_STATBLCK_RING1;
  6460. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6461. u64 mapping = (u64)tnapi->status_mapping;
  6462. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6463. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6464. /* Clear status block in ram. */
  6465. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6466. if (tnapi->tx_ring) {
  6467. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6468. (TG3_TX_RING_SIZE <<
  6469. BDINFO_FLAGS_MAXLEN_SHIFT),
  6470. NIC_SRAM_TX_BUFFER_DESC);
  6471. txrcb += TG3_BDINFO_SIZE;
  6472. }
  6473. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6474. ((tp->rx_ret_ring_mask + 1) <<
  6475. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6476. stblk += 8;
  6477. rxrcb += TG3_BDINFO_SIZE;
  6478. }
  6479. }
  6480. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6481. {
  6482. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6483. if (!tg3_flag(tp, 5750_PLUS) ||
  6484. tg3_flag(tp, 5780_CLASS) ||
  6485. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6486. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6487. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6488. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6489. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6490. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6491. else
  6492. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6493. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6494. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6495. val = min(nic_rep_thresh, host_rep_thresh);
  6496. tw32(RCVBDI_STD_THRESH, val);
  6497. if (tg3_flag(tp, 57765_PLUS))
  6498. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6499. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6500. return;
  6501. if (!tg3_flag(tp, 5705_PLUS))
  6502. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6503. else
  6504. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6505. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6506. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6507. tw32(RCVBDI_JUMBO_THRESH, val);
  6508. if (tg3_flag(tp, 57765_PLUS))
  6509. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6510. }
  6511. /* tp->lock is held. */
  6512. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6513. {
  6514. u32 val, rdmac_mode;
  6515. int i, err, limit;
  6516. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6517. tg3_disable_ints(tp);
  6518. tg3_stop_fw(tp);
  6519. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6520. if (tg3_flag(tp, INIT_COMPLETE))
  6521. tg3_abort_hw(tp, 1);
  6522. /* Enable MAC control of LPI */
  6523. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6524. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6525. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6526. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6527. tw32_f(TG3_CPMU_EEE_CTRL,
  6528. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6529. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6530. TG3_CPMU_EEEMD_LPI_IN_TX |
  6531. TG3_CPMU_EEEMD_LPI_IN_RX |
  6532. TG3_CPMU_EEEMD_EEE_ENABLE;
  6533. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6534. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6535. if (tg3_flag(tp, ENABLE_APE))
  6536. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6537. tw32_f(TG3_CPMU_EEE_MODE, val);
  6538. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6539. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6540. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6541. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6542. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6543. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6544. }
  6545. if (reset_phy)
  6546. tg3_phy_reset(tp);
  6547. err = tg3_chip_reset(tp);
  6548. if (err)
  6549. return err;
  6550. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6551. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6552. val = tr32(TG3_CPMU_CTRL);
  6553. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6554. tw32(TG3_CPMU_CTRL, val);
  6555. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6556. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6557. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6558. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6559. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6560. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6561. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6562. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6563. val = tr32(TG3_CPMU_HST_ACC);
  6564. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6565. val |= CPMU_HST_ACC_MACCLK_6_25;
  6566. tw32(TG3_CPMU_HST_ACC, val);
  6567. }
  6568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6569. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6570. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6571. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6572. tw32(PCIE_PWR_MGMT_THRESH, val);
  6573. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6574. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6575. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6576. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6577. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6578. }
  6579. if (tg3_flag(tp, L1PLLPD_EN)) {
  6580. u32 grc_mode = tr32(GRC_MODE);
  6581. /* Access the lower 1K of PL PCIE block registers. */
  6582. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6583. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6584. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6585. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6586. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6587. tw32(GRC_MODE, grc_mode);
  6588. }
  6589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6590. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6591. u32 grc_mode = tr32(GRC_MODE);
  6592. /* Access the lower 1K of PL PCIE block registers. */
  6593. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6594. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6595. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6596. TG3_PCIE_PL_LO_PHYCTL5);
  6597. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6598. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6599. tw32(GRC_MODE, grc_mode);
  6600. }
  6601. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6602. u32 grc_mode = tr32(GRC_MODE);
  6603. /* Access the lower 1K of DL PCIE block registers. */
  6604. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6605. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6606. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6607. TG3_PCIE_DL_LO_FTSMAX);
  6608. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6609. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6610. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6611. tw32(GRC_MODE, grc_mode);
  6612. }
  6613. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6614. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6615. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6616. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6617. }
  6618. /* This works around an issue with Athlon chipsets on
  6619. * B3 tigon3 silicon. This bit has no effect on any
  6620. * other revision. But do not set this on PCI Express
  6621. * chips and don't even touch the clocks if the CPMU is present.
  6622. */
  6623. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6624. if (!tg3_flag(tp, PCI_EXPRESS))
  6625. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6626. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6627. }
  6628. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6629. tg3_flag(tp, PCIX_MODE)) {
  6630. val = tr32(TG3PCI_PCISTATE);
  6631. val |= PCISTATE_RETRY_SAME_DMA;
  6632. tw32(TG3PCI_PCISTATE, val);
  6633. }
  6634. if (tg3_flag(tp, ENABLE_APE)) {
  6635. /* Allow reads and writes to the
  6636. * APE register and memory space.
  6637. */
  6638. val = tr32(TG3PCI_PCISTATE);
  6639. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6640. PCISTATE_ALLOW_APE_SHMEM_WR |
  6641. PCISTATE_ALLOW_APE_PSPACE_WR;
  6642. tw32(TG3PCI_PCISTATE, val);
  6643. }
  6644. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6645. /* Enable some hw fixes. */
  6646. val = tr32(TG3PCI_MSI_DATA);
  6647. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6648. tw32(TG3PCI_MSI_DATA, val);
  6649. }
  6650. /* Descriptor ring init may make accesses to the
  6651. * NIC SRAM area to setup the TX descriptors, so we
  6652. * can only do this after the hardware has been
  6653. * successfully reset.
  6654. */
  6655. err = tg3_init_rings(tp);
  6656. if (err)
  6657. return err;
  6658. if (tg3_flag(tp, 57765_PLUS)) {
  6659. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6660. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6661. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6662. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6663. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6664. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6665. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6666. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6667. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6668. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6669. /* This value is determined during the probe time DMA
  6670. * engine test, tg3_test_dma.
  6671. */
  6672. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6673. }
  6674. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6675. GRC_MODE_4X_NIC_SEND_RINGS |
  6676. GRC_MODE_NO_TX_PHDR_CSUM |
  6677. GRC_MODE_NO_RX_PHDR_CSUM);
  6678. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6679. /* Pseudo-header checksum is done by hardware logic and not
  6680. * the offload processers, so make the chip do the pseudo-
  6681. * header checksums on receive. For transmit it is more
  6682. * convenient to do the pseudo-header checksum in software
  6683. * as Linux does that on transmit for us in all cases.
  6684. */
  6685. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6686. tw32(GRC_MODE,
  6687. tp->grc_mode |
  6688. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6689. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6690. val = tr32(GRC_MISC_CFG);
  6691. val &= ~0xff;
  6692. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6693. tw32(GRC_MISC_CFG, val);
  6694. /* Initialize MBUF/DESC pool. */
  6695. if (tg3_flag(tp, 5750_PLUS)) {
  6696. /* Do nothing. */
  6697. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6698. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6700. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6701. else
  6702. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6703. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6704. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6705. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6706. int fw_len;
  6707. fw_len = tp->fw_len;
  6708. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6709. tw32(BUFMGR_MB_POOL_ADDR,
  6710. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6711. tw32(BUFMGR_MB_POOL_SIZE,
  6712. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6713. }
  6714. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6715. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6716. tp->bufmgr_config.mbuf_read_dma_low_water);
  6717. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6718. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6719. tw32(BUFMGR_MB_HIGH_WATER,
  6720. tp->bufmgr_config.mbuf_high_water);
  6721. } else {
  6722. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6723. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6724. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6725. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6726. tw32(BUFMGR_MB_HIGH_WATER,
  6727. tp->bufmgr_config.mbuf_high_water_jumbo);
  6728. }
  6729. tw32(BUFMGR_DMA_LOW_WATER,
  6730. tp->bufmgr_config.dma_low_water);
  6731. tw32(BUFMGR_DMA_HIGH_WATER,
  6732. tp->bufmgr_config.dma_high_water);
  6733. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6735. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6737. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6738. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6739. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6740. tw32(BUFMGR_MODE, val);
  6741. for (i = 0; i < 2000; i++) {
  6742. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6743. break;
  6744. udelay(10);
  6745. }
  6746. if (i >= 2000) {
  6747. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6748. return -ENODEV;
  6749. }
  6750. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6751. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6752. tg3_setup_rxbd_thresholds(tp);
  6753. /* Initialize TG3_BDINFO's at:
  6754. * RCVDBDI_STD_BD: standard eth size rx ring
  6755. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6756. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6757. *
  6758. * like so:
  6759. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6760. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6761. * ring attribute flags
  6762. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6763. *
  6764. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6765. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6766. *
  6767. * The size of each ring is fixed in the firmware, but the location is
  6768. * configurable.
  6769. */
  6770. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6771. ((u64) tpr->rx_std_mapping >> 32));
  6772. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6773. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6774. if (!tg3_flag(tp, 5717_PLUS))
  6775. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6776. NIC_SRAM_RX_BUFFER_DESC);
  6777. /* Disable the mini ring */
  6778. if (!tg3_flag(tp, 5705_PLUS))
  6779. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6780. BDINFO_FLAGS_DISABLED);
  6781. /* Program the jumbo buffer descriptor ring control
  6782. * blocks on those devices that have them.
  6783. */
  6784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6785. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6786. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6787. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6788. ((u64) tpr->rx_jmb_mapping >> 32));
  6789. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6790. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6791. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6792. BDINFO_FLAGS_MAXLEN_SHIFT;
  6793. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6794. val | BDINFO_FLAGS_USE_EXT_RECV);
  6795. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6797. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6798. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6799. } else {
  6800. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6801. BDINFO_FLAGS_DISABLED);
  6802. }
  6803. if (tg3_flag(tp, 57765_PLUS)) {
  6804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6805. val = TG3_RX_STD_MAX_SIZE_5700;
  6806. else
  6807. val = TG3_RX_STD_MAX_SIZE_5717;
  6808. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6809. val |= (TG3_RX_STD_DMA_SZ << 2);
  6810. } else
  6811. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6812. } else
  6813. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6814. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6815. tpr->rx_std_prod_idx = tp->rx_pending;
  6816. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6817. tpr->rx_jmb_prod_idx =
  6818. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6819. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6820. tg3_rings_reset(tp);
  6821. /* Initialize MAC address and backoff seed. */
  6822. __tg3_set_mac_addr(tp, 0);
  6823. /* MTU + ethernet header + FCS + optional VLAN tag */
  6824. tw32(MAC_RX_MTU_SIZE,
  6825. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6826. /* The slot time is changed by tg3_setup_phy if we
  6827. * run at gigabit with half duplex.
  6828. */
  6829. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6830. (6 << TX_LENGTHS_IPG_SHIFT) |
  6831. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6833. val |= tr32(MAC_TX_LENGTHS) &
  6834. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6835. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6836. tw32(MAC_TX_LENGTHS, val);
  6837. /* Receive rules. */
  6838. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6839. tw32(RCVLPC_CONFIG, 0x0181);
  6840. /* Calculate RDMAC_MODE setting early, we need it to determine
  6841. * the RCVLPC_STATE_ENABLE mask.
  6842. */
  6843. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6844. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6845. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6846. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6847. RDMAC_MODE_LNGREAD_ENAB);
  6848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6849. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6853. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6854. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6855. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6857. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6858. if (tg3_flag(tp, TSO_CAPABLE) &&
  6859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6860. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6861. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6862. !tg3_flag(tp, IS_5788)) {
  6863. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6864. }
  6865. }
  6866. if (tg3_flag(tp, PCI_EXPRESS))
  6867. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6868. if (tg3_flag(tp, HW_TSO_1) ||
  6869. tg3_flag(tp, HW_TSO_2) ||
  6870. tg3_flag(tp, HW_TSO_3))
  6871. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6872. if (tg3_flag(tp, HW_TSO_3) ||
  6873. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6875. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6877. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6878. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6882. tg3_flag(tp, 57765_PLUS)) {
  6883. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6886. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6887. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6888. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6889. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6890. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6891. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6892. }
  6893. tw32(TG3_RDMA_RSRVCTRL_REG,
  6894. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6895. }
  6896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6898. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6899. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6900. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6901. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6902. }
  6903. /* Receive/send statistics. */
  6904. if (tg3_flag(tp, 5750_PLUS)) {
  6905. val = tr32(RCVLPC_STATS_ENABLE);
  6906. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6907. tw32(RCVLPC_STATS_ENABLE, val);
  6908. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6909. tg3_flag(tp, TSO_CAPABLE)) {
  6910. val = tr32(RCVLPC_STATS_ENABLE);
  6911. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6912. tw32(RCVLPC_STATS_ENABLE, val);
  6913. } else {
  6914. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6915. }
  6916. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6917. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6918. tw32(SNDDATAI_STATSCTRL,
  6919. (SNDDATAI_SCTRL_ENABLE |
  6920. SNDDATAI_SCTRL_FASTUPD));
  6921. /* Setup host coalescing engine. */
  6922. tw32(HOSTCC_MODE, 0);
  6923. for (i = 0; i < 2000; i++) {
  6924. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6925. break;
  6926. udelay(10);
  6927. }
  6928. __tg3_set_coalesce(tp, &tp->coal);
  6929. if (!tg3_flag(tp, 5705_PLUS)) {
  6930. /* Status/statistics block address. See tg3_timer,
  6931. * the tg3_periodic_fetch_stats call there, and
  6932. * tg3_get_stats to see how this works for 5705/5750 chips.
  6933. */
  6934. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6935. ((u64) tp->stats_mapping >> 32));
  6936. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6937. ((u64) tp->stats_mapping & 0xffffffff));
  6938. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6939. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6940. /* Clear statistics and status block memory areas */
  6941. for (i = NIC_SRAM_STATS_BLK;
  6942. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6943. i += sizeof(u32)) {
  6944. tg3_write_mem(tp, i, 0);
  6945. udelay(40);
  6946. }
  6947. }
  6948. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6949. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6950. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6951. if (!tg3_flag(tp, 5705_PLUS))
  6952. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6953. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6954. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6955. /* reset to prevent losing 1st rx packet intermittently */
  6956. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6957. udelay(10);
  6958. }
  6959. if (tg3_flag(tp, ENABLE_APE))
  6960. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6961. else
  6962. tp->mac_mode = 0;
  6963. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6964. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6965. if (!tg3_flag(tp, 5705_PLUS) &&
  6966. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6967. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6968. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6969. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6970. udelay(40);
  6971. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6972. * If TG3_FLAG_IS_NIC is zero, we should read the
  6973. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6974. * whether used as inputs or outputs, are set by boot code after
  6975. * reset.
  6976. */
  6977. if (!tg3_flag(tp, IS_NIC)) {
  6978. u32 gpio_mask;
  6979. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6980. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6981. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6982. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6983. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6984. GRC_LCLCTRL_GPIO_OUTPUT3;
  6985. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6986. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6987. tp->grc_local_ctrl &= ~gpio_mask;
  6988. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6989. /* GPIO1 must be driven high for eeprom write protect */
  6990. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  6991. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6992. GRC_LCLCTRL_GPIO_OUTPUT1);
  6993. }
  6994. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6995. udelay(100);
  6996. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  6997. val = tr32(MSGINT_MODE);
  6998. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6999. tw32(MSGINT_MODE, val);
  7000. }
  7001. if (!tg3_flag(tp, 5705_PLUS)) {
  7002. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7003. udelay(40);
  7004. }
  7005. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7006. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7007. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7008. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7009. WDMAC_MODE_LNGREAD_ENAB);
  7010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7011. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7012. if (tg3_flag(tp, TSO_CAPABLE) &&
  7013. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7014. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7015. /* nothing */
  7016. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7017. !tg3_flag(tp, IS_5788)) {
  7018. val |= WDMAC_MODE_RX_ACCEL;
  7019. }
  7020. }
  7021. /* Enable host coalescing bug fix */
  7022. if (tg3_flag(tp, 5755_PLUS))
  7023. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7024. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7025. val |= WDMAC_MODE_BURST_ALL_DATA;
  7026. tw32_f(WDMAC_MODE, val);
  7027. udelay(40);
  7028. if (tg3_flag(tp, PCIX_MODE)) {
  7029. u16 pcix_cmd;
  7030. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7031. &pcix_cmd);
  7032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7033. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7034. pcix_cmd |= PCI_X_CMD_READ_2K;
  7035. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7036. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7037. pcix_cmd |= PCI_X_CMD_READ_2K;
  7038. }
  7039. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7040. pcix_cmd);
  7041. }
  7042. tw32_f(RDMAC_MODE, rdmac_mode);
  7043. udelay(40);
  7044. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7045. if (!tg3_flag(tp, 5705_PLUS))
  7046. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7048. tw32(SNDDATAC_MODE,
  7049. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7050. else
  7051. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7052. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7053. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7054. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7055. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7056. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7057. tw32(RCVDBDI_MODE, val);
  7058. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7059. if (tg3_flag(tp, HW_TSO_1) ||
  7060. tg3_flag(tp, HW_TSO_2) ||
  7061. tg3_flag(tp, HW_TSO_3))
  7062. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7063. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7064. if (tg3_flag(tp, ENABLE_TSS))
  7065. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7066. tw32(SNDBDI_MODE, val);
  7067. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7068. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7069. err = tg3_load_5701_a0_firmware_fix(tp);
  7070. if (err)
  7071. return err;
  7072. }
  7073. if (tg3_flag(tp, TSO_CAPABLE)) {
  7074. err = tg3_load_tso_firmware(tp);
  7075. if (err)
  7076. return err;
  7077. }
  7078. tp->tx_mode = TX_MODE_ENABLE;
  7079. if (tg3_flag(tp, 5755_PLUS) ||
  7080. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7081. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7083. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7084. tp->tx_mode &= ~val;
  7085. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7086. }
  7087. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7088. udelay(100);
  7089. if (tg3_flag(tp, ENABLE_RSS)) {
  7090. u32 reg = MAC_RSS_INDIR_TBL_0;
  7091. u8 *ent = (u8 *)&val;
  7092. /* Setup the indirection table */
  7093. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7094. int idx = i % sizeof(val);
  7095. ent[idx] = i % (tp->irq_cnt - 1);
  7096. if (idx == sizeof(val) - 1) {
  7097. tw32(reg, val);
  7098. reg += 4;
  7099. }
  7100. }
  7101. /* Setup the "secret" hash key. */
  7102. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7103. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7104. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7105. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7106. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7107. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7108. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7109. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7110. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7111. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7112. }
  7113. tp->rx_mode = RX_MODE_ENABLE;
  7114. if (tg3_flag(tp, 5755_PLUS))
  7115. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7116. if (tg3_flag(tp, ENABLE_RSS))
  7117. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7118. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7119. RX_MODE_RSS_IPV6_HASH_EN |
  7120. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7121. RX_MODE_RSS_IPV4_HASH_EN |
  7122. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7123. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7124. udelay(10);
  7125. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7126. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7127. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7128. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7129. udelay(10);
  7130. }
  7131. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7132. udelay(10);
  7133. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7134. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7135. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7136. /* Set drive transmission level to 1.2V */
  7137. /* only if the signal pre-emphasis bit is not set */
  7138. val = tr32(MAC_SERDES_CFG);
  7139. val &= 0xfffff000;
  7140. val |= 0x880;
  7141. tw32(MAC_SERDES_CFG, val);
  7142. }
  7143. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7144. tw32(MAC_SERDES_CFG, 0x616000);
  7145. }
  7146. /* Prevent chip from dropping frames when flow control
  7147. * is enabled.
  7148. */
  7149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7150. val = 1;
  7151. else
  7152. val = 2;
  7153. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7154. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7155. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7156. /* Use hardware link auto-negotiation */
  7157. tg3_flag_set(tp, HW_AUTONEG);
  7158. }
  7159. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7160. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  7161. u32 tmp;
  7162. tmp = tr32(SERDES_RX_CTRL);
  7163. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7164. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7165. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7166. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7167. }
  7168. if (!tg3_flag(tp, USE_PHYLIB)) {
  7169. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7170. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7171. tp->link_config.speed = tp->link_config.orig_speed;
  7172. tp->link_config.duplex = tp->link_config.orig_duplex;
  7173. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7174. }
  7175. err = tg3_setup_phy(tp, 0);
  7176. if (err)
  7177. return err;
  7178. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7179. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7180. u32 tmp;
  7181. /* Clear CRC stats. */
  7182. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7183. tg3_writephy(tp, MII_TG3_TEST1,
  7184. tmp | MII_TG3_TEST1_CRC_EN);
  7185. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7186. }
  7187. }
  7188. }
  7189. __tg3_set_rx_mode(tp->dev);
  7190. /* Initialize receive rules. */
  7191. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7192. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7193. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7194. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7195. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7196. limit = 8;
  7197. else
  7198. limit = 16;
  7199. if (tg3_flag(tp, ENABLE_ASF))
  7200. limit -= 4;
  7201. switch (limit) {
  7202. case 16:
  7203. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7204. case 15:
  7205. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7206. case 14:
  7207. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7208. case 13:
  7209. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7210. case 12:
  7211. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7212. case 11:
  7213. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7214. case 10:
  7215. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7216. case 9:
  7217. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7218. case 8:
  7219. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7220. case 7:
  7221. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7222. case 6:
  7223. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7224. case 5:
  7225. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7226. case 4:
  7227. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7228. case 3:
  7229. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7230. case 2:
  7231. case 1:
  7232. default:
  7233. break;
  7234. }
  7235. if (tg3_flag(tp, ENABLE_APE))
  7236. /* Write our heartbeat update interval to APE. */
  7237. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7238. APE_HOST_HEARTBEAT_INT_DISABLE);
  7239. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7240. return 0;
  7241. }
  7242. /* Called at device open time to get the chip ready for
  7243. * packet processing. Invoked with tp->lock held.
  7244. */
  7245. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7246. {
  7247. tg3_switch_clocks(tp);
  7248. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7249. return tg3_reset_hw(tp, reset_phy);
  7250. }
  7251. #define TG3_STAT_ADD32(PSTAT, REG) \
  7252. do { u32 __val = tr32(REG); \
  7253. (PSTAT)->low += __val; \
  7254. if ((PSTAT)->low < __val) \
  7255. (PSTAT)->high += 1; \
  7256. } while (0)
  7257. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7258. {
  7259. struct tg3_hw_stats *sp = tp->hw_stats;
  7260. if (!netif_carrier_ok(tp->dev))
  7261. return;
  7262. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7263. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7264. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7265. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7266. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7267. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7268. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7269. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7270. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7271. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7272. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7273. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7274. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7275. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7276. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7277. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7278. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7279. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7280. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7281. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7282. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7283. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7284. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7285. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7286. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7287. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7288. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7289. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7290. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  7291. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7292. } else {
  7293. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7294. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7295. if (val) {
  7296. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7297. sp->rx_discards.low += val;
  7298. if (sp->rx_discards.low < val)
  7299. sp->rx_discards.high += 1;
  7300. }
  7301. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7302. }
  7303. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7304. }
  7305. static void tg3_timer(unsigned long __opaque)
  7306. {
  7307. struct tg3 *tp = (struct tg3 *) __opaque;
  7308. if (tp->irq_sync)
  7309. goto restart_timer;
  7310. spin_lock(&tp->lock);
  7311. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7312. /* All of this garbage is because when using non-tagged
  7313. * IRQ status the mailbox/status_block protocol the chip
  7314. * uses with the cpu is race prone.
  7315. */
  7316. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7317. tw32(GRC_LOCAL_CTRL,
  7318. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7319. } else {
  7320. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7321. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7322. }
  7323. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7324. tg3_flag_set(tp, RESTART_TIMER);
  7325. spin_unlock(&tp->lock);
  7326. schedule_work(&tp->reset_task);
  7327. return;
  7328. }
  7329. }
  7330. /* This part only runs once per second. */
  7331. if (!--tp->timer_counter) {
  7332. if (tg3_flag(tp, 5705_PLUS))
  7333. tg3_periodic_fetch_stats(tp);
  7334. if (tp->setlpicnt && !--tp->setlpicnt) {
  7335. u32 val = tr32(TG3_CPMU_EEE_MODE);
  7336. tw32(TG3_CPMU_EEE_MODE,
  7337. val | TG3_CPMU_EEEMD_LPI_ENABLE);
  7338. }
  7339. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7340. u32 mac_stat;
  7341. int phy_event;
  7342. mac_stat = tr32(MAC_STATUS);
  7343. phy_event = 0;
  7344. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7345. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7346. phy_event = 1;
  7347. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7348. phy_event = 1;
  7349. if (phy_event)
  7350. tg3_setup_phy(tp, 0);
  7351. } else if (tg3_flag(tp, POLL_SERDES)) {
  7352. u32 mac_stat = tr32(MAC_STATUS);
  7353. int need_setup = 0;
  7354. if (netif_carrier_ok(tp->dev) &&
  7355. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7356. need_setup = 1;
  7357. }
  7358. if (!netif_carrier_ok(tp->dev) &&
  7359. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7360. MAC_STATUS_SIGNAL_DET))) {
  7361. need_setup = 1;
  7362. }
  7363. if (need_setup) {
  7364. if (!tp->serdes_counter) {
  7365. tw32_f(MAC_MODE,
  7366. (tp->mac_mode &
  7367. ~MAC_MODE_PORT_MODE_MASK));
  7368. udelay(40);
  7369. tw32_f(MAC_MODE, tp->mac_mode);
  7370. udelay(40);
  7371. }
  7372. tg3_setup_phy(tp, 0);
  7373. }
  7374. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7375. tg3_flag(tp, 5780_CLASS)) {
  7376. tg3_serdes_parallel_detect(tp);
  7377. }
  7378. tp->timer_counter = tp->timer_multiplier;
  7379. }
  7380. /* Heartbeat is only sent once every 2 seconds.
  7381. *
  7382. * The heartbeat is to tell the ASF firmware that the host
  7383. * driver is still alive. In the event that the OS crashes,
  7384. * ASF needs to reset the hardware to free up the FIFO space
  7385. * that may be filled with rx packets destined for the host.
  7386. * If the FIFO is full, ASF will no longer function properly.
  7387. *
  7388. * Unintended resets have been reported on real time kernels
  7389. * where the timer doesn't run on time. Netpoll will also have
  7390. * same problem.
  7391. *
  7392. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7393. * to check the ring condition when the heartbeat is expiring
  7394. * before doing the reset. This will prevent most unintended
  7395. * resets.
  7396. */
  7397. if (!--tp->asf_counter) {
  7398. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7399. tg3_wait_for_event_ack(tp);
  7400. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7401. FWCMD_NICDRV_ALIVE3);
  7402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7404. TG3_FW_UPDATE_TIMEOUT_SEC);
  7405. tg3_generate_fw_event(tp);
  7406. }
  7407. tp->asf_counter = tp->asf_multiplier;
  7408. }
  7409. spin_unlock(&tp->lock);
  7410. restart_timer:
  7411. tp->timer.expires = jiffies + tp->timer_offset;
  7412. add_timer(&tp->timer);
  7413. }
  7414. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7415. {
  7416. irq_handler_t fn;
  7417. unsigned long flags;
  7418. char *name;
  7419. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7420. if (tp->irq_cnt == 1)
  7421. name = tp->dev->name;
  7422. else {
  7423. name = &tnapi->irq_lbl[0];
  7424. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7425. name[IFNAMSIZ-1] = 0;
  7426. }
  7427. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7428. fn = tg3_msi;
  7429. if (tg3_flag(tp, 1SHOT_MSI))
  7430. fn = tg3_msi_1shot;
  7431. flags = 0;
  7432. } else {
  7433. fn = tg3_interrupt;
  7434. if (tg3_flag(tp, TAGGED_STATUS))
  7435. fn = tg3_interrupt_tagged;
  7436. flags = IRQF_SHARED;
  7437. }
  7438. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7439. }
  7440. static int tg3_test_interrupt(struct tg3 *tp)
  7441. {
  7442. struct tg3_napi *tnapi = &tp->napi[0];
  7443. struct net_device *dev = tp->dev;
  7444. int err, i, intr_ok = 0;
  7445. u32 val;
  7446. if (!netif_running(dev))
  7447. return -ENODEV;
  7448. tg3_disable_ints(tp);
  7449. free_irq(tnapi->irq_vec, tnapi);
  7450. /*
  7451. * Turn off MSI one shot mode. Otherwise this test has no
  7452. * observable way to know whether the interrupt was delivered.
  7453. */
  7454. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7455. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7456. tw32(MSGINT_MODE, val);
  7457. }
  7458. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7459. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7460. if (err)
  7461. return err;
  7462. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7463. tg3_enable_ints(tp);
  7464. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7465. tnapi->coal_now);
  7466. for (i = 0; i < 5; i++) {
  7467. u32 int_mbox, misc_host_ctrl;
  7468. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7469. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7470. if ((int_mbox != 0) ||
  7471. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7472. intr_ok = 1;
  7473. break;
  7474. }
  7475. msleep(10);
  7476. }
  7477. tg3_disable_ints(tp);
  7478. free_irq(tnapi->irq_vec, tnapi);
  7479. err = tg3_request_irq(tp, 0);
  7480. if (err)
  7481. return err;
  7482. if (intr_ok) {
  7483. /* Reenable MSI one shot mode. */
  7484. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7485. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7486. tw32(MSGINT_MODE, val);
  7487. }
  7488. return 0;
  7489. }
  7490. return -EIO;
  7491. }
  7492. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7493. * successfully restored
  7494. */
  7495. static int tg3_test_msi(struct tg3 *tp)
  7496. {
  7497. int err;
  7498. u16 pci_cmd;
  7499. if (!tg3_flag(tp, USING_MSI))
  7500. return 0;
  7501. /* Turn off SERR reporting in case MSI terminates with Master
  7502. * Abort.
  7503. */
  7504. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7505. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7506. pci_cmd & ~PCI_COMMAND_SERR);
  7507. err = tg3_test_interrupt(tp);
  7508. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7509. if (!err)
  7510. return 0;
  7511. /* other failures */
  7512. if (err != -EIO)
  7513. return err;
  7514. /* MSI test failed, go back to INTx mode */
  7515. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7516. "to INTx mode. Please report this failure to the PCI "
  7517. "maintainer and include system chipset information\n");
  7518. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7519. pci_disable_msi(tp->pdev);
  7520. tg3_flag_clear(tp, USING_MSI);
  7521. tp->napi[0].irq_vec = tp->pdev->irq;
  7522. err = tg3_request_irq(tp, 0);
  7523. if (err)
  7524. return err;
  7525. /* Need to reset the chip because the MSI cycle may have terminated
  7526. * with Master Abort.
  7527. */
  7528. tg3_full_lock(tp, 1);
  7529. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7530. err = tg3_init_hw(tp, 1);
  7531. tg3_full_unlock(tp);
  7532. if (err)
  7533. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7534. return err;
  7535. }
  7536. static int tg3_request_firmware(struct tg3 *tp)
  7537. {
  7538. const __be32 *fw_data;
  7539. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7540. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7541. tp->fw_needed);
  7542. return -ENOENT;
  7543. }
  7544. fw_data = (void *)tp->fw->data;
  7545. /* Firmware blob starts with version numbers, followed by
  7546. * start address and _full_ length including BSS sections
  7547. * (which must be longer than the actual data, of course
  7548. */
  7549. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7550. if (tp->fw_len < (tp->fw->size - 12)) {
  7551. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7552. tp->fw_len, tp->fw_needed);
  7553. release_firmware(tp->fw);
  7554. tp->fw = NULL;
  7555. return -EINVAL;
  7556. }
  7557. /* We no longer need firmware; we have it. */
  7558. tp->fw_needed = NULL;
  7559. return 0;
  7560. }
  7561. static bool tg3_enable_msix(struct tg3 *tp)
  7562. {
  7563. int i, rc, cpus = num_online_cpus();
  7564. struct msix_entry msix_ent[tp->irq_max];
  7565. if (cpus == 1)
  7566. /* Just fallback to the simpler MSI mode. */
  7567. return false;
  7568. /*
  7569. * We want as many rx rings enabled as there are cpus.
  7570. * The first MSIX vector only deals with link interrupts, etc,
  7571. * so we add one to the number of vectors we are requesting.
  7572. */
  7573. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7574. for (i = 0; i < tp->irq_max; i++) {
  7575. msix_ent[i].entry = i;
  7576. msix_ent[i].vector = 0;
  7577. }
  7578. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7579. if (rc < 0) {
  7580. return false;
  7581. } else if (rc != 0) {
  7582. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7583. return false;
  7584. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7585. tp->irq_cnt, rc);
  7586. tp->irq_cnt = rc;
  7587. }
  7588. for (i = 0; i < tp->irq_max; i++)
  7589. tp->napi[i].irq_vec = msix_ent[i].vector;
  7590. netif_set_real_num_tx_queues(tp->dev, 1);
  7591. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7592. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7593. pci_disable_msix(tp->pdev);
  7594. return false;
  7595. }
  7596. if (tp->irq_cnt > 1) {
  7597. tg3_flag_set(tp, ENABLE_RSS);
  7598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7599. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7600. tg3_flag_set(tp, ENABLE_TSS);
  7601. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7602. }
  7603. }
  7604. return true;
  7605. }
  7606. static void tg3_ints_init(struct tg3 *tp)
  7607. {
  7608. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7609. !tg3_flag(tp, TAGGED_STATUS)) {
  7610. /* All MSI supporting chips should support tagged
  7611. * status. Assert that this is the case.
  7612. */
  7613. netdev_warn(tp->dev,
  7614. "MSI without TAGGED_STATUS? Not using MSI\n");
  7615. goto defcfg;
  7616. }
  7617. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7618. tg3_flag_set(tp, USING_MSIX);
  7619. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7620. tg3_flag_set(tp, USING_MSI);
  7621. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7622. u32 msi_mode = tr32(MSGINT_MODE);
  7623. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7624. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7625. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7626. }
  7627. defcfg:
  7628. if (!tg3_flag(tp, USING_MSIX)) {
  7629. tp->irq_cnt = 1;
  7630. tp->napi[0].irq_vec = tp->pdev->irq;
  7631. netif_set_real_num_tx_queues(tp->dev, 1);
  7632. netif_set_real_num_rx_queues(tp->dev, 1);
  7633. }
  7634. }
  7635. static void tg3_ints_fini(struct tg3 *tp)
  7636. {
  7637. if (tg3_flag(tp, USING_MSIX))
  7638. pci_disable_msix(tp->pdev);
  7639. else if (tg3_flag(tp, USING_MSI))
  7640. pci_disable_msi(tp->pdev);
  7641. tg3_flag_clear(tp, USING_MSI);
  7642. tg3_flag_clear(tp, USING_MSIX);
  7643. tg3_flag_clear(tp, ENABLE_RSS);
  7644. tg3_flag_clear(tp, ENABLE_TSS);
  7645. }
  7646. static int tg3_open(struct net_device *dev)
  7647. {
  7648. struct tg3 *tp = netdev_priv(dev);
  7649. int i, err;
  7650. if (tp->fw_needed) {
  7651. err = tg3_request_firmware(tp);
  7652. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7653. if (err)
  7654. return err;
  7655. } else if (err) {
  7656. netdev_warn(tp->dev, "TSO capability disabled\n");
  7657. tg3_flag_clear(tp, TSO_CAPABLE);
  7658. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7659. netdev_notice(tp->dev, "TSO capability restored\n");
  7660. tg3_flag_set(tp, TSO_CAPABLE);
  7661. }
  7662. }
  7663. netif_carrier_off(tp->dev);
  7664. err = tg3_power_up(tp);
  7665. if (err)
  7666. return err;
  7667. tg3_full_lock(tp, 0);
  7668. tg3_disable_ints(tp);
  7669. tg3_flag_clear(tp, INIT_COMPLETE);
  7670. tg3_full_unlock(tp);
  7671. /*
  7672. * Setup interrupts first so we know how
  7673. * many NAPI resources to allocate
  7674. */
  7675. tg3_ints_init(tp);
  7676. /* The placement of this call is tied
  7677. * to the setup and use of Host TX descriptors.
  7678. */
  7679. err = tg3_alloc_consistent(tp);
  7680. if (err)
  7681. goto err_out1;
  7682. tg3_napi_init(tp);
  7683. tg3_napi_enable(tp);
  7684. for (i = 0; i < tp->irq_cnt; i++) {
  7685. struct tg3_napi *tnapi = &tp->napi[i];
  7686. err = tg3_request_irq(tp, i);
  7687. if (err) {
  7688. for (i--; i >= 0; i--)
  7689. free_irq(tnapi->irq_vec, tnapi);
  7690. break;
  7691. }
  7692. }
  7693. if (err)
  7694. goto err_out2;
  7695. tg3_full_lock(tp, 0);
  7696. err = tg3_init_hw(tp, 1);
  7697. if (err) {
  7698. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7699. tg3_free_rings(tp);
  7700. } else {
  7701. if (tg3_flag(tp, TAGGED_STATUS))
  7702. tp->timer_offset = HZ;
  7703. else
  7704. tp->timer_offset = HZ / 10;
  7705. BUG_ON(tp->timer_offset > HZ);
  7706. tp->timer_counter = tp->timer_multiplier =
  7707. (HZ / tp->timer_offset);
  7708. tp->asf_counter = tp->asf_multiplier =
  7709. ((HZ / tp->timer_offset) * 2);
  7710. init_timer(&tp->timer);
  7711. tp->timer.expires = jiffies + tp->timer_offset;
  7712. tp->timer.data = (unsigned long) tp;
  7713. tp->timer.function = tg3_timer;
  7714. }
  7715. tg3_full_unlock(tp);
  7716. if (err)
  7717. goto err_out3;
  7718. if (tg3_flag(tp, USING_MSI)) {
  7719. err = tg3_test_msi(tp);
  7720. if (err) {
  7721. tg3_full_lock(tp, 0);
  7722. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7723. tg3_free_rings(tp);
  7724. tg3_full_unlock(tp);
  7725. goto err_out2;
  7726. }
  7727. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7728. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7729. tw32(PCIE_TRANSACTION_CFG,
  7730. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7731. }
  7732. }
  7733. tg3_phy_start(tp);
  7734. tg3_full_lock(tp, 0);
  7735. add_timer(&tp->timer);
  7736. tg3_flag_set(tp, INIT_COMPLETE);
  7737. tg3_enable_ints(tp);
  7738. tg3_full_unlock(tp);
  7739. netif_tx_start_all_queues(dev);
  7740. /*
  7741. * Reset loopback feature if it was turned on while the device was down
  7742. * make sure that it's installed properly now.
  7743. */
  7744. if (dev->features & NETIF_F_LOOPBACK)
  7745. tg3_set_loopback(dev, dev->features);
  7746. return 0;
  7747. err_out3:
  7748. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7749. struct tg3_napi *tnapi = &tp->napi[i];
  7750. free_irq(tnapi->irq_vec, tnapi);
  7751. }
  7752. err_out2:
  7753. tg3_napi_disable(tp);
  7754. tg3_napi_fini(tp);
  7755. tg3_free_consistent(tp);
  7756. err_out1:
  7757. tg3_ints_fini(tp);
  7758. return err;
  7759. }
  7760. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7761. struct rtnl_link_stats64 *);
  7762. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7763. static int tg3_close(struct net_device *dev)
  7764. {
  7765. int i;
  7766. struct tg3 *tp = netdev_priv(dev);
  7767. tg3_napi_disable(tp);
  7768. cancel_work_sync(&tp->reset_task);
  7769. netif_tx_stop_all_queues(dev);
  7770. del_timer_sync(&tp->timer);
  7771. tg3_phy_stop(tp);
  7772. tg3_full_lock(tp, 1);
  7773. tg3_disable_ints(tp);
  7774. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7775. tg3_free_rings(tp);
  7776. tg3_flag_clear(tp, INIT_COMPLETE);
  7777. tg3_full_unlock(tp);
  7778. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7779. struct tg3_napi *tnapi = &tp->napi[i];
  7780. free_irq(tnapi->irq_vec, tnapi);
  7781. }
  7782. tg3_ints_fini(tp);
  7783. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7784. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7785. sizeof(tp->estats_prev));
  7786. tg3_napi_fini(tp);
  7787. tg3_free_consistent(tp);
  7788. tg3_power_down(tp);
  7789. netif_carrier_off(tp->dev);
  7790. return 0;
  7791. }
  7792. static inline u64 get_stat64(tg3_stat64_t *val)
  7793. {
  7794. return ((u64)val->high << 32) | ((u64)val->low);
  7795. }
  7796. static u64 calc_crc_errors(struct tg3 *tp)
  7797. {
  7798. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7799. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7800. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7801. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7802. u32 val;
  7803. spin_lock_bh(&tp->lock);
  7804. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7805. tg3_writephy(tp, MII_TG3_TEST1,
  7806. val | MII_TG3_TEST1_CRC_EN);
  7807. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7808. } else
  7809. val = 0;
  7810. spin_unlock_bh(&tp->lock);
  7811. tp->phy_crc_errors += val;
  7812. return tp->phy_crc_errors;
  7813. }
  7814. return get_stat64(&hw_stats->rx_fcs_errors);
  7815. }
  7816. #define ESTAT_ADD(member) \
  7817. estats->member = old_estats->member + \
  7818. get_stat64(&hw_stats->member)
  7819. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7820. {
  7821. struct tg3_ethtool_stats *estats = &tp->estats;
  7822. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7823. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7824. if (!hw_stats)
  7825. return old_estats;
  7826. ESTAT_ADD(rx_octets);
  7827. ESTAT_ADD(rx_fragments);
  7828. ESTAT_ADD(rx_ucast_packets);
  7829. ESTAT_ADD(rx_mcast_packets);
  7830. ESTAT_ADD(rx_bcast_packets);
  7831. ESTAT_ADD(rx_fcs_errors);
  7832. ESTAT_ADD(rx_align_errors);
  7833. ESTAT_ADD(rx_xon_pause_rcvd);
  7834. ESTAT_ADD(rx_xoff_pause_rcvd);
  7835. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7836. ESTAT_ADD(rx_xoff_entered);
  7837. ESTAT_ADD(rx_frame_too_long_errors);
  7838. ESTAT_ADD(rx_jabbers);
  7839. ESTAT_ADD(rx_undersize_packets);
  7840. ESTAT_ADD(rx_in_length_errors);
  7841. ESTAT_ADD(rx_out_length_errors);
  7842. ESTAT_ADD(rx_64_or_less_octet_packets);
  7843. ESTAT_ADD(rx_65_to_127_octet_packets);
  7844. ESTAT_ADD(rx_128_to_255_octet_packets);
  7845. ESTAT_ADD(rx_256_to_511_octet_packets);
  7846. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7847. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7848. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7849. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7850. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7851. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7852. ESTAT_ADD(tx_octets);
  7853. ESTAT_ADD(tx_collisions);
  7854. ESTAT_ADD(tx_xon_sent);
  7855. ESTAT_ADD(tx_xoff_sent);
  7856. ESTAT_ADD(tx_flow_control);
  7857. ESTAT_ADD(tx_mac_errors);
  7858. ESTAT_ADD(tx_single_collisions);
  7859. ESTAT_ADD(tx_mult_collisions);
  7860. ESTAT_ADD(tx_deferred);
  7861. ESTAT_ADD(tx_excessive_collisions);
  7862. ESTAT_ADD(tx_late_collisions);
  7863. ESTAT_ADD(tx_collide_2times);
  7864. ESTAT_ADD(tx_collide_3times);
  7865. ESTAT_ADD(tx_collide_4times);
  7866. ESTAT_ADD(tx_collide_5times);
  7867. ESTAT_ADD(tx_collide_6times);
  7868. ESTAT_ADD(tx_collide_7times);
  7869. ESTAT_ADD(tx_collide_8times);
  7870. ESTAT_ADD(tx_collide_9times);
  7871. ESTAT_ADD(tx_collide_10times);
  7872. ESTAT_ADD(tx_collide_11times);
  7873. ESTAT_ADD(tx_collide_12times);
  7874. ESTAT_ADD(tx_collide_13times);
  7875. ESTAT_ADD(tx_collide_14times);
  7876. ESTAT_ADD(tx_collide_15times);
  7877. ESTAT_ADD(tx_ucast_packets);
  7878. ESTAT_ADD(tx_mcast_packets);
  7879. ESTAT_ADD(tx_bcast_packets);
  7880. ESTAT_ADD(tx_carrier_sense_errors);
  7881. ESTAT_ADD(tx_discards);
  7882. ESTAT_ADD(tx_errors);
  7883. ESTAT_ADD(dma_writeq_full);
  7884. ESTAT_ADD(dma_write_prioq_full);
  7885. ESTAT_ADD(rxbds_empty);
  7886. ESTAT_ADD(rx_discards);
  7887. ESTAT_ADD(rx_errors);
  7888. ESTAT_ADD(rx_threshold_hit);
  7889. ESTAT_ADD(dma_readq_full);
  7890. ESTAT_ADD(dma_read_prioq_full);
  7891. ESTAT_ADD(tx_comp_queue_full);
  7892. ESTAT_ADD(ring_set_send_prod_index);
  7893. ESTAT_ADD(ring_status_update);
  7894. ESTAT_ADD(nic_irqs);
  7895. ESTAT_ADD(nic_avoided_irqs);
  7896. ESTAT_ADD(nic_tx_threshold_hit);
  7897. return estats;
  7898. }
  7899. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7900. struct rtnl_link_stats64 *stats)
  7901. {
  7902. struct tg3 *tp = netdev_priv(dev);
  7903. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7904. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7905. if (!hw_stats)
  7906. return old_stats;
  7907. stats->rx_packets = old_stats->rx_packets +
  7908. get_stat64(&hw_stats->rx_ucast_packets) +
  7909. get_stat64(&hw_stats->rx_mcast_packets) +
  7910. get_stat64(&hw_stats->rx_bcast_packets);
  7911. stats->tx_packets = old_stats->tx_packets +
  7912. get_stat64(&hw_stats->tx_ucast_packets) +
  7913. get_stat64(&hw_stats->tx_mcast_packets) +
  7914. get_stat64(&hw_stats->tx_bcast_packets);
  7915. stats->rx_bytes = old_stats->rx_bytes +
  7916. get_stat64(&hw_stats->rx_octets);
  7917. stats->tx_bytes = old_stats->tx_bytes +
  7918. get_stat64(&hw_stats->tx_octets);
  7919. stats->rx_errors = old_stats->rx_errors +
  7920. get_stat64(&hw_stats->rx_errors);
  7921. stats->tx_errors = old_stats->tx_errors +
  7922. get_stat64(&hw_stats->tx_errors) +
  7923. get_stat64(&hw_stats->tx_mac_errors) +
  7924. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7925. get_stat64(&hw_stats->tx_discards);
  7926. stats->multicast = old_stats->multicast +
  7927. get_stat64(&hw_stats->rx_mcast_packets);
  7928. stats->collisions = old_stats->collisions +
  7929. get_stat64(&hw_stats->tx_collisions);
  7930. stats->rx_length_errors = old_stats->rx_length_errors +
  7931. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7932. get_stat64(&hw_stats->rx_undersize_packets);
  7933. stats->rx_over_errors = old_stats->rx_over_errors +
  7934. get_stat64(&hw_stats->rxbds_empty);
  7935. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7936. get_stat64(&hw_stats->rx_align_errors);
  7937. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7938. get_stat64(&hw_stats->tx_discards);
  7939. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7940. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7941. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7942. calc_crc_errors(tp);
  7943. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7944. get_stat64(&hw_stats->rx_discards);
  7945. stats->rx_dropped = tp->rx_dropped;
  7946. return stats;
  7947. }
  7948. static inline u32 calc_crc(unsigned char *buf, int len)
  7949. {
  7950. u32 reg;
  7951. u32 tmp;
  7952. int j, k;
  7953. reg = 0xffffffff;
  7954. for (j = 0; j < len; j++) {
  7955. reg ^= buf[j];
  7956. for (k = 0; k < 8; k++) {
  7957. tmp = reg & 0x01;
  7958. reg >>= 1;
  7959. if (tmp)
  7960. reg ^= 0xedb88320;
  7961. }
  7962. }
  7963. return ~reg;
  7964. }
  7965. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7966. {
  7967. /* accept or reject all multicast frames */
  7968. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7969. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7970. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7971. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7972. }
  7973. static void __tg3_set_rx_mode(struct net_device *dev)
  7974. {
  7975. struct tg3 *tp = netdev_priv(dev);
  7976. u32 rx_mode;
  7977. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7978. RX_MODE_KEEP_VLAN_TAG);
  7979. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7980. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7981. * flag clear.
  7982. */
  7983. if (!tg3_flag(tp, ENABLE_ASF))
  7984. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7985. #endif
  7986. if (dev->flags & IFF_PROMISC) {
  7987. /* Promiscuous mode. */
  7988. rx_mode |= RX_MODE_PROMISC;
  7989. } else if (dev->flags & IFF_ALLMULTI) {
  7990. /* Accept all multicast. */
  7991. tg3_set_multi(tp, 1);
  7992. } else if (netdev_mc_empty(dev)) {
  7993. /* Reject all multicast. */
  7994. tg3_set_multi(tp, 0);
  7995. } else {
  7996. /* Accept one or more multicast(s). */
  7997. struct netdev_hw_addr *ha;
  7998. u32 mc_filter[4] = { 0, };
  7999. u32 regidx;
  8000. u32 bit;
  8001. u32 crc;
  8002. netdev_for_each_mc_addr(ha, dev) {
  8003. crc = calc_crc(ha->addr, ETH_ALEN);
  8004. bit = ~crc & 0x7f;
  8005. regidx = (bit & 0x60) >> 5;
  8006. bit &= 0x1f;
  8007. mc_filter[regidx] |= (1 << bit);
  8008. }
  8009. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8010. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8011. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8012. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8013. }
  8014. if (rx_mode != tp->rx_mode) {
  8015. tp->rx_mode = rx_mode;
  8016. tw32_f(MAC_RX_MODE, rx_mode);
  8017. udelay(10);
  8018. }
  8019. }
  8020. static void tg3_set_rx_mode(struct net_device *dev)
  8021. {
  8022. struct tg3 *tp = netdev_priv(dev);
  8023. if (!netif_running(dev))
  8024. return;
  8025. tg3_full_lock(tp, 0);
  8026. __tg3_set_rx_mode(dev);
  8027. tg3_full_unlock(tp);
  8028. }
  8029. static int tg3_get_regs_len(struct net_device *dev)
  8030. {
  8031. return TG3_REG_BLK_SIZE;
  8032. }
  8033. static void tg3_get_regs(struct net_device *dev,
  8034. struct ethtool_regs *regs, void *_p)
  8035. {
  8036. struct tg3 *tp = netdev_priv(dev);
  8037. regs->version = 0;
  8038. memset(_p, 0, TG3_REG_BLK_SIZE);
  8039. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8040. return;
  8041. tg3_full_lock(tp, 0);
  8042. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8043. tg3_full_unlock(tp);
  8044. }
  8045. static int tg3_get_eeprom_len(struct net_device *dev)
  8046. {
  8047. struct tg3 *tp = netdev_priv(dev);
  8048. return tp->nvram_size;
  8049. }
  8050. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8051. {
  8052. struct tg3 *tp = netdev_priv(dev);
  8053. int ret;
  8054. u8 *pd;
  8055. u32 i, offset, len, b_offset, b_count;
  8056. __be32 val;
  8057. if (tg3_flag(tp, NO_NVRAM))
  8058. return -EINVAL;
  8059. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8060. return -EAGAIN;
  8061. offset = eeprom->offset;
  8062. len = eeprom->len;
  8063. eeprom->len = 0;
  8064. eeprom->magic = TG3_EEPROM_MAGIC;
  8065. if (offset & 3) {
  8066. /* adjustments to start on required 4 byte boundary */
  8067. b_offset = offset & 3;
  8068. b_count = 4 - b_offset;
  8069. if (b_count > len) {
  8070. /* i.e. offset=1 len=2 */
  8071. b_count = len;
  8072. }
  8073. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8074. if (ret)
  8075. return ret;
  8076. memcpy(data, ((char *)&val) + b_offset, b_count);
  8077. len -= b_count;
  8078. offset += b_count;
  8079. eeprom->len += b_count;
  8080. }
  8081. /* read bytes up to the last 4 byte boundary */
  8082. pd = &data[eeprom->len];
  8083. for (i = 0; i < (len - (len & 3)); i += 4) {
  8084. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8085. if (ret) {
  8086. eeprom->len += i;
  8087. return ret;
  8088. }
  8089. memcpy(pd + i, &val, 4);
  8090. }
  8091. eeprom->len += i;
  8092. if (len & 3) {
  8093. /* read last bytes not ending on 4 byte boundary */
  8094. pd = &data[eeprom->len];
  8095. b_count = len & 3;
  8096. b_offset = offset + len - b_count;
  8097. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8098. if (ret)
  8099. return ret;
  8100. memcpy(pd, &val, b_count);
  8101. eeprom->len += b_count;
  8102. }
  8103. return 0;
  8104. }
  8105. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8106. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8107. {
  8108. struct tg3 *tp = netdev_priv(dev);
  8109. int ret;
  8110. u32 offset, len, b_offset, odd_len;
  8111. u8 *buf;
  8112. __be32 start, end;
  8113. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8114. return -EAGAIN;
  8115. if (tg3_flag(tp, NO_NVRAM) ||
  8116. eeprom->magic != TG3_EEPROM_MAGIC)
  8117. return -EINVAL;
  8118. offset = eeprom->offset;
  8119. len = eeprom->len;
  8120. if ((b_offset = (offset & 3))) {
  8121. /* adjustments to start on required 4 byte boundary */
  8122. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8123. if (ret)
  8124. return ret;
  8125. len += b_offset;
  8126. offset &= ~3;
  8127. if (len < 4)
  8128. len = 4;
  8129. }
  8130. odd_len = 0;
  8131. if (len & 3) {
  8132. /* adjustments to end on required 4 byte boundary */
  8133. odd_len = 1;
  8134. len = (len + 3) & ~3;
  8135. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8136. if (ret)
  8137. return ret;
  8138. }
  8139. buf = data;
  8140. if (b_offset || odd_len) {
  8141. buf = kmalloc(len, GFP_KERNEL);
  8142. if (!buf)
  8143. return -ENOMEM;
  8144. if (b_offset)
  8145. memcpy(buf, &start, 4);
  8146. if (odd_len)
  8147. memcpy(buf+len-4, &end, 4);
  8148. memcpy(buf + b_offset, data, eeprom->len);
  8149. }
  8150. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8151. if (buf != data)
  8152. kfree(buf);
  8153. return ret;
  8154. }
  8155. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8156. {
  8157. struct tg3 *tp = netdev_priv(dev);
  8158. if (tg3_flag(tp, USE_PHYLIB)) {
  8159. struct phy_device *phydev;
  8160. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8161. return -EAGAIN;
  8162. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8163. return phy_ethtool_gset(phydev, cmd);
  8164. }
  8165. cmd->supported = (SUPPORTED_Autoneg);
  8166. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8167. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8168. SUPPORTED_1000baseT_Full);
  8169. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8170. cmd->supported |= (SUPPORTED_100baseT_Half |
  8171. SUPPORTED_100baseT_Full |
  8172. SUPPORTED_10baseT_Half |
  8173. SUPPORTED_10baseT_Full |
  8174. SUPPORTED_TP);
  8175. cmd->port = PORT_TP;
  8176. } else {
  8177. cmd->supported |= SUPPORTED_FIBRE;
  8178. cmd->port = PORT_FIBRE;
  8179. }
  8180. cmd->advertising = tp->link_config.advertising;
  8181. if (netif_running(dev)) {
  8182. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8183. cmd->duplex = tp->link_config.active_duplex;
  8184. } else {
  8185. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8186. cmd->duplex = DUPLEX_INVALID;
  8187. }
  8188. cmd->phy_address = tp->phy_addr;
  8189. cmd->transceiver = XCVR_INTERNAL;
  8190. cmd->autoneg = tp->link_config.autoneg;
  8191. cmd->maxtxpkt = 0;
  8192. cmd->maxrxpkt = 0;
  8193. return 0;
  8194. }
  8195. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8196. {
  8197. struct tg3 *tp = netdev_priv(dev);
  8198. u32 speed = ethtool_cmd_speed(cmd);
  8199. if (tg3_flag(tp, USE_PHYLIB)) {
  8200. struct phy_device *phydev;
  8201. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8202. return -EAGAIN;
  8203. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8204. return phy_ethtool_sset(phydev, cmd);
  8205. }
  8206. if (cmd->autoneg != AUTONEG_ENABLE &&
  8207. cmd->autoneg != AUTONEG_DISABLE)
  8208. return -EINVAL;
  8209. if (cmd->autoneg == AUTONEG_DISABLE &&
  8210. cmd->duplex != DUPLEX_FULL &&
  8211. cmd->duplex != DUPLEX_HALF)
  8212. return -EINVAL;
  8213. if (cmd->autoneg == AUTONEG_ENABLE) {
  8214. u32 mask = ADVERTISED_Autoneg |
  8215. ADVERTISED_Pause |
  8216. ADVERTISED_Asym_Pause;
  8217. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8218. mask |= ADVERTISED_1000baseT_Half |
  8219. ADVERTISED_1000baseT_Full;
  8220. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8221. mask |= ADVERTISED_100baseT_Half |
  8222. ADVERTISED_100baseT_Full |
  8223. ADVERTISED_10baseT_Half |
  8224. ADVERTISED_10baseT_Full |
  8225. ADVERTISED_TP;
  8226. else
  8227. mask |= ADVERTISED_FIBRE;
  8228. if (cmd->advertising & ~mask)
  8229. return -EINVAL;
  8230. mask &= (ADVERTISED_1000baseT_Half |
  8231. ADVERTISED_1000baseT_Full |
  8232. ADVERTISED_100baseT_Half |
  8233. ADVERTISED_100baseT_Full |
  8234. ADVERTISED_10baseT_Half |
  8235. ADVERTISED_10baseT_Full);
  8236. cmd->advertising &= mask;
  8237. } else {
  8238. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8239. if (speed != SPEED_1000)
  8240. return -EINVAL;
  8241. if (cmd->duplex != DUPLEX_FULL)
  8242. return -EINVAL;
  8243. } else {
  8244. if (speed != SPEED_100 &&
  8245. speed != SPEED_10)
  8246. return -EINVAL;
  8247. }
  8248. }
  8249. tg3_full_lock(tp, 0);
  8250. tp->link_config.autoneg = cmd->autoneg;
  8251. if (cmd->autoneg == AUTONEG_ENABLE) {
  8252. tp->link_config.advertising = (cmd->advertising |
  8253. ADVERTISED_Autoneg);
  8254. tp->link_config.speed = SPEED_INVALID;
  8255. tp->link_config.duplex = DUPLEX_INVALID;
  8256. } else {
  8257. tp->link_config.advertising = 0;
  8258. tp->link_config.speed = speed;
  8259. tp->link_config.duplex = cmd->duplex;
  8260. }
  8261. tp->link_config.orig_speed = tp->link_config.speed;
  8262. tp->link_config.orig_duplex = tp->link_config.duplex;
  8263. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8264. if (netif_running(dev))
  8265. tg3_setup_phy(tp, 1);
  8266. tg3_full_unlock(tp);
  8267. return 0;
  8268. }
  8269. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8270. {
  8271. struct tg3 *tp = netdev_priv(dev);
  8272. strcpy(info->driver, DRV_MODULE_NAME);
  8273. strcpy(info->version, DRV_MODULE_VERSION);
  8274. strcpy(info->fw_version, tp->fw_ver);
  8275. strcpy(info->bus_info, pci_name(tp->pdev));
  8276. }
  8277. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8278. {
  8279. struct tg3 *tp = netdev_priv(dev);
  8280. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8281. wol->supported = WAKE_MAGIC;
  8282. else
  8283. wol->supported = 0;
  8284. wol->wolopts = 0;
  8285. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8286. wol->wolopts = WAKE_MAGIC;
  8287. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8288. }
  8289. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8290. {
  8291. struct tg3 *tp = netdev_priv(dev);
  8292. struct device *dp = &tp->pdev->dev;
  8293. if (wol->wolopts & ~WAKE_MAGIC)
  8294. return -EINVAL;
  8295. if ((wol->wolopts & WAKE_MAGIC) &&
  8296. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8297. return -EINVAL;
  8298. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8299. spin_lock_bh(&tp->lock);
  8300. if (device_may_wakeup(dp))
  8301. tg3_flag_set(tp, WOL_ENABLE);
  8302. else
  8303. tg3_flag_clear(tp, WOL_ENABLE);
  8304. spin_unlock_bh(&tp->lock);
  8305. return 0;
  8306. }
  8307. static u32 tg3_get_msglevel(struct net_device *dev)
  8308. {
  8309. struct tg3 *tp = netdev_priv(dev);
  8310. return tp->msg_enable;
  8311. }
  8312. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8313. {
  8314. struct tg3 *tp = netdev_priv(dev);
  8315. tp->msg_enable = value;
  8316. }
  8317. static int tg3_nway_reset(struct net_device *dev)
  8318. {
  8319. struct tg3 *tp = netdev_priv(dev);
  8320. int r;
  8321. if (!netif_running(dev))
  8322. return -EAGAIN;
  8323. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8324. return -EINVAL;
  8325. if (tg3_flag(tp, USE_PHYLIB)) {
  8326. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8327. return -EAGAIN;
  8328. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8329. } else {
  8330. u32 bmcr;
  8331. spin_lock_bh(&tp->lock);
  8332. r = -EINVAL;
  8333. tg3_readphy(tp, MII_BMCR, &bmcr);
  8334. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8335. ((bmcr & BMCR_ANENABLE) ||
  8336. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8337. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8338. BMCR_ANENABLE);
  8339. r = 0;
  8340. }
  8341. spin_unlock_bh(&tp->lock);
  8342. }
  8343. return r;
  8344. }
  8345. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8346. {
  8347. struct tg3 *tp = netdev_priv(dev);
  8348. ering->rx_max_pending = tp->rx_std_ring_mask;
  8349. ering->rx_mini_max_pending = 0;
  8350. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8351. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8352. else
  8353. ering->rx_jumbo_max_pending = 0;
  8354. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8355. ering->rx_pending = tp->rx_pending;
  8356. ering->rx_mini_pending = 0;
  8357. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8358. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8359. else
  8360. ering->rx_jumbo_pending = 0;
  8361. ering->tx_pending = tp->napi[0].tx_pending;
  8362. }
  8363. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8364. {
  8365. struct tg3 *tp = netdev_priv(dev);
  8366. int i, irq_sync = 0, err = 0;
  8367. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8368. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8369. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8370. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8371. (tg3_flag(tp, TSO_BUG) &&
  8372. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8373. return -EINVAL;
  8374. if (netif_running(dev)) {
  8375. tg3_phy_stop(tp);
  8376. tg3_netif_stop(tp);
  8377. irq_sync = 1;
  8378. }
  8379. tg3_full_lock(tp, irq_sync);
  8380. tp->rx_pending = ering->rx_pending;
  8381. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8382. tp->rx_pending > 63)
  8383. tp->rx_pending = 63;
  8384. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8385. for (i = 0; i < tp->irq_max; i++)
  8386. tp->napi[i].tx_pending = ering->tx_pending;
  8387. if (netif_running(dev)) {
  8388. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8389. err = tg3_restart_hw(tp, 1);
  8390. if (!err)
  8391. tg3_netif_start(tp);
  8392. }
  8393. tg3_full_unlock(tp);
  8394. if (irq_sync && !err)
  8395. tg3_phy_start(tp);
  8396. return err;
  8397. }
  8398. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8399. {
  8400. struct tg3 *tp = netdev_priv(dev);
  8401. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8402. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8403. epause->rx_pause = 1;
  8404. else
  8405. epause->rx_pause = 0;
  8406. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8407. epause->tx_pause = 1;
  8408. else
  8409. epause->tx_pause = 0;
  8410. }
  8411. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8412. {
  8413. struct tg3 *tp = netdev_priv(dev);
  8414. int err = 0;
  8415. if (tg3_flag(tp, USE_PHYLIB)) {
  8416. u32 newadv;
  8417. struct phy_device *phydev;
  8418. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8419. if (!(phydev->supported & SUPPORTED_Pause) ||
  8420. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8421. (epause->rx_pause != epause->tx_pause)))
  8422. return -EINVAL;
  8423. tp->link_config.flowctrl = 0;
  8424. if (epause->rx_pause) {
  8425. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8426. if (epause->tx_pause) {
  8427. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8428. newadv = ADVERTISED_Pause;
  8429. } else
  8430. newadv = ADVERTISED_Pause |
  8431. ADVERTISED_Asym_Pause;
  8432. } else if (epause->tx_pause) {
  8433. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8434. newadv = ADVERTISED_Asym_Pause;
  8435. } else
  8436. newadv = 0;
  8437. if (epause->autoneg)
  8438. tg3_flag_set(tp, PAUSE_AUTONEG);
  8439. else
  8440. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8441. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8442. u32 oldadv = phydev->advertising &
  8443. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8444. if (oldadv != newadv) {
  8445. phydev->advertising &=
  8446. ~(ADVERTISED_Pause |
  8447. ADVERTISED_Asym_Pause);
  8448. phydev->advertising |= newadv;
  8449. if (phydev->autoneg) {
  8450. /*
  8451. * Always renegotiate the link to
  8452. * inform our link partner of our
  8453. * flow control settings, even if the
  8454. * flow control is forced. Let
  8455. * tg3_adjust_link() do the final
  8456. * flow control setup.
  8457. */
  8458. return phy_start_aneg(phydev);
  8459. }
  8460. }
  8461. if (!epause->autoneg)
  8462. tg3_setup_flow_control(tp, 0, 0);
  8463. } else {
  8464. tp->link_config.orig_advertising &=
  8465. ~(ADVERTISED_Pause |
  8466. ADVERTISED_Asym_Pause);
  8467. tp->link_config.orig_advertising |= newadv;
  8468. }
  8469. } else {
  8470. int irq_sync = 0;
  8471. if (netif_running(dev)) {
  8472. tg3_netif_stop(tp);
  8473. irq_sync = 1;
  8474. }
  8475. tg3_full_lock(tp, irq_sync);
  8476. if (epause->autoneg)
  8477. tg3_flag_set(tp, PAUSE_AUTONEG);
  8478. else
  8479. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8480. if (epause->rx_pause)
  8481. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8482. else
  8483. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8484. if (epause->tx_pause)
  8485. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8486. else
  8487. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8488. if (netif_running(dev)) {
  8489. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8490. err = tg3_restart_hw(tp, 1);
  8491. if (!err)
  8492. tg3_netif_start(tp);
  8493. }
  8494. tg3_full_unlock(tp);
  8495. }
  8496. return err;
  8497. }
  8498. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8499. {
  8500. switch (sset) {
  8501. case ETH_SS_TEST:
  8502. return TG3_NUM_TEST;
  8503. case ETH_SS_STATS:
  8504. return TG3_NUM_STATS;
  8505. default:
  8506. return -EOPNOTSUPP;
  8507. }
  8508. }
  8509. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8510. {
  8511. switch (stringset) {
  8512. case ETH_SS_STATS:
  8513. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8514. break;
  8515. case ETH_SS_TEST:
  8516. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8517. break;
  8518. default:
  8519. WARN_ON(1); /* we need a WARN() */
  8520. break;
  8521. }
  8522. }
  8523. static int tg3_set_phys_id(struct net_device *dev,
  8524. enum ethtool_phys_id_state state)
  8525. {
  8526. struct tg3 *tp = netdev_priv(dev);
  8527. if (!netif_running(tp->dev))
  8528. return -EAGAIN;
  8529. switch (state) {
  8530. case ETHTOOL_ID_ACTIVE:
  8531. return 1; /* cycle on/off once per second */
  8532. case ETHTOOL_ID_ON:
  8533. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8534. LED_CTRL_1000MBPS_ON |
  8535. LED_CTRL_100MBPS_ON |
  8536. LED_CTRL_10MBPS_ON |
  8537. LED_CTRL_TRAFFIC_OVERRIDE |
  8538. LED_CTRL_TRAFFIC_BLINK |
  8539. LED_CTRL_TRAFFIC_LED);
  8540. break;
  8541. case ETHTOOL_ID_OFF:
  8542. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8543. LED_CTRL_TRAFFIC_OVERRIDE);
  8544. break;
  8545. case ETHTOOL_ID_INACTIVE:
  8546. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8547. break;
  8548. }
  8549. return 0;
  8550. }
  8551. static void tg3_get_ethtool_stats(struct net_device *dev,
  8552. struct ethtool_stats *estats, u64 *tmp_stats)
  8553. {
  8554. struct tg3 *tp = netdev_priv(dev);
  8555. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8556. }
  8557. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8558. {
  8559. int i;
  8560. __be32 *buf;
  8561. u32 offset = 0, len = 0;
  8562. u32 magic, val;
  8563. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8564. return NULL;
  8565. if (magic == TG3_EEPROM_MAGIC) {
  8566. for (offset = TG3_NVM_DIR_START;
  8567. offset < TG3_NVM_DIR_END;
  8568. offset += TG3_NVM_DIRENT_SIZE) {
  8569. if (tg3_nvram_read(tp, offset, &val))
  8570. return NULL;
  8571. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8572. TG3_NVM_DIRTYPE_EXTVPD)
  8573. break;
  8574. }
  8575. if (offset != TG3_NVM_DIR_END) {
  8576. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8577. if (tg3_nvram_read(tp, offset + 4, &offset))
  8578. return NULL;
  8579. offset = tg3_nvram_logical_addr(tp, offset);
  8580. }
  8581. }
  8582. if (!offset || !len) {
  8583. offset = TG3_NVM_VPD_OFF;
  8584. len = TG3_NVM_VPD_LEN;
  8585. }
  8586. buf = kmalloc(len, GFP_KERNEL);
  8587. if (buf == NULL)
  8588. return NULL;
  8589. if (magic == TG3_EEPROM_MAGIC) {
  8590. for (i = 0; i < len; i += 4) {
  8591. /* The data is in little-endian format in NVRAM.
  8592. * Use the big-endian read routines to preserve
  8593. * the byte order as it exists in NVRAM.
  8594. */
  8595. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8596. goto error;
  8597. }
  8598. } else {
  8599. u8 *ptr;
  8600. ssize_t cnt;
  8601. unsigned int pos = 0;
  8602. ptr = (u8 *)&buf[0];
  8603. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8604. cnt = pci_read_vpd(tp->pdev, pos,
  8605. len - pos, ptr);
  8606. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8607. cnt = 0;
  8608. else if (cnt < 0)
  8609. goto error;
  8610. }
  8611. if (pos != len)
  8612. goto error;
  8613. }
  8614. return buf;
  8615. error:
  8616. kfree(buf);
  8617. return NULL;
  8618. }
  8619. #define NVRAM_TEST_SIZE 0x100
  8620. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8621. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8622. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8623. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8624. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8625. static int tg3_test_nvram(struct tg3 *tp)
  8626. {
  8627. u32 csum, magic;
  8628. __be32 *buf;
  8629. int i, j, k, err = 0, size;
  8630. if (tg3_flag(tp, NO_NVRAM))
  8631. return 0;
  8632. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8633. return -EIO;
  8634. if (magic == TG3_EEPROM_MAGIC)
  8635. size = NVRAM_TEST_SIZE;
  8636. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8637. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8638. TG3_EEPROM_SB_FORMAT_1) {
  8639. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8640. case TG3_EEPROM_SB_REVISION_0:
  8641. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8642. break;
  8643. case TG3_EEPROM_SB_REVISION_2:
  8644. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8645. break;
  8646. case TG3_EEPROM_SB_REVISION_3:
  8647. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8648. break;
  8649. default:
  8650. return 0;
  8651. }
  8652. } else
  8653. return 0;
  8654. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8655. size = NVRAM_SELFBOOT_HW_SIZE;
  8656. else
  8657. return -EIO;
  8658. buf = kmalloc(size, GFP_KERNEL);
  8659. if (buf == NULL)
  8660. return -ENOMEM;
  8661. err = -EIO;
  8662. for (i = 0, j = 0; i < size; i += 4, j++) {
  8663. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8664. if (err)
  8665. break;
  8666. }
  8667. if (i < size)
  8668. goto out;
  8669. /* Selfboot format */
  8670. magic = be32_to_cpu(buf[0]);
  8671. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8672. TG3_EEPROM_MAGIC_FW) {
  8673. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8674. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8675. TG3_EEPROM_SB_REVISION_2) {
  8676. /* For rev 2, the csum doesn't include the MBA. */
  8677. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8678. csum8 += buf8[i];
  8679. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8680. csum8 += buf8[i];
  8681. } else {
  8682. for (i = 0; i < size; i++)
  8683. csum8 += buf8[i];
  8684. }
  8685. if (csum8 == 0) {
  8686. err = 0;
  8687. goto out;
  8688. }
  8689. err = -EIO;
  8690. goto out;
  8691. }
  8692. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8693. TG3_EEPROM_MAGIC_HW) {
  8694. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8695. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8696. u8 *buf8 = (u8 *) buf;
  8697. /* Separate the parity bits and the data bytes. */
  8698. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8699. if ((i == 0) || (i == 8)) {
  8700. int l;
  8701. u8 msk;
  8702. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8703. parity[k++] = buf8[i] & msk;
  8704. i++;
  8705. } else if (i == 16) {
  8706. int l;
  8707. u8 msk;
  8708. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8709. parity[k++] = buf8[i] & msk;
  8710. i++;
  8711. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8712. parity[k++] = buf8[i] & msk;
  8713. i++;
  8714. }
  8715. data[j++] = buf8[i];
  8716. }
  8717. err = -EIO;
  8718. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8719. u8 hw8 = hweight8(data[i]);
  8720. if ((hw8 & 0x1) && parity[i])
  8721. goto out;
  8722. else if (!(hw8 & 0x1) && !parity[i])
  8723. goto out;
  8724. }
  8725. err = 0;
  8726. goto out;
  8727. }
  8728. err = -EIO;
  8729. /* Bootstrap checksum at offset 0x10 */
  8730. csum = calc_crc((unsigned char *) buf, 0x10);
  8731. if (csum != le32_to_cpu(buf[0x10/4]))
  8732. goto out;
  8733. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8734. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8735. if (csum != le32_to_cpu(buf[0xfc/4]))
  8736. goto out;
  8737. kfree(buf);
  8738. buf = tg3_vpd_readblock(tp);
  8739. if (!buf)
  8740. return -ENOMEM;
  8741. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8742. PCI_VPD_LRDT_RO_DATA);
  8743. if (i > 0) {
  8744. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8745. if (j < 0)
  8746. goto out;
  8747. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8748. goto out;
  8749. i += PCI_VPD_LRDT_TAG_SIZE;
  8750. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8751. PCI_VPD_RO_KEYWORD_CHKSUM);
  8752. if (j > 0) {
  8753. u8 csum8 = 0;
  8754. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8755. for (i = 0; i <= j; i++)
  8756. csum8 += ((u8 *)buf)[i];
  8757. if (csum8)
  8758. goto out;
  8759. }
  8760. }
  8761. err = 0;
  8762. out:
  8763. kfree(buf);
  8764. return err;
  8765. }
  8766. #define TG3_SERDES_TIMEOUT_SEC 2
  8767. #define TG3_COPPER_TIMEOUT_SEC 6
  8768. static int tg3_test_link(struct tg3 *tp)
  8769. {
  8770. int i, max;
  8771. if (!netif_running(tp->dev))
  8772. return -ENODEV;
  8773. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8774. max = TG3_SERDES_TIMEOUT_SEC;
  8775. else
  8776. max = TG3_COPPER_TIMEOUT_SEC;
  8777. for (i = 0; i < max; i++) {
  8778. if (netif_carrier_ok(tp->dev))
  8779. return 0;
  8780. if (msleep_interruptible(1000))
  8781. break;
  8782. }
  8783. return -EIO;
  8784. }
  8785. /* Only test the commonly used registers */
  8786. static int tg3_test_registers(struct tg3 *tp)
  8787. {
  8788. int i, is_5705, is_5750;
  8789. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8790. static struct {
  8791. u16 offset;
  8792. u16 flags;
  8793. #define TG3_FL_5705 0x1
  8794. #define TG3_FL_NOT_5705 0x2
  8795. #define TG3_FL_NOT_5788 0x4
  8796. #define TG3_FL_NOT_5750 0x8
  8797. u32 read_mask;
  8798. u32 write_mask;
  8799. } reg_tbl[] = {
  8800. /* MAC Control Registers */
  8801. { MAC_MODE, TG3_FL_NOT_5705,
  8802. 0x00000000, 0x00ef6f8c },
  8803. { MAC_MODE, TG3_FL_5705,
  8804. 0x00000000, 0x01ef6b8c },
  8805. { MAC_STATUS, TG3_FL_NOT_5705,
  8806. 0x03800107, 0x00000000 },
  8807. { MAC_STATUS, TG3_FL_5705,
  8808. 0x03800100, 0x00000000 },
  8809. { MAC_ADDR_0_HIGH, 0x0000,
  8810. 0x00000000, 0x0000ffff },
  8811. { MAC_ADDR_0_LOW, 0x0000,
  8812. 0x00000000, 0xffffffff },
  8813. { MAC_RX_MTU_SIZE, 0x0000,
  8814. 0x00000000, 0x0000ffff },
  8815. { MAC_TX_MODE, 0x0000,
  8816. 0x00000000, 0x00000070 },
  8817. { MAC_TX_LENGTHS, 0x0000,
  8818. 0x00000000, 0x00003fff },
  8819. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8820. 0x00000000, 0x000007fc },
  8821. { MAC_RX_MODE, TG3_FL_5705,
  8822. 0x00000000, 0x000007dc },
  8823. { MAC_HASH_REG_0, 0x0000,
  8824. 0x00000000, 0xffffffff },
  8825. { MAC_HASH_REG_1, 0x0000,
  8826. 0x00000000, 0xffffffff },
  8827. { MAC_HASH_REG_2, 0x0000,
  8828. 0x00000000, 0xffffffff },
  8829. { MAC_HASH_REG_3, 0x0000,
  8830. 0x00000000, 0xffffffff },
  8831. /* Receive Data and Receive BD Initiator Control Registers. */
  8832. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8833. 0x00000000, 0xffffffff },
  8834. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8835. 0x00000000, 0xffffffff },
  8836. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8837. 0x00000000, 0x00000003 },
  8838. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8839. 0x00000000, 0xffffffff },
  8840. { RCVDBDI_STD_BD+0, 0x0000,
  8841. 0x00000000, 0xffffffff },
  8842. { RCVDBDI_STD_BD+4, 0x0000,
  8843. 0x00000000, 0xffffffff },
  8844. { RCVDBDI_STD_BD+8, 0x0000,
  8845. 0x00000000, 0xffff0002 },
  8846. { RCVDBDI_STD_BD+0xc, 0x0000,
  8847. 0x00000000, 0xffffffff },
  8848. /* Receive BD Initiator Control Registers. */
  8849. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8850. 0x00000000, 0xffffffff },
  8851. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8852. 0x00000000, 0x000003ff },
  8853. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8854. 0x00000000, 0xffffffff },
  8855. /* Host Coalescing Control Registers. */
  8856. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8857. 0x00000000, 0x00000004 },
  8858. { HOSTCC_MODE, TG3_FL_5705,
  8859. 0x00000000, 0x000000f6 },
  8860. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8861. 0x00000000, 0xffffffff },
  8862. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8863. 0x00000000, 0x000003ff },
  8864. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8865. 0x00000000, 0xffffffff },
  8866. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8867. 0x00000000, 0x000003ff },
  8868. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8869. 0x00000000, 0xffffffff },
  8870. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8871. 0x00000000, 0x000000ff },
  8872. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8873. 0x00000000, 0xffffffff },
  8874. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8875. 0x00000000, 0x000000ff },
  8876. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8877. 0x00000000, 0xffffffff },
  8878. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8879. 0x00000000, 0xffffffff },
  8880. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8881. 0x00000000, 0xffffffff },
  8882. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8883. 0x00000000, 0x000000ff },
  8884. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8885. 0x00000000, 0xffffffff },
  8886. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8887. 0x00000000, 0x000000ff },
  8888. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8889. 0x00000000, 0xffffffff },
  8890. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8891. 0x00000000, 0xffffffff },
  8892. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8893. 0x00000000, 0xffffffff },
  8894. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8895. 0x00000000, 0xffffffff },
  8896. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8897. 0x00000000, 0xffffffff },
  8898. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8899. 0xffffffff, 0x00000000 },
  8900. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8901. 0xffffffff, 0x00000000 },
  8902. /* Buffer Manager Control Registers. */
  8903. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8904. 0x00000000, 0x007fff80 },
  8905. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8906. 0x00000000, 0x007fffff },
  8907. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8908. 0x00000000, 0x0000003f },
  8909. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8910. 0x00000000, 0x000001ff },
  8911. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8912. 0x00000000, 0x000001ff },
  8913. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8914. 0xffffffff, 0x00000000 },
  8915. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8916. 0xffffffff, 0x00000000 },
  8917. /* Mailbox Registers */
  8918. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8919. 0x00000000, 0x000001ff },
  8920. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8921. 0x00000000, 0x000001ff },
  8922. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8923. 0x00000000, 0x000007ff },
  8924. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8925. 0x00000000, 0x000001ff },
  8926. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8927. };
  8928. is_5705 = is_5750 = 0;
  8929. if (tg3_flag(tp, 5705_PLUS)) {
  8930. is_5705 = 1;
  8931. if (tg3_flag(tp, 5750_PLUS))
  8932. is_5750 = 1;
  8933. }
  8934. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8935. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8936. continue;
  8937. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8938. continue;
  8939. if (tg3_flag(tp, IS_5788) &&
  8940. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8941. continue;
  8942. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8943. continue;
  8944. offset = (u32) reg_tbl[i].offset;
  8945. read_mask = reg_tbl[i].read_mask;
  8946. write_mask = reg_tbl[i].write_mask;
  8947. /* Save the original register content */
  8948. save_val = tr32(offset);
  8949. /* Determine the read-only value. */
  8950. read_val = save_val & read_mask;
  8951. /* Write zero to the register, then make sure the read-only bits
  8952. * are not changed and the read/write bits are all zeros.
  8953. */
  8954. tw32(offset, 0);
  8955. val = tr32(offset);
  8956. /* Test the read-only and read/write bits. */
  8957. if (((val & read_mask) != read_val) || (val & write_mask))
  8958. goto out;
  8959. /* Write ones to all the bits defined by RdMask and WrMask, then
  8960. * make sure the read-only bits are not changed and the
  8961. * read/write bits are all ones.
  8962. */
  8963. tw32(offset, read_mask | write_mask);
  8964. val = tr32(offset);
  8965. /* Test the read-only bits. */
  8966. if ((val & read_mask) != read_val)
  8967. goto out;
  8968. /* Test the read/write bits. */
  8969. if ((val & write_mask) != write_mask)
  8970. goto out;
  8971. tw32(offset, save_val);
  8972. }
  8973. return 0;
  8974. out:
  8975. if (netif_msg_hw(tp))
  8976. netdev_err(tp->dev,
  8977. "Register test failed at offset %x\n", offset);
  8978. tw32(offset, save_val);
  8979. return -EIO;
  8980. }
  8981. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8982. {
  8983. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8984. int i;
  8985. u32 j;
  8986. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8987. for (j = 0; j < len; j += 4) {
  8988. u32 val;
  8989. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8990. tg3_read_mem(tp, offset + j, &val);
  8991. if (val != test_pattern[i])
  8992. return -EIO;
  8993. }
  8994. }
  8995. return 0;
  8996. }
  8997. static int tg3_test_memory(struct tg3 *tp)
  8998. {
  8999. static struct mem_entry {
  9000. u32 offset;
  9001. u32 len;
  9002. } mem_tbl_570x[] = {
  9003. { 0x00000000, 0x00b50},
  9004. { 0x00002000, 0x1c000},
  9005. { 0xffffffff, 0x00000}
  9006. }, mem_tbl_5705[] = {
  9007. { 0x00000100, 0x0000c},
  9008. { 0x00000200, 0x00008},
  9009. { 0x00004000, 0x00800},
  9010. { 0x00006000, 0x01000},
  9011. { 0x00008000, 0x02000},
  9012. { 0x00010000, 0x0e000},
  9013. { 0xffffffff, 0x00000}
  9014. }, mem_tbl_5755[] = {
  9015. { 0x00000200, 0x00008},
  9016. { 0x00004000, 0x00800},
  9017. { 0x00006000, 0x00800},
  9018. { 0x00008000, 0x02000},
  9019. { 0x00010000, 0x0c000},
  9020. { 0xffffffff, 0x00000}
  9021. }, mem_tbl_5906[] = {
  9022. { 0x00000200, 0x00008},
  9023. { 0x00004000, 0x00400},
  9024. { 0x00006000, 0x00400},
  9025. { 0x00008000, 0x01000},
  9026. { 0x00010000, 0x01000},
  9027. { 0xffffffff, 0x00000}
  9028. }, mem_tbl_5717[] = {
  9029. { 0x00000200, 0x00008},
  9030. { 0x00010000, 0x0a000},
  9031. { 0x00020000, 0x13c00},
  9032. { 0xffffffff, 0x00000}
  9033. }, mem_tbl_57765[] = {
  9034. { 0x00000200, 0x00008},
  9035. { 0x00004000, 0x00800},
  9036. { 0x00006000, 0x09800},
  9037. { 0x00010000, 0x0a000},
  9038. { 0xffffffff, 0x00000}
  9039. };
  9040. struct mem_entry *mem_tbl;
  9041. int err = 0;
  9042. int i;
  9043. if (tg3_flag(tp, 5717_PLUS))
  9044. mem_tbl = mem_tbl_5717;
  9045. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9046. mem_tbl = mem_tbl_57765;
  9047. else if (tg3_flag(tp, 5755_PLUS))
  9048. mem_tbl = mem_tbl_5755;
  9049. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9050. mem_tbl = mem_tbl_5906;
  9051. else if (tg3_flag(tp, 5705_PLUS))
  9052. mem_tbl = mem_tbl_5705;
  9053. else
  9054. mem_tbl = mem_tbl_570x;
  9055. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9056. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9057. if (err)
  9058. break;
  9059. }
  9060. return err;
  9061. }
  9062. #define TG3_MAC_LOOPBACK 0
  9063. #define TG3_PHY_LOOPBACK 1
  9064. #define TG3_TSO_LOOPBACK 2
  9065. #define TG3_TSO_MSS 500
  9066. #define TG3_TSO_IP_HDR_LEN 20
  9067. #define TG3_TSO_TCP_HDR_LEN 20
  9068. #define TG3_TSO_TCP_OPT_LEN 12
  9069. static const u8 tg3_tso_header[] = {
  9070. 0x08, 0x00,
  9071. 0x45, 0x00, 0x00, 0x00,
  9072. 0x00, 0x00, 0x40, 0x00,
  9073. 0x40, 0x06, 0x00, 0x00,
  9074. 0x0a, 0x00, 0x00, 0x01,
  9075. 0x0a, 0x00, 0x00, 0x02,
  9076. 0x0d, 0x00, 0xe0, 0x00,
  9077. 0x00, 0x00, 0x01, 0x00,
  9078. 0x00, 0x00, 0x02, 0x00,
  9079. 0x80, 0x10, 0x10, 0x00,
  9080. 0x14, 0x09, 0x00, 0x00,
  9081. 0x01, 0x01, 0x08, 0x0a,
  9082. 0x11, 0x11, 0x11, 0x11,
  9083. 0x11, 0x11, 0x11, 0x11,
  9084. };
  9085. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9086. {
  9087. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9088. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9089. struct sk_buff *skb, *rx_skb;
  9090. u8 *tx_data;
  9091. dma_addr_t map;
  9092. int num_pkts, tx_len, rx_len, i, err;
  9093. struct tg3_rx_buffer_desc *desc;
  9094. struct tg3_napi *tnapi, *rnapi;
  9095. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9096. tnapi = &tp->napi[0];
  9097. rnapi = &tp->napi[0];
  9098. if (tp->irq_cnt > 1) {
  9099. if (tg3_flag(tp, ENABLE_RSS))
  9100. rnapi = &tp->napi[1];
  9101. if (tg3_flag(tp, ENABLE_TSS))
  9102. tnapi = &tp->napi[1];
  9103. }
  9104. coal_now = tnapi->coal_now | rnapi->coal_now;
  9105. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9106. /* HW errata - mac loopback fails in some cases on 5780.
  9107. * Normal traffic and PHY loopback are not affected by
  9108. * errata. Also, the MAC loopback test is deprecated for
  9109. * all newer ASIC revisions.
  9110. */
  9111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9112. tg3_flag(tp, CPMU_PRESENT))
  9113. return 0;
  9114. mac_mode = tp->mac_mode &
  9115. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9116. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9117. if (!tg3_flag(tp, 5705_PLUS))
  9118. mac_mode |= MAC_MODE_LINK_POLARITY;
  9119. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9120. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9121. else
  9122. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9123. tw32(MAC_MODE, mac_mode);
  9124. } else {
  9125. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9126. tg3_phy_fet_toggle_apd(tp, false);
  9127. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9128. } else
  9129. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9130. tg3_phy_toggle_automdix(tp, 0);
  9131. tg3_writephy(tp, MII_BMCR, val);
  9132. udelay(40);
  9133. mac_mode = tp->mac_mode &
  9134. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9135. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9136. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9137. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9138. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9139. /* The write needs to be flushed for the AC131 */
  9140. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9141. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9142. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9143. } else
  9144. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9145. /* reset to prevent losing 1st rx packet intermittently */
  9146. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9147. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9148. udelay(10);
  9149. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9150. }
  9151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9152. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9153. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9154. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9155. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9156. mac_mode |= MAC_MODE_LINK_POLARITY;
  9157. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9158. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9159. }
  9160. tw32(MAC_MODE, mac_mode);
  9161. /* Wait for link */
  9162. for (i = 0; i < 100; i++) {
  9163. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9164. break;
  9165. mdelay(1);
  9166. }
  9167. }
  9168. err = -EIO;
  9169. tx_len = pktsz;
  9170. skb = netdev_alloc_skb(tp->dev, tx_len);
  9171. if (!skb)
  9172. return -ENOMEM;
  9173. tx_data = skb_put(skb, tx_len);
  9174. memcpy(tx_data, tp->dev->dev_addr, 6);
  9175. memset(tx_data + 6, 0x0, 8);
  9176. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9177. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9178. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9179. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9180. TG3_TSO_TCP_OPT_LEN;
  9181. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9182. sizeof(tg3_tso_header));
  9183. mss = TG3_TSO_MSS;
  9184. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9185. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9186. /* Set the total length field in the IP header */
  9187. iph->tot_len = htons((u16)(mss + hdr_len));
  9188. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9189. TXD_FLAG_CPU_POST_DMA);
  9190. if (tg3_flag(tp, HW_TSO_1) ||
  9191. tg3_flag(tp, HW_TSO_2) ||
  9192. tg3_flag(tp, HW_TSO_3)) {
  9193. struct tcphdr *th;
  9194. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9195. th = (struct tcphdr *)&tx_data[val];
  9196. th->check = 0;
  9197. } else
  9198. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9199. if (tg3_flag(tp, HW_TSO_3)) {
  9200. mss |= (hdr_len & 0xc) << 12;
  9201. if (hdr_len & 0x10)
  9202. base_flags |= 0x00000010;
  9203. base_flags |= (hdr_len & 0x3e0) << 5;
  9204. } else if (tg3_flag(tp, HW_TSO_2))
  9205. mss |= hdr_len << 9;
  9206. else if (tg3_flag(tp, HW_TSO_1) ||
  9207. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9208. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9209. } else {
  9210. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9211. }
  9212. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9213. } else {
  9214. num_pkts = 1;
  9215. data_off = ETH_HLEN;
  9216. }
  9217. for (i = data_off; i < tx_len; i++)
  9218. tx_data[i] = (u8) (i & 0xff);
  9219. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9220. if (pci_dma_mapping_error(tp->pdev, map)) {
  9221. dev_kfree_skb(skb);
  9222. return -EIO;
  9223. }
  9224. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9225. rnapi->coal_now);
  9226. udelay(10);
  9227. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9228. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
  9229. base_flags, (mss << 1) | 1);
  9230. tnapi->tx_prod++;
  9231. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9232. tr32_mailbox(tnapi->prodmbox);
  9233. udelay(10);
  9234. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9235. for (i = 0; i < 35; i++) {
  9236. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9237. coal_now);
  9238. udelay(10);
  9239. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9240. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9241. if ((tx_idx == tnapi->tx_prod) &&
  9242. (rx_idx == (rx_start_idx + num_pkts)))
  9243. break;
  9244. }
  9245. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9246. dev_kfree_skb(skb);
  9247. if (tx_idx != tnapi->tx_prod)
  9248. goto out;
  9249. if (rx_idx != rx_start_idx + num_pkts)
  9250. goto out;
  9251. val = data_off;
  9252. while (rx_idx != rx_start_idx) {
  9253. desc = &rnapi->rx_rcb[rx_start_idx++];
  9254. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9255. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9256. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9257. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9258. goto out;
  9259. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9260. - ETH_FCS_LEN;
  9261. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9262. if (rx_len != tx_len)
  9263. goto out;
  9264. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9265. if (opaque_key != RXD_OPAQUE_RING_STD)
  9266. goto out;
  9267. } else {
  9268. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9269. goto out;
  9270. }
  9271. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9272. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9273. >> RXD_TCPCSUM_SHIFT == 0xffff) {
  9274. goto out;
  9275. }
  9276. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9277. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9278. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9279. mapping);
  9280. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9281. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9282. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9283. mapping);
  9284. } else
  9285. goto out;
  9286. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9287. PCI_DMA_FROMDEVICE);
  9288. for (i = data_off; i < rx_len; i++, val++) {
  9289. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9290. goto out;
  9291. }
  9292. }
  9293. err = 0;
  9294. /* tg3_free_rings will unmap and free the rx_skb */
  9295. out:
  9296. return err;
  9297. }
  9298. #define TG3_STD_LOOPBACK_FAILED 1
  9299. #define TG3_JMB_LOOPBACK_FAILED 2
  9300. #define TG3_TSO_LOOPBACK_FAILED 4
  9301. #define TG3_MAC_LOOPBACK_SHIFT 0
  9302. #define TG3_PHY_LOOPBACK_SHIFT 4
  9303. #define TG3_LOOPBACK_FAILED 0x00000077
  9304. static int tg3_test_loopback(struct tg3 *tp)
  9305. {
  9306. int err = 0;
  9307. u32 eee_cap, cpmuctrl = 0;
  9308. if (!netif_running(tp->dev))
  9309. return TG3_LOOPBACK_FAILED;
  9310. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9311. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9312. err = tg3_reset_hw(tp, 1);
  9313. if (err) {
  9314. err = TG3_LOOPBACK_FAILED;
  9315. goto done;
  9316. }
  9317. if (tg3_flag(tp, ENABLE_RSS)) {
  9318. int i;
  9319. /* Reroute all rx packets to the 1st queue */
  9320. for (i = MAC_RSS_INDIR_TBL_0;
  9321. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9322. tw32(i, 0x0);
  9323. }
  9324. /* Turn off gphy autopowerdown. */
  9325. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9326. tg3_phy_toggle_apd(tp, false);
  9327. if (tg3_flag(tp, CPMU_PRESENT)) {
  9328. int i;
  9329. u32 status;
  9330. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9331. /* Wait for up to 40 microseconds to acquire lock. */
  9332. for (i = 0; i < 4; i++) {
  9333. status = tr32(TG3_CPMU_MUTEX_GNT);
  9334. if (status == CPMU_MUTEX_GNT_DRIVER)
  9335. break;
  9336. udelay(10);
  9337. }
  9338. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9339. err = TG3_LOOPBACK_FAILED;
  9340. goto done;
  9341. }
  9342. /* Turn off link-based power management. */
  9343. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9344. tw32(TG3_CPMU_CTRL,
  9345. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9346. CPMU_CTRL_LINK_AWARE_MODE));
  9347. }
  9348. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9349. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9350. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9351. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9352. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9353. if (tg3_flag(tp, CPMU_PRESENT)) {
  9354. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9355. /* Release the mutex */
  9356. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9357. }
  9358. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9359. !tg3_flag(tp, USE_PHYLIB)) {
  9360. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9361. err |= TG3_STD_LOOPBACK_FAILED <<
  9362. TG3_PHY_LOOPBACK_SHIFT;
  9363. if (tg3_flag(tp, TSO_CAPABLE) &&
  9364. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9365. err |= TG3_TSO_LOOPBACK_FAILED <<
  9366. TG3_PHY_LOOPBACK_SHIFT;
  9367. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9368. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9369. err |= TG3_JMB_LOOPBACK_FAILED <<
  9370. TG3_PHY_LOOPBACK_SHIFT;
  9371. }
  9372. /* Re-enable gphy autopowerdown. */
  9373. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9374. tg3_phy_toggle_apd(tp, true);
  9375. done:
  9376. tp->phy_flags |= eee_cap;
  9377. return err;
  9378. }
  9379. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9380. u64 *data)
  9381. {
  9382. struct tg3 *tp = netdev_priv(dev);
  9383. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9384. tg3_power_up(tp);
  9385. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9386. if (tg3_test_nvram(tp) != 0) {
  9387. etest->flags |= ETH_TEST_FL_FAILED;
  9388. data[0] = 1;
  9389. }
  9390. if (tg3_test_link(tp) != 0) {
  9391. etest->flags |= ETH_TEST_FL_FAILED;
  9392. data[1] = 1;
  9393. }
  9394. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9395. int err, err2 = 0, irq_sync = 0;
  9396. if (netif_running(dev)) {
  9397. tg3_phy_stop(tp);
  9398. tg3_netif_stop(tp);
  9399. irq_sync = 1;
  9400. }
  9401. tg3_full_lock(tp, irq_sync);
  9402. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9403. err = tg3_nvram_lock(tp);
  9404. tg3_halt_cpu(tp, RX_CPU_BASE);
  9405. if (!tg3_flag(tp, 5705_PLUS))
  9406. tg3_halt_cpu(tp, TX_CPU_BASE);
  9407. if (!err)
  9408. tg3_nvram_unlock(tp);
  9409. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9410. tg3_phy_reset(tp);
  9411. if (tg3_test_registers(tp) != 0) {
  9412. etest->flags |= ETH_TEST_FL_FAILED;
  9413. data[2] = 1;
  9414. }
  9415. if (tg3_test_memory(tp) != 0) {
  9416. etest->flags |= ETH_TEST_FL_FAILED;
  9417. data[3] = 1;
  9418. }
  9419. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9420. etest->flags |= ETH_TEST_FL_FAILED;
  9421. tg3_full_unlock(tp);
  9422. if (tg3_test_interrupt(tp) != 0) {
  9423. etest->flags |= ETH_TEST_FL_FAILED;
  9424. data[5] = 1;
  9425. }
  9426. tg3_full_lock(tp, 0);
  9427. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9428. if (netif_running(dev)) {
  9429. tg3_flag_set(tp, INIT_COMPLETE);
  9430. err2 = tg3_restart_hw(tp, 1);
  9431. if (!err2)
  9432. tg3_netif_start(tp);
  9433. }
  9434. tg3_full_unlock(tp);
  9435. if (irq_sync && !err2)
  9436. tg3_phy_start(tp);
  9437. }
  9438. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9439. tg3_power_down(tp);
  9440. }
  9441. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9442. {
  9443. struct mii_ioctl_data *data = if_mii(ifr);
  9444. struct tg3 *tp = netdev_priv(dev);
  9445. int err;
  9446. if (tg3_flag(tp, USE_PHYLIB)) {
  9447. struct phy_device *phydev;
  9448. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9449. return -EAGAIN;
  9450. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9451. return phy_mii_ioctl(phydev, ifr, cmd);
  9452. }
  9453. switch (cmd) {
  9454. case SIOCGMIIPHY:
  9455. data->phy_id = tp->phy_addr;
  9456. /* fallthru */
  9457. case SIOCGMIIREG: {
  9458. u32 mii_regval;
  9459. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9460. break; /* We have no PHY */
  9461. if (!netif_running(dev))
  9462. return -EAGAIN;
  9463. spin_lock_bh(&tp->lock);
  9464. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9465. spin_unlock_bh(&tp->lock);
  9466. data->val_out = mii_regval;
  9467. return err;
  9468. }
  9469. case SIOCSMIIREG:
  9470. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9471. break; /* We have no PHY */
  9472. if (!netif_running(dev))
  9473. return -EAGAIN;
  9474. spin_lock_bh(&tp->lock);
  9475. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9476. spin_unlock_bh(&tp->lock);
  9477. return err;
  9478. default:
  9479. /* do nothing */
  9480. break;
  9481. }
  9482. return -EOPNOTSUPP;
  9483. }
  9484. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9485. {
  9486. struct tg3 *tp = netdev_priv(dev);
  9487. memcpy(ec, &tp->coal, sizeof(*ec));
  9488. return 0;
  9489. }
  9490. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9491. {
  9492. struct tg3 *tp = netdev_priv(dev);
  9493. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9494. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9495. if (!tg3_flag(tp, 5705_PLUS)) {
  9496. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9497. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9498. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9499. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9500. }
  9501. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9502. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9503. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9504. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9505. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9506. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9507. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9508. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9509. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9510. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9511. return -EINVAL;
  9512. /* No rx interrupts will be generated if both are zero */
  9513. if ((ec->rx_coalesce_usecs == 0) &&
  9514. (ec->rx_max_coalesced_frames == 0))
  9515. return -EINVAL;
  9516. /* No tx interrupts will be generated if both are zero */
  9517. if ((ec->tx_coalesce_usecs == 0) &&
  9518. (ec->tx_max_coalesced_frames == 0))
  9519. return -EINVAL;
  9520. /* Only copy relevant parameters, ignore all others. */
  9521. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9522. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9523. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9524. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9525. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9526. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9527. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9528. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9529. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9530. if (netif_running(dev)) {
  9531. tg3_full_lock(tp, 0);
  9532. __tg3_set_coalesce(tp, &tp->coal);
  9533. tg3_full_unlock(tp);
  9534. }
  9535. return 0;
  9536. }
  9537. static const struct ethtool_ops tg3_ethtool_ops = {
  9538. .get_settings = tg3_get_settings,
  9539. .set_settings = tg3_set_settings,
  9540. .get_drvinfo = tg3_get_drvinfo,
  9541. .get_regs_len = tg3_get_regs_len,
  9542. .get_regs = tg3_get_regs,
  9543. .get_wol = tg3_get_wol,
  9544. .set_wol = tg3_set_wol,
  9545. .get_msglevel = tg3_get_msglevel,
  9546. .set_msglevel = tg3_set_msglevel,
  9547. .nway_reset = tg3_nway_reset,
  9548. .get_link = ethtool_op_get_link,
  9549. .get_eeprom_len = tg3_get_eeprom_len,
  9550. .get_eeprom = tg3_get_eeprom,
  9551. .set_eeprom = tg3_set_eeprom,
  9552. .get_ringparam = tg3_get_ringparam,
  9553. .set_ringparam = tg3_set_ringparam,
  9554. .get_pauseparam = tg3_get_pauseparam,
  9555. .set_pauseparam = tg3_set_pauseparam,
  9556. .self_test = tg3_self_test,
  9557. .get_strings = tg3_get_strings,
  9558. .set_phys_id = tg3_set_phys_id,
  9559. .get_ethtool_stats = tg3_get_ethtool_stats,
  9560. .get_coalesce = tg3_get_coalesce,
  9561. .set_coalesce = tg3_set_coalesce,
  9562. .get_sset_count = tg3_get_sset_count,
  9563. };
  9564. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9565. {
  9566. u32 cursize, val, magic;
  9567. tp->nvram_size = EEPROM_CHIP_SIZE;
  9568. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9569. return;
  9570. if ((magic != TG3_EEPROM_MAGIC) &&
  9571. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9572. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9573. return;
  9574. /*
  9575. * Size the chip by reading offsets at increasing powers of two.
  9576. * When we encounter our validation signature, we know the addressing
  9577. * has wrapped around, and thus have our chip size.
  9578. */
  9579. cursize = 0x10;
  9580. while (cursize < tp->nvram_size) {
  9581. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9582. return;
  9583. if (val == magic)
  9584. break;
  9585. cursize <<= 1;
  9586. }
  9587. tp->nvram_size = cursize;
  9588. }
  9589. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9590. {
  9591. u32 val;
  9592. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9593. return;
  9594. /* Selfboot format */
  9595. if (val != TG3_EEPROM_MAGIC) {
  9596. tg3_get_eeprom_size(tp);
  9597. return;
  9598. }
  9599. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9600. if (val != 0) {
  9601. /* This is confusing. We want to operate on the
  9602. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9603. * call will read from NVRAM and byteswap the data
  9604. * according to the byteswapping settings for all
  9605. * other register accesses. This ensures the data we
  9606. * want will always reside in the lower 16-bits.
  9607. * However, the data in NVRAM is in LE format, which
  9608. * means the data from the NVRAM read will always be
  9609. * opposite the endianness of the CPU. The 16-bit
  9610. * byteswap then brings the data to CPU endianness.
  9611. */
  9612. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9613. return;
  9614. }
  9615. }
  9616. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9617. }
  9618. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9619. {
  9620. u32 nvcfg1;
  9621. nvcfg1 = tr32(NVRAM_CFG1);
  9622. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9623. tg3_flag_set(tp, FLASH);
  9624. } else {
  9625. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9626. tw32(NVRAM_CFG1, nvcfg1);
  9627. }
  9628. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9629. tg3_flag(tp, 5780_CLASS)) {
  9630. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9631. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9632. tp->nvram_jedecnum = JEDEC_ATMEL;
  9633. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9634. tg3_flag_set(tp, NVRAM_BUFFERED);
  9635. break;
  9636. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9637. tp->nvram_jedecnum = JEDEC_ATMEL;
  9638. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9639. break;
  9640. case FLASH_VENDOR_ATMEL_EEPROM:
  9641. tp->nvram_jedecnum = JEDEC_ATMEL;
  9642. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9643. tg3_flag_set(tp, NVRAM_BUFFERED);
  9644. break;
  9645. case FLASH_VENDOR_ST:
  9646. tp->nvram_jedecnum = JEDEC_ST;
  9647. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9648. tg3_flag_set(tp, NVRAM_BUFFERED);
  9649. break;
  9650. case FLASH_VENDOR_SAIFUN:
  9651. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9652. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9653. break;
  9654. case FLASH_VENDOR_SST_SMALL:
  9655. case FLASH_VENDOR_SST_LARGE:
  9656. tp->nvram_jedecnum = JEDEC_SST;
  9657. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9658. break;
  9659. }
  9660. } else {
  9661. tp->nvram_jedecnum = JEDEC_ATMEL;
  9662. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9663. tg3_flag_set(tp, NVRAM_BUFFERED);
  9664. }
  9665. }
  9666. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9667. {
  9668. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9669. case FLASH_5752PAGE_SIZE_256:
  9670. tp->nvram_pagesize = 256;
  9671. break;
  9672. case FLASH_5752PAGE_SIZE_512:
  9673. tp->nvram_pagesize = 512;
  9674. break;
  9675. case FLASH_5752PAGE_SIZE_1K:
  9676. tp->nvram_pagesize = 1024;
  9677. break;
  9678. case FLASH_5752PAGE_SIZE_2K:
  9679. tp->nvram_pagesize = 2048;
  9680. break;
  9681. case FLASH_5752PAGE_SIZE_4K:
  9682. tp->nvram_pagesize = 4096;
  9683. break;
  9684. case FLASH_5752PAGE_SIZE_264:
  9685. tp->nvram_pagesize = 264;
  9686. break;
  9687. case FLASH_5752PAGE_SIZE_528:
  9688. tp->nvram_pagesize = 528;
  9689. break;
  9690. }
  9691. }
  9692. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9693. {
  9694. u32 nvcfg1;
  9695. nvcfg1 = tr32(NVRAM_CFG1);
  9696. /* NVRAM protection for TPM */
  9697. if (nvcfg1 & (1 << 27))
  9698. tg3_flag_set(tp, PROTECTED_NVRAM);
  9699. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9700. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9701. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9702. tp->nvram_jedecnum = JEDEC_ATMEL;
  9703. tg3_flag_set(tp, NVRAM_BUFFERED);
  9704. break;
  9705. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9706. tp->nvram_jedecnum = JEDEC_ATMEL;
  9707. tg3_flag_set(tp, NVRAM_BUFFERED);
  9708. tg3_flag_set(tp, FLASH);
  9709. break;
  9710. case FLASH_5752VENDOR_ST_M45PE10:
  9711. case FLASH_5752VENDOR_ST_M45PE20:
  9712. case FLASH_5752VENDOR_ST_M45PE40:
  9713. tp->nvram_jedecnum = JEDEC_ST;
  9714. tg3_flag_set(tp, NVRAM_BUFFERED);
  9715. tg3_flag_set(tp, FLASH);
  9716. break;
  9717. }
  9718. if (tg3_flag(tp, FLASH)) {
  9719. tg3_nvram_get_pagesize(tp, nvcfg1);
  9720. } else {
  9721. /* For eeprom, set pagesize to maximum eeprom size */
  9722. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9723. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9724. tw32(NVRAM_CFG1, nvcfg1);
  9725. }
  9726. }
  9727. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9728. {
  9729. u32 nvcfg1, protect = 0;
  9730. nvcfg1 = tr32(NVRAM_CFG1);
  9731. /* NVRAM protection for TPM */
  9732. if (nvcfg1 & (1 << 27)) {
  9733. tg3_flag_set(tp, PROTECTED_NVRAM);
  9734. protect = 1;
  9735. }
  9736. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9737. switch (nvcfg1) {
  9738. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9739. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9740. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9741. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9742. tp->nvram_jedecnum = JEDEC_ATMEL;
  9743. tg3_flag_set(tp, NVRAM_BUFFERED);
  9744. tg3_flag_set(tp, FLASH);
  9745. tp->nvram_pagesize = 264;
  9746. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9747. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9748. tp->nvram_size = (protect ? 0x3e200 :
  9749. TG3_NVRAM_SIZE_512KB);
  9750. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9751. tp->nvram_size = (protect ? 0x1f200 :
  9752. TG3_NVRAM_SIZE_256KB);
  9753. else
  9754. tp->nvram_size = (protect ? 0x1f200 :
  9755. TG3_NVRAM_SIZE_128KB);
  9756. break;
  9757. case FLASH_5752VENDOR_ST_M45PE10:
  9758. case FLASH_5752VENDOR_ST_M45PE20:
  9759. case FLASH_5752VENDOR_ST_M45PE40:
  9760. tp->nvram_jedecnum = JEDEC_ST;
  9761. tg3_flag_set(tp, NVRAM_BUFFERED);
  9762. tg3_flag_set(tp, FLASH);
  9763. tp->nvram_pagesize = 256;
  9764. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9765. tp->nvram_size = (protect ?
  9766. TG3_NVRAM_SIZE_64KB :
  9767. TG3_NVRAM_SIZE_128KB);
  9768. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9769. tp->nvram_size = (protect ?
  9770. TG3_NVRAM_SIZE_64KB :
  9771. TG3_NVRAM_SIZE_256KB);
  9772. else
  9773. tp->nvram_size = (protect ?
  9774. TG3_NVRAM_SIZE_128KB :
  9775. TG3_NVRAM_SIZE_512KB);
  9776. break;
  9777. }
  9778. }
  9779. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9780. {
  9781. u32 nvcfg1;
  9782. nvcfg1 = tr32(NVRAM_CFG1);
  9783. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9784. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9785. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9786. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9787. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9788. tp->nvram_jedecnum = JEDEC_ATMEL;
  9789. tg3_flag_set(tp, NVRAM_BUFFERED);
  9790. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9791. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9792. tw32(NVRAM_CFG1, nvcfg1);
  9793. break;
  9794. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9795. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9796. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9797. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9798. tp->nvram_jedecnum = JEDEC_ATMEL;
  9799. tg3_flag_set(tp, NVRAM_BUFFERED);
  9800. tg3_flag_set(tp, FLASH);
  9801. tp->nvram_pagesize = 264;
  9802. break;
  9803. case FLASH_5752VENDOR_ST_M45PE10:
  9804. case FLASH_5752VENDOR_ST_M45PE20:
  9805. case FLASH_5752VENDOR_ST_M45PE40:
  9806. tp->nvram_jedecnum = JEDEC_ST;
  9807. tg3_flag_set(tp, NVRAM_BUFFERED);
  9808. tg3_flag_set(tp, FLASH);
  9809. tp->nvram_pagesize = 256;
  9810. break;
  9811. }
  9812. }
  9813. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9814. {
  9815. u32 nvcfg1, protect = 0;
  9816. nvcfg1 = tr32(NVRAM_CFG1);
  9817. /* NVRAM protection for TPM */
  9818. if (nvcfg1 & (1 << 27)) {
  9819. tg3_flag_set(tp, PROTECTED_NVRAM);
  9820. protect = 1;
  9821. }
  9822. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9823. switch (nvcfg1) {
  9824. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9825. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9826. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9827. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9828. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9829. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9830. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9831. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9832. tp->nvram_jedecnum = JEDEC_ATMEL;
  9833. tg3_flag_set(tp, NVRAM_BUFFERED);
  9834. tg3_flag_set(tp, FLASH);
  9835. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  9836. tp->nvram_pagesize = 256;
  9837. break;
  9838. case FLASH_5761VENDOR_ST_A_M45PE20:
  9839. case FLASH_5761VENDOR_ST_A_M45PE40:
  9840. case FLASH_5761VENDOR_ST_A_M45PE80:
  9841. case FLASH_5761VENDOR_ST_A_M45PE16:
  9842. case FLASH_5761VENDOR_ST_M_M45PE20:
  9843. case FLASH_5761VENDOR_ST_M_M45PE40:
  9844. case FLASH_5761VENDOR_ST_M_M45PE80:
  9845. case FLASH_5761VENDOR_ST_M_M45PE16:
  9846. tp->nvram_jedecnum = JEDEC_ST;
  9847. tg3_flag_set(tp, NVRAM_BUFFERED);
  9848. tg3_flag_set(tp, FLASH);
  9849. tp->nvram_pagesize = 256;
  9850. break;
  9851. }
  9852. if (protect) {
  9853. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9854. } else {
  9855. switch (nvcfg1) {
  9856. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9857. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9858. case FLASH_5761VENDOR_ST_A_M45PE16:
  9859. case FLASH_5761VENDOR_ST_M_M45PE16:
  9860. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9861. break;
  9862. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9863. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9864. case FLASH_5761VENDOR_ST_A_M45PE80:
  9865. case FLASH_5761VENDOR_ST_M_M45PE80:
  9866. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9867. break;
  9868. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9869. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9870. case FLASH_5761VENDOR_ST_A_M45PE40:
  9871. case FLASH_5761VENDOR_ST_M_M45PE40:
  9872. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9873. break;
  9874. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9875. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9876. case FLASH_5761VENDOR_ST_A_M45PE20:
  9877. case FLASH_5761VENDOR_ST_M_M45PE20:
  9878. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9879. break;
  9880. }
  9881. }
  9882. }
  9883. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9884. {
  9885. tp->nvram_jedecnum = JEDEC_ATMEL;
  9886. tg3_flag_set(tp, NVRAM_BUFFERED);
  9887. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9888. }
  9889. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9890. {
  9891. u32 nvcfg1;
  9892. nvcfg1 = tr32(NVRAM_CFG1);
  9893. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9894. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9895. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9896. tp->nvram_jedecnum = JEDEC_ATMEL;
  9897. tg3_flag_set(tp, NVRAM_BUFFERED);
  9898. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9899. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9900. tw32(NVRAM_CFG1, nvcfg1);
  9901. return;
  9902. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9903. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9904. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9905. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9906. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9907. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9908. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9909. tp->nvram_jedecnum = JEDEC_ATMEL;
  9910. tg3_flag_set(tp, NVRAM_BUFFERED);
  9911. tg3_flag_set(tp, FLASH);
  9912. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9913. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9914. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9915. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9916. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9917. break;
  9918. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9919. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9920. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9921. break;
  9922. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9923. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9924. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9925. break;
  9926. }
  9927. break;
  9928. case FLASH_5752VENDOR_ST_M45PE10:
  9929. case FLASH_5752VENDOR_ST_M45PE20:
  9930. case FLASH_5752VENDOR_ST_M45PE40:
  9931. tp->nvram_jedecnum = JEDEC_ST;
  9932. tg3_flag_set(tp, NVRAM_BUFFERED);
  9933. tg3_flag_set(tp, FLASH);
  9934. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9935. case FLASH_5752VENDOR_ST_M45PE10:
  9936. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9937. break;
  9938. case FLASH_5752VENDOR_ST_M45PE20:
  9939. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9940. break;
  9941. case FLASH_5752VENDOR_ST_M45PE40:
  9942. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9943. break;
  9944. }
  9945. break;
  9946. default:
  9947. tg3_flag_set(tp, NO_NVRAM);
  9948. return;
  9949. }
  9950. tg3_nvram_get_pagesize(tp, nvcfg1);
  9951. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9952. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  9953. }
  9954. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9955. {
  9956. u32 nvcfg1;
  9957. nvcfg1 = tr32(NVRAM_CFG1);
  9958. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9959. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9960. case FLASH_5717VENDOR_MICRO_EEPROM:
  9961. tp->nvram_jedecnum = JEDEC_ATMEL;
  9962. tg3_flag_set(tp, NVRAM_BUFFERED);
  9963. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9964. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9965. tw32(NVRAM_CFG1, nvcfg1);
  9966. return;
  9967. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9968. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9969. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9970. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9971. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9972. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9973. case FLASH_5717VENDOR_ATMEL_45USPT:
  9974. tp->nvram_jedecnum = JEDEC_ATMEL;
  9975. tg3_flag_set(tp, NVRAM_BUFFERED);
  9976. tg3_flag_set(tp, FLASH);
  9977. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9978. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9979. /* Detect size with tg3_nvram_get_size() */
  9980. break;
  9981. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9982. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9983. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9984. break;
  9985. default:
  9986. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9987. break;
  9988. }
  9989. break;
  9990. case FLASH_5717VENDOR_ST_M_M25PE10:
  9991. case FLASH_5717VENDOR_ST_A_M25PE10:
  9992. case FLASH_5717VENDOR_ST_M_M45PE10:
  9993. case FLASH_5717VENDOR_ST_A_M45PE10:
  9994. case FLASH_5717VENDOR_ST_M_M25PE20:
  9995. case FLASH_5717VENDOR_ST_A_M25PE20:
  9996. case FLASH_5717VENDOR_ST_M_M45PE20:
  9997. case FLASH_5717VENDOR_ST_A_M45PE20:
  9998. case FLASH_5717VENDOR_ST_25USPT:
  9999. case FLASH_5717VENDOR_ST_45USPT:
  10000. tp->nvram_jedecnum = JEDEC_ST;
  10001. tg3_flag_set(tp, NVRAM_BUFFERED);
  10002. tg3_flag_set(tp, FLASH);
  10003. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10004. case FLASH_5717VENDOR_ST_M_M25PE20:
  10005. case FLASH_5717VENDOR_ST_M_M45PE20:
  10006. /* Detect size with tg3_nvram_get_size() */
  10007. break;
  10008. case FLASH_5717VENDOR_ST_A_M25PE20:
  10009. case FLASH_5717VENDOR_ST_A_M45PE20:
  10010. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10011. break;
  10012. default:
  10013. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10014. break;
  10015. }
  10016. break;
  10017. default:
  10018. tg3_flag_set(tp, NO_NVRAM);
  10019. return;
  10020. }
  10021. tg3_nvram_get_pagesize(tp, nvcfg1);
  10022. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10023. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10024. }
  10025. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10026. {
  10027. u32 nvcfg1, nvmpinstrp;
  10028. nvcfg1 = tr32(NVRAM_CFG1);
  10029. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10030. switch (nvmpinstrp) {
  10031. case FLASH_5720_EEPROM_HD:
  10032. case FLASH_5720_EEPROM_LD:
  10033. tp->nvram_jedecnum = JEDEC_ATMEL;
  10034. tg3_flag_set(tp, NVRAM_BUFFERED);
  10035. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10036. tw32(NVRAM_CFG1, nvcfg1);
  10037. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10038. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10039. else
  10040. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10041. return;
  10042. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10043. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10044. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10045. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10046. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10047. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10048. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10049. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10050. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10051. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10052. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10053. case FLASH_5720VENDOR_ATMEL_45USPT:
  10054. tp->nvram_jedecnum = JEDEC_ATMEL;
  10055. tg3_flag_set(tp, NVRAM_BUFFERED);
  10056. tg3_flag_set(tp, FLASH);
  10057. switch (nvmpinstrp) {
  10058. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10059. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10060. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10061. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10062. break;
  10063. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10064. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10065. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10066. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10067. break;
  10068. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10069. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10070. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10071. break;
  10072. default:
  10073. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10074. break;
  10075. }
  10076. break;
  10077. case FLASH_5720VENDOR_M_ST_M25PE10:
  10078. case FLASH_5720VENDOR_M_ST_M45PE10:
  10079. case FLASH_5720VENDOR_A_ST_M25PE10:
  10080. case FLASH_5720VENDOR_A_ST_M45PE10:
  10081. case FLASH_5720VENDOR_M_ST_M25PE20:
  10082. case FLASH_5720VENDOR_M_ST_M45PE20:
  10083. case FLASH_5720VENDOR_A_ST_M25PE20:
  10084. case FLASH_5720VENDOR_A_ST_M45PE20:
  10085. case FLASH_5720VENDOR_M_ST_M25PE40:
  10086. case FLASH_5720VENDOR_M_ST_M45PE40:
  10087. case FLASH_5720VENDOR_A_ST_M25PE40:
  10088. case FLASH_5720VENDOR_A_ST_M45PE40:
  10089. case FLASH_5720VENDOR_M_ST_M25PE80:
  10090. case FLASH_5720VENDOR_M_ST_M45PE80:
  10091. case FLASH_5720VENDOR_A_ST_M25PE80:
  10092. case FLASH_5720VENDOR_A_ST_M45PE80:
  10093. case FLASH_5720VENDOR_ST_25USPT:
  10094. case FLASH_5720VENDOR_ST_45USPT:
  10095. tp->nvram_jedecnum = JEDEC_ST;
  10096. tg3_flag_set(tp, NVRAM_BUFFERED);
  10097. tg3_flag_set(tp, FLASH);
  10098. switch (nvmpinstrp) {
  10099. case FLASH_5720VENDOR_M_ST_M25PE20:
  10100. case FLASH_5720VENDOR_M_ST_M45PE20:
  10101. case FLASH_5720VENDOR_A_ST_M25PE20:
  10102. case FLASH_5720VENDOR_A_ST_M45PE20:
  10103. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10104. break;
  10105. case FLASH_5720VENDOR_M_ST_M25PE40:
  10106. case FLASH_5720VENDOR_M_ST_M45PE40:
  10107. case FLASH_5720VENDOR_A_ST_M25PE40:
  10108. case FLASH_5720VENDOR_A_ST_M45PE40:
  10109. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10110. break;
  10111. case FLASH_5720VENDOR_M_ST_M25PE80:
  10112. case FLASH_5720VENDOR_M_ST_M45PE80:
  10113. case FLASH_5720VENDOR_A_ST_M25PE80:
  10114. case FLASH_5720VENDOR_A_ST_M45PE80:
  10115. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10116. break;
  10117. default:
  10118. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10119. break;
  10120. }
  10121. break;
  10122. default:
  10123. tg3_flag_set(tp, NO_NVRAM);
  10124. return;
  10125. }
  10126. tg3_nvram_get_pagesize(tp, nvcfg1);
  10127. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10128. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10129. }
  10130. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10131. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10132. {
  10133. tw32_f(GRC_EEPROM_ADDR,
  10134. (EEPROM_ADDR_FSM_RESET |
  10135. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10136. EEPROM_ADDR_CLKPERD_SHIFT)));
  10137. msleep(1);
  10138. /* Enable seeprom accesses. */
  10139. tw32_f(GRC_LOCAL_CTRL,
  10140. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10141. udelay(100);
  10142. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10143. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10144. tg3_flag_set(tp, NVRAM);
  10145. if (tg3_nvram_lock(tp)) {
  10146. netdev_warn(tp->dev,
  10147. "Cannot get nvram lock, %s failed\n",
  10148. __func__);
  10149. return;
  10150. }
  10151. tg3_enable_nvram_access(tp);
  10152. tp->nvram_size = 0;
  10153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10154. tg3_get_5752_nvram_info(tp);
  10155. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10156. tg3_get_5755_nvram_info(tp);
  10157. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10160. tg3_get_5787_nvram_info(tp);
  10161. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10162. tg3_get_5761_nvram_info(tp);
  10163. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10164. tg3_get_5906_nvram_info(tp);
  10165. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10167. tg3_get_57780_nvram_info(tp);
  10168. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10169. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10170. tg3_get_5717_nvram_info(tp);
  10171. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10172. tg3_get_5720_nvram_info(tp);
  10173. else
  10174. tg3_get_nvram_info(tp);
  10175. if (tp->nvram_size == 0)
  10176. tg3_get_nvram_size(tp);
  10177. tg3_disable_nvram_access(tp);
  10178. tg3_nvram_unlock(tp);
  10179. } else {
  10180. tg3_flag_clear(tp, NVRAM);
  10181. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10182. tg3_get_eeprom_size(tp);
  10183. }
  10184. }
  10185. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10186. u32 offset, u32 len, u8 *buf)
  10187. {
  10188. int i, j, rc = 0;
  10189. u32 val;
  10190. for (i = 0; i < len; i += 4) {
  10191. u32 addr;
  10192. __be32 data;
  10193. addr = offset + i;
  10194. memcpy(&data, buf + i, 4);
  10195. /*
  10196. * The SEEPROM interface expects the data to always be opposite
  10197. * the native endian format. We accomplish this by reversing
  10198. * all the operations that would have been performed on the
  10199. * data from a call to tg3_nvram_read_be32().
  10200. */
  10201. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10202. val = tr32(GRC_EEPROM_ADDR);
  10203. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10204. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10205. EEPROM_ADDR_READ);
  10206. tw32(GRC_EEPROM_ADDR, val |
  10207. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10208. (addr & EEPROM_ADDR_ADDR_MASK) |
  10209. EEPROM_ADDR_START |
  10210. EEPROM_ADDR_WRITE);
  10211. for (j = 0; j < 1000; j++) {
  10212. val = tr32(GRC_EEPROM_ADDR);
  10213. if (val & EEPROM_ADDR_COMPLETE)
  10214. break;
  10215. msleep(1);
  10216. }
  10217. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10218. rc = -EBUSY;
  10219. break;
  10220. }
  10221. }
  10222. return rc;
  10223. }
  10224. /* offset and length are dword aligned */
  10225. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10226. u8 *buf)
  10227. {
  10228. int ret = 0;
  10229. u32 pagesize = tp->nvram_pagesize;
  10230. u32 pagemask = pagesize - 1;
  10231. u32 nvram_cmd;
  10232. u8 *tmp;
  10233. tmp = kmalloc(pagesize, GFP_KERNEL);
  10234. if (tmp == NULL)
  10235. return -ENOMEM;
  10236. while (len) {
  10237. int j;
  10238. u32 phy_addr, page_off, size;
  10239. phy_addr = offset & ~pagemask;
  10240. for (j = 0; j < pagesize; j += 4) {
  10241. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10242. (__be32 *) (tmp + j));
  10243. if (ret)
  10244. break;
  10245. }
  10246. if (ret)
  10247. break;
  10248. page_off = offset & pagemask;
  10249. size = pagesize;
  10250. if (len < size)
  10251. size = len;
  10252. len -= size;
  10253. memcpy(tmp + page_off, buf, size);
  10254. offset = offset + (pagesize - page_off);
  10255. tg3_enable_nvram_access(tp);
  10256. /*
  10257. * Before we can erase the flash page, we need
  10258. * to issue a special "write enable" command.
  10259. */
  10260. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10261. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10262. break;
  10263. /* Erase the target page */
  10264. tw32(NVRAM_ADDR, phy_addr);
  10265. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10266. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10267. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10268. break;
  10269. /* Issue another write enable to start the write. */
  10270. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10271. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10272. break;
  10273. for (j = 0; j < pagesize; j += 4) {
  10274. __be32 data;
  10275. data = *((__be32 *) (tmp + j));
  10276. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10277. tw32(NVRAM_ADDR, phy_addr + j);
  10278. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10279. NVRAM_CMD_WR;
  10280. if (j == 0)
  10281. nvram_cmd |= NVRAM_CMD_FIRST;
  10282. else if (j == (pagesize - 4))
  10283. nvram_cmd |= NVRAM_CMD_LAST;
  10284. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10285. break;
  10286. }
  10287. if (ret)
  10288. break;
  10289. }
  10290. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10291. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10292. kfree(tmp);
  10293. return ret;
  10294. }
  10295. /* offset and length are dword aligned */
  10296. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10297. u8 *buf)
  10298. {
  10299. int i, ret = 0;
  10300. for (i = 0; i < len; i += 4, offset += 4) {
  10301. u32 page_off, phy_addr, nvram_cmd;
  10302. __be32 data;
  10303. memcpy(&data, buf + i, 4);
  10304. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10305. page_off = offset % tp->nvram_pagesize;
  10306. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10307. tw32(NVRAM_ADDR, phy_addr);
  10308. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10309. if (page_off == 0 || i == 0)
  10310. nvram_cmd |= NVRAM_CMD_FIRST;
  10311. if (page_off == (tp->nvram_pagesize - 4))
  10312. nvram_cmd |= NVRAM_CMD_LAST;
  10313. if (i == (len - 4))
  10314. nvram_cmd |= NVRAM_CMD_LAST;
  10315. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10316. !tg3_flag(tp, 5755_PLUS) &&
  10317. (tp->nvram_jedecnum == JEDEC_ST) &&
  10318. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10319. if ((ret = tg3_nvram_exec_cmd(tp,
  10320. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10321. NVRAM_CMD_DONE)))
  10322. break;
  10323. }
  10324. if (!tg3_flag(tp, FLASH)) {
  10325. /* We always do complete word writes to eeprom. */
  10326. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10327. }
  10328. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10329. break;
  10330. }
  10331. return ret;
  10332. }
  10333. /* offset and length are dword aligned */
  10334. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10335. {
  10336. int ret;
  10337. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10338. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10339. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10340. udelay(40);
  10341. }
  10342. if (!tg3_flag(tp, NVRAM)) {
  10343. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10344. } else {
  10345. u32 grc_mode;
  10346. ret = tg3_nvram_lock(tp);
  10347. if (ret)
  10348. return ret;
  10349. tg3_enable_nvram_access(tp);
  10350. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10351. tw32(NVRAM_WRITE1, 0x406);
  10352. grc_mode = tr32(GRC_MODE);
  10353. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10354. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10355. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10356. buf);
  10357. } else {
  10358. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10359. buf);
  10360. }
  10361. grc_mode = tr32(GRC_MODE);
  10362. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10363. tg3_disable_nvram_access(tp);
  10364. tg3_nvram_unlock(tp);
  10365. }
  10366. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10367. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10368. udelay(40);
  10369. }
  10370. return ret;
  10371. }
  10372. struct subsys_tbl_ent {
  10373. u16 subsys_vendor, subsys_devid;
  10374. u32 phy_id;
  10375. };
  10376. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10377. /* Broadcom boards. */
  10378. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10379. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10380. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10381. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10382. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10383. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10384. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10385. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10386. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10387. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10388. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10389. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10390. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10391. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10392. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10393. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10394. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10395. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10396. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10397. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10398. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10399. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10400. /* 3com boards. */
  10401. { TG3PCI_SUBVENDOR_ID_3COM,
  10402. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10403. { TG3PCI_SUBVENDOR_ID_3COM,
  10404. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10405. { TG3PCI_SUBVENDOR_ID_3COM,
  10406. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10407. { TG3PCI_SUBVENDOR_ID_3COM,
  10408. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10409. { TG3PCI_SUBVENDOR_ID_3COM,
  10410. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10411. /* DELL boards. */
  10412. { TG3PCI_SUBVENDOR_ID_DELL,
  10413. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10414. { TG3PCI_SUBVENDOR_ID_DELL,
  10415. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10416. { TG3PCI_SUBVENDOR_ID_DELL,
  10417. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10418. { TG3PCI_SUBVENDOR_ID_DELL,
  10419. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10420. /* Compaq boards. */
  10421. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10422. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10423. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10424. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10425. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10426. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10427. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10428. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10429. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10430. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10431. /* IBM boards. */
  10432. { TG3PCI_SUBVENDOR_ID_IBM,
  10433. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10434. };
  10435. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10436. {
  10437. int i;
  10438. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10439. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10440. tp->pdev->subsystem_vendor) &&
  10441. (subsys_id_to_phy_id[i].subsys_devid ==
  10442. tp->pdev->subsystem_device))
  10443. return &subsys_id_to_phy_id[i];
  10444. }
  10445. return NULL;
  10446. }
  10447. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10448. {
  10449. u32 val;
  10450. u16 pmcsr;
  10451. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10452. * so need make sure we're in D0.
  10453. */
  10454. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10455. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10456. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10457. msleep(1);
  10458. /* Make sure register accesses (indirect or otherwise)
  10459. * will function correctly.
  10460. */
  10461. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10462. tp->misc_host_ctrl);
  10463. /* The memory arbiter has to be enabled in order for SRAM accesses
  10464. * to succeed. Normally on powerup the tg3 chip firmware will make
  10465. * sure it is enabled, but other entities such as system netboot
  10466. * code might disable it.
  10467. */
  10468. val = tr32(MEMARB_MODE);
  10469. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10470. tp->phy_id = TG3_PHY_ID_INVALID;
  10471. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10472. /* Assume an onboard device and WOL capable by default. */
  10473. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10474. tg3_flag_set(tp, WOL_CAP);
  10475. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10476. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10477. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10478. tg3_flag_set(tp, IS_NIC);
  10479. }
  10480. val = tr32(VCPU_CFGSHDW);
  10481. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10482. tg3_flag_set(tp, ASPM_WORKAROUND);
  10483. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10484. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10485. tg3_flag_set(tp, WOL_ENABLE);
  10486. device_set_wakeup_enable(&tp->pdev->dev, true);
  10487. }
  10488. goto done;
  10489. }
  10490. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10491. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10492. u32 nic_cfg, led_cfg;
  10493. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10494. int eeprom_phy_serdes = 0;
  10495. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10496. tp->nic_sram_data_cfg = nic_cfg;
  10497. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10498. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10499. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10500. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10501. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10502. (ver > 0) && (ver < 0x100))
  10503. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10504. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10505. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10506. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10507. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10508. eeprom_phy_serdes = 1;
  10509. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10510. if (nic_phy_id != 0) {
  10511. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10512. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10513. eeprom_phy_id = (id1 >> 16) << 10;
  10514. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10515. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10516. } else
  10517. eeprom_phy_id = 0;
  10518. tp->phy_id = eeprom_phy_id;
  10519. if (eeprom_phy_serdes) {
  10520. if (!tg3_flag(tp, 5705_PLUS))
  10521. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10522. else
  10523. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10524. }
  10525. if (tg3_flag(tp, 5750_PLUS))
  10526. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10527. SHASTA_EXT_LED_MODE_MASK);
  10528. else
  10529. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10530. switch (led_cfg) {
  10531. default:
  10532. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10533. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10534. break;
  10535. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10536. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10537. break;
  10538. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10539. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10540. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10541. * read on some older 5700/5701 bootcode.
  10542. */
  10543. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10544. ASIC_REV_5700 ||
  10545. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10546. ASIC_REV_5701)
  10547. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10548. break;
  10549. case SHASTA_EXT_LED_SHARED:
  10550. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10551. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10552. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10553. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10554. LED_CTRL_MODE_PHY_2);
  10555. break;
  10556. case SHASTA_EXT_LED_MAC:
  10557. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10558. break;
  10559. case SHASTA_EXT_LED_COMBO:
  10560. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10561. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10562. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10563. LED_CTRL_MODE_PHY_2);
  10564. break;
  10565. }
  10566. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10568. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10569. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10570. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10571. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10572. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10573. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10574. if ((tp->pdev->subsystem_vendor ==
  10575. PCI_VENDOR_ID_ARIMA) &&
  10576. (tp->pdev->subsystem_device == 0x205a ||
  10577. tp->pdev->subsystem_device == 0x2063))
  10578. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10579. } else {
  10580. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10581. tg3_flag_set(tp, IS_NIC);
  10582. }
  10583. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10584. tg3_flag_set(tp, ENABLE_ASF);
  10585. if (tg3_flag(tp, 5750_PLUS))
  10586. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10587. }
  10588. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10589. tg3_flag(tp, 5750_PLUS))
  10590. tg3_flag_set(tp, ENABLE_APE);
  10591. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10592. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10593. tg3_flag_clear(tp, WOL_CAP);
  10594. if (tg3_flag(tp, WOL_CAP) &&
  10595. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10596. tg3_flag_set(tp, WOL_ENABLE);
  10597. device_set_wakeup_enable(&tp->pdev->dev, true);
  10598. }
  10599. if (cfg2 & (1 << 17))
  10600. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10601. /* serdes signal pre-emphasis in register 0x590 set by */
  10602. /* bootcode if bit 18 is set */
  10603. if (cfg2 & (1 << 18))
  10604. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10605. if ((tg3_flag(tp, 57765_PLUS) ||
  10606. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10607. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10608. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10609. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10610. if (tg3_flag(tp, PCI_EXPRESS) &&
  10611. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10612. !tg3_flag(tp, 57765_PLUS)) {
  10613. u32 cfg3;
  10614. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10615. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10616. tg3_flag_set(tp, ASPM_WORKAROUND);
  10617. }
  10618. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10619. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10620. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10621. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10622. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10623. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10624. }
  10625. done:
  10626. if (tg3_flag(tp, WOL_CAP))
  10627. device_set_wakeup_enable(&tp->pdev->dev,
  10628. tg3_flag(tp, WOL_ENABLE));
  10629. else
  10630. device_set_wakeup_capable(&tp->pdev->dev, false);
  10631. }
  10632. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10633. {
  10634. int i;
  10635. u32 val;
  10636. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10637. tw32(OTP_CTRL, cmd);
  10638. /* Wait for up to 1 ms for command to execute. */
  10639. for (i = 0; i < 100; i++) {
  10640. val = tr32(OTP_STATUS);
  10641. if (val & OTP_STATUS_CMD_DONE)
  10642. break;
  10643. udelay(10);
  10644. }
  10645. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10646. }
  10647. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10648. * configuration is a 32-bit value that straddles the alignment boundary.
  10649. * We do two 32-bit reads and then shift and merge the results.
  10650. */
  10651. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10652. {
  10653. u32 bhalf_otp, thalf_otp;
  10654. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10655. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10656. return 0;
  10657. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10658. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10659. return 0;
  10660. thalf_otp = tr32(OTP_READ_DATA);
  10661. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10662. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10663. return 0;
  10664. bhalf_otp = tr32(OTP_READ_DATA);
  10665. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10666. }
  10667. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10668. {
  10669. u32 adv = ADVERTISED_Autoneg |
  10670. ADVERTISED_Pause;
  10671. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10672. adv |= ADVERTISED_1000baseT_Half |
  10673. ADVERTISED_1000baseT_Full;
  10674. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10675. adv |= ADVERTISED_100baseT_Half |
  10676. ADVERTISED_100baseT_Full |
  10677. ADVERTISED_10baseT_Half |
  10678. ADVERTISED_10baseT_Full |
  10679. ADVERTISED_TP;
  10680. else
  10681. adv |= ADVERTISED_FIBRE;
  10682. tp->link_config.advertising = adv;
  10683. tp->link_config.speed = SPEED_INVALID;
  10684. tp->link_config.duplex = DUPLEX_INVALID;
  10685. tp->link_config.autoneg = AUTONEG_ENABLE;
  10686. tp->link_config.active_speed = SPEED_INVALID;
  10687. tp->link_config.active_duplex = DUPLEX_INVALID;
  10688. tp->link_config.orig_speed = SPEED_INVALID;
  10689. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10690. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10691. }
  10692. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10693. {
  10694. u32 hw_phy_id_1, hw_phy_id_2;
  10695. u32 hw_phy_id, hw_phy_id_masked;
  10696. int err;
  10697. /* flow control autonegotiation is default behavior */
  10698. tg3_flag_set(tp, PAUSE_AUTONEG);
  10699. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10700. if (tg3_flag(tp, USE_PHYLIB))
  10701. return tg3_phy_init(tp);
  10702. /* Reading the PHY ID register can conflict with ASF
  10703. * firmware access to the PHY hardware.
  10704. */
  10705. err = 0;
  10706. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10707. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10708. } else {
  10709. /* Now read the physical PHY_ID from the chip and verify
  10710. * that it is sane. If it doesn't look good, we fall back
  10711. * to either the hard-coded table based PHY_ID and failing
  10712. * that the value found in the eeprom area.
  10713. */
  10714. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10715. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10716. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10717. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10718. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10719. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10720. }
  10721. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10722. tp->phy_id = hw_phy_id;
  10723. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10724. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10725. else
  10726. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10727. } else {
  10728. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10729. /* Do nothing, phy ID already set up in
  10730. * tg3_get_eeprom_hw_cfg().
  10731. */
  10732. } else {
  10733. struct subsys_tbl_ent *p;
  10734. /* No eeprom signature? Try the hardcoded
  10735. * subsys device table.
  10736. */
  10737. p = tg3_lookup_by_subsys(tp);
  10738. if (!p)
  10739. return -ENODEV;
  10740. tp->phy_id = p->phy_id;
  10741. if (!tp->phy_id ||
  10742. tp->phy_id == TG3_PHY_ID_BCM8002)
  10743. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10744. }
  10745. }
  10746. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10747. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10748. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10749. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10750. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10751. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10752. tg3_phy_init_link_config(tp);
  10753. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10754. !tg3_flag(tp, ENABLE_APE) &&
  10755. !tg3_flag(tp, ENABLE_ASF)) {
  10756. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10757. tg3_readphy(tp, MII_BMSR, &bmsr);
  10758. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10759. (bmsr & BMSR_LSTATUS))
  10760. goto skip_phy_reset;
  10761. err = tg3_phy_reset(tp);
  10762. if (err)
  10763. return err;
  10764. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10765. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10766. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10767. tg3_ctrl = 0;
  10768. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  10769. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10770. MII_TG3_CTRL_ADV_1000_FULL);
  10771. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10772. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10773. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10774. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10775. }
  10776. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10777. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10778. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10779. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10780. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10781. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10782. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10783. tg3_writephy(tp, MII_BMCR,
  10784. BMCR_ANENABLE | BMCR_ANRESTART);
  10785. }
  10786. tg3_phy_set_wirespeed(tp);
  10787. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10788. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10789. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10790. }
  10791. skip_phy_reset:
  10792. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10793. err = tg3_init_5401phy_dsp(tp);
  10794. if (err)
  10795. return err;
  10796. err = tg3_init_5401phy_dsp(tp);
  10797. }
  10798. return err;
  10799. }
  10800. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10801. {
  10802. u8 *vpd_data;
  10803. unsigned int block_end, rosize, len;
  10804. int j, i = 0;
  10805. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10806. if (!vpd_data)
  10807. goto out_no_vpd;
  10808. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10809. PCI_VPD_LRDT_RO_DATA);
  10810. if (i < 0)
  10811. goto out_not_found;
  10812. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10813. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10814. i += PCI_VPD_LRDT_TAG_SIZE;
  10815. if (block_end > TG3_NVM_VPD_LEN)
  10816. goto out_not_found;
  10817. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10818. PCI_VPD_RO_KEYWORD_MFR_ID);
  10819. if (j > 0) {
  10820. len = pci_vpd_info_field_size(&vpd_data[j]);
  10821. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10822. if (j + len > block_end || len != 4 ||
  10823. memcmp(&vpd_data[j], "1028", 4))
  10824. goto partno;
  10825. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10826. PCI_VPD_RO_KEYWORD_VENDOR0);
  10827. if (j < 0)
  10828. goto partno;
  10829. len = pci_vpd_info_field_size(&vpd_data[j]);
  10830. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10831. if (j + len > block_end)
  10832. goto partno;
  10833. memcpy(tp->fw_ver, &vpd_data[j], len);
  10834. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10835. }
  10836. partno:
  10837. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10838. PCI_VPD_RO_KEYWORD_PARTNO);
  10839. if (i < 0)
  10840. goto out_not_found;
  10841. len = pci_vpd_info_field_size(&vpd_data[i]);
  10842. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10843. if (len > TG3_BPN_SIZE ||
  10844. (len + i) > TG3_NVM_VPD_LEN)
  10845. goto out_not_found;
  10846. memcpy(tp->board_part_number, &vpd_data[i], len);
  10847. out_not_found:
  10848. kfree(vpd_data);
  10849. if (tp->board_part_number[0])
  10850. return;
  10851. out_no_vpd:
  10852. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10853. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10854. strcpy(tp->board_part_number, "BCM5717");
  10855. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10856. strcpy(tp->board_part_number, "BCM5718");
  10857. else
  10858. goto nomatch;
  10859. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10860. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10861. strcpy(tp->board_part_number, "BCM57780");
  10862. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10863. strcpy(tp->board_part_number, "BCM57760");
  10864. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10865. strcpy(tp->board_part_number, "BCM57790");
  10866. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10867. strcpy(tp->board_part_number, "BCM57788");
  10868. else
  10869. goto nomatch;
  10870. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10871. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10872. strcpy(tp->board_part_number, "BCM57761");
  10873. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10874. strcpy(tp->board_part_number, "BCM57765");
  10875. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10876. strcpy(tp->board_part_number, "BCM57781");
  10877. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10878. strcpy(tp->board_part_number, "BCM57785");
  10879. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10880. strcpy(tp->board_part_number, "BCM57791");
  10881. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10882. strcpy(tp->board_part_number, "BCM57795");
  10883. else
  10884. goto nomatch;
  10885. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10886. strcpy(tp->board_part_number, "BCM95906");
  10887. } else {
  10888. nomatch:
  10889. strcpy(tp->board_part_number, "none");
  10890. }
  10891. }
  10892. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10893. {
  10894. u32 val;
  10895. if (tg3_nvram_read(tp, offset, &val) ||
  10896. (val & 0xfc000000) != 0x0c000000 ||
  10897. tg3_nvram_read(tp, offset + 4, &val) ||
  10898. val != 0)
  10899. return 0;
  10900. return 1;
  10901. }
  10902. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10903. {
  10904. u32 val, offset, start, ver_offset;
  10905. int i, dst_off;
  10906. bool newver = false;
  10907. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10908. tg3_nvram_read(tp, 0x4, &start))
  10909. return;
  10910. offset = tg3_nvram_logical_addr(tp, offset);
  10911. if (tg3_nvram_read(tp, offset, &val))
  10912. return;
  10913. if ((val & 0xfc000000) == 0x0c000000) {
  10914. if (tg3_nvram_read(tp, offset + 4, &val))
  10915. return;
  10916. if (val == 0)
  10917. newver = true;
  10918. }
  10919. dst_off = strlen(tp->fw_ver);
  10920. if (newver) {
  10921. if (TG3_VER_SIZE - dst_off < 16 ||
  10922. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10923. return;
  10924. offset = offset + ver_offset - start;
  10925. for (i = 0; i < 16; i += 4) {
  10926. __be32 v;
  10927. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10928. return;
  10929. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10930. }
  10931. } else {
  10932. u32 major, minor;
  10933. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10934. return;
  10935. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10936. TG3_NVM_BCVER_MAJSFT;
  10937. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10938. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10939. "v%d.%02d", major, minor);
  10940. }
  10941. }
  10942. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10943. {
  10944. u32 val, major, minor;
  10945. /* Use native endian representation */
  10946. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10947. return;
  10948. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10949. TG3_NVM_HWSB_CFG1_MAJSFT;
  10950. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10951. TG3_NVM_HWSB_CFG1_MINSFT;
  10952. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10953. }
  10954. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10955. {
  10956. u32 offset, major, minor, build;
  10957. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10958. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10959. return;
  10960. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10961. case TG3_EEPROM_SB_REVISION_0:
  10962. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10963. break;
  10964. case TG3_EEPROM_SB_REVISION_2:
  10965. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10966. break;
  10967. case TG3_EEPROM_SB_REVISION_3:
  10968. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10969. break;
  10970. case TG3_EEPROM_SB_REVISION_4:
  10971. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10972. break;
  10973. case TG3_EEPROM_SB_REVISION_5:
  10974. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10975. break;
  10976. case TG3_EEPROM_SB_REVISION_6:
  10977. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  10978. break;
  10979. default:
  10980. return;
  10981. }
  10982. if (tg3_nvram_read(tp, offset, &val))
  10983. return;
  10984. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10985. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10986. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10987. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10988. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10989. if (minor > 99 || build > 26)
  10990. return;
  10991. offset = strlen(tp->fw_ver);
  10992. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10993. " v%d.%02d", major, minor);
  10994. if (build > 0) {
  10995. offset = strlen(tp->fw_ver);
  10996. if (offset < TG3_VER_SIZE - 1)
  10997. tp->fw_ver[offset] = 'a' + build - 1;
  10998. }
  10999. }
  11000. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11001. {
  11002. u32 val, offset, start;
  11003. int i, vlen;
  11004. for (offset = TG3_NVM_DIR_START;
  11005. offset < TG3_NVM_DIR_END;
  11006. offset += TG3_NVM_DIRENT_SIZE) {
  11007. if (tg3_nvram_read(tp, offset, &val))
  11008. return;
  11009. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11010. break;
  11011. }
  11012. if (offset == TG3_NVM_DIR_END)
  11013. return;
  11014. if (!tg3_flag(tp, 5705_PLUS))
  11015. start = 0x08000000;
  11016. else if (tg3_nvram_read(tp, offset - 4, &start))
  11017. return;
  11018. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11019. !tg3_fw_img_is_valid(tp, offset) ||
  11020. tg3_nvram_read(tp, offset + 8, &val))
  11021. return;
  11022. offset += val - start;
  11023. vlen = strlen(tp->fw_ver);
  11024. tp->fw_ver[vlen++] = ',';
  11025. tp->fw_ver[vlen++] = ' ';
  11026. for (i = 0; i < 4; i++) {
  11027. __be32 v;
  11028. if (tg3_nvram_read_be32(tp, offset, &v))
  11029. return;
  11030. offset += sizeof(v);
  11031. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11032. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11033. break;
  11034. }
  11035. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11036. vlen += sizeof(v);
  11037. }
  11038. }
  11039. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11040. {
  11041. int vlen;
  11042. u32 apedata;
  11043. char *fwtype;
  11044. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11045. return;
  11046. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11047. if (apedata != APE_SEG_SIG_MAGIC)
  11048. return;
  11049. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11050. if (!(apedata & APE_FW_STATUS_READY))
  11051. return;
  11052. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11053. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11054. tg3_flag_set(tp, APE_HAS_NCSI);
  11055. fwtype = "NCSI";
  11056. } else {
  11057. fwtype = "DASH";
  11058. }
  11059. vlen = strlen(tp->fw_ver);
  11060. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11061. fwtype,
  11062. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11063. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11064. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11065. (apedata & APE_FW_VERSION_BLDMSK));
  11066. }
  11067. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11068. {
  11069. u32 val;
  11070. bool vpd_vers = false;
  11071. if (tp->fw_ver[0] != 0)
  11072. vpd_vers = true;
  11073. if (tg3_flag(tp, NO_NVRAM)) {
  11074. strcat(tp->fw_ver, "sb");
  11075. return;
  11076. }
  11077. if (tg3_nvram_read(tp, 0, &val))
  11078. return;
  11079. if (val == TG3_EEPROM_MAGIC)
  11080. tg3_read_bc_ver(tp);
  11081. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11082. tg3_read_sb_ver(tp, val);
  11083. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11084. tg3_read_hwsb_ver(tp);
  11085. else
  11086. return;
  11087. if (!tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || vpd_vers)
  11088. goto done;
  11089. tg3_read_mgmtfw_ver(tp);
  11090. done:
  11091. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11092. }
  11093. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11094. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11095. {
  11096. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11097. return TG3_RX_RET_MAX_SIZE_5717;
  11098. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11099. return TG3_RX_RET_MAX_SIZE_5700;
  11100. else
  11101. return TG3_RX_RET_MAX_SIZE_5705;
  11102. }
  11103. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11104. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11105. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11106. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11107. { },
  11108. };
  11109. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11110. {
  11111. u32 misc_ctrl_reg;
  11112. u32 pci_state_reg, grc_misc_cfg;
  11113. u32 val;
  11114. u16 pci_cmd;
  11115. int err;
  11116. /* Force memory write invalidate off. If we leave it on,
  11117. * then on 5700_BX chips we have to enable a workaround.
  11118. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11119. * to match the cacheline size. The Broadcom driver have this
  11120. * workaround but turns MWI off all the times so never uses
  11121. * it. This seems to suggest that the workaround is insufficient.
  11122. */
  11123. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11124. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11125. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11126. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  11127. * has the register indirect write enable bit set before
  11128. * we try to access any of the MMIO registers. It is also
  11129. * critical that the PCI-X hw workaround situation is decided
  11130. * before that as well.
  11131. */
  11132. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11133. &misc_ctrl_reg);
  11134. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11135. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11137. u32 prod_id_asic_rev;
  11138. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11139. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11140. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11141. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11142. pci_read_config_dword(tp->pdev,
  11143. TG3PCI_GEN2_PRODID_ASICREV,
  11144. &prod_id_asic_rev);
  11145. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11146. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11147. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11148. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11149. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11150. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11151. pci_read_config_dword(tp->pdev,
  11152. TG3PCI_GEN15_PRODID_ASICREV,
  11153. &prod_id_asic_rev);
  11154. else
  11155. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11156. &prod_id_asic_rev);
  11157. tp->pci_chip_rev_id = prod_id_asic_rev;
  11158. }
  11159. /* Wrong chip ID in 5752 A0. This code can be removed later
  11160. * as A0 is not in production.
  11161. */
  11162. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11163. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11164. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11165. * we need to disable memory and use config. cycles
  11166. * only to access all registers. The 5702/03 chips
  11167. * can mistakenly decode the special cycles from the
  11168. * ICH chipsets as memory write cycles, causing corruption
  11169. * of register and memory space. Only certain ICH bridges
  11170. * will drive special cycles with non-zero data during the
  11171. * address phase which can fall within the 5703's address
  11172. * range. This is not an ICH bug as the PCI spec allows
  11173. * non-zero address during special cycles. However, only
  11174. * these ICH bridges are known to drive non-zero addresses
  11175. * during special cycles.
  11176. *
  11177. * Since special cycles do not cross PCI bridges, we only
  11178. * enable this workaround if the 5703 is on the secondary
  11179. * bus of these ICH bridges.
  11180. */
  11181. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11182. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11183. static struct tg3_dev_id {
  11184. u32 vendor;
  11185. u32 device;
  11186. u32 rev;
  11187. } ich_chipsets[] = {
  11188. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11189. PCI_ANY_ID },
  11190. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11191. PCI_ANY_ID },
  11192. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11193. 0xa },
  11194. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11195. PCI_ANY_ID },
  11196. { },
  11197. };
  11198. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11199. struct pci_dev *bridge = NULL;
  11200. while (pci_id->vendor != 0) {
  11201. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11202. bridge);
  11203. if (!bridge) {
  11204. pci_id++;
  11205. continue;
  11206. }
  11207. if (pci_id->rev != PCI_ANY_ID) {
  11208. if (bridge->revision > pci_id->rev)
  11209. continue;
  11210. }
  11211. if (bridge->subordinate &&
  11212. (bridge->subordinate->number ==
  11213. tp->pdev->bus->number)) {
  11214. tg3_flag_set(tp, ICH_WORKAROUND);
  11215. pci_dev_put(bridge);
  11216. break;
  11217. }
  11218. }
  11219. }
  11220. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  11221. static struct tg3_dev_id {
  11222. u32 vendor;
  11223. u32 device;
  11224. } bridge_chipsets[] = {
  11225. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11226. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11227. { },
  11228. };
  11229. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11230. struct pci_dev *bridge = NULL;
  11231. while (pci_id->vendor != 0) {
  11232. bridge = pci_get_device(pci_id->vendor,
  11233. pci_id->device,
  11234. bridge);
  11235. if (!bridge) {
  11236. pci_id++;
  11237. continue;
  11238. }
  11239. if (bridge->subordinate &&
  11240. (bridge->subordinate->number <=
  11241. tp->pdev->bus->number) &&
  11242. (bridge->subordinate->subordinate >=
  11243. tp->pdev->bus->number)) {
  11244. tg3_flag_set(tp, 5701_DMA_BUG);
  11245. pci_dev_put(bridge);
  11246. break;
  11247. }
  11248. }
  11249. }
  11250. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11251. * DMA addresses > 40-bit. This bridge may have other additional
  11252. * 57xx devices behind it in some 4-port NIC designs for example.
  11253. * Any tg3 device found behind the bridge will also need the 40-bit
  11254. * DMA workaround.
  11255. */
  11256. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11257. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11258. tg3_flag_set(tp, 5780_CLASS);
  11259. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11260. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11261. } else {
  11262. struct pci_dev *bridge = NULL;
  11263. do {
  11264. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11265. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11266. bridge);
  11267. if (bridge && bridge->subordinate &&
  11268. (bridge->subordinate->number <=
  11269. tp->pdev->bus->number) &&
  11270. (bridge->subordinate->subordinate >=
  11271. tp->pdev->bus->number)) {
  11272. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11273. pci_dev_put(bridge);
  11274. break;
  11275. }
  11276. } while (bridge);
  11277. }
  11278. /* Initialize misc host control in PCI block. */
  11279. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11280. MISC_HOST_CTRL_CHIPREV);
  11281. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11282. tp->misc_host_ctrl);
  11283. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11284. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11285. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11287. tp->pdev_peer = tg3_find_peer(tp);
  11288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11290. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11291. tg3_flag_set(tp, 5717_PLUS);
  11292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11293. tg3_flag(tp, 5717_PLUS))
  11294. tg3_flag_set(tp, 57765_PLUS);
  11295. /* Intentionally exclude ASIC_REV_5906 */
  11296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11297. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11298. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11299. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11300. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11302. tg3_flag(tp, 57765_PLUS))
  11303. tg3_flag_set(tp, 5755_PLUS);
  11304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11307. tg3_flag(tp, 5755_PLUS) ||
  11308. tg3_flag(tp, 5780_CLASS))
  11309. tg3_flag_set(tp, 5750_PLUS);
  11310. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  11311. tg3_flag(tp, 5750_PLUS))
  11312. tg3_flag_set(tp, 5705_PLUS);
  11313. /* 5700 B0 chips do not support checksumming correctly due
  11314. * to hardware bugs.
  11315. */
  11316. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  11317. u32 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  11318. if (tg3_flag(tp, 5755_PLUS))
  11319. features |= NETIF_F_IPV6_CSUM;
  11320. tp->dev->features |= features;
  11321. tp->dev->hw_features |= features;
  11322. tp->dev->vlan_features |= features;
  11323. }
  11324. /* Determine TSO capabilities */
  11325. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11326. ; /* Do nothing. HW bug. */
  11327. else if (tg3_flag(tp, 57765_PLUS))
  11328. tg3_flag_set(tp, HW_TSO_3);
  11329. else if (tg3_flag(tp, 5755_PLUS) ||
  11330. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11331. tg3_flag_set(tp, HW_TSO_2);
  11332. else if (tg3_flag(tp, 5750_PLUS)) {
  11333. tg3_flag_set(tp, HW_TSO_1);
  11334. tg3_flag_set(tp, TSO_BUG);
  11335. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11336. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11337. tg3_flag_clear(tp, TSO_BUG);
  11338. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11339. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11340. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11341. tg3_flag_set(tp, TSO_BUG);
  11342. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11343. tp->fw_needed = FIRMWARE_TG3TSO5;
  11344. else
  11345. tp->fw_needed = FIRMWARE_TG3TSO;
  11346. }
  11347. tp->irq_max = 1;
  11348. if (tg3_flag(tp, 5750_PLUS)) {
  11349. tg3_flag_set(tp, SUPPORT_MSI);
  11350. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11351. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11352. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11353. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11354. tp->pdev_peer == tp->pdev))
  11355. tg3_flag_clear(tp, SUPPORT_MSI);
  11356. if (tg3_flag(tp, 5755_PLUS) ||
  11357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11358. tg3_flag_set(tp, 1SHOT_MSI);
  11359. }
  11360. if (tg3_flag(tp, 57765_PLUS)) {
  11361. tg3_flag_set(tp, SUPPORT_MSIX);
  11362. tp->irq_max = TG3_IRQ_MAX_VECS;
  11363. }
  11364. }
  11365. /* All chips can get confused if TX buffers
  11366. * straddle the 4GB address boundary.
  11367. */
  11368. tg3_flag_set(tp, 4G_DMA_BNDRY_BUG);
  11369. if (tg3_flag(tp, 5755_PLUS))
  11370. tg3_flag_set(tp, SHORT_DMA_BUG);
  11371. else
  11372. tg3_flag_set(tp, 40BIT_DMA_LIMIT_BUG);
  11373. if (tg3_flag(tp, 5717_PLUS))
  11374. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11375. if (tg3_flag(tp, 57765_PLUS) &&
  11376. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11377. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11378. if (!tg3_flag(tp, 5705_PLUS) ||
  11379. tg3_flag(tp, 5780_CLASS) ||
  11380. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11381. tg3_flag_set(tp, JUMBO_CAPABLE);
  11382. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11383. &pci_state_reg);
  11384. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11385. if (tp->pcie_cap != 0) {
  11386. u16 lnkctl;
  11387. tg3_flag_set(tp, PCI_EXPRESS);
  11388. tp->pcie_readrq = 4096;
  11389. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11390. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11391. tp->pcie_readrq = 2048;
  11392. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11393. pci_read_config_word(tp->pdev,
  11394. tp->pcie_cap + PCI_EXP_LNKCTL,
  11395. &lnkctl);
  11396. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11398. tg3_flag_clear(tp, HW_TSO_2);
  11399. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11400. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11401. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11402. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11403. tg3_flag_set(tp, CLKREQ_BUG);
  11404. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11405. tg3_flag_set(tp, L1PLLPD_EN);
  11406. }
  11407. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11408. tg3_flag_set(tp, PCI_EXPRESS);
  11409. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11410. tg3_flag(tp, 5780_CLASS)) {
  11411. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11412. if (!tp->pcix_cap) {
  11413. dev_err(&tp->pdev->dev,
  11414. "Cannot find PCI-X capability, aborting\n");
  11415. return -EIO;
  11416. }
  11417. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11418. tg3_flag_set(tp, PCIX_MODE);
  11419. }
  11420. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11421. * reordering to the mailbox registers done by the host
  11422. * controller can cause major troubles. We read back from
  11423. * every mailbox register write to force the writes to be
  11424. * posted to the chip in order.
  11425. */
  11426. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11427. !tg3_flag(tp, PCI_EXPRESS))
  11428. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11429. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11430. &tp->pci_cacheline_sz);
  11431. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11432. &tp->pci_lat_timer);
  11433. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11434. tp->pci_lat_timer < 64) {
  11435. tp->pci_lat_timer = 64;
  11436. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11437. tp->pci_lat_timer);
  11438. }
  11439. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11440. /* 5700 BX chips need to have their TX producer index
  11441. * mailboxes written twice to workaround a bug.
  11442. */
  11443. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11444. /* If we are in PCI-X mode, enable register write workaround.
  11445. *
  11446. * The workaround is to use indirect register accesses
  11447. * for all chip writes not to mailbox registers.
  11448. */
  11449. if (tg3_flag(tp, PCIX_MODE)) {
  11450. u32 pm_reg;
  11451. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11452. /* The chip can have it's power management PCI config
  11453. * space registers clobbered due to this bug.
  11454. * So explicitly force the chip into D0 here.
  11455. */
  11456. pci_read_config_dword(tp->pdev,
  11457. tp->pm_cap + PCI_PM_CTRL,
  11458. &pm_reg);
  11459. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11460. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11461. pci_write_config_dword(tp->pdev,
  11462. tp->pm_cap + PCI_PM_CTRL,
  11463. pm_reg);
  11464. /* Also, force SERR#/PERR# in PCI command. */
  11465. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11466. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11467. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11468. }
  11469. }
  11470. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11471. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11472. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11473. tg3_flag_set(tp, PCI_32BIT);
  11474. /* Chip-specific fixup from Broadcom driver */
  11475. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11476. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11477. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11478. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11479. }
  11480. /* Default fast path register access methods */
  11481. tp->read32 = tg3_read32;
  11482. tp->write32 = tg3_write32;
  11483. tp->read32_mbox = tg3_read32;
  11484. tp->write32_mbox = tg3_write32;
  11485. tp->write32_tx_mbox = tg3_write32;
  11486. tp->write32_rx_mbox = tg3_write32;
  11487. /* Various workaround register access methods */
  11488. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11489. tp->write32 = tg3_write_indirect_reg32;
  11490. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11491. (tg3_flag(tp, PCI_EXPRESS) &&
  11492. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11493. /*
  11494. * Back to back register writes can cause problems on these
  11495. * chips, the workaround is to read back all reg writes
  11496. * except those to mailbox regs.
  11497. *
  11498. * See tg3_write_indirect_reg32().
  11499. */
  11500. tp->write32 = tg3_write_flush_reg32;
  11501. }
  11502. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11503. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11504. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11505. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11506. }
  11507. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11508. tp->read32 = tg3_read_indirect_reg32;
  11509. tp->write32 = tg3_write_indirect_reg32;
  11510. tp->read32_mbox = tg3_read_indirect_mbox;
  11511. tp->write32_mbox = tg3_write_indirect_mbox;
  11512. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11513. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11514. iounmap(tp->regs);
  11515. tp->regs = NULL;
  11516. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11517. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11518. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11519. }
  11520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11521. tp->read32_mbox = tg3_read32_mbox_5906;
  11522. tp->write32_mbox = tg3_write32_mbox_5906;
  11523. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11524. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11525. }
  11526. if (tp->write32 == tg3_write_indirect_reg32 ||
  11527. (tg3_flag(tp, PCIX_MODE) &&
  11528. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11529. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11530. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11531. /* Get eeprom hw config before calling tg3_set_power_state().
  11532. * In particular, the TG3_FLAG_IS_NIC flag must be
  11533. * determined before calling tg3_set_power_state() so that
  11534. * we know whether or not to switch out of Vaux power.
  11535. * When the flag is set, it means that GPIO1 is used for eeprom
  11536. * write protect and also implies that it is a LOM where GPIOs
  11537. * are not used to switch power.
  11538. */
  11539. tg3_get_eeprom_hw_cfg(tp);
  11540. if (tg3_flag(tp, ENABLE_APE)) {
  11541. /* Allow reads and writes to the
  11542. * APE register and memory space.
  11543. */
  11544. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11545. PCISTATE_ALLOW_APE_SHMEM_WR |
  11546. PCISTATE_ALLOW_APE_PSPACE_WR;
  11547. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11548. pci_state_reg);
  11549. }
  11550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11551. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11552. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11553. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11554. tg3_flag(tp, 57765_PLUS))
  11555. tg3_flag_set(tp, CPMU_PRESENT);
  11556. /* Set up tp->grc_local_ctrl before calling tg3_power_up().
  11557. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11558. * It is also used as eeprom write protect on LOMs.
  11559. */
  11560. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11561. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11562. tg3_flag(tp, EEPROM_WRITE_PROT))
  11563. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11564. GRC_LCLCTRL_GPIO_OUTPUT1);
  11565. /* Unused GPIO3 must be driven as output on 5752 because there
  11566. * are no pull-up resistors on unused GPIO pins.
  11567. */
  11568. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11569. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11571. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11572. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11573. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11574. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11575. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11576. /* Turn off the debug UART. */
  11577. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11578. if (tg3_flag(tp, IS_NIC))
  11579. /* Keep VMain power. */
  11580. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11581. GRC_LCLCTRL_GPIO_OUTPUT0;
  11582. }
  11583. /* Force the chip into D0. */
  11584. err = tg3_power_up(tp);
  11585. if (err) {
  11586. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11587. return err;
  11588. }
  11589. /* Derive initial jumbo mode from MTU assigned in
  11590. * ether_setup() via the alloc_etherdev() call
  11591. */
  11592. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11593. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11594. /* Determine WakeOnLan speed to use. */
  11595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11596. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11597. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11598. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11599. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11600. } else {
  11601. tg3_flag_set(tp, WOL_SPEED_100MB);
  11602. }
  11603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11604. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11605. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11606. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11607. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11608. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11609. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11610. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11611. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11612. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11613. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11614. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11615. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11616. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11617. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11618. if (tg3_flag(tp, 5705_PLUS) &&
  11619. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11620. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11621. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11622. !tg3_flag(tp, 57765_PLUS)) {
  11623. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11624. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11625. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11626. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11627. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11628. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11629. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11630. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11631. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11632. } else
  11633. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11634. }
  11635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11636. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11637. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11638. if (tp->phy_otp == 0)
  11639. tp->phy_otp = TG3_OTP_DEFAULT;
  11640. }
  11641. if (tg3_flag(tp, CPMU_PRESENT))
  11642. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11643. else
  11644. tp->mi_mode = MAC_MI_MODE_BASE;
  11645. tp->coalesce_mode = 0;
  11646. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11647. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11648. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11649. /* Set these bits to enable statistics workaround. */
  11650. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11651. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11652. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11653. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11654. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11655. }
  11656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11658. tg3_flag_set(tp, USE_PHYLIB);
  11659. err = tg3_mdio_init(tp);
  11660. if (err)
  11661. return err;
  11662. /* Initialize data/descriptor byte/word swapping. */
  11663. val = tr32(GRC_MODE);
  11664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11665. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11666. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11667. GRC_MODE_B2HRX_ENABLE |
  11668. GRC_MODE_HTX2B_ENABLE |
  11669. GRC_MODE_HOST_STACKUP);
  11670. else
  11671. val &= GRC_MODE_HOST_STACKUP;
  11672. tw32(GRC_MODE, val | tp->grc_mode);
  11673. tg3_switch_clocks(tp);
  11674. /* Clear this out for sanity. */
  11675. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11676. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11677. &pci_state_reg);
  11678. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11679. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11680. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11681. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11682. chiprevid == CHIPREV_ID_5701_B0 ||
  11683. chiprevid == CHIPREV_ID_5701_B2 ||
  11684. chiprevid == CHIPREV_ID_5701_B5) {
  11685. void __iomem *sram_base;
  11686. /* Write some dummy words into the SRAM status block
  11687. * area, see if it reads back correctly. If the return
  11688. * value is bad, force enable the PCIX workaround.
  11689. */
  11690. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11691. writel(0x00000000, sram_base);
  11692. writel(0x00000000, sram_base + 4);
  11693. writel(0xffffffff, sram_base + 4);
  11694. if (readl(sram_base) != 0x00000000)
  11695. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11696. }
  11697. }
  11698. udelay(50);
  11699. tg3_nvram_init(tp);
  11700. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11701. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11703. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11704. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11705. tg3_flag_set(tp, IS_5788);
  11706. if (!tg3_flag(tp, IS_5788) &&
  11707. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11708. tg3_flag_set(tp, TAGGED_STATUS);
  11709. if (tg3_flag(tp, TAGGED_STATUS)) {
  11710. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11711. HOSTCC_MODE_CLRTICK_TXBD);
  11712. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11713. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11714. tp->misc_host_ctrl);
  11715. }
  11716. /* Preserve the APE MAC_MODE bits */
  11717. if (tg3_flag(tp, ENABLE_APE))
  11718. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11719. else
  11720. tp->mac_mode = TG3_DEF_MAC_MODE;
  11721. /* these are limited to 10/100 only */
  11722. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11723. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11724. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11725. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11726. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11727. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11728. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11729. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11730. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11731. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11732. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11733. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11734. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11735. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11736. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11737. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11738. err = tg3_phy_probe(tp);
  11739. if (err) {
  11740. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11741. /* ... but do not return immediately ... */
  11742. tg3_mdio_fini(tp);
  11743. }
  11744. tg3_read_vpd(tp);
  11745. tg3_read_fw_ver(tp);
  11746. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11747. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11748. } else {
  11749. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11750. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11751. else
  11752. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11753. }
  11754. /* 5700 {AX,BX} chips have a broken status block link
  11755. * change bit implementation, so we must use the
  11756. * status register in those cases.
  11757. */
  11758. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11759. tg3_flag_set(tp, USE_LINKCHG_REG);
  11760. else
  11761. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11762. /* The led_ctrl is set during tg3_phy_probe, here we might
  11763. * have to force the link status polling mechanism based
  11764. * upon subsystem IDs.
  11765. */
  11766. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11767. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11768. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11769. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11770. tg3_flag_set(tp, USE_LINKCHG_REG);
  11771. }
  11772. /* For all SERDES we poll the MAC status register. */
  11773. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11774. tg3_flag_set(tp, POLL_SERDES);
  11775. else
  11776. tg3_flag_clear(tp, POLL_SERDES);
  11777. tp->rx_offset = NET_IP_ALIGN;
  11778. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11779. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11780. tg3_flag(tp, PCIX_MODE)) {
  11781. tp->rx_offset = 0;
  11782. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11783. tp->rx_copy_thresh = ~(u16)0;
  11784. #endif
  11785. }
  11786. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11787. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11788. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11789. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11790. /* Increment the rx prod index on the rx std ring by at most
  11791. * 8 for these chips to workaround hw errata.
  11792. */
  11793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11796. tp->rx_std_max_post = 8;
  11797. if (tg3_flag(tp, ASPM_WORKAROUND))
  11798. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11799. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11800. return err;
  11801. }
  11802. #ifdef CONFIG_SPARC
  11803. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11804. {
  11805. struct net_device *dev = tp->dev;
  11806. struct pci_dev *pdev = tp->pdev;
  11807. struct device_node *dp = pci_device_to_OF_node(pdev);
  11808. const unsigned char *addr;
  11809. int len;
  11810. addr = of_get_property(dp, "local-mac-address", &len);
  11811. if (addr && len == 6) {
  11812. memcpy(dev->dev_addr, addr, 6);
  11813. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11814. return 0;
  11815. }
  11816. return -ENODEV;
  11817. }
  11818. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11819. {
  11820. struct net_device *dev = tp->dev;
  11821. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11822. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11823. return 0;
  11824. }
  11825. #endif
  11826. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11827. {
  11828. struct net_device *dev = tp->dev;
  11829. u32 hi, lo, mac_offset;
  11830. int addr_ok = 0;
  11831. #ifdef CONFIG_SPARC
  11832. if (!tg3_get_macaddr_sparc(tp))
  11833. return 0;
  11834. #endif
  11835. mac_offset = 0x7c;
  11836. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11837. tg3_flag(tp, 5780_CLASS)) {
  11838. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11839. mac_offset = 0xcc;
  11840. if (tg3_nvram_lock(tp))
  11841. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11842. else
  11843. tg3_nvram_unlock(tp);
  11844. } else if (tg3_flag(tp, 5717_PLUS)) {
  11845. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11846. mac_offset = 0xcc;
  11847. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11848. mac_offset += 0x18c;
  11849. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11850. mac_offset = 0x10;
  11851. /* First try to get it from MAC address mailbox. */
  11852. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11853. if ((hi >> 16) == 0x484b) {
  11854. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11855. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11856. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11857. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11858. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11859. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11860. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11861. /* Some old bootcode may report a 0 MAC address in SRAM */
  11862. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11863. }
  11864. if (!addr_ok) {
  11865. /* Next, try NVRAM. */
  11866. if (!tg3_flag(tp, NO_NVRAM) &&
  11867. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11868. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11869. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11870. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11871. }
  11872. /* Finally just fetch it out of the MAC control regs. */
  11873. else {
  11874. hi = tr32(MAC_ADDR_0_HIGH);
  11875. lo = tr32(MAC_ADDR_0_LOW);
  11876. dev->dev_addr[5] = lo & 0xff;
  11877. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11878. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11879. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11880. dev->dev_addr[1] = hi & 0xff;
  11881. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11882. }
  11883. }
  11884. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11885. #ifdef CONFIG_SPARC
  11886. if (!tg3_get_default_macaddr_sparc(tp))
  11887. return 0;
  11888. #endif
  11889. return -EINVAL;
  11890. }
  11891. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11892. return 0;
  11893. }
  11894. #define BOUNDARY_SINGLE_CACHELINE 1
  11895. #define BOUNDARY_MULTI_CACHELINE 2
  11896. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11897. {
  11898. int cacheline_size;
  11899. u8 byte;
  11900. int goal;
  11901. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11902. if (byte == 0)
  11903. cacheline_size = 1024;
  11904. else
  11905. cacheline_size = (int) byte * 4;
  11906. /* On 5703 and later chips, the boundary bits have no
  11907. * effect.
  11908. */
  11909. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11910. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11911. !tg3_flag(tp, PCI_EXPRESS))
  11912. goto out;
  11913. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11914. goal = BOUNDARY_MULTI_CACHELINE;
  11915. #else
  11916. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11917. goal = BOUNDARY_SINGLE_CACHELINE;
  11918. #else
  11919. goal = 0;
  11920. #endif
  11921. #endif
  11922. if (tg3_flag(tp, 57765_PLUS)) {
  11923. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11924. goto out;
  11925. }
  11926. if (!goal)
  11927. goto out;
  11928. /* PCI controllers on most RISC systems tend to disconnect
  11929. * when a device tries to burst across a cache-line boundary.
  11930. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11931. *
  11932. * Unfortunately, for PCI-E there are only limited
  11933. * write-side controls for this, and thus for reads
  11934. * we will still get the disconnects. We'll also waste
  11935. * these PCI cycles for both read and write for chips
  11936. * other than 5700 and 5701 which do not implement the
  11937. * boundary bits.
  11938. */
  11939. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  11940. switch (cacheline_size) {
  11941. case 16:
  11942. case 32:
  11943. case 64:
  11944. case 128:
  11945. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11946. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11947. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11948. } else {
  11949. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11950. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11951. }
  11952. break;
  11953. case 256:
  11954. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11955. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11956. break;
  11957. default:
  11958. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11959. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11960. break;
  11961. }
  11962. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  11963. switch (cacheline_size) {
  11964. case 16:
  11965. case 32:
  11966. case 64:
  11967. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11968. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11969. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11970. break;
  11971. }
  11972. /* fallthrough */
  11973. case 128:
  11974. default:
  11975. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11976. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11977. break;
  11978. }
  11979. } else {
  11980. switch (cacheline_size) {
  11981. case 16:
  11982. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11983. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11984. DMA_RWCTRL_WRITE_BNDRY_16);
  11985. break;
  11986. }
  11987. /* fallthrough */
  11988. case 32:
  11989. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11990. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11991. DMA_RWCTRL_WRITE_BNDRY_32);
  11992. break;
  11993. }
  11994. /* fallthrough */
  11995. case 64:
  11996. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11997. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11998. DMA_RWCTRL_WRITE_BNDRY_64);
  11999. break;
  12000. }
  12001. /* fallthrough */
  12002. case 128:
  12003. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12004. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12005. DMA_RWCTRL_WRITE_BNDRY_128);
  12006. break;
  12007. }
  12008. /* fallthrough */
  12009. case 256:
  12010. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12011. DMA_RWCTRL_WRITE_BNDRY_256);
  12012. break;
  12013. case 512:
  12014. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12015. DMA_RWCTRL_WRITE_BNDRY_512);
  12016. break;
  12017. case 1024:
  12018. default:
  12019. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12020. DMA_RWCTRL_WRITE_BNDRY_1024);
  12021. break;
  12022. }
  12023. }
  12024. out:
  12025. return val;
  12026. }
  12027. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12028. {
  12029. struct tg3_internal_buffer_desc test_desc;
  12030. u32 sram_dma_descs;
  12031. int i, ret;
  12032. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12033. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12034. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12035. tw32(RDMAC_STATUS, 0);
  12036. tw32(WDMAC_STATUS, 0);
  12037. tw32(BUFMGR_MODE, 0);
  12038. tw32(FTQ_RESET, 0);
  12039. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12040. test_desc.addr_lo = buf_dma & 0xffffffff;
  12041. test_desc.nic_mbuf = 0x00002100;
  12042. test_desc.len = size;
  12043. /*
  12044. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12045. * the *second* time the tg3 driver was getting loaded after an
  12046. * initial scan.
  12047. *
  12048. * Broadcom tells me:
  12049. * ...the DMA engine is connected to the GRC block and a DMA
  12050. * reset may affect the GRC block in some unpredictable way...
  12051. * The behavior of resets to individual blocks has not been tested.
  12052. *
  12053. * Broadcom noted the GRC reset will also reset all sub-components.
  12054. */
  12055. if (to_device) {
  12056. test_desc.cqid_sqid = (13 << 8) | 2;
  12057. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12058. udelay(40);
  12059. } else {
  12060. test_desc.cqid_sqid = (16 << 8) | 7;
  12061. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12062. udelay(40);
  12063. }
  12064. test_desc.flags = 0x00000005;
  12065. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12066. u32 val;
  12067. val = *(((u32 *)&test_desc) + i);
  12068. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12069. sram_dma_descs + (i * sizeof(u32)));
  12070. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12071. }
  12072. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12073. if (to_device)
  12074. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12075. else
  12076. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12077. ret = -ENODEV;
  12078. for (i = 0; i < 40; i++) {
  12079. u32 val;
  12080. if (to_device)
  12081. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12082. else
  12083. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12084. if ((val & 0xffff) == sram_dma_descs) {
  12085. ret = 0;
  12086. break;
  12087. }
  12088. udelay(100);
  12089. }
  12090. return ret;
  12091. }
  12092. #define TEST_BUFFER_SIZE 0x2000
  12093. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12094. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12095. { },
  12096. };
  12097. static int __devinit tg3_test_dma(struct tg3 *tp)
  12098. {
  12099. dma_addr_t buf_dma;
  12100. u32 *buf, saved_dma_rwctrl;
  12101. int ret = 0;
  12102. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12103. &buf_dma, GFP_KERNEL);
  12104. if (!buf) {
  12105. ret = -ENOMEM;
  12106. goto out_nofree;
  12107. }
  12108. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12109. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12110. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12111. if (tg3_flag(tp, 57765_PLUS))
  12112. goto out;
  12113. if (tg3_flag(tp, PCI_EXPRESS)) {
  12114. /* DMA read watermark not used on PCIE */
  12115. tp->dma_rwctrl |= 0x00180000;
  12116. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12117. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12119. tp->dma_rwctrl |= 0x003f0000;
  12120. else
  12121. tp->dma_rwctrl |= 0x003f000f;
  12122. } else {
  12123. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12124. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12125. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12126. u32 read_water = 0x7;
  12127. /* If the 5704 is behind the EPB bridge, we can
  12128. * do the less restrictive ONE_DMA workaround for
  12129. * better performance.
  12130. */
  12131. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12133. tp->dma_rwctrl |= 0x8000;
  12134. else if (ccval == 0x6 || ccval == 0x7)
  12135. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12136. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12137. read_water = 4;
  12138. /* Set bit 23 to enable PCIX hw bug fix */
  12139. tp->dma_rwctrl |=
  12140. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12141. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12142. (1 << 23);
  12143. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12144. /* 5780 always in PCIX mode */
  12145. tp->dma_rwctrl |= 0x00144000;
  12146. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12147. /* 5714 always in PCIX mode */
  12148. tp->dma_rwctrl |= 0x00148000;
  12149. } else {
  12150. tp->dma_rwctrl |= 0x001b000f;
  12151. }
  12152. }
  12153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12154. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12155. tp->dma_rwctrl &= 0xfffffff0;
  12156. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12158. /* Remove this if it causes problems for some boards. */
  12159. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12160. /* On 5700/5701 chips, we need to set this bit.
  12161. * Otherwise the chip will issue cacheline transactions
  12162. * to streamable DMA memory with not all the byte
  12163. * enables turned on. This is an error on several
  12164. * RISC PCI controllers, in particular sparc64.
  12165. *
  12166. * On 5703/5704 chips, this bit has been reassigned
  12167. * a different meaning. In particular, it is used
  12168. * on those chips to enable a PCI-X workaround.
  12169. */
  12170. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12171. }
  12172. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12173. #if 0
  12174. /* Unneeded, already done by tg3_get_invariants. */
  12175. tg3_switch_clocks(tp);
  12176. #endif
  12177. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12178. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12179. goto out;
  12180. /* It is best to perform DMA test with maximum write burst size
  12181. * to expose the 5700/5701 write DMA bug.
  12182. */
  12183. saved_dma_rwctrl = tp->dma_rwctrl;
  12184. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12185. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12186. while (1) {
  12187. u32 *p = buf, i;
  12188. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12189. p[i] = i;
  12190. /* Send the buffer to the chip. */
  12191. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12192. if (ret) {
  12193. dev_err(&tp->pdev->dev,
  12194. "%s: Buffer write failed. err = %d\n",
  12195. __func__, ret);
  12196. break;
  12197. }
  12198. #if 0
  12199. /* validate data reached card RAM correctly. */
  12200. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12201. u32 val;
  12202. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12203. if (le32_to_cpu(val) != p[i]) {
  12204. dev_err(&tp->pdev->dev,
  12205. "%s: Buffer corrupted on device! "
  12206. "(%d != %d)\n", __func__, val, i);
  12207. /* ret = -ENODEV here? */
  12208. }
  12209. p[i] = 0;
  12210. }
  12211. #endif
  12212. /* Now read it back. */
  12213. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12214. if (ret) {
  12215. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12216. "err = %d\n", __func__, ret);
  12217. break;
  12218. }
  12219. /* Verify it. */
  12220. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12221. if (p[i] == i)
  12222. continue;
  12223. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12224. DMA_RWCTRL_WRITE_BNDRY_16) {
  12225. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12226. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12227. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12228. break;
  12229. } else {
  12230. dev_err(&tp->pdev->dev,
  12231. "%s: Buffer corrupted on read back! "
  12232. "(%d != %d)\n", __func__, p[i], i);
  12233. ret = -ENODEV;
  12234. goto out;
  12235. }
  12236. }
  12237. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12238. /* Success. */
  12239. ret = 0;
  12240. break;
  12241. }
  12242. }
  12243. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12244. DMA_RWCTRL_WRITE_BNDRY_16) {
  12245. /* DMA test passed without adjusting DMA boundary,
  12246. * now look for chipsets that are known to expose the
  12247. * DMA bug without failing the test.
  12248. */
  12249. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12250. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12251. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12252. } else {
  12253. /* Safe to use the calculated DMA boundary. */
  12254. tp->dma_rwctrl = saved_dma_rwctrl;
  12255. }
  12256. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12257. }
  12258. out:
  12259. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12260. out_nofree:
  12261. return ret;
  12262. }
  12263. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12264. {
  12265. if (tg3_flag(tp, 57765_PLUS)) {
  12266. tp->bufmgr_config.mbuf_read_dma_low_water =
  12267. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12268. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12269. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12270. tp->bufmgr_config.mbuf_high_water =
  12271. DEFAULT_MB_HIGH_WATER_57765;
  12272. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12273. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12274. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12275. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12276. tp->bufmgr_config.mbuf_high_water_jumbo =
  12277. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12278. } else if (tg3_flag(tp, 5705_PLUS)) {
  12279. tp->bufmgr_config.mbuf_read_dma_low_water =
  12280. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12281. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12282. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12283. tp->bufmgr_config.mbuf_high_water =
  12284. DEFAULT_MB_HIGH_WATER_5705;
  12285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12286. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12287. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12288. tp->bufmgr_config.mbuf_high_water =
  12289. DEFAULT_MB_HIGH_WATER_5906;
  12290. }
  12291. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12292. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12293. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12294. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12295. tp->bufmgr_config.mbuf_high_water_jumbo =
  12296. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12297. } else {
  12298. tp->bufmgr_config.mbuf_read_dma_low_water =
  12299. DEFAULT_MB_RDMA_LOW_WATER;
  12300. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12301. DEFAULT_MB_MACRX_LOW_WATER;
  12302. tp->bufmgr_config.mbuf_high_water =
  12303. DEFAULT_MB_HIGH_WATER;
  12304. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12305. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12306. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12307. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12308. tp->bufmgr_config.mbuf_high_water_jumbo =
  12309. DEFAULT_MB_HIGH_WATER_JUMBO;
  12310. }
  12311. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12312. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12313. }
  12314. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12315. {
  12316. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12317. case TG3_PHY_ID_BCM5400: return "5400";
  12318. case TG3_PHY_ID_BCM5401: return "5401";
  12319. case TG3_PHY_ID_BCM5411: return "5411";
  12320. case TG3_PHY_ID_BCM5701: return "5701";
  12321. case TG3_PHY_ID_BCM5703: return "5703";
  12322. case TG3_PHY_ID_BCM5704: return "5704";
  12323. case TG3_PHY_ID_BCM5705: return "5705";
  12324. case TG3_PHY_ID_BCM5750: return "5750";
  12325. case TG3_PHY_ID_BCM5752: return "5752";
  12326. case TG3_PHY_ID_BCM5714: return "5714";
  12327. case TG3_PHY_ID_BCM5780: return "5780";
  12328. case TG3_PHY_ID_BCM5755: return "5755";
  12329. case TG3_PHY_ID_BCM5787: return "5787";
  12330. case TG3_PHY_ID_BCM5784: return "5784";
  12331. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12332. case TG3_PHY_ID_BCM5906: return "5906";
  12333. case TG3_PHY_ID_BCM5761: return "5761";
  12334. case TG3_PHY_ID_BCM5718C: return "5718C";
  12335. case TG3_PHY_ID_BCM5718S: return "5718S";
  12336. case TG3_PHY_ID_BCM57765: return "57765";
  12337. case TG3_PHY_ID_BCM5719C: return "5719C";
  12338. case TG3_PHY_ID_BCM5720C: return "5720C";
  12339. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12340. case 0: return "serdes";
  12341. default: return "unknown";
  12342. }
  12343. }
  12344. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12345. {
  12346. if (tg3_flag(tp, PCI_EXPRESS)) {
  12347. strcpy(str, "PCI Express");
  12348. return str;
  12349. } else if (tg3_flag(tp, PCIX_MODE)) {
  12350. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12351. strcpy(str, "PCIX:");
  12352. if ((clock_ctrl == 7) ||
  12353. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12354. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12355. strcat(str, "133MHz");
  12356. else if (clock_ctrl == 0)
  12357. strcat(str, "33MHz");
  12358. else if (clock_ctrl == 2)
  12359. strcat(str, "50MHz");
  12360. else if (clock_ctrl == 4)
  12361. strcat(str, "66MHz");
  12362. else if (clock_ctrl == 6)
  12363. strcat(str, "100MHz");
  12364. } else {
  12365. strcpy(str, "PCI:");
  12366. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12367. strcat(str, "66MHz");
  12368. else
  12369. strcat(str, "33MHz");
  12370. }
  12371. if (tg3_flag(tp, PCI_32BIT))
  12372. strcat(str, ":32-bit");
  12373. else
  12374. strcat(str, ":64-bit");
  12375. return str;
  12376. }
  12377. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12378. {
  12379. struct pci_dev *peer;
  12380. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12381. for (func = 0; func < 8; func++) {
  12382. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12383. if (peer && peer != tp->pdev)
  12384. break;
  12385. pci_dev_put(peer);
  12386. }
  12387. /* 5704 can be configured in single-port mode, set peer to
  12388. * tp->pdev in that case.
  12389. */
  12390. if (!peer) {
  12391. peer = tp->pdev;
  12392. return peer;
  12393. }
  12394. /*
  12395. * We don't need to keep the refcount elevated; there's no way
  12396. * to remove one half of this device without removing the other
  12397. */
  12398. pci_dev_put(peer);
  12399. return peer;
  12400. }
  12401. static void __devinit tg3_init_coal(struct tg3 *tp)
  12402. {
  12403. struct ethtool_coalesce *ec = &tp->coal;
  12404. memset(ec, 0, sizeof(*ec));
  12405. ec->cmd = ETHTOOL_GCOALESCE;
  12406. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12407. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12408. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12409. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12410. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12411. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12412. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12413. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12414. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12415. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12416. HOSTCC_MODE_CLRTICK_TXBD)) {
  12417. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12418. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12419. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12420. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12421. }
  12422. if (tg3_flag(tp, 5705_PLUS)) {
  12423. ec->rx_coalesce_usecs_irq = 0;
  12424. ec->tx_coalesce_usecs_irq = 0;
  12425. ec->stats_block_coalesce_usecs = 0;
  12426. }
  12427. }
  12428. static const struct net_device_ops tg3_netdev_ops = {
  12429. .ndo_open = tg3_open,
  12430. .ndo_stop = tg3_close,
  12431. .ndo_start_xmit = tg3_start_xmit,
  12432. .ndo_get_stats64 = tg3_get_stats64,
  12433. .ndo_validate_addr = eth_validate_addr,
  12434. .ndo_set_multicast_list = tg3_set_rx_mode,
  12435. .ndo_set_mac_address = tg3_set_mac_addr,
  12436. .ndo_do_ioctl = tg3_ioctl,
  12437. .ndo_tx_timeout = tg3_tx_timeout,
  12438. .ndo_change_mtu = tg3_change_mtu,
  12439. .ndo_fix_features = tg3_fix_features,
  12440. .ndo_set_features = tg3_set_features,
  12441. #ifdef CONFIG_NET_POLL_CONTROLLER
  12442. .ndo_poll_controller = tg3_poll_controller,
  12443. #endif
  12444. };
  12445. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12446. const struct pci_device_id *ent)
  12447. {
  12448. struct net_device *dev;
  12449. struct tg3 *tp;
  12450. int i, err, pm_cap;
  12451. u32 sndmbx, rcvmbx, intmbx;
  12452. char str[40];
  12453. u64 dma_mask, persist_dma_mask;
  12454. u32 hw_features = 0;
  12455. printk_once(KERN_INFO "%s\n", version);
  12456. err = pci_enable_device(pdev);
  12457. if (err) {
  12458. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12459. return err;
  12460. }
  12461. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12462. if (err) {
  12463. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12464. goto err_out_disable_pdev;
  12465. }
  12466. pci_set_master(pdev);
  12467. /* Find power-management capability. */
  12468. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12469. if (pm_cap == 0) {
  12470. dev_err(&pdev->dev,
  12471. "Cannot find Power Management capability, aborting\n");
  12472. err = -EIO;
  12473. goto err_out_free_res;
  12474. }
  12475. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12476. if (!dev) {
  12477. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12478. err = -ENOMEM;
  12479. goto err_out_free_res;
  12480. }
  12481. SET_NETDEV_DEV(dev, &pdev->dev);
  12482. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12483. tp = netdev_priv(dev);
  12484. tp->pdev = pdev;
  12485. tp->dev = dev;
  12486. tp->pm_cap = pm_cap;
  12487. tp->rx_mode = TG3_DEF_RX_MODE;
  12488. tp->tx_mode = TG3_DEF_TX_MODE;
  12489. if (tg3_debug > 0)
  12490. tp->msg_enable = tg3_debug;
  12491. else
  12492. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12493. /* The word/byte swap controls here control register access byte
  12494. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12495. * setting below.
  12496. */
  12497. tp->misc_host_ctrl =
  12498. MISC_HOST_CTRL_MASK_PCI_INT |
  12499. MISC_HOST_CTRL_WORD_SWAP |
  12500. MISC_HOST_CTRL_INDIR_ACCESS |
  12501. MISC_HOST_CTRL_PCISTATE_RW;
  12502. /* The NONFRM (non-frame) byte/word swap controls take effect
  12503. * on descriptor entries, anything which isn't packet data.
  12504. *
  12505. * The StrongARM chips on the board (one for tx, one for rx)
  12506. * are running in big-endian mode.
  12507. */
  12508. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12509. GRC_MODE_WSWAP_NONFRM_DATA);
  12510. #ifdef __BIG_ENDIAN
  12511. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12512. #endif
  12513. spin_lock_init(&tp->lock);
  12514. spin_lock_init(&tp->indirect_lock);
  12515. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12516. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12517. if (!tp->regs) {
  12518. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12519. err = -ENOMEM;
  12520. goto err_out_free_dev;
  12521. }
  12522. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12523. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12524. dev->ethtool_ops = &tg3_ethtool_ops;
  12525. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12526. dev->netdev_ops = &tg3_netdev_ops;
  12527. dev->irq = pdev->irq;
  12528. err = tg3_get_invariants(tp);
  12529. if (err) {
  12530. dev_err(&pdev->dev,
  12531. "Problem fetching invariants of chip, aborting\n");
  12532. goto err_out_iounmap;
  12533. }
  12534. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12535. * device behind the EPB cannot support DMA addresses > 40-bit.
  12536. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12537. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12538. * do DMA address check in tg3_start_xmit().
  12539. */
  12540. if (tg3_flag(tp, IS_5788))
  12541. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12542. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12543. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12544. #ifdef CONFIG_HIGHMEM
  12545. dma_mask = DMA_BIT_MASK(64);
  12546. #endif
  12547. } else
  12548. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12549. /* Configure DMA attributes. */
  12550. if (dma_mask > DMA_BIT_MASK(32)) {
  12551. err = pci_set_dma_mask(pdev, dma_mask);
  12552. if (!err) {
  12553. dev->features |= NETIF_F_HIGHDMA;
  12554. err = pci_set_consistent_dma_mask(pdev,
  12555. persist_dma_mask);
  12556. if (err < 0) {
  12557. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12558. "DMA for consistent allocations\n");
  12559. goto err_out_iounmap;
  12560. }
  12561. }
  12562. }
  12563. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12564. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12565. if (err) {
  12566. dev_err(&pdev->dev,
  12567. "No usable DMA configuration, aborting\n");
  12568. goto err_out_iounmap;
  12569. }
  12570. }
  12571. tg3_init_bufmgr_config(tp);
  12572. /* Selectively allow TSO based on operating conditions */
  12573. if ((tg3_flag(tp, HW_TSO_1) ||
  12574. tg3_flag(tp, HW_TSO_2) ||
  12575. tg3_flag(tp, HW_TSO_3)) ||
  12576. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  12577. tg3_flag_set(tp, TSO_CAPABLE);
  12578. else {
  12579. tg3_flag_clear(tp, TSO_CAPABLE);
  12580. tg3_flag_clear(tp, TSO_BUG);
  12581. tp->fw_needed = NULL;
  12582. }
  12583. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12584. tp->fw_needed = FIRMWARE_TG3;
  12585. /* TSO is on by default on chips that support hardware TSO.
  12586. * Firmware TSO on older chips gives lower performance, so it
  12587. * is off by default, but can be enabled using ethtool.
  12588. */
  12589. if ((tg3_flag(tp, HW_TSO_1) ||
  12590. tg3_flag(tp, HW_TSO_2) ||
  12591. tg3_flag(tp, HW_TSO_3)) &&
  12592. (dev->features & NETIF_F_IP_CSUM))
  12593. hw_features |= NETIF_F_TSO;
  12594. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12595. if (dev->features & NETIF_F_IPV6_CSUM)
  12596. hw_features |= NETIF_F_TSO6;
  12597. if (tg3_flag(tp, HW_TSO_3) ||
  12598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12599. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12600. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12602. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12603. hw_features |= NETIF_F_TSO_ECN;
  12604. }
  12605. dev->hw_features |= hw_features;
  12606. dev->features |= hw_features;
  12607. dev->vlan_features |= hw_features;
  12608. /*
  12609. * Add loopback capability only for a subset of devices that support
  12610. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12611. * loopback for the remaining devices.
  12612. */
  12613. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12614. !tg3_flag(tp, CPMU_PRESENT))
  12615. /* Add the loopback capability */
  12616. dev->hw_features |= NETIF_F_LOOPBACK;
  12617. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12618. !tg3_flag(tp, TSO_CAPABLE) &&
  12619. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12620. tg3_flag_set(tp, MAX_RXPEND_64);
  12621. tp->rx_pending = 63;
  12622. }
  12623. err = tg3_get_device_address(tp);
  12624. if (err) {
  12625. dev_err(&pdev->dev,
  12626. "Could not obtain valid ethernet address, aborting\n");
  12627. goto err_out_iounmap;
  12628. }
  12629. if (tg3_flag(tp, ENABLE_APE)) {
  12630. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12631. if (!tp->aperegs) {
  12632. dev_err(&pdev->dev,
  12633. "Cannot map APE registers, aborting\n");
  12634. err = -ENOMEM;
  12635. goto err_out_iounmap;
  12636. }
  12637. tg3_ape_lock_init(tp);
  12638. if (tg3_flag(tp, ENABLE_ASF))
  12639. tg3_read_dash_ver(tp);
  12640. }
  12641. /*
  12642. * Reset chip in case UNDI or EFI driver did not shutdown
  12643. * DMA self test will enable WDMAC and we'll see (spurious)
  12644. * pending DMA on the PCI bus at that point.
  12645. */
  12646. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12647. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12648. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12649. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12650. }
  12651. err = tg3_test_dma(tp);
  12652. if (err) {
  12653. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12654. goto err_out_apeunmap;
  12655. }
  12656. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12657. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12658. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12659. for (i = 0; i < tp->irq_max; i++) {
  12660. struct tg3_napi *tnapi = &tp->napi[i];
  12661. tnapi->tp = tp;
  12662. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12663. tnapi->int_mbox = intmbx;
  12664. if (i < 4)
  12665. intmbx += 0x8;
  12666. else
  12667. intmbx += 0x4;
  12668. tnapi->consmbox = rcvmbx;
  12669. tnapi->prodmbox = sndmbx;
  12670. if (i)
  12671. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12672. else
  12673. tnapi->coal_now = HOSTCC_MODE_NOW;
  12674. if (!tg3_flag(tp, SUPPORT_MSIX))
  12675. break;
  12676. /*
  12677. * If we support MSIX, we'll be using RSS. If we're using
  12678. * RSS, the first vector only handles link interrupts and the
  12679. * remaining vectors handle rx and tx interrupts. Reuse the
  12680. * mailbox values for the next iteration. The values we setup
  12681. * above are still useful for the single vectored mode.
  12682. */
  12683. if (!i)
  12684. continue;
  12685. rcvmbx += 0x8;
  12686. if (sndmbx & 0x4)
  12687. sndmbx -= 0x4;
  12688. else
  12689. sndmbx += 0xc;
  12690. }
  12691. tg3_init_coal(tp);
  12692. pci_set_drvdata(pdev, dev);
  12693. err = register_netdev(dev);
  12694. if (err) {
  12695. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12696. goto err_out_apeunmap;
  12697. }
  12698. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12699. tp->board_part_number,
  12700. tp->pci_chip_rev_id,
  12701. tg3_bus_string(tp, str),
  12702. dev->dev_addr);
  12703. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12704. struct phy_device *phydev;
  12705. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12706. netdev_info(dev,
  12707. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12708. phydev->drv->name, dev_name(&phydev->dev));
  12709. } else {
  12710. char *ethtype;
  12711. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12712. ethtype = "10/100Base-TX";
  12713. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12714. ethtype = "1000Base-SX";
  12715. else
  12716. ethtype = "10/100/1000Base-T";
  12717. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12718. "(WireSpeed[%d], EEE[%d])\n",
  12719. tg3_phy_string(tp), ethtype,
  12720. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12721. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12722. }
  12723. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12724. (dev->features & NETIF_F_RXCSUM) != 0,
  12725. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12726. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12727. tg3_flag(tp, ENABLE_ASF) != 0,
  12728. tg3_flag(tp, TSO_CAPABLE) != 0);
  12729. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12730. tp->dma_rwctrl,
  12731. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12732. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12733. pci_save_state(pdev);
  12734. return 0;
  12735. err_out_apeunmap:
  12736. if (tp->aperegs) {
  12737. iounmap(tp->aperegs);
  12738. tp->aperegs = NULL;
  12739. }
  12740. err_out_iounmap:
  12741. if (tp->regs) {
  12742. iounmap(tp->regs);
  12743. tp->regs = NULL;
  12744. }
  12745. err_out_free_dev:
  12746. free_netdev(dev);
  12747. err_out_free_res:
  12748. pci_release_regions(pdev);
  12749. err_out_disable_pdev:
  12750. pci_disable_device(pdev);
  12751. pci_set_drvdata(pdev, NULL);
  12752. return err;
  12753. }
  12754. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12755. {
  12756. struct net_device *dev = pci_get_drvdata(pdev);
  12757. if (dev) {
  12758. struct tg3 *tp = netdev_priv(dev);
  12759. if (tp->fw)
  12760. release_firmware(tp->fw);
  12761. cancel_work_sync(&tp->reset_task);
  12762. if (!tg3_flag(tp, USE_PHYLIB)) {
  12763. tg3_phy_fini(tp);
  12764. tg3_mdio_fini(tp);
  12765. }
  12766. unregister_netdev(dev);
  12767. if (tp->aperegs) {
  12768. iounmap(tp->aperegs);
  12769. tp->aperegs = NULL;
  12770. }
  12771. if (tp->regs) {
  12772. iounmap(tp->regs);
  12773. tp->regs = NULL;
  12774. }
  12775. free_netdev(dev);
  12776. pci_release_regions(pdev);
  12777. pci_disable_device(pdev);
  12778. pci_set_drvdata(pdev, NULL);
  12779. }
  12780. }
  12781. #ifdef CONFIG_PM_SLEEP
  12782. static int tg3_suspend(struct device *device)
  12783. {
  12784. struct pci_dev *pdev = to_pci_dev(device);
  12785. struct net_device *dev = pci_get_drvdata(pdev);
  12786. struct tg3 *tp = netdev_priv(dev);
  12787. int err;
  12788. if (!netif_running(dev))
  12789. return 0;
  12790. flush_work_sync(&tp->reset_task);
  12791. tg3_phy_stop(tp);
  12792. tg3_netif_stop(tp);
  12793. del_timer_sync(&tp->timer);
  12794. tg3_full_lock(tp, 1);
  12795. tg3_disable_ints(tp);
  12796. tg3_full_unlock(tp);
  12797. netif_device_detach(dev);
  12798. tg3_full_lock(tp, 0);
  12799. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12800. tg3_flag_clear(tp, INIT_COMPLETE);
  12801. tg3_full_unlock(tp);
  12802. err = tg3_power_down_prepare(tp);
  12803. if (err) {
  12804. int err2;
  12805. tg3_full_lock(tp, 0);
  12806. tg3_flag_set(tp, INIT_COMPLETE);
  12807. err2 = tg3_restart_hw(tp, 1);
  12808. if (err2)
  12809. goto out;
  12810. tp->timer.expires = jiffies + tp->timer_offset;
  12811. add_timer(&tp->timer);
  12812. netif_device_attach(dev);
  12813. tg3_netif_start(tp);
  12814. out:
  12815. tg3_full_unlock(tp);
  12816. if (!err2)
  12817. tg3_phy_start(tp);
  12818. }
  12819. return err;
  12820. }
  12821. static int tg3_resume(struct device *device)
  12822. {
  12823. struct pci_dev *pdev = to_pci_dev(device);
  12824. struct net_device *dev = pci_get_drvdata(pdev);
  12825. struct tg3 *tp = netdev_priv(dev);
  12826. int err;
  12827. if (!netif_running(dev))
  12828. return 0;
  12829. netif_device_attach(dev);
  12830. tg3_full_lock(tp, 0);
  12831. tg3_flag_set(tp, INIT_COMPLETE);
  12832. err = tg3_restart_hw(tp, 1);
  12833. if (err)
  12834. goto out;
  12835. tp->timer.expires = jiffies + tp->timer_offset;
  12836. add_timer(&tp->timer);
  12837. tg3_netif_start(tp);
  12838. out:
  12839. tg3_full_unlock(tp);
  12840. if (!err)
  12841. tg3_phy_start(tp);
  12842. return err;
  12843. }
  12844. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12845. #define TG3_PM_OPS (&tg3_pm_ops)
  12846. #else
  12847. #define TG3_PM_OPS NULL
  12848. #endif /* CONFIG_PM_SLEEP */
  12849. /**
  12850. * tg3_io_error_detected - called when PCI error is detected
  12851. * @pdev: Pointer to PCI device
  12852. * @state: The current pci connection state
  12853. *
  12854. * This function is called after a PCI bus error affecting
  12855. * this device has been detected.
  12856. */
  12857. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  12858. pci_channel_state_t state)
  12859. {
  12860. struct net_device *netdev = pci_get_drvdata(pdev);
  12861. struct tg3 *tp = netdev_priv(netdev);
  12862. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  12863. netdev_info(netdev, "PCI I/O error detected\n");
  12864. rtnl_lock();
  12865. if (!netif_running(netdev))
  12866. goto done;
  12867. tg3_phy_stop(tp);
  12868. tg3_netif_stop(tp);
  12869. del_timer_sync(&tp->timer);
  12870. tg3_flag_clear(tp, RESTART_TIMER);
  12871. /* Want to make sure that the reset task doesn't run */
  12872. cancel_work_sync(&tp->reset_task);
  12873. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  12874. tg3_flag_clear(tp, RESTART_TIMER);
  12875. netif_device_detach(netdev);
  12876. /* Clean up software state, even if MMIO is blocked */
  12877. tg3_full_lock(tp, 0);
  12878. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  12879. tg3_full_unlock(tp);
  12880. done:
  12881. if (state == pci_channel_io_perm_failure)
  12882. err = PCI_ERS_RESULT_DISCONNECT;
  12883. else
  12884. pci_disable_device(pdev);
  12885. rtnl_unlock();
  12886. return err;
  12887. }
  12888. /**
  12889. * tg3_io_slot_reset - called after the pci bus has been reset.
  12890. * @pdev: Pointer to PCI device
  12891. *
  12892. * Restart the card from scratch, as if from a cold-boot.
  12893. * At this point, the card has exprienced a hard reset,
  12894. * followed by fixups by BIOS, and has its config space
  12895. * set up identically to what it was at cold boot.
  12896. */
  12897. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  12898. {
  12899. struct net_device *netdev = pci_get_drvdata(pdev);
  12900. struct tg3 *tp = netdev_priv(netdev);
  12901. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  12902. int err;
  12903. rtnl_lock();
  12904. if (pci_enable_device(pdev)) {
  12905. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  12906. goto done;
  12907. }
  12908. pci_set_master(pdev);
  12909. pci_restore_state(pdev);
  12910. pci_save_state(pdev);
  12911. if (!netif_running(netdev)) {
  12912. rc = PCI_ERS_RESULT_RECOVERED;
  12913. goto done;
  12914. }
  12915. err = tg3_power_up(tp);
  12916. if (err) {
  12917. netdev_err(netdev, "Failed to restore register access.\n");
  12918. goto done;
  12919. }
  12920. rc = PCI_ERS_RESULT_RECOVERED;
  12921. done:
  12922. rtnl_unlock();
  12923. return rc;
  12924. }
  12925. /**
  12926. * tg3_io_resume - called when traffic can start flowing again.
  12927. * @pdev: Pointer to PCI device
  12928. *
  12929. * This callback is called when the error recovery driver tells
  12930. * us that its OK to resume normal operation.
  12931. */
  12932. static void tg3_io_resume(struct pci_dev *pdev)
  12933. {
  12934. struct net_device *netdev = pci_get_drvdata(pdev);
  12935. struct tg3 *tp = netdev_priv(netdev);
  12936. int err;
  12937. rtnl_lock();
  12938. if (!netif_running(netdev))
  12939. goto done;
  12940. tg3_full_lock(tp, 0);
  12941. tg3_flag_set(tp, INIT_COMPLETE);
  12942. err = tg3_restart_hw(tp, 1);
  12943. tg3_full_unlock(tp);
  12944. if (err) {
  12945. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  12946. goto done;
  12947. }
  12948. netif_device_attach(netdev);
  12949. tp->timer.expires = jiffies + tp->timer_offset;
  12950. add_timer(&tp->timer);
  12951. tg3_netif_start(tp);
  12952. tg3_phy_start(tp);
  12953. done:
  12954. rtnl_unlock();
  12955. }
  12956. static struct pci_error_handlers tg3_err_handler = {
  12957. .error_detected = tg3_io_error_detected,
  12958. .slot_reset = tg3_io_slot_reset,
  12959. .resume = tg3_io_resume
  12960. };
  12961. static struct pci_driver tg3_driver = {
  12962. .name = DRV_MODULE_NAME,
  12963. .id_table = tg3_pci_tbl,
  12964. .probe = tg3_init_one,
  12965. .remove = __devexit_p(tg3_remove_one),
  12966. .err_handler = &tg3_err_handler,
  12967. .driver.pm = TG3_PM_OPS,
  12968. };
  12969. static int __init tg3_init(void)
  12970. {
  12971. return pci_register_driver(&tg3_driver);
  12972. }
  12973. static void __exit tg3_cleanup(void)
  12974. {
  12975. pci_unregister_driver(&tg3_driver);
  12976. }
  12977. module_init(tg3_init);
  12978. module_exit(tg3_cleanup);