omap_hwmod_44xx_data.c 136 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/i2c.h>
  30. #include "omap_hwmod_common_data.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "prm44xx.h"
  34. #include "prm-regbits-44xx.h"
  35. #include "wd_timer.h"
  36. /* Base offset for all OMAP4 interrupts external to MPUSS */
  37. #define OMAP44XX_IRQ_GIC_START 32
  38. /* Base offset for all OMAP4 dma requests */
  39. #define OMAP44XX_DMA_REQ_START 1
  40. /* Backward references (IPs with Bus Master capability) */
  41. static struct omap_hwmod omap44xx_aess_hwmod;
  42. static struct omap_hwmod omap44xx_dma_system_hwmod;
  43. static struct omap_hwmod omap44xx_dmm_hwmod;
  44. static struct omap_hwmod omap44xx_dsp_hwmod;
  45. static struct omap_hwmod omap44xx_dss_hwmod;
  46. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  47. static struct omap_hwmod omap44xx_hsi_hwmod;
  48. static struct omap_hwmod omap44xx_ipu_hwmod;
  49. static struct omap_hwmod omap44xx_iss_hwmod;
  50. static struct omap_hwmod omap44xx_iva_hwmod;
  51. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  52. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  53. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  54. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  55. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  56. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  57. static struct omap_hwmod omap44xx_l4_per_hwmod;
  58. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  59. static struct omap_hwmod omap44xx_mmc1_hwmod;
  60. static struct omap_hwmod omap44xx_mmc2_hwmod;
  61. static struct omap_hwmod omap44xx_mpu_hwmod;
  62. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  63. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  64. /*
  65. * Interconnects omap_hwmod structures
  66. * hwmods that compose the global OMAP interconnect
  67. */
  68. /*
  69. * 'dmm' class
  70. * instance(s): dmm
  71. */
  72. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  73. .name = "dmm",
  74. };
  75. /* dmm */
  76. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  77. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  78. { .irq = -1 }
  79. };
  80. /* l3_main_1 -> dmm */
  81. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  82. .master = &omap44xx_l3_main_1_hwmod,
  83. .slave = &omap44xx_dmm_hwmod,
  84. .clk = "l3_div_ck",
  85. .user = OCP_USER_SDMA,
  86. };
  87. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  88. {
  89. .pa_start = 0x4e000000,
  90. .pa_end = 0x4e0007ff,
  91. .flags = ADDR_TYPE_RT
  92. },
  93. { }
  94. };
  95. /* mpu -> dmm */
  96. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  97. .master = &omap44xx_mpu_hwmod,
  98. .slave = &omap44xx_dmm_hwmod,
  99. .clk = "l3_div_ck",
  100. .addr = omap44xx_dmm_addrs,
  101. .user = OCP_USER_MPU,
  102. };
  103. /* dmm slave ports */
  104. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  105. &omap44xx_l3_main_1__dmm,
  106. &omap44xx_mpu__dmm,
  107. };
  108. static struct omap_hwmod omap44xx_dmm_hwmod = {
  109. .name = "dmm",
  110. .class = &omap44xx_dmm_hwmod_class,
  111. .clkdm_name = "l3_emif_clkdm",
  112. .prcm = {
  113. .omap4 = {
  114. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  115. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  116. },
  117. },
  118. .slaves = omap44xx_dmm_slaves,
  119. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  120. .mpu_irqs = omap44xx_dmm_irqs,
  121. };
  122. /*
  123. * 'emif_fw' class
  124. * instance(s): emif_fw
  125. */
  126. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  127. .name = "emif_fw",
  128. };
  129. /* emif_fw */
  130. /* dmm -> emif_fw */
  131. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  132. .master = &omap44xx_dmm_hwmod,
  133. .slave = &omap44xx_emif_fw_hwmod,
  134. .clk = "l3_div_ck",
  135. .user = OCP_USER_MPU | OCP_USER_SDMA,
  136. };
  137. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  138. {
  139. .pa_start = 0x4a20c000,
  140. .pa_end = 0x4a20c0ff,
  141. .flags = ADDR_TYPE_RT
  142. },
  143. { }
  144. };
  145. /* l4_cfg -> emif_fw */
  146. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  147. .master = &omap44xx_l4_cfg_hwmod,
  148. .slave = &omap44xx_emif_fw_hwmod,
  149. .clk = "l4_div_ck",
  150. .addr = omap44xx_emif_fw_addrs,
  151. .user = OCP_USER_MPU,
  152. };
  153. /* emif_fw slave ports */
  154. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  155. &omap44xx_dmm__emif_fw,
  156. &omap44xx_l4_cfg__emif_fw,
  157. };
  158. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  159. .name = "emif_fw",
  160. .class = &omap44xx_emif_fw_hwmod_class,
  161. .clkdm_name = "l3_emif_clkdm",
  162. .prcm = {
  163. .omap4 = {
  164. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  165. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  166. },
  167. },
  168. .slaves = omap44xx_emif_fw_slaves,
  169. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  170. };
  171. /*
  172. * 'l3' class
  173. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  174. */
  175. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  176. .name = "l3",
  177. };
  178. /* l3_instr */
  179. /* iva -> l3_instr */
  180. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  181. .master = &omap44xx_iva_hwmod,
  182. .slave = &omap44xx_l3_instr_hwmod,
  183. .clk = "l3_div_ck",
  184. .user = OCP_USER_MPU | OCP_USER_SDMA,
  185. };
  186. /* l3_main_3 -> l3_instr */
  187. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  188. .master = &omap44xx_l3_main_3_hwmod,
  189. .slave = &omap44xx_l3_instr_hwmod,
  190. .clk = "l3_div_ck",
  191. .user = OCP_USER_MPU | OCP_USER_SDMA,
  192. };
  193. /* l3_instr slave ports */
  194. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  195. &omap44xx_iva__l3_instr,
  196. &omap44xx_l3_main_3__l3_instr,
  197. };
  198. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  199. .name = "l3_instr",
  200. .class = &omap44xx_l3_hwmod_class,
  201. .clkdm_name = "l3_instr_clkdm",
  202. .prcm = {
  203. .omap4 = {
  204. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  205. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  206. .modulemode = MODULEMODE_HWCTRL,
  207. },
  208. },
  209. .slaves = omap44xx_l3_instr_slaves,
  210. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  211. };
  212. /* l3_main_1 */
  213. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  214. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  215. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  216. { .irq = -1 }
  217. };
  218. /* dsp -> l3_main_1 */
  219. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  220. .master = &omap44xx_dsp_hwmod,
  221. .slave = &omap44xx_l3_main_1_hwmod,
  222. .clk = "l3_div_ck",
  223. .user = OCP_USER_MPU | OCP_USER_SDMA,
  224. };
  225. /* dss -> l3_main_1 */
  226. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  227. .master = &omap44xx_dss_hwmod,
  228. .slave = &omap44xx_l3_main_1_hwmod,
  229. .clk = "l3_div_ck",
  230. .user = OCP_USER_MPU | OCP_USER_SDMA,
  231. };
  232. /* l3_main_2 -> l3_main_1 */
  233. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  234. .master = &omap44xx_l3_main_2_hwmod,
  235. .slave = &omap44xx_l3_main_1_hwmod,
  236. .clk = "l3_div_ck",
  237. .user = OCP_USER_MPU | OCP_USER_SDMA,
  238. };
  239. /* l4_cfg -> l3_main_1 */
  240. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  241. .master = &omap44xx_l4_cfg_hwmod,
  242. .slave = &omap44xx_l3_main_1_hwmod,
  243. .clk = "l4_div_ck",
  244. .user = OCP_USER_MPU | OCP_USER_SDMA,
  245. };
  246. /* mmc1 -> l3_main_1 */
  247. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  248. .master = &omap44xx_mmc1_hwmod,
  249. .slave = &omap44xx_l3_main_1_hwmod,
  250. .clk = "l3_div_ck",
  251. .user = OCP_USER_MPU | OCP_USER_SDMA,
  252. };
  253. /* mmc2 -> l3_main_1 */
  254. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  255. .master = &omap44xx_mmc2_hwmod,
  256. .slave = &omap44xx_l3_main_1_hwmod,
  257. .clk = "l3_div_ck",
  258. .user = OCP_USER_MPU | OCP_USER_SDMA,
  259. };
  260. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  261. {
  262. .pa_start = 0x44000000,
  263. .pa_end = 0x44000fff,
  264. .flags = ADDR_TYPE_RT
  265. },
  266. { }
  267. };
  268. /* mpu -> l3_main_1 */
  269. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  270. .master = &omap44xx_mpu_hwmod,
  271. .slave = &omap44xx_l3_main_1_hwmod,
  272. .clk = "l3_div_ck",
  273. .addr = omap44xx_l3_main_1_addrs,
  274. .user = OCP_USER_MPU,
  275. };
  276. /* l3_main_1 slave ports */
  277. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  278. &omap44xx_dsp__l3_main_1,
  279. &omap44xx_dss__l3_main_1,
  280. &omap44xx_l3_main_2__l3_main_1,
  281. &omap44xx_l4_cfg__l3_main_1,
  282. &omap44xx_mmc1__l3_main_1,
  283. &omap44xx_mmc2__l3_main_1,
  284. &omap44xx_mpu__l3_main_1,
  285. };
  286. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  287. .name = "l3_main_1",
  288. .class = &omap44xx_l3_hwmod_class,
  289. .clkdm_name = "l3_1_clkdm",
  290. .mpu_irqs = omap44xx_l3_main_1_irqs,
  291. .prcm = {
  292. .omap4 = {
  293. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  294. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  295. },
  296. },
  297. .slaves = omap44xx_l3_main_1_slaves,
  298. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  299. };
  300. /* l3_main_2 */
  301. /* dma_system -> l3_main_2 */
  302. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  303. .master = &omap44xx_dma_system_hwmod,
  304. .slave = &omap44xx_l3_main_2_hwmod,
  305. .clk = "l3_div_ck",
  306. .user = OCP_USER_MPU | OCP_USER_SDMA,
  307. };
  308. /* hsi -> l3_main_2 */
  309. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  310. .master = &omap44xx_hsi_hwmod,
  311. .slave = &omap44xx_l3_main_2_hwmod,
  312. .clk = "l3_div_ck",
  313. .user = OCP_USER_MPU | OCP_USER_SDMA,
  314. };
  315. /* ipu -> l3_main_2 */
  316. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  317. .master = &omap44xx_ipu_hwmod,
  318. .slave = &omap44xx_l3_main_2_hwmod,
  319. .clk = "l3_div_ck",
  320. .user = OCP_USER_MPU | OCP_USER_SDMA,
  321. };
  322. /* iss -> l3_main_2 */
  323. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  324. .master = &omap44xx_iss_hwmod,
  325. .slave = &omap44xx_l3_main_2_hwmod,
  326. .clk = "l3_div_ck",
  327. .user = OCP_USER_MPU | OCP_USER_SDMA,
  328. };
  329. /* iva -> l3_main_2 */
  330. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  331. .master = &omap44xx_iva_hwmod,
  332. .slave = &omap44xx_l3_main_2_hwmod,
  333. .clk = "l3_div_ck",
  334. .user = OCP_USER_MPU | OCP_USER_SDMA,
  335. };
  336. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  337. {
  338. .pa_start = 0x44800000,
  339. .pa_end = 0x44801fff,
  340. .flags = ADDR_TYPE_RT
  341. },
  342. { }
  343. };
  344. /* l3_main_1 -> l3_main_2 */
  345. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  346. .master = &omap44xx_l3_main_1_hwmod,
  347. .slave = &omap44xx_l3_main_2_hwmod,
  348. .clk = "l3_div_ck",
  349. .addr = omap44xx_l3_main_2_addrs,
  350. .user = OCP_USER_MPU,
  351. };
  352. /* l4_cfg -> l3_main_2 */
  353. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  354. .master = &omap44xx_l4_cfg_hwmod,
  355. .slave = &omap44xx_l3_main_2_hwmod,
  356. .clk = "l4_div_ck",
  357. .user = OCP_USER_MPU | OCP_USER_SDMA,
  358. };
  359. /* usb_otg_hs -> l3_main_2 */
  360. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  361. .master = &omap44xx_usb_otg_hs_hwmod,
  362. .slave = &omap44xx_l3_main_2_hwmod,
  363. .clk = "l3_div_ck",
  364. .user = OCP_USER_MPU | OCP_USER_SDMA,
  365. };
  366. /* l3_main_2 slave ports */
  367. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  368. &omap44xx_dma_system__l3_main_2,
  369. &omap44xx_hsi__l3_main_2,
  370. &omap44xx_ipu__l3_main_2,
  371. &omap44xx_iss__l3_main_2,
  372. &omap44xx_iva__l3_main_2,
  373. &omap44xx_l3_main_1__l3_main_2,
  374. &omap44xx_l4_cfg__l3_main_2,
  375. &omap44xx_usb_otg_hs__l3_main_2,
  376. };
  377. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  378. .name = "l3_main_2",
  379. .class = &omap44xx_l3_hwmod_class,
  380. .clkdm_name = "l3_2_clkdm",
  381. .prcm = {
  382. .omap4 = {
  383. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  384. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  385. },
  386. },
  387. .slaves = omap44xx_l3_main_2_slaves,
  388. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  389. };
  390. /* l3_main_3 */
  391. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  392. {
  393. .pa_start = 0x45000000,
  394. .pa_end = 0x45000fff,
  395. .flags = ADDR_TYPE_RT
  396. },
  397. { }
  398. };
  399. /* l3_main_1 -> l3_main_3 */
  400. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  401. .master = &omap44xx_l3_main_1_hwmod,
  402. .slave = &omap44xx_l3_main_3_hwmod,
  403. .clk = "l3_div_ck",
  404. .addr = omap44xx_l3_main_3_addrs,
  405. .user = OCP_USER_MPU,
  406. };
  407. /* l3_main_2 -> l3_main_3 */
  408. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  409. .master = &omap44xx_l3_main_2_hwmod,
  410. .slave = &omap44xx_l3_main_3_hwmod,
  411. .clk = "l3_div_ck",
  412. .user = OCP_USER_MPU | OCP_USER_SDMA,
  413. };
  414. /* l4_cfg -> l3_main_3 */
  415. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  416. .master = &omap44xx_l4_cfg_hwmod,
  417. .slave = &omap44xx_l3_main_3_hwmod,
  418. .clk = "l4_div_ck",
  419. .user = OCP_USER_MPU | OCP_USER_SDMA,
  420. };
  421. /* l3_main_3 slave ports */
  422. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  423. &omap44xx_l3_main_1__l3_main_3,
  424. &omap44xx_l3_main_2__l3_main_3,
  425. &omap44xx_l4_cfg__l3_main_3,
  426. };
  427. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  428. .name = "l3_main_3",
  429. .class = &omap44xx_l3_hwmod_class,
  430. .clkdm_name = "l3_instr_clkdm",
  431. .prcm = {
  432. .omap4 = {
  433. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  434. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  435. .modulemode = MODULEMODE_HWCTRL,
  436. },
  437. },
  438. .slaves = omap44xx_l3_main_3_slaves,
  439. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  440. };
  441. /*
  442. * 'l4' class
  443. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  444. */
  445. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  446. .name = "l4",
  447. };
  448. /* l4_abe */
  449. /* aess -> l4_abe */
  450. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  451. .master = &omap44xx_aess_hwmod,
  452. .slave = &omap44xx_l4_abe_hwmod,
  453. .clk = "ocp_abe_iclk",
  454. .user = OCP_USER_MPU | OCP_USER_SDMA,
  455. };
  456. /* dsp -> l4_abe */
  457. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  458. .master = &omap44xx_dsp_hwmod,
  459. .slave = &omap44xx_l4_abe_hwmod,
  460. .clk = "ocp_abe_iclk",
  461. .user = OCP_USER_MPU | OCP_USER_SDMA,
  462. };
  463. /* l3_main_1 -> l4_abe */
  464. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  465. .master = &omap44xx_l3_main_1_hwmod,
  466. .slave = &omap44xx_l4_abe_hwmod,
  467. .clk = "l3_div_ck",
  468. .user = OCP_USER_MPU | OCP_USER_SDMA,
  469. };
  470. /* mpu -> l4_abe */
  471. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  472. .master = &omap44xx_mpu_hwmod,
  473. .slave = &omap44xx_l4_abe_hwmod,
  474. .clk = "ocp_abe_iclk",
  475. .user = OCP_USER_MPU | OCP_USER_SDMA,
  476. };
  477. /* l4_abe slave ports */
  478. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  479. &omap44xx_aess__l4_abe,
  480. &omap44xx_dsp__l4_abe,
  481. &omap44xx_l3_main_1__l4_abe,
  482. &omap44xx_mpu__l4_abe,
  483. };
  484. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  485. .name = "l4_abe",
  486. .class = &omap44xx_l4_hwmod_class,
  487. .clkdm_name = "abe_clkdm",
  488. .prcm = {
  489. .omap4 = {
  490. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  491. },
  492. },
  493. .slaves = omap44xx_l4_abe_slaves,
  494. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  495. };
  496. /* l4_cfg */
  497. /* l3_main_1 -> l4_cfg */
  498. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  499. .master = &omap44xx_l3_main_1_hwmod,
  500. .slave = &omap44xx_l4_cfg_hwmod,
  501. .clk = "l3_div_ck",
  502. .user = OCP_USER_MPU | OCP_USER_SDMA,
  503. };
  504. /* l4_cfg slave ports */
  505. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  506. &omap44xx_l3_main_1__l4_cfg,
  507. };
  508. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  509. .name = "l4_cfg",
  510. .class = &omap44xx_l4_hwmod_class,
  511. .clkdm_name = "l4_cfg_clkdm",
  512. .prcm = {
  513. .omap4 = {
  514. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  515. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  516. },
  517. },
  518. .slaves = omap44xx_l4_cfg_slaves,
  519. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  520. };
  521. /* l4_per */
  522. /* l3_main_2 -> l4_per */
  523. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  524. .master = &omap44xx_l3_main_2_hwmod,
  525. .slave = &omap44xx_l4_per_hwmod,
  526. .clk = "l3_div_ck",
  527. .user = OCP_USER_MPU | OCP_USER_SDMA,
  528. };
  529. /* l4_per slave ports */
  530. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  531. &omap44xx_l3_main_2__l4_per,
  532. };
  533. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  534. .name = "l4_per",
  535. .class = &omap44xx_l4_hwmod_class,
  536. .clkdm_name = "l4_per_clkdm",
  537. .prcm = {
  538. .omap4 = {
  539. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  540. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  541. },
  542. },
  543. .slaves = omap44xx_l4_per_slaves,
  544. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  545. };
  546. /* l4_wkup */
  547. /* l4_cfg -> l4_wkup */
  548. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  549. .master = &omap44xx_l4_cfg_hwmod,
  550. .slave = &omap44xx_l4_wkup_hwmod,
  551. .clk = "l4_div_ck",
  552. .user = OCP_USER_MPU | OCP_USER_SDMA,
  553. };
  554. /* l4_wkup slave ports */
  555. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  556. &omap44xx_l4_cfg__l4_wkup,
  557. };
  558. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  559. .name = "l4_wkup",
  560. .class = &omap44xx_l4_hwmod_class,
  561. .clkdm_name = "l4_wkup_clkdm",
  562. .prcm = {
  563. .omap4 = {
  564. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  565. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  566. },
  567. },
  568. .slaves = omap44xx_l4_wkup_slaves,
  569. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  570. };
  571. /*
  572. * 'mpu_bus' class
  573. * instance(s): mpu_private
  574. */
  575. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  576. .name = "mpu_bus",
  577. };
  578. /* mpu_private */
  579. /* mpu -> mpu_private */
  580. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  581. .master = &omap44xx_mpu_hwmod,
  582. .slave = &omap44xx_mpu_private_hwmod,
  583. .clk = "l3_div_ck",
  584. .user = OCP_USER_MPU | OCP_USER_SDMA,
  585. };
  586. /* mpu_private slave ports */
  587. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  588. &omap44xx_mpu__mpu_private,
  589. };
  590. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  591. .name = "mpu_private",
  592. .class = &omap44xx_mpu_bus_hwmod_class,
  593. .clkdm_name = "mpuss_clkdm",
  594. .slaves = omap44xx_mpu_private_slaves,
  595. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  596. };
  597. /*
  598. * Modules omap_hwmod structures
  599. *
  600. * The following IPs are excluded for the moment because:
  601. * - They do not need an explicit SW control using omap_hwmod API.
  602. * - They still need to be validated with the driver
  603. * properly adapted to omap_hwmod / omap_device
  604. *
  605. * c2c
  606. * c2c_target_fw
  607. * cm_core
  608. * cm_core_aon
  609. * ctrl_module_core
  610. * ctrl_module_pad_core
  611. * ctrl_module_pad_wkup
  612. * ctrl_module_wkup
  613. * debugss
  614. * efuse_ctrl_cust
  615. * efuse_ctrl_std
  616. * elm
  617. * emif1
  618. * emif2
  619. * fdif
  620. * gpmc
  621. * gpu
  622. * hdq1w
  623. * mcasp
  624. * mpu_c0
  625. * mpu_c1
  626. * ocmc_ram
  627. * ocp2scp_usb_phy
  628. * ocp_wp_noc
  629. * prcm_mpu
  630. * prm
  631. * scrm
  632. * sl2if
  633. * slimbus1
  634. * slimbus2
  635. * usb_host_fs
  636. * usb_host_hs
  637. * usb_phy_cm
  638. * usb_tll_hs
  639. * usim
  640. */
  641. /*
  642. * 'aess' class
  643. * audio engine sub system
  644. */
  645. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  646. .rev_offs = 0x0000,
  647. .sysc_offs = 0x0010,
  648. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  649. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  650. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  651. MSTANDBY_SMART_WKUP),
  652. .sysc_fields = &omap_hwmod_sysc_type2,
  653. };
  654. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  655. .name = "aess",
  656. .sysc = &omap44xx_aess_sysc,
  657. };
  658. /* aess */
  659. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  660. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  661. { .irq = -1 }
  662. };
  663. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  664. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  665. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  666. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  667. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  668. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  669. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  670. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  671. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  672. { .dma_req = -1 }
  673. };
  674. /* aess master ports */
  675. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  676. &omap44xx_aess__l4_abe,
  677. };
  678. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  679. {
  680. .pa_start = 0x401f1000,
  681. .pa_end = 0x401f13ff,
  682. .flags = ADDR_TYPE_RT
  683. },
  684. { }
  685. };
  686. /* l4_abe -> aess */
  687. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  688. .master = &omap44xx_l4_abe_hwmod,
  689. .slave = &omap44xx_aess_hwmod,
  690. .clk = "ocp_abe_iclk",
  691. .addr = omap44xx_aess_addrs,
  692. .user = OCP_USER_MPU,
  693. };
  694. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  695. {
  696. .pa_start = 0x490f1000,
  697. .pa_end = 0x490f13ff,
  698. .flags = ADDR_TYPE_RT
  699. },
  700. { }
  701. };
  702. /* l4_abe -> aess (dma) */
  703. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  704. .master = &omap44xx_l4_abe_hwmod,
  705. .slave = &omap44xx_aess_hwmod,
  706. .clk = "ocp_abe_iclk",
  707. .addr = omap44xx_aess_dma_addrs,
  708. .user = OCP_USER_SDMA,
  709. };
  710. /* aess slave ports */
  711. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  712. &omap44xx_l4_abe__aess,
  713. &omap44xx_l4_abe__aess_dma,
  714. };
  715. static struct omap_hwmod omap44xx_aess_hwmod = {
  716. .name = "aess",
  717. .class = &omap44xx_aess_hwmod_class,
  718. .clkdm_name = "abe_clkdm",
  719. .mpu_irqs = omap44xx_aess_irqs,
  720. .sdma_reqs = omap44xx_aess_sdma_reqs,
  721. .main_clk = "aess_fck",
  722. .prcm = {
  723. .omap4 = {
  724. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  725. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  726. .modulemode = MODULEMODE_SWCTRL,
  727. },
  728. },
  729. .slaves = omap44xx_aess_slaves,
  730. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  731. .masters = omap44xx_aess_masters,
  732. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  733. };
  734. /*
  735. * 'bandgap' class
  736. * bangap reference for ldo regulators
  737. */
  738. static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
  739. .name = "bandgap",
  740. };
  741. /* bandgap */
  742. static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
  743. { .role = "fclk", .clk = "bandgap_fclk" },
  744. };
  745. static struct omap_hwmod omap44xx_bandgap_hwmod = {
  746. .name = "bandgap",
  747. .class = &omap44xx_bandgap_hwmod_class,
  748. .clkdm_name = "l4_wkup_clkdm",
  749. .prcm = {
  750. .omap4 = {
  751. .clkctrl_offs = OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET,
  752. },
  753. },
  754. .opt_clks = bandgap_opt_clks,
  755. .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
  756. };
  757. /*
  758. * 'counter' class
  759. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  760. */
  761. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  762. .rev_offs = 0x0000,
  763. .sysc_offs = 0x0004,
  764. .sysc_flags = SYSC_HAS_SIDLEMODE,
  765. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  766. SIDLE_SMART_WKUP),
  767. .sysc_fields = &omap_hwmod_sysc_type1,
  768. };
  769. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  770. .name = "counter",
  771. .sysc = &omap44xx_counter_sysc,
  772. };
  773. /* counter_32k */
  774. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  775. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  776. {
  777. .pa_start = 0x4a304000,
  778. .pa_end = 0x4a30401f,
  779. .flags = ADDR_TYPE_RT
  780. },
  781. { }
  782. };
  783. /* l4_wkup -> counter_32k */
  784. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  785. .master = &omap44xx_l4_wkup_hwmod,
  786. .slave = &omap44xx_counter_32k_hwmod,
  787. .clk = "l4_wkup_clk_mux_ck",
  788. .addr = omap44xx_counter_32k_addrs,
  789. .user = OCP_USER_MPU | OCP_USER_SDMA,
  790. };
  791. /* counter_32k slave ports */
  792. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  793. &omap44xx_l4_wkup__counter_32k,
  794. };
  795. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  796. .name = "counter_32k",
  797. .class = &omap44xx_counter_hwmod_class,
  798. .clkdm_name = "l4_wkup_clkdm",
  799. .flags = HWMOD_SWSUP_SIDLE,
  800. .main_clk = "sys_32k_ck",
  801. .prcm = {
  802. .omap4 = {
  803. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  804. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  805. },
  806. },
  807. .slaves = omap44xx_counter_32k_slaves,
  808. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  809. };
  810. /*
  811. * 'dma' class
  812. * dma controller for data exchange between memory to memory (i.e. internal or
  813. * external memory) and gp peripherals to memory or memory to gp peripherals
  814. */
  815. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  816. .rev_offs = 0x0000,
  817. .sysc_offs = 0x002c,
  818. .syss_offs = 0x0028,
  819. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  820. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  821. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  822. SYSS_HAS_RESET_STATUS),
  823. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  824. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  825. .sysc_fields = &omap_hwmod_sysc_type1,
  826. };
  827. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  828. .name = "dma",
  829. .sysc = &omap44xx_dma_sysc,
  830. };
  831. /* dma dev_attr */
  832. static struct omap_dma_dev_attr dma_dev_attr = {
  833. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  834. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  835. .lch_count = 32,
  836. };
  837. /* dma_system */
  838. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  839. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  840. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  841. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  842. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  843. { .irq = -1 }
  844. };
  845. /* dma_system master ports */
  846. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  847. &omap44xx_dma_system__l3_main_2,
  848. };
  849. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  850. {
  851. .pa_start = 0x4a056000,
  852. .pa_end = 0x4a056fff,
  853. .flags = ADDR_TYPE_RT
  854. },
  855. { }
  856. };
  857. /* l4_cfg -> dma_system */
  858. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  859. .master = &omap44xx_l4_cfg_hwmod,
  860. .slave = &omap44xx_dma_system_hwmod,
  861. .clk = "l4_div_ck",
  862. .addr = omap44xx_dma_system_addrs,
  863. .user = OCP_USER_MPU | OCP_USER_SDMA,
  864. };
  865. /* dma_system slave ports */
  866. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  867. &omap44xx_l4_cfg__dma_system,
  868. };
  869. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  870. .name = "dma_system",
  871. .class = &omap44xx_dma_hwmod_class,
  872. .clkdm_name = "l3_dma_clkdm",
  873. .mpu_irqs = omap44xx_dma_system_irqs,
  874. .main_clk = "l3_div_ck",
  875. .prcm = {
  876. .omap4 = {
  877. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  878. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  879. },
  880. },
  881. .dev_attr = &dma_dev_attr,
  882. .slaves = omap44xx_dma_system_slaves,
  883. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  884. .masters = omap44xx_dma_system_masters,
  885. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  886. };
  887. /*
  888. * 'dmic' class
  889. * digital microphone controller
  890. */
  891. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  892. .rev_offs = 0x0000,
  893. .sysc_offs = 0x0010,
  894. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  895. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  896. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  897. SIDLE_SMART_WKUP),
  898. .sysc_fields = &omap_hwmod_sysc_type2,
  899. };
  900. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  901. .name = "dmic",
  902. .sysc = &omap44xx_dmic_sysc,
  903. };
  904. /* dmic */
  905. static struct omap_hwmod omap44xx_dmic_hwmod;
  906. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  907. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  908. { .irq = -1 }
  909. };
  910. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  911. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  912. { .dma_req = -1 }
  913. };
  914. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  915. {
  916. .pa_start = 0x4012e000,
  917. .pa_end = 0x4012e07f,
  918. .flags = ADDR_TYPE_RT
  919. },
  920. { }
  921. };
  922. /* l4_abe -> dmic */
  923. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  924. .master = &omap44xx_l4_abe_hwmod,
  925. .slave = &omap44xx_dmic_hwmod,
  926. .clk = "ocp_abe_iclk",
  927. .addr = omap44xx_dmic_addrs,
  928. .user = OCP_USER_MPU,
  929. };
  930. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  931. {
  932. .pa_start = 0x4902e000,
  933. .pa_end = 0x4902e07f,
  934. .flags = ADDR_TYPE_RT
  935. },
  936. { }
  937. };
  938. /* l4_abe -> dmic (dma) */
  939. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  940. .master = &omap44xx_l4_abe_hwmod,
  941. .slave = &omap44xx_dmic_hwmod,
  942. .clk = "ocp_abe_iclk",
  943. .addr = omap44xx_dmic_dma_addrs,
  944. .user = OCP_USER_SDMA,
  945. };
  946. /* dmic slave ports */
  947. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  948. &omap44xx_l4_abe__dmic,
  949. &omap44xx_l4_abe__dmic_dma,
  950. };
  951. static struct omap_hwmod omap44xx_dmic_hwmod = {
  952. .name = "dmic",
  953. .class = &omap44xx_dmic_hwmod_class,
  954. .clkdm_name = "abe_clkdm",
  955. .mpu_irqs = omap44xx_dmic_irqs,
  956. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  957. .main_clk = "dmic_fck",
  958. .prcm = {
  959. .omap4 = {
  960. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  961. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  962. .modulemode = MODULEMODE_SWCTRL,
  963. },
  964. },
  965. .slaves = omap44xx_dmic_slaves,
  966. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  967. };
  968. /*
  969. * 'dsp' class
  970. * dsp sub-system
  971. */
  972. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  973. .name = "dsp",
  974. };
  975. /* dsp */
  976. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  977. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  978. { .irq = -1 }
  979. };
  980. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  981. { .name = "mmu_cache", .rst_shift = 1 },
  982. };
  983. static struct omap_hwmod_rst_info omap44xx_dsp_c0_resets[] = {
  984. { .name = "dsp", .rst_shift = 0 },
  985. };
  986. /* dsp -> iva */
  987. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  988. .master = &omap44xx_dsp_hwmod,
  989. .slave = &omap44xx_iva_hwmod,
  990. .clk = "dpll_iva_m5x2_ck",
  991. };
  992. /* dsp master ports */
  993. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  994. &omap44xx_dsp__l3_main_1,
  995. &omap44xx_dsp__l4_abe,
  996. &omap44xx_dsp__iva,
  997. };
  998. /* l4_cfg -> dsp */
  999. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  1000. .master = &omap44xx_l4_cfg_hwmod,
  1001. .slave = &omap44xx_dsp_hwmod,
  1002. .clk = "l4_div_ck",
  1003. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1004. };
  1005. /* dsp slave ports */
  1006. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  1007. &omap44xx_l4_cfg__dsp,
  1008. };
  1009. /* Pseudo hwmod for reset control purpose only */
  1010. static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
  1011. .name = "dsp_c0",
  1012. .class = &omap44xx_dsp_hwmod_class,
  1013. .clkdm_name = "tesla_clkdm",
  1014. .flags = HWMOD_INIT_NO_RESET,
  1015. .rst_lines = omap44xx_dsp_c0_resets,
  1016. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
  1017. .prcm = {
  1018. .omap4 = {
  1019. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1020. },
  1021. },
  1022. };
  1023. static struct omap_hwmod omap44xx_dsp_hwmod = {
  1024. .name = "dsp",
  1025. .class = &omap44xx_dsp_hwmod_class,
  1026. .clkdm_name = "tesla_clkdm",
  1027. .mpu_irqs = omap44xx_dsp_irqs,
  1028. .rst_lines = omap44xx_dsp_resets,
  1029. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  1030. .main_clk = "dsp_fck",
  1031. .prcm = {
  1032. .omap4 = {
  1033. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1034. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1035. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1036. .modulemode = MODULEMODE_HWCTRL,
  1037. },
  1038. },
  1039. .slaves = omap44xx_dsp_slaves,
  1040. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1041. .masters = omap44xx_dsp_masters,
  1042. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1043. };
  1044. /*
  1045. * 'dss' class
  1046. * display sub-system
  1047. */
  1048. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1049. .rev_offs = 0x0000,
  1050. .syss_offs = 0x0014,
  1051. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1052. };
  1053. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1054. .name = "dss",
  1055. .sysc = &omap44xx_dss_sysc,
  1056. };
  1057. /* dss */
  1058. /* dss master ports */
  1059. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1060. &omap44xx_dss__l3_main_1,
  1061. };
  1062. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1063. {
  1064. .pa_start = 0x58000000,
  1065. .pa_end = 0x5800007f,
  1066. .flags = ADDR_TYPE_RT
  1067. },
  1068. { }
  1069. };
  1070. /* l3_main_2 -> dss */
  1071. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1072. .master = &omap44xx_l3_main_2_hwmod,
  1073. .slave = &omap44xx_dss_hwmod,
  1074. .clk = "dss_fck",
  1075. .addr = omap44xx_dss_dma_addrs,
  1076. .user = OCP_USER_SDMA,
  1077. };
  1078. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1079. {
  1080. .pa_start = 0x48040000,
  1081. .pa_end = 0x4804007f,
  1082. .flags = ADDR_TYPE_RT
  1083. },
  1084. { }
  1085. };
  1086. /* l4_per -> dss */
  1087. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1088. .master = &omap44xx_l4_per_hwmod,
  1089. .slave = &omap44xx_dss_hwmod,
  1090. .clk = "l4_div_ck",
  1091. .addr = omap44xx_dss_addrs,
  1092. .user = OCP_USER_MPU,
  1093. };
  1094. /* dss slave ports */
  1095. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1096. &omap44xx_l3_main_2__dss,
  1097. &omap44xx_l4_per__dss,
  1098. };
  1099. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1100. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1101. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1102. { .role = "dss_clk", .clk = "dss_dss_clk" },
  1103. { .role = "video_clk", .clk = "dss_48mhz_clk" },
  1104. };
  1105. static struct omap_hwmod omap44xx_dss_hwmod = {
  1106. .name = "dss_core",
  1107. .class = &omap44xx_dss_hwmod_class,
  1108. .clkdm_name = "l3_dss_clkdm",
  1109. .main_clk = "dss_dss_clk",
  1110. .prcm = {
  1111. .omap4 = {
  1112. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1113. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1114. },
  1115. },
  1116. .opt_clks = dss_opt_clks,
  1117. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1118. .slaves = omap44xx_dss_slaves,
  1119. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1120. .masters = omap44xx_dss_masters,
  1121. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1122. };
  1123. /*
  1124. * 'dispc' class
  1125. * display controller
  1126. */
  1127. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1128. .rev_offs = 0x0000,
  1129. .sysc_offs = 0x0010,
  1130. .syss_offs = 0x0014,
  1131. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1132. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1133. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1134. SYSS_HAS_RESET_STATUS),
  1135. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1136. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1137. .sysc_fields = &omap_hwmod_sysc_type1,
  1138. };
  1139. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1140. .name = "dispc",
  1141. .sysc = &omap44xx_dispc_sysc,
  1142. };
  1143. /* dss_dispc */
  1144. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1145. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1146. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1147. { .irq = -1 }
  1148. };
  1149. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1150. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1151. { .dma_req = -1 }
  1152. };
  1153. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1154. {
  1155. .pa_start = 0x58001000,
  1156. .pa_end = 0x58001fff,
  1157. .flags = ADDR_TYPE_RT
  1158. },
  1159. { }
  1160. };
  1161. /* l3_main_2 -> dss_dispc */
  1162. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1163. .master = &omap44xx_l3_main_2_hwmod,
  1164. .slave = &omap44xx_dss_dispc_hwmod,
  1165. .clk = "dss_fck",
  1166. .addr = omap44xx_dss_dispc_dma_addrs,
  1167. .user = OCP_USER_SDMA,
  1168. };
  1169. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1170. {
  1171. .pa_start = 0x48041000,
  1172. .pa_end = 0x48041fff,
  1173. .flags = ADDR_TYPE_RT
  1174. },
  1175. { }
  1176. };
  1177. /* l4_per -> dss_dispc */
  1178. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1179. .master = &omap44xx_l4_per_hwmod,
  1180. .slave = &omap44xx_dss_dispc_hwmod,
  1181. .clk = "l4_div_ck",
  1182. .addr = omap44xx_dss_dispc_addrs,
  1183. .user = OCP_USER_MPU,
  1184. };
  1185. /* dss_dispc slave ports */
  1186. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1187. &omap44xx_l3_main_2__dss_dispc,
  1188. &omap44xx_l4_per__dss_dispc,
  1189. };
  1190. static struct omap_hwmod_opt_clk dss_dispc_opt_clks[] = {
  1191. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1192. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1193. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1194. };
  1195. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1196. .name = "dss_dispc",
  1197. .class = &omap44xx_dispc_hwmod_class,
  1198. .clkdm_name = "l3_dss_clkdm",
  1199. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1200. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1201. .main_clk = "dss_dss_clk",
  1202. .prcm = {
  1203. .omap4 = {
  1204. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1205. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1206. },
  1207. },
  1208. .opt_clks = dss_dispc_opt_clks,
  1209. .opt_clks_cnt = ARRAY_SIZE(dss_dispc_opt_clks),
  1210. .slaves = omap44xx_dss_dispc_slaves,
  1211. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1212. };
  1213. /*
  1214. * 'dsi' class
  1215. * display serial interface controller
  1216. */
  1217. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1218. .rev_offs = 0x0000,
  1219. .sysc_offs = 0x0010,
  1220. .syss_offs = 0x0014,
  1221. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1222. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1223. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1224. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1225. .sysc_fields = &omap_hwmod_sysc_type1,
  1226. };
  1227. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1228. .name = "dsi",
  1229. .sysc = &omap44xx_dsi_sysc,
  1230. };
  1231. /* dss_dsi1 */
  1232. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1233. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1234. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1235. { .irq = -1 }
  1236. };
  1237. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1238. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1239. { .dma_req = -1 }
  1240. };
  1241. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1242. {
  1243. .pa_start = 0x58004000,
  1244. .pa_end = 0x580041ff,
  1245. .flags = ADDR_TYPE_RT
  1246. },
  1247. { }
  1248. };
  1249. /* l3_main_2 -> dss_dsi1 */
  1250. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1251. .master = &omap44xx_l3_main_2_hwmod,
  1252. .slave = &omap44xx_dss_dsi1_hwmod,
  1253. .clk = "dss_fck",
  1254. .addr = omap44xx_dss_dsi1_dma_addrs,
  1255. .user = OCP_USER_SDMA,
  1256. };
  1257. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1258. {
  1259. .pa_start = 0x48044000,
  1260. .pa_end = 0x480441ff,
  1261. .flags = ADDR_TYPE_RT
  1262. },
  1263. { }
  1264. };
  1265. /* l4_per -> dss_dsi1 */
  1266. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1267. .master = &omap44xx_l4_per_hwmod,
  1268. .slave = &omap44xx_dss_dsi1_hwmod,
  1269. .clk = "l4_div_ck",
  1270. .addr = omap44xx_dss_dsi1_addrs,
  1271. .user = OCP_USER_MPU,
  1272. };
  1273. /* dss_dsi1 slave ports */
  1274. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1275. &omap44xx_l3_main_2__dss_dsi1,
  1276. &omap44xx_l4_per__dss_dsi1,
  1277. };
  1278. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1279. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1280. };
  1281. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1282. .name = "dss_dsi1",
  1283. .class = &omap44xx_dsi_hwmod_class,
  1284. .clkdm_name = "l3_dss_clkdm",
  1285. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1286. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1287. .main_clk = "dss_dss_clk",
  1288. .prcm = {
  1289. .omap4 = {
  1290. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1291. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1292. },
  1293. },
  1294. .opt_clks = dss_dsi1_opt_clks,
  1295. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1296. .slaves = omap44xx_dss_dsi1_slaves,
  1297. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1298. };
  1299. /* dss_dsi2 */
  1300. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1301. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1302. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1303. { .irq = -1 }
  1304. };
  1305. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1306. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1307. { .dma_req = -1 }
  1308. };
  1309. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1310. {
  1311. .pa_start = 0x58005000,
  1312. .pa_end = 0x580051ff,
  1313. .flags = ADDR_TYPE_RT
  1314. },
  1315. { }
  1316. };
  1317. /* l3_main_2 -> dss_dsi2 */
  1318. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1319. .master = &omap44xx_l3_main_2_hwmod,
  1320. .slave = &omap44xx_dss_dsi2_hwmod,
  1321. .clk = "dss_fck",
  1322. .addr = omap44xx_dss_dsi2_dma_addrs,
  1323. .user = OCP_USER_SDMA,
  1324. };
  1325. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1326. {
  1327. .pa_start = 0x48045000,
  1328. .pa_end = 0x480451ff,
  1329. .flags = ADDR_TYPE_RT
  1330. },
  1331. { }
  1332. };
  1333. /* l4_per -> dss_dsi2 */
  1334. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1335. .master = &omap44xx_l4_per_hwmod,
  1336. .slave = &omap44xx_dss_dsi2_hwmod,
  1337. .clk = "l4_div_ck",
  1338. .addr = omap44xx_dss_dsi2_addrs,
  1339. .user = OCP_USER_MPU,
  1340. };
  1341. /* dss_dsi2 slave ports */
  1342. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1343. &omap44xx_l3_main_2__dss_dsi2,
  1344. &omap44xx_l4_per__dss_dsi2,
  1345. };
  1346. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1347. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1348. };
  1349. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1350. .name = "dss_dsi2",
  1351. .class = &omap44xx_dsi_hwmod_class,
  1352. .clkdm_name = "l3_dss_clkdm",
  1353. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1354. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1355. .main_clk = "dss_dss_clk",
  1356. .prcm = {
  1357. .omap4 = {
  1358. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1359. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1360. },
  1361. },
  1362. .opt_clks = dss_dsi2_opt_clks,
  1363. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1364. .slaves = omap44xx_dss_dsi2_slaves,
  1365. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1366. };
  1367. /*
  1368. * 'hdmi' class
  1369. * hdmi controller
  1370. */
  1371. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1372. .rev_offs = 0x0000,
  1373. .sysc_offs = 0x0010,
  1374. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1375. SYSC_HAS_SOFTRESET),
  1376. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1377. SIDLE_SMART_WKUP),
  1378. .sysc_fields = &omap_hwmod_sysc_type2,
  1379. };
  1380. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1381. .name = "hdmi",
  1382. .sysc = &omap44xx_hdmi_sysc,
  1383. };
  1384. /* dss_hdmi */
  1385. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1386. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1387. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1388. { .irq = -1 }
  1389. };
  1390. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1391. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1392. { .dma_req = -1 }
  1393. };
  1394. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1395. {
  1396. .pa_start = 0x58006000,
  1397. .pa_end = 0x58006fff,
  1398. .flags = ADDR_TYPE_RT
  1399. },
  1400. { }
  1401. };
  1402. /* l3_main_2 -> dss_hdmi */
  1403. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1404. .master = &omap44xx_l3_main_2_hwmod,
  1405. .slave = &omap44xx_dss_hdmi_hwmod,
  1406. .clk = "dss_fck",
  1407. .addr = omap44xx_dss_hdmi_dma_addrs,
  1408. .user = OCP_USER_SDMA,
  1409. };
  1410. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1411. {
  1412. .pa_start = 0x48046000,
  1413. .pa_end = 0x48046fff,
  1414. .flags = ADDR_TYPE_RT
  1415. },
  1416. { }
  1417. };
  1418. /* l4_per -> dss_hdmi */
  1419. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1420. .master = &omap44xx_l4_per_hwmod,
  1421. .slave = &omap44xx_dss_hdmi_hwmod,
  1422. .clk = "l4_div_ck",
  1423. .addr = omap44xx_dss_hdmi_addrs,
  1424. .user = OCP_USER_MPU,
  1425. };
  1426. /* dss_hdmi slave ports */
  1427. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1428. &omap44xx_l3_main_2__dss_hdmi,
  1429. &omap44xx_l4_per__dss_hdmi,
  1430. };
  1431. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1432. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1433. };
  1434. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1435. .name = "dss_hdmi",
  1436. .class = &omap44xx_hdmi_hwmod_class,
  1437. .clkdm_name = "l3_dss_clkdm",
  1438. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1439. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1440. .main_clk = "dss_dss_clk",
  1441. .prcm = {
  1442. .omap4 = {
  1443. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1444. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1445. },
  1446. },
  1447. .opt_clks = dss_hdmi_opt_clks,
  1448. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1449. .slaves = omap44xx_dss_hdmi_slaves,
  1450. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1451. };
  1452. /*
  1453. * 'rfbi' class
  1454. * remote frame buffer interface
  1455. */
  1456. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1457. .rev_offs = 0x0000,
  1458. .sysc_offs = 0x0010,
  1459. .syss_offs = 0x0014,
  1460. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1461. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1462. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1463. .sysc_fields = &omap_hwmod_sysc_type1,
  1464. };
  1465. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1466. .name = "rfbi",
  1467. .sysc = &omap44xx_rfbi_sysc,
  1468. };
  1469. /* dss_rfbi */
  1470. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1471. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1472. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1473. { .dma_req = -1 }
  1474. };
  1475. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1476. {
  1477. .pa_start = 0x58002000,
  1478. .pa_end = 0x580020ff,
  1479. .flags = ADDR_TYPE_RT
  1480. },
  1481. { }
  1482. };
  1483. /* l3_main_2 -> dss_rfbi */
  1484. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1485. .master = &omap44xx_l3_main_2_hwmod,
  1486. .slave = &omap44xx_dss_rfbi_hwmod,
  1487. .clk = "dss_fck",
  1488. .addr = omap44xx_dss_rfbi_dma_addrs,
  1489. .user = OCP_USER_SDMA,
  1490. };
  1491. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1492. {
  1493. .pa_start = 0x48042000,
  1494. .pa_end = 0x480420ff,
  1495. .flags = ADDR_TYPE_RT
  1496. },
  1497. { }
  1498. };
  1499. /* l4_per -> dss_rfbi */
  1500. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1501. .master = &omap44xx_l4_per_hwmod,
  1502. .slave = &omap44xx_dss_rfbi_hwmod,
  1503. .clk = "l4_div_ck",
  1504. .addr = omap44xx_dss_rfbi_addrs,
  1505. .user = OCP_USER_MPU,
  1506. };
  1507. /* dss_rfbi slave ports */
  1508. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1509. &omap44xx_l3_main_2__dss_rfbi,
  1510. &omap44xx_l4_per__dss_rfbi,
  1511. };
  1512. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1513. { .role = "ick", .clk = "dss_fck" },
  1514. };
  1515. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1516. .name = "dss_rfbi",
  1517. .class = &omap44xx_rfbi_hwmod_class,
  1518. .clkdm_name = "l3_dss_clkdm",
  1519. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1520. .main_clk = "dss_dss_clk",
  1521. .prcm = {
  1522. .omap4 = {
  1523. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1524. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1525. },
  1526. },
  1527. .opt_clks = dss_rfbi_opt_clks,
  1528. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1529. .slaves = omap44xx_dss_rfbi_slaves,
  1530. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1531. };
  1532. /*
  1533. * 'venc' class
  1534. * video encoder
  1535. */
  1536. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1537. .name = "venc",
  1538. };
  1539. /* dss_venc */
  1540. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1541. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1542. {
  1543. .pa_start = 0x58003000,
  1544. .pa_end = 0x580030ff,
  1545. .flags = ADDR_TYPE_RT
  1546. },
  1547. { }
  1548. };
  1549. /* l3_main_2 -> dss_venc */
  1550. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1551. .master = &omap44xx_l3_main_2_hwmod,
  1552. .slave = &omap44xx_dss_venc_hwmod,
  1553. .clk = "dss_fck",
  1554. .addr = omap44xx_dss_venc_dma_addrs,
  1555. .user = OCP_USER_SDMA,
  1556. };
  1557. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1558. {
  1559. .pa_start = 0x48043000,
  1560. .pa_end = 0x480430ff,
  1561. .flags = ADDR_TYPE_RT
  1562. },
  1563. { }
  1564. };
  1565. /* l4_per -> dss_venc */
  1566. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1567. .master = &omap44xx_l4_per_hwmod,
  1568. .slave = &omap44xx_dss_venc_hwmod,
  1569. .clk = "l4_div_ck",
  1570. .addr = omap44xx_dss_venc_addrs,
  1571. .user = OCP_USER_MPU,
  1572. };
  1573. /* dss_venc slave ports */
  1574. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1575. &omap44xx_l3_main_2__dss_venc,
  1576. &omap44xx_l4_per__dss_venc,
  1577. };
  1578. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1579. .name = "dss_venc",
  1580. .class = &omap44xx_venc_hwmod_class,
  1581. .clkdm_name = "l3_dss_clkdm",
  1582. .main_clk = "dss_dss_clk",
  1583. .prcm = {
  1584. .omap4 = {
  1585. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1586. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1587. },
  1588. },
  1589. .slaves = omap44xx_dss_venc_slaves,
  1590. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1591. };
  1592. /*
  1593. * 'gpio' class
  1594. * general purpose io module
  1595. */
  1596. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1597. .rev_offs = 0x0000,
  1598. .sysc_offs = 0x0010,
  1599. .syss_offs = 0x0114,
  1600. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1601. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1602. SYSS_HAS_RESET_STATUS),
  1603. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1604. SIDLE_SMART_WKUP),
  1605. .sysc_fields = &omap_hwmod_sysc_type1,
  1606. };
  1607. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1608. .name = "gpio",
  1609. .sysc = &omap44xx_gpio_sysc,
  1610. .rev = 2,
  1611. };
  1612. /* gpio dev_attr */
  1613. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1614. .bank_width = 32,
  1615. .dbck_flag = true,
  1616. };
  1617. /* gpio1 */
  1618. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1619. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1620. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1621. { .irq = -1 }
  1622. };
  1623. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1624. {
  1625. .pa_start = 0x4a310000,
  1626. .pa_end = 0x4a3101ff,
  1627. .flags = ADDR_TYPE_RT
  1628. },
  1629. { }
  1630. };
  1631. /* l4_wkup -> gpio1 */
  1632. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1633. .master = &omap44xx_l4_wkup_hwmod,
  1634. .slave = &omap44xx_gpio1_hwmod,
  1635. .clk = "l4_wkup_clk_mux_ck",
  1636. .addr = omap44xx_gpio1_addrs,
  1637. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1638. };
  1639. /* gpio1 slave ports */
  1640. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1641. &omap44xx_l4_wkup__gpio1,
  1642. };
  1643. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1644. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1645. };
  1646. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1647. .name = "gpio1",
  1648. .class = &omap44xx_gpio_hwmod_class,
  1649. .clkdm_name = "l4_wkup_clkdm",
  1650. .mpu_irqs = omap44xx_gpio1_irqs,
  1651. .main_clk = "gpio1_ick",
  1652. .prcm = {
  1653. .omap4 = {
  1654. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1655. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1656. .modulemode = MODULEMODE_HWCTRL,
  1657. },
  1658. },
  1659. .opt_clks = gpio1_opt_clks,
  1660. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1661. .dev_attr = &gpio_dev_attr,
  1662. .slaves = omap44xx_gpio1_slaves,
  1663. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1664. };
  1665. /* gpio2 */
  1666. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1667. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1668. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1669. { .irq = -1 }
  1670. };
  1671. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1672. {
  1673. .pa_start = 0x48055000,
  1674. .pa_end = 0x480551ff,
  1675. .flags = ADDR_TYPE_RT
  1676. },
  1677. { }
  1678. };
  1679. /* l4_per -> gpio2 */
  1680. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1681. .master = &omap44xx_l4_per_hwmod,
  1682. .slave = &omap44xx_gpio2_hwmod,
  1683. .clk = "l4_div_ck",
  1684. .addr = omap44xx_gpio2_addrs,
  1685. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1686. };
  1687. /* gpio2 slave ports */
  1688. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1689. &omap44xx_l4_per__gpio2,
  1690. };
  1691. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1692. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1693. };
  1694. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1695. .name = "gpio2",
  1696. .class = &omap44xx_gpio_hwmod_class,
  1697. .clkdm_name = "l4_per_clkdm",
  1698. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1699. .mpu_irqs = omap44xx_gpio2_irqs,
  1700. .main_clk = "gpio2_ick",
  1701. .prcm = {
  1702. .omap4 = {
  1703. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1704. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1705. .modulemode = MODULEMODE_HWCTRL,
  1706. },
  1707. },
  1708. .opt_clks = gpio2_opt_clks,
  1709. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1710. .dev_attr = &gpio_dev_attr,
  1711. .slaves = omap44xx_gpio2_slaves,
  1712. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1713. };
  1714. /* gpio3 */
  1715. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1716. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1717. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1718. { .irq = -1 }
  1719. };
  1720. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1721. {
  1722. .pa_start = 0x48057000,
  1723. .pa_end = 0x480571ff,
  1724. .flags = ADDR_TYPE_RT
  1725. },
  1726. { }
  1727. };
  1728. /* l4_per -> gpio3 */
  1729. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1730. .master = &omap44xx_l4_per_hwmod,
  1731. .slave = &omap44xx_gpio3_hwmod,
  1732. .clk = "l4_div_ck",
  1733. .addr = omap44xx_gpio3_addrs,
  1734. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1735. };
  1736. /* gpio3 slave ports */
  1737. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1738. &omap44xx_l4_per__gpio3,
  1739. };
  1740. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1741. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1742. };
  1743. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1744. .name = "gpio3",
  1745. .class = &omap44xx_gpio_hwmod_class,
  1746. .clkdm_name = "l4_per_clkdm",
  1747. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1748. .mpu_irqs = omap44xx_gpio3_irqs,
  1749. .main_clk = "gpio3_ick",
  1750. .prcm = {
  1751. .omap4 = {
  1752. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1753. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1754. .modulemode = MODULEMODE_HWCTRL,
  1755. },
  1756. },
  1757. .opt_clks = gpio3_opt_clks,
  1758. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1759. .dev_attr = &gpio_dev_attr,
  1760. .slaves = omap44xx_gpio3_slaves,
  1761. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1762. };
  1763. /* gpio4 */
  1764. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1765. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1766. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1767. { .irq = -1 }
  1768. };
  1769. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1770. {
  1771. .pa_start = 0x48059000,
  1772. .pa_end = 0x480591ff,
  1773. .flags = ADDR_TYPE_RT
  1774. },
  1775. { }
  1776. };
  1777. /* l4_per -> gpio4 */
  1778. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1779. .master = &omap44xx_l4_per_hwmod,
  1780. .slave = &omap44xx_gpio4_hwmod,
  1781. .clk = "l4_div_ck",
  1782. .addr = omap44xx_gpio4_addrs,
  1783. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1784. };
  1785. /* gpio4 slave ports */
  1786. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1787. &omap44xx_l4_per__gpio4,
  1788. };
  1789. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1790. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1791. };
  1792. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1793. .name = "gpio4",
  1794. .class = &omap44xx_gpio_hwmod_class,
  1795. .clkdm_name = "l4_per_clkdm",
  1796. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1797. .mpu_irqs = omap44xx_gpio4_irqs,
  1798. .main_clk = "gpio4_ick",
  1799. .prcm = {
  1800. .omap4 = {
  1801. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1802. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1803. .modulemode = MODULEMODE_HWCTRL,
  1804. },
  1805. },
  1806. .opt_clks = gpio4_opt_clks,
  1807. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1808. .dev_attr = &gpio_dev_attr,
  1809. .slaves = omap44xx_gpio4_slaves,
  1810. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1811. };
  1812. /* gpio5 */
  1813. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1814. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1815. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1816. { .irq = -1 }
  1817. };
  1818. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1819. {
  1820. .pa_start = 0x4805b000,
  1821. .pa_end = 0x4805b1ff,
  1822. .flags = ADDR_TYPE_RT
  1823. },
  1824. { }
  1825. };
  1826. /* l4_per -> gpio5 */
  1827. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1828. .master = &omap44xx_l4_per_hwmod,
  1829. .slave = &omap44xx_gpio5_hwmod,
  1830. .clk = "l4_div_ck",
  1831. .addr = omap44xx_gpio5_addrs,
  1832. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1833. };
  1834. /* gpio5 slave ports */
  1835. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1836. &omap44xx_l4_per__gpio5,
  1837. };
  1838. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1839. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1840. };
  1841. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1842. .name = "gpio5",
  1843. .class = &omap44xx_gpio_hwmod_class,
  1844. .clkdm_name = "l4_per_clkdm",
  1845. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1846. .mpu_irqs = omap44xx_gpio5_irqs,
  1847. .main_clk = "gpio5_ick",
  1848. .prcm = {
  1849. .omap4 = {
  1850. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1851. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1852. .modulemode = MODULEMODE_HWCTRL,
  1853. },
  1854. },
  1855. .opt_clks = gpio5_opt_clks,
  1856. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1857. .dev_attr = &gpio_dev_attr,
  1858. .slaves = omap44xx_gpio5_slaves,
  1859. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1860. };
  1861. /* gpio6 */
  1862. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1863. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1864. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1865. { .irq = -1 }
  1866. };
  1867. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1868. {
  1869. .pa_start = 0x4805d000,
  1870. .pa_end = 0x4805d1ff,
  1871. .flags = ADDR_TYPE_RT
  1872. },
  1873. { }
  1874. };
  1875. /* l4_per -> gpio6 */
  1876. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1877. .master = &omap44xx_l4_per_hwmod,
  1878. .slave = &omap44xx_gpio6_hwmod,
  1879. .clk = "l4_div_ck",
  1880. .addr = omap44xx_gpio6_addrs,
  1881. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1882. };
  1883. /* gpio6 slave ports */
  1884. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1885. &omap44xx_l4_per__gpio6,
  1886. };
  1887. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1888. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1889. };
  1890. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1891. .name = "gpio6",
  1892. .class = &omap44xx_gpio_hwmod_class,
  1893. .clkdm_name = "l4_per_clkdm",
  1894. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1895. .mpu_irqs = omap44xx_gpio6_irqs,
  1896. .main_clk = "gpio6_ick",
  1897. .prcm = {
  1898. .omap4 = {
  1899. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1900. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1901. .modulemode = MODULEMODE_HWCTRL,
  1902. },
  1903. },
  1904. .opt_clks = gpio6_opt_clks,
  1905. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1906. .dev_attr = &gpio_dev_attr,
  1907. .slaves = omap44xx_gpio6_slaves,
  1908. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1909. };
  1910. /*
  1911. * 'hsi' class
  1912. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1913. * serial if)
  1914. */
  1915. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1916. .rev_offs = 0x0000,
  1917. .sysc_offs = 0x0010,
  1918. .syss_offs = 0x0014,
  1919. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1920. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1921. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1922. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1923. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1924. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1925. .sysc_fields = &omap_hwmod_sysc_type1,
  1926. };
  1927. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1928. .name = "hsi",
  1929. .sysc = &omap44xx_hsi_sysc,
  1930. };
  1931. /* hsi */
  1932. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1933. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1934. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1935. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1936. { .irq = -1 }
  1937. };
  1938. /* hsi master ports */
  1939. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1940. &omap44xx_hsi__l3_main_2,
  1941. };
  1942. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1943. {
  1944. .pa_start = 0x4a058000,
  1945. .pa_end = 0x4a05bfff,
  1946. .flags = ADDR_TYPE_RT
  1947. },
  1948. { }
  1949. };
  1950. /* l4_cfg -> hsi */
  1951. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1952. .master = &omap44xx_l4_cfg_hwmod,
  1953. .slave = &omap44xx_hsi_hwmod,
  1954. .clk = "l4_div_ck",
  1955. .addr = omap44xx_hsi_addrs,
  1956. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1957. };
  1958. /* hsi slave ports */
  1959. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1960. &omap44xx_l4_cfg__hsi,
  1961. };
  1962. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1963. .name = "hsi",
  1964. .class = &omap44xx_hsi_hwmod_class,
  1965. .clkdm_name = "l3_init_clkdm",
  1966. .mpu_irqs = omap44xx_hsi_irqs,
  1967. .main_clk = "hsi_fck",
  1968. .prcm = {
  1969. .omap4 = {
  1970. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1971. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1972. .modulemode = MODULEMODE_HWCTRL,
  1973. },
  1974. },
  1975. .slaves = omap44xx_hsi_slaves,
  1976. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  1977. .masters = omap44xx_hsi_masters,
  1978. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  1979. };
  1980. /*
  1981. * 'i2c' class
  1982. * multimaster high-speed i2c controller
  1983. */
  1984. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1985. .sysc_offs = 0x0010,
  1986. .syss_offs = 0x0090,
  1987. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1988. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1989. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1990. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1991. SIDLE_SMART_WKUP),
  1992. .sysc_fields = &omap_hwmod_sysc_type1,
  1993. };
  1994. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1995. .name = "i2c",
  1996. .sysc = &omap44xx_i2c_sysc,
  1997. .rev = OMAP_I2C_IP_VERSION_2,
  1998. .reset = &omap_i2c_reset,
  1999. };
  2000. static struct omap_i2c_dev_attr i2c_dev_attr = {
  2001. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  2002. };
  2003. /* i2c1 */
  2004. static struct omap_hwmod omap44xx_i2c1_hwmod;
  2005. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  2006. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  2007. { .irq = -1 }
  2008. };
  2009. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  2010. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  2011. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  2012. { .dma_req = -1 }
  2013. };
  2014. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  2015. {
  2016. .pa_start = 0x48070000,
  2017. .pa_end = 0x480700ff,
  2018. .flags = ADDR_TYPE_RT
  2019. },
  2020. { }
  2021. };
  2022. /* l4_per -> i2c1 */
  2023. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  2024. .master = &omap44xx_l4_per_hwmod,
  2025. .slave = &omap44xx_i2c1_hwmod,
  2026. .clk = "l4_div_ck",
  2027. .addr = omap44xx_i2c1_addrs,
  2028. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2029. };
  2030. /* i2c1 slave ports */
  2031. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2032. &omap44xx_l4_per__i2c1,
  2033. };
  2034. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2035. .name = "i2c1",
  2036. .class = &omap44xx_i2c_hwmod_class,
  2037. .clkdm_name = "l4_per_clkdm",
  2038. .flags = HWMOD_16BIT_REG,
  2039. .mpu_irqs = omap44xx_i2c1_irqs,
  2040. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2041. .main_clk = "i2c1_fck",
  2042. .prcm = {
  2043. .omap4 = {
  2044. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2045. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2046. .modulemode = MODULEMODE_SWCTRL,
  2047. },
  2048. },
  2049. .slaves = omap44xx_i2c1_slaves,
  2050. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2051. .dev_attr = &i2c_dev_attr,
  2052. };
  2053. /* i2c2 */
  2054. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2055. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2056. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2057. { .irq = -1 }
  2058. };
  2059. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2060. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2061. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2062. { .dma_req = -1 }
  2063. };
  2064. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2065. {
  2066. .pa_start = 0x48072000,
  2067. .pa_end = 0x480720ff,
  2068. .flags = ADDR_TYPE_RT
  2069. },
  2070. { }
  2071. };
  2072. /* l4_per -> i2c2 */
  2073. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2074. .master = &omap44xx_l4_per_hwmod,
  2075. .slave = &omap44xx_i2c2_hwmod,
  2076. .clk = "l4_div_ck",
  2077. .addr = omap44xx_i2c2_addrs,
  2078. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2079. };
  2080. /* i2c2 slave ports */
  2081. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2082. &omap44xx_l4_per__i2c2,
  2083. };
  2084. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2085. .name = "i2c2",
  2086. .class = &omap44xx_i2c_hwmod_class,
  2087. .clkdm_name = "l4_per_clkdm",
  2088. .flags = HWMOD_16BIT_REG,
  2089. .mpu_irqs = omap44xx_i2c2_irqs,
  2090. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2091. .main_clk = "i2c2_fck",
  2092. .prcm = {
  2093. .omap4 = {
  2094. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2095. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2096. .modulemode = MODULEMODE_SWCTRL,
  2097. },
  2098. },
  2099. .slaves = omap44xx_i2c2_slaves,
  2100. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2101. .dev_attr = &i2c_dev_attr,
  2102. };
  2103. /* i2c3 */
  2104. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2105. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2106. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2107. { .irq = -1 }
  2108. };
  2109. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2110. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2111. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2112. { .dma_req = -1 }
  2113. };
  2114. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2115. {
  2116. .pa_start = 0x48060000,
  2117. .pa_end = 0x480600ff,
  2118. .flags = ADDR_TYPE_RT
  2119. },
  2120. { }
  2121. };
  2122. /* l4_per -> i2c3 */
  2123. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2124. .master = &omap44xx_l4_per_hwmod,
  2125. .slave = &omap44xx_i2c3_hwmod,
  2126. .clk = "l4_div_ck",
  2127. .addr = omap44xx_i2c3_addrs,
  2128. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2129. };
  2130. /* i2c3 slave ports */
  2131. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2132. &omap44xx_l4_per__i2c3,
  2133. };
  2134. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2135. .name = "i2c3",
  2136. .class = &omap44xx_i2c_hwmod_class,
  2137. .clkdm_name = "l4_per_clkdm",
  2138. .flags = HWMOD_16BIT_REG,
  2139. .mpu_irqs = omap44xx_i2c3_irqs,
  2140. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2141. .main_clk = "i2c3_fck",
  2142. .prcm = {
  2143. .omap4 = {
  2144. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2145. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2146. .modulemode = MODULEMODE_SWCTRL,
  2147. },
  2148. },
  2149. .slaves = omap44xx_i2c3_slaves,
  2150. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2151. .dev_attr = &i2c_dev_attr,
  2152. };
  2153. /* i2c4 */
  2154. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2155. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2156. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2157. { .irq = -1 }
  2158. };
  2159. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2160. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2161. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2162. { .dma_req = -1 }
  2163. };
  2164. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2165. {
  2166. .pa_start = 0x48350000,
  2167. .pa_end = 0x483500ff,
  2168. .flags = ADDR_TYPE_RT
  2169. },
  2170. { }
  2171. };
  2172. /* l4_per -> i2c4 */
  2173. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2174. .master = &omap44xx_l4_per_hwmod,
  2175. .slave = &omap44xx_i2c4_hwmod,
  2176. .clk = "l4_div_ck",
  2177. .addr = omap44xx_i2c4_addrs,
  2178. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2179. };
  2180. /* i2c4 slave ports */
  2181. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2182. &omap44xx_l4_per__i2c4,
  2183. };
  2184. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2185. .name = "i2c4",
  2186. .class = &omap44xx_i2c_hwmod_class,
  2187. .clkdm_name = "l4_per_clkdm",
  2188. .flags = HWMOD_16BIT_REG,
  2189. .mpu_irqs = omap44xx_i2c4_irqs,
  2190. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2191. .main_clk = "i2c4_fck",
  2192. .prcm = {
  2193. .omap4 = {
  2194. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2195. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2196. .modulemode = MODULEMODE_SWCTRL,
  2197. },
  2198. },
  2199. .slaves = omap44xx_i2c4_slaves,
  2200. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2201. .dev_attr = &i2c_dev_attr,
  2202. };
  2203. /*
  2204. * 'ipu' class
  2205. * imaging processor unit
  2206. */
  2207. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2208. .name = "ipu",
  2209. };
  2210. /* ipu */
  2211. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2212. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2213. { .irq = -1 }
  2214. };
  2215. static struct omap_hwmod_rst_info omap44xx_ipu_c0_resets[] = {
  2216. { .name = "cpu0", .rst_shift = 0 },
  2217. };
  2218. static struct omap_hwmod_rst_info omap44xx_ipu_c1_resets[] = {
  2219. { .name = "cpu1", .rst_shift = 1 },
  2220. };
  2221. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2222. { .name = "mmu_cache", .rst_shift = 2 },
  2223. };
  2224. /* ipu master ports */
  2225. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2226. &omap44xx_ipu__l3_main_2,
  2227. };
  2228. /* l3_main_2 -> ipu */
  2229. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2230. .master = &omap44xx_l3_main_2_hwmod,
  2231. .slave = &omap44xx_ipu_hwmod,
  2232. .clk = "l3_div_ck",
  2233. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2234. };
  2235. /* ipu slave ports */
  2236. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2237. &omap44xx_l3_main_2__ipu,
  2238. };
  2239. /* Pseudo hwmod for reset control purpose only */
  2240. static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
  2241. .name = "ipu_c0",
  2242. .class = &omap44xx_ipu_hwmod_class,
  2243. .clkdm_name = "ducati_clkdm",
  2244. .flags = HWMOD_INIT_NO_RESET,
  2245. .rst_lines = omap44xx_ipu_c0_resets,
  2246. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
  2247. .prcm = {
  2248. .omap4 = {
  2249. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2250. },
  2251. },
  2252. };
  2253. /* Pseudo hwmod for reset control purpose only */
  2254. static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
  2255. .name = "ipu_c1",
  2256. .class = &omap44xx_ipu_hwmod_class,
  2257. .clkdm_name = "ducati_clkdm",
  2258. .flags = HWMOD_INIT_NO_RESET,
  2259. .rst_lines = omap44xx_ipu_c1_resets,
  2260. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
  2261. .prcm = {
  2262. .omap4 = {
  2263. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2264. },
  2265. },
  2266. };
  2267. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2268. .name = "ipu",
  2269. .class = &omap44xx_ipu_hwmod_class,
  2270. .clkdm_name = "ducati_clkdm",
  2271. .mpu_irqs = omap44xx_ipu_irqs,
  2272. .rst_lines = omap44xx_ipu_resets,
  2273. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2274. .main_clk = "ipu_fck",
  2275. .prcm = {
  2276. .omap4 = {
  2277. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2278. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2279. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2280. .modulemode = MODULEMODE_HWCTRL,
  2281. },
  2282. },
  2283. .slaves = omap44xx_ipu_slaves,
  2284. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2285. .masters = omap44xx_ipu_masters,
  2286. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2287. };
  2288. /*
  2289. * 'iss' class
  2290. * external images sensor pixel data processor
  2291. */
  2292. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2293. .rev_offs = 0x0000,
  2294. .sysc_offs = 0x0010,
  2295. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2296. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2297. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2298. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2299. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2300. .sysc_fields = &omap_hwmod_sysc_type2,
  2301. };
  2302. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2303. .name = "iss",
  2304. .sysc = &omap44xx_iss_sysc,
  2305. };
  2306. /* iss */
  2307. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2308. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2309. { .irq = -1 }
  2310. };
  2311. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2312. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2313. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2314. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2315. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2316. { .dma_req = -1 }
  2317. };
  2318. /* iss master ports */
  2319. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2320. &omap44xx_iss__l3_main_2,
  2321. };
  2322. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2323. {
  2324. .pa_start = 0x52000000,
  2325. .pa_end = 0x520000ff,
  2326. .flags = ADDR_TYPE_RT
  2327. },
  2328. { }
  2329. };
  2330. /* l3_main_2 -> iss */
  2331. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2332. .master = &omap44xx_l3_main_2_hwmod,
  2333. .slave = &omap44xx_iss_hwmod,
  2334. .clk = "l3_div_ck",
  2335. .addr = omap44xx_iss_addrs,
  2336. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2337. };
  2338. /* iss slave ports */
  2339. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2340. &omap44xx_l3_main_2__iss,
  2341. };
  2342. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2343. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2344. };
  2345. static struct omap_hwmod omap44xx_iss_hwmod = {
  2346. .name = "iss",
  2347. .class = &omap44xx_iss_hwmod_class,
  2348. .clkdm_name = "iss_clkdm",
  2349. .mpu_irqs = omap44xx_iss_irqs,
  2350. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2351. .main_clk = "iss_fck",
  2352. .prcm = {
  2353. .omap4 = {
  2354. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2355. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2356. .modulemode = MODULEMODE_SWCTRL,
  2357. },
  2358. },
  2359. .opt_clks = iss_opt_clks,
  2360. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2361. .slaves = omap44xx_iss_slaves,
  2362. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2363. .masters = omap44xx_iss_masters,
  2364. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2365. };
  2366. /*
  2367. * 'iva' class
  2368. * multi-standard video encoder/decoder hardware accelerator
  2369. */
  2370. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2371. .name = "iva",
  2372. };
  2373. /* iva */
  2374. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2375. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2376. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2377. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2378. { .irq = -1 }
  2379. };
  2380. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2381. { .name = "logic", .rst_shift = 2 },
  2382. };
  2383. static struct omap_hwmod_rst_info omap44xx_iva_seq0_resets[] = {
  2384. { .name = "seq0", .rst_shift = 0 },
  2385. };
  2386. static struct omap_hwmod_rst_info omap44xx_iva_seq1_resets[] = {
  2387. { .name = "seq1", .rst_shift = 1 },
  2388. };
  2389. /* iva master ports */
  2390. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2391. &omap44xx_iva__l3_main_2,
  2392. &omap44xx_iva__l3_instr,
  2393. };
  2394. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2395. {
  2396. .pa_start = 0x5a000000,
  2397. .pa_end = 0x5a07ffff,
  2398. .flags = ADDR_TYPE_RT
  2399. },
  2400. { }
  2401. };
  2402. /* l3_main_2 -> iva */
  2403. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2404. .master = &omap44xx_l3_main_2_hwmod,
  2405. .slave = &omap44xx_iva_hwmod,
  2406. .clk = "l3_div_ck",
  2407. .addr = omap44xx_iva_addrs,
  2408. .user = OCP_USER_MPU,
  2409. };
  2410. /* iva slave ports */
  2411. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2412. &omap44xx_dsp__iva,
  2413. &omap44xx_l3_main_2__iva,
  2414. };
  2415. /* Pseudo hwmod for reset control purpose only */
  2416. static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
  2417. .name = "iva_seq0",
  2418. .class = &omap44xx_iva_hwmod_class,
  2419. .clkdm_name = "ivahd_clkdm",
  2420. .flags = HWMOD_INIT_NO_RESET,
  2421. .rst_lines = omap44xx_iva_seq0_resets,
  2422. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
  2423. .prcm = {
  2424. .omap4 = {
  2425. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2426. },
  2427. },
  2428. };
  2429. /* Pseudo hwmod for reset control purpose only */
  2430. static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
  2431. .name = "iva_seq1",
  2432. .class = &omap44xx_iva_hwmod_class,
  2433. .clkdm_name = "ivahd_clkdm",
  2434. .flags = HWMOD_INIT_NO_RESET,
  2435. .rst_lines = omap44xx_iva_seq1_resets,
  2436. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
  2437. .prcm = {
  2438. .omap4 = {
  2439. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2440. },
  2441. },
  2442. };
  2443. static struct omap_hwmod omap44xx_iva_hwmod = {
  2444. .name = "iva",
  2445. .class = &omap44xx_iva_hwmod_class,
  2446. .clkdm_name = "ivahd_clkdm",
  2447. .mpu_irqs = omap44xx_iva_irqs,
  2448. .rst_lines = omap44xx_iva_resets,
  2449. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2450. .main_clk = "iva_fck",
  2451. .prcm = {
  2452. .omap4 = {
  2453. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2454. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2455. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2456. .modulemode = MODULEMODE_HWCTRL,
  2457. },
  2458. },
  2459. .slaves = omap44xx_iva_slaves,
  2460. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2461. .masters = omap44xx_iva_masters,
  2462. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2463. };
  2464. /*
  2465. * 'kbd' class
  2466. * keyboard controller
  2467. */
  2468. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2469. .rev_offs = 0x0000,
  2470. .sysc_offs = 0x0010,
  2471. .syss_offs = 0x0014,
  2472. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2473. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2474. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2475. SYSS_HAS_RESET_STATUS),
  2476. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2477. .sysc_fields = &omap_hwmod_sysc_type1,
  2478. };
  2479. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2480. .name = "kbd",
  2481. .sysc = &omap44xx_kbd_sysc,
  2482. };
  2483. /* kbd */
  2484. static struct omap_hwmod omap44xx_kbd_hwmod;
  2485. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2486. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2487. { .irq = -1 }
  2488. };
  2489. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2490. {
  2491. .pa_start = 0x4a31c000,
  2492. .pa_end = 0x4a31c07f,
  2493. .flags = ADDR_TYPE_RT
  2494. },
  2495. { }
  2496. };
  2497. /* l4_wkup -> kbd */
  2498. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2499. .master = &omap44xx_l4_wkup_hwmod,
  2500. .slave = &omap44xx_kbd_hwmod,
  2501. .clk = "l4_wkup_clk_mux_ck",
  2502. .addr = omap44xx_kbd_addrs,
  2503. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2504. };
  2505. /* kbd slave ports */
  2506. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2507. &omap44xx_l4_wkup__kbd,
  2508. };
  2509. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2510. .name = "kbd",
  2511. .class = &omap44xx_kbd_hwmod_class,
  2512. .clkdm_name = "l4_wkup_clkdm",
  2513. .mpu_irqs = omap44xx_kbd_irqs,
  2514. .main_clk = "kbd_fck",
  2515. .prcm = {
  2516. .omap4 = {
  2517. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2518. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2519. .modulemode = MODULEMODE_SWCTRL,
  2520. },
  2521. },
  2522. .slaves = omap44xx_kbd_slaves,
  2523. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2524. };
  2525. /*
  2526. * 'mailbox' class
  2527. * mailbox module allowing communication between the on-chip processors using a
  2528. * queued mailbox-interrupt mechanism.
  2529. */
  2530. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2531. .rev_offs = 0x0000,
  2532. .sysc_offs = 0x0010,
  2533. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2534. SYSC_HAS_SOFTRESET),
  2535. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2536. .sysc_fields = &omap_hwmod_sysc_type2,
  2537. };
  2538. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2539. .name = "mailbox",
  2540. .sysc = &omap44xx_mailbox_sysc,
  2541. };
  2542. /* mailbox */
  2543. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2544. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2545. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2546. { .irq = -1 }
  2547. };
  2548. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2549. {
  2550. .pa_start = 0x4a0f4000,
  2551. .pa_end = 0x4a0f41ff,
  2552. .flags = ADDR_TYPE_RT
  2553. },
  2554. { }
  2555. };
  2556. /* l4_cfg -> mailbox */
  2557. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2558. .master = &omap44xx_l4_cfg_hwmod,
  2559. .slave = &omap44xx_mailbox_hwmod,
  2560. .clk = "l4_div_ck",
  2561. .addr = omap44xx_mailbox_addrs,
  2562. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2563. };
  2564. /* mailbox slave ports */
  2565. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2566. &omap44xx_l4_cfg__mailbox,
  2567. };
  2568. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2569. .name = "mailbox",
  2570. .class = &omap44xx_mailbox_hwmod_class,
  2571. .clkdm_name = "l4_cfg_clkdm",
  2572. .mpu_irqs = omap44xx_mailbox_irqs,
  2573. .prcm = {
  2574. .omap4 = {
  2575. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2576. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2577. },
  2578. },
  2579. .slaves = omap44xx_mailbox_slaves,
  2580. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2581. };
  2582. /*
  2583. * 'mcbsp' class
  2584. * multi channel buffered serial port controller
  2585. */
  2586. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2587. .sysc_offs = 0x008c,
  2588. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2589. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2590. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2591. .sysc_fields = &omap_hwmod_sysc_type1,
  2592. };
  2593. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2594. .name = "mcbsp",
  2595. .sysc = &omap44xx_mcbsp_sysc,
  2596. .rev = MCBSP_CONFIG_TYPE4,
  2597. };
  2598. /* mcbsp1 */
  2599. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2600. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2601. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2602. { .irq = -1 }
  2603. };
  2604. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2605. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2606. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2607. { .dma_req = -1 }
  2608. };
  2609. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2610. {
  2611. .name = "mpu",
  2612. .pa_start = 0x40122000,
  2613. .pa_end = 0x401220ff,
  2614. .flags = ADDR_TYPE_RT
  2615. },
  2616. { }
  2617. };
  2618. /* l4_abe -> mcbsp1 */
  2619. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2620. .master = &omap44xx_l4_abe_hwmod,
  2621. .slave = &omap44xx_mcbsp1_hwmod,
  2622. .clk = "ocp_abe_iclk",
  2623. .addr = omap44xx_mcbsp1_addrs,
  2624. .user = OCP_USER_MPU,
  2625. };
  2626. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2627. {
  2628. .name = "dma",
  2629. .pa_start = 0x49022000,
  2630. .pa_end = 0x490220ff,
  2631. .flags = ADDR_TYPE_RT
  2632. },
  2633. { }
  2634. };
  2635. /* l4_abe -> mcbsp1 (dma) */
  2636. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2637. .master = &omap44xx_l4_abe_hwmod,
  2638. .slave = &omap44xx_mcbsp1_hwmod,
  2639. .clk = "ocp_abe_iclk",
  2640. .addr = omap44xx_mcbsp1_dma_addrs,
  2641. .user = OCP_USER_SDMA,
  2642. };
  2643. /* mcbsp1 slave ports */
  2644. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2645. &omap44xx_l4_abe__mcbsp1,
  2646. &omap44xx_l4_abe__mcbsp1_dma,
  2647. };
  2648. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2649. .name = "mcbsp1",
  2650. .class = &omap44xx_mcbsp_hwmod_class,
  2651. .clkdm_name = "abe_clkdm",
  2652. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2653. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2654. .main_clk = "mcbsp1_fck",
  2655. .prcm = {
  2656. .omap4 = {
  2657. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2658. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2659. .modulemode = MODULEMODE_SWCTRL,
  2660. },
  2661. },
  2662. .slaves = omap44xx_mcbsp1_slaves,
  2663. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2664. };
  2665. /* mcbsp2 */
  2666. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2667. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2668. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2669. { .irq = -1 }
  2670. };
  2671. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2672. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2673. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2674. { .dma_req = -1 }
  2675. };
  2676. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2677. {
  2678. .name = "mpu",
  2679. .pa_start = 0x40124000,
  2680. .pa_end = 0x401240ff,
  2681. .flags = ADDR_TYPE_RT
  2682. },
  2683. { }
  2684. };
  2685. /* l4_abe -> mcbsp2 */
  2686. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2687. .master = &omap44xx_l4_abe_hwmod,
  2688. .slave = &omap44xx_mcbsp2_hwmod,
  2689. .clk = "ocp_abe_iclk",
  2690. .addr = omap44xx_mcbsp2_addrs,
  2691. .user = OCP_USER_MPU,
  2692. };
  2693. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2694. {
  2695. .name = "dma",
  2696. .pa_start = 0x49024000,
  2697. .pa_end = 0x490240ff,
  2698. .flags = ADDR_TYPE_RT
  2699. },
  2700. { }
  2701. };
  2702. /* l4_abe -> mcbsp2 (dma) */
  2703. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2704. .master = &omap44xx_l4_abe_hwmod,
  2705. .slave = &omap44xx_mcbsp2_hwmod,
  2706. .clk = "ocp_abe_iclk",
  2707. .addr = omap44xx_mcbsp2_dma_addrs,
  2708. .user = OCP_USER_SDMA,
  2709. };
  2710. /* mcbsp2 slave ports */
  2711. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2712. &omap44xx_l4_abe__mcbsp2,
  2713. &omap44xx_l4_abe__mcbsp2_dma,
  2714. };
  2715. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2716. .name = "mcbsp2",
  2717. .class = &omap44xx_mcbsp_hwmod_class,
  2718. .clkdm_name = "abe_clkdm",
  2719. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2720. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2721. .main_clk = "mcbsp2_fck",
  2722. .prcm = {
  2723. .omap4 = {
  2724. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2725. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2726. .modulemode = MODULEMODE_SWCTRL,
  2727. },
  2728. },
  2729. .slaves = omap44xx_mcbsp2_slaves,
  2730. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2731. };
  2732. /* mcbsp3 */
  2733. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2734. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2735. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2736. { .irq = -1 }
  2737. };
  2738. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2739. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2740. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2741. { .dma_req = -1 }
  2742. };
  2743. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2744. {
  2745. .name = "mpu",
  2746. .pa_start = 0x40126000,
  2747. .pa_end = 0x401260ff,
  2748. .flags = ADDR_TYPE_RT
  2749. },
  2750. { }
  2751. };
  2752. /* l4_abe -> mcbsp3 */
  2753. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2754. .master = &omap44xx_l4_abe_hwmod,
  2755. .slave = &omap44xx_mcbsp3_hwmod,
  2756. .clk = "ocp_abe_iclk",
  2757. .addr = omap44xx_mcbsp3_addrs,
  2758. .user = OCP_USER_MPU,
  2759. };
  2760. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2761. {
  2762. .name = "dma",
  2763. .pa_start = 0x49026000,
  2764. .pa_end = 0x490260ff,
  2765. .flags = ADDR_TYPE_RT
  2766. },
  2767. { }
  2768. };
  2769. /* l4_abe -> mcbsp3 (dma) */
  2770. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2771. .master = &omap44xx_l4_abe_hwmod,
  2772. .slave = &omap44xx_mcbsp3_hwmod,
  2773. .clk = "ocp_abe_iclk",
  2774. .addr = omap44xx_mcbsp3_dma_addrs,
  2775. .user = OCP_USER_SDMA,
  2776. };
  2777. /* mcbsp3 slave ports */
  2778. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2779. &omap44xx_l4_abe__mcbsp3,
  2780. &omap44xx_l4_abe__mcbsp3_dma,
  2781. };
  2782. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2783. .name = "mcbsp3",
  2784. .class = &omap44xx_mcbsp_hwmod_class,
  2785. .clkdm_name = "abe_clkdm",
  2786. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2787. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2788. .main_clk = "mcbsp3_fck",
  2789. .prcm = {
  2790. .omap4 = {
  2791. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2792. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2793. .modulemode = MODULEMODE_SWCTRL,
  2794. },
  2795. },
  2796. .slaves = omap44xx_mcbsp3_slaves,
  2797. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2798. };
  2799. /* mcbsp4 */
  2800. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2801. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2802. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2803. { .irq = -1 }
  2804. };
  2805. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2806. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2807. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2808. { .dma_req = -1 }
  2809. };
  2810. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2811. {
  2812. .pa_start = 0x48096000,
  2813. .pa_end = 0x480960ff,
  2814. .flags = ADDR_TYPE_RT
  2815. },
  2816. { }
  2817. };
  2818. /* l4_per -> mcbsp4 */
  2819. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2820. .master = &omap44xx_l4_per_hwmod,
  2821. .slave = &omap44xx_mcbsp4_hwmod,
  2822. .clk = "l4_div_ck",
  2823. .addr = omap44xx_mcbsp4_addrs,
  2824. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2825. };
  2826. /* mcbsp4 slave ports */
  2827. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2828. &omap44xx_l4_per__mcbsp4,
  2829. };
  2830. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2831. .name = "mcbsp4",
  2832. .class = &omap44xx_mcbsp_hwmod_class,
  2833. .clkdm_name = "l4_per_clkdm",
  2834. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2835. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2836. .main_clk = "mcbsp4_fck",
  2837. .prcm = {
  2838. .omap4 = {
  2839. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2840. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2841. .modulemode = MODULEMODE_SWCTRL,
  2842. },
  2843. },
  2844. .slaves = omap44xx_mcbsp4_slaves,
  2845. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2846. };
  2847. /*
  2848. * 'mcpdm' class
  2849. * multi channel pdm controller (proprietary interface with phoenix power
  2850. * ic)
  2851. */
  2852. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2853. .rev_offs = 0x0000,
  2854. .sysc_offs = 0x0010,
  2855. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2856. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2857. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2858. SIDLE_SMART_WKUP),
  2859. .sysc_fields = &omap_hwmod_sysc_type2,
  2860. };
  2861. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2862. .name = "mcpdm",
  2863. .sysc = &omap44xx_mcpdm_sysc,
  2864. };
  2865. /* mcpdm */
  2866. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2867. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2868. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2869. { .irq = -1 }
  2870. };
  2871. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2872. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2873. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2874. { .dma_req = -1 }
  2875. };
  2876. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2877. {
  2878. .pa_start = 0x40132000,
  2879. .pa_end = 0x4013207f,
  2880. .flags = ADDR_TYPE_RT
  2881. },
  2882. { }
  2883. };
  2884. /* l4_abe -> mcpdm */
  2885. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2886. .master = &omap44xx_l4_abe_hwmod,
  2887. .slave = &omap44xx_mcpdm_hwmod,
  2888. .clk = "ocp_abe_iclk",
  2889. .addr = omap44xx_mcpdm_addrs,
  2890. .user = OCP_USER_MPU,
  2891. };
  2892. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2893. {
  2894. .pa_start = 0x49032000,
  2895. .pa_end = 0x4903207f,
  2896. .flags = ADDR_TYPE_RT
  2897. },
  2898. { }
  2899. };
  2900. /* l4_abe -> mcpdm (dma) */
  2901. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2902. .master = &omap44xx_l4_abe_hwmod,
  2903. .slave = &omap44xx_mcpdm_hwmod,
  2904. .clk = "ocp_abe_iclk",
  2905. .addr = omap44xx_mcpdm_dma_addrs,
  2906. .user = OCP_USER_SDMA,
  2907. };
  2908. /* mcpdm slave ports */
  2909. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2910. &omap44xx_l4_abe__mcpdm,
  2911. &omap44xx_l4_abe__mcpdm_dma,
  2912. };
  2913. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2914. .name = "mcpdm",
  2915. .class = &omap44xx_mcpdm_hwmod_class,
  2916. .clkdm_name = "abe_clkdm",
  2917. .mpu_irqs = omap44xx_mcpdm_irqs,
  2918. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2919. .main_clk = "mcpdm_fck",
  2920. .prcm = {
  2921. .omap4 = {
  2922. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2923. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2924. .modulemode = MODULEMODE_SWCTRL,
  2925. },
  2926. },
  2927. .slaves = omap44xx_mcpdm_slaves,
  2928. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2929. };
  2930. /*
  2931. * 'mcspi' class
  2932. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2933. * bus
  2934. */
  2935. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2936. .rev_offs = 0x0000,
  2937. .sysc_offs = 0x0010,
  2938. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2939. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2940. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2941. SIDLE_SMART_WKUP),
  2942. .sysc_fields = &omap_hwmod_sysc_type2,
  2943. };
  2944. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2945. .name = "mcspi",
  2946. .sysc = &omap44xx_mcspi_sysc,
  2947. .rev = OMAP4_MCSPI_REV,
  2948. };
  2949. /* mcspi1 */
  2950. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  2951. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  2952. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  2953. { .irq = -1 }
  2954. };
  2955. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  2956. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  2957. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  2958. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  2959. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  2960. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  2961. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  2962. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  2963. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  2964. { .dma_req = -1 }
  2965. };
  2966. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  2967. {
  2968. .pa_start = 0x48098000,
  2969. .pa_end = 0x480981ff,
  2970. .flags = ADDR_TYPE_RT
  2971. },
  2972. { }
  2973. };
  2974. /* l4_per -> mcspi1 */
  2975. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  2976. .master = &omap44xx_l4_per_hwmod,
  2977. .slave = &omap44xx_mcspi1_hwmod,
  2978. .clk = "l4_div_ck",
  2979. .addr = omap44xx_mcspi1_addrs,
  2980. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2981. };
  2982. /* mcspi1 slave ports */
  2983. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  2984. &omap44xx_l4_per__mcspi1,
  2985. };
  2986. /* mcspi1 dev_attr */
  2987. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  2988. .num_chipselect = 4,
  2989. };
  2990. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  2991. .name = "mcspi1",
  2992. .class = &omap44xx_mcspi_hwmod_class,
  2993. .clkdm_name = "l4_per_clkdm",
  2994. .mpu_irqs = omap44xx_mcspi1_irqs,
  2995. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  2996. .main_clk = "mcspi1_fck",
  2997. .prcm = {
  2998. .omap4 = {
  2999. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  3000. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  3001. .modulemode = MODULEMODE_SWCTRL,
  3002. },
  3003. },
  3004. .dev_attr = &mcspi1_dev_attr,
  3005. .slaves = omap44xx_mcspi1_slaves,
  3006. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  3007. };
  3008. /* mcspi2 */
  3009. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  3010. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  3011. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  3012. { .irq = -1 }
  3013. };
  3014. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  3015. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  3016. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  3017. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  3018. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  3019. { .dma_req = -1 }
  3020. };
  3021. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3022. {
  3023. .pa_start = 0x4809a000,
  3024. .pa_end = 0x4809a1ff,
  3025. .flags = ADDR_TYPE_RT
  3026. },
  3027. { }
  3028. };
  3029. /* l4_per -> mcspi2 */
  3030. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3031. .master = &omap44xx_l4_per_hwmod,
  3032. .slave = &omap44xx_mcspi2_hwmod,
  3033. .clk = "l4_div_ck",
  3034. .addr = omap44xx_mcspi2_addrs,
  3035. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3036. };
  3037. /* mcspi2 slave ports */
  3038. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  3039. &omap44xx_l4_per__mcspi2,
  3040. };
  3041. /* mcspi2 dev_attr */
  3042. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  3043. .num_chipselect = 2,
  3044. };
  3045. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  3046. .name = "mcspi2",
  3047. .class = &omap44xx_mcspi_hwmod_class,
  3048. .clkdm_name = "l4_per_clkdm",
  3049. .mpu_irqs = omap44xx_mcspi2_irqs,
  3050. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  3051. .main_clk = "mcspi2_fck",
  3052. .prcm = {
  3053. .omap4 = {
  3054. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  3055. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  3056. .modulemode = MODULEMODE_SWCTRL,
  3057. },
  3058. },
  3059. .dev_attr = &mcspi2_dev_attr,
  3060. .slaves = omap44xx_mcspi2_slaves,
  3061. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  3062. };
  3063. /* mcspi3 */
  3064. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3065. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3066. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3067. { .irq = -1 }
  3068. };
  3069. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3070. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3071. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3072. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3073. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3074. { .dma_req = -1 }
  3075. };
  3076. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3077. {
  3078. .pa_start = 0x480b8000,
  3079. .pa_end = 0x480b81ff,
  3080. .flags = ADDR_TYPE_RT
  3081. },
  3082. { }
  3083. };
  3084. /* l4_per -> mcspi3 */
  3085. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3086. .master = &omap44xx_l4_per_hwmod,
  3087. .slave = &omap44xx_mcspi3_hwmod,
  3088. .clk = "l4_div_ck",
  3089. .addr = omap44xx_mcspi3_addrs,
  3090. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3091. };
  3092. /* mcspi3 slave ports */
  3093. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3094. &omap44xx_l4_per__mcspi3,
  3095. };
  3096. /* mcspi3 dev_attr */
  3097. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3098. .num_chipselect = 2,
  3099. };
  3100. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3101. .name = "mcspi3",
  3102. .class = &omap44xx_mcspi_hwmod_class,
  3103. .clkdm_name = "l4_per_clkdm",
  3104. .mpu_irqs = omap44xx_mcspi3_irqs,
  3105. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3106. .main_clk = "mcspi3_fck",
  3107. .prcm = {
  3108. .omap4 = {
  3109. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3110. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3111. .modulemode = MODULEMODE_SWCTRL,
  3112. },
  3113. },
  3114. .dev_attr = &mcspi3_dev_attr,
  3115. .slaves = omap44xx_mcspi3_slaves,
  3116. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3117. };
  3118. /* mcspi4 */
  3119. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3120. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3121. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3122. { .irq = -1 }
  3123. };
  3124. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3125. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3126. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3127. { .dma_req = -1 }
  3128. };
  3129. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3130. {
  3131. .pa_start = 0x480ba000,
  3132. .pa_end = 0x480ba1ff,
  3133. .flags = ADDR_TYPE_RT
  3134. },
  3135. { }
  3136. };
  3137. /* l4_per -> mcspi4 */
  3138. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3139. .master = &omap44xx_l4_per_hwmod,
  3140. .slave = &omap44xx_mcspi4_hwmod,
  3141. .clk = "l4_div_ck",
  3142. .addr = omap44xx_mcspi4_addrs,
  3143. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3144. };
  3145. /* mcspi4 slave ports */
  3146. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3147. &omap44xx_l4_per__mcspi4,
  3148. };
  3149. /* mcspi4 dev_attr */
  3150. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3151. .num_chipselect = 1,
  3152. };
  3153. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3154. .name = "mcspi4",
  3155. .class = &omap44xx_mcspi_hwmod_class,
  3156. .clkdm_name = "l4_per_clkdm",
  3157. .mpu_irqs = omap44xx_mcspi4_irqs,
  3158. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3159. .main_clk = "mcspi4_fck",
  3160. .prcm = {
  3161. .omap4 = {
  3162. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3163. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3164. .modulemode = MODULEMODE_SWCTRL,
  3165. },
  3166. },
  3167. .dev_attr = &mcspi4_dev_attr,
  3168. .slaves = omap44xx_mcspi4_slaves,
  3169. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3170. };
  3171. /*
  3172. * 'mmc' class
  3173. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3174. */
  3175. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3176. .rev_offs = 0x0000,
  3177. .sysc_offs = 0x0010,
  3178. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3179. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3180. SYSC_HAS_SOFTRESET),
  3181. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3182. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3183. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3184. .sysc_fields = &omap_hwmod_sysc_type2,
  3185. };
  3186. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3187. .name = "mmc",
  3188. .sysc = &omap44xx_mmc_sysc,
  3189. };
  3190. /* mmc1 */
  3191. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3192. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3193. { .irq = -1 }
  3194. };
  3195. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3196. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3197. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3198. { .dma_req = -1 }
  3199. };
  3200. /* mmc1 master ports */
  3201. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3202. &omap44xx_mmc1__l3_main_1,
  3203. };
  3204. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3205. {
  3206. .pa_start = 0x4809c000,
  3207. .pa_end = 0x4809c3ff,
  3208. .flags = ADDR_TYPE_RT
  3209. },
  3210. { }
  3211. };
  3212. /* l4_per -> mmc1 */
  3213. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3214. .master = &omap44xx_l4_per_hwmod,
  3215. .slave = &omap44xx_mmc1_hwmod,
  3216. .clk = "l4_div_ck",
  3217. .addr = omap44xx_mmc1_addrs,
  3218. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3219. };
  3220. /* mmc1 slave ports */
  3221. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3222. &omap44xx_l4_per__mmc1,
  3223. };
  3224. /* mmc1 dev_attr */
  3225. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3226. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3227. };
  3228. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3229. .name = "mmc1",
  3230. .class = &omap44xx_mmc_hwmod_class,
  3231. .clkdm_name = "l3_init_clkdm",
  3232. .mpu_irqs = omap44xx_mmc1_irqs,
  3233. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3234. .main_clk = "mmc1_fck",
  3235. .prcm = {
  3236. .omap4 = {
  3237. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3238. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3239. .modulemode = MODULEMODE_SWCTRL,
  3240. },
  3241. },
  3242. .dev_attr = &mmc1_dev_attr,
  3243. .slaves = omap44xx_mmc1_slaves,
  3244. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3245. .masters = omap44xx_mmc1_masters,
  3246. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3247. };
  3248. /* mmc2 */
  3249. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3250. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3251. { .irq = -1 }
  3252. };
  3253. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3254. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3255. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3256. { .dma_req = -1 }
  3257. };
  3258. /* mmc2 master ports */
  3259. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3260. &omap44xx_mmc2__l3_main_1,
  3261. };
  3262. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3263. {
  3264. .pa_start = 0x480b4000,
  3265. .pa_end = 0x480b43ff,
  3266. .flags = ADDR_TYPE_RT
  3267. },
  3268. { }
  3269. };
  3270. /* l4_per -> mmc2 */
  3271. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3272. .master = &omap44xx_l4_per_hwmod,
  3273. .slave = &omap44xx_mmc2_hwmod,
  3274. .clk = "l4_div_ck",
  3275. .addr = omap44xx_mmc2_addrs,
  3276. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3277. };
  3278. /* mmc2 slave ports */
  3279. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3280. &omap44xx_l4_per__mmc2,
  3281. };
  3282. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3283. .name = "mmc2",
  3284. .class = &omap44xx_mmc_hwmod_class,
  3285. .clkdm_name = "l3_init_clkdm",
  3286. .mpu_irqs = omap44xx_mmc2_irqs,
  3287. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3288. .main_clk = "mmc2_fck",
  3289. .prcm = {
  3290. .omap4 = {
  3291. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3292. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3293. .modulemode = MODULEMODE_SWCTRL,
  3294. },
  3295. },
  3296. .slaves = omap44xx_mmc2_slaves,
  3297. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3298. .masters = omap44xx_mmc2_masters,
  3299. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3300. };
  3301. /* mmc3 */
  3302. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3303. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3304. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3305. { .irq = -1 }
  3306. };
  3307. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3308. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3309. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3310. { .dma_req = -1 }
  3311. };
  3312. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3313. {
  3314. .pa_start = 0x480ad000,
  3315. .pa_end = 0x480ad3ff,
  3316. .flags = ADDR_TYPE_RT
  3317. },
  3318. { }
  3319. };
  3320. /* l4_per -> mmc3 */
  3321. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3322. .master = &omap44xx_l4_per_hwmod,
  3323. .slave = &omap44xx_mmc3_hwmod,
  3324. .clk = "l4_div_ck",
  3325. .addr = omap44xx_mmc3_addrs,
  3326. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3327. };
  3328. /* mmc3 slave ports */
  3329. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3330. &omap44xx_l4_per__mmc3,
  3331. };
  3332. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3333. .name = "mmc3",
  3334. .class = &omap44xx_mmc_hwmod_class,
  3335. .clkdm_name = "l4_per_clkdm",
  3336. .mpu_irqs = omap44xx_mmc3_irqs,
  3337. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3338. .main_clk = "mmc3_fck",
  3339. .prcm = {
  3340. .omap4 = {
  3341. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3342. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3343. .modulemode = MODULEMODE_SWCTRL,
  3344. },
  3345. },
  3346. .slaves = omap44xx_mmc3_slaves,
  3347. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3348. };
  3349. /* mmc4 */
  3350. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3351. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3352. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3353. { .irq = -1 }
  3354. };
  3355. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3356. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3357. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3358. { .dma_req = -1 }
  3359. };
  3360. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3361. {
  3362. .pa_start = 0x480d1000,
  3363. .pa_end = 0x480d13ff,
  3364. .flags = ADDR_TYPE_RT
  3365. },
  3366. { }
  3367. };
  3368. /* l4_per -> mmc4 */
  3369. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3370. .master = &omap44xx_l4_per_hwmod,
  3371. .slave = &omap44xx_mmc4_hwmod,
  3372. .clk = "l4_div_ck",
  3373. .addr = omap44xx_mmc4_addrs,
  3374. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3375. };
  3376. /* mmc4 slave ports */
  3377. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3378. &omap44xx_l4_per__mmc4,
  3379. };
  3380. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3381. .name = "mmc4",
  3382. .class = &omap44xx_mmc_hwmod_class,
  3383. .clkdm_name = "l4_per_clkdm",
  3384. .mpu_irqs = omap44xx_mmc4_irqs,
  3385. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3386. .main_clk = "mmc4_fck",
  3387. .prcm = {
  3388. .omap4 = {
  3389. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3390. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3391. .modulemode = MODULEMODE_SWCTRL,
  3392. },
  3393. },
  3394. .slaves = omap44xx_mmc4_slaves,
  3395. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3396. };
  3397. /* mmc5 */
  3398. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3399. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3400. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3401. { .irq = -1 }
  3402. };
  3403. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3404. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3405. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3406. { .dma_req = -1 }
  3407. };
  3408. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3409. {
  3410. .pa_start = 0x480d5000,
  3411. .pa_end = 0x480d53ff,
  3412. .flags = ADDR_TYPE_RT
  3413. },
  3414. { }
  3415. };
  3416. /* l4_per -> mmc5 */
  3417. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3418. .master = &omap44xx_l4_per_hwmod,
  3419. .slave = &omap44xx_mmc5_hwmod,
  3420. .clk = "l4_div_ck",
  3421. .addr = omap44xx_mmc5_addrs,
  3422. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3423. };
  3424. /* mmc5 slave ports */
  3425. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3426. &omap44xx_l4_per__mmc5,
  3427. };
  3428. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3429. .name = "mmc5",
  3430. .class = &omap44xx_mmc_hwmod_class,
  3431. .clkdm_name = "l4_per_clkdm",
  3432. .mpu_irqs = omap44xx_mmc5_irqs,
  3433. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3434. .main_clk = "mmc5_fck",
  3435. .prcm = {
  3436. .omap4 = {
  3437. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3438. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3439. .modulemode = MODULEMODE_SWCTRL,
  3440. },
  3441. },
  3442. .slaves = omap44xx_mmc5_slaves,
  3443. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3444. };
  3445. /*
  3446. * 'mpu' class
  3447. * mpu sub-system
  3448. */
  3449. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3450. .name = "mpu",
  3451. };
  3452. /* mpu */
  3453. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3454. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3455. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3456. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3457. { .irq = -1 }
  3458. };
  3459. /* mpu master ports */
  3460. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3461. &omap44xx_mpu__l3_main_1,
  3462. &omap44xx_mpu__l4_abe,
  3463. &omap44xx_mpu__dmm,
  3464. };
  3465. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3466. .name = "mpu",
  3467. .class = &omap44xx_mpu_hwmod_class,
  3468. .clkdm_name = "mpuss_clkdm",
  3469. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3470. .mpu_irqs = omap44xx_mpu_irqs,
  3471. .main_clk = "dpll_mpu_m2_ck",
  3472. .prcm = {
  3473. .omap4 = {
  3474. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3475. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3476. },
  3477. },
  3478. .masters = omap44xx_mpu_masters,
  3479. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3480. };
  3481. /*
  3482. * 'smartreflex' class
  3483. * smartreflex module (monitor silicon performance and outputs a measure of
  3484. * performance error)
  3485. */
  3486. /* The IP is not compliant to type1 / type2 scheme */
  3487. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3488. .sidle_shift = 24,
  3489. .enwkup_shift = 26,
  3490. };
  3491. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3492. .sysc_offs = 0x0038,
  3493. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3494. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3495. SIDLE_SMART_WKUP),
  3496. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3497. };
  3498. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3499. .name = "smartreflex",
  3500. .sysc = &omap44xx_smartreflex_sysc,
  3501. .rev = 2,
  3502. };
  3503. /* smartreflex_core */
  3504. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3505. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3506. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3507. { .irq = -1 }
  3508. };
  3509. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3510. {
  3511. .pa_start = 0x4a0dd000,
  3512. .pa_end = 0x4a0dd03f,
  3513. .flags = ADDR_TYPE_RT
  3514. },
  3515. { }
  3516. };
  3517. /* l4_cfg -> smartreflex_core */
  3518. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3519. .master = &omap44xx_l4_cfg_hwmod,
  3520. .slave = &omap44xx_smartreflex_core_hwmod,
  3521. .clk = "l4_div_ck",
  3522. .addr = omap44xx_smartreflex_core_addrs,
  3523. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3524. };
  3525. /* smartreflex_core slave ports */
  3526. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3527. &omap44xx_l4_cfg__smartreflex_core,
  3528. };
  3529. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3530. .name = "smartreflex_core",
  3531. .class = &omap44xx_smartreflex_hwmod_class,
  3532. .clkdm_name = "l4_ao_clkdm",
  3533. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3534. .main_clk = "smartreflex_core_fck",
  3535. .vdd_name = "core",
  3536. .prcm = {
  3537. .omap4 = {
  3538. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3539. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3540. .modulemode = MODULEMODE_SWCTRL,
  3541. },
  3542. },
  3543. .slaves = omap44xx_smartreflex_core_slaves,
  3544. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3545. };
  3546. /* smartreflex_iva */
  3547. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3548. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3549. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3550. { .irq = -1 }
  3551. };
  3552. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3553. {
  3554. .pa_start = 0x4a0db000,
  3555. .pa_end = 0x4a0db03f,
  3556. .flags = ADDR_TYPE_RT
  3557. },
  3558. { }
  3559. };
  3560. /* l4_cfg -> smartreflex_iva */
  3561. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3562. .master = &omap44xx_l4_cfg_hwmod,
  3563. .slave = &omap44xx_smartreflex_iva_hwmod,
  3564. .clk = "l4_div_ck",
  3565. .addr = omap44xx_smartreflex_iva_addrs,
  3566. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3567. };
  3568. /* smartreflex_iva slave ports */
  3569. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3570. &omap44xx_l4_cfg__smartreflex_iva,
  3571. };
  3572. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3573. .name = "smartreflex_iva",
  3574. .class = &omap44xx_smartreflex_hwmod_class,
  3575. .clkdm_name = "l4_ao_clkdm",
  3576. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3577. .main_clk = "smartreflex_iva_fck",
  3578. .vdd_name = "iva",
  3579. .prcm = {
  3580. .omap4 = {
  3581. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3582. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3583. .modulemode = MODULEMODE_SWCTRL,
  3584. },
  3585. },
  3586. .slaves = omap44xx_smartreflex_iva_slaves,
  3587. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3588. };
  3589. /* smartreflex_mpu */
  3590. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3591. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3592. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3593. { .irq = -1 }
  3594. };
  3595. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3596. {
  3597. .pa_start = 0x4a0d9000,
  3598. .pa_end = 0x4a0d903f,
  3599. .flags = ADDR_TYPE_RT
  3600. },
  3601. { }
  3602. };
  3603. /* l4_cfg -> smartreflex_mpu */
  3604. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3605. .master = &omap44xx_l4_cfg_hwmod,
  3606. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3607. .clk = "l4_div_ck",
  3608. .addr = omap44xx_smartreflex_mpu_addrs,
  3609. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3610. };
  3611. /* smartreflex_mpu slave ports */
  3612. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3613. &omap44xx_l4_cfg__smartreflex_mpu,
  3614. };
  3615. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3616. .name = "smartreflex_mpu",
  3617. .class = &omap44xx_smartreflex_hwmod_class,
  3618. .clkdm_name = "l4_ao_clkdm",
  3619. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3620. .main_clk = "smartreflex_mpu_fck",
  3621. .vdd_name = "mpu",
  3622. .prcm = {
  3623. .omap4 = {
  3624. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3625. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3626. .modulemode = MODULEMODE_SWCTRL,
  3627. },
  3628. },
  3629. .slaves = omap44xx_smartreflex_mpu_slaves,
  3630. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3631. };
  3632. /*
  3633. * 'spinlock' class
  3634. * spinlock provides hardware assistance for synchronizing the processes
  3635. * running on multiple processors
  3636. */
  3637. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3638. .rev_offs = 0x0000,
  3639. .sysc_offs = 0x0010,
  3640. .syss_offs = 0x0014,
  3641. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3642. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3643. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3644. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3645. SIDLE_SMART_WKUP),
  3646. .sysc_fields = &omap_hwmod_sysc_type1,
  3647. };
  3648. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3649. .name = "spinlock",
  3650. .sysc = &omap44xx_spinlock_sysc,
  3651. };
  3652. /* spinlock */
  3653. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3654. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3655. {
  3656. .pa_start = 0x4a0f6000,
  3657. .pa_end = 0x4a0f6fff,
  3658. .flags = ADDR_TYPE_RT
  3659. },
  3660. { }
  3661. };
  3662. /* l4_cfg -> spinlock */
  3663. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3664. .master = &omap44xx_l4_cfg_hwmod,
  3665. .slave = &omap44xx_spinlock_hwmod,
  3666. .clk = "l4_div_ck",
  3667. .addr = omap44xx_spinlock_addrs,
  3668. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3669. };
  3670. /* spinlock slave ports */
  3671. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3672. &omap44xx_l4_cfg__spinlock,
  3673. };
  3674. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3675. .name = "spinlock",
  3676. .class = &omap44xx_spinlock_hwmod_class,
  3677. .clkdm_name = "l4_cfg_clkdm",
  3678. .prcm = {
  3679. .omap4 = {
  3680. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3681. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3682. },
  3683. },
  3684. .slaves = omap44xx_spinlock_slaves,
  3685. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3686. };
  3687. /*
  3688. * 'timer' class
  3689. * general purpose timer module with accurate 1ms tick
  3690. * This class contains several variants: ['timer_1ms', 'timer']
  3691. */
  3692. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3693. .rev_offs = 0x0000,
  3694. .sysc_offs = 0x0010,
  3695. .syss_offs = 0x0014,
  3696. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3697. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3698. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3699. SYSS_HAS_RESET_STATUS),
  3700. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3701. .sysc_fields = &omap_hwmod_sysc_type1,
  3702. };
  3703. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3704. .name = "timer",
  3705. .sysc = &omap44xx_timer_1ms_sysc,
  3706. };
  3707. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3708. .rev_offs = 0x0000,
  3709. .sysc_offs = 0x0010,
  3710. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3711. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3712. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3713. SIDLE_SMART_WKUP),
  3714. .sysc_fields = &omap_hwmod_sysc_type2,
  3715. };
  3716. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3717. .name = "timer",
  3718. .sysc = &omap44xx_timer_sysc,
  3719. };
  3720. /* timer1 */
  3721. static struct omap_hwmod omap44xx_timer1_hwmod;
  3722. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3723. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3724. { .irq = -1 }
  3725. };
  3726. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3727. {
  3728. .pa_start = 0x4a318000,
  3729. .pa_end = 0x4a31807f,
  3730. .flags = ADDR_TYPE_RT
  3731. },
  3732. { }
  3733. };
  3734. /* l4_wkup -> timer1 */
  3735. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3736. .master = &omap44xx_l4_wkup_hwmod,
  3737. .slave = &omap44xx_timer1_hwmod,
  3738. .clk = "l4_wkup_clk_mux_ck",
  3739. .addr = omap44xx_timer1_addrs,
  3740. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3741. };
  3742. /* timer1 slave ports */
  3743. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3744. &omap44xx_l4_wkup__timer1,
  3745. };
  3746. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3747. .name = "timer1",
  3748. .class = &omap44xx_timer_1ms_hwmod_class,
  3749. .clkdm_name = "l4_wkup_clkdm",
  3750. .mpu_irqs = omap44xx_timer1_irqs,
  3751. .main_clk = "timer1_fck",
  3752. .prcm = {
  3753. .omap4 = {
  3754. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3755. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3756. .modulemode = MODULEMODE_SWCTRL,
  3757. },
  3758. },
  3759. .slaves = omap44xx_timer1_slaves,
  3760. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3761. };
  3762. /* timer2 */
  3763. static struct omap_hwmod omap44xx_timer2_hwmod;
  3764. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3765. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3766. { .irq = -1 }
  3767. };
  3768. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3769. {
  3770. .pa_start = 0x48032000,
  3771. .pa_end = 0x4803207f,
  3772. .flags = ADDR_TYPE_RT
  3773. },
  3774. { }
  3775. };
  3776. /* l4_per -> timer2 */
  3777. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3778. .master = &omap44xx_l4_per_hwmod,
  3779. .slave = &omap44xx_timer2_hwmod,
  3780. .clk = "l4_div_ck",
  3781. .addr = omap44xx_timer2_addrs,
  3782. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3783. };
  3784. /* timer2 slave ports */
  3785. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3786. &omap44xx_l4_per__timer2,
  3787. };
  3788. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3789. .name = "timer2",
  3790. .class = &omap44xx_timer_1ms_hwmod_class,
  3791. .clkdm_name = "l4_per_clkdm",
  3792. .mpu_irqs = omap44xx_timer2_irqs,
  3793. .main_clk = "timer2_fck",
  3794. .prcm = {
  3795. .omap4 = {
  3796. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3797. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3798. .modulemode = MODULEMODE_SWCTRL,
  3799. },
  3800. },
  3801. .slaves = omap44xx_timer2_slaves,
  3802. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3803. };
  3804. /* timer3 */
  3805. static struct omap_hwmod omap44xx_timer3_hwmod;
  3806. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3807. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3808. { .irq = -1 }
  3809. };
  3810. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3811. {
  3812. .pa_start = 0x48034000,
  3813. .pa_end = 0x4803407f,
  3814. .flags = ADDR_TYPE_RT
  3815. },
  3816. { }
  3817. };
  3818. /* l4_per -> timer3 */
  3819. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3820. .master = &omap44xx_l4_per_hwmod,
  3821. .slave = &omap44xx_timer3_hwmod,
  3822. .clk = "l4_div_ck",
  3823. .addr = omap44xx_timer3_addrs,
  3824. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3825. };
  3826. /* timer3 slave ports */
  3827. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3828. &omap44xx_l4_per__timer3,
  3829. };
  3830. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3831. .name = "timer3",
  3832. .class = &omap44xx_timer_hwmod_class,
  3833. .clkdm_name = "l4_per_clkdm",
  3834. .mpu_irqs = omap44xx_timer3_irqs,
  3835. .main_clk = "timer3_fck",
  3836. .prcm = {
  3837. .omap4 = {
  3838. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3839. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3840. .modulemode = MODULEMODE_SWCTRL,
  3841. },
  3842. },
  3843. .slaves = omap44xx_timer3_slaves,
  3844. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3845. };
  3846. /* timer4 */
  3847. static struct omap_hwmod omap44xx_timer4_hwmod;
  3848. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3849. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3850. { .irq = -1 }
  3851. };
  3852. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3853. {
  3854. .pa_start = 0x48036000,
  3855. .pa_end = 0x4803607f,
  3856. .flags = ADDR_TYPE_RT
  3857. },
  3858. { }
  3859. };
  3860. /* l4_per -> timer4 */
  3861. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3862. .master = &omap44xx_l4_per_hwmod,
  3863. .slave = &omap44xx_timer4_hwmod,
  3864. .clk = "l4_div_ck",
  3865. .addr = omap44xx_timer4_addrs,
  3866. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3867. };
  3868. /* timer4 slave ports */
  3869. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3870. &omap44xx_l4_per__timer4,
  3871. };
  3872. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3873. .name = "timer4",
  3874. .class = &omap44xx_timer_hwmod_class,
  3875. .clkdm_name = "l4_per_clkdm",
  3876. .mpu_irqs = omap44xx_timer4_irqs,
  3877. .main_clk = "timer4_fck",
  3878. .prcm = {
  3879. .omap4 = {
  3880. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3881. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3882. .modulemode = MODULEMODE_SWCTRL,
  3883. },
  3884. },
  3885. .slaves = omap44xx_timer4_slaves,
  3886. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3887. };
  3888. /* timer5 */
  3889. static struct omap_hwmod omap44xx_timer5_hwmod;
  3890. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3891. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3892. { .irq = -1 }
  3893. };
  3894. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3895. {
  3896. .pa_start = 0x40138000,
  3897. .pa_end = 0x4013807f,
  3898. .flags = ADDR_TYPE_RT
  3899. },
  3900. { }
  3901. };
  3902. /* l4_abe -> timer5 */
  3903. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3904. .master = &omap44xx_l4_abe_hwmod,
  3905. .slave = &omap44xx_timer5_hwmod,
  3906. .clk = "ocp_abe_iclk",
  3907. .addr = omap44xx_timer5_addrs,
  3908. .user = OCP_USER_MPU,
  3909. };
  3910. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3911. {
  3912. .pa_start = 0x49038000,
  3913. .pa_end = 0x4903807f,
  3914. .flags = ADDR_TYPE_RT
  3915. },
  3916. { }
  3917. };
  3918. /* l4_abe -> timer5 (dma) */
  3919. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3920. .master = &omap44xx_l4_abe_hwmod,
  3921. .slave = &omap44xx_timer5_hwmod,
  3922. .clk = "ocp_abe_iclk",
  3923. .addr = omap44xx_timer5_dma_addrs,
  3924. .user = OCP_USER_SDMA,
  3925. };
  3926. /* timer5 slave ports */
  3927. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3928. &omap44xx_l4_abe__timer5,
  3929. &omap44xx_l4_abe__timer5_dma,
  3930. };
  3931. static struct omap_hwmod omap44xx_timer5_hwmod = {
  3932. .name = "timer5",
  3933. .class = &omap44xx_timer_hwmod_class,
  3934. .clkdm_name = "abe_clkdm",
  3935. .mpu_irqs = omap44xx_timer5_irqs,
  3936. .main_clk = "timer5_fck",
  3937. .prcm = {
  3938. .omap4 = {
  3939. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  3940. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  3941. .modulemode = MODULEMODE_SWCTRL,
  3942. },
  3943. },
  3944. .slaves = omap44xx_timer5_slaves,
  3945. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  3946. };
  3947. /* timer6 */
  3948. static struct omap_hwmod omap44xx_timer6_hwmod;
  3949. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  3950. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  3951. { .irq = -1 }
  3952. };
  3953. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  3954. {
  3955. .pa_start = 0x4013a000,
  3956. .pa_end = 0x4013a07f,
  3957. .flags = ADDR_TYPE_RT
  3958. },
  3959. { }
  3960. };
  3961. /* l4_abe -> timer6 */
  3962. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  3963. .master = &omap44xx_l4_abe_hwmod,
  3964. .slave = &omap44xx_timer6_hwmod,
  3965. .clk = "ocp_abe_iclk",
  3966. .addr = omap44xx_timer6_addrs,
  3967. .user = OCP_USER_MPU,
  3968. };
  3969. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  3970. {
  3971. .pa_start = 0x4903a000,
  3972. .pa_end = 0x4903a07f,
  3973. .flags = ADDR_TYPE_RT
  3974. },
  3975. { }
  3976. };
  3977. /* l4_abe -> timer6 (dma) */
  3978. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  3979. .master = &omap44xx_l4_abe_hwmod,
  3980. .slave = &omap44xx_timer6_hwmod,
  3981. .clk = "ocp_abe_iclk",
  3982. .addr = omap44xx_timer6_dma_addrs,
  3983. .user = OCP_USER_SDMA,
  3984. };
  3985. /* timer6 slave ports */
  3986. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  3987. &omap44xx_l4_abe__timer6,
  3988. &omap44xx_l4_abe__timer6_dma,
  3989. };
  3990. static struct omap_hwmod omap44xx_timer6_hwmod = {
  3991. .name = "timer6",
  3992. .class = &omap44xx_timer_hwmod_class,
  3993. .clkdm_name = "abe_clkdm",
  3994. .mpu_irqs = omap44xx_timer6_irqs,
  3995. .main_clk = "timer6_fck",
  3996. .prcm = {
  3997. .omap4 = {
  3998. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  3999. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  4000. .modulemode = MODULEMODE_SWCTRL,
  4001. },
  4002. },
  4003. .slaves = omap44xx_timer6_slaves,
  4004. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  4005. };
  4006. /* timer7 */
  4007. static struct omap_hwmod omap44xx_timer7_hwmod;
  4008. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  4009. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  4010. { .irq = -1 }
  4011. };
  4012. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4013. {
  4014. .pa_start = 0x4013c000,
  4015. .pa_end = 0x4013c07f,
  4016. .flags = ADDR_TYPE_RT
  4017. },
  4018. { }
  4019. };
  4020. /* l4_abe -> timer7 */
  4021. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4022. .master = &omap44xx_l4_abe_hwmod,
  4023. .slave = &omap44xx_timer7_hwmod,
  4024. .clk = "ocp_abe_iclk",
  4025. .addr = omap44xx_timer7_addrs,
  4026. .user = OCP_USER_MPU,
  4027. };
  4028. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4029. {
  4030. .pa_start = 0x4903c000,
  4031. .pa_end = 0x4903c07f,
  4032. .flags = ADDR_TYPE_RT
  4033. },
  4034. { }
  4035. };
  4036. /* l4_abe -> timer7 (dma) */
  4037. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4038. .master = &omap44xx_l4_abe_hwmod,
  4039. .slave = &omap44xx_timer7_hwmod,
  4040. .clk = "ocp_abe_iclk",
  4041. .addr = omap44xx_timer7_dma_addrs,
  4042. .user = OCP_USER_SDMA,
  4043. };
  4044. /* timer7 slave ports */
  4045. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4046. &omap44xx_l4_abe__timer7,
  4047. &omap44xx_l4_abe__timer7_dma,
  4048. };
  4049. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4050. .name = "timer7",
  4051. .class = &omap44xx_timer_hwmod_class,
  4052. .clkdm_name = "abe_clkdm",
  4053. .mpu_irqs = omap44xx_timer7_irqs,
  4054. .main_clk = "timer7_fck",
  4055. .prcm = {
  4056. .omap4 = {
  4057. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4058. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4059. .modulemode = MODULEMODE_SWCTRL,
  4060. },
  4061. },
  4062. .slaves = omap44xx_timer7_slaves,
  4063. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4064. };
  4065. /* timer8 */
  4066. static struct omap_hwmod omap44xx_timer8_hwmod;
  4067. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4068. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4069. { .irq = -1 }
  4070. };
  4071. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4072. {
  4073. .pa_start = 0x4013e000,
  4074. .pa_end = 0x4013e07f,
  4075. .flags = ADDR_TYPE_RT
  4076. },
  4077. { }
  4078. };
  4079. /* l4_abe -> timer8 */
  4080. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4081. .master = &omap44xx_l4_abe_hwmod,
  4082. .slave = &omap44xx_timer8_hwmod,
  4083. .clk = "ocp_abe_iclk",
  4084. .addr = omap44xx_timer8_addrs,
  4085. .user = OCP_USER_MPU,
  4086. };
  4087. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4088. {
  4089. .pa_start = 0x4903e000,
  4090. .pa_end = 0x4903e07f,
  4091. .flags = ADDR_TYPE_RT
  4092. },
  4093. { }
  4094. };
  4095. /* l4_abe -> timer8 (dma) */
  4096. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4097. .master = &omap44xx_l4_abe_hwmod,
  4098. .slave = &omap44xx_timer8_hwmod,
  4099. .clk = "ocp_abe_iclk",
  4100. .addr = omap44xx_timer8_dma_addrs,
  4101. .user = OCP_USER_SDMA,
  4102. };
  4103. /* timer8 slave ports */
  4104. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4105. &omap44xx_l4_abe__timer8,
  4106. &omap44xx_l4_abe__timer8_dma,
  4107. };
  4108. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4109. .name = "timer8",
  4110. .class = &omap44xx_timer_hwmod_class,
  4111. .clkdm_name = "abe_clkdm",
  4112. .mpu_irqs = omap44xx_timer8_irqs,
  4113. .main_clk = "timer8_fck",
  4114. .prcm = {
  4115. .omap4 = {
  4116. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4117. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4118. .modulemode = MODULEMODE_SWCTRL,
  4119. },
  4120. },
  4121. .slaves = omap44xx_timer8_slaves,
  4122. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4123. };
  4124. /* timer9 */
  4125. static struct omap_hwmod omap44xx_timer9_hwmod;
  4126. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4127. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4128. { .irq = -1 }
  4129. };
  4130. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4131. {
  4132. .pa_start = 0x4803e000,
  4133. .pa_end = 0x4803e07f,
  4134. .flags = ADDR_TYPE_RT
  4135. },
  4136. { }
  4137. };
  4138. /* l4_per -> timer9 */
  4139. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4140. .master = &omap44xx_l4_per_hwmod,
  4141. .slave = &omap44xx_timer9_hwmod,
  4142. .clk = "l4_div_ck",
  4143. .addr = omap44xx_timer9_addrs,
  4144. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4145. };
  4146. /* timer9 slave ports */
  4147. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4148. &omap44xx_l4_per__timer9,
  4149. };
  4150. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4151. .name = "timer9",
  4152. .class = &omap44xx_timer_hwmod_class,
  4153. .clkdm_name = "l4_per_clkdm",
  4154. .mpu_irqs = omap44xx_timer9_irqs,
  4155. .main_clk = "timer9_fck",
  4156. .prcm = {
  4157. .omap4 = {
  4158. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4159. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4160. .modulemode = MODULEMODE_SWCTRL,
  4161. },
  4162. },
  4163. .slaves = omap44xx_timer9_slaves,
  4164. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4165. };
  4166. /* timer10 */
  4167. static struct omap_hwmod omap44xx_timer10_hwmod;
  4168. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4169. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4170. { .irq = -1 }
  4171. };
  4172. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4173. {
  4174. .pa_start = 0x48086000,
  4175. .pa_end = 0x4808607f,
  4176. .flags = ADDR_TYPE_RT
  4177. },
  4178. { }
  4179. };
  4180. /* l4_per -> timer10 */
  4181. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4182. .master = &omap44xx_l4_per_hwmod,
  4183. .slave = &omap44xx_timer10_hwmod,
  4184. .clk = "l4_div_ck",
  4185. .addr = omap44xx_timer10_addrs,
  4186. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4187. };
  4188. /* timer10 slave ports */
  4189. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4190. &omap44xx_l4_per__timer10,
  4191. };
  4192. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4193. .name = "timer10",
  4194. .class = &omap44xx_timer_1ms_hwmod_class,
  4195. .clkdm_name = "l4_per_clkdm",
  4196. .mpu_irqs = omap44xx_timer10_irqs,
  4197. .main_clk = "timer10_fck",
  4198. .prcm = {
  4199. .omap4 = {
  4200. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4201. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4202. .modulemode = MODULEMODE_SWCTRL,
  4203. },
  4204. },
  4205. .slaves = omap44xx_timer10_slaves,
  4206. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4207. };
  4208. /* timer11 */
  4209. static struct omap_hwmod omap44xx_timer11_hwmod;
  4210. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4211. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4212. { .irq = -1 }
  4213. };
  4214. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4215. {
  4216. .pa_start = 0x48088000,
  4217. .pa_end = 0x4808807f,
  4218. .flags = ADDR_TYPE_RT
  4219. },
  4220. { }
  4221. };
  4222. /* l4_per -> timer11 */
  4223. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4224. .master = &omap44xx_l4_per_hwmod,
  4225. .slave = &omap44xx_timer11_hwmod,
  4226. .clk = "l4_div_ck",
  4227. .addr = omap44xx_timer11_addrs,
  4228. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4229. };
  4230. /* timer11 slave ports */
  4231. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4232. &omap44xx_l4_per__timer11,
  4233. };
  4234. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4235. .name = "timer11",
  4236. .class = &omap44xx_timer_hwmod_class,
  4237. .clkdm_name = "l4_per_clkdm",
  4238. .mpu_irqs = omap44xx_timer11_irqs,
  4239. .main_clk = "timer11_fck",
  4240. .prcm = {
  4241. .omap4 = {
  4242. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4243. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4244. .modulemode = MODULEMODE_SWCTRL,
  4245. },
  4246. },
  4247. .slaves = omap44xx_timer11_slaves,
  4248. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4249. };
  4250. /*
  4251. * 'uart' class
  4252. * universal asynchronous receiver/transmitter (uart)
  4253. */
  4254. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4255. .rev_offs = 0x0050,
  4256. .sysc_offs = 0x0054,
  4257. .syss_offs = 0x0058,
  4258. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4259. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4260. SYSS_HAS_RESET_STATUS),
  4261. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4262. SIDLE_SMART_WKUP),
  4263. .sysc_fields = &omap_hwmod_sysc_type1,
  4264. };
  4265. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4266. .name = "uart",
  4267. .sysc = &omap44xx_uart_sysc,
  4268. };
  4269. /* uart1 */
  4270. static struct omap_hwmod omap44xx_uart1_hwmod;
  4271. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4272. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4273. { .irq = -1 }
  4274. };
  4275. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4276. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4277. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4278. { .dma_req = -1 }
  4279. };
  4280. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4281. {
  4282. .pa_start = 0x4806a000,
  4283. .pa_end = 0x4806a0ff,
  4284. .flags = ADDR_TYPE_RT
  4285. },
  4286. { }
  4287. };
  4288. /* l4_per -> uart1 */
  4289. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4290. .master = &omap44xx_l4_per_hwmod,
  4291. .slave = &omap44xx_uart1_hwmod,
  4292. .clk = "l4_div_ck",
  4293. .addr = omap44xx_uart1_addrs,
  4294. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4295. };
  4296. /* uart1 slave ports */
  4297. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4298. &omap44xx_l4_per__uart1,
  4299. };
  4300. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4301. .name = "uart1",
  4302. .class = &omap44xx_uart_hwmod_class,
  4303. .clkdm_name = "l4_per_clkdm",
  4304. .mpu_irqs = omap44xx_uart1_irqs,
  4305. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4306. .main_clk = "uart1_fck",
  4307. .prcm = {
  4308. .omap4 = {
  4309. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4310. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4311. .modulemode = MODULEMODE_SWCTRL,
  4312. },
  4313. },
  4314. .slaves = omap44xx_uart1_slaves,
  4315. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4316. };
  4317. /* uart2 */
  4318. static struct omap_hwmod omap44xx_uart2_hwmod;
  4319. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4320. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4321. { .irq = -1 }
  4322. };
  4323. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4324. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4325. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4326. { .dma_req = -1 }
  4327. };
  4328. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4329. {
  4330. .pa_start = 0x4806c000,
  4331. .pa_end = 0x4806c0ff,
  4332. .flags = ADDR_TYPE_RT
  4333. },
  4334. { }
  4335. };
  4336. /* l4_per -> uart2 */
  4337. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4338. .master = &omap44xx_l4_per_hwmod,
  4339. .slave = &omap44xx_uart2_hwmod,
  4340. .clk = "l4_div_ck",
  4341. .addr = omap44xx_uart2_addrs,
  4342. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4343. };
  4344. /* uart2 slave ports */
  4345. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4346. &omap44xx_l4_per__uart2,
  4347. };
  4348. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4349. .name = "uart2",
  4350. .class = &omap44xx_uart_hwmod_class,
  4351. .clkdm_name = "l4_per_clkdm",
  4352. .mpu_irqs = omap44xx_uart2_irqs,
  4353. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4354. .main_clk = "uart2_fck",
  4355. .prcm = {
  4356. .omap4 = {
  4357. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4358. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4359. .modulemode = MODULEMODE_SWCTRL,
  4360. },
  4361. },
  4362. .slaves = omap44xx_uart2_slaves,
  4363. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4364. };
  4365. /* uart3 */
  4366. static struct omap_hwmod omap44xx_uart3_hwmod;
  4367. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4368. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4369. { .irq = -1 }
  4370. };
  4371. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4372. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4373. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4374. { .dma_req = -1 }
  4375. };
  4376. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4377. {
  4378. .pa_start = 0x48020000,
  4379. .pa_end = 0x480200ff,
  4380. .flags = ADDR_TYPE_RT
  4381. },
  4382. { }
  4383. };
  4384. /* l4_per -> uart3 */
  4385. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4386. .master = &omap44xx_l4_per_hwmod,
  4387. .slave = &omap44xx_uart3_hwmod,
  4388. .clk = "l4_div_ck",
  4389. .addr = omap44xx_uart3_addrs,
  4390. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4391. };
  4392. /* uart3 slave ports */
  4393. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4394. &omap44xx_l4_per__uart3,
  4395. };
  4396. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4397. .name = "uart3",
  4398. .class = &omap44xx_uart_hwmod_class,
  4399. .clkdm_name = "l4_per_clkdm",
  4400. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4401. .mpu_irqs = omap44xx_uart3_irqs,
  4402. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4403. .main_clk = "uart3_fck",
  4404. .prcm = {
  4405. .omap4 = {
  4406. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4407. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4408. .modulemode = MODULEMODE_SWCTRL,
  4409. },
  4410. },
  4411. .slaves = omap44xx_uart3_slaves,
  4412. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4413. };
  4414. /* uart4 */
  4415. static struct omap_hwmod omap44xx_uart4_hwmod;
  4416. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4417. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4418. { .irq = -1 }
  4419. };
  4420. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4421. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4422. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4423. { .dma_req = -1 }
  4424. };
  4425. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4426. {
  4427. .pa_start = 0x4806e000,
  4428. .pa_end = 0x4806e0ff,
  4429. .flags = ADDR_TYPE_RT
  4430. },
  4431. { }
  4432. };
  4433. /* l4_per -> uart4 */
  4434. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4435. .master = &omap44xx_l4_per_hwmod,
  4436. .slave = &omap44xx_uart4_hwmod,
  4437. .clk = "l4_div_ck",
  4438. .addr = omap44xx_uart4_addrs,
  4439. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4440. };
  4441. /* uart4 slave ports */
  4442. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4443. &omap44xx_l4_per__uart4,
  4444. };
  4445. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4446. .name = "uart4",
  4447. .class = &omap44xx_uart_hwmod_class,
  4448. .clkdm_name = "l4_per_clkdm",
  4449. .mpu_irqs = omap44xx_uart4_irqs,
  4450. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4451. .main_clk = "uart4_fck",
  4452. .prcm = {
  4453. .omap4 = {
  4454. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4455. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4456. .modulemode = MODULEMODE_SWCTRL,
  4457. },
  4458. },
  4459. .slaves = omap44xx_uart4_slaves,
  4460. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4461. };
  4462. /*
  4463. * 'usb_otg_hs' class
  4464. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4465. */
  4466. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4467. .rev_offs = 0x0400,
  4468. .sysc_offs = 0x0404,
  4469. .syss_offs = 0x0408,
  4470. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4471. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4472. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4473. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4474. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4475. MSTANDBY_SMART),
  4476. .sysc_fields = &omap_hwmod_sysc_type1,
  4477. };
  4478. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4479. .name = "usb_otg_hs",
  4480. .sysc = &omap44xx_usb_otg_hs_sysc,
  4481. };
  4482. /* usb_otg_hs */
  4483. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4484. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4485. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4486. { .irq = -1 }
  4487. };
  4488. /* usb_otg_hs master ports */
  4489. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4490. &omap44xx_usb_otg_hs__l3_main_2,
  4491. };
  4492. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4493. {
  4494. .pa_start = 0x4a0ab000,
  4495. .pa_end = 0x4a0ab003,
  4496. .flags = ADDR_TYPE_RT
  4497. },
  4498. { }
  4499. };
  4500. /* l4_cfg -> usb_otg_hs */
  4501. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4502. .master = &omap44xx_l4_cfg_hwmod,
  4503. .slave = &omap44xx_usb_otg_hs_hwmod,
  4504. .clk = "l4_div_ck",
  4505. .addr = omap44xx_usb_otg_hs_addrs,
  4506. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4507. };
  4508. /* usb_otg_hs slave ports */
  4509. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4510. &omap44xx_l4_cfg__usb_otg_hs,
  4511. };
  4512. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4513. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4514. };
  4515. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4516. .name = "usb_otg_hs",
  4517. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4518. .clkdm_name = "l3_init_clkdm",
  4519. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4520. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4521. .main_clk = "usb_otg_hs_ick",
  4522. .prcm = {
  4523. .omap4 = {
  4524. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4525. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4526. .modulemode = MODULEMODE_HWCTRL,
  4527. },
  4528. },
  4529. .opt_clks = usb_otg_hs_opt_clks,
  4530. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4531. .slaves = omap44xx_usb_otg_hs_slaves,
  4532. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4533. .masters = omap44xx_usb_otg_hs_masters,
  4534. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4535. };
  4536. /*
  4537. * 'wd_timer' class
  4538. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4539. * overflow condition
  4540. */
  4541. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4542. .rev_offs = 0x0000,
  4543. .sysc_offs = 0x0010,
  4544. .syss_offs = 0x0014,
  4545. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4546. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4547. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4548. SIDLE_SMART_WKUP),
  4549. .sysc_fields = &omap_hwmod_sysc_type1,
  4550. };
  4551. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4552. .name = "wd_timer",
  4553. .sysc = &omap44xx_wd_timer_sysc,
  4554. .pre_shutdown = &omap2_wd_timer_disable,
  4555. };
  4556. /* wd_timer2 */
  4557. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4558. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4559. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4560. { .irq = -1 }
  4561. };
  4562. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4563. {
  4564. .pa_start = 0x4a314000,
  4565. .pa_end = 0x4a31407f,
  4566. .flags = ADDR_TYPE_RT
  4567. },
  4568. { }
  4569. };
  4570. /* l4_wkup -> wd_timer2 */
  4571. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4572. .master = &omap44xx_l4_wkup_hwmod,
  4573. .slave = &omap44xx_wd_timer2_hwmod,
  4574. .clk = "l4_wkup_clk_mux_ck",
  4575. .addr = omap44xx_wd_timer2_addrs,
  4576. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4577. };
  4578. /* wd_timer2 slave ports */
  4579. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4580. &omap44xx_l4_wkup__wd_timer2,
  4581. };
  4582. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4583. .name = "wd_timer2",
  4584. .class = &omap44xx_wd_timer_hwmod_class,
  4585. .clkdm_name = "l4_wkup_clkdm",
  4586. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4587. .main_clk = "wd_timer2_fck",
  4588. .prcm = {
  4589. .omap4 = {
  4590. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4591. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4592. .modulemode = MODULEMODE_SWCTRL,
  4593. },
  4594. },
  4595. .slaves = omap44xx_wd_timer2_slaves,
  4596. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4597. };
  4598. /* wd_timer3 */
  4599. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4600. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4601. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4602. { .irq = -1 }
  4603. };
  4604. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4605. {
  4606. .pa_start = 0x40130000,
  4607. .pa_end = 0x4013007f,
  4608. .flags = ADDR_TYPE_RT
  4609. },
  4610. { }
  4611. };
  4612. /* l4_abe -> wd_timer3 */
  4613. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4614. .master = &omap44xx_l4_abe_hwmod,
  4615. .slave = &omap44xx_wd_timer3_hwmod,
  4616. .clk = "ocp_abe_iclk",
  4617. .addr = omap44xx_wd_timer3_addrs,
  4618. .user = OCP_USER_MPU,
  4619. };
  4620. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4621. {
  4622. .pa_start = 0x49030000,
  4623. .pa_end = 0x4903007f,
  4624. .flags = ADDR_TYPE_RT
  4625. },
  4626. { }
  4627. };
  4628. /* l4_abe -> wd_timer3 (dma) */
  4629. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4630. .master = &omap44xx_l4_abe_hwmod,
  4631. .slave = &omap44xx_wd_timer3_hwmod,
  4632. .clk = "ocp_abe_iclk",
  4633. .addr = omap44xx_wd_timer3_dma_addrs,
  4634. .user = OCP_USER_SDMA,
  4635. };
  4636. /* wd_timer3 slave ports */
  4637. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4638. &omap44xx_l4_abe__wd_timer3,
  4639. &omap44xx_l4_abe__wd_timer3_dma,
  4640. };
  4641. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4642. .name = "wd_timer3",
  4643. .class = &omap44xx_wd_timer_hwmod_class,
  4644. .clkdm_name = "abe_clkdm",
  4645. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4646. .main_clk = "wd_timer3_fck",
  4647. .prcm = {
  4648. .omap4 = {
  4649. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4650. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4651. .modulemode = MODULEMODE_SWCTRL,
  4652. },
  4653. },
  4654. .slaves = omap44xx_wd_timer3_slaves,
  4655. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4656. };
  4657. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4658. /* dmm class */
  4659. &omap44xx_dmm_hwmod,
  4660. /* emif_fw class */
  4661. &omap44xx_emif_fw_hwmod,
  4662. /* l3 class */
  4663. &omap44xx_l3_instr_hwmod,
  4664. &omap44xx_l3_main_1_hwmod,
  4665. &omap44xx_l3_main_2_hwmod,
  4666. &omap44xx_l3_main_3_hwmod,
  4667. /* l4 class */
  4668. &omap44xx_l4_abe_hwmod,
  4669. &omap44xx_l4_cfg_hwmod,
  4670. &omap44xx_l4_per_hwmod,
  4671. &omap44xx_l4_wkup_hwmod,
  4672. /* mpu_bus class */
  4673. &omap44xx_mpu_private_hwmod,
  4674. /* aess class */
  4675. /* &omap44xx_aess_hwmod, */
  4676. /* bandgap class */
  4677. &omap44xx_bandgap_hwmod,
  4678. /* counter class */
  4679. /* &omap44xx_counter_32k_hwmod, */
  4680. /* dma class */
  4681. &omap44xx_dma_system_hwmod,
  4682. /* dmic class */
  4683. &omap44xx_dmic_hwmod,
  4684. /* dsp class */
  4685. &omap44xx_dsp_hwmod,
  4686. &omap44xx_dsp_c0_hwmod,
  4687. /* dss class */
  4688. &omap44xx_dss_hwmod,
  4689. &omap44xx_dss_dispc_hwmod,
  4690. &omap44xx_dss_dsi1_hwmod,
  4691. &omap44xx_dss_dsi2_hwmod,
  4692. &omap44xx_dss_hdmi_hwmod,
  4693. &omap44xx_dss_rfbi_hwmod,
  4694. &omap44xx_dss_venc_hwmod,
  4695. /* gpio class */
  4696. &omap44xx_gpio1_hwmod,
  4697. &omap44xx_gpio2_hwmod,
  4698. &omap44xx_gpio3_hwmod,
  4699. &omap44xx_gpio4_hwmod,
  4700. &omap44xx_gpio5_hwmod,
  4701. &omap44xx_gpio6_hwmod,
  4702. /* hsi class */
  4703. /* &omap44xx_hsi_hwmod, */
  4704. /* i2c class */
  4705. &omap44xx_i2c1_hwmod,
  4706. &omap44xx_i2c2_hwmod,
  4707. &omap44xx_i2c3_hwmod,
  4708. &omap44xx_i2c4_hwmod,
  4709. /* ipu class */
  4710. &omap44xx_ipu_hwmod,
  4711. &omap44xx_ipu_c0_hwmod,
  4712. &omap44xx_ipu_c1_hwmod,
  4713. /* iss class */
  4714. /* &omap44xx_iss_hwmod, */
  4715. /* iva class */
  4716. &omap44xx_iva_hwmod,
  4717. &omap44xx_iva_seq0_hwmod,
  4718. &omap44xx_iva_seq1_hwmod,
  4719. /* kbd class */
  4720. &omap44xx_kbd_hwmod,
  4721. /* mailbox class */
  4722. &omap44xx_mailbox_hwmod,
  4723. /* mcbsp class */
  4724. &omap44xx_mcbsp1_hwmod,
  4725. &omap44xx_mcbsp2_hwmod,
  4726. &omap44xx_mcbsp3_hwmod,
  4727. &omap44xx_mcbsp4_hwmod,
  4728. /* mcpdm class */
  4729. /* &omap44xx_mcpdm_hwmod, */
  4730. /* mcspi class */
  4731. &omap44xx_mcspi1_hwmod,
  4732. &omap44xx_mcspi2_hwmod,
  4733. &omap44xx_mcspi3_hwmod,
  4734. &omap44xx_mcspi4_hwmod,
  4735. /* mmc class */
  4736. &omap44xx_mmc1_hwmod,
  4737. &omap44xx_mmc2_hwmod,
  4738. &omap44xx_mmc3_hwmod,
  4739. &omap44xx_mmc4_hwmod,
  4740. &omap44xx_mmc5_hwmod,
  4741. /* mpu class */
  4742. &omap44xx_mpu_hwmod,
  4743. /* smartreflex class */
  4744. &omap44xx_smartreflex_core_hwmod,
  4745. &omap44xx_smartreflex_iva_hwmod,
  4746. &omap44xx_smartreflex_mpu_hwmod,
  4747. /* spinlock class */
  4748. &omap44xx_spinlock_hwmod,
  4749. /* timer class */
  4750. &omap44xx_timer1_hwmod,
  4751. &omap44xx_timer2_hwmod,
  4752. &omap44xx_timer3_hwmod,
  4753. &omap44xx_timer4_hwmod,
  4754. &omap44xx_timer5_hwmod,
  4755. &omap44xx_timer6_hwmod,
  4756. &omap44xx_timer7_hwmod,
  4757. &omap44xx_timer8_hwmod,
  4758. &omap44xx_timer9_hwmod,
  4759. &omap44xx_timer10_hwmod,
  4760. &omap44xx_timer11_hwmod,
  4761. /* uart class */
  4762. &omap44xx_uart1_hwmod,
  4763. &omap44xx_uart2_hwmod,
  4764. &omap44xx_uart3_hwmod,
  4765. &omap44xx_uart4_hwmod,
  4766. /* usb_otg_hs class */
  4767. &omap44xx_usb_otg_hs_hwmod,
  4768. /* wd_timer class */
  4769. &omap44xx_wd_timer2_hwmod,
  4770. &omap44xx_wd_timer3_hwmod,
  4771. NULL,
  4772. };
  4773. int __init omap44xx_hwmod_init(void)
  4774. {
  4775. return omap_hwmod_register(omap44xx_hwmods);
  4776. }