ipath_iba6120.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331
  1. /*
  2. * Copyright (c) 2006 QLogic, Inc. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. /*
  34. * This file contains all of the code that is specific to the
  35. * InfiniPath PCIe chip.
  36. */
  37. #include <linux/interrupt.h>
  38. #include <linux/pci.h>
  39. #include <linux/delay.h>
  40. #include "ipath_kernel.h"
  41. #include "ipath_registers.h"
  42. /*
  43. * This file contains all the chip-specific register information and
  44. * access functions for the QLogic InfiniPath PCI-Express chip.
  45. *
  46. * This lists the InfiniPath registers, in the actual chip layout.
  47. * This structure should never be directly accessed.
  48. */
  49. struct _infinipath_do_not_use_kernel_regs {
  50. unsigned long long Revision;
  51. unsigned long long Control;
  52. unsigned long long PageAlign;
  53. unsigned long long PortCnt;
  54. unsigned long long DebugPortSelect;
  55. unsigned long long Reserved0;
  56. unsigned long long SendRegBase;
  57. unsigned long long UserRegBase;
  58. unsigned long long CounterRegBase;
  59. unsigned long long Scratch;
  60. unsigned long long Reserved1;
  61. unsigned long long Reserved2;
  62. unsigned long long IntBlocked;
  63. unsigned long long IntMask;
  64. unsigned long long IntStatus;
  65. unsigned long long IntClear;
  66. unsigned long long ErrorMask;
  67. unsigned long long ErrorStatus;
  68. unsigned long long ErrorClear;
  69. unsigned long long HwErrMask;
  70. unsigned long long HwErrStatus;
  71. unsigned long long HwErrClear;
  72. unsigned long long HwDiagCtrl;
  73. unsigned long long MDIO;
  74. unsigned long long IBCStatus;
  75. unsigned long long IBCCtrl;
  76. unsigned long long ExtStatus;
  77. unsigned long long ExtCtrl;
  78. unsigned long long GPIOOut;
  79. unsigned long long GPIOMask;
  80. unsigned long long GPIOStatus;
  81. unsigned long long GPIOClear;
  82. unsigned long long RcvCtrl;
  83. unsigned long long RcvBTHQP;
  84. unsigned long long RcvHdrSize;
  85. unsigned long long RcvHdrCnt;
  86. unsigned long long RcvHdrEntSize;
  87. unsigned long long RcvTIDBase;
  88. unsigned long long RcvTIDCnt;
  89. unsigned long long RcvEgrBase;
  90. unsigned long long RcvEgrCnt;
  91. unsigned long long RcvBufBase;
  92. unsigned long long RcvBufSize;
  93. unsigned long long RxIntMemBase;
  94. unsigned long long RxIntMemSize;
  95. unsigned long long RcvPartitionKey;
  96. unsigned long long Reserved3;
  97. unsigned long long RcvPktLEDCnt;
  98. unsigned long long Reserved4[8];
  99. unsigned long long SendCtrl;
  100. unsigned long long SendPIOBufBase;
  101. unsigned long long SendPIOSize;
  102. unsigned long long SendPIOBufCnt;
  103. unsigned long long SendPIOAvailAddr;
  104. unsigned long long TxIntMemBase;
  105. unsigned long long TxIntMemSize;
  106. unsigned long long Reserved5;
  107. unsigned long long PCIeRBufTestReg0;
  108. unsigned long long PCIeRBufTestReg1;
  109. unsigned long long Reserved51[6];
  110. unsigned long long SendBufferError;
  111. unsigned long long SendBufferErrorCONT1;
  112. unsigned long long Reserved6SBE[6];
  113. unsigned long long RcvHdrAddr0;
  114. unsigned long long RcvHdrAddr1;
  115. unsigned long long RcvHdrAddr2;
  116. unsigned long long RcvHdrAddr3;
  117. unsigned long long RcvHdrAddr4;
  118. unsigned long long Reserved7RHA[11];
  119. unsigned long long RcvHdrTailAddr0;
  120. unsigned long long RcvHdrTailAddr1;
  121. unsigned long long RcvHdrTailAddr2;
  122. unsigned long long RcvHdrTailAddr3;
  123. unsigned long long RcvHdrTailAddr4;
  124. unsigned long long Reserved8RHTA[11];
  125. unsigned long long Reserved9SW[8];
  126. unsigned long long SerdesConfig0;
  127. unsigned long long SerdesConfig1;
  128. unsigned long long SerdesStatus;
  129. unsigned long long XGXSConfig;
  130. unsigned long long IBPLLCfg;
  131. unsigned long long Reserved10SW2[3];
  132. unsigned long long PCIEQ0SerdesConfig0;
  133. unsigned long long PCIEQ0SerdesConfig1;
  134. unsigned long long PCIEQ0SerdesStatus;
  135. unsigned long long Reserved11;
  136. unsigned long long PCIEQ1SerdesConfig0;
  137. unsigned long long PCIEQ1SerdesConfig1;
  138. unsigned long long PCIEQ1SerdesStatus;
  139. unsigned long long Reserved12;
  140. };
  141. #define IPATH_KREG_OFFSET(field) (offsetof(struct \
  142. _infinipath_do_not_use_kernel_regs, field) / sizeof(u64))
  143. #define IPATH_CREG_OFFSET(field) (offsetof( \
  144. struct infinipath_counters, field) / sizeof(u64))
  145. static const struct ipath_kregs ipath_pe_kregs = {
  146. .kr_control = IPATH_KREG_OFFSET(Control),
  147. .kr_counterregbase = IPATH_KREG_OFFSET(CounterRegBase),
  148. .kr_debugportselect = IPATH_KREG_OFFSET(DebugPortSelect),
  149. .kr_errorclear = IPATH_KREG_OFFSET(ErrorClear),
  150. .kr_errormask = IPATH_KREG_OFFSET(ErrorMask),
  151. .kr_errorstatus = IPATH_KREG_OFFSET(ErrorStatus),
  152. .kr_extctrl = IPATH_KREG_OFFSET(ExtCtrl),
  153. .kr_extstatus = IPATH_KREG_OFFSET(ExtStatus),
  154. .kr_gpio_clear = IPATH_KREG_OFFSET(GPIOClear),
  155. .kr_gpio_mask = IPATH_KREG_OFFSET(GPIOMask),
  156. .kr_gpio_out = IPATH_KREG_OFFSET(GPIOOut),
  157. .kr_gpio_status = IPATH_KREG_OFFSET(GPIOStatus),
  158. .kr_hwdiagctrl = IPATH_KREG_OFFSET(HwDiagCtrl),
  159. .kr_hwerrclear = IPATH_KREG_OFFSET(HwErrClear),
  160. .kr_hwerrmask = IPATH_KREG_OFFSET(HwErrMask),
  161. .kr_hwerrstatus = IPATH_KREG_OFFSET(HwErrStatus),
  162. .kr_ibcctrl = IPATH_KREG_OFFSET(IBCCtrl),
  163. .kr_ibcstatus = IPATH_KREG_OFFSET(IBCStatus),
  164. .kr_intblocked = IPATH_KREG_OFFSET(IntBlocked),
  165. .kr_intclear = IPATH_KREG_OFFSET(IntClear),
  166. .kr_intmask = IPATH_KREG_OFFSET(IntMask),
  167. .kr_intstatus = IPATH_KREG_OFFSET(IntStatus),
  168. .kr_mdio = IPATH_KREG_OFFSET(MDIO),
  169. .kr_pagealign = IPATH_KREG_OFFSET(PageAlign),
  170. .kr_partitionkey = IPATH_KREG_OFFSET(RcvPartitionKey),
  171. .kr_portcnt = IPATH_KREG_OFFSET(PortCnt),
  172. .kr_rcvbthqp = IPATH_KREG_OFFSET(RcvBTHQP),
  173. .kr_rcvbufbase = IPATH_KREG_OFFSET(RcvBufBase),
  174. .kr_rcvbufsize = IPATH_KREG_OFFSET(RcvBufSize),
  175. .kr_rcvctrl = IPATH_KREG_OFFSET(RcvCtrl),
  176. .kr_rcvegrbase = IPATH_KREG_OFFSET(RcvEgrBase),
  177. .kr_rcvegrcnt = IPATH_KREG_OFFSET(RcvEgrCnt),
  178. .kr_rcvhdrcnt = IPATH_KREG_OFFSET(RcvHdrCnt),
  179. .kr_rcvhdrentsize = IPATH_KREG_OFFSET(RcvHdrEntSize),
  180. .kr_rcvhdrsize = IPATH_KREG_OFFSET(RcvHdrSize),
  181. .kr_rcvintmembase = IPATH_KREG_OFFSET(RxIntMemBase),
  182. .kr_rcvintmemsize = IPATH_KREG_OFFSET(RxIntMemSize),
  183. .kr_rcvtidbase = IPATH_KREG_OFFSET(RcvTIDBase),
  184. .kr_rcvtidcnt = IPATH_KREG_OFFSET(RcvTIDCnt),
  185. .kr_revision = IPATH_KREG_OFFSET(Revision),
  186. .kr_scratch = IPATH_KREG_OFFSET(Scratch),
  187. .kr_sendbuffererror = IPATH_KREG_OFFSET(SendBufferError),
  188. .kr_sendctrl = IPATH_KREG_OFFSET(SendCtrl),
  189. .kr_sendpioavailaddr = IPATH_KREG_OFFSET(SendPIOAvailAddr),
  190. .kr_sendpiobufbase = IPATH_KREG_OFFSET(SendPIOBufBase),
  191. .kr_sendpiobufcnt = IPATH_KREG_OFFSET(SendPIOBufCnt),
  192. .kr_sendpiosize = IPATH_KREG_OFFSET(SendPIOSize),
  193. .kr_sendregbase = IPATH_KREG_OFFSET(SendRegBase),
  194. .kr_txintmembase = IPATH_KREG_OFFSET(TxIntMemBase),
  195. .kr_txintmemsize = IPATH_KREG_OFFSET(TxIntMemSize),
  196. .kr_userregbase = IPATH_KREG_OFFSET(UserRegBase),
  197. .kr_serdesconfig0 = IPATH_KREG_OFFSET(SerdesConfig0),
  198. .kr_serdesconfig1 = IPATH_KREG_OFFSET(SerdesConfig1),
  199. .kr_serdesstatus = IPATH_KREG_OFFSET(SerdesStatus),
  200. .kr_xgxsconfig = IPATH_KREG_OFFSET(XGXSConfig),
  201. .kr_ibpllcfg = IPATH_KREG_OFFSET(IBPLLCfg),
  202. /*
  203. * These should not be used directly via ipath_read_kreg64(),
  204. * use them with ipath_read_kreg64_port()
  205. */
  206. .kr_rcvhdraddr = IPATH_KREG_OFFSET(RcvHdrAddr0),
  207. .kr_rcvhdrtailaddr = IPATH_KREG_OFFSET(RcvHdrTailAddr0),
  208. /* The rcvpktled register controls one of the debug port signals, so
  209. * a packet activity LED can be connected to it. */
  210. .kr_rcvpktledcnt = IPATH_KREG_OFFSET(RcvPktLEDCnt),
  211. .kr_pcierbuftestreg0 = IPATH_KREG_OFFSET(PCIeRBufTestReg0),
  212. .kr_pcierbuftestreg1 = IPATH_KREG_OFFSET(PCIeRBufTestReg1),
  213. .kr_pcieq0serdesconfig0 = IPATH_KREG_OFFSET(PCIEQ0SerdesConfig0),
  214. .kr_pcieq0serdesconfig1 = IPATH_KREG_OFFSET(PCIEQ0SerdesConfig1),
  215. .kr_pcieq0serdesstatus = IPATH_KREG_OFFSET(PCIEQ0SerdesStatus),
  216. .kr_pcieq1serdesconfig0 = IPATH_KREG_OFFSET(PCIEQ1SerdesConfig0),
  217. .kr_pcieq1serdesconfig1 = IPATH_KREG_OFFSET(PCIEQ1SerdesConfig1),
  218. .kr_pcieq1serdesstatus = IPATH_KREG_OFFSET(PCIEQ1SerdesStatus)
  219. };
  220. static const struct ipath_cregs ipath_pe_cregs = {
  221. .cr_badformatcnt = IPATH_CREG_OFFSET(RxBadFormatCnt),
  222. .cr_erricrccnt = IPATH_CREG_OFFSET(RxICRCErrCnt),
  223. .cr_errlinkcnt = IPATH_CREG_OFFSET(RxLinkProblemCnt),
  224. .cr_errlpcrccnt = IPATH_CREG_OFFSET(RxLPCRCErrCnt),
  225. .cr_errpkey = IPATH_CREG_OFFSET(RxPKeyMismatchCnt),
  226. .cr_errrcvflowctrlcnt = IPATH_CREG_OFFSET(RxFlowCtrlErrCnt),
  227. .cr_err_rlencnt = IPATH_CREG_OFFSET(RxLenErrCnt),
  228. .cr_errslencnt = IPATH_CREG_OFFSET(TxLenErrCnt),
  229. .cr_errtidfull = IPATH_CREG_OFFSET(RxTIDFullErrCnt),
  230. .cr_errtidvalid = IPATH_CREG_OFFSET(RxTIDValidErrCnt),
  231. .cr_errvcrccnt = IPATH_CREG_OFFSET(RxVCRCErrCnt),
  232. .cr_ibstatuschange = IPATH_CREG_OFFSET(IBStatusChangeCnt),
  233. .cr_intcnt = IPATH_CREG_OFFSET(LBIntCnt),
  234. .cr_invalidrlencnt = IPATH_CREG_OFFSET(RxMaxMinLenErrCnt),
  235. .cr_invalidslencnt = IPATH_CREG_OFFSET(TxMaxMinLenErrCnt),
  236. .cr_lbflowstallcnt = IPATH_CREG_OFFSET(LBFlowStallCnt),
  237. .cr_pktrcvcnt = IPATH_CREG_OFFSET(RxDataPktCnt),
  238. .cr_pktrcvflowctrlcnt = IPATH_CREG_OFFSET(RxFlowPktCnt),
  239. .cr_pktsendcnt = IPATH_CREG_OFFSET(TxDataPktCnt),
  240. .cr_pktsendflowcnt = IPATH_CREG_OFFSET(TxFlowPktCnt),
  241. .cr_portovflcnt = IPATH_CREG_OFFSET(RxP0HdrEgrOvflCnt),
  242. .cr_rcvebpcnt = IPATH_CREG_OFFSET(RxEBPCnt),
  243. .cr_rcvovflcnt = IPATH_CREG_OFFSET(RxBufOvflCnt),
  244. .cr_senddropped = IPATH_CREG_OFFSET(TxDroppedPktCnt),
  245. .cr_sendstallcnt = IPATH_CREG_OFFSET(TxFlowStallCnt),
  246. .cr_sendunderruncnt = IPATH_CREG_OFFSET(TxUnderrunCnt),
  247. .cr_wordrcvcnt = IPATH_CREG_OFFSET(RxDwordCnt),
  248. .cr_wordsendcnt = IPATH_CREG_OFFSET(TxDwordCnt),
  249. .cr_unsupvlcnt = IPATH_CREG_OFFSET(TxUnsupVLErrCnt),
  250. .cr_rxdroppktcnt = IPATH_CREG_OFFSET(RxDroppedPktCnt),
  251. .cr_iblinkerrrecovcnt = IPATH_CREG_OFFSET(IBLinkErrRecoveryCnt),
  252. .cr_iblinkdowncnt = IPATH_CREG_OFFSET(IBLinkDownedCnt),
  253. .cr_ibsymbolerrcnt = IPATH_CREG_OFFSET(IBSymbolErrCnt)
  254. };
  255. /* kr_intstatus, kr_intclear, kr_intmask bits */
  256. #define INFINIPATH_I_RCVURG_MASK ((1U<<5)-1)
  257. #define INFINIPATH_I_RCVAVAIL_MASK ((1U<<5)-1)
  258. /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
  259. #define INFINIPATH_HWE_PCIEMEMPARITYERR_MASK 0x000000000000003fULL
  260. #define INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT 0
  261. #define INFINIPATH_HWE_PCIEPOISONEDTLP 0x0000000010000000ULL
  262. #define INFINIPATH_HWE_PCIECPLTIMEOUT 0x0000000020000000ULL
  263. #define INFINIPATH_HWE_PCIEBUSPARITYXTLH 0x0000000040000000ULL
  264. #define INFINIPATH_HWE_PCIEBUSPARITYXADM 0x0000000080000000ULL
  265. #define INFINIPATH_HWE_PCIEBUSPARITYRADM 0x0000000100000000ULL
  266. #define INFINIPATH_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
  267. #define INFINIPATH_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
  268. #define INFINIPATH_HWE_PCIE1PLLFAILED 0x0400000000000000ULL
  269. #define INFINIPATH_HWE_PCIE0PLLFAILED 0x0800000000000000ULL
  270. #define INFINIPATH_HWE_SERDESPLLFAILED 0x1000000000000000ULL
  271. /* kr_extstatus bits */
  272. #define INFINIPATH_EXTS_FREQSEL 0x2
  273. #define INFINIPATH_EXTS_SERDESSEL 0x4
  274. #define INFINIPATH_EXTS_MEMBIST_ENDTEST 0x0000000000004000
  275. #define INFINIPATH_EXTS_MEMBIST_FOUND 0x0000000000008000
  276. #define _IPATH_GPIO_SDA_NUM 1
  277. #define _IPATH_GPIO_SCL_NUM 0
  278. #define IPATH_GPIO_SDA (1ULL << \
  279. (_IPATH_GPIO_SDA_NUM+INFINIPATH_EXTC_GPIOOE_SHIFT))
  280. #define IPATH_GPIO_SCL (1ULL << \
  281. (_IPATH_GPIO_SCL_NUM+INFINIPATH_EXTC_GPIOOE_SHIFT))
  282. /*
  283. * Rev2 silicon allows suppressing check for ArmLaunch errors.
  284. * this can speed up short packet sends on systems that do
  285. * not guaranteee write-order.
  286. */
  287. #define INFINIPATH_XGXS_SUPPRESS_ARMLAUNCH_ERR (1ULL<<63)
  288. /* 6120 specific hardware errors... */
  289. static const struct ipath_hwerror_msgs ipath_6120_hwerror_msgs[] = {
  290. INFINIPATH_HWE_MSG(PCIEPOISONEDTLP, "PCIe Poisoned TLP"),
  291. INFINIPATH_HWE_MSG(PCIECPLTIMEOUT, "PCIe completion timeout"),
  292. /*
  293. * In practice, it's unlikely wthat we'll see PCIe PLL, or bus
  294. * parity or memory parity error failures, because most likely we
  295. * won't be able to talk to the core of the chip. Nonetheless, we
  296. * might see them, if they are in parts of the PCIe core that aren't
  297. * essential.
  298. */
  299. INFINIPATH_HWE_MSG(PCIE1PLLFAILED, "PCIePLL1"),
  300. INFINIPATH_HWE_MSG(PCIE0PLLFAILED, "PCIePLL0"),
  301. INFINIPATH_HWE_MSG(PCIEBUSPARITYXTLH, "PCIe XTLH core parity"),
  302. INFINIPATH_HWE_MSG(PCIEBUSPARITYXADM, "PCIe ADM TX core parity"),
  303. INFINIPATH_HWE_MSG(PCIEBUSPARITYRADM, "PCIe ADM RX core parity"),
  304. INFINIPATH_HWE_MSG(RXDSYNCMEMPARITYERR, "Rx Dsync"),
  305. INFINIPATH_HWE_MSG(SERDESPLLFAILED, "SerDes PLL"),
  306. };
  307. /**
  308. * ipath_pe_handle_hwerrors - display hardware errors.
  309. * @dd: the infinipath device
  310. * @msg: the output buffer
  311. * @msgl: the size of the output buffer
  312. *
  313. * Use same msg buffer as regular errors to avoid excessive stack
  314. * use. Most hardware errors are catastrophic, but for right now,
  315. * we'll print them and continue. We reuse the same message buffer as
  316. * ipath_handle_errors() to avoid excessive stack usage.
  317. */
  318. static void ipath_pe_handle_hwerrors(struct ipath_devdata *dd, char *msg,
  319. size_t msgl)
  320. {
  321. ipath_err_t hwerrs;
  322. u32 bits, ctrl;
  323. int isfatal = 0;
  324. char bitsmsg[64];
  325. hwerrs = ipath_read_kreg64(dd, dd->ipath_kregs->kr_hwerrstatus);
  326. if (!hwerrs) {
  327. /*
  328. * better than printing cofusing messages
  329. * This seems to be related to clearing the crc error, or
  330. * the pll error during init.
  331. */
  332. ipath_cdbg(VERBOSE, "Called but no hardware errors set\n");
  333. return;
  334. } else if (hwerrs == ~0ULL) {
  335. ipath_dev_err(dd, "Read of hardware error status failed "
  336. "(all bits set); ignoring\n");
  337. return;
  338. }
  339. ipath_stats.sps_hwerrs++;
  340. /* Always clear the error status register, except MEMBISTFAIL,
  341. * regardless of whether we continue or stop using the chip.
  342. * We want that set so we know it failed, even across driver reload.
  343. * We'll still ignore it in the hwerrmask. We do this partly for
  344. * diagnostics, but also for support */
  345. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  346. hwerrs&~INFINIPATH_HWE_MEMBISTFAILED);
  347. hwerrs &= dd->ipath_hwerrmask;
  348. /*
  349. * make sure we get this much out, unless told to be quiet,
  350. * or it's occurred within the last 5 seconds
  351. */
  352. if ((hwerrs & ~dd->ipath_lasthwerror) ||
  353. (ipath_debug & __IPATH_VERBDBG))
  354. dev_info(&dd->pcidev->dev, "Hardware error: hwerr=0x%llx "
  355. "(cleared)\n", (unsigned long long) hwerrs);
  356. dd->ipath_lasthwerror |= hwerrs;
  357. if (hwerrs & ~dd->ipath_hwe_bitsextant)
  358. ipath_dev_err(dd, "hwerror interrupt with unknown errors "
  359. "%llx set\n", (unsigned long long)
  360. (hwerrs & ~dd->ipath_hwe_bitsextant));
  361. ctrl = ipath_read_kreg32(dd, dd->ipath_kregs->kr_control);
  362. if (ctrl & INFINIPATH_C_FREEZEMODE) {
  363. if (hwerrs) {
  364. /*
  365. * if any set that we aren't ignoring only make the
  366. * complaint once, in case it's stuck or recurring,
  367. * and we get here multiple times
  368. */
  369. if (dd->ipath_flags & IPATH_INITTED) {
  370. ipath_dev_err(dd, "Fatal Hardware Error (freeze "
  371. "mode), no longer usable, SN %.16s\n",
  372. dd->ipath_serial);
  373. isfatal = 1;
  374. }
  375. /*
  376. * Mark as having had an error for driver, and also
  377. * for /sys and status word mapped to user programs.
  378. * This marks unit as not usable, until reset
  379. */
  380. *dd->ipath_statusp &= ~IPATH_STATUS_IB_READY;
  381. *dd->ipath_statusp |= IPATH_STATUS_HWERROR;
  382. dd->ipath_flags &= ~IPATH_INITTED;
  383. } else {
  384. ipath_dbg("Clearing freezemode on ignored hardware "
  385. "error\n");
  386. ctrl &= ~INFINIPATH_C_FREEZEMODE;
  387. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  388. ctrl);
  389. }
  390. }
  391. *msg = '\0';
  392. if (hwerrs & INFINIPATH_HWE_MEMBISTFAILED) {
  393. strlcat(msg, "[Memory BIST test failed, InfiniPath hardware unusable]",
  394. msgl);
  395. /* ignore from now on, so disable until driver reloaded */
  396. *dd->ipath_statusp |= IPATH_STATUS_HWERROR;
  397. dd->ipath_hwerrmask &= ~INFINIPATH_HWE_MEMBISTFAILED;
  398. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  399. dd->ipath_hwerrmask);
  400. }
  401. ipath_format_hwerrors(hwerrs,
  402. ipath_6120_hwerror_msgs,
  403. sizeof(ipath_6120_hwerror_msgs)/
  404. sizeof(ipath_6120_hwerror_msgs[0]),
  405. msg, msgl);
  406. if (hwerrs & (INFINIPATH_HWE_PCIEMEMPARITYERR_MASK
  407. << INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT)) {
  408. bits = (u32) ((hwerrs >>
  409. INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT) &
  410. INFINIPATH_HWE_PCIEMEMPARITYERR_MASK);
  411. snprintf(bitsmsg, sizeof bitsmsg,
  412. "[PCIe Mem Parity Errs %x] ", bits);
  413. strlcat(msg, bitsmsg, msgl);
  414. }
  415. #define _IPATH_PLL_FAIL (INFINIPATH_HWE_COREPLL_FBSLIP | \
  416. INFINIPATH_HWE_COREPLL_RFSLIP )
  417. if (hwerrs & _IPATH_PLL_FAIL) {
  418. snprintf(bitsmsg, sizeof bitsmsg,
  419. "[PLL failed (%llx), InfiniPath hardware unusable]",
  420. (unsigned long long) hwerrs & _IPATH_PLL_FAIL);
  421. strlcat(msg, bitsmsg, msgl);
  422. /* ignore from now on, so disable until driver reloaded */
  423. dd->ipath_hwerrmask &= ~(hwerrs & _IPATH_PLL_FAIL);
  424. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  425. dd->ipath_hwerrmask);
  426. }
  427. if (hwerrs & INFINIPATH_HWE_SERDESPLLFAILED) {
  428. /*
  429. * If it occurs, it is left masked since the eternal
  430. * interface is unused
  431. */
  432. dd->ipath_hwerrmask &= ~INFINIPATH_HWE_SERDESPLLFAILED;
  433. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  434. dd->ipath_hwerrmask);
  435. }
  436. ipath_dev_err(dd, "%s hardware error\n", msg);
  437. if (isfatal && !ipath_diag_inuse && dd->ipath_freezemsg) {
  438. /*
  439. * for /sys status file ; if no trailing } is copied, we'll
  440. * know it was truncated.
  441. */
  442. snprintf(dd->ipath_freezemsg, dd->ipath_freezelen,
  443. "{%s}", msg);
  444. }
  445. }
  446. /**
  447. * ipath_pe_boardname - fill in the board name
  448. * @dd: the infinipath device
  449. * @name: the output buffer
  450. * @namelen: the size of the output buffer
  451. *
  452. * info is based on the board revision register
  453. */
  454. static int ipath_pe_boardname(struct ipath_devdata *dd, char *name,
  455. size_t namelen)
  456. {
  457. char *n = NULL;
  458. u8 boardrev = dd->ipath_boardrev;
  459. int ret;
  460. switch (boardrev) {
  461. case 0:
  462. n = "InfiniPath_Emulation";
  463. break;
  464. case 1:
  465. n = "InfiniPath_QLE7140-Bringup";
  466. break;
  467. case 2:
  468. n = "InfiniPath_QLE7140";
  469. break;
  470. case 3:
  471. n = "InfiniPath_QMI7140";
  472. break;
  473. case 4:
  474. n = "InfiniPath_QEM7140";
  475. break;
  476. case 5:
  477. n = "InfiniPath_QMH7140";
  478. break;
  479. default:
  480. ipath_dev_err(dd,
  481. "Don't yet know about board with ID %u\n",
  482. boardrev);
  483. snprintf(name, namelen, "Unknown_InfiniPath_PCIe_%u",
  484. boardrev);
  485. break;
  486. }
  487. if (n)
  488. snprintf(name, namelen, "%s", n);
  489. if (dd->ipath_majrev != 4 || !dd->ipath_minrev || dd->ipath_minrev>2) {
  490. ipath_dev_err(dd, "Unsupported InfiniPath hardware revision %u.%u!\n",
  491. dd->ipath_majrev, dd->ipath_minrev);
  492. ret = 1;
  493. } else
  494. ret = 0;
  495. return ret;
  496. }
  497. /**
  498. * ipath_pe_init_hwerrors - enable hardware errors
  499. * @dd: the infinipath device
  500. *
  501. * now that we have finished initializing everything that might reasonably
  502. * cause a hardware error, and cleared those errors bits as they occur,
  503. * we can enable hardware errors in the mask (potentially enabling
  504. * freeze mode), and enable hardware errors as errors (along with
  505. * everything else) in errormask
  506. */
  507. static void ipath_pe_init_hwerrors(struct ipath_devdata *dd)
  508. {
  509. ipath_err_t val;
  510. u64 extsval;
  511. extsval = ipath_read_kreg64(dd, dd->ipath_kregs->kr_extstatus);
  512. if (!(extsval & INFINIPATH_EXTS_MEMBIST_ENDTEST))
  513. ipath_dev_err(dd, "MemBIST did not complete!\n");
  514. val = ~0ULL; /* barring bugs, all hwerrors become interrupts, */
  515. if (!dd->ipath_boardrev) // no PLL for Emulator
  516. val &= ~INFINIPATH_HWE_SERDESPLLFAILED;
  517. if (dd->ipath_minrev < 2) {
  518. /* workaround bug 9460 in internal interface bus parity
  519. * checking. Fixed (HW bug 9490) in Rev2.
  520. */
  521. val &= ~INFINIPATH_HWE_PCIEBUSPARITYRADM;
  522. }
  523. dd->ipath_hwerrmask = val;
  524. }
  525. /**
  526. * ipath_pe_bringup_serdes - bring up the serdes
  527. * @dd: the infinipath device
  528. */
  529. static int ipath_pe_bringup_serdes(struct ipath_devdata *dd)
  530. {
  531. u64 val, tmp, config1, prev_val;
  532. int ret = 0;
  533. ipath_dbg("Trying to bringup serdes\n");
  534. if (ipath_read_kreg64(dd, dd->ipath_kregs->kr_hwerrstatus) &
  535. INFINIPATH_HWE_SERDESPLLFAILED) {
  536. ipath_dbg("At start, serdes PLL failed bit set "
  537. "in hwerrstatus, clearing and continuing\n");
  538. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  539. INFINIPATH_HWE_SERDESPLLFAILED);
  540. }
  541. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  542. config1 = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig1);
  543. ipath_cdbg(VERBOSE, "SerDes status config0=%llx config1=%llx, "
  544. "xgxsconfig %llx\n", (unsigned long long) val,
  545. (unsigned long long) config1, (unsigned long long)
  546. ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig));
  547. /*
  548. * Force reset on, also set rxdetect enable. Must do before reading
  549. * serdesstatus at least for simulation, or some of the bits in
  550. * serdes status will come back as undefined and cause simulation
  551. * failures
  552. */
  553. val |= INFINIPATH_SERDC0_RESET_PLL | INFINIPATH_SERDC0_RXDETECT_EN
  554. | INFINIPATH_SERDC0_L1PWR_DN;
  555. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  556. /* be sure chip saw it */
  557. tmp = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  558. udelay(5); /* need pll reset set at least for a bit */
  559. /*
  560. * after PLL is reset, set the per-lane Resets and TxIdle and
  561. * clear the PLL reset and rxdetect (to get falling edge).
  562. * Leave L1PWR bits set (permanently)
  563. */
  564. val &= ~(INFINIPATH_SERDC0_RXDETECT_EN | INFINIPATH_SERDC0_RESET_PLL
  565. | INFINIPATH_SERDC0_L1PWR_DN);
  566. val |= INFINIPATH_SERDC0_RESET_MASK | INFINIPATH_SERDC0_TXIDLE;
  567. ipath_cdbg(VERBOSE, "Clearing pll reset and setting lane resets "
  568. "and txidle (%llx)\n", (unsigned long long) val);
  569. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  570. /* be sure chip saw it */
  571. tmp = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  572. /* need PLL reset clear for at least 11 usec before lane
  573. * resets cleared; give it a few more to be sure */
  574. udelay(15);
  575. val &= ~(INFINIPATH_SERDC0_RESET_MASK | INFINIPATH_SERDC0_TXIDLE);
  576. ipath_cdbg(VERBOSE, "Clearing lane resets and txidle "
  577. "(writing %llx)\n", (unsigned long long) val);
  578. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  579. /* be sure chip saw it */
  580. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  581. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  582. prev_val = val;
  583. if (((val >> INFINIPATH_XGXS_MDIOADDR_SHIFT) &
  584. INFINIPATH_XGXS_MDIOADDR_MASK) != 3) {
  585. val &=
  586. ~(INFINIPATH_XGXS_MDIOADDR_MASK <<
  587. INFINIPATH_XGXS_MDIOADDR_SHIFT);
  588. /* MDIO address 3 */
  589. val |= 3ULL << INFINIPATH_XGXS_MDIOADDR_SHIFT;
  590. }
  591. if (val & INFINIPATH_XGXS_RESET) {
  592. val &= ~INFINIPATH_XGXS_RESET;
  593. }
  594. if (((val >> INFINIPATH_XGXS_RX_POL_SHIFT) &
  595. INFINIPATH_XGXS_RX_POL_MASK) != dd->ipath_rx_pol_inv ) {
  596. /* need to compensate for Tx inversion in partner */
  597. val &= ~(INFINIPATH_XGXS_RX_POL_MASK <<
  598. INFINIPATH_XGXS_RX_POL_SHIFT);
  599. val |= dd->ipath_rx_pol_inv <<
  600. INFINIPATH_XGXS_RX_POL_SHIFT;
  601. }
  602. if (dd->ipath_minrev >= 2) {
  603. /* Rev 2. can tolerate multiple writes to PBC, and
  604. * allowing them can provide lower latency on some
  605. * CPUs, but this feature is off by default, only
  606. * turned on by setting D63 of XGXSconfig reg.
  607. * May want to make this conditional more
  608. * fine-grained in future. This is not exactly
  609. * related to XGXS, but where the bit ended up.
  610. */
  611. val |= INFINIPATH_XGXS_SUPPRESS_ARMLAUNCH_ERR;
  612. }
  613. if (val != prev_val)
  614. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  615. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  616. /* clear current and de-emphasis bits */
  617. config1 &= ~0x0ffffffff00ULL;
  618. /* set current to 20ma */
  619. config1 |= 0x00000000000ULL;
  620. /* set de-emphasis to -5.68dB */
  621. config1 |= 0x0cccc000000ULL;
  622. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig1, config1);
  623. ipath_cdbg(VERBOSE, "done: SerDes status config0=%llx "
  624. "config1=%llx, sstatus=%llx xgxs=%llx\n",
  625. (unsigned long long) val, (unsigned long long) config1,
  626. (unsigned long long)
  627. ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesstatus),
  628. (unsigned long long)
  629. ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig));
  630. if (!ipath_waitfor_mdio_cmdready(dd)) {
  631. ipath_write_kreg(
  632. dd, dd->ipath_kregs->kr_mdio,
  633. ipath_mdio_req(IPATH_MDIO_CMD_READ, 31,
  634. IPATH_MDIO_CTRL_XGXS_REG_8, 0));
  635. if (ipath_waitfor_complete(dd, dd->ipath_kregs->kr_mdio,
  636. IPATH_MDIO_DATAVALID, &val))
  637. ipath_dbg("Never got MDIO data for XGXS "
  638. "status read\n");
  639. else
  640. ipath_cdbg(VERBOSE, "MDIO Read reg8, "
  641. "'bank' 31 %x\n", (u32) val);
  642. } else
  643. ipath_dbg("Never got MDIO cmdready for XGXS status read\n");
  644. return ret;
  645. }
  646. /**
  647. * ipath_pe_quiet_serdes - set serdes to txidle
  648. * @dd: the infinipath device
  649. * Called when driver is being unloaded
  650. */
  651. static void ipath_pe_quiet_serdes(struct ipath_devdata *dd)
  652. {
  653. u64 val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  654. val |= INFINIPATH_SERDC0_TXIDLE;
  655. ipath_dbg("Setting TxIdleEn on serdes (config0 = %llx)\n",
  656. (unsigned long long) val);
  657. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  658. }
  659. static int ipath_pe_intconfig(struct ipath_devdata *dd)
  660. {
  661. u64 val;
  662. u32 chiprev;
  663. /*
  664. * If the chip supports added error indication via GPIO pins,
  665. * enable interrupts on those bits so the interrupt routine
  666. * can count the events. Also set flag so interrupt routine
  667. * can know they are expected.
  668. */
  669. chiprev = dd->ipath_revision >> INFINIPATH_R_CHIPREVMINOR_SHIFT;
  670. if ((chiprev & INFINIPATH_R_CHIPREVMINOR_MASK) > 1) {
  671. /* Rev2+ reports extra errors via internal GPIO pins */
  672. dd->ipath_flags |= IPATH_GPIO_ERRINTRS;
  673. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_gpio_mask);
  674. val |= IPATH_GPIO_ERRINTR_MASK;
  675. ipath_write_kreg( dd, dd->ipath_kregs->kr_gpio_mask, val);
  676. }
  677. return 0;
  678. }
  679. /**
  680. * ipath_setup_pe_setextled - set the state of the two external LEDs
  681. * @dd: the infinipath device
  682. * @lst: the L state
  683. * @ltst: the LT state
  684. * These LEDs indicate the physical and logical state of IB link.
  685. * For this chip (at least with recommended board pinouts), LED1
  686. * is Yellow (logical state) and LED2 is Green (physical state),
  687. *
  688. * Note: We try to match the Mellanox HCA LED behavior as best
  689. * we can. Green indicates physical link state is OK (something is
  690. * plugged in, and we can train).
  691. * Amber indicates the link is logically up (ACTIVE).
  692. * Mellanox further blinks the amber LED to indicate data packet
  693. * activity, but we have no hardware support for that, so it would
  694. * require waking up every 10-20 msecs and checking the counters
  695. * on the chip, and then turning the LED off if appropriate. That's
  696. * visible overhead, so not something we will do.
  697. *
  698. */
  699. static void ipath_setup_pe_setextled(struct ipath_devdata *dd, u64 lst,
  700. u64 ltst)
  701. {
  702. u64 extctl;
  703. /* the diags use the LED to indicate diag info, so we leave
  704. * the external LED alone when the diags are running */
  705. if (ipath_diag_inuse)
  706. return;
  707. extctl = dd->ipath_extctrl & ~(INFINIPATH_EXTC_LED1PRIPORT_ON |
  708. INFINIPATH_EXTC_LED2PRIPORT_ON);
  709. if (ltst & INFINIPATH_IBCS_LT_STATE_LINKUP)
  710. extctl |= INFINIPATH_EXTC_LED2PRIPORT_ON;
  711. if (lst == INFINIPATH_IBCS_L_STATE_ACTIVE)
  712. extctl |= INFINIPATH_EXTC_LED1PRIPORT_ON;
  713. dd->ipath_extctrl = extctl;
  714. ipath_write_kreg(dd, dd->ipath_kregs->kr_extctrl, extctl);
  715. }
  716. /**
  717. * ipath_setup_pe_cleanup - clean up any per-chip chip-specific stuff
  718. * @dd: the infinipath device
  719. *
  720. * This is called during driver unload.
  721. * We do the pci_disable_msi here, not in generic code, because it
  722. * isn't used for the HT chips. If we do end up needing pci_enable_msi
  723. * at some point in the future for HT, we'll move the call back
  724. * into the main init_one code.
  725. */
  726. static void ipath_setup_pe_cleanup(struct ipath_devdata *dd)
  727. {
  728. dd->ipath_msi_lo = 0; /* just in case unload fails */
  729. pci_disable_msi(dd->pcidev);
  730. }
  731. /**
  732. * ipath_setup_pe_config - setup PCIe config related stuff
  733. * @dd: the infinipath device
  734. * @pdev: the PCI device
  735. *
  736. * The pci_enable_msi() call will fail on systems with MSI quirks
  737. * such as those with AMD8131, even if the device of interest is not
  738. * attached to that device, (in the 2.6.13 - 2.6.15 kernels, at least, fixed
  739. * late in 2.6.16).
  740. * All that can be done is to edit the kernel source to remove the quirk
  741. * check until that is fixed.
  742. * We do not need to call enable_msi() for our HyperTransport chip,
  743. * even though it uses MSI, and we want to avoid the quirk warning, so
  744. * So we call enable_msi only for PCIe. If we do end up needing
  745. * pci_enable_msi at some point in the future for HT, we'll move the
  746. * call back into the main init_one code.
  747. * We save the msi lo and hi values, so we can restore them after
  748. * chip reset (the kernel PCI infrastructure doesn't yet handle that
  749. * correctly).
  750. */
  751. static int ipath_setup_pe_config(struct ipath_devdata *dd,
  752. struct pci_dev *pdev)
  753. {
  754. int pos, ret;
  755. dd->ipath_msi_lo = 0; /* used as a flag during reset processing */
  756. ret = pci_enable_msi(dd->pcidev);
  757. if (ret)
  758. ipath_dev_err(dd, "pci_enable_msi failed: %d, "
  759. "interrupts may not work\n", ret);
  760. /* continue even if it fails, we may still be OK... */
  761. if ((pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSI))) {
  762. u16 control;
  763. pci_read_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_LO,
  764. &dd->ipath_msi_lo);
  765. pci_read_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_HI,
  766. &dd->ipath_msi_hi);
  767. pci_read_config_word(dd->pcidev, pos + PCI_MSI_FLAGS,
  768. &control);
  769. /* now save the data (vector) info */
  770. pci_read_config_word(dd->pcidev,
  771. pos + ((control & PCI_MSI_FLAGS_64BIT)
  772. ? 12 : 8),
  773. &dd->ipath_msi_data);
  774. ipath_cdbg(VERBOSE, "Read msi data 0x%x from config offset "
  775. "0x%x, control=0x%x\n", dd->ipath_msi_data,
  776. pos + ((control & PCI_MSI_FLAGS_64BIT) ? 12 : 8),
  777. control);
  778. /* we save the cachelinesize also, although it doesn't
  779. * really matter */
  780. pci_read_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE,
  781. &dd->ipath_pci_cacheline);
  782. } else
  783. ipath_dev_err(dd, "Can't find MSI capability, "
  784. "can't save MSI settings for reset\n");
  785. if ((pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_EXP))) {
  786. u16 linkstat;
  787. pci_read_config_word(dd->pcidev, pos + PCI_EXP_LNKSTA,
  788. &linkstat);
  789. linkstat >>= 4;
  790. linkstat &= 0x1f;
  791. if (linkstat != 8)
  792. ipath_dev_err(dd, "PCIe width %u, "
  793. "performance reduced\n", linkstat);
  794. }
  795. else
  796. ipath_dev_err(dd, "Can't find PCI Express "
  797. "capability!\n");
  798. return 0;
  799. }
  800. static void ipath_init_pe_variables(struct ipath_devdata *dd)
  801. {
  802. /*
  803. * bits for selecting i2c direction and values,
  804. * used for I2C serial flash
  805. */
  806. dd->ipath_gpio_sda_num = _IPATH_GPIO_SDA_NUM;
  807. dd->ipath_gpio_scl_num = _IPATH_GPIO_SCL_NUM;
  808. dd->ipath_gpio_sda = IPATH_GPIO_SDA;
  809. dd->ipath_gpio_scl = IPATH_GPIO_SCL;
  810. /* variables for sanity checking interrupt and errors */
  811. dd->ipath_hwe_bitsextant =
  812. (INFINIPATH_HWE_RXEMEMPARITYERR_MASK <<
  813. INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT) |
  814. (INFINIPATH_HWE_PCIEMEMPARITYERR_MASK <<
  815. INFINIPATH_HWE_PCIEMEMPARITYERR_SHIFT) |
  816. INFINIPATH_HWE_PCIE1PLLFAILED |
  817. INFINIPATH_HWE_PCIE0PLLFAILED |
  818. INFINIPATH_HWE_PCIEPOISONEDTLP |
  819. INFINIPATH_HWE_PCIECPLTIMEOUT |
  820. INFINIPATH_HWE_PCIEBUSPARITYXTLH |
  821. INFINIPATH_HWE_PCIEBUSPARITYXADM |
  822. INFINIPATH_HWE_PCIEBUSPARITYRADM |
  823. INFINIPATH_HWE_MEMBISTFAILED |
  824. INFINIPATH_HWE_COREPLL_FBSLIP |
  825. INFINIPATH_HWE_COREPLL_RFSLIP |
  826. INFINIPATH_HWE_SERDESPLLFAILED |
  827. INFINIPATH_HWE_IBCBUSTOSPCPARITYERR |
  828. INFINIPATH_HWE_IBCBUSFRSPCPARITYERR;
  829. dd->ipath_i_bitsextant =
  830. (INFINIPATH_I_RCVURG_MASK << INFINIPATH_I_RCVURG_SHIFT) |
  831. (INFINIPATH_I_RCVAVAIL_MASK <<
  832. INFINIPATH_I_RCVAVAIL_SHIFT) |
  833. INFINIPATH_I_ERROR | INFINIPATH_I_SPIOSENT |
  834. INFINIPATH_I_SPIOBUFAVAIL | INFINIPATH_I_GPIO;
  835. dd->ipath_e_bitsextant =
  836. INFINIPATH_E_RFORMATERR | INFINIPATH_E_RVCRC |
  837. INFINIPATH_E_RICRC | INFINIPATH_E_RMINPKTLEN |
  838. INFINIPATH_E_RMAXPKTLEN | INFINIPATH_E_RLONGPKTLEN |
  839. INFINIPATH_E_RSHORTPKTLEN | INFINIPATH_E_RUNEXPCHAR |
  840. INFINIPATH_E_RUNSUPVL | INFINIPATH_E_REBP |
  841. INFINIPATH_E_RIBFLOW | INFINIPATH_E_RBADVERSION |
  842. INFINIPATH_E_RRCVEGRFULL | INFINIPATH_E_RRCVHDRFULL |
  843. INFINIPATH_E_RBADTID | INFINIPATH_E_RHDRLEN |
  844. INFINIPATH_E_RHDR | INFINIPATH_E_RIBLOSTLINK |
  845. INFINIPATH_E_SMINPKTLEN | INFINIPATH_E_SMAXPKTLEN |
  846. INFINIPATH_E_SUNDERRUN | INFINIPATH_E_SPKTLEN |
  847. INFINIPATH_E_SDROPPEDSMPPKT | INFINIPATH_E_SDROPPEDDATAPKT |
  848. INFINIPATH_E_SPIOARMLAUNCH | INFINIPATH_E_SUNEXPERRPKTNUM |
  849. INFINIPATH_E_SUNSUPVL | INFINIPATH_E_IBSTATUSCHANGED |
  850. INFINIPATH_E_INVALIDADDR | INFINIPATH_E_RESET |
  851. INFINIPATH_E_HARDWARE;
  852. dd->ipath_i_rcvavail_mask = INFINIPATH_I_RCVAVAIL_MASK;
  853. dd->ipath_i_rcvurg_mask = INFINIPATH_I_RCVURG_MASK;
  854. }
  855. /* setup the MSI stuff again after a reset. I'd like to just call
  856. * pci_enable_msi() and request_irq() again, but when I do that,
  857. * the MSI enable bit doesn't get set in the command word, and
  858. * we switch to to a different interrupt vector, which is confusing,
  859. * so I instead just do it all inline. Perhaps somehow can tie this
  860. * into the PCIe hotplug support at some point
  861. * Note, because I'm doing it all here, I don't call pci_disable_msi()
  862. * or free_irq() at the start of ipath_setup_pe_reset().
  863. */
  864. static int ipath_reinit_msi(struct ipath_devdata *dd)
  865. {
  866. int pos;
  867. u16 control;
  868. int ret;
  869. if (!dd->ipath_msi_lo) {
  870. dev_info(&dd->pcidev->dev, "Can't restore MSI config, "
  871. "initial setup failed?\n");
  872. ret = 0;
  873. goto bail;
  874. }
  875. if (!(pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSI))) {
  876. ipath_dev_err(dd, "Can't find MSI capability, "
  877. "can't restore MSI settings\n");
  878. ret = 0;
  879. goto bail;
  880. }
  881. ipath_cdbg(VERBOSE, "Writing msi_lo 0x%x to config offset 0x%x\n",
  882. dd->ipath_msi_lo, pos + PCI_MSI_ADDRESS_LO);
  883. pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_LO,
  884. dd->ipath_msi_lo);
  885. ipath_cdbg(VERBOSE, "Writing msi_lo 0x%x to config offset 0x%x\n",
  886. dd->ipath_msi_hi, pos + PCI_MSI_ADDRESS_HI);
  887. pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_HI,
  888. dd->ipath_msi_hi);
  889. pci_read_config_word(dd->pcidev, pos + PCI_MSI_FLAGS, &control);
  890. if (!(control & PCI_MSI_FLAGS_ENABLE)) {
  891. ipath_cdbg(VERBOSE, "MSI control at off %x was %x, "
  892. "setting MSI enable (%x)\n", pos + PCI_MSI_FLAGS,
  893. control, control | PCI_MSI_FLAGS_ENABLE);
  894. control |= PCI_MSI_FLAGS_ENABLE;
  895. pci_write_config_word(dd->pcidev, pos + PCI_MSI_FLAGS,
  896. control);
  897. }
  898. /* now rewrite the data (vector) info */
  899. pci_write_config_word(dd->pcidev, pos +
  900. ((control & PCI_MSI_FLAGS_64BIT) ? 12 : 8),
  901. dd->ipath_msi_data);
  902. /* we restore the cachelinesize also, although it doesn't really
  903. * matter */
  904. pci_write_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE,
  905. dd->ipath_pci_cacheline);
  906. /* and now set the pci master bit again */
  907. pci_set_master(dd->pcidev);
  908. ret = 1;
  909. bail:
  910. return ret;
  911. }
  912. /* This routine sleeps, so it can only be called from user context, not
  913. * from interrupt context. If we need interrupt context, we can split
  914. * it into two routines.
  915. */
  916. static int ipath_setup_pe_reset(struct ipath_devdata *dd)
  917. {
  918. u64 val;
  919. int i;
  920. int ret;
  921. /* Use ERROR so it shows up in logs, etc. */
  922. ipath_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->ipath_unit);
  923. /* keep chip from being accessed in a few places */
  924. dd->ipath_flags &= ~(IPATH_INITTED|IPATH_PRESENT);
  925. val = dd->ipath_control | INFINIPATH_C_RESET;
  926. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, val);
  927. mb();
  928. for (i = 1; i <= 5; i++) {
  929. int r;
  930. /* allow MBIST, etc. to complete; longer on each retry.
  931. * We sometimes get machine checks from bus timeout if no
  932. * response, so for now, make it *really* long.
  933. */
  934. msleep(1000 + (1 + i) * 2000);
  935. if ((r =
  936. pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_0,
  937. dd->ipath_pcibar0)))
  938. ipath_dev_err(dd, "rewrite of BAR0 failed: %d\n",
  939. r);
  940. if ((r =
  941. pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_1,
  942. dd->ipath_pcibar1)))
  943. ipath_dev_err(dd, "rewrite of BAR1 failed: %d\n",
  944. r);
  945. /* now re-enable memory access */
  946. if ((r = pci_enable_device(dd->pcidev)))
  947. ipath_dev_err(dd, "pci_enable_device failed after "
  948. "reset: %d\n", r);
  949. /* whether it worked or not, mark as present, again */
  950. dd->ipath_flags |= IPATH_PRESENT;
  951. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_revision);
  952. if (val == dd->ipath_revision) {
  953. ipath_cdbg(VERBOSE, "Got matching revision "
  954. "register %llx on try %d\n",
  955. (unsigned long long) val, i);
  956. ret = ipath_reinit_msi(dd);
  957. goto bail;
  958. }
  959. /* Probably getting -1 back */
  960. ipath_dbg("Didn't get expected revision register, "
  961. "got %llx, try %d\n", (unsigned long long) val,
  962. i + 1);
  963. }
  964. ret = 0; /* failed */
  965. bail:
  966. return ret;
  967. }
  968. /**
  969. * ipath_pe_put_tid - write a TID in chip
  970. * @dd: the infinipath device
  971. * @tidptr: pointer to the expected TID (in chip) to udpate
  972. * @tidtype: 0 for eager, 1 for expected
  973. * @pa: physical address of in memory buffer; ipath_tidinvalid if freeing
  974. *
  975. * This exists as a separate routine to allow for special locking etc.
  976. * It's used for both the full cleanup on exit, as well as the normal
  977. * setup and teardown.
  978. */
  979. static void ipath_pe_put_tid(struct ipath_devdata *dd, u64 __iomem *tidptr,
  980. u32 type, unsigned long pa)
  981. {
  982. u32 __iomem *tidp32 = (u32 __iomem *)tidptr;
  983. unsigned long flags = 0; /* keep gcc quiet */
  984. if (pa != dd->ipath_tidinvalid) {
  985. if (pa & ((1U << 11) - 1)) {
  986. dev_info(&dd->pcidev->dev, "BUG: physaddr %lx "
  987. "not 4KB aligned!\n", pa);
  988. return;
  989. }
  990. pa >>= 11;
  991. /* paranoia check */
  992. if (pa & (7<<29))
  993. ipath_dev_err(dd,
  994. "BUG: Physical page address 0x%lx "
  995. "has bits set in 31-29\n", pa);
  996. if (type == 0)
  997. pa |= dd->ipath_tidtemplate;
  998. else /* for now, always full 4KB page */
  999. pa |= 2 << 29;
  1000. }
  1001. /* workaround chip bug 9437 by writing each TID twice
  1002. * and holding a spinlock around the writes, so they don't
  1003. * intermix with other TID (eager or expected) writes
  1004. * Unfortunately, this call can be done from interrupt level
  1005. * for the port 0 eager TIDs, so we have to use irqsave
  1006. */
  1007. spin_lock_irqsave(&dd->ipath_tid_lock, flags);
  1008. ipath_write_kreg(dd, dd->ipath_kregs->kr_scratch, 0xfeeddeaf);
  1009. if (dd->ipath_kregbase)
  1010. writel(pa, tidp32);
  1011. ipath_write_kreg(dd, dd->ipath_kregs->kr_scratch, 0xdeadbeef);
  1012. mmiowb();
  1013. spin_unlock_irqrestore(&dd->ipath_tid_lock, flags);
  1014. }
  1015. /**
  1016. * ipath_pe_put_tid_2 - write a TID in chip, Revision 2 or higher
  1017. * @dd: the infinipath device
  1018. * @tidptr: pointer to the expected TID (in chip) to udpate
  1019. * @tidtype: 0 for eager, 1 for expected
  1020. * @pa: physical address of in memory buffer; ipath_tidinvalid if freeing
  1021. *
  1022. * This exists as a separate routine to allow for selection of the
  1023. * appropriate "flavor". The static calls in cleanup just use the
  1024. * revision-agnostic form, as they are not performance critical.
  1025. */
  1026. static void ipath_pe_put_tid_2(struct ipath_devdata *dd, u64 __iomem *tidptr,
  1027. u32 type, unsigned long pa)
  1028. {
  1029. u32 __iomem *tidp32 = (u32 __iomem *)tidptr;
  1030. if (pa != dd->ipath_tidinvalid) {
  1031. if (pa & ((1U << 11) - 1)) {
  1032. dev_info(&dd->pcidev->dev, "BUG: physaddr %lx "
  1033. "not 2KB aligned!\n", pa);
  1034. return;
  1035. }
  1036. pa >>= 11;
  1037. /* paranoia check */
  1038. if (pa & (7<<29))
  1039. ipath_dev_err(dd,
  1040. "BUG: Physical page address 0x%lx "
  1041. "has bits set in 31-29\n", pa);
  1042. if (type == 0)
  1043. pa |= dd->ipath_tidtemplate;
  1044. else /* for now, always full 4KB page */
  1045. pa |= 2 << 29;
  1046. }
  1047. if (dd->ipath_kregbase)
  1048. writel(pa, tidp32);
  1049. mmiowb();
  1050. }
  1051. /**
  1052. * ipath_pe_clear_tid - clear all TID entries for a port, expected and eager
  1053. * @dd: the infinipath device
  1054. * @port: the port
  1055. *
  1056. * clear all TID entries for a port, expected and eager.
  1057. * Used from ipath_close(). On this chip, TIDs are only 32 bits,
  1058. * not 64, but they are still on 64 bit boundaries, so tidbase
  1059. * is declared as u64 * for the pointer math, even though we write 32 bits
  1060. */
  1061. static void ipath_pe_clear_tids(struct ipath_devdata *dd, unsigned port)
  1062. {
  1063. u64 __iomem *tidbase;
  1064. unsigned long tidinv;
  1065. int i;
  1066. if (!dd->ipath_kregbase)
  1067. return;
  1068. ipath_cdbg(VERBOSE, "Invalidate TIDs for port %u\n", port);
  1069. tidinv = dd->ipath_tidinvalid;
  1070. tidbase = (u64 __iomem *)
  1071. ((char __iomem *)(dd->ipath_kregbase) +
  1072. dd->ipath_rcvtidbase +
  1073. port * dd->ipath_rcvtidcnt * sizeof(*tidbase));
  1074. for (i = 0; i < dd->ipath_rcvtidcnt; i++)
  1075. ipath_pe_put_tid(dd, &tidbase[i], 0, tidinv);
  1076. tidbase = (u64 __iomem *)
  1077. ((char __iomem *)(dd->ipath_kregbase) +
  1078. dd->ipath_rcvegrbase +
  1079. port * dd->ipath_rcvegrcnt * sizeof(*tidbase));
  1080. for (i = 0; i < dd->ipath_rcvegrcnt; i++)
  1081. ipath_pe_put_tid(dd, &tidbase[i], 1, tidinv);
  1082. }
  1083. /**
  1084. * ipath_pe_tidtemplate - setup constants for TID updates
  1085. * @dd: the infinipath device
  1086. *
  1087. * We setup stuff that we use a lot, to avoid calculating each time
  1088. */
  1089. static void ipath_pe_tidtemplate(struct ipath_devdata *dd)
  1090. {
  1091. u32 egrsize = dd->ipath_rcvegrbufsize;
  1092. /* For now, we always allocate 4KB buffers (at init) so we can
  1093. * receive max size packets. We may want a module parameter to
  1094. * specify 2KB or 4KB and/or make be per port instead of per device
  1095. * for those who want to reduce memory footprint. Note that the
  1096. * ipath_rcvhdrentsize size must be large enough to hold the largest
  1097. * IB header (currently 96 bytes) that we expect to handle (plus of
  1098. * course the 2 dwords of RHF).
  1099. */
  1100. if (egrsize == 2048)
  1101. dd->ipath_tidtemplate = 1U << 29;
  1102. else if (egrsize == 4096)
  1103. dd->ipath_tidtemplate = 2U << 29;
  1104. else {
  1105. egrsize = 4096;
  1106. dev_info(&dd->pcidev->dev, "BUG: unsupported egrbufsize "
  1107. "%u, using %u\n", dd->ipath_rcvegrbufsize,
  1108. egrsize);
  1109. dd->ipath_tidtemplate = 2U << 29;
  1110. }
  1111. dd->ipath_tidinvalid = 0;
  1112. }
  1113. static int ipath_pe_early_init(struct ipath_devdata *dd)
  1114. {
  1115. dd->ipath_flags |= IPATH_4BYTE_TID;
  1116. /*
  1117. * For openfabrics, we need to be able to handle an IB header of
  1118. * 24 dwords. HT chip has arbitrary sized receive buffers, so we
  1119. * made them the same size as the PIO buffers. This chip does not
  1120. * handle arbitrary size buffers, so we need the header large enough
  1121. * to handle largest IB header, but still have room for a 2KB MTU
  1122. * standard IB packet.
  1123. */
  1124. dd->ipath_rcvhdrentsize = 24;
  1125. dd->ipath_rcvhdrsize = IPATH_DFLT_RCVHDRSIZE;
  1126. /*
  1127. * To truly support a 4KB MTU (for usermode), we need to
  1128. * bump this to a larger value. For now, we use them for
  1129. * the kernel only.
  1130. */
  1131. dd->ipath_rcvegrbufsize = 2048;
  1132. /*
  1133. * the min() check here is currently a nop, but it may not always
  1134. * be, depending on just how we do ipath_rcvegrbufsize
  1135. */
  1136. dd->ipath_ibmaxlen = min(dd->ipath_piosize2k,
  1137. dd->ipath_rcvegrbufsize +
  1138. (dd->ipath_rcvhdrentsize << 2));
  1139. dd->ipath_init_ibmaxlen = dd->ipath_ibmaxlen;
  1140. /*
  1141. * We can request a receive interrupt for 1 or
  1142. * more packets from current offset. For now, we set this
  1143. * up for a single packet.
  1144. */
  1145. dd->ipath_rhdrhead_intr_off = 1ULL<<32;
  1146. ipath_get_eeprom_info(dd);
  1147. return 0;
  1148. }
  1149. int __attribute__((weak)) ipath_unordered_wc(void)
  1150. {
  1151. return 0;
  1152. }
  1153. /**
  1154. * ipath_init_pe_get_base_info - set chip-specific flags for user code
  1155. * @pd: the infinipath port
  1156. * @kbase: ipath_base_info pointer
  1157. *
  1158. * We set the PCIE flag because the lower bandwidth on PCIe vs
  1159. * HyperTransport can affect some user packet algorithims.
  1160. */
  1161. static int ipath_pe_get_base_info(struct ipath_portdata *pd, void *kbase)
  1162. {
  1163. struct ipath_base_info *kinfo = kbase;
  1164. struct ipath_devdata *dd;
  1165. if (ipath_unordered_wc()) {
  1166. kinfo->spi_runtime_flags |= IPATH_RUNTIME_FORCE_WC_ORDER;
  1167. ipath_cdbg(PROC, "Intel processor, forcing WC order\n");
  1168. }
  1169. else
  1170. ipath_cdbg(PROC, "Not Intel processor, WC ordered\n");
  1171. if (pd == NULL)
  1172. goto done;
  1173. dd = pd->port_dd;
  1174. if (dd != NULL && dd->ipath_minrev >= 2) {
  1175. ipath_cdbg(PROC, "IBA6120 Rev2, allow multiple PBC write\n");
  1176. kinfo->spi_runtime_flags |= IPATH_RUNTIME_PBC_REWRITE;
  1177. ipath_cdbg(PROC, "IBA6120 Rev2, allow loose DMA alignment\n");
  1178. kinfo->spi_runtime_flags |= IPATH_RUNTIME_LOOSE_DMA_ALIGN;
  1179. }
  1180. done:
  1181. kinfo->spi_runtime_flags |= IPATH_RUNTIME_PCIE;
  1182. return 0;
  1183. }
  1184. /**
  1185. * ipath_init_iba6120_funcs - set up the chip-specific function pointers
  1186. * @dd: the infinipath device
  1187. *
  1188. * This is global, and is called directly at init to set up the
  1189. * chip-specific function pointers for later use.
  1190. */
  1191. void ipath_init_iba6120_funcs(struct ipath_devdata *dd)
  1192. {
  1193. dd->ipath_f_intrsetup = ipath_pe_intconfig;
  1194. dd->ipath_f_bus = ipath_setup_pe_config;
  1195. dd->ipath_f_reset = ipath_setup_pe_reset;
  1196. dd->ipath_f_get_boardname = ipath_pe_boardname;
  1197. dd->ipath_f_init_hwerrors = ipath_pe_init_hwerrors;
  1198. dd->ipath_f_early_init = ipath_pe_early_init;
  1199. dd->ipath_f_handle_hwerrors = ipath_pe_handle_hwerrors;
  1200. dd->ipath_f_quiet_serdes = ipath_pe_quiet_serdes;
  1201. dd->ipath_f_bringup_serdes = ipath_pe_bringup_serdes;
  1202. dd->ipath_f_clear_tids = ipath_pe_clear_tids;
  1203. if (dd->ipath_minrev >= 2)
  1204. dd->ipath_f_put_tid = ipath_pe_put_tid_2;
  1205. else
  1206. dd->ipath_f_put_tid = ipath_pe_put_tid;
  1207. dd->ipath_f_cleanup = ipath_setup_pe_cleanup;
  1208. dd->ipath_f_setextled = ipath_setup_pe_setextled;
  1209. dd->ipath_f_get_base_info = ipath_pe_get_base_info;
  1210. /* initialize chip-specific variables */
  1211. dd->ipath_f_tidtemplate = ipath_pe_tidtemplate;
  1212. /*
  1213. * setup the register offsets, since they are different for each
  1214. * chip
  1215. */
  1216. dd->ipath_kregs = &ipath_pe_kregs;
  1217. dd->ipath_cregs = &ipath_pe_cregs;
  1218. ipath_init_pe_variables(dd);
  1219. }