rv770.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  44. {
  45. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  46. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  47. /* Lock the graphics update lock */
  48. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  49. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  50. /* update the scanout addresses */
  51. if (radeon_crtc->crtc_id) {
  52. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  53. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  54. } else {
  55. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  56. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  57. }
  58. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  59. (u32)crtc_base);
  60. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  61. (u32)crtc_base);
  62. /* Wait for update_pending to go high. */
  63. while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
  64. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  65. /* Unlock the lock, so double-buffering can take place inside vblank */
  66. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  67. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  68. /* Return current update_pending status: */
  69. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  70. }
  71. /* get temperature in millidegrees */
  72. int rv770_get_temp(struct radeon_device *rdev)
  73. {
  74. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  75. ASIC_T_SHIFT;
  76. int actual_temp;
  77. if (temp & 0x400)
  78. actual_temp = -256;
  79. else if (temp & 0x200)
  80. actual_temp = 255;
  81. else if (temp & 0x100) {
  82. actual_temp = temp & 0x1ff;
  83. actual_temp |= ~0x1ff;
  84. } else
  85. actual_temp = temp & 0xff;
  86. return (actual_temp * 1000) / 2;
  87. }
  88. void rv770_pm_misc(struct radeon_device *rdev)
  89. {
  90. int req_ps_idx = rdev->pm.requested_power_state_index;
  91. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  92. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  93. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  94. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  95. /* 0xff01 is a flag rather then an actual voltage */
  96. if (voltage->voltage == 0xff01)
  97. return;
  98. if (voltage->voltage != rdev->pm.current_vddc) {
  99. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  100. rdev->pm.current_vddc = voltage->voltage;
  101. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  102. }
  103. }
  104. }
  105. /*
  106. * GART
  107. */
  108. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  109. {
  110. u32 tmp;
  111. int r, i;
  112. if (rdev->gart.table.vram.robj == NULL) {
  113. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  114. return -EINVAL;
  115. }
  116. r = radeon_gart_table_vram_pin(rdev);
  117. if (r)
  118. return r;
  119. radeon_gart_restore(rdev);
  120. /* Setup L2 cache */
  121. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  122. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  123. EFFECTIVE_L2_QUEUE_SIZE(7));
  124. WREG32(VM_L2_CNTL2, 0);
  125. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  126. /* Setup TLB control */
  127. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  128. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  129. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  130. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  131. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  132. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  133. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  134. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  135. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  136. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  137. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  138. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  139. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  140. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  141. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  142. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  143. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  144. (u32)(rdev->dummy_page.addr >> 12));
  145. for (i = 1; i < 7; i++)
  146. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  147. r600_pcie_gart_tlb_flush(rdev);
  148. rdev->gart.ready = true;
  149. return 0;
  150. }
  151. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  152. {
  153. u32 tmp;
  154. int i, r;
  155. /* Disable all tables */
  156. for (i = 0; i < 7; i++)
  157. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  158. /* Setup L2 cache */
  159. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  160. EFFECTIVE_L2_QUEUE_SIZE(7));
  161. WREG32(VM_L2_CNTL2, 0);
  162. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  163. /* Setup TLB control */
  164. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  165. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  166. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  167. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  168. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  169. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  170. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  171. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  172. if (rdev->gart.table.vram.robj) {
  173. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  174. if (likely(r == 0)) {
  175. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  176. radeon_bo_unpin(rdev->gart.table.vram.robj);
  177. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  178. }
  179. }
  180. }
  181. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  182. {
  183. radeon_gart_fini(rdev);
  184. rv770_pcie_gart_disable(rdev);
  185. radeon_gart_table_vram_free(rdev);
  186. }
  187. void rv770_agp_enable(struct radeon_device *rdev)
  188. {
  189. u32 tmp;
  190. int i;
  191. /* Setup L2 cache */
  192. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  193. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  194. EFFECTIVE_L2_QUEUE_SIZE(7));
  195. WREG32(VM_L2_CNTL2, 0);
  196. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  197. /* Setup TLB control */
  198. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  199. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  200. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  201. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  202. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  203. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  204. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  205. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  206. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  207. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  208. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  209. for (i = 0; i < 7; i++)
  210. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  211. }
  212. static void rv770_mc_program(struct radeon_device *rdev)
  213. {
  214. struct rv515_mc_save save;
  215. u32 tmp;
  216. int i, j;
  217. /* Initialize HDP */
  218. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  219. WREG32((0x2c14 + j), 0x00000000);
  220. WREG32((0x2c18 + j), 0x00000000);
  221. WREG32((0x2c1c + j), 0x00000000);
  222. WREG32((0x2c20 + j), 0x00000000);
  223. WREG32((0x2c24 + j), 0x00000000);
  224. }
  225. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  226. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  227. */
  228. tmp = RREG32(HDP_DEBUG1);
  229. rv515_mc_stop(rdev, &save);
  230. if (r600_mc_wait_for_idle(rdev)) {
  231. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  232. }
  233. /* Lockout access through VGA aperture*/
  234. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  235. /* Update configuration */
  236. if (rdev->flags & RADEON_IS_AGP) {
  237. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  238. /* VRAM before AGP */
  239. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  240. rdev->mc.vram_start >> 12);
  241. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  242. rdev->mc.gtt_end >> 12);
  243. } else {
  244. /* VRAM after AGP */
  245. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  246. rdev->mc.gtt_start >> 12);
  247. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  248. rdev->mc.vram_end >> 12);
  249. }
  250. } else {
  251. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  252. rdev->mc.vram_start >> 12);
  253. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  254. rdev->mc.vram_end >> 12);
  255. }
  256. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  257. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  258. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  259. WREG32(MC_VM_FB_LOCATION, tmp);
  260. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  261. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  262. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  263. if (rdev->flags & RADEON_IS_AGP) {
  264. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  265. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  266. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  267. } else {
  268. WREG32(MC_VM_AGP_BASE, 0);
  269. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  270. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  271. }
  272. if (r600_mc_wait_for_idle(rdev)) {
  273. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  274. }
  275. rv515_mc_resume(rdev, &save);
  276. /* we need to own VRAM, so turn off the VGA renderer here
  277. * to stop it overwriting our objects */
  278. rv515_vga_render_disable(rdev);
  279. }
  280. /*
  281. * CP.
  282. */
  283. void r700_cp_stop(struct radeon_device *rdev)
  284. {
  285. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  286. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  287. WREG32(SCRATCH_UMSK, 0);
  288. }
  289. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  290. {
  291. const __be32 *fw_data;
  292. int i;
  293. if (!rdev->me_fw || !rdev->pfp_fw)
  294. return -EINVAL;
  295. r700_cp_stop(rdev);
  296. WREG32(CP_RB_CNTL,
  297. #ifdef __BIG_ENDIAN
  298. BUF_SWAP_32BIT |
  299. #endif
  300. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  301. /* Reset cp */
  302. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  303. RREG32(GRBM_SOFT_RESET);
  304. mdelay(15);
  305. WREG32(GRBM_SOFT_RESET, 0);
  306. fw_data = (const __be32 *)rdev->pfp_fw->data;
  307. WREG32(CP_PFP_UCODE_ADDR, 0);
  308. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  309. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  310. WREG32(CP_PFP_UCODE_ADDR, 0);
  311. fw_data = (const __be32 *)rdev->me_fw->data;
  312. WREG32(CP_ME_RAM_WADDR, 0);
  313. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  314. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  315. WREG32(CP_PFP_UCODE_ADDR, 0);
  316. WREG32(CP_ME_RAM_WADDR, 0);
  317. WREG32(CP_ME_RAM_RADDR, 0);
  318. return 0;
  319. }
  320. void r700_cp_fini(struct radeon_device *rdev)
  321. {
  322. r700_cp_stop(rdev);
  323. radeon_ring_fini(rdev);
  324. }
  325. /*
  326. * Core functions
  327. */
  328. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  329. u32 num_tile_pipes,
  330. u32 num_backends,
  331. u32 backend_disable_mask)
  332. {
  333. u32 backend_map = 0;
  334. u32 enabled_backends_mask;
  335. u32 enabled_backends_count;
  336. u32 cur_pipe;
  337. u32 swizzle_pipe[R7XX_MAX_PIPES];
  338. u32 cur_backend;
  339. u32 i;
  340. bool force_no_swizzle;
  341. if (num_tile_pipes > R7XX_MAX_PIPES)
  342. num_tile_pipes = R7XX_MAX_PIPES;
  343. if (num_tile_pipes < 1)
  344. num_tile_pipes = 1;
  345. if (num_backends > R7XX_MAX_BACKENDS)
  346. num_backends = R7XX_MAX_BACKENDS;
  347. if (num_backends < 1)
  348. num_backends = 1;
  349. enabled_backends_mask = 0;
  350. enabled_backends_count = 0;
  351. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  352. if (((backend_disable_mask >> i) & 1) == 0) {
  353. enabled_backends_mask |= (1 << i);
  354. ++enabled_backends_count;
  355. }
  356. if (enabled_backends_count == num_backends)
  357. break;
  358. }
  359. if (enabled_backends_count == 0) {
  360. enabled_backends_mask = 1;
  361. enabled_backends_count = 1;
  362. }
  363. if (enabled_backends_count != num_backends)
  364. num_backends = enabled_backends_count;
  365. switch (rdev->family) {
  366. case CHIP_RV770:
  367. case CHIP_RV730:
  368. force_no_swizzle = false;
  369. break;
  370. case CHIP_RV710:
  371. case CHIP_RV740:
  372. default:
  373. force_no_swizzle = true;
  374. break;
  375. }
  376. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  377. switch (num_tile_pipes) {
  378. case 1:
  379. swizzle_pipe[0] = 0;
  380. break;
  381. case 2:
  382. swizzle_pipe[0] = 0;
  383. swizzle_pipe[1] = 1;
  384. break;
  385. case 3:
  386. if (force_no_swizzle) {
  387. swizzle_pipe[0] = 0;
  388. swizzle_pipe[1] = 1;
  389. swizzle_pipe[2] = 2;
  390. } else {
  391. swizzle_pipe[0] = 0;
  392. swizzle_pipe[1] = 2;
  393. swizzle_pipe[2] = 1;
  394. }
  395. break;
  396. case 4:
  397. if (force_no_swizzle) {
  398. swizzle_pipe[0] = 0;
  399. swizzle_pipe[1] = 1;
  400. swizzle_pipe[2] = 2;
  401. swizzle_pipe[3] = 3;
  402. } else {
  403. swizzle_pipe[0] = 0;
  404. swizzle_pipe[1] = 2;
  405. swizzle_pipe[2] = 3;
  406. swizzle_pipe[3] = 1;
  407. }
  408. break;
  409. case 5:
  410. if (force_no_swizzle) {
  411. swizzle_pipe[0] = 0;
  412. swizzle_pipe[1] = 1;
  413. swizzle_pipe[2] = 2;
  414. swizzle_pipe[3] = 3;
  415. swizzle_pipe[4] = 4;
  416. } else {
  417. swizzle_pipe[0] = 0;
  418. swizzle_pipe[1] = 2;
  419. swizzle_pipe[2] = 4;
  420. swizzle_pipe[3] = 1;
  421. swizzle_pipe[4] = 3;
  422. }
  423. break;
  424. case 6:
  425. if (force_no_swizzle) {
  426. swizzle_pipe[0] = 0;
  427. swizzle_pipe[1] = 1;
  428. swizzle_pipe[2] = 2;
  429. swizzle_pipe[3] = 3;
  430. swizzle_pipe[4] = 4;
  431. swizzle_pipe[5] = 5;
  432. } else {
  433. swizzle_pipe[0] = 0;
  434. swizzle_pipe[1] = 2;
  435. swizzle_pipe[2] = 4;
  436. swizzle_pipe[3] = 5;
  437. swizzle_pipe[4] = 3;
  438. swizzle_pipe[5] = 1;
  439. }
  440. break;
  441. case 7:
  442. if (force_no_swizzle) {
  443. swizzle_pipe[0] = 0;
  444. swizzle_pipe[1] = 1;
  445. swizzle_pipe[2] = 2;
  446. swizzle_pipe[3] = 3;
  447. swizzle_pipe[4] = 4;
  448. swizzle_pipe[5] = 5;
  449. swizzle_pipe[6] = 6;
  450. } else {
  451. swizzle_pipe[0] = 0;
  452. swizzle_pipe[1] = 2;
  453. swizzle_pipe[2] = 4;
  454. swizzle_pipe[3] = 6;
  455. swizzle_pipe[4] = 3;
  456. swizzle_pipe[5] = 1;
  457. swizzle_pipe[6] = 5;
  458. }
  459. break;
  460. case 8:
  461. if (force_no_swizzle) {
  462. swizzle_pipe[0] = 0;
  463. swizzle_pipe[1] = 1;
  464. swizzle_pipe[2] = 2;
  465. swizzle_pipe[3] = 3;
  466. swizzle_pipe[4] = 4;
  467. swizzle_pipe[5] = 5;
  468. swizzle_pipe[6] = 6;
  469. swizzle_pipe[7] = 7;
  470. } else {
  471. swizzle_pipe[0] = 0;
  472. swizzle_pipe[1] = 2;
  473. swizzle_pipe[2] = 4;
  474. swizzle_pipe[3] = 6;
  475. swizzle_pipe[4] = 3;
  476. swizzle_pipe[5] = 1;
  477. swizzle_pipe[6] = 7;
  478. swizzle_pipe[7] = 5;
  479. }
  480. break;
  481. }
  482. cur_backend = 0;
  483. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  484. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  485. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  486. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  487. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  488. }
  489. return backend_map;
  490. }
  491. static void rv770_gpu_init(struct radeon_device *rdev)
  492. {
  493. int i, j, num_qd_pipes;
  494. u32 ta_aux_cntl;
  495. u32 sx_debug_1;
  496. u32 smx_dc_ctl0;
  497. u32 db_debug3;
  498. u32 num_gs_verts_per_thread;
  499. u32 vgt_gs_per_es;
  500. u32 gs_prim_buffer_depth = 0;
  501. u32 sq_ms_fifo_sizes;
  502. u32 sq_config;
  503. u32 sq_thread_resource_mgmt;
  504. u32 hdp_host_path_cntl;
  505. u32 sq_dyn_gpr_size_simd_ab_0;
  506. u32 backend_map;
  507. u32 gb_tiling_config = 0;
  508. u32 cc_rb_backend_disable = 0;
  509. u32 cc_gc_shader_pipe_config = 0;
  510. u32 mc_arb_ramcfg;
  511. u32 db_debug4;
  512. /* setup chip specs */
  513. switch (rdev->family) {
  514. case CHIP_RV770:
  515. rdev->config.rv770.max_pipes = 4;
  516. rdev->config.rv770.max_tile_pipes = 8;
  517. rdev->config.rv770.max_simds = 10;
  518. rdev->config.rv770.max_backends = 4;
  519. rdev->config.rv770.max_gprs = 256;
  520. rdev->config.rv770.max_threads = 248;
  521. rdev->config.rv770.max_stack_entries = 512;
  522. rdev->config.rv770.max_hw_contexts = 8;
  523. rdev->config.rv770.max_gs_threads = 16 * 2;
  524. rdev->config.rv770.sx_max_export_size = 128;
  525. rdev->config.rv770.sx_max_export_pos_size = 16;
  526. rdev->config.rv770.sx_max_export_smx_size = 112;
  527. rdev->config.rv770.sq_num_cf_insts = 2;
  528. rdev->config.rv770.sx_num_of_sets = 7;
  529. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  530. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  531. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  532. break;
  533. case CHIP_RV730:
  534. rdev->config.rv770.max_pipes = 2;
  535. rdev->config.rv770.max_tile_pipes = 4;
  536. rdev->config.rv770.max_simds = 8;
  537. rdev->config.rv770.max_backends = 2;
  538. rdev->config.rv770.max_gprs = 128;
  539. rdev->config.rv770.max_threads = 248;
  540. rdev->config.rv770.max_stack_entries = 256;
  541. rdev->config.rv770.max_hw_contexts = 8;
  542. rdev->config.rv770.max_gs_threads = 16 * 2;
  543. rdev->config.rv770.sx_max_export_size = 256;
  544. rdev->config.rv770.sx_max_export_pos_size = 32;
  545. rdev->config.rv770.sx_max_export_smx_size = 224;
  546. rdev->config.rv770.sq_num_cf_insts = 2;
  547. rdev->config.rv770.sx_num_of_sets = 7;
  548. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  549. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  550. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  551. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  552. rdev->config.rv770.sx_max_export_pos_size -= 16;
  553. rdev->config.rv770.sx_max_export_smx_size += 16;
  554. }
  555. break;
  556. case CHIP_RV710:
  557. rdev->config.rv770.max_pipes = 2;
  558. rdev->config.rv770.max_tile_pipes = 2;
  559. rdev->config.rv770.max_simds = 2;
  560. rdev->config.rv770.max_backends = 1;
  561. rdev->config.rv770.max_gprs = 256;
  562. rdev->config.rv770.max_threads = 192;
  563. rdev->config.rv770.max_stack_entries = 256;
  564. rdev->config.rv770.max_hw_contexts = 4;
  565. rdev->config.rv770.max_gs_threads = 8 * 2;
  566. rdev->config.rv770.sx_max_export_size = 128;
  567. rdev->config.rv770.sx_max_export_pos_size = 16;
  568. rdev->config.rv770.sx_max_export_smx_size = 112;
  569. rdev->config.rv770.sq_num_cf_insts = 1;
  570. rdev->config.rv770.sx_num_of_sets = 7;
  571. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  572. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  573. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  574. break;
  575. case CHIP_RV740:
  576. rdev->config.rv770.max_pipes = 4;
  577. rdev->config.rv770.max_tile_pipes = 4;
  578. rdev->config.rv770.max_simds = 8;
  579. rdev->config.rv770.max_backends = 4;
  580. rdev->config.rv770.max_gprs = 256;
  581. rdev->config.rv770.max_threads = 248;
  582. rdev->config.rv770.max_stack_entries = 512;
  583. rdev->config.rv770.max_hw_contexts = 8;
  584. rdev->config.rv770.max_gs_threads = 16 * 2;
  585. rdev->config.rv770.sx_max_export_size = 256;
  586. rdev->config.rv770.sx_max_export_pos_size = 32;
  587. rdev->config.rv770.sx_max_export_smx_size = 224;
  588. rdev->config.rv770.sq_num_cf_insts = 2;
  589. rdev->config.rv770.sx_num_of_sets = 7;
  590. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  591. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  592. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  593. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  594. rdev->config.rv770.sx_max_export_pos_size -= 16;
  595. rdev->config.rv770.sx_max_export_smx_size += 16;
  596. }
  597. break;
  598. default:
  599. break;
  600. }
  601. /* Initialize HDP */
  602. j = 0;
  603. for (i = 0; i < 32; i++) {
  604. WREG32((0x2c14 + j), 0x00000000);
  605. WREG32((0x2c18 + j), 0x00000000);
  606. WREG32((0x2c1c + j), 0x00000000);
  607. WREG32((0x2c20 + j), 0x00000000);
  608. WREG32((0x2c24 + j), 0x00000000);
  609. j += 0x18;
  610. }
  611. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  612. /* setup tiling, simd, pipe config */
  613. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  614. switch (rdev->config.rv770.max_tile_pipes) {
  615. case 1:
  616. default:
  617. gb_tiling_config |= PIPE_TILING(0);
  618. break;
  619. case 2:
  620. gb_tiling_config |= PIPE_TILING(1);
  621. break;
  622. case 4:
  623. gb_tiling_config |= PIPE_TILING(2);
  624. break;
  625. case 8:
  626. gb_tiling_config |= PIPE_TILING(3);
  627. break;
  628. }
  629. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  630. if (rdev->family == CHIP_RV770)
  631. gb_tiling_config |= BANK_TILING(1);
  632. else
  633. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  634. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  635. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  636. if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  637. rdev->config.rv770.tiling_group_size = 512;
  638. else
  639. rdev->config.rv770.tiling_group_size = 256;
  640. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  641. gb_tiling_config |= ROW_TILING(3);
  642. gb_tiling_config |= SAMPLE_SPLIT(3);
  643. } else {
  644. gb_tiling_config |=
  645. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  646. gb_tiling_config |=
  647. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  648. }
  649. gb_tiling_config |= BANK_SWAPS(1);
  650. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  651. cc_rb_backend_disable |=
  652. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  653. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  654. cc_gc_shader_pipe_config |=
  655. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  656. cc_gc_shader_pipe_config |=
  657. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  658. if (rdev->family == CHIP_RV740)
  659. backend_map = 0x28;
  660. else
  661. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  662. rdev->config.rv770.max_tile_pipes,
  663. (R7XX_MAX_BACKENDS -
  664. r600_count_pipe_bits((cc_rb_backend_disable &
  665. R7XX_MAX_BACKENDS_MASK) >> 16)),
  666. (cc_rb_backend_disable >> 16));
  667. rdev->config.rv770.tile_config = gb_tiling_config;
  668. rdev->config.rv770.backend_map = backend_map;
  669. gb_tiling_config |= BACKEND_MAP(backend_map);
  670. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  671. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  672. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  673. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  674. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  675. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  676. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  677. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  678. WREG32(CGTS_TCC_DISABLE, 0);
  679. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  680. WREG32(CGTS_USER_TCC_DISABLE, 0);
  681. num_qd_pipes =
  682. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  683. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  684. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  685. /* set HW defaults for 3D engine */
  686. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  687. ROQ_IB2_START(0x2b)));
  688. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  689. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  690. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  691. sx_debug_1 = RREG32(SX_DEBUG_1);
  692. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  693. WREG32(SX_DEBUG_1, sx_debug_1);
  694. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  695. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  696. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  697. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  698. if (rdev->family != CHIP_RV740)
  699. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  700. GS_FLUSH_CTL(4) |
  701. ACK_FLUSH_CTL(3) |
  702. SYNC_FLUSH_CTL));
  703. db_debug3 = RREG32(DB_DEBUG3);
  704. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  705. switch (rdev->family) {
  706. case CHIP_RV770:
  707. case CHIP_RV740:
  708. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  709. break;
  710. case CHIP_RV710:
  711. case CHIP_RV730:
  712. default:
  713. db_debug3 |= DB_CLK_OFF_DELAY(2);
  714. break;
  715. }
  716. WREG32(DB_DEBUG3, db_debug3);
  717. if (rdev->family != CHIP_RV770) {
  718. db_debug4 = RREG32(DB_DEBUG4);
  719. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  720. WREG32(DB_DEBUG4, db_debug4);
  721. }
  722. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  723. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  724. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  725. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  726. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  727. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  728. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  729. WREG32(VGT_NUM_INSTANCES, 1);
  730. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  731. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  732. WREG32(CP_PERFMON_CNTL, 0);
  733. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  734. DONE_FIFO_HIWATER(0xe0) |
  735. ALU_UPDATE_FIFO_HIWATER(0x8));
  736. switch (rdev->family) {
  737. case CHIP_RV770:
  738. case CHIP_RV730:
  739. case CHIP_RV710:
  740. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  741. break;
  742. case CHIP_RV740:
  743. default:
  744. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  745. break;
  746. }
  747. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  748. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  749. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  750. */
  751. sq_config = RREG32(SQ_CONFIG);
  752. sq_config &= ~(PS_PRIO(3) |
  753. VS_PRIO(3) |
  754. GS_PRIO(3) |
  755. ES_PRIO(3));
  756. sq_config |= (DX9_CONSTS |
  757. VC_ENABLE |
  758. EXPORT_SRC_C |
  759. PS_PRIO(0) |
  760. VS_PRIO(1) |
  761. GS_PRIO(2) |
  762. ES_PRIO(3));
  763. if (rdev->family == CHIP_RV710)
  764. /* no vertex cache */
  765. sq_config &= ~VC_ENABLE;
  766. WREG32(SQ_CONFIG, sq_config);
  767. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  768. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  769. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  770. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  771. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  772. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  773. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  774. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  775. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  776. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  777. else
  778. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  779. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  780. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  781. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  782. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  783. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  784. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  785. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  786. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  787. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  788. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  789. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  790. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  791. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  792. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  793. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  794. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  795. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  796. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  797. FORCE_EOV_MAX_REZ_CNT(255)));
  798. if (rdev->family == CHIP_RV710)
  799. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  800. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  801. else
  802. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  803. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  804. switch (rdev->family) {
  805. case CHIP_RV770:
  806. case CHIP_RV730:
  807. case CHIP_RV740:
  808. gs_prim_buffer_depth = 384;
  809. break;
  810. case CHIP_RV710:
  811. gs_prim_buffer_depth = 128;
  812. break;
  813. default:
  814. break;
  815. }
  816. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  817. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  818. /* Max value for this is 256 */
  819. if (vgt_gs_per_es > 256)
  820. vgt_gs_per_es = 256;
  821. WREG32(VGT_ES_PER_GS, 128);
  822. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  823. WREG32(VGT_GS_PER_VS, 2);
  824. /* more default values. 2D/3D driver should adjust as needed */
  825. WREG32(VGT_GS_VERTEX_REUSE, 16);
  826. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  827. WREG32(VGT_STRMOUT_EN, 0);
  828. WREG32(SX_MISC, 0);
  829. WREG32(PA_SC_MODE_CNTL, 0);
  830. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  831. WREG32(PA_SC_AA_CONFIG, 0);
  832. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  833. WREG32(PA_SC_LINE_STIPPLE, 0);
  834. WREG32(SPI_INPUT_Z, 0);
  835. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  836. WREG32(CB_COLOR7_FRAG, 0);
  837. /* clear render buffer base addresses */
  838. WREG32(CB_COLOR0_BASE, 0);
  839. WREG32(CB_COLOR1_BASE, 0);
  840. WREG32(CB_COLOR2_BASE, 0);
  841. WREG32(CB_COLOR3_BASE, 0);
  842. WREG32(CB_COLOR4_BASE, 0);
  843. WREG32(CB_COLOR5_BASE, 0);
  844. WREG32(CB_COLOR6_BASE, 0);
  845. WREG32(CB_COLOR7_BASE, 0);
  846. WREG32(TCP_CNTL, 0);
  847. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  848. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  849. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  850. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  851. NUM_CLIP_SEQ(3)));
  852. }
  853. static int rv770_vram_scratch_init(struct radeon_device *rdev)
  854. {
  855. int r;
  856. u64 gpu_addr;
  857. if (rdev->vram_scratch.robj == NULL) {
  858. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  859. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  860. &rdev->vram_scratch.robj);
  861. if (r) {
  862. return r;
  863. }
  864. }
  865. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  866. if (unlikely(r != 0))
  867. return r;
  868. r = radeon_bo_pin(rdev->vram_scratch.robj,
  869. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  870. if (r) {
  871. radeon_bo_unreserve(rdev->vram_scratch.robj);
  872. return r;
  873. }
  874. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  875. (void **)&rdev->vram_scratch.ptr);
  876. if (r)
  877. radeon_bo_unpin(rdev->vram_scratch.robj);
  878. radeon_bo_unreserve(rdev->vram_scratch.robj);
  879. return r;
  880. }
  881. static void rv770_vram_scratch_fini(struct radeon_device *rdev)
  882. {
  883. int r;
  884. if (rdev->vram_scratch.robj == NULL) {
  885. return;
  886. }
  887. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  888. if (likely(r == 0)) {
  889. radeon_bo_kunmap(rdev->vram_scratch.robj);
  890. radeon_bo_unpin(rdev->vram_scratch.robj);
  891. radeon_bo_unreserve(rdev->vram_scratch.robj);
  892. }
  893. radeon_bo_unref(&rdev->vram_scratch.robj);
  894. }
  895. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  896. {
  897. u64 size_bf, size_af;
  898. if (mc->mc_vram_size > 0xE0000000) {
  899. /* leave room for at least 512M GTT */
  900. dev_warn(rdev->dev, "limiting VRAM\n");
  901. mc->real_vram_size = 0xE0000000;
  902. mc->mc_vram_size = 0xE0000000;
  903. }
  904. if (rdev->flags & RADEON_IS_AGP) {
  905. size_bf = mc->gtt_start;
  906. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  907. if (size_bf > size_af) {
  908. if (mc->mc_vram_size > size_bf) {
  909. dev_warn(rdev->dev, "limiting VRAM\n");
  910. mc->real_vram_size = size_bf;
  911. mc->mc_vram_size = size_bf;
  912. }
  913. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  914. } else {
  915. if (mc->mc_vram_size > size_af) {
  916. dev_warn(rdev->dev, "limiting VRAM\n");
  917. mc->real_vram_size = size_af;
  918. mc->mc_vram_size = size_af;
  919. }
  920. mc->vram_start = mc->gtt_end;
  921. }
  922. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  923. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  924. mc->mc_vram_size >> 20, mc->vram_start,
  925. mc->vram_end, mc->real_vram_size >> 20);
  926. } else {
  927. radeon_vram_location(rdev, &rdev->mc, 0);
  928. rdev->mc.gtt_base_align = 0;
  929. radeon_gtt_location(rdev, mc);
  930. }
  931. }
  932. int rv770_mc_init(struct radeon_device *rdev)
  933. {
  934. u32 tmp;
  935. int chansize, numchan;
  936. /* Get VRAM informations */
  937. rdev->mc.vram_is_ddr = true;
  938. tmp = RREG32(MC_ARB_RAMCFG);
  939. if (tmp & CHANSIZE_OVERRIDE) {
  940. chansize = 16;
  941. } else if (tmp & CHANSIZE_MASK) {
  942. chansize = 64;
  943. } else {
  944. chansize = 32;
  945. }
  946. tmp = RREG32(MC_SHARED_CHMAP);
  947. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  948. case 0:
  949. default:
  950. numchan = 1;
  951. break;
  952. case 1:
  953. numchan = 2;
  954. break;
  955. case 2:
  956. numchan = 4;
  957. break;
  958. case 3:
  959. numchan = 8;
  960. break;
  961. }
  962. rdev->mc.vram_width = numchan * chansize;
  963. /* Could aper size report 0 ? */
  964. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  965. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  966. /* Setup GPU memory space */
  967. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  968. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  969. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  970. r700_vram_gtt_location(rdev, &rdev->mc);
  971. radeon_update_bandwidth_info(rdev);
  972. return 0;
  973. }
  974. static int rv770_startup(struct radeon_device *rdev)
  975. {
  976. int r;
  977. /* enable pcie gen2 link */
  978. rv770_pcie_gen2_enable(rdev);
  979. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  980. r = r600_init_microcode(rdev);
  981. if (r) {
  982. DRM_ERROR("Failed to load firmware!\n");
  983. return r;
  984. }
  985. }
  986. rv770_mc_program(rdev);
  987. if (rdev->flags & RADEON_IS_AGP) {
  988. rv770_agp_enable(rdev);
  989. } else {
  990. r = rv770_pcie_gart_enable(rdev);
  991. if (r)
  992. return r;
  993. }
  994. r = rv770_vram_scratch_init(rdev);
  995. if (r)
  996. return r;
  997. rv770_gpu_init(rdev);
  998. r = r600_blit_init(rdev);
  999. if (r) {
  1000. r600_blit_fini(rdev);
  1001. rdev->asic->copy = NULL;
  1002. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1003. }
  1004. /* allocate wb buffer */
  1005. r = radeon_wb_init(rdev);
  1006. if (r)
  1007. return r;
  1008. /* Enable IRQ */
  1009. r = r600_irq_init(rdev);
  1010. if (r) {
  1011. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1012. radeon_irq_kms_fini(rdev);
  1013. return r;
  1014. }
  1015. r600_irq_set(rdev);
  1016. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1017. if (r)
  1018. return r;
  1019. r = rv770_cp_load_microcode(rdev);
  1020. if (r)
  1021. return r;
  1022. r = r600_cp_resume(rdev);
  1023. if (r)
  1024. return r;
  1025. return 0;
  1026. }
  1027. int rv770_resume(struct radeon_device *rdev)
  1028. {
  1029. int r;
  1030. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1031. * posting will perform necessary task to bring back GPU into good
  1032. * shape.
  1033. */
  1034. /* post card */
  1035. atom_asic_init(rdev->mode_info.atom_context);
  1036. r = rv770_startup(rdev);
  1037. if (r) {
  1038. DRM_ERROR("r600 startup failed on resume\n");
  1039. return r;
  1040. }
  1041. r = r600_ib_test(rdev);
  1042. if (r) {
  1043. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1044. return r;
  1045. }
  1046. r = r600_audio_init(rdev);
  1047. if (r) {
  1048. dev_err(rdev->dev, "radeon: audio init failed\n");
  1049. return r;
  1050. }
  1051. return r;
  1052. }
  1053. int rv770_suspend(struct radeon_device *rdev)
  1054. {
  1055. int r;
  1056. r600_audio_fini(rdev);
  1057. /* FIXME: we should wait for ring to be empty */
  1058. r700_cp_stop(rdev);
  1059. rdev->cp.ready = false;
  1060. r600_irq_suspend(rdev);
  1061. radeon_wb_disable(rdev);
  1062. rv770_pcie_gart_disable(rdev);
  1063. /* unpin shaders bo */
  1064. if (rdev->r600_blit.shader_obj) {
  1065. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1066. if (likely(r == 0)) {
  1067. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1068. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1069. }
  1070. }
  1071. return 0;
  1072. }
  1073. /* Plan is to move initialization in that function and use
  1074. * helper function so that radeon_device_init pretty much
  1075. * do nothing more than calling asic specific function. This
  1076. * should also allow to remove a bunch of callback function
  1077. * like vram_info.
  1078. */
  1079. int rv770_init(struct radeon_device *rdev)
  1080. {
  1081. int r;
  1082. /* This don't do much */
  1083. r = radeon_gem_init(rdev);
  1084. if (r)
  1085. return r;
  1086. /* Read BIOS */
  1087. if (!radeon_get_bios(rdev)) {
  1088. if (ASIC_IS_AVIVO(rdev))
  1089. return -EINVAL;
  1090. }
  1091. /* Must be an ATOMBIOS */
  1092. if (!rdev->is_atom_bios) {
  1093. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1094. return -EINVAL;
  1095. }
  1096. r = radeon_atombios_init(rdev);
  1097. if (r)
  1098. return r;
  1099. /* Post card if necessary */
  1100. if (!radeon_card_posted(rdev)) {
  1101. if (!rdev->bios) {
  1102. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1103. return -EINVAL;
  1104. }
  1105. DRM_INFO("GPU not posted. posting now...\n");
  1106. atom_asic_init(rdev->mode_info.atom_context);
  1107. }
  1108. /* Initialize scratch registers */
  1109. r600_scratch_init(rdev);
  1110. /* Initialize surface registers */
  1111. radeon_surface_init(rdev);
  1112. /* Initialize clocks */
  1113. radeon_get_clock_info(rdev->ddev);
  1114. /* Fence driver */
  1115. r = radeon_fence_driver_init(rdev);
  1116. if (r)
  1117. return r;
  1118. /* initialize AGP */
  1119. if (rdev->flags & RADEON_IS_AGP) {
  1120. r = radeon_agp_init(rdev);
  1121. if (r)
  1122. radeon_agp_disable(rdev);
  1123. }
  1124. r = rv770_mc_init(rdev);
  1125. if (r)
  1126. return r;
  1127. /* Memory manager */
  1128. r = radeon_bo_init(rdev);
  1129. if (r)
  1130. return r;
  1131. r = radeon_irq_kms_init(rdev);
  1132. if (r)
  1133. return r;
  1134. rdev->cp.ring_obj = NULL;
  1135. r600_ring_init(rdev, 1024 * 1024);
  1136. rdev->ih.ring_obj = NULL;
  1137. r600_ih_ring_init(rdev, 64 * 1024);
  1138. r = r600_pcie_gart_init(rdev);
  1139. if (r)
  1140. return r;
  1141. rdev->accel_working = true;
  1142. r = rv770_startup(rdev);
  1143. if (r) {
  1144. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1145. r700_cp_fini(rdev);
  1146. r600_irq_fini(rdev);
  1147. radeon_wb_fini(rdev);
  1148. radeon_irq_kms_fini(rdev);
  1149. rv770_pcie_gart_fini(rdev);
  1150. rdev->accel_working = false;
  1151. }
  1152. if (rdev->accel_working) {
  1153. r = radeon_ib_pool_init(rdev);
  1154. if (r) {
  1155. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1156. rdev->accel_working = false;
  1157. } else {
  1158. r = r600_ib_test(rdev);
  1159. if (r) {
  1160. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1161. rdev->accel_working = false;
  1162. }
  1163. }
  1164. }
  1165. r = r600_audio_init(rdev);
  1166. if (r) {
  1167. dev_err(rdev->dev, "radeon: audio init failed\n");
  1168. return r;
  1169. }
  1170. return 0;
  1171. }
  1172. void rv770_fini(struct radeon_device *rdev)
  1173. {
  1174. r600_blit_fini(rdev);
  1175. r700_cp_fini(rdev);
  1176. r600_irq_fini(rdev);
  1177. radeon_wb_fini(rdev);
  1178. radeon_ib_pool_fini(rdev);
  1179. radeon_irq_kms_fini(rdev);
  1180. rv770_pcie_gart_fini(rdev);
  1181. rv770_vram_scratch_fini(rdev);
  1182. radeon_gem_fini(rdev);
  1183. radeon_fence_driver_fini(rdev);
  1184. radeon_agp_fini(rdev);
  1185. radeon_bo_fini(rdev);
  1186. radeon_atombios_fini(rdev);
  1187. kfree(rdev->bios);
  1188. rdev->bios = NULL;
  1189. }
  1190. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1191. {
  1192. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1193. u16 link_cntl2;
  1194. if (radeon_pcie_gen2 == 0)
  1195. return;
  1196. if (rdev->flags & RADEON_IS_IGP)
  1197. return;
  1198. if (!(rdev->flags & RADEON_IS_PCIE))
  1199. return;
  1200. /* x2 cards have a special sequence */
  1201. if (ASIC_IS_X2(rdev))
  1202. return;
  1203. /* advertise upconfig capability */
  1204. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1205. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1206. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1207. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1208. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1209. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1210. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1211. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1212. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1213. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1214. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1215. } else {
  1216. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1217. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1218. }
  1219. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1220. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1221. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1222. tmp = RREG32(0x541c);
  1223. WREG32(0x541c, tmp | 0x8);
  1224. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1225. link_cntl2 = RREG16(0x4088);
  1226. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1227. link_cntl2 |= 0x2;
  1228. WREG16(0x4088, link_cntl2);
  1229. WREG32(MM_CFGREGS_CNTL, 0);
  1230. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1231. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1232. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1233. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1234. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1235. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1236. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1237. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1238. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1239. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1240. speed_cntl |= LC_GEN2_EN_STRAP;
  1241. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1242. } else {
  1243. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1244. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1245. if (1)
  1246. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1247. else
  1248. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1249. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1250. }
  1251. }