ni.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include <drm/drmP.h>
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include <drm/radeon_drm.h>
  31. #include "nid.h"
  32. #include "atom.h"
  33. #include "ni_reg.h"
  34. #include "cayman_blit_shaders.h"
  35. #include "radeon_ucode.h"
  36. #include "clearstate_cayman.h"
  37. static const u32 tn_rlc_save_restore_register_list[] =
  38. {
  39. 0x98fc,
  40. 0x98f0,
  41. 0x9834,
  42. 0x9838,
  43. 0x9870,
  44. 0x9874,
  45. 0x8a14,
  46. 0x8b24,
  47. 0x8bcc,
  48. 0x8b10,
  49. 0x8c30,
  50. 0x8d00,
  51. 0x8d04,
  52. 0x8c00,
  53. 0x8c04,
  54. 0x8c10,
  55. 0x8c14,
  56. 0x8d8c,
  57. 0x8cf0,
  58. 0x8e38,
  59. 0x9508,
  60. 0x9688,
  61. 0x9608,
  62. 0x960c,
  63. 0x9610,
  64. 0x9614,
  65. 0x88c4,
  66. 0x8978,
  67. 0x88d4,
  68. 0x900c,
  69. 0x9100,
  70. 0x913c,
  71. 0x90e8,
  72. 0x9354,
  73. 0xa008,
  74. 0x98f8,
  75. 0x9148,
  76. 0x914c,
  77. 0x3f94,
  78. 0x98f4,
  79. 0x9b7c,
  80. 0x3f8c,
  81. 0x8950,
  82. 0x8954,
  83. 0x8a18,
  84. 0x8b28,
  85. 0x9144,
  86. 0x3f90,
  87. 0x915c,
  88. 0x9160,
  89. 0x9178,
  90. 0x917c,
  91. 0x9180,
  92. 0x918c,
  93. 0x9190,
  94. 0x9194,
  95. 0x9198,
  96. 0x919c,
  97. 0x91a8,
  98. 0x91ac,
  99. 0x91b0,
  100. 0x91b4,
  101. 0x91b8,
  102. 0x91c4,
  103. 0x91c8,
  104. 0x91cc,
  105. 0x91d0,
  106. 0x91d4,
  107. 0x91e0,
  108. 0x91e4,
  109. 0x91ec,
  110. 0x91f0,
  111. 0x91f4,
  112. 0x9200,
  113. 0x9204,
  114. 0x929c,
  115. 0x8030,
  116. 0x9150,
  117. 0x9a60,
  118. 0x920c,
  119. 0x9210,
  120. 0x9228,
  121. 0x922c,
  122. 0x9244,
  123. 0x9248,
  124. 0x91e8,
  125. 0x9294,
  126. 0x9208,
  127. 0x9224,
  128. 0x9240,
  129. 0x9220,
  130. 0x923c,
  131. 0x9258,
  132. 0x9744,
  133. 0xa200,
  134. 0xa204,
  135. 0xa208,
  136. 0xa20c,
  137. 0x8d58,
  138. 0x9030,
  139. 0x9034,
  140. 0x9038,
  141. 0x903c,
  142. 0x9040,
  143. 0x9654,
  144. 0x897c,
  145. 0xa210,
  146. 0xa214,
  147. 0x9868,
  148. 0xa02c,
  149. 0x9664,
  150. 0x9698,
  151. 0x949c,
  152. 0x8e10,
  153. 0x8e18,
  154. 0x8c50,
  155. 0x8c58,
  156. 0x8c60,
  157. 0x8c68,
  158. 0x89b4,
  159. 0x9830,
  160. 0x802c,
  161. };
  162. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  163. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  164. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  165. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  166. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  167. extern void evergreen_mc_program(struct radeon_device *rdev);
  168. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  169. extern int evergreen_mc_init(struct radeon_device *rdev);
  170. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  171. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  172. extern void evergreen_program_aspm(struct radeon_device *rdev);
  173. extern void sumo_rlc_fini(struct radeon_device *rdev);
  174. extern int sumo_rlc_init(struct radeon_device *rdev);
  175. /* Firmware Names */
  176. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  177. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  178. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  179. MODULE_FIRMWARE("radeon/BARTS_smc.bin");
  180. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  181. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  182. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  183. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  184. MODULE_FIRMWARE("radeon/TURKS_smc.bin");
  185. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  186. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  187. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  188. MODULE_FIRMWARE("radeon/CAICOS_smc.bin");
  189. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  190. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  191. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  192. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  193. MODULE_FIRMWARE("radeon/CAYMAN_smc.bin");
  194. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  195. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  196. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  197. static const u32 cayman_golden_registers2[] =
  198. {
  199. 0x3e5c, 0xffffffff, 0x00000000,
  200. 0x3e48, 0xffffffff, 0x00000000,
  201. 0x3e4c, 0xffffffff, 0x00000000,
  202. 0x3e64, 0xffffffff, 0x00000000,
  203. 0x3e50, 0xffffffff, 0x00000000,
  204. 0x3e60, 0xffffffff, 0x00000000
  205. };
  206. static const u32 cayman_golden_registers[] =
  207. {
  208. 0x5eb4, 0xffffffff, 0x00000002,
  209. 0x5e78, 0x8f311ff1, 0x001000f0,
  210. 0x3f90, 0xffff0000, 0xff000000,
  211. 0x9148, 0xffff0000, 0xff000000,
  212. 0x3f94, 0xffff0000, 0xff000000,
  213. 0x914c, 0xffff0000, 0xff000000,
  214. 0xc78, 0x00000080, 0x00000080,
  215. 0xbd4, 0x70073777, 0x00011003,
  216. 0xd02c, 0xbfffff1f, 0x08421000,
  217. 0xd0b8, 0x73773777, 0x02011003,
  218. 0x5bc0, 0x00200000, 0x50100000,
  219. 0x98f8, 0x33773777, 0x02011003,
  220. 0x98fc, 0xffffffff, 0x76541032,
  221. 0x7030, 0x31000311, 0x00000011,
  222. 0x2f48, 0x33773777, 0x42010001,
  223. 0x6b28, 0x00000010, 0x00000012,
  224. 0x7728, 0x00000010, 0x00000012,
  225. 0x10328, 0x00000010, 0x00000012,
  226. 0x10f28, 0x00000010, 0x00000012,
  227. 0x11b28, 0x00000010, 0x00000012,
  228. 0x12728, 0x00000010, 0x00000012,
  229. 0x240c, 0x000007ff, 0x00000000,
  230. 0x8a14, 0xf000001f, 0x00000007,
  231. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  232. 0x8b10, 0x0000ff0f, 0x00000000,
  233. 0x28a4c, 0x07ffffff, 0x06000000,
  234. 0x10c, 0x00000001, 0x00010003,
  235. 0xa02c, 0xffffffff, 0x0000009b,
  236. 0x913c, 0x0000010f, 0x01000100,
  237. 0x8c04, 0xf8ff00ff, 0x40600060,
  238. 0x28350, 0x00000f01, 0x00000000,
  239. 0x9508, 0x3700001f, 0x00000002,
  240. 0x960c, 0xffffffff, 0x54763210,
  241. 0x88c4, 0x001f3ae3, 0x00000082,
  242. 0x88d0, 0xffffffff, 0x0f40df40,
  243. 0x88d4, 0x0000001f, 0x00000010,
  244. 0x8974, 0xffffffff, 0x00000000
  245. };
  246. static const u32 dvst_golden_registers2[] =
  247. {
  248. 0x8f8, 0xffffffff, 0,
  249. 0x8fc, 0x00380000, 0,
  250. 0x8f8, 0xffffffff, 1,
  251. 0x8fc, 0x0e000000, 0
  252. };
  253. static const u32 dvst_golden_registers[] =
  254. {
  255. 0x690, 0x3fff3fff, 0x20c00033,
  256. 0x918c, 0x0fff0fff, 0x00010006,
  257. 0x91a8, 0x0fff0fff, 0x00010006,
  258. 0x9150, 0xffffdfff, 0x6e944040,
  259. 0x917c, 0x0fff0fff, 0x00030002,
  260. 0x9198, 0x0fff0fff, 0x00030002,
  261. 0x915c, 0x0fff0fff, 0x00010000,
  262. 0x3f90, 0xffff0001, 0xff000000,
  263. 0x9178, 0x0fff0fff, 0x00070000,
  264. 0x9194, 0x0fff0fff, 0x00070000,
  265. 0x9148, 0xffff0001, 0xff000000,
  266. 0x9190, 0x0fff0fff, 0x00090008,
  267. 0x91ac, 0x0fff0fff, 0x00090008,
  268. 0x3f94, 0xffff0000, 0xff000000,
  269. 0x914c, 0xffff0000, 0xff000000,
  270. 0x929c, 0x00000fff, 0x00000001,
  271. 0x55e4, 0xff607fff, 0xfc000100,
  272. 0x8a18, 0xff000fff, 0x00000100,
  273. 0x8b28, 0xff000fff, 0x00000100,
  274. 0x9144, 0xfffc0fff, 0x00000100,
  275. 0x6ed8, 0x00010101, 0x00010000,
  276. 0x9830, 0xffffffff, 0x00000000,
  277. 0x9834, 0xf00fffff, 0x00000400,
  278. 0x9838, 0xfffffffe, 0x00000000,
  279. 0xd0c0, 0xff000fff, 0x00000100,
  280. 0xd02c, 0xbfffff1f, 0x08421000,
  281. 0xd0b8, 0x73773777, 0x12010001,
  282. 0x5bb0, 0x000000f0, 0x00000070,
  283. 0x98f8, 0x73773777, 0x12010001,
  284. 0x98fc, 0xffffffff, 0x00000010,
  285. 0x9b7c, 0x00ff0000, 0x00fc0000,
  286. 0x8030, 0x00001f0f, 0x0000100a,
  287. 0x2f48, 0x73773777, 0x12010001,
  288. 0x2408, 0x00030000, 0x000c007f,
  289. 0x8a14, 0xf000003f, 0x00000007,
  290. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  291. 0x8b10, 0x0000ff0f, 0x00000000,
  292. 0x28a4c, 0x07ffffff, 0x06000000,
  293. 0x4d8, 0x00000fff, 0x00000100,
  294. 0xa008, 0xffffffff, 0x00010000,
  295. 0x913c, 0xffff03ff, 0x01000100,
  296. 0x8c00, 0x000000ff, 0x00000003,
  297. 0x8c04, 0xf8ff00ff, 0x40600060,
  298. 0x8cf0, 0x1fff1fff, 0x08e00410,
  299. 0x28350, 0x00000f01, 0x00000000,
  300. 0x9508, 0xf700071f, 0x00000002,
  301. 0x960c, 0xffffffff, 0x54763210,
  302. 0x20ef8, 0x01ff01ff, 0x00000002,
  303. 0x20e98, 0xfffffbff, 0x00200000,
  304. 0x2015c, 0xffffffff, 0x00000f40,
  305. 0x88c4, 0x001f3ae3, 0x00000082,
  306. 0x8978, 0x3fffffff, 0x04050140,
  307. 0x88d4, 0x0000001f, 0x00000010,
  308. 0x8974, 0xffffffff, 0x00000000
  309. };
  310. static const u32 scrapper_golden_registers[] =
  311. {
  312. 0x690, 0x3fff3fff, 0x20c00033,
  313. 0x918c, 0x0fff0fff, 0x00010006,
  314. 0x918c, 0x0fff0fff, 0x00010006,
  315. 0x91a8, 0x0fff0fff, 0x00010006,
  316. 0x91a8, 0x0fff0fff, 0x00010006,
  317. 0x9150, 0xffffdfff, 0x6e944040,
  318. 0x9150, 0xffffdfff, 0x6e944040,
  319. 0x917c, 0x0fff0fff, 0x00030002,
  320. 0x917c, 0x0fff0fff, 0x00030002,
  321. 0x9198, 0x0fff0fff, 0x00030002,
  322. 0x9198, 0x0fff0fff, 0x00030002,
  323. 0x915c, 0x0fff0fff, 0x00010000,
  324. 0x915c, 0x0fff0fff, 0x00010000,
  325. 0x3f90, 0xffff0001, 0xff000000,
  326. 0x3f90, 0xffff0001, 0xff000000,
  327. 0x9178, 0x0fff0fff, 0x00070000,
  328. 0x9178, 0x0fff0fff, 0x00070000,
  329. 0x9194, 0x0fff0fff, 0x00070000,
  330. 0x9194, 0x0fff0fff, 0x00070000,
  331. 0x9148, 0xffff0001, 0xff000000,
  332. 0x9148, 0xffff0001, 0xff000000,
  333. 0x9190, 0x0fff0fff, 0x00090008,
  334. 0x9190, 0x0fff0fff, 0x00090008,
  335. 0x91ac, 0x0fff0fff, 0x00090008,
  336. 0x91ac, 0x0fff0fff, 0x00090008,
  337. 0x3f94, 0xffff0000, 0xff000000,
  338. 0x3f94, 0xffff0000, 0xff000000,
  339. 0x914c, 0xffff0000, 0xff000000,
  340. 0x914c, 0xffff0000, 0xff000000,
  341. 0x929c, 0x00000fff, 0x00000001,
  342. 0x929c, 0x00000fff, 0x00000001,
  343. 0x55e4, 0xff607fff, 0xfc000100,
  344. 0x8a18, 0xff000fff, 0x00000100,
  345. 0x8a18, 0xff000fff, 0x00000100,
  346. 0x8b28, 0xff000fff, 0x00000100,
  347. 0x8b28, 0xff000fff, 0x00000100,
  348. 0x9144, 0xfffc0fff, 0x00000100,
  349. 0x9144, 0xfffc0fff, 0x00000100,
  350. 0x6ed8, 0x00010101, 0x00010000,
  351. 0x9830, 0xffffffff, 0x00000000,
  352. 0x9830, 0xffffffff, 0x00000000,
  353. 0x9834, 0xf00fffff, 0x00000400,
  354. 0x9834, 0xf00fffff, 0x00000400,
  355. 0x9838, 0xfffffffe, 0x00000000,
  356. 0x9838, 0xfffffffe, 0x00000000,
  357. 0xd0c0, 0xff000fff, 0x00000100,
  358. 0xd02c, 0xbfffff1f, 0x08421000,
  359. 0xd02c, 0xbfffff1f, 0x08421000,
  360. 0xd0b8, 0x73773777, 0x12010001,
  361. 0xd0b8, 0x73773777, 0x12010001,
  362. 0x5bb0, 0x000000f0, 0x00000070,
  363. 0x98f8, 0x73773777, 0x12010001,
  364. 0x98f8, 0x73773777, 0x12010001,
  365. 0x98fc, 0xffffffff, 0x00000010,
  366. 0x98fc, 0xffffffff, 0x00000010,
  367. 0x9b7c, 0x00ff0000, 0x00fc0000,
  368. 0x9b7c, 0x00ff0000, 0x00fc0000,
  369. 0x8030, 0x00001f0f, 0x0000100a,
  370. 0x8030, 0x00001f0f, 0x0000100a,
  371. 0x2f48, 0x73773777, 0x12010001,
  372. 0x2f48, 0x73773777, 0x12010001,
  373. 0x2408, 0x00030000, 0x000c007f,
  374. 0x8a14, 0xf000003f, 0x00000007,
  375. 0x8a14, 0xf000003f, 0x00000007,
  376. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  377. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  378. 0x8b10, 0x0000ff0f, 0x00000000,
  379. 0x8b10, 0x0000ff0f, 0x00000000,
  380. 0x28a4c, 0x07ffffff, 0x06000000,
  381. 0x28a4c, 0x07ffffff, 0x06000000,
  382. 0x4d8, 0x00000fff, 0x00000100,
  383. 0x4d8, 0x00000fff, 0x00000100,
  384. 0xa008, 0xffffffff, 0x00010000,
  385. 0xa008, 0xffffffff, 0x00010000,
  386. 0x913c, 0xffff03ff, 0x01000100,
  387. 0x913c, 0xffff03ff, 0x01000100,
  388. 0x90e8, 0x001fffff, 0x010400c0,
  389. 0x8c00, 0x000000ff, 0x00000003,
  390. 0x8c00, 0x000000ff, 0x00000003,
  391. 0x8c04, 0xf8ff00ff, 0x40600060,
  392. 0x8c04, 0xf8ff00ff, 0x40600060,
  393. 0x8c30, 0x0000000f, 0x00040005,
  394. 0x8cf0, 0x1fff1fff, 0x08e00410,
  395. 0x8cf0, 0x1fff1fff, 0x08e00410,
  396. 0x900c, 0x00ffffff, 0x0017071f,
  397. 0x28350, 0x00000f01, 0x00000000,
  398. 0x28350, 0x00000f01, 0x00000000,
  399. 0x9508, 0xf700071f, 0x00000002,
  400. 0x9508, 0xf700071f, 0x00000002,
  401. 0x9688, 0x00300000, 0x0017000f,
  402. 0x960c, 0xffffffff, 0x54763210,
  403. 0x960c, 0xffffffff, 0x54763210,
  404. 0x20ef8, 0x01ff01ff, 0x00000002,
  405. 0x20e98, 0xfffffbff, 0x00200000,
  406. 0x2015c, 0xffffffff, 0x00000f40,
  407. 0x88c4, 0x001f3ae3, 0x00000082,
  408. 0x88c4, 0x001f3ae3, 0x00000082,
  409. 0x8978, 0x3fffffff, 0x04050140,
  410. 0x8978, 0x3fffffff, 0x04050140,
  411. 0x88d4, 0x0000001f, 0x00000010,
  412. 0x88d4, 0x0000001f, 0x00000010,
  413. 0x8974, 0xffffffff, 0x00000000,
  414. 0x8974, 0xffffffff, 0x00000000
  415. };
  416. static void ni_init_golden_registers(struct radeon_device *rdev)
  417. {
  418. switch (rdev->family) {
  419. case CHIP_CAYMAN:
  420. radeon_program_register_sequence(rdev,
  421. cayman_golden_registers,
  422. (const u32)ARRAY_SIZE(cayman_golden_registers));
  423. radeon_program_register_sequence(rdev,
  424. cayman_golden_registers2,
  425. (const u32)ARRAY_SIZE(cayman_golden_registers2));
  426. break;
  427. case CHIP_ARUBA:
  428. if ((rdev->pdev->device == 0x9900) ||
  429. (rdev->pdev->device == 0x9901) ||
  430. (rdev->pdev->device == 0x9903) ||
  431. (rdev->pdev->device == 0x9904) ||
  432. (rdev->pdev->device == 0x9905) ||
  433. (rdev->pdev->device == 0x9906) ||
  434. (rdev->pdev->device == 0x9907) ||
  435. (rdev->pdev->device == 0x9908) ||
  436. (rdev->pdev->device == 0x9909) ||
  437. (rdev->pdev->device == 0x990A) ||
  438. (rdev->pdev->device == 0x990B) ||
  439. (rdev->pdev->device == 0x990C) ||
  440. (rdev->pdev->device == 0x990D) ||
  441. (rdev->pdev->device == 0x990E) ||
  442. (rdev->pdev->device == 0x990F) ||
  443. (rdev->pdev->device == 0x9910) ||
  444. (rdev->pdev->device == 0x9913) ||
  445. (rdev->pdev->device == 0x9917) ||
  446. (rdev->pdev->device == 0x9918)) {
  447. radeon_program_register_sequence(rdev,
  448. dvst_golden_registers,
  449. (const u32)ARRAY_SIZE(dvst_golden_registers));
  450. radeon_program_register_sequence(rdev,
  451. dvst_golden_registers2,
  452. (const u32)ARRAY_SIZE(dvst_golden_registers2));
  453. } else {
  454. radeon_program_register_sequence(rdev,
  455. scrapper_golden_registers,
  456. (const u32)ARRAY_SIZE(scrapper_golden_registers));
  457. radeon_program_register_sequence(rdev,
  458. dvst_golden_registers2,
  459. (const u32)ARRAY_SIZE(dvst_golden_registers2));
  460. }
  461. break;
  462. default:
  463. break;
  464. }
  465. }
  466. #define BTC_IO_MC_REGS_SIZE 29
  467. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  468. {0x00000077, 0xff010100},
  469. {0x00000078, 0x00000000},
  470. {0x00000079, 0x00001434},
  471. {0x0000007a, 0xcc08ec08},
  472. {0x0000007b, 0x00040000},
  473. {0x0000007c, 0x000080c0},
  474. {0x0000007d, 0x09000000},
  475. {0x0000007e, 0x00210404},
  476. {0x00000081, 0x08a8e800},
  477. {0x00000082, 0x00030444},
  478. {0x00000083, 0x00000000},
  479. {0x00000085, 0x00000001},
  480. {0x00000086, 0x00000002},
  481. {0x00000087, 0x48490000},
  482. {0x00000088, 0x20244647},
  483. {0x00000089, 0x00000005},
  484. {0x0000008b, 0x66030000},
  485. {0x0000008c, 0x00006603},
  486. {0x0000008d, 0x00000100},
  487. {0x0000008f, 0x00001c0a},
  488. {0x00000090, 0xff000001},
  489. {0x00000094, 0x00101101},
  490. {0x00000095, 0x00000fff},
  491. {0x00000096, 0x00116fff},
  492. {0x00000097, 0x60010000},
  493. {0x00000098, 0x10010000},
  494. {0x00000099, 0x00006000},
  495. {0x0000009a, 0x00001000},
  496. {0x0000009f, 0x00946a00}
  497. };
  498. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  499. {0x00000077, 0xff010100},
  500. {0x00000078, 0x00000000},
  501. {0x00000079, 0x00001434},
  502. {0x0000007a, 0xcc08ec08},
  503. {0x0000007b, 0x00040000},
  504. {0x0000007c, 0x000080c0},
  505. {0x0000007d, 0x09000000},
  506. {0x0000007e, 0x00210404},
  507. {0x00000081, 0x08a8e800},
  508. {0x00000082, 0x00030444},
  509. {0x00000083, 0x00000000},
  510. {0x00000085, 0x00000001},
  511. {0x00000086, 0x00000002},
  512. {0x00000087, 0x48490000},
  513. {0x00000088, 0x20244647},
  514. {0x00000089, 0x00000005},
  515. {0x0000008b, 0x66030000},
  516. {0x0000008c, 0x00006603},
  517. {0x0000008d, 0x00000100},
  518. {0x0000008f, 0x00001c0a},
  519. {0x00000090, 0xff000001},
  520. {0x00000094, 0x00101101},
  521. {0x00000095, 0x00000fff},
  522. {0x00000096, 0x00116fff},
  523. {0x00000097, 0x60010000},
  524. {0x00000098, 0x10010000},
  525. {0x00000099, 0x00006000},
  526. {0x0000009a, 0x00001000},
  527. {0x0000009f, 0x00936a00}
  528. };
  529. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  530. {0x00000077, 0xff010100},
  531. {0x00000078, 0x00000000},
  532. {0x00000079, 0x00001434},
  533. {0x0000007a, 0xcc08ec08},
  534. {0x0000007b, 0x00040000},
  535. {0x0000007c, 0x000080c0},
  536. {0x0000007d, 0x09000000},
  537. {0x0000007e, 0x00210404},
  538. {0x00000081, 0x08a8e800},
  539. {0x00000082, 0x00030444},
  540. {0x00000083, 0x00000000},
  541. {0x00000085, 0x00000001},
  542. {0x00000086, 0x00000002},
  543. {0x00000087, 0x48490000},
  544. {0x00000088, 0x20244647},
  545. {0x00000089, 0x00000005},
  546. {0x0000008b, 0x66030000},
  547. {0x0000008c, 0x00006603},
  548. {0x0000008d, 0x00000100},
  549. {0x0000008f, 0x00001c0a},
  550. {0x00000090, 0xff000001},
  551. {0x00000094, 0x00101101},
  552. {0x00000095, 0x00000fff},
  553. {0x00000096, 0x00116fff},
  554. {0x00000097, 0x60010000},
  555. {0x00000098, 0x10010000},
  556. {0x00000099, 0x00006000},
  557. {0x0000009a, 0x00001000},
  558. {0x0000009f, 0x00916a00}
  559. };
  560. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  561. {0x00000077, 0xff010100},
  562. {0x00000078, 0x00000000},
  563. {0x00000079, 0x00001434},
  564. {0x0000007a, 0xcc08ec08},
  565. {0x0000007b, 0x00040000},
  566. {0x0000007c, 0x000080c0},
  567. {0x0000007d, 0x09000000},
  568. {0x0000007e, 0x00210404},
  569. {0x00000081, 0x08a8e800},
  570. {0x00000082, 0x00030444},
  571. {0x00000083, 0x00000000},
  572. {0x00000085, 0x00000001},
  573. {0x00000086, 0x00000002},
  574. {0x00000087, 0x48490000},
  575. {0x00000088, 0x20244647},
  576. {0x00000089, 0x00000005},
  577. {0x0000008b, 0x66030000},
  578. {0x0000008c, 0x00006603},
  579. {0x0000008d, 0x00000100},
  580. {0x0000008f, 0x00001c0a},
  581. {0x00000090, 0xff000001},
  582. {0x00000094, 0x00101101},
  583. {0x00000095, 0x00000fff},
  584. {0x00000096, 0x00116fff},
  585. {0x00000097, 0x60010000},
  586. {0x00000098, 0x10010000},
  587. {0x00000099, 0x00006000},
  588. {0x0000009a, 0x00001000},
  589. {0x0000009f, 0x00976b00}
  590. };
  591. int ni_mc_load_microcode(struct radeon_device *rdev)
  592. {
  593. const __be32 *fw_data;
  594. u32 mem_type, running, blackout = 0;
  595. u32 *io_mc_regs;
  596. int i, ucode_size, regs_size;
  597. if (!rdev->mc_fw)
  598. return -EINVAL;
  599. switch (rdev->family) {
  600. case CHIP_BARTS:
  601. io_mc_regs = (u32 *)&barts_io_mc_regs;
  602. ucode_size = BTC_MC_UCODE_SIZE;
  603. regs_size = BTC_IO_MC_REGS_SIZE;
  604. break;
  605. case CHIP_TURKS:
  606. io_mc_regs = (u32 *)&turks_io_mc_regs;
  607. ucode_size = BTC_MC_UCODE_SIZE;
  608. regs_size = BTC_IO_MC_REGS_SIZE;
  609. break;
  610. case CHIP_CAICOS:
  611. default:
  612. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  613. ucode_size = BTC_MC_UCODE_SIZE;
  614. regs_size = BTC_IO_MC_REGS_SIZE;
  615. break;
  616. case CHIP_CAYMAN:
  617. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  618. ucode_size = CAYMAN_MC_UCODE_SIZE;
  619. regs_size = BTC_IO_MC_REGS_SIZE;
  620. break;
  621. }
  622. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  623. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  624. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  625. if (running) {
  626. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  627. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  628. }
  629. /* reset the engine and set to writable */
  630. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  631. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  632. /* load mc io regs */
  633. for (i = 0; i < regs_size; i++) {
  634. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  635. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  636. }
  637. /* load the MC ucode */
  638. fw_data = (const __be32 *)rdev->mc_fw->data;
  639. for (i = 0; i < ucode_size; i++)
  640. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  641. /* put the engine back into the active state */
  642. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  643. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  644. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  645. /* wait for training to complete */
  646. for (i = 0; i < rdev->usec_timeout; i++) {
  647. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  648. break;
  649. udelay(1);
  650. }
  651. if (running)
  652. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  653. }
  654. return 0;
  655. }
  656. int ni_init_microcode(struct radeon_device *rdev)
  657. {
  658. const char *chip_name;
  659. const char *rlc_chip_name;
  660. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  661. size_t smc_req_size = 0;
  662. char fw_name[30];
  663. int err;
  664. DRM_DEBUG("\n");
  665. switch (rdev->family) {
  666. case CHIP_BARTS:
  667. chip_name = "BARTS";
  668. rlc_chip_name = "BTC";
  669. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  670. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  671. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  672. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  673. smc_req_size = ALIGN(BARTS_SMC_UCODE_SIZE, 4);
  674. break;
  675. case CHIP_TURKS:
  676. chip_name = "TURKS";
  677. rlc_chip_name = "BTC";
  678. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  679. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  680. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  681. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  682. smc_req_size = ALIGN(TURKS_SMC_UCODE_SIZE, 4);
  683. break;
  684. case CHIP_CAICOS:
  685. chip_name = "CAICOS";
  686. rlc_chip_name = "BTC";
  687. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  688. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  689. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  690. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  691. smc_req_size = ALIGN(CAICOS_SMC_UCODE_SIZE, 4);
  692. break;
  693. case CHIP_CAYMAN:
  694. chip_name = "CAYMAN";
  695. rlc_chip_name = "CAYMAN";
  696. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  697. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  698. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  699. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  700. smc_req_size = ALIGN(CAYMAN_SMC_UCODE_SIZE, 4);
  701. break;
  702. case CHIP_ARUBA:
  703. chip_name = "ARUBA";
  704. rlc_chip_name = "ARUBA";
  705. /* pfp/me same size as CAYMAN */
  706. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  707. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  708. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  709. mc_req_size = 0;
  710. break;
  711. default: BUG();
  712. }
  713. DRM_INFO("Loading %s Microcode\n", chip_name);
  714. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  715. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  716. if (err)
  717. goto out;
  718. if (rdev->pfp_fw->size != pfp_req_size) {
  719. printk(KERN_ERR
  720. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  721. rdev->pfp_fw->size, fw_name);
  722. err = -EINVAL;
  723. goto out;
  724. }
  725. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  726. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  727. if (err)
  728. goto out;
  729. if (rdev->me_fw->size != me_req_size) {
  730. printk(KERN_ERR
  731. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  732. rdev->me_fw->size, fw_name);
  733. err = -EINVAL;
  734. }
  735. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  736. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  737. if (err)
  738. goto out;
  739. if (rdev->rlc_fw->size != rlc_req_size) {
  740. printk(KERN_ERR
  741. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  742. rdev->rlc_fw->size, fw_name);
  743. err = -EINVAL;
  744. }
  745. /* no MC ucode on TN */
  746. if (!(rdev->flags & RADEON_IS_IGP)) {
  747. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  748. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  749. if (err)
  750. goto out;
  751. if (rdev->mc_fw->size != mc_req_size) {
  752. printk(KERN_ERR
  753. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  754. rdev->mc_fw->size, fw_name);
  755. err = -EINVAL;
  756. }
  757. }
  758. if ((rdev->family >= CHIP_BARTS) && (rdev->family <= CHIP_CAYMAN)) {
  759. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  760. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  761. if (err) {
  762. printk(KERN_ERR
  763. "smc: error loading firmware \"%s\"\n",
  764. fw_name);
  765. release_firmware(rdev->smc_fw);
  766. rdev->smc_fw = NULL;
  767. } else if (rdev->smc_fw->size != smc_req_size) {
  768. printk(KERN_ERR
  769. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  770. rdev->mc_fw->size, fw_name);
  771. err = -EINVAL;
  772. }
  773. }
  774. out:
  775. if (err) {
  776. if (err != -EINVAL)
  777. printk(KERN_ERR
  778. "ni_cp: Failed to load firmware \"%s\"\n",
  779. fw_name);
  780. release_firmware(rdev->pfp_fw);
  781. rdev->pfp_fw = NULL;
  782. release_firmware(rdev->me_fw);
  783. rdev->me_fw = NULL;
  784. release_firmware(rdev->rlc_fw);
  785. rdev->rlc_fw = NULL;
  786. release_firmware(rdev->mc_fw);
  787. rdev->mc_fw = NULL;
  788. }
  789. return err;
  790. }
  791. int tn_get_temp(struct radeon_device *rdev)
  792. {
  793. u32 temp = RREG32_SMC(TN_CURRENT_GNB_TEMP) & 0x7ff;
  794. int actual_temp = (temp / 8) - 49;
  795. return actual_temp * 1000;
  796. }
  797. /*
  798. * Core functions
  799. */
  800. static void cayman_gpu_init(struct radeon_device *rdev)
  801. {
  802. u32 gb_addr_config = 0;
  803. u32 mc_shared_chmap, mc_arb_ramcfg;
  804. u32 cgts_tcc_disable;
  805. u32 sx_debug_1;
  806. u32 smx_dc_ctl0;
  807. u32 cgts_sm_ctrl_reg;
  808. u32 hdp_host_path_cntl;
  809. u32 tmp;
  810. u32 disabled_rb_mask;
  811. int i, j;
  812. switch (rdev->family) {
  813. case CHIP_CAYMAN:
  814. rdev->config.cayman.max_shader_engines = 2;
  815. rdev->config.cayman.max_pipes_per_simd = 4;
  816. rdev->config.cayman.max_tile_pipes = 8;
  817. rdev->config.cayman.max_simds_per_se = 12;
  818. rdev->config.cayman.max_backends_per_se = 4;
  819. rdev->config.cayman.max_texture_channel_caches = 8;
  820. rdev->config.cayman.max_gprs = 256;
  821. rdev->config.cayman.max_threads = 256;
  822. rdev->config.cayman.max_gs_threads = 32;
  823. rdev->config.cayman.max_stack_entries = 512;
  824. rdev->config.cayman.sx_num_of_sets = 8;
  825. rdev->config.cayman.sx_max_export_size = 256;
  826. rdev->config.cayman.sx_max_export_pos_size = 64;
  827. rdev->config.cayman.sx_max_export_smx_size = 192;
  828. rdev->config.cayman.max_hw_contexts = 8;
  829. rdev->config.cayman.sq_num_cf_insts = 2;
  830. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  831. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  832. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  833. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  834. break;
  835. case CHIP_ARUBA:
  836. default:
  837. rdev->config.cayman.max_shader_engines = 1;
  838. rdev->config.cayman.max_pipes_per_simd = 4;
  839. rdev->config.cayman.max_tile_pipes = 2;
  840. if ((rdev->pdev->device == 0x9900) ||
  841. (rdev->pdev->device == 0x9901) ||
  842. (rdev->pdev->device == 0x9905) ||
  843. (rdev->pdev->device == 0x9906) ||
  844. (rdev->pdev->device == 0x9907) ||
  845. (rdev->pdev->device == 0x9908) ||
  846. (rdev->pdev->device == 0x9909) ||
  847. (rdev->pdev->device == 0x990B) ||
  848. (rdev->pdev->device == 0x990C) ||
  849. (rdev->pdev->device == 0x990F) ||
  850. (rdev->pdev->device == 0x9910) ||
  851. (rdev->pdev->device == 0x9917) ||
  852. (rdev->pdev->device == 0x9999) ||
  853. (rdev->pdev->device == 0x999C)) {
  854. rdev->config.cayman.max_simds_per_se = 6;
  855. rdev->config.cayman.max_backends_per_se = 2;
  856. } else if ((rdev->pdev->device == 0x9903) ||
  857. (rdev->pdev->device == 0x9904) ||
  858. (rdev->pdev->device == 0x990A) ||
  859. (rdev->pdev->device == 0x990D) ||
  860. (rdev->pdev->device == 0x990E) ||
  861. (rdev->pdev->device == 0x9913) ||
  862. (rdev->pdev->device == 0x9918) ||
  863. (rdev->pdev->device == 0x999D)) {
  864. rdev->config.cayman.max_simds_per_se = 4;
  865. rdev->config.cayman.max_backends_per_se = 2;
  866. } else if ((rdev->pdev->device == 0x9919) ||
  867. (rdev->pdev->device == 0x9990) ||
  868. (rdev->pdev->device == 0x9991) ||
  869. (rdev->pdev->device == 0x9994) ||
  870. (rdev->pdev->device == 0x9995) ||
  871. (rdev->pdev->device == 0x9996) ||
  872. (rdev->pdev->device == 0x999A) ||
  873. (rdev->pdev->device == 0x99A0)) {
  874. rdev->config.cayman.max_simds_per_se = 3;
  875. rdev->config.cayman.max_backends_per_se = 1;
  876. } else {
  877. rdev->config.cayman.max_simds_per_se = 2;
  878. rdev->config.cayman.max_backends_per_se = 1;
  879. }
  880. rdev->config.cayman.max_texture_channel_caches = 2;
  881. rdev->config.cayman.max_gprs = 256;
  882. rdev->config.cayman.max_threads = 256;
  883. rdev->config.cayman.max_gs_threads = 32;
  884. rdev->config.cayman.max_stack_entries = 512;
  885. rdev->config.cayman.sx_num_of_sets = 8;
  886. rdev->config.cayman.sx_max_export_size = 256;
  887. rdev->config.cayman.sx_max_export_pos_size = 64;
  888. rdev->config.cayman.sx_max_export_smx_size = 192;
  889. rdev->config.cayman.max_hw_contexts = 8;
  890. rdev->config.cayman.sq_num_cf_insts = 2;
  891. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  892. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  893. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  894. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  895. break;
  896. }
  897. /* Initialize HDP */
  898. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  899. WREG32((0x2c14 + j), 0x00000000);
  900. WREG32((0x2c18 + j), 0x00000000);
  901. WREG32((0x2c1c + j), 0x00000000);
  902. WREG32((0x2c20 + j), 0x00000000);
  903. WREG32((0x2c24 + j), 0x00000000);
  904. }
  905. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  906. evergreen_fix_pci_max_read_req_size(rdev);
  907. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  908. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  909. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  910. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  911. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  912. rdev->config.cayman.mem_row_size_in_kb = 4;
  913. /* XXX use MC settings? */
  914. rdev->config.cayman.shader_engine_tile_size = 32;
  915. rdev->config.cayman.num_gpus = 1;
  916. rdev->config.cayman.multi_gpu_tile_size = 64;
  917. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  918. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  919. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  920. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  921. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  922. rdev->config.cayman.num_shader_engines = tmp + 1;
  923. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  924. rdev->config.cayman.num_gpus = tmp + 1;
  925. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  926. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  927. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  928. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  929. /* setup tiling info dword. gb_addr_config is not adequate since it does
  930. * not have bank info, so create a custom tiling dword.
  931. * bits 3:0 num_pipes
  932. * bits 7:4 num_banks
  933. * bits 11:8 group_size
  934. * bits 15:12 row_size
  935. */
  936. rdev->config.cayman.tile_config = 0;
  937. switch (rdev->config.cayman.num_tile_pipes) {
  938. case 1:
  939. default:
  940. rdev->config.cayman.tile_config |= (0 << 0);
  941. break;
  942. case 2:
  943. rdev->config.cayman.tile_config |= (1 << 0);
  944. break;
  945. case 4:
  946. rdev->config.cayman.tile_config |= (2 << 0);
  947. break;
  948. case 8:
  949. rdev->config.cayman.tile_config |= (3 << 0);
  950. break;
  951. }
  952. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  953. if (rdev->flags & RADEON_IS_IGP)
  954. rdev->config.cayman.tile_config |= 1 << 4;
  955. else {
  956. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  957. case 0: /* four banks */
  958. rdev->config.cayman.tile_config |= 0 << 4;
  959. break;
  960. case 1: /* eight banks */
  961. rdev->config.cayman.tile_config |= 1 << 4;
  962. break;
  963. case 2: /* sixteen banks */
  964. default:
  965. rdev->config.cayman.tile_config |= 2 << 4;
  966. break;
  967. }
  968. }
  969. rdev->config.cayman.tile_config |=
  970. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  971. rdev->config.cayman.tile_config |=
  972. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  973. tmp = 0;
  974. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  975. u32 rb_disable_bitmap;
  976. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  977. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  978. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  979. tmp <<= 4;
  980. tmp |= rb_disable_bitmap;
  981. }
  982. /* enabled rb are just the one not disabled :) */
  983. disabled_rb_mask = tmp;
  984. tmp = 0;
  985. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  986. tmp |= (1 << i);
  987. /* if all the backends are disabled, fix it up here */
  988. if ((disabled_rb_mask & tmp) == tmp) {
  989. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  990. disabled_rb_mask &= ~(1 << i);
  991. }
  992. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  993. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  994. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  995. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  996. if (ASIC_IS_DCE6(rdev))
  997. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  998. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  999. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1000. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1001. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1002. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1003. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1004. if ((rdev->config.cayman.max_backends_per_se == 1) &&
  1005. (rdev->flags & RADEON_IS_IGP)) {
  1006. if ((disabled_rb_mask & 3) == 1) {
  1007. /* RB0 disabled, RB1 enabled */
  1008. tmp = 0x11111111;
  1009. } else {
  1010. /* RB1 disabled, RB0 enabled */
  1011. tmp = 0x00000000;
  1012. }
  1013. } else {
  1014. tmp = gb_addr_config & NUM_PIPES_MASK;
  1015. tmp = r6xx_remap_render_backend(rdev, tmp,
  1016. rdev->config.cayman.max_backends_per_se *
  1017. rdev->config.cayman.max_shader_engines,
  1018. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  1019. }
  1020. WREG32(GB_BACKEND_MAP, tmp);
  1021. cgts_tcc_disable = 0xffff0000;
  1022. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  1023. cgts_tcc_disable &= ~(1 << (16 + i));
  1024. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  1025. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  1026. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  1027. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  1028. /* reprogram the shader complex */
  1029. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  1030. for (i = 0; i < 16; i++)
  1031. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  1032. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  1033. /* set HW defaults for 3D engine */
  1034. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1035. sx_debug_1 = RREG32(SX_DEBUG_1);
  1036. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1037. WREG32(SX_DEBUG_1, sx_debug_1);
  1038. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1039. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1040. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  1041. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1042. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  1043. /* need to be explicitly zero-ed */
  1044. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  1045. WREG32(SQ_LSTMP_RING_BASE, 0);
  1046. WREG32(SQ_HSTMP_RING_BASE, 0);
  1047. WREG32(SQ_ESTMP_RING_BASE, 0);
  1048. WREG32(SQ_GSTMP_RING_BASE, 0);
  1049. WREG32(SQ_VSTMP_RING_BASE, 0);
  1050. WREG32(SQ_PSTMP_RING_BASE, 0);
  1051. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  1052. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  1053. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  1054. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  1055. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  1056. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  1057. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  1058. WREG32(VGT_NUM_INSTANCES, 1);
  1059. WREG32(CP_PERFMON_CNTL, 0);
  1060. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  1061. FETCH_FIFO_HIWATER(0x4) |
  1062. DONE_FIFO_HIWATER(0xe0) |
  1063. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1064. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  1065. WREG32(SQ_CONFIG, (VC_ENABLE |
  1066. EXPORT_SRC_C |
  1067. GFX_PRIO(0) |
  1068. CS1_PRIO(0) |
  1069. CS2_PRIO(1)));
  1070. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  1071. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1072. FORCE_EOV_MAX_REZ_CNT(255)));
  1073. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1074. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1075. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1076. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1077. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1078. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1079. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1080. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1081. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1082. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1083. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1084. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1085. tmp = RREG32(HDP_MISC_CNTL);
  1086. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1087. WREG32(HDP_MISC_CNTL, tmp);
  1088. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1089. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1090. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1091. udelay(50);
  1092. /* set clockgating golden values on TN */
  1093. if (rdev->family == CHIP_ARUBA) {
  1094. tmp = RREG32_CG(CG_CGTT_LOCAL_0);
  1095. tmp &= ~0x00380000;
  1096. WREG32_CG(CG_CGTT_LOCAL_0, tmp);
  1097. tmp = RREG32_CG(CG_CGTT_LOCAL_1);
  1098. tmp &= ~0x0e000000;
  1099. WREG32_CG(CG_CGTT_LOCAL_1, tmp);
  1100. }
  1101. }
  1102. /*
  1103. * GART
  1104. */
  1105. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1106. {
  1107. /* flush hdp cache */
  1108. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1109. /* bits 0-7 are the VM contexts0-7 */
  1110. WREG32(VM_INVALIDATE_REQUEST, 1);
  1111. }
  1112. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  1113. {
  1114. int i, r;
  1115. if (rdev->gart.robj == NULL) {
  1116. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1117. return -EINVAL;
  1118. }
  1119. r = radeon_gart_table_vram_pin(rdev);
  1120. if (r)
  1121. return r;
  1122. radeon_gart_restore(rdev);
  1123. /* Setup TLB control */
  1124. WREG32(MC_VM_MX_L1_TLB_CNTL,
  1125. (0xA << 7) |
  1126. ENABLE_L1_TLB |
  1127. ENABLE_L1_FRAGMENT_PROCESSING |
  1128. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1129. ENABLE_ADVANCED_DRIVER_MODEL |
  1130. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  1131. /* Setup L2 cache */
  1132. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  1133. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1134. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  1135. EFFECTIVE_L2_QUEUE_SIZE(7) |
  1136. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  1137. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  1138. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  1139. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  1140. /* setup context0 */
  1141. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1142. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1143. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1144. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1145. (u32)(rdev->dummy_page.addr >> 12));
  1146. WREG32(VM_CONTEXT0_CNTL2, 0);
  1147. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1148. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1149. WREG32(0x15D4, 0);
  1150. WREG32(0x15D8, 0);
  1151. WREG32(0x15DC, 0);
  1152. /* empty context1-7 */
  1153. /* Assign the pt base to something valid for now; the pts used for
  1154. * the VMs are determined by the application and setup and assigned
  1155. * on the fly in the vm part of radeon_gart.c
  1156. */
  1157. for (i = 1; i < 8; i++) {
  1158. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  1159. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
  1160. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  1161. rdev->gart.table_addr >> 12);
  1162. }
  1163. /* enable context1-7 */
  1164. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  1165. (u32)(rdev->dummy_page.addr >> 12));
  1166. WREG32(VM_CONTEXT1_CNTL2, 4);
  1167. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  1168. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1169. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  1170. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1171. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  1172. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1173. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  1174. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1175. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  1176. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1177. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  1178. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1179. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1180. cayman_pcie_gart_tlb_flush(rdev);
  1181. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1182. (unsigned)(rdev->mc.gtt_size >> 20),
  1183. (unsigned long long)rdev->gart.table_addr);
  1184. rdev->gart.ready = true;
  1185. return 0;
  1186. }
  1187. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  1188. {
  1189. /* Disable all tables */
  1190. WREG32(VM_CONTEXT0_CNTL, 0);
  1191. WREG32(VM_CONTEXT1_CNTL, 0);
  1192. /* Setup TLB control */
  1193. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  1194. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1195. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  1196. /* Setup L2 cache */
  1197. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1198. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  1199. EFFECTIVE_L2_QUEUE_SIZE(7) |
  1200. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  1201. WREG32(VM_L2_CNTL2, 0);
  1202. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  1203. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  1204. radeon_gart_table_vram_unpin(rdev);
  1205. }
  1206. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  1207. {
  1208. cayman_pcie_gart_disable(rdev);
  1209. radeon_gart_table_vram_free(rdev);
  1210. radeon_gart_fini(rdev);
  1211. }
  1212. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  1213. int ring, u32 cp_int_cntl)
  1214. {
  1215. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  1216. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  1217. WREG32(CP_INT_CNTL, cp_int_cntl);
  1218. }
  1219. /*
  1220. * CP.
  1221. */
  1222. void cayman_fence_ring_emit(struct radeon_device *rdev,
  1223. struct radeon_fence *fence)
  1224. {
  1225. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1226. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1227. /* flush read cache over gart for this vmid */
  1228. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1229. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1230. radeon_ring_write(ring, 0);
  1231. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1232. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1233. radeon_ring_write(ring, 0xFFFFFFFF);
  1234. radeon_ring_write(ring, 0);
  1235. radeon_ring_write(ring, 10); /* poll interval */
  1236. /* EVENT_WRITE_EOP - flush caches, send int */
  1237. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1238. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  1239. radeon_ring_write(ring, addr & 0xffffffff);
  1240. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1241. radeon_ring_write(ring, fence->seq);
  1242. radeon_ring_write(ring, 0);
  1243. }
  1244. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1245. {
  1246. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1247. /* set to DX10/11 mode */
  1248. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1249. radeon_ring_write(ring, 1);
  1250. if (ring->rptr_save_reg) {
  1251. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  1252. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1253. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1254. PACKET3_SET_CONFIG_REG_START) >> 2));
  1255. radeon_ring_write(ring, next_rptr);
  1256. }
  1257. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1258. radeon_ring_write(ring,
  1259. #ifdef __BIG_ENDIAN
  1260. (2 << 0) |
  1261. #endif
  1262. (ib->gpu_addr & 0xFFFFFFFC));
  1263. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1264. radeon_ring_write(ring, ib->length_dw |
  1265. (ib->vm ? (ib->vm->id << 24) : 0));
  1266. /* flush read cache over gart for this vmid */
  1267. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1268. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1269. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1270. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1271. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1272. radeon_ring_write(ring, 0xFFFFFFFF);
  1273. radeon_ring_write(ring, 0);
  1274. radeon_ring_write(ring, 10); /* poll interval */
  1275. }
  1276. void cayman_uvd_semaphore_emit(struct radeon_device *rdev,
  1277. struct radeon_ring *ring,
  1278. struct radeon_semaphore *semaphore,
  1279. bool emit_wait)
  1280. {
  1281. uint64_t addr = semaphore->gpu_addr;
  1282. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  1283. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  1284. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  1285. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  1286. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  1287. radeon_ring_write(ring, 0x80 | (emit_wait ? 1 : 0));
  1288. }
  1289. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  1290. {
  1291. if (enable)
  1292. WREG32(CP_ME_CNTL, 0);
  1293. else {
  1294. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1295. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  1296. WREG32(SCRATCH_UMSK, 0);
  1297. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1298. }
  1299. }
  1300. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  1301. {
  1302. const __be32 *fw_data;
  1303. int i;
  1304. if (!rdev->me_fw || !rdev->pfp_fw)
  1305. return -EINVAL;
  1306. cayman_cp_enable(rdev, false);
  1307. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1308. WREG32(CP_PFP_UCODE_ADDR, 0);
  1309. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  1310. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1311. WREG32(CP_PFP_UCODE_ADDR, 0);
  1312. fw_data = (const __be32 *)rdev->me_fw->data;
  1313. WREG32(CP_ME_RAM_WADDR, 0);
  1314. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  1315. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1316. WREG32(CP_PFP_UCODE_ADDR, 0);
  1317. WREG32(CP_ME_RAM_WADDR, 0);
  1318. WREG32(CP_ME_RAM_RADDR, 0);
  1319. return 0;
  1320. }
  1321. static int cayman_cp_start(struct radeon_device *rdev)
  1322. {
  1323. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1324. int r, i;
  1325. r = radeon_ring_lock(rdev, ring, 7);
  1326. if (r) {
  1327. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1328. return r;
  1329. }
  1330. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1331. radeon_ring_write(ring, 0x1);
  1332. radeon_ring_write(ring, 0x0);
  1333. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  1334. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1335. radeon_ring_write(ring, 0);
  1336. radeon_ring_write(ring, 0);
  1337. radeon_ring_unlock_commit(rdev, ring);
  1338. cayman_cp_enable(rdev, true);
  1339. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  1340. if (r) {
  1341. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1342. return r;
  1343. }
  1344. /* setup clear context state */
  1345. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1346. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1347. for (i = 0; i < cayman_default_size; i++)
  1348. radeon_ring_write(ring, cayman_default_state[i]);
  1349. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1350. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1351. /* set clear context state */
  1352. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1353. radeon_ring_write(ring, 0);
  1354. /* SQ_VTX_BASE_VTX_LOC */
  1355. radeon_ring_write(ring, 0xc0026f00);
  1356. radeon_ring_write(ring, 0x00000000);
  1357. radeon_ring_write(ring, 0x00000000);
  1358. radeon_ring_write(ring, 0x00000000);
  1359. /* Clear consts */
  1360. radeon_ring_write(ring, 0xc0036f00);
  1361. radeon_ring_write(ring, 0x00000bc4);
  1362. radeon_ring_write(ring, 0xffffffff);
  1363. radeon_ring_write(ring, 0xffffffff);
  1364. radeon_ring_write(ring, 0xffffffff);
  1365. radeon_ring_write(ring, 0xc0026900);
  1366. radeon_ring_write(ring, 0x00000316);
  1367. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1368. radeon_ring_write(ring, 0x00000010); /* */
  1369. radeon_ring_unlock_commit(rdev, ring);
  1370. /* XXX init other rings */
  1371. return 0;
  1372. }
  1373. static void cayman_cp_fini(struct radeon_device *rdev)
  1374. {
  1375. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1376. cayman_cp_enable(rdev, false);
  1377. radeon_ring_fini(rdev, ring);
  1378. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1379. }
  1380. static int cayman_cp_resume(struct radeon_device *rdev)
  1381. {
  1382. static const int ridx[] = {
  1383. RADEON_RING_TYPE_GFX_INDEX,
  1384. CAYMAN_RING_TYPE_CP1_INDEX,
  1385. CAYMAN_RING_TYPE_CP2_INDEX
  1386. };
  1387. static const unsigned cp_rb_cntl[] = {
  1388. CP_RB0_CNTL,
  1389. CP_RB1_CNTL,
  1390. CP_RB2_CNTL,
  1391. };
  1392. static const unsigned cp_rb_rptr_addr[] = {
  1393. CP_RB0_RPTR_ADDR,
  1394. CP_RB1_RPTR_ADDR,
  1395. CP_RB2_RPTR_ADDR
  1396. };
  1397. static const unsigned cp_rb_rptr_addr_hi[] = {
  1398. CP_RB0_RPTR_ADDR_HI,
  1399. CP_RB1_RPTR_ADDR_HI,
  1400. CP_RB2_RPTR_ADDR_HI
  1401. };
  1402. static const unsigned cp_rb_base[] = {
  1403. CP_RB0_BASE,
  1404. CP_RB1_BASE,
  1405. CP_RB2_BASE
  1406. };
  1407. struct radeon_ring *ring;
  1408. int i, r;
  1409. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1410. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1411. SOFT_RESET_PA |
  1412. SOFT_RESET_SH |
  1413. SOFT_RESET_VGT |
  1414. SOFT_RESET_SPI |
  1415. SOFT_RESET_SX));
  1416. RREG32(GRBM_SOFT_RESET);
  1417. mdelay(15);
  1418. WREG32(GRBM_SOFT_RESET, 0);
  1419. RREG32(GRBM_SOFT_RESET);
  1420. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1421. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1422. /* Set the write pointer delay */
  1423. WREG32(CP_RB_WPTR_DELAY, 0);
  1424. WREG32(CP_DEBUG, (1 << 27));
  1425. /* set the wb address whether it's enabled or not */
  1426. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1427. WREG32(SCRATCH_UMSK, 0xff);
  1428. for (i = 0; i < 3; ++i) {
  1429. uint32_t rb_cntl;
  1430. uint64_t addr;
  1431. /* Set ring buffer size */
  1432. ring = &rdev->ring[ridx[i]];
  1433. rb_cntl = drm_order(ring->ring_size / 8);
  1434. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  1435. #ifdef __BIG_ENDIAN
  1436. rb_cntl |= BUF_SWAP_32BIT;
  1437. #endif
  1438. WREG32(cp_rb_cntl[i], rb_cntl);
  1439. /* set the wb address whether it's enabled or not */
  1440. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  1441. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  1442. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  1443. }
  1444. /* set the rb base addr, this causes an internal reset of ALL rings */
  1445. for (i = 0; i < 3; ++i) {
  1446. ring = &rdev->ring[ridx[i]];
  1447. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  1448. }
  1449. for (i = 0; i < 3; ++i) {
  1450. /* Initialize the ring buffer's read and write pointers */
  1451. ring = &rdev->ring[ridx[i]];
  1452. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  1453. ring->rptr = ring->wptr = 0;
  1454. WREG32(ring->rptr_reg, ring->rptr);
  1455. WREG32(ring->wptr_reg, ring->wptr);
  1456. mdelay(1);
  1457. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  1458. }
  1459. /* start the rings */
  1460. cayman_cp_start(rdev);
  1461. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1462. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1463. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1464. /* this only test cp0 */
  1465. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1466. if (r) {
  1467. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1468. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1469. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1470. return r;
  1471. }
  1472. return 0;
  1473. }
  1474. /*
  1475. * DMA
  1476. * Starting with R600, the GPU has an asynchronous
  1477. * DMA engine. The programming model is very similar
  1478. * to the 3D engine (ring buffer, IBs, etc.), but the
  1479. * DMA controller has it's own packet format that is
  1480. * different form the PM4 format used by the 3D engine.
  1481. * It supports copying data, writing embedded data,
  1482. * solid fills, and a number of other things. It also
  1483. * has support for tiling/detiling of buffers.
  1484. * Cayman and newer support two asynchronous DMA engines.
  1485. */
  1486. /**
  1487. * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
  1488. *
  1489. * @rdev: radeon_device pointer
  1490. * @ib: IB object to schedule
  1491. *
  1492. * Schedule an IB in the DMA ring (cayman-SI).
  1493. */
  1494. void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
  1495. struct radeon_ib *ib)
  1496. {
  1497. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1498. if (rdev->wb.enabled) {
  1499. u32 next_rptr = ring->wptr + 4;
  1500. while ((next_rptr & 7) != 5)
  1501. next_rptr++;
  1502. next_rptr += 3;
  1503. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  1504. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1505. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  1506. radeon_ring_write(ring, next_rptr);
  1507. }
  1508. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  1509. * Pad as necessary with NOPs.
  1510. */
  1511. while ((ring->wptr & 7) != 5)
  1512. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1513. radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
  1514. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  1515. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  1516. }
  1517. /**
  1518. * cayman_dma_stop - stop the async dma engines
  1519. *
  1520. * @rdev: radeon_device pointer
  1521. *
  1522. * Stop the async dma engines (cayman-SI).
  1523. */
  1524. void cayman_dma_stop(struct radeon_device *rdev)
  1525. {
  1526. u32 rb_cntl;
  1527. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1528. /* dma0 */
  1529. rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1530. rb_cntl &= ~DMA_RB_ENABLE;
  1531. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
  1532. /* dma1 */
  1533. rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1534. rb_cntl &= ~DMA_RB_ENABLE;
  1535. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
  1536. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  1537. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  1538. }
  1539. /**
  1540. * cayman_dma_resume - setup and start the async dma engines
  1541. *
  1542. * @rdev: radeon_device pointer
  1543. *
  1544. * Set up the DMA ring buffers and enable them. (cayman-SI).
  1545. * Returns 0 for success, error for failure.
  1546. */
  1547. int cayman_dma_resume(struct radeon_device *rdev)
  1548. {
  1549. struct radeon_ring *ring;
  1550. u32 rb_cntl, dma_cntl, ib_cntl;
  1551. u32 rb_bufsz;
  1552. u32 reg_offset, wb_offset;
  1553. int i, r;
  1554. /* Reset dma */
  1555. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1556. RREG32(SRBM_SOFT_RESET);
  1557. udelay(50);
  1558. WREG32(SRBM_SOFT_RESET, 0);
  1559. for (i = 0; i < 2; i++) {
  1560. if (i == 0) {
  1561. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1562. reg_offset = DMA0_REGISTER_OFFSET;
  1563. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  1564. } else {
  1565. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1566. reg_offset = DMA1_REGISTER_OFFSET;
  1567. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  1568. }
  1569. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  1570. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  1571. /* Set ring buffer size in dwords */
  1572. rb_bufsz = drm_order(ring->ring_size / 4);
  1573. rb_cntl = rb_bufsz << 1;
  1574. #ifdef __BIG_ENDIAN
  1575. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  1576. #endif
  1577. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
  1578. /* Initialize the ring buffer's read and write pointers */
  1579. WREG32(DMA_RB_RPTR + reg_offset, 0);
  1580. WREG32(DMA_RB_WPTR + reg_offset, 0);
  1581. /* set the wb address whether it's enabled or not */
  1582. WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
  1583. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
  1584. WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
  1585. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  1586. if (rdev->wb.enabled)
  1587. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  1588. WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  1589. /* enable DMA IBs */
  1590. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  1591. #ifdef __BIG_ENDIAN
  1592. ib_cntl |= DMA_IB_SWAP_ENABLE;
  1593. #endif
  1594. WREG32(DMA_IB_CNTL + reg_offset, ib_cntl);
  1595. dma_cntl = RREG32(DMA_CNTL + reg_offset);
  1596. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  1597. WREG32(DMA_CNTL + reg_offset, dma_cntl);
  1598. ring->wptr = 0;
  1599. WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
  1600. ring->rptr = RREG32(DMA_RB_RPTR + reg_offset) >> 2;
  1601. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
  1602. ring->ready = true;
  1603. r = radeon_ring_test(rdev, ring->idx, ring);
  1604. if (r) {
  1605. ring->ready = false;
  1606. return r;
  1607. }
  1608. }
  1609. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1610. return 0;
  1611. }
  1612. /**
  1613. * cayman_dma_fini - tear down the async dma engines
  1614. *
  1615. * @rdev: radeon_device pointer
  1616. *
  1617. * Stop the async dma engines and free the rings (cayman-SI).
  1618. */
  1619. void cayman_dma_fini(struct radeon_device *rdev)
  1620. {
  1621. cayman_dma_stop(rdev);
  1622. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  1623. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  1624. }
  1625. static u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
  1626. {
  1627. u32 reset_mask = 0;
  1628. u32 tmp;
  1629. /* GRBM_STATUS */
  1630. tmp = RREG32(GRBM_STATUS);
  1631. if (tmp & (PA_BUSY | SC_BUSY |
  1632. SH_BUSY | SX_BUSY |
  1633. TA_BUSY | VGT_BUSY |
  1634. DB_BUSY | CB_BUSY |
  1635. GDS_BUSY | SPI_BUSY |
  1636. IA_BUSY | IA_BUSY_NO_DMA))
  1637. reset_mask |= RADEON_RESET_GFX;
  1638. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1639. CP_BUSY | CP_COHERENCY_BUSY))
  1640. reset_mask |= RADEON_RESET_CP;
  1641. if (tmp & GRBM_EE_BUSY)
  1642. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1643. /* DMA_STATUS_REG 0 */
  1644. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1645. if (!(tmp & DMA_IDLE))
  1646. reset_mask |= RADEON_RESET_DMA;
  1647. /* DMA_STATUS_REG 1 */
  1648. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1649. if (!(tmp & DMA_IDLE))
  1650. reset_mask |= RADEON_RESET_DMA1;
  1651. /* SRBM_STATUS2 */
  1652. tmp = RREG32(SRBM_STATUS2);
  1653. if (tmp & DMA_BUSY)
  1654. reset_mask |= RADEON_RESET_DMA;
  1655. if (tmp & DMA1_BUSY)
  1656. reset_mask |= RADEON_RESET_DMA1;
  1657. /* SRBM_STATUS */
  1658. tmp = RREG32(SRBM_STATUS);
  1659. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1660. reset_mask |= RADEON_RESET_RLC;
  1661. if (tmp & IH_BUSY)
  1662. reset_mask |= RADEON_RESET_IH;
  1663. if (tmp & SEM_BUSY)
  1664. reset_mask |= RADEON_RESET_SEM;
  1665. if (tmp & GRBM_RQ_PENDING)
  1666. reset_mask |= RADEON_RESET_GRBM;
  1667. if (tmp & VMC_BUSY)
  1668. reset_mask |= RADEON_RESET_VMC;
  1669. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  1670. MCC_BUSY | MCD_BUSY))
  1671. reset_mask |= RADEON_RESET_MC;
  1672. if (evergreen_is_display_hung(rdev))
  1673. reset_mask |= RADEON_RESET_DISPLAY;
  1674. /* VM_L2_STATUS */
  1675. tmp = RREG32(VM_L2_STATUS);
  1676. if (tmp & L2_BUSY)
  1677. reset_mask |= RADEON_RESET_VMC;
  1678. /* Skip MC reset as it's mostly likely not hung, just busy */
  1679. if (reset_mask & RADEON_RESET_MC) {
  1680. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1681. reset_mask &= ~RADEON_RESET_MC;
  1682. }
  1683. return reset_mask;
  1684. }
  1685. static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1686. {
  1687. struct evergreen_mc_save save;
  1688. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1689. u32 tmp;
  1690. if (reset_mask == 0)
  1691. return;
  1692. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1693. evergreen_print_gpu_status_regs(rdev);
  1694. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1695. RREG32(0x14F8));
  1696. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1697. RREG32(0x14D8));
  1698. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1699. RREG32(0x14FC));
  1700. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1701. RREG32(0x14DC));
  1702. /* Disable CP parsing/prefetching */
  1703. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1704. if (reset_mask & RADEON_RESET_DMA) {
  1705. /* dma0 */
  1706. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1707. tmp &= ~DMA_RB_ENABLE;
  1708. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1709. }
  1710. if (reset_mask & RADEON_RESET_DMA1) {
  1711. /* dma1 */
  1712. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1713. tmp &= ~DMA_RB_ENABLE;
  1714. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1715. }
  1716. udelay(50);
  1717. evergreen_mc_stop(rdev, &save);
  1718. if (evergreen_mc_wait_for_idle(rdev)) {
  1719. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1720. }
  1721. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1722. grbm_soft_reset = SOFT_RESET_CB |
  1723. SOFT_RESET_DB |
  1724. SOFT_RESET_GDS |
  1725. SOFT_RESET_PA |
  1726. SOFT_RESET_SC |
  1727. SOFT_RESET_SPI |
  1728. SOFT_RESET_SH |
  1729. SOFT_RESET_SX |
  1730. SOFT_RESET_TC |
  1731. SOFT_RESET_TA |
  1732. SOFT_RESET_VGT |
  1733. SOFT_RESET_IA;
  1734. }
  1735. if (reset_mask & RADEON_RESET_CP) {
  1736. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  1737. srbm_soft_reset |= SOFT_RESET_GRBM;
  1738. }
  1739. if (reset_mask & RADEON_RESET_DMA)
  1740. srbm_soft_reset |= SOFT_RESET_DMA;
  1741. if (reset_mask & RADEON_RESET_DMA1)
  1742. srbm_soft_reset |= SOFT_RESET_DMA1;
  1743. if (reset_mask & RADEON_RESET_DISPLAY)
  1744. srbm_soft_reset |= SOFT_RESET_DC;
  1745. if (reset_mask & RADEON_RESET_RLC)
  1746. srbm_soft_reset |= SOFT_RESET_RLC;
  1747. if (reset_mask & RADEON_RESET_SEM)
  1748. srbm_soft_reset |= SOFT_RESET_SEM;
  1749. if (reset_mask & RADEON_RESET_IH)
  1750. srbm_soft_reset |= SOFT_RESET_IH;
  1751. if (reset_mask & RADEON_RESET_GRBM)
  1752. srbm_soft_reset |= SOFT_RESET_GRBM;
  1753. if (reset_mask & RADEON_RESET_VMC)
  1754. srbm_soft_reset |= SOFT_RESET_VMC;
  1755. if (!(rdev->flags & RADEON_IS_IGP)) {
  1756. if (reset_mask & RADEON_RESET_MC)
  1757. srbm_soft_reset |= SOFT_RESET_MC;
  1758. }
  1759. if (grbm_soft_reset) {
  1760. tmp = RREG32(GRBM_SOFT_RESET);
  1761. tmp |= grbm_soft_reset;
  1762. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1763. WREG32(GRBM_SOFT_RESET, tmp);
  1764. tmp = RREG32(GRBM_SOFT_RESET);
  1765. udelay(50);
  1766. tmp &= ~grbm_soft_reset;
  1767. WREG32(GRBM_SOFT_RESET, tmp);
  1768. tmp = RREG32(GRBM_SOFT_RESET);
  1769. }
  1770. if (srbm_soft_reset) {
  1771. tmp = RREG32(SRBM_SOFT_RESET);
  1772. tmp |= srbm_soft_reset;
  1773. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1774. WREG32(SRBM_SOFT_RESET, tmp);
  1775. tmp = RREG32(SRBM_SOFT_RESET);
  1776. udelay(50);
  1777. tmp &= ~srbm_soft_reset;
  1778. WREG32(SRBM_SOFT_RESET, tmp);
  1779. tmp = RREG32(SRBM_SOFT_RESET);
  1780. }
  1781. /* Wait a little for things to settle down */
  1782. udelay(50);
  1783. evergreen_mc_resume(rdev, &save);
  1784. udelay(50);
  1785. evergreen_print_gpu_status_regs(rdev);
  1786. }
  1787. int cayman_asic_reset(struct radeon_device *rdev)
  1788. {
  1789. u32 reset_mask;
  1790. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1791. if (reset_mask)
  1792. r600_set_bios_scratch_engine_hung(rdev, true);
  1793. cayman_gpu_soft_reset(rdev, reset_mask);
  1794. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1795. if (!reset_mask)
  1796. r600_set_bios_scratch_engine_hung(rdev, false);
  1797. return 0;
  1798. }
  1799. /**
  1800. * cayman_gfx_is_lockup - Check if the GFX engine is locked up
  1801. *
  1802. * @rdev: radeon_device pointer
  1803. * @ring: radeon_ring structure holding ring information
  1804. *
  1805. * Check if the GFX engine is locked up.
  1806. * Returns true if the engine appears to be locked up, false if not.
  1807. */
  1808. bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1809. {
  1810. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1811. if (!(reset_mask & (RADEON_RESET_GFX |
  1812. RADEON_RESET_COMPUTE |
  1813. RADEON_RESET_CP))) {
  1814. radeon_ring_lockup_update(ring);
  1815. return false;
  1816. }
  1817. /* force CP activities */
  1818. radeon_ring_force_activity(rdev, ring);
  1819. return radeon_ring_test_lockup(rdev, ring);
  1820. }
  1821. /**
  1822. * cayman_dma_is_lockup - Check if the DMA engine is locked up
  1823. *
  1824. * @rdev: radeon_device pointer
  1825. * @ring: radeon_ring structure holding ring information
  1826. *
  1827. * Check if the async DMA engine is locked up.
  1828. * Returns true if the engine appears to be locked up, false if not.
  1829. */
  1830. bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1831. {
  1832. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1833. u32 mask;
  1834. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  1835. mask = RADEON_RESET_DMA;
  1836. else
  1837. mask = RADEON_RESET_DMA1;
  1838. if (!(reset_mask & mask)) {
  1839. radeon_ring_lockup_update(ring);
  1840. return false;
  1841. }
  1842. /* force ring activities */
  1843. radeon_ring_force_activity(rdev, ring);
  1844. return radeon_ring_test_lockup(rdev, ring);
  1845. }
  1846. static int cayman_startup(struct radeon_device *rdev)
  1847. {
  1848. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1849. int r;
  1850. /* enable pcie gen2 link */
  1851. evergreen_pcie_gen2_enable(rdev);
  1852. /* enable aspm */
  1853. evergreen_program_aspm(rdev);
  1854. evergreen_mc_program(rdev);
  1855. if (rdev->flags & RADEON_IS_IGP) {
  1856. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1857. r = ni_init_microcode(rdev);
  1858. if (r) {
  1859. DRM_ERROR("Failed to load firmware!\n");
  1860. return r;
  1861. }
  1862. }
  1863. } else {
  1864. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1865. r = ni_init_microcode(rdev);
  1866. if (r) {
  1867. DRM_ERROR("Failed to load firmware!\n");
  1868. return r;
  1869. }
  1870. }
  1871. r = ni_mc_load_microcode(rdev);
  1872. if (r) {
  1873. DRM_ERROR("Failed to load MC firmware!\n");
  1874. return r;
  1875. }
  1876. }
  1877. r = r600_vram_scratch_init(rdev);
  1878. if (r)
  1879. return r;
  1880. r = cayman_pcie_gart_enable(rdev);
  1881. if (r)
  1882. return r;
  1883. cayman_gpu_init(rdev);
  1884. /* allocate rlc buffers */
  1885. if (rdev->flags & RADEON_IS_IGP) {
  1886. rdev->rlc.reg_list = tn_rlc_save_restore_register_list;
  1887. rdev->rlc.reg_list_size =
  1888. (u32)ARRAY_SIZE(tn_rlc_save_restore_register_list);
  1889. rdev->rlc.cs_data = cayman_cs_data;
  1890. r = sumo_rlc_init(rdev);
  1891. if (r) {
  1892. DRM_ERROR("Failed to init rlc BOs!\n");
  1893. return r;
  1894. }
  1895. }
  1896. /* allocate wb buffer */
  1897. r = radeon_wb_init(rdev);
  1898. if (r)
  1899. return r;
  1900. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1901. if (r) {
  1902. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1903. return r;
  1904. }
  1905. r = rv770_uvd_resume(rdev);
  1906. if (!r) {
  1907. r = radeon_fence_driver_start_ring(rdev,
  1908. R600_RING_TYPE_UVD_INDEX);
  1909. if (r)
  1910. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1911. }
  1912. if (r)
  1913. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1914. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1915. if (r) {
  1916. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1917. return r;
  1918. }
  1919. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1920. if (r) {
  1921. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1922. return r;
  1923. }
  1924. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1925. if (r) {
  1926. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1927. return r;
  1928. }
  1929. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  1930. if (r) {
  1931. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1932. return r;
  1933. }
  1934. /* Enable IRQ */
  1935. if (!rdev->irq.installed) {
  1936. r = radeon_irq_kms_init(rdev);
  1937. if (r)
  1938. return r;
  1939. }
  1940. r = r600_irq_init(rdev);
  1941. if (r) {
  1942. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1943. radeon_irq_kms_fini(rdev);
  1944. return r;
  1945. }
  1946. evergreen_irq_set(rdev);
  1947. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1948. CP_RB0_RPTR, CP_RB0_WPTR,
  1949. 0, 0xfffff, RADEON_CP_PACKET2);
  1950. if (r)
  1951. return r;
  1952. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1953. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1954. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  1955. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  1956. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1957. if (r)
  1958. return r;
  1959. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1960. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  1961. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  1962. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  1963. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1964. if (r)
  1965. return r;
  1966. r = cayman_cp_load_microcode(rdev);
  1967. if (r)
  1968. return r;
  1969. r = cayman_cp_resume(rdev);
  1970. if (r)
  1971. return r;
  1972. r = cayman_dma_resume(rdev);
  1973. if (r)
  1974. return r;
  1975. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1976. if (ring->ring_size) {
  1977. r = radeon_ring_init(rdev, ring, ring->ring_size,
  1978. R600_WB_UVD_RPTR_OFFSET,
  1979. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  1980. 0, 0xfffff, RADEON_CP_PACKET2);
  1981. if (!r)
  1982. r = r600_uvd_init(rdev);
  1983. if (r)
  1984. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1985. }
  1986. r = radeon_ib_pool_init(rdev);
  1987. if (r) {
  1988. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1989. return r;
  1990. }
  1991. r = radeon_vm_manager_init(rdev);
  1992. if (r) {
  1993. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1994. return r;
  1995. }
  1996. r = r600_audio_init(rdev);
  1997. if (r)
  1998. return r;
  1999. return 0;
  2000. }
  2001. int cayman_resume(struct radeon_device *rdev)
  2002. {
  2003. int r;
  2004. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2005. * posting will perform necessary task to bring back GPU into good
  2006. * shape.
  2007. */
  2008. /* post card */
  2009. atom_asic_init(rdev->mode_info.atom_context);
  2010. /* init golden registers */
  2011. ni_init_golden_registers(rdev);
  2012. rdev->accel_working = true;
  2013. r = cayman_startup(rdev);
  2014. if (r) {
  2015. DRM_ERROR("cayman startup failed on resume\n");
  2016. rdev->accel_working = false;
  2017. return r;
  2018. }
  2019. return r;
  2020. }
  2021. int cayman_suspend(struct radeon_device *rdev)
  2022. {
  2023. r600_audio_fini(rdev);
  2024. radeon_vm_manager_fini(rdev);
  2025. cayman_cp_enable(rdev, false);
  2026. cayman_dma_stop(rdev);
  2027. r600_uvd_stop(rdev);
  2028. radeon_uvd_suspend(rdev);
  2029. evergreen_irq_suspend(rdev);
  2030. radeon_wb_disable(rdev);
  2031. cayman_pcie_gart_disable(rdev);
  2032. return 0;
  2033. }
  2034. /* Plan is to move initialization in that function and use
  2035. * helper function so that radeon_device_init pretty much
  2036. * do nothing more than calling asic specific function. This
  2037. * should also allow to remove a bunch of callback function
  2038. * like vram_info.
  2039. */
  2040. int cayman_init(struct radeon_device *rdev)
  2041. {
  2042. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2043. int r;
  2044. /* Read BIOS */
  2045. if (!radeon_get_bios(rdev)) {
  2046. if (ASIC_IS_AVIVO(rdev))
  2047. return -EINVAL;
  2048. }
  2049. /* Must be an ATOMBIOS */
  2050. if (!rdev->is_atom_bios) {
  2051. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  2052. return -EINVAL;
  2053. }
  2054. r = radeon_atombios_init(rdev);
  2055. if (r)
  2056. return r;
  2057. /* Post card if necessary */
  2058. if (!radeon_card_posted(rdev)) {
  2059. if (!rdev->bios) {
  2060. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2061. return -EINVAL;
  2062. }
  2063. DRM_INFO("GPU not posted. posting now...\n");
  2064. atom_asic_init(rdev->mode_info.atom_context);
  2065. }
  2066. /* init golden registers */
  2067. ni_init_golden_registers(rdev);
  2068. /* Initialize scratch registers */
  2069. r600_scratch_init(rdev);
  2070. /* Initialize surface registers */
  2071. radeon_surface_init(rdev);
  2072. /* Initialize clocks */
  2073. radeon_get_clock_info(rdev->ddev);
  2074. /* Fence driver */
  2075. r = radeon_fence_driver_init(rdev);
  2076. if (r)
  2077. return r;
  2078. /* initialize memory controller */
  2079. r = evergreen_mc_init(rdev);
  2080. if (r)
  2081. return r;
  2082. /* Memory manager */
  2083. r = radeon_bo_init(rdev);
  2084. if (r)
  2085. return r;
  2086. ring->ring_obj = NULL;
  2087. r600_ring_init(rdev, ring, 1024 * 1024);
  2088. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2089. ring->ring_obj = NULL;
  2090. r600_ring_init(rdev, ring, 64 * 1024);
  2091. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  2092. ring->ring_obj = NULL;
  2093. r600_ring_init(rdev, ring, 64 * 1024);
  2094. r = radeon_uvd_init(rdev);
  2095. if (!r) {
  2096. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2097. ring->ring_obj = NULL;
  2098. r600_ring_init(rdev, ring, 4096);
  2099. }
  2100. rdev->ih.ring_obj = NULL;
  2101. r600_ih_ring_init(rdev, 64 * 1024);
  2102. r = r600_pcie_gart_init(rdev);
  2103. if (r)
  2104. return r;
  2105. rdev->accel_working = true;
  2106. r = cayman_startup(rdev);
  2107. if (r) {
  2108. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2109. cayman_cp_fini(rdev);
  2110. cayman_dma_fini(rdev);
  2111. r600_irq_fini(rdev);
  2112. if (rdev->flags & RADEON_IS_IGP)
  2113. sumo_rlc_fini(rdev);
  2114. radeon_wb_fini(rdev);
  2115. radeon_ib_pool_fini(rdev);
  2116. radeon_vm_manager_fini(rdev);
  2117. radeon_irq_kms_fini(rdev);
  2118. cayman_pcie_gart_fini(rdev);
  2119. rdev->accel_working = false;
  2120. }
  2121. /* Don't start up if the MC ucode is missing.
  2122. * The default clocks and voltages before the MC ucode
  2123. * is loaded are not suffient for advanced operations.
  2124. *
  2125. * We can skip this check for TN, because there is no MC
  2126. * ucode.
  2127. */
  2128. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  2129. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  2130. return -EINVAL;
  2131. }
  2132. return 0;
  2133. }
  2134. void cayman_fini(struct radeon_device *rdev)
  2135. {
  2136. cayman_cp_fini(rdev);
  2137. cayman_dma_fini(rdev);
  2138. r600_irq_fini(rdev);
  2139. if (rdev->flags & RADEON_IS_IGP)
  2140. sumo_rlc_fini(rdev);
  2141. radeon_wb_fini(rdev);
  2142. radeon_vm_manager_fini(rdev);
  2143. radeon_ib_pool_fini(rdev);
  2144. radeon_irq_kms_fini(rdev);
  2145. r600_uvd_stop(rdev);
  2146. radeon_uvd_fini(rdev);
  2147. cayman_pcie_gart_fini(rdev);
  2148. r600_vram_scratch_fini(rdev);
  2149. radeon_gem_fini(rdev);
  2150. radeon_fence_driver_fini(rdev);
  2151. radeon_bo_fini(rdev);
  2152. radeon_atombios_fini(rdev);
  2153. kfree(rdev->bios);
  2154. rdev->bios = NULL;
  2155. }
  2156. /*
  2157. * vm
  2158. */
  2159. int cayman_vm_init(struct radeon_device *rdev)
  2160. {
  2161. /* number of VMs */
  2162. rdev->vm_manager.nvm = 8;
  2163. /* base offset of vram pages */
  2164. if (rdev->flags & RADEON_IS_IGP) {
  2165. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  2166. tmp <<= 22;
  2167. rdev->vm_manager.vram_base_offset = tmp;
  2168. } else
  2169. rdev->vm_manager.vram_base_offset = 0;
  2170. return 0;
  2171. }
  2172. void cayman_vm_fini(struct radeon_device *rdev)
  2173. {
  2174. }
  2175. /**
  2176. * cayman_vm_decode_fault - print human readable fault info
  2177. *
  2178. * @rdev: radeon_device pointer
  2179. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  2180. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  2181. *
  2182. * Print human readable fault information (cayman/TN).
  2183. */
  2184. void cayman_vm_decode_fault(struct radeon_device *rdev,
  2185. u32 status, u32 addr)
  2186. {
  2187. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  2188. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  2189. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  2190. char *block;
  2191. switch (mc_id) {
  2192. case 32:
  2193. case 16:
  2194. case 96:
  2195. case 80:
  2196. case 160:
  2197. case 144:
  2198. case 224:
  2199. case 208:
  2200. block = "CB";
  2201. break;
  2202. case 33:
  2203. case 17:
  2204. case 97:
  2205. case 81:
  2206. case 161:
  2207. case 145:
  2208. case 225:
  2209. case 209:
  2210. block = "CB_FMASK";
  2211. break;
  2212. case 34:
  2213. case 18:
  2214. case 98:
  2215. case 82:
  2216. case 162:
  2217. case 146:
  2218. case 226:
  2219. case 210:
  2220. block = "CB_CMASK";
  2221. break;
  2222. case 35:
  2223. case 19:
  2224. case 99:
  2225. case 83:
  2226. case 163:
  2227. case 147:
  2228. case 227:
  2229. case 211:
  2230. block = "CB_IMMED";
  2231. break;
  2232. case 36:
  2233. case 20:
  2234. case 100:
  2235. case 84:
  2236. case 164:
  2237. case 148:
  2238. case 228:
  2239. case 212:
  2240. block = "DB";
  2241. break;
  2242. case 37:
  2243. case 21:
  2244. case 101:
  2245. case 85:
  2246. case 165:
  2247. case 149:
  2248. case 229:
  2249. case 213:
  2250. block = "DB_HTILE";
  2251. break;
  2252. case 38:
  2253. case 22:
  2254. case 102:
  2255. case 86:
  2256. case 166:
  2257. case 150:
  2258. case 230:
  2259. case 214:
  2260. block = "SX";
  2261. break;
  2262. case 39:
  2263. case 23:
  2264. case 103:
  2265. case 87:
  2266. case 167:
  2267. case 151:
  2268. case 231:
  2269. case 215:
  2270. block = "DB_STEN";
  2271. break;
  2272. case 40:
  2273. case 24:
  2274. case 104:
  2275. case 88:
  2276. case 232:
  2277. case 216:
  2278. case 168:
  2279. case 152:
  2280. block = "TC_TFETCH";
  2281. break;
  2282. case 41:
  2283. case 25:
  2284. case 105:
  2285. case 89:
  2286. case 233:
  2287. case 217:
  2288. case 169:
  2289. case 153:
  2290. block = "TC_VFETCH";
  2291. break;
  2292. case 42:
  2293. case 26:
  2294. case 106:
  2295. case 90:
  2296. case 234:
  2297. case 218:
  2298. case 170:
  2299. case 154:
  2300. block = "VC";
  2301. break;
  2302. case 112:
  2303. block = "CP";
  2304. break;
  2305. case 113:
  2306. case 114:
  2307. block = "SH";
  2308. break;
  2309. case 115:
  2310. block = "VGT";
  2311. break;
  2312. case 178:
  2313. block = "IH";
  2314. break;
  2315. case 51:
  2316. block = "RLC";
  2317. break;
  2318. case 55:
  2319. block = "DMA";
  2320. break;
  2321. case 56:
  2322. block = "HDP";
  2323. break;
  2324. default:
  2325. block = "unknown";
  2326. break;
  2327. }
  2328. printk("VM fault (0x%02x, vmid %d) at page %u, %s from %s (%d)\n",
  2329. protections, vmid, addr,
  2330. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  2331. block, mc_id);
  2332. }
  2333. #define R600_ENTRY_VALID (1 << 0)
  2334. #define R600_PTE_SYSTEM (1 << 1)
  2335. #define R600_PTE_SNOOPED (1 << 2)
  2336. #define R600_PTE_READABLE (1 << 5)
  2337. #define R600_PTE_WRITEABLE (1 << 6)
  2338. uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
  2339. {
  2340. uint32_t r600_flags = 0;
  2341. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
  2342. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  2343. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  2344. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2345. r600_flags |= R600_PTE_SYSTEM;
  2346. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  2347. }
  2348. return r600_flags;
  2349. }
  2350. /**
  2351. * cayman_vm_set_page - update the page tables using the CP
  2352. *
  2353. * @rdev: radeon_device pointer
  2354. * @ib: indirect buffer to fill with commands
  2355. * @pe: addr of the page entry
  2356. * @addr: dst addr to write into pe
  2357. * @count: number of page entries to update
  2358. * @incr: increase next addr by incr bytes
  2359. * @flags: access flags
  2360. *
  2361. * Update the page tables using the CP (cayman/TN).
  2362. */
  2363. void cayman_vm_set_page(struct radeon_device *rdev,
  2364. struct radeon_ib *ib,
  2365. uint64_t pe,
  2366. uint64_t addr, unsigned count,
  2367. uint32_t incr, uint32_t flags)
  2368. {
  2369. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2370. uint64_t value;
  2371. unsigned ndw;
  2372. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2373. while (count) {
  2374. ndw = 1 + count * 2;
  2375. if (ndw > 0x3FFF)
  2376. ndw = 0x3FFF;
  2377. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_ME_WRITE, ndw);
  2378. ib->ptr[ib->length_dw++] = pe;
  2379. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2380. for (; ndw > 1; ndw -= 2, --count, pe += 8) {
  2381. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2382. value = radeon_vm_map_gart(rdev, addr);
  2383. value &= 0xFFFFFFFFFFFFF000ULL;
  2384. } else if (flags & RADEON_VM_PAGE_VALID) {
  2385. value = addr;
  2386. } else {
  2387. value = 0;
  2388. }
  2389. addr += incr;
  2390. value |= r600_flags;
  2391. ib->ptr[ib->length_dw++] = value;
  2392. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2393. }
  2394. }
  2395. } else {
  2396. if ((flags & RADEON_VM_PAGE_SYSTEM) ||
  2397. (count == 1)) {
  2398. while (count) {
  2399. ndw = count * 2;
  2400. if (ndw > 0xFFFFE)
  2401. ndw = 0xFFFFE;
  2402. /* for non-physically contiguous pages (system) */
  2403. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw);
  2404. ib->ptr[ib->length_dw++] = pe;
  2405. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2406. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2407. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2408. value = radeon_vm_map_gart(rdev, addr);
  2409. value &= 0xFFFFFFFFFFFFF000ULL;
  2410. } else if (flags & RADEON_VM_PAGE_VALID) {
  2411. value = addr;
  2412. } else {
  2413. value = 0;
  2414. }
  2415. addr += incr;
  2416. value |= r600_flags;
  2417. ib->ptr[ib->length_dw++] = value;
  2418. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2419. }
  2420. }
  2421. while (ib->length_dw & 0x7)
  2422. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  2423. } else {
  2424. while (count) {
  2425. ndw = count * 2;
  2426. if (ndw > 0xFFFFE)
  2427. ndw = 0xFFFFE;
  2428. if (flags & RADEON_VM_PAGE_VALID)
  2429. value = addr;
  2430. else
  2431. value = 0;
  2432. /* for physically contiguous pages (vram) */
  2433. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  2434. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  2435. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2436. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  2437. ib->ptr[ib->length_dw++] = 0;
  2438. ib->ptr[ib->length_dw++] = value; /* value */
  2439. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2440. ib->ptr[ib->length_dw++] = incr; /* increment size */
  2441. ib->ptr[ib->length_dw++] = 0;
  2442. pe += ndw * 4;
  2443. addr += (ndw / 2) * incr;
  2444. count -= ndw / 2;
  2445. }
  2446. }
  2447. while (ib->length_dw & 0x7)
  2448. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  2449. }
  2450. }
  2451. /**
  2452. * cayman_vm_flush - vm flush using the CP
  2453. *
  2454. * @rdev: radeon_device pointer
  2455. *
  2456. * Update the page table base and flush the VM TLB
  2457. * using the CP (cayman-si).
  2458. */
  2459. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2460. {
  2461. struct radeon_ring *ring = &rdev->ring[ridx];
  2462. if (vm == NULL)
  2463. return;
  2464. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  2465. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2466. /* flush hdp cache */
  2467. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  2468. radeon_ring_write(ring, 0x1);
  2469. /* bits 0-7 are the VM contexts0-7 */
  2470. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  2471. radeon_ring_write(ring, 1 << vm->id);
  2472. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2473. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2474. radeon_ring_write(ring, 0x0);
  2475. }
  2476. void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2477. {
  2478. struct radeon_ring *ring = &rdev->ring[ridx];
  2479. if (vm == NULL)
  2480. return;
  2481. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2482. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2483. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2484. /* flush hdp cache */
  2485. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2486. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2487. radeon_ring_write(ring, 1);
  2488. /* bits 0-7 are the VM contexts0-7 */
  2489. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2490. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2491. radeon_ring_write(ring, 1 << vm->id);
  2492. }