netxen_nic_init.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to initialize the Phantom Hardware
  31. *
  32. */
  33. #include <linux/netdevice.h>
  34. #include <linux/delay.h>
  35. #include "netxen_nic.h"
  36. #include "netxen_nic_hw.h"
  37. #include "netxen_nic_phan_reg.h"
  38. struct crb_addr_pair {
  39. long addr;
  40. long data;
  41. };
  42. #define NETXEN_MAX_CRB_XFORM 60
  43. static unsigned int crb_addr_xform[NETXEN_MAX_CRB_XFORM];
  44. #define NETXEN_ADDR_ERROR ((unsigned long ) 0xffffffff )
  45. #define crb_addr_transform(name) \
  46. crb_addr_xform[NETXEN_HW_PX_MAP_CRB_##name] = \
  47. NETXEN_HW_CRB_HUB_AGT_ADR_##name << 20
  48. #define NETXEN_NIC_XDMA_RESET 0x8000ff
  49. static inline void
  50. netxen_nic_locked_write_reg(struct netxen_adapter *adapter,
  51. unsigned long off, int *data)
  52. {
  53. void __iomem *addr = pci_base_offset(adapter, off);
  54. writel(*data, addr);
  55. }
  56. static void crb_addr_transform_setup(void)
  57. {
  58. crb_addr_transform(XDMA);
  59. crb_addr_transform(TIMR);
  60. crb_addr_transform(SRE);
  61. crb_addr_transform(SQN3);
  62. crb_addr_transform(SQN2);
  63. crb_addr_transform(SQN1);
  64. crb_addr_transform(SQN0);
  65. crb_addr_transform(SQS3);
  66. crb_addr_transform(SQS2);
  67. crb_addr_transform(SQS1);
  68. crb_addr_transform(SQS0);
  69. crb_addr_transform(RPMX7);
  70. crb_addr_transform(RPMX6);
  71. crb_addr_transform(RPMX5);
  72. crb_addr_transform(RPMX4);
  73. crb_addr_transform(RPMX3);
  74. crb_addr_transform(RPMX2);
  75. crb_addr_transform(RPMX1);
  76. crb_addr_transform(RPMX0);
  77. crb_addr_transform(ROMUSB);
  78. crb_addr_transform(SN);
  79. crb_addr_transform(QMN);
  80. crb_addr_transform(QMS);
  81. crb_addr_transform(PGNI);
  82. crb_addr_transform(PGND);
  83. crb_addr_transform(PGN3);
  84. crb_addr_transform(PGN2);
  85. crb_addr_transform(PGN1);
  86. crb_addr_transform(PGN0);
  87. crb_addr_transform(PGSI);
  88. crb_addr_transform(PGSD);
  89. crb_addr_transform(PGS3);
  90. crb_addr_transform(PGS2);
  91. crb_addr_transform(PGS1);
  92. crb_addr_transform(PGS0);
  93. crb_addr_transform(PS);
  94. crb_addr_transform(PH);
  95. crb_addr_transform(NIU);
  96. crb_addr_transform(I2Q);
  97. crb_addr_transform(EG);
  98. crb_addr_transform(MN);
  99. crb_addr_transform(MS);
  100. crb_addr_transform(CAS2);
  101. crb_addr_transform(CAS1);
  102. crb_addr_transform(CAS0);
  103. crb_addr_transform(CAM);
  104. crb_addr_transform(C2C1);
  105. crb_addr_transform(C2C0);
  106. crb_addr_transform(SMB);
  107. }
  108. int netxen_init_firmware(struct netxen_adapter *adapter)
  109. {
  110. u32 state = 0, loops = 0, err = 0;
  111. /* Window 1 call */
  112. state = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_STATE));
  113. if (state == PHAN_INITIALIZE_ACK)
  114. return 0;
  115. while (state != PHAN_INITIALIZE_COMPLETE && loops < 2000) {
  116. udelay(100);
  117. /* Window 1 call */
  118. state = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_STATE));
  119. loops++;
  120. }
  121. if (loops >= 2000) {
  122. printk(KERN_ERR "Cmd Peg initialization not complete:%x.\n",
  123. state);
  124. err = -EIO;
  125. return err;
  126. }
  127. /* Window 1 call */
  128. writel(MPORT_SINGLE_FUNCTION_MODE,
  129. NETXEN_CRB_NORMALIZE(adapter, CRB_MPORT_MODE));
  130. writel(PHAN_INITIALIZE_ACK,
  131. NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_STATE));
  132. return err;
  133. }
  134. #define NETXEN_ADDR_LIMIT 0xffffffffULL
  135. void *netxen_alloc(struct pci_dev *pdev, size_t sz, dma_addr_t * ptr,
  136. struct pci_dev **used_dev)
  137. {
  138. void *addr;
  139. addr = pci_alloc_consistent(pdev, sz, ptr);
  140. if ((unsigned long long)(*ptr) < NETXEN_ADDR_LIMIT) {
  141. *used_dev = pdev;
  142. return addr;
  143. }
  144. pci_free_consistent(pdev, sz, addr, *ptr);
  145. addr = pci_alloc_consistent(NULL, sz, ptr);
  146. *used_dev = NULL;
  147. return addr;
  148. }
  149. void netxen_initialize_adapter_sw(struct netxen_adapter *adapter)
  150. {
  151. int ctxid, ring;
  152. u32 i;
  153. u32 num_rx_bufs = 0;
  154. struct netxen_rcv_desc_ctx *rcv_desc;
  155. DPRINTK(INFO, "initializing some queues: %p\n", adapter);
  156. for (ctxid = 0; ctxid < MAX_RCV_CTX; ++ctxid) {
  157. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  158. struct netxen_rx_buffer *rx_buf;
  159. rcv_desc = &adapter->recv_ctx[ctxid].rcv_desc[ring];
  160. rcv_desc->rcv_free = rcv_desc->max_rx_desc_count;
  161. rcv_desc->begin_alloc = 0;
  162. rx_buf = rcv_desc->rx_buf_arr;
  163. num_rx_bufs = rcv_desc->max_rx_desc_count;
  164. /*
  165. * Now go through all of them, set reference handles
  166. * and put them in the queues.
  167. */
  168. for (i = 0; i < num_rx_bufs; i++) {
  169. rx_buf->ref_handle = i;
  170. rx_buf->state = NETXEN_BUFFER_FREE;
  171. DPRINTK(INFO, "Rx buf:ctx%d i(%d) rx_buf:"
  172. "%p\n", ctxid, i, rx_buf);
  173. rx_buf++;
  174. }
  175. }
  176. }
  177. }
  178. void netxen_initialize_adapter_hw(struct netxen_adapter *adapter)
  179. {
  180. int ports = 0;
  181. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  182. if (netxen_nic_get_board_info(adapter) != 0)
  183. printk("%s: Error getting board config info.\n",
  184. netxen_nic_driver_name);
  185. get_brd_port_by_type(board_info->board_type, &ports);
  186. if (ports == 0)
  187. printk(KERN_ERR "%s: Unknown board type\n",
  188. netxen_nic_driver_name);
  189. adapter->ahw.max_ports = ports;
  190. }
  191. void netxen_initialize_adapter_ops(struct netxen_adapter *adapter)
  192. {
  193. switch (adapter->ahw.board_type) {
  194. case NETXEN_NIC_GBE:
  195. adapter->enable_phy_interrupts =
  196. netxen_niu_gbe_enable_phy_interrupts;
  197. adapter->disable_phy_interrupts =
  198. netxen_niu_gbe_disable_phy_interrupts;
  199. adapter->handle_phy_intr = netxen_nic_gbe_handle_phy_intr;
  200. adapter->macaddr_set = netxen_niu_macaddr_set;
  201. adapter->set_mtu = netxen_nic_set_mtu_gb;
  202. adapter->set_promisc = netxen_niu_set_promiscuous_mode;
  203. adapter->unset_promisc = netxen_niu_set_promiscuous_mode;
  204. adapter->phy_read = netxen_niu_gbe_phy_read;
  205. adapter->phy_write = netxen_niu_gbe_phy_write;
  206. adapter->init_port = netxen_niu_gbe_init_port;
  207. adapter->init_niu = netxen_nic_init_niu_gb;
  208. adapter->stop_port = netxen_niu_disable_gbe_port;
  209. break;
  210. case NETXEN_NIC_XGBE:
  211. adapter->enable_phy_interrupts =
  212. netxen_niu_xgbe_enable_phy_interrupts;
  213. adapter->disable_phy_interrupts =
  214. netxen_niu_xgbe_disable_phy_interrupts;
  215. adapter->handle_phy_intr = netxen_nic_xgbe_handle_phy_intr;
  216. adapter->macaddr_set = netxen_niu_xg_macaddr_set;
  217. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  218. adapter->init_port = netxen_niu_xg_init_port;
  219. adapter->set_promisc = netxen_niu_xg_set_promiscuous_mode;
  220. adapter->unset_promisc = netxen_niu_xg_set_promiscuous_mode;
  221. adapter->stop_port = netxen_niu_disable_xg_port;
  222. break;
  223. default:
  224. break;
  225. }
  226. }
  227. /*
  228. * netxen_decode_crb_addr(0 - utility to translate from internal Phantom CRB
  229. * address to external PCI CRB address.
  230. */
  231. unsigned long netxen_decode_crb_addr(unsigned long addr)
  232. {
  233. int i;
  234. unsigned long base_addr, offset, pci_base;
  235. crb_addr_transform_setup();
  236. pci_base = NETXEN_ADDR_ERROR;
  237. base_addr = addr & 0xfff00000;
  238. offset = addr & 0x000fffff;
  239. for (i = 0; i < NETXEN_MAX_CRB_XFORM; i++) {
  240. if (crb_addr_xform[i] == base_addr) {
  241. pci_base = i << 20;
  242. break;
  243. }
  244. }
  245. if (pci_base == NETXEN_ADDR_ERROR)
  246. return pci_base;
  247. else
  248. return (pci_base + offset);
  249. }
  250. static long rom_max_timeout = 10000;
  251. static long rom_lock_timeout = 1000000;
  252. static inline int rom_lock(struct netxen_adapter *adapter)
  253. {
  254. int iter;
  255. u32 done = 0;
  256. int timeout = 0;
  257. while (!done) {
  258. /* acquire semaphore2 from PCI HW block */
  259. netxen_nic_read_w0(adapter, NETXEN_PCIE_REG(PCIE_SEM2_LOCK),
  260. &done);
  261. if (done == 1)
  262. break;
  263. if (timeout >= rom_lock_timeout)
  264. return -EIO;
  265. timeout++;
  266. /*
  267. * Yield CPU
  268. */
  269. if (!in_atomic())
  270. schedule();
  271. else {
  272. for (iter = 0; iter < 20; iter++)
  273. cpu_relax(); /*This a nop instr on i386 */
  274. }
  275. }
  276. netxen_nic_reg_write(adapter, NETXEN_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  277. return 0;
  278. }
  279. int netxen_wait_rom_done(struct netxen_adapter *adapter)
  280. {
  281. long timeout = 0;
  282. long done = 0;
  283. while (done == 0) {
  284. done = netxen_nic_reg_read(adapter, NETXEN_ROMUSB_GLB_STATUS);
  285. done &= 2;
  286. timeout++;
  287. if (timeout >= rom_max_timeout) {
  288. printk("Timeout reached waiting for rom done");
  289. return -EIO;
  290. }
  291. }
  292. return 0;
  293. }
  294. static inline int netxen_rom_wren(struct netxen_adapter *adapter)
  295. {
  296. /* Set write enable latch in ROM status register */
  297. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  298. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE,
  299. M25P_INSTR_WREN);
  300. if (netxen_wait_rom_done(adapter)) {
  301. return -1;
  302. }
  303. return 0;
  304. }
  305. static inline unsigned int netxen_rdcrbreg(struct netxen_adapter *adapter,
  306. unsigned int addr)
  307. {
  308. unsigned int data = 0xdeaddead;
  309. data = netxen_nic_reg_read(adapter, addr);
  310. return data;
  311. }
  312. static inline int netxen_do_rom_rdsr(struct netxen_adapter *adapter)
  313. {
  314. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE,
  315. M25P_INSTR_RDSR);
  316. if (netxen_wait_rom_done(adapter)) {
  317. return -1;
  318. }
  319. return netxen_rdcrbreg(adapter, NETXEN_ROMUSB_ROM_RDATA);
  320. }
  321. static inline void netxen_rom_unlock(struct netxen_adapter *adapter)
  322. {
  323. u32 val;
  324. /* release semaphore2 */
  325. netxen_nic_read_w0(adapter, NETXEN_PCIE_REG(PCIE_SEM2_UNLOCK), &val);
  326. }
  327. int netxen_rom_wip_poll(struct netxen_adapter *adapter)
  328. {
  329. long timeout = 0;
  330. long wip = 1;
  331. int val;
  332. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  333. while (wip != 0) {
  334. val = netxen_do_rom_rdsr(adapter);
  335. wip = val & 1;
  336. timeout++;
  337. if (timeout > rom_max_timeout) {
  338. return -1;
  339. }
  340. }
  341. return 0;
  342. }
  343. static inline int do_rom_fast_write(struct netxen_adapter *adapter, int addr,
  344. int data)
  345. {
  346. if (netxen_rom_wren(adapter)) {
  347. return -1;
  348. }
  349. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_WDATA, data);
  350. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ADDRESS, addr);
  351. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 3);
  352. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE,
  353. M25P_INSTR_PP);
  354. if (netxen_wait_rom_done(adapter)) {
  355. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  356. return -1;
  357. }
  358. return netxen_rom_wip_poll(adapter);
  359. }
  360. static inline int
  361. do_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp)
  362. {
  363. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ADDRESS, addr);
  364. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 3);
  365. udelay(100); /* prevent bursting on CRB */
  366. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  367. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  368. if (netxen_wait_rom_done(adapter)) {
  369. printk("Error waiting for rom done\n");
  370. return -EIO;
  371. }
  372. /* reset abyte_cnt and dummy_byte_cnt */
  373. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  374. udelay(100); /* prevent bursting on CRB */
  375. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  376. *valp = netxen_nic_reg_read(adapter, NETXEN_ROMUSB_ROM_RDATA);
  377. return 0;
  378. }
  379. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp)
  380. {
  381. int ret;
  382. if (rom_lock(adapter) != 0)
  383. return -EIO;
  384. ret = do_rom_fast_read(adapter, addr, valp);
  385. netxen_rom_unlock(adapter);
  386. return ret;
  387. }
  388. int netxen_rom_fast_write(struct netxen_adapter *adapter, int addr, int data)
  389. {
  390. int ret = 0;
  391. if (rom_lock(adapter) != 0) {
  392. return -1;
  393. }
  394. ret = do_rom_fast_write(adapter, addr, data);
  395. netxen_rom_unlock(adapter);
  396. return ret;
  397. }
  398. int netxen_do_rom_se(struct netxen_adapter *adapter, int addr)
  399. {
  400. netxen_rom_wren(adapter);
  401. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ADDRESS, addr);
  402. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 3);
  403. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_INSTR_OPCODE,
  404. M25P_INSTR_SE);
  405. if (netxen_wait_rom_done(adapter)) {
  406. netxen_nic_reg_write(adapter, NETXEN_ROMUSB_ROM_ABYTE_CNT, 0);
  407. return -1;
  408. }
  409. return netxen_rom_wip_poll(adapter);
  410. }
  411. int netxen_rom_se(struct netxen_adapter *adapter, int addr)
  412. {
  413. int ret = 0;
  414. if (rom_lock(adapter) != 0) {
  415. return -1;
  416. }
  417. ret = netxen_do_rom_se(adapter, addr);
  418. netxen_rom_unlock(adapter);
  419. return ret;
  420. }
  421. #define NETXEN_BOARDTYPE 0x4008
  422. #define NETXEN_BOARDNUM 0x400c
  423. #define NETXEN_CHIPNUM 0x4010
  424. #define NETXEN_ROMBUS_RESET 0xFFFFFFFF
  425. #define NETXEN_ROM_FIRST_BARRIER 0x800000000ULL
  426. #define NETXEN_ROM_FOUND_INIT 0x400
  427. int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose)
  428. {
  429. int addr, val, status;
  430. int n, i;
  431. int init_delay = 0;
  432. struct crb_addr_pair *buf;
  433. unsigned long off;
  434. /* resetall */
  435. status = netxen_nic_get_board_info(adapter);
  436. if (status)
  437. printk("%s: netxen_pinit_from_rom: Error getting board info\n",
  438. netxen_nic_driver_name);
  439. netxen_crb_writelit_adapter(adapter, NETXEN_ROMUSB_GLB_SW_RESET,
  440. NETXEN_ROMBUS_RESET);
  441. if (verbose) {
  442. int val;
  443. if (netxen_rom_fast_read(adapter, NETXEN_BOARDTYPE, &val) == 0)
  444. printk("P2 ROM board type: 0x%08x\n", val);
  445. else
  446. printk("Could not read board type\n");
  447. if (netxen_rom_fast_read(adapter, NETXEN_BOARDNUM, &val) == 0)
  448. printk("P2 ROM board num: 0x%08x\n", val);
  449. else
  450. printk("Could not read board number\n");
  451. if (netxen_rom_fast_read(adapter, NETXEN_CHIPNUM, &val) == 0)
  452. printk("P2 ROM chip num: 0x%08x\n", val);
  453. else
  454. printk("Could not read chip number\n");
  455. }
  456. if (netxen_rom_fast_read(adapter, 0, &n) == 0
  457. && (n & NETXEN_ROM_FIRST_BARRIER)) {
  458. n &= ~NETXEN_ROM_ROUNDUP;
  459. if (n < NETXEN_ROM_FOUND_INIT) {
  460. if (verbose)
  461. printk("%s: %d CRB init values found"
  462. " in ROM.\n", netxen_nic_driver_name, n);
  463. } else {
  464. printk("%s:n=0x%x Error! NetXen card flash not"
  465. " initialized.\n", __FUNCTION__, n);
  466. return -EIO;
  467. }
  468. buf = kcalloc(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  469. if (buf == NULL) {
  470. printk("%s: netxen_pinit_from_rom: Unable to calloc "
  471. "memory.\n", netxen_nic_driver_name);
  472. return -ENOMEM;
  473. }
  474. for (i = 0; i < n; i++) {
  475. if (netxen_rom_fast_read(adapter, 8 * i + 4, &val) != 0
  476. || netxen_rom_fast_read(adapter, 8 * i + 8,
  477. &addr) != 0)
  478. return -EIO;
  479. buf[i].addr = addr;
  480. buf[i].data = val;
  481. if (verbose)
  482. printk("%s: PCI: 0x%08x == 0x%08x\n",
  483. netxen_nic_driver_name, (unsigned int)
  484. netxen_decode_crb_addr((unsigned long)
  485. addr), val);
  486. }
  487. for (i = 0; i < n; i++) {
  488. off = netxen_decode_crb_addr((unsigned long)buf[i].addr);
  489. if (off == NETXEN_ADDR_ERROR) {
  490. printk(KERN_ERR"CRB init value out of range %lx\n",
  491. buf[i].addr);
  492. continue;
  493. }
  494. off += NETXEN_PCI_CRBSPACE;
  495. /* skipping cold reboot MAGIC */
  496. if (off == NETXEN_CAM_RAM(0x1fc))
  497. continue;
  498. /* After writing this register, HW needs time for CRB */
  499. /* to quiet down (else crb_window returns 0xffffffff) */
  500. if (off == NETXEN_ROMUSB_GLB_SW_RESET) {
  501. init_delay = 1;
  502. /* hold xdma in reset also */
  503. buf[i].data = NETXEN_NIC_XDMA_RESET;
  504. }
  505. if (ADDR_IN_WINDOW1(off)) {
  506. writel(buf[i].data,
  507. NETXEN_CRB_NORMALIZE(adapter, off));
  508. } else {
  509. netxen_nic_pci_change_crbwindow(adapter, 0);
  510. writel(buf[i].data,
  511. pci_base_offset(adapter, off));
  512. netxen_nic_pci_change_crbwindow(adapter, 1);
  513. }
  514. if (init_delay == 1) {
  515. ssleep(1);
  516. init_delay = 0;
  517. }
  518. msleep(1);
  519. }
  520. kfree(buf);
  521. /* disable_peg_cache_all */
  522. /* unreset_net_cache */
  523. netxen_nic_hw_read_wx(adapter, NETXEN_ROMUSB_GLB_SW_RESET, &val,
  524. 4);
  525. netxen_crb_writelit_adapter(adapter, NETXEN_ROMUSB_GLB_SW_RESET,
  526. (val & 0xffffff0f));
  527. /* p2dn replyCount */
  528. netxen_crb_writelit_adapter(adapter,
  529. NETXEN_CRB_PEG_NET_D + 0xec, 0x1e);
  530. /* disable_peg_cache 0 */
  531. netxen_crb_writelit_adapter(adapter,
  532. NETXEN_CRB_PEG_NET_D + 0x4c, 8);
  533. /* disable_peg_cache 1 */
  534. netxen_crb_writelit_adapter(adapter,
  535. NETXEN_CRB_PEG_NET_I + 0x4c, 8);
  536. /* peg_clr_all */
  537. /* peg_clr 0 */
  538. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_0 + 0x8,
  539. 0);
  540. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_0 + 0xc,
  541. 0);
  542. /* peg_clr 1 */
  543. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_1 + 0x8,
  544. 0);
  545. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_1 + 0xc,
  546. 0);
  547. /* peg_clr 2 */
  548. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_2 + 0x8,
  549. 0);
  550. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_2 + 0xc,
  551. 0);
  552. /* peg_clr 3 */
  553. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_3 + 0x8,
  554. 0);
  555. netxen_crb_writelit_adapter(adapter, NETXEN_CRB_PEG_NET_3 + 0xc,
  556. 0);
  557. }
  558. return 0;
  559. }
  560. int netxen_initialize_adapter_offload(struct netxen_adapter *adapter)
  561. {
  562. uint64_t addr;
  563. uint32_t hi;
  564. uint32_t lo;
  565. adapter->dummy_dma.addr =
  566. pci_alloc_consistent(adapter->ahw.pdev,
  567. NETXEN_HOST_DUMMY_DMA_SIZE,
  568. &adapter->dummy_dma.phys_addr);
  569. if (adapter->dummy_dma.addr == NULL) {
  570. printk("%s: ERROR: Could not allocate dummy DMA memory\n",
  571. __FUNCTION__);
  572. return -ENOMEM;
  573. }
  574. addr = (uint64_t) adapter->dummy_dma.phys_addr;
  575. hi = (addr >> 32) & 0xffffffff;
  576. lo = addr & 0xffffffff;
  577. writel(hi, NETXEN_CRB_NORMALIZE(adapter, CRB_HOST_DUMMY_BUF_ADDR_HI));
  578. writel(lo, NETXEN_CRB_NORMALIZE(adapter, CRB_HOST_DUMMY_BUF_ADDR_LO));
  579. return 0;
  580. }
  581. void netxen_free_adapter_offload(struct netxen_adapter *adapter)
  582. {
  583. if (adapter->dummy_dma.addr) {
  584. pci_free_consistent(adapter->ahw.pdev,
  585. NETXEN_HOST_DUMMY_DMA_SIZE,
  586. adapter->dummy_dma.addr,
  587. adapter->dummy_dma.phys_addr);
  588. adapter->dummy_dma.addr = NULL;
  589. }
  590. }
  591. void netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val)
  592. {
  593. u32 val = 0;
  594. int loops = 0;
  595. if (!pegtune_val) {
  596. val = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_CMDPEG_STATE));
  597. while (val != PHAN_INITIALIZE_COMPLETE && loops < 200000) {
  598. udelay(100);
  599. schedule();
  600. val =
  601. readl(NETXEN_CRB_NORMALIZE
  602. (adapter, CRB_CMDPEG_STATE));
  603. loops++;
  604. }
  605. if (val != PHAN_INITIALIZE_COMPLETE)
  606. printk("WARNING: Initial boot wait loop failed...\n");
  607. }
  608. }
  609. int netxen_nic_rx_has_work(struct netxen_adapter *adapter)
  610. {
  611. int ctx;
  612. for (ctx = 0; ctx < MAX_RCV_CTX; ++ctx) {
  613. struct netxen_recv_context *recv_ctx =
  614. &(adapter->recv_ctx[ctx]);
  615. u32 consumer;
  616. struct status_desc *desc_head;
  617. struct status_desc *desc;
  618. consumer = recv_ctx->status_rx_consumer;
  619. desc_head = recv_ctx->rcv_status_desc_head;
  620. desc = &desc_head[consumer];
  621. if (netxen_get_sts_owner(desc) & STATUS_OWNER_HOST)
  622. return 1;
  623. }
  624. return 0;
  625. }
  626. static inline int netxen_nic_check_temp(struct netxen_adapter *adapter)
  627. {
  628. int port_num;
  629. struct netxen_port *port;
  630. struct net_device *netdev;
  631. uint32_t temp, temp_state, temp_val;
  632. int rv = 0;
  633. temp = readl(NETXEN_CRB_NORMALIZE(adapter, CRB_TEMP_STATE));
  634. temp_state = nx_get_temp_state(temp);
  635. temp_val = nx_get_temp_val(temp);
  636. if (temp_state == NX_TEMP_PANIC) {
  637. printk(KERN_ALERT
  638. "%s: Device temperature %d degrees C exceeds"
  639. " maximum allowed. Hardware has been shut down.\n",
  640. netxen_nic_driver_name, temp_val);
  641. for (port_num = 0; port_num < adapter->ahw.max_ports;
  642. port_num++) {
  643. port = adapter->port[port_num];
  644. netdev = port->netdev;
  645. netif_carrier_off(netdev);
  646. netif_stop_queue(netdev);
  647. }
  648. rv = 1;
  649. } else if (temp_state == NX_TEMP_WARN) {
  650. if (adapter->temp == NX_TEMP_NORMAL) {
  651. printk(KERN_ALERT
  652. "%s: Device temperature %d degrees C "
  653. "exceeds operating range."
  654. " Immediate action needed.\n",
  655. netxen_nic_driver_name, temp_val);
  656. }
  657. } else {
  658. if (adapter->temp == NX_TEMP_WARN) {
  659. printk(KERN_INFO
  660. "%s: Device temperature is now %d degrees C"
  661. " in normal range.\n", netxen_nic_driver_name,
  662. temp_val);
  663. }
  664. }
  665. adapter->temp = temp_state;
  666. return rv;
  667. }
  668. void netxen_watchdog_task(struct work_struct *work)
  669. {
  670. int port_num;
  671. struct netxen_port *port;
  672. struct net_device *netdev;
  673. struct netxen_adapter *adapter =
  674. container_of(work, struct netxen_adapter, watchdog_task);
  675. if (netxen_nic_check_temp(adapter))
  676. return;
  677. for (port_num = 0; port_num < adapter->ahw.max_ports; port_num++) {
  678. port = adapter->port[port_num];
  679. netdev = port->netdev;
  680. if ((netif_running(netdev)) && !netif_carrier_ok(netdev)) {
  681. printk(KERN_INFO "%s port %d, %s carrier is now ok\n",
  682. netxen_nic_driver_name, port_num, netdev->name);
  683. netif_carrier_on(netdev);
  684. }
  685. if (netif_queue_stopped(netdev))
  686. netif_wake_queue(netdev);
  687. }
  688. if (adapter->handle_phy_intr)
  689. adapter->handle_phy_intr(adapter);
  690. mod_timer(&adapter->watchdog_timer, jiffies + 2 * HZ);
  691. }
  692. /*
  693. * netxen_process_rcv() send the received packet to the protocol stack.
  694. * and if the number of receives exceeds RX_BUFFERS_REFILL, then we
  695. * invoke the routine to send more rx buffers to the Phantom...
  696. */
  697. void
  698. netxen_process_rcv(struct netxen_adapter *adapter, int ctxid,
  699. struct status_desc *desc)
  700. {
  701. struct netxen_port *port = adapter->port[netxen_get_sts_port(desc)];
  702. struct pci_dev *pdev = port->pdev;
  703. struct net_device *netdev = port->netdev;
  704. int index = netxen_get_sts_refhandle(desc);
  705. struct netxen_recv_context *recv_ctx = &(adapter->recv_ctx[ctxid]);
  706. struct netxen_rx_buffer *buffer;
  707. struct sk_buff *skb;
  708. u32 length = netxen_get_sts_totallength(desc);
  709. u32 desc_ctx;
  710. struct netxen_rcv_desc_ctx *rcv_desc;
  711. int ret;
  712. desc_ctx = netxen_get_sts_type(desc);
  713. if (unlikely(desc_ctx >= NUM_RCV_DESC_RINGS)) {
  714. printk("%s: %s Bad Rcv descriptor ring\n",
  715. netxen_nic_driver_name, netdev->name);
  716. return;
  717. }
  718. rcv_desc = &recv_ctx->rcv_desc[desc_ctx];
  719. if (unlikely(index > rcv_desc->max_rx_desc_count)) {
  720. DPRINTK(ERR, "Got a buffer index:%x Max is %x\n",
  721. index, rcv_desc->max_rx_desc_count);
  722. return;
  723. }
  724. buffer = &rcv_desc->rx_buf_arr[index];
  725. if (desc_ctx == RCV_DESC_LRO_CTXID) {
  726. buffer->lro_current_frags++;
  727. if (netxen_get_sts_desc_lro_last_frag(desc)) {
  728. buffer->lro_expected_frags =
  729. netxen_get_sts_desc_lro_cnt(desc);
  730. buffer->lro_length = length;
  731. }
  732. if (buffer->lro_current_frags != buffer->lro_expected_frags) {
  733. if (buffer->lro_expected_frags != 0) {
  734. printk("LRO: (refhandle:%x) recv frag."
  735. "wait for last. flags: %x expected:%d"
  736. "have:%d\n", index,
  737. netxen_get_sts_desc_lro_last_frag(desc),
  738. buffer->lro_expected_frags,
  739. buffer->lro_current_frags);
  740. }
  741. return;
  742. }
  743. }
  744. pci_unmap_single(pdev, buffer->dma, rcv_desc->dma_size,
  745. PCI_DMA_FROMDEVICE);
  746. skb = (struct sk_buff *)buffer->skb;
  747. if (likely(netxen_get_sts_status(desc) == STATUS_CKSUM_OK)) {
  748. port->stats.csummed++;
  749. skb->ip_summed = CHECKSUM_UNNECESSARY;
  750. }
  751. skb->dev = netdev;
  752. if (desc_ctx == RCV_DESC_LRO_CTXID) {
  753. /* True length was only available on the last pkt */
  754. skb_put(skb, buffer->lro_length);
  755. } else {
  756. skb_put(skb, length);
  757. }
  758. skb->protocol = eth_type_trans(skb, netdev);
  759. ret = netif_receive_skb(skb);
  760. /*
  761. * RH: Do we need these stats on a regular basis. Can we get it from
  762. * Linux stats.
  763. */
  764. switch (ret) {
  765. case NET_RX_SUCCESS:
  766. port->stats.uphappy++;
  767. break;
  768. case NET_RX_CN_LOW:
  769. port->stats.uplcong++;
  770. break;
  771. case NET_RX_CN_MOD:
  772. port->stats.upmcong++;
  773. break;
  774. case NET_RX_CN_HIGH:
  775. port->stats.uphcong++;
  776. break;
  777. case NET_RX_DROP:
  778. port->stats.updropped++;
  779. break;
  780. default:
  781. port->stats.updunno++;
  782. break;
  783. }
  784. netdev->last_rx = jiffies;
  785. rcv_desc->rcv_free++;
  786. rcv_desc->rcv_pending--;
  787. /*
  788. * We just consumed one buffer so post a buffer.
  789. */
  790. adapter->stats.post_called++;
  791. buffer->skb = NULL;
  792. buffer->state = NETXEN_BUFFER_FREE;
  793. buffer->lro_current_frags = 0;
  794. buffer->lro_expected_frags = 0;
  795. port->stats.no_rcv++;
  796. port->stats.rxbytes += length;
  797. }
  798. /* Process Receive status ring */
  799. u32 netxen_process_rcv_ring(struct netxen_adapter *adapter, int ctxid, int max)
  800. {
  801. struct netxen_recv_context *recv_ctx = &(adapter->recv_ctx[ctxid]);
  802. struct status_desc *desc_head = recv_ctx->rcv_status_desc_head;
  803. struct status_desc *desc; /* used to read status desc here */
  804. u32 consumer = recv_ctx->status_rx_consumer;
  805. u32 producer = 0;
  806. int count = 0, ring;
  807. DPRINTK(INFO, "procesing receive\n");
  808. /*
  809. * we assume in this case that there is only one port and that is
  810. * port #1...changes need to be done in firmware to indicate port
  811. * number as part of the descriptor. This way we will be able to get
  812. * the netdev which is associated with that device.
  813. */
  814. while (count < max) {
  815. desc = &desc_head[consumer];
  816. if (!(netxen_get_sts_owner(desc) & STATUS_OWNER_HOST)) {
  817. DPRINTK(ERR, "desc %p ownedby %x\n", desc,
  818. netxen_get_sts_owner(desc));
  819. break;
  820. }
  821. netxen_process_rcv(adapter, ctxid, desc);
  822. netxen_clear_sts_owner(desc);
  823. netxen_set_sts_owner(desc, STATUS_OWNER_PHANTOM);
  824. consumer = (consumer + 1) & (adapter->max_rx_desc_count - 1);
  825. count++;
  826. }
  827. if (count) {
  828. for (ring = 0; ring < NUM_RCV_DESC_RINGS; ring++) {
  829. netxen_post_rx_buffers_nodb(adapter, ctxid, ring);
  830. }
  831. }
  832. /* update the consumer index in phantom */
  833. if (count) {
  834. adapter->stats.process_rcv++;
  835. recv_ctx->status_rx_consumer = consumer;
  836. recv_ctx->status_rx_producer = producer;
  837. /* Window = 1 */
  838. writel(consumer,
  839. NETXEN_CRB_NORMALIZE(adapter,
  840. recv_crb_registers[ctxid].
  841. crb_rcv_status_consumer));
  842. }
  843. return count;
  844. }
  845. /* Process Command status ring */
  846. int netxen_process_cmd_ring(unsigned long data)
  847. {
  848. u32 last_consumer;
  849. u32 consumer;
  850. struct netxen_adapter *adapter = (struct netxen_adapter *)data;
  851. int count1 = 0;
  852. int count2 = 0;
  853. struct netxen_cmd_buffer *buffer;
  854. struct netxen_port *port; /* port #1 */
  855. struct netxen_port *nport;
  856. struct pci_dev *pdev;
  857. struct netxen_skb_frag *frag;
  858. u32 i;
  859. struct sk_buff *skb = NULL;
  860. int p;
  861. int done;
  862. spin_lock(&adapter->tx_lock);
  863. last_consumer = adapter->last_cmd_consumer;
  864. DPRINTK(INFO, "procesing xmit complete\n");
  865. /* we assume in this case that there is only one port and that is
  866. * port #1...changes need to be done in firmware to indicate port
  867. * number as part of the descriptor. This way we will be able to get
  868. * the netdev which is associated with that device.
  869. */
  870. consumer = *(adapter->cmd_consumer);
  871. if (last_consumer == consumer) { /* Ring is empty */
  872. DPRINTK(INFO, "last_consumer %d == consumer %d\n",
  873. last_consumer, consumer);
  874. spin_unlock(&adapter->tx_lock);
  875. return 1;
  876. }
  877. adapter->proc_cmd_buf_counter++;
  878. adapter->stats.process_xmit++;
  879. /*
  880. * Not needed - does not seem to be used anywhere.
  881. * adapter->cmd_consumer = consumer;
  882. */
  883. spin_unlock(&adapter->tx_lock);
  884. while ((last_consumer != consumer) && (count1 < MAX_STATUS_HANDLE)) {
  885. buffer = &adapter->cmd_buf_arr[last_consumer];
  886. port = adapter->port[buffer->port];
  887. pdev = port->pdev;
  888. frag = &buffer->frag_array[0];
  889. skb = buffer->skb;
  890. if (skb && (cmpxchg(&buffer->skb, skb, 0) == skb)) {
  891. pci_unmap_single(pdev, frag->dma, frag->length,
  892. PCI_DMA_TODEVICE);
  893. for (i = 1; i < buffer->frag_count; i++) {
  894. DPRINTK(INFO, "getting fragment no %d\n", i);
  895. frag++; /* Get the next frag */
  896. pci_unmap_page(pdev, frag->dma, frag->length,
  897. PCI_DMA_TODEVICE);
  898. }
  899. port->stats.skbfreed++;
  900. dev_kfree_skb_any(skb);
  901. skb = NULL;
  902. } else if (adapter->proc_cmd_buf_counter == 1) {
  903. port->stats.txnullskb++;
  904. }
  905. if (unlikely(netif_queue_stopped(port->netdev)
  906. && netif_carrier_ok(port->netdev))
  907. && ((jiffies - port->netdev->trans_start) >
  908. port->netdev->watchdog_timeo)) {
  909. SCHEDULE_WORK(&port->tx_timeout_task);
  910. }
  911. last_consumer = get_next_index(last_consumer,
  912. adapter->max_tx_desc_count);
  913. count1++;
  914. }
  915. adapter->stats.noxmitdone += count1;
  916. count2 = 0;
  917. spin_lock(&adapter->tx_lock);
  918. if ((--adapter->proc_cmd_buf_counter) == 0) {
  919. adapter->last_cmd_consumer = last_consumer;
  920. while ((adapter->last_cmd_consumer != consumer)
  921. && (count2 < MAX_STATUS_HANDLE)) {
  922. buffer =
  923. &adapter->cmd_buf_arr[adapter->last_cmd_consumer];
  924. count2++;
  925. if (buffer->skb)
  926. break;
  927. else
  928. adapter->last_cmd_consumer =
  929. get_next_index(adapter->last_cmd_consumer,
  930. adapter->max_tx_desc_count);
  931. }
  932. }
  933. if (count1 || count2) {
  934. for (p = 0; p < adapter->ahw.max_ports; p++) {
  935. nport = adapter->port[p];
  936. if (netif_queue_stopped(nport->netdev)
  937. && (nport->flags & NETXEN_NETDEV_STATUS)) {
  938. netif_wake_queue(nport->netdev);
  939. nport->flags &= ~NETXEN_NETDEV_STATUS;
  940. }
  941. }
  942. }
  943. /*
  944. * If everything is freed up to consumer then check if the ring is full
  945. * If the ring is full then check if more needs to be freed and
  946. * schedule the call back again.
  947. *
  948. * This happens when there are 2 CPUs. One could be freeing and the
  949. * other filling it. If the ring is full when we get out of here and
  950. * the card has already interrupted the host then the host can miss the
  951. * interrupt.
  952. *
  953. * There is still a possible race condition and the host could miss an
  954. * interrupt. The card has to take care of this.
  955. */
  956. if (adapter->last_cmd_consumer == consumer &&
  957. (((adapter->cmd_producer + 1) %
  958. adapter->max_tx_desc_count) == adapter->last_cmd_consumer)) {
  959. consumer = *(adapter->cmd_consumer);
  960. }
  961. done = (adapter->last_cmd_consumer == consumer);
  962. spin_unlock(&adapter->tx_lock);
  963. DPRINTK(INFO, "last consumer is %d in %s\n", last_consumer,
  964. __FUNCTION__);
  965. return (done);
  966. }
  967. /*
  968. * netxen_post_rx_buffers puts buffer in the Phantom memory
  969. */
  970. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ctx, u32 ringid)
  971. {
  972. struct pci_dev *pdev = adapter->ahw.pdev;
  973. struct sk_buff *skb;
  974. struct netxen_recv_context *recv_ctx = &(adapter->recv_ctx[ctx]);
  975. struct netxen_rcv_desc_ctx *rcv_desc = NULL;
  976. uint producer;
  977. struct rcv_desc *pdesc;
  978. struct netxen_rx_buffer *buffer;
  979. int count = 0;
  980. int index = 0;
  981. netxen_ctx_msg msg = 0;
  982. dma_addr_t dma;
  983. adapter->stats.post_called++;
  984. rcv_desc = &recv_ctx->rcv_desc[ringid];
  985. producer = rcv_desc->producer;
  986. index = rcv_desc->begin_alloc;
  987. buffer = &rcv_desc->rx_buf_arr[index];
  988. /* We can start writing rx descriptors into the phantom memory. */
  989. while (buffer->state == NETXEN_BUFFER_FREE) {
  990. skb = dev_alloc_skb(rcv_desc->skb_size);
  991. if (unlikely(!skb)) {
  992. /*
  993. * TODO
  994. * We need to schedule the posting of buffers to the pegs.
  995. */
  996. rcv_desc->begin_alloc = index;
  997. DPRINTK(ERR, "netxen_post_rx_buffers: "
  998. " allocated only %d buffers\n", count);
  999. break;
  1000. }
  1001. count++; /* now there should be no failure */
  1002. pdesc = &rcv_desc->desc_head[producer];
  1003. #if defined(XGB_DEBUG)
  1004. *(unsigned long *)(skb->head) = 0xc0debabe;
  1005. if (skb_is_nonlinear(skb)) {
  1006. printk("Allocated SKB @%p is nonlinear\n");
  1007. }
  1008. #endif
  1009. skb_reserve(skb, 2);
  1010. /* This will be setup when we receive the
  1011. * buffer after it has been filled FSL TBD TBD
  1012. * skb->dev = netdev;
  1013. */
  1014. dma = pci_map_single(pdev, skb->data, rcv_desc->dma_size,
  1015. PCI_DMA_FROMDEVICE);
  1016. pdesc->addr_buffer = cpu_to_le64(dma);
  1017. buffer->skb = skb;
  1018. buffer->state = NETXEN_BUFFER_BUSY;
  1019. buffer->dma = dma;
  1020. /* make a rcv descriptor */
  1021. pdesc->reference_handle = cpu_to_le16(buffer->ref_handle);
  1022. pdesc->buffer_length = cpu_to_le32(rcv_desc->dma_size);
  1023. DPRINTK(INFO, "done writing descripter\n");
  1024. producer =
  1025. get_next_index(producer, rcv_desc->max_rx_desc_count);
  1026. index = get_next_index(index, rcv_desc->max_rx_desc_count);
  1027. buffer = &rcv_desc->rx_buf_arr[index];
  1028. }
  1029. /* if we did allocate buffers, then write the count to Phantom */
  1030. if (count) {
  1031. rcv_desc->begin_alloc = index;
  1032. rcv_desc->rcv_pending += count;
  1033. adapter->stats.lastposted = count;
  1034. adapter->stats.posted += count;
  1035. rcv_desc->producer = producer;
  1036. if (rcv_desc->rcv_free >= 32) {
  1037. rcv_desc->rcv_free = 0;
  1038. /* Window = 1 */
  1039. writel((producer - 1) &
  1040. (rcv_desc->max_rx_desc_count - 1),
  1041. NETXEN_CRB_NORMALIZE(adapter,
  1042. recv_crb_registers[0].
  1043. rcv_desc_crb[ringid].
  1044. crb_rcv_producer_offset));
  1045. /*
  1046. * Write a doorbell msg to tell phanmon of change in
  1047. * receive ring producer
  1048. */
  1049. netxen_set_msg_peg_id(msg, NETXEN_RCV_PEG_DB_ID);
  1050. netxen_set_msg_privid(msg);
  1051. netxen_set_msg_count(msg,
  1052. ((producer -
  1053. 1) & (rcv_desc->
  1054. max_rx_desc_count - 1)));
  1055. netxen_set_msg_ctxid(msg, 0);
  1056. netxen_set_msg_opcode(msg, NETXEN_RCV_PRODUCER(ringid));
  1057. writel(msg,
  1058. DB_NORMALIZE(adapter,
  1059. NETXEN_RCV_PRODUCER_OFFSET));
  1060. }
  1061. }
  1062. }
  1063. void netxen_post_rx_buffers_nodb(struct netxen_adapter *adapter, uint32_t ctx,
  1064. uint32_t ringid)
  1065. {
  1066. struct pci_dev *pdev = adapter->ahw.pdev;
  1067. struct sk_buff *skb;
  1068. struct netxen_recv_context *recv_ctx = &(adapter->recv_ctx[ctx]);
  1069. struct netxen_rcv_desc_ctx *rcv_desc = NULL;
  1070. u32 producer;
  1071. struct rcv_desc *pdesc;
  1072. struct netxen_rx_buffer *buffer;
  1073. int count = 0;
  1074. int index = 0;
  1075. adapter->stats.post_called++;
  1076. rcv_desc = &recv_ctx->rcv_desc[ringid];
  1077. producer = rcv_desc->producer;
  1078. index = rcv_desc->begin_alloc;
  1079. buffer = &rcv_desc->rx_buf_arr[index];
  1080. /* We can start writing rx descriptors into the phantom memory. */
  1081. while (buffer->state == NETXEN_BUFFER_FREE) {
  1082. skb = dev_alloc_skb(rcv_desc->skb_size);
  1083. if (unlikely(!skb)) {
  1084. /*
  1085. * We need to schedule the posting of buffers to the pegs.
  1086. */
  1087. rcv_desc->begin_alloc = index;
  1088. DPRINTK(ERR, "netxen_post_rx_buffers_nodb: "
  1089. " allocated only %d buffers\n", count);
  1090. break;
  1091. }
  1092. count++; /* now there should be no failure */
  1093. pdesc = &rcv_desc->desc_head[producer];
  1094. skb_reserve(skb, 2);
  1095. /*
  1096. * This will be setup when we receive the
  1097. * buffer after it has been filled
  1098. * skb->dev = netdev;
  1099. */
  1100. buffer->skb = skb;
  1101. buffer->state = NETXEN_BUFFER_BUSY;
  1102. buffer->dma = pci_map_single(pdev, skb->data,
  1103. rcv_desc->dma_size,
  1104. PCI_DMA_FROMDEVICE);
  1105. /* make a rcv descriptor */
  1106. pdesc->reference_handle = cpu_to_le16(buffer->ref_handle);
  1107. pdesc->buffer_length = cpu_to_le32(rcv_desc->dma_size);
  1108. pdesc->addr_buffer = cpu_to_le64(buffer->dma);
  1109. DPRINTK(INFO, "done writing descripter\n");
  1110. producer =
  1111. get_next_index(producer, rcv_desc->max_rx_desc_count);
  1112. index = get_next_index(index, rcv_desc->max_rx_desc_count);
  1113. buffer = &rcv_desc->rx_buf_arr[index];
  1114. }
  1115. /* if we did allocate buffers, then write the count to Phantom */
  1116. if (count) {
  1117. rcv_desc->begin_alloc = index;
  1118. rcv_desc->rcv_pending += count;
  1119. adapter->stats.lastposted = count;
  1120. adapter->stats.posted += count;
  1121. rcv_desc->producer = producer;
  1122. if (rcv_desc->rcv_free >= 32) {
  1123. rcv_desc->rcv_free = 0;
  1124. /* Window = 1 */
  1125. writel((producer - 1) &
  1126. (rcv_desc->max_rx_desc_count - 1),
  1127. NETXEN_CRB_NORMALIZE(adapter,
  1128. recv_crb_registers[0].
  1129. rcv_desc_crb[ringid].
  1130. crb_rcv_producer_offset));
  1131. wmb();
  1132. }
  1133. }
  1134. }
  1135. int netxen_nic_tx_has_work(struct netxen_adapter *adapter)
  1136. {
  1137. if (find_diff_among(adapter->last_cmd_consumer,
  1138. adapter->cmd_producer,
  1139. adapter->max_tx_desc_count) > 0)
  1140. return 1;
  1141. return 0;
  1142. }
  1143. void netxen_nic_clear_stats(struct netxen_adapter *adapter)
  1144. {
  1145. struct netxen_port *port;
  1146. int port_num;
  1147. memset(&adapter->stats, 0, sizeof(adapter->stats));
  1148. for (port_num = 0; port_num < adapter->ahw.max_ports; port_num++) {
  1149. port = adapter->port[port_num];
  1150. memset(&port->stats, 0, sizeof(port->stats));
  1151. }
  1152. }