at91sam9g45_devices.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597
  1. /*
  2. * On-Chip devices setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/i2c-gpio.h>
  17. #include <linux/atmel-mci.h>
  18. #include <linux/fb.h>
  19. #include <video/atmel_lcdc.h>
  20. #include <mach/board.h>
  21. #include <mach/gpio.h>
  22. #include <mach/at91sam9g45.h>
  23. #include <mach/at91sam9g45_matrix.h>
  24. #include <mach/at91sam9_smc.h>
  25. #include <mach/at_hdmac.h>
  26. #include <mach/atmel-mci.h>
  27. #include "generic.h"
  28. /* --------------------------------------------------------------------
  29. * HDMAC - AHB DMA Controller
  30. * -------------------------------------------------------------------- */
  31. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  32. static u64 hdmac_dmamask = DMA_BIT_MASK(32);
  33. static struct at_dma_platform_data atdma_pdata = {
  34. .nr_channels = 8,
  35. };
  36. static struct resource hdmac_resources[] = {
  37. [0] = {
  38. .start = AT91_BASE_SYS + AT91_DMA,
  39. .end = AT91_BASE_SYS + AT91_DMA + SZ_512 - 1,
  40. .flags = IORESOURCE_MEM,
  41. },
  42. [1] = {
  43. .start = AT91SAM9G45_ID_DMA,
  44. .end = AT91SAM9G45_ID_DMA,
  45. .flags = IORESOURCE_IRQ,
  46. },
  47. };
  48. static struct platform_device at_hdmac_device = {
  49. .name = "at_hdmac",
  50. .id = -1,
  51. .dev = {
  52. .dma_mask = &hdmac_dmamask,
  53. .coherent_dma_mask = DMA_BIT_MASK(32),
  54. .platform_data = &atdma_pdata,
  55. },
  56. .resource = hdmac_resources,
  57. .num_resources = ARRAY_SIZE(hdmac_resources),
  58. };
  59. void __init at91_add_device_hdmac(void)
  60. {
  61. dma_cap_set(DMA_MEMCPY, atdma_pdata.cap_mask);
  62. dma_cap_set(DMA_SLAVE, atdma_pdata.cap_mask);
  63. platform_device_register(&at_hdmac_device);
  64. }
  65. #else
  66. void __init at91_add_device_hdmac(void) {}
  67. #endif
  68. /* --------------------------------------------------------------------
  69. * USB Host (OHCI)
  70. * -------------------------------------------------------------------- */
  71. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  72. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  73. static struct at91_usbh_data usbh_ohci_data;
  74. static struct resource usbh_ohci_resources[] = {
  75. [0] = {
  76. .start = AT91SAM9G45_OHCI_BASE,
  77. .end = AT91SAM9G45_OHCI_BASE + SZ_1M - 1,
  78. .flags = IORESOURCE_MEM,
  79. },
  80. [1] = {
  81. .start = AT91SAM9G45_ID_UHPHS,
  82. .end = AT91SAM9G45_ID_UHPHS,
  83. .flags = IORESOURCE_IRQ,
  84. },
  85. };
  86. static struct platform_device at91_usbh_ohci_device = {
  87. .name = "at91_ohci",
  88. .id = -1,
  89. .dev = {
  90. .dma_mask = &ohci_dmamask,
  91. .coherent_dma_mask = DMA_BIT_MASK(32),
  92. .platform_data = &usbh_ohci_data,
  93. },
  94. .resource = usbh_ohci_resources,
  95. .num_resources = ARRAY_SIZE(usbh_ohci_resources),
  96. };
  97. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data)
  98. {
  99. int i;
  100. if (!data)
  101. return;
  102. /* Enable VBus control for UHP ports */
  103. for (i = 0; i < data->ports; i++) {
  104. if (data->vbus_pin[i])
  105. at91_set_gpio_output(data->vbus_pin[i], 0);
  106. }
  107. /* Enable overcurrent notification */
  108. for (i = 0; i < data->ports; i++) {
  109. if (data->overcurrent_pin[i])
  110. at91_set_gpio_input(data->overcurrent_pin[i], 1);
  111. }
  112. usbh_ohci_data = *data;
  113. platform_device_register(&at91_usbh_ohci_device);
  114. }
  115. #else
  116. void __init at91_add_device_usbh_ohci(struct at91_usbh_data *data) {}
  117. #endif
  118. /* --------------------------------------------------------------------
  119. * USB Host HS (EHCI)
  120. * Needs an OHCI host for low and full speed management
  121. * -------------------------------------------------------------------- */
  122. #if defined(CONFIG_USB_EHCI_HCD) || defined(CONFIG_USB_EHCI_HCD_MODULE)
  123. static u64 ehci_dmamask = DMA_BIT_MASK(32);
  124. static struct at91_usbh_data usbh_ehci_data;
  125. static struct resource usbh_ehci_resources[] = {
  126. [0] = {
  127. .start = AT91SAM9G45_EHCI_BASE,
  128. .end = AT91SAM9G45_EHCI_BASE + SZ_1M - 1,
  129. .flags = IORESOURCE_MEM,
  130. },
  131. [1] = {
  132. .start = AT91SAM9G45_ID_UHPHS,
  133. .end = AT91SAM9G45_ID_UHPHS,
  134. .flags = IORESOURCE_IRQ,
  135. },
  136. };
  137. static struct platform_device at91_usbh_ehci_device = {
  138. .name = "atmel-ehci",
  139. .id = -1,
  140. .dev = {
  141. .dma_mask = &ehci_dmamask,
  142. .coherent_dma_mask = DMA_BIT_MASK(32),
  143. .platform_data = &usbh_ehci_data,
  144. },
  145. .resource = usbh_ehci_resources,
  146. .num_resources = ARRAY_SIZE(usbh_ehci_resources),
  147. };
  148. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data)
  149. {
  150. int i;
  151. if (!data)
  152. return;
  153. /* Enable VBus control for UHP ports */
  154. for (i = 0; i < data->ports; i++) {
  155. if (data->vbus_pin[i])
  156. at91_set_gpio_output(data->vbus_pin[i], 0);
  157. }
  158. usbh_ehci_data = *data;
  159. platform_device_register(&at91_usbh_ehci_device);
  160. }
  161. #else
  162. void __init at91_add_device_usbh_ehci(struct at91_usbh_data *data) {}
  163. #endif
  164. /* --------------------------------------------------------------------
  165. * USB HS Device (Gadget)
  166. * -------------------------------------------------------------------- */
  167. #if defined(CONFIG_USB_GADGET_ATMEL_USBA) || defined(CONFIG_USB_GADGET_ATMEL_USBA_MODULE)
  168. static struct resource usba_udc_resources[] = {
  169. [0] = {
  170. .start = AT91SAM9G45_UDPHS_FIFO,
  171. .end = AT91SAM9G45_UDPHS_FIFO + SZ_512K - 1,
  172. .flags = IORESOURCE_MEM,
  173. },
  174. [1] = {
  175. .start = AT91SAM9G45_BASE_UDPHS,
  176. .end = AT91SAM9G45_BASE_UDPHS + SZ_1K - 1,
  177. .flags = IORESOURCE_MEM,
  178. },
  179. [2] = {
  180. .start = AT91SAM9G45_ID_UDPHS,
  181. .end = AT91SAM9G45_ID_UDPHS,
  182. .flags = IORESOURCE_IRQ,
  183. },
  184. };
  185. #define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
  186. [idx] = { \
  187. .name = nam, \
  188. .index = idx, \
  189. .fifo_size = maxpkt, \
  190. .nr_banks = maxbk, \
  191. .can_dma = dma, \
  192. .can_isoc = isoc, \
  193. }
  194. static struct usba_ep_data usba_udc_ep[] __initdata = {
  195. EP("ep0", 0, 64, 1, 0, 0),
  196. EP("ep1", 1, 1024, 2, 1, 1),
  197. EP("ep2", 2, 1024, 2, 1, 1),
  198. EP("ep3", 3, 1024, 3, 1, 0),
  199. EP("ep4", 4, 1024, 3, 1, 0),
  200. EP("ep5", 5, 1024, 3, 1, 1),
  201. EP("ep6", 6, 1024, 3, 1, 1),
  202. };
  203. #undef EP
  204. /*
  205. * pdata doesn't have room for any endpoints, so we need to
  206. * append room for the ones we need right after it.
  207. */
  208. static struct {
  209. struct usba_platform_data pdata;
  210. struct usba_ep_data ep[7];
  211. } usba_udc_data;
  212. static struct platform_device at91_usba_udc_device = {
  213. .name = "atmel_usba_udc",
  214. .id = -1,
  215. .dev = {
  216. .platform_data = &usba_udc_data.pdata,
  217. },
  218. .resource = usba_udc_resources,
  219. .num_resources = ARRAY_SIZE(usba_udc_resources),
  220. };
  221. void __init at91_add_device_usba(struct usba_platform_data *data)
  222. {
  223. usba_udc_data.pdata.vbus_pin = -EINVAL;
  224. usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
  225. memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
  226. if (data && data->vbus_pin > 0) {
  227. at91_set_gpio_input(data->vbus_pin, 0);
  228. at91_set_deglitch(data->vbus_pin, 1);
  229. usba_udc_data.pdata.vbus_pin = data->vbus_pin;
  230. }
  231. /* Pullup pin is handled internally by USB device peripheral */
  232. platform_device_register(&at91_usba_udc_device);
  233. }
  234. #else
  235. void __init at91_add_device_usba(struct usba_platform_data *data) {}
  236. #endif
  237. /* --------------------------------------------------------------------
  238. * Ethernet
  239. * -------------------------------------------------------------------- */
  240. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  241. static u64 eth_dmamask = DMA_BIT_MASK(32);
  242. static struct at91_eth_data eth_data;
  243. static struct resource eth_resources[] = {
  244. [0] = {
  245. .start = AT91SAM9G45_BASE_EMAC,
  246. .end = AT91SAM9G45_BASE_EMAC + SZ_16K - 1,
  247. .flags = IORESOURCE_MEM,
  248. },
  249. [1] = {
  250. .start = AT91SAM9G45_ID_EMAC,
  251. .end = AT91SAM9G45_ID_EMAC,
  252. .flags = IORESOURCE_IRQ,
  253. },
  254. };
  255. static struct platform_device at91sam9g45_eth_device = {
  256. .name = "macb",
  257. .id = -1,
  258. .dev = {
  259. .dma_mask = &eth_dmamask,
  260. .coherent_dma_mask = DMA_BIT_MASK(32),
  261. .platform_data = &eth_data,
  262. },
  263. .resource = eth_resources,
  264. .num_resources = ARRAY_SIZE(eth_resources),
  265. };
  266. void __init at91_add_device_eth(struct at91_eth_data *data)
  267. {
  268. if (!data)
  269. return;
  270. if (data->phy_irq_pin) {
  271. at91_set_gpio_input(data->phy_irq_pin, 0);
  272. at91_set_deglitch(data->phy_irq_pin, 1);
  273. }
  274. /* Pins used for MII and RMII */
  275. at91_set_A_periph(AT91_PIN_PA17, 0); /* ETXCK_EREFCK */
  276. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERXDV */
  277. at91_set_A_periph(AT91_PIN_PA12, 0); /* ERX0 */
  278. at91_set_A_periph(AT91_PIN_PA13, 0); /* ERX1 */
  279. at91_set_A_periph(AT91_PIN_PA16, 0); /* ERXER */
  280. at91_set_A_periph(AT91_PIN_PA14, 0); /* ETXEN */
  281. at91_set_A_periph(AT91_PIN_PA10, 0); /* ETX0 */
  282. at91_set_A_periph(AT91_PIN_PA11, 0); /* ETX1 */
  283. at91_set_A_periph(AT91_PIN_PA19, 0); /* EMDIO */
  284. at91_set_A_periph(AT91_PIN_PA18, 0); /* EMDC */
  285. if (!data->is_rmii) {
  286. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECRS */
  287. at91_set_B_periph(AT91_PIN_PA30, 0); /* ECOL */
  288. at91_set_B_periph(AT91_PIN_PA8, 0); /* ERX2 */
  289. at91_set_B_periph(AT91_PIN_PA9, 0); /* ERX3 */
  290. at91_set_B_periph(AT91_PIN_PA28, 0); /* ERXCK */
  291. at91_set_B_periph(AT91_PIN_PA6, 0); /* ETX2 */
  292. at91_set_B_periph(AT91_PIN_PA7, 0); /* ETX3 */
  293. at91_set_B_periph(AT91_PIN_PA27, 0); /* ETXER */
  294. }
  295. eth_data = *data;
  296. platform_device_register(&at91sam9g45_eth_device);
  297. }
  298. #else
  299. void __init at91_add_device_eth(struct at91_eth_data *data) {}
  300. #endif
  301. /* --------------------------------------------------------------------
  302. * MMC / SD
  303. * -------------------------------------------------------------------- */
  304. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  305. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  306. static struct mci_platform_data mmc0_data, mmc1_data;
  307. static struct resource mmc0_resources[] = {
  308. [0] = {
  309. .start = AT91SAM9G45_BASE_MCI0,
  310. .end = AT91SAM9G45_BASE_MCI0 + SZ_16K - 1,
  311. .flags = IORESOURCE_MEM,
  312. },
  313. [1] = {
  314. .start = AT91SAM9G45_ID_MCI0,
  315. .end = AT91SAM9G45_ID_MCI0,
  316. .flags = IORESOURCE_IRQ,
  317. },
  318. };
  319. static struct platform_device at91sam9g45_mmc0_device = {
  320. .name = "atmel_mci",
  321. .id = 0,
  322. .dev = {
  323. .dma_mask = &mmc_dmamask,
  324. .coherent_dma_mask = DMA_BIT_MASK(32),
  325. .platform_data = &mmc0_data,
  326. },
  327. .resource = mmc0_resources,
  328. .num_resources = ARRAY_SIZE(mmc0_resources),
  329. };
  330. static struct resource mmc1_resources[] = {
  331. [0] = {
  332. .start = AT91SAM9G45_BASE_MCI1,
  333. .end = AT91SAM9G45_BASE_MCI1 + SZ_16K - 1,
  334. .flags = IORESOURCE_MEM,
  335. },
  336. [1] = {
  337. .start = AT91SAM9G45_ID_MCI1,
  338. .end = AT91SAM9G45_ID_MCI1,
  339. .flags = IORESOURCE_IRQ,
  340. },
  341. };
  342. static struct platform_device at91sam9g45_mmc1_device = {
  343. .name = "atmel_mci",
  344. .id = 1,
  345. .dev = {
  346. .dma_mask = &mmc_dmamask,
  347. .coherent_dma_mask = DMA_BIT_MASK(32),
  348. .platform_data = &mmc1_data,
  349. },
  350. .resource = mmc1_resources,
  351. .num_resources = ARRAY_SIZE(mmc1_resources),
  352. };
  353. /* Consider only one slot : slot 0 */
  354. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  355. {
  356. if (!data)
  357. return;
  358. /* Must have at least one usable slot */
  359. if (!data->slot[0].bus_width)
  360. return;
  361. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  362. {
  363. struct at_dma_slave *atslave;
  364. struct mci_dma_data *alt_atslave;
  365. alt_atslave = kzalloc(sizeof(struct mci_dma_data), GFP_KERNEL);
  366. atslave = &alt_atslave->sdata;
  367. /* DMA slave channel configuration */
  368. atslave->dma_dev = &at_hdmac_device.dev;
  369. atslave->reg_width = AT_DMA_SLAVE_WIDTH_32BIT;
  370. atslave->cfg = ATC_FIFOCFG_HALFFIFO
  371. | ATC_SRC_H2SEL_HW | ATC_DST_H2SEL_HW;
  372. atslave->ctrla = ATC_SCSIZE_16 | ATC_DCSIZE_16;
  373. if (mmc_id == 0) /* MCI0 */
  374. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI0)
  375. | ATC_DST_PER(AT_DMA_ID_MCI0);
  376. else /* MCI1 */
  377. atslave->cfg |= ATC_SRC_PER(AT_DMA_ID_MCI1)
  378. | ATC_DST_PER(AT_DMA_ID_MCI1);
  379. data->dma_slave = alt_atslave;
  380. }
  381. #endif
  382. /* input/irq */
  383. if (data->slot[0].detect_pin) {
  384. at91_set_gpio_input(data->slot[0].detect_pin, 1);
  385. at91_set_deglitch(data->slot[0].detect_pin, 1);
  386. }
  387. if (data->slot[0].wp_pin)
  388. at91_set_gpio_input(data->slot[0].wp_pin, 1);
  389. if (mmc_id == 0) { /* MCI0 */
  390. /* CLK */
  391. at91_set_A_periph(AT91_PIN_PA0, 0);
  392. /* CMD */
  393. at91_set_A_periph(AT91_PIN_PA1, 1);
  394. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  395. at91_set_A_periph(AT91_PIN_PA2, 1);
  396. if (data->slot[0].bus_width == 4) {
  397. at91_set_A_periph(AT91_PIN_PA3, 1);
  398. at91_set_A_periph(AT91_PIN_PA4, 1);
  399. at91_set_A_periph(AT91_PIN_PA5, 1);
  400. if (data->slot[0].bus_width == 8) {
  401. at91_set_A_periph(AT91_PIN_PA6, 1);
  402. at91_set_A_periph(AT91_PIN_PA7, 1);
  403. at91_set_A_periph(AT91_PIN_PA8, 1);
  404. at91_set_A_periph(AT91_PIN_PA9, 1);
  405. }
  406. }
  407. mmc0_data = *data;
  408. platform_device_register(&at91sam9g45_mmc0_device);
  409. } else { /* MCI1 */
  410. /* CLK */
  411. at91_set_A_periph(AT91_PIN_PA31, 0);
  412. /* CMD */
  413. at91_set_A_periph(AT91_PIN_PA22, 1);
  414. /* DAT0, maybe DAT1..DAT3 and maybe DAT4..DAT7 */
  415. at91_set_A_periph(AT91_PIN_PA23, 1);
  416. if (data->slot[0].bus_width == 4) {
  417. at91_set_A_periph(AT91_PIN_PA24, 1);
  418. at91_set_A_periph(AT91_PIN_PA25, 1);
  419. at91_set_A_periph(AT91_PIN_PA26, 1);
  420. if (data->slot[0].bus_width == 8) {
  421. at91_set_A_periph(AT91_PIN_PA27, 1);
  422. at91_set_A_periph(AT91_PIN_PA28, 1);
  423. at91_set_A_periph(AT91_PIN_PA29, 1);
  424. at91_set_A_periph(AT91_PIN_PA30, 1);
  425. }
  426. }
  427. mmc1_data = *data;
  428. platform_device_register(&at91sam9g45_mmc1_device);
  429. }
  430. }
  431. #else
  432. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  433. #endif
  434. /* --------------------------------------------------------------------
  435. * NAND / SmartMedia
  436. * -------------------------------------------------------------------- */
  437. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  438. static struct atmel_nand_data nand_data;
  439. #define NAND_BASE AT91_CHIPSELECT_3
  440. static struct resource nand_resources[] = {
  441. [0] = {
  442. .start = NAND_BASE,
  443. .end = NAND_BASE + SZ_256M - 1,
  444. .flags = IORESOURCE_MEM,
  445. },
  446. [1] = {
  447. .start = AT91_BASE_SYS + AT91_ECC,
  448. .end = AT91_BASE_SYS + AT91_ECC + SZ_512 - 1,
  449. .flags = IORESOURCE_MEM,
  450. }
  451. };
  452. static struct platform_device at91sam9g45_nand_device = {
  453. .name = "atmel_nand",
  454. .id = -1,
  455. .dev = {
  456. .platform_data = &nand_data,
  457. },
  458. .resource = nand_resources,
  459. .num_resources = ARRAY_SIZE(nand_resources),
  460. };
  461. void __init at91_add_device_nand(struct atmel_nand_data *data)
  462. {
  463. unsigned long csa;
  464. if (!data)
  465. return;
  466. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  467. at91_sys_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA);
  468. /* enable pin */
  469. if (data->enable_pin)
  470. at91_set_gpio_output(data->enable_pin, 1);
  471. /* ready/busy pin */
  472. if (data->rdy_pin)
  473. at91_set_gpio_input(data->rdy_pin, 1);
  474. /* card detect pin */
  475. if (data->det_pin)
  476. at91_set_gpio_input(data->det_pin, 1);
  477. nand_data = *data;
  478. platform_device_register(&at91sam9g45_nand_device);
  479. }
  480. #else
  481. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  482. #endif
  483. /* --------------------------------------------------------------------
  484. * TWI (i2c)
  485. * -------------------------------------------------------------------- */
  486. /*
  487. * Prefer the GPIO code since the TWI controller isn't robust
  488. * (gets overruns and underruns under load) and can only issue
  489. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  490. */
  491. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  492. static struct i2c_gpio_platform_data pdata_i2c0 = {
  493. .sda_pin = AT91_PIN_PA20,
  494. .sda_is_open_drain = 1,
  495. .scl_pin = AT91_PIN_PA21,
  496. .scl_is_open_drain = 1,
  497. .udelay = 5, /* ~100 kHz */
  498. };
  499. static struct platform_device at91sam9g45_twi0_device = {
  500. .name = "i2c-gpio",
  501. .id = 0,
  502. .dev.platform_data = &pdata_i2c0,
  503. };
  504. static struct i2c_gpio_platform_data pdata_i2c1 = {
  505. .sda_pin = AT91_PIN_PB10,
  506. .sda_is_open_drain = 1,
  507. .scl_pin = AT91_PIN_PB11,
  508. .scl_is_open_drain = 1,
  509. .udelay = 5, /* ~100 kHz */
  510. };
  511. static struct platform_device at91sam9g45_twi1_device = {
  512. .name = "i2c-gpio",
  513. .id = 1,
  514. .dev.platform_data = &pdata_i2c1,
  515. };
  516. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  517. {
  518. i2c_register_board_info(i2c_id, devices, nr_devices);
  519. if (i2c_id == 0) {
  520. at91_set_GPIO_periph(AT91_PIN_PA20, 1); /* TWD (SDA) */
  521. at91_set_multi_drive(AT91_PIN_PA20, 1);
  522. at91_set_GPIO_periph(AT91_PIN_PA21, 1); /* TWCK (SCL) */
  523. at91_set_multi_drive(AT91_PIN_PA21, 1);
  524. platform_device_register(&at91sam9g45_twi0_device);
  525. } else {
  526. at91_set_GPIO_periph(AT91_PIN_PB10, 1); /* TWD (SDA) */
  527. at91_set_multi_drive(AT91_PIN_PB10, 1);
  528. at91_set_GPIO_periph(AT91_PIN_PB11, 1); /* TWCK (SCL) */
  529. at91_set_multi_drive(AT91_PIN_PB11, 1);
  530. platform_device_register(&at91sam9g45_twi1_device);
  531. }
  532. }
  533. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  534. static struct resource twi0_resources[] = {
  535. [0] = {
  536. .start = AT91SAM9G45_BASE_TWI0,
  537. .end = AT91SAM9G45_BASE_TWI0 + SZ_16K - 1,
  538. .flags = IORESOURCE_MEM,
  539. },
  540. [1] = {
  541. .start = AT91SAM9G45_ID_TWI0,
  542. .end = AT91SAM9G45_ID_TWI0,
  543. .flags = IORESOURCE_IRQ,
  544. },
  545. };
  546. static struct platform_device at91sam9g45_twi0_device = {
  547. .name = "at91_i2c",
  548. .id = 0,
  549. .resource = twi0_resources,
  550. .num_resources = ARRAY_SIZE(twi0_resources),
  551. };
  552. static struct resource twi1_resources[] = {
  553. [0] = {
  554. .start = AT91SAM9G45_BASE_TWI1,
  555. .end = AT91SAM9G45_BASE_TWI1 + SZ_16K - 1,
  556. .flags = IORESOURCE_MEM,
  557. },
  558. [1] = {
  559. .start = AT91SAM9G45_ID_TWI1,
  560. .end = AT91SAM9G45_ID_TWI1,
  561. .flags = IORESOURCE_IRQ,
  562. },
  563. };
  564. static struct platform_device at91sam9g45_twi1_device = {
  565. .name = "at91_i2c",
  566. .id = 1,
  567. .resource = twi1_resources,
  568. .num_resources = ARRAY_SIZE(twi1_resources),
  569. };
  570. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices)
  571. {
  572. i2c_register_board_info(i2c_id, devices, nr_devices);
  573. /* pins used for TWI interface */
  574. if (i2c_id == 0) {
  575. at91_set_A_periph(AT91_PIN_PA20, 0); /* TWD */
  576. at91_set_multi_drive(AT91_PIN_PA20, 1);
  577. at91_set_A_periph(AT91_PIN_PA21, 0); /* TWCK */
  578. at91_set_multi_drive(AT91_PIN_PA21, 1);
  579. platform_device_register(&at91sam9g45_twi0_device);
  580. } else {
  581. at91_set_A_periph(AT91_PIN_PB10, 0); /* TWD */
  582. at91_set_multi_drive(AT91_PIN_PB10, 1);
  583. at91_set_A_periph(AT91_PIN_PB11, 0); /* TWCK */
  584. at91_set_multi_drive(AT91_PIN_PB11, 1);
  585. platform_device_register(&at91sam9g45_twi1_device);
  586. }
  587. }
  588. #else
  589. void __init at91_add_device_i2c(short i2c_id, struct i2c_board_info *devices, int nr_devices) {}
  590. #endif
  591. /* --------------------------------------------------------------------
  592. * SPI
  593. * -------------------------------------------------------------------- */
  594. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  595. static u64 spi_dmamask = DMA_BIT_MASK(32);
  596. static struct resource spi0_resources[] = {
  597. [0] = {
  598. .start = AT91SAM9G45_BASE_SPI0,
  599. .end = AT91SAM9G45_BASE_SPI0 + SZ_16K - 1,
  600. .flags = IORESOURCE_MEM,
  601. },
  602. [1] = {
  603. .start = AT91SAM9G45_ID_SPI0,
  604. .end = AT91SAM9G45_ID_SPI0,
  605. .flags = IORESOURCE_IRQ,
  606. },
  607. };
  608. static struct platform_device at91sam9g45_spi0_device = {
  609. .name = "atmel_spi",
  610. .id = 0,
  611. .dev = {
  612. .dma_mask = &spi_dmamask,
  613. .coherent_dma_mask = DMA_BIT_MASK(32),
  614. },
  615. .resource = spi0_resources,
  616. .num_resources = ARRAY_SIZE(spi0_resources),
  617. };
  618. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PB18, AT91_PIN_PB19, AT91_PIN_PD27 };
  619. static struct resource spi1_resources[] = {
  620. [0] = {
  621. .start = AT91SAM9G45_BASE_SPI1,
  622. .end = AT91SAM9G45_BASE_SPI1 + SZ_16K - 1,
  623. .flags = IORESOURCE_MEM,
  624. },
  625. [1] = {
  626. .start = AT91SAM9G45_ID_SPI1,
  627. .end = AT91SAM9G45_ID_SPI1,
  628. .flags = IORESOURCE_IRQ,
  629. },
  630. };
  631. static struct platform_device at91sam9g45_spi1_device = {
  632. .name = "atmel_spi",
  633. .id = 1,
  634. .dev = {
  635. .dma_mask = &spi_dmamask,
  636. .coherent_dma_mask = DMA_BIT_MASK(32),
  637. },
  638. .resource = spi1_resources,
  639. .num_resources = ARRAY_SIZE(spi1_resources),
  640. };
  641. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB17, AT91_PIN_PD28, AT91_PIN_PD18, AT91_PIN_PD19 };
  642. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  643. {
  644. int i;
  645. unsigned long cs_pin;
  646. short enable_spi0 = 0;
  647. short enable_spi1 = 0;
  648. /* Choose SPI chip-selects */
  649. for (i = 0; i < nr_devices; i++) {
  650. if (devices[i].controller_data)
  651. cs_pin = (unsigned long) devices[i].controller_data;
  652. else if (devices[i].bus_num == 0)
  653. cs_pin = spi0_standard_cs[devices[i].chip_select];
  654. else
  655. cs_pin = spi1_standard_cs[devices[i].chip_select];
  656. if (devices[i].bus_num == 0)
  657. enable_spi0 = 1;
  658. else
  659. enable_spi1 = 1;
  660. /* enable chip-select pin */
  661. at91_set_gpio_output(cs_pin, 1);
  662. /* pass chip-select pin to driver */
  663. devices[i].controller_data = (void *) cs_pin;
  664. }
  665. spi_register_board_info(devices, nr_devices);
  666. /* Configure SPI bus(es) */
  667. if (enable_spi0) {
  668. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI0_MISO */
  669. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI0_MOSI */
  670. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI0_SPCK */
  671. platform_device_register(&at91sam9g45_spi0_device);
  672. }
  673. if (enable_spi1) {
  674. at91_set_A_periph(AT91_PIN_PB14, 0); /* SPI1_MISO */
  675. at91_set_A_periph(AT91_PIN_PB15, 0); /* SPI1_MOSI */
  676. at91_set_A_periph(AT91_PIN_PB16, 0); /* SPI1_SPCK */
  677. platform_device_register(&at91sam9g45_spi1_device);
  678. }
  679. }
  680. #else
  681. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  682. #endif
  683. /* --------------------------------------------------------------------
  684. * AC97
  685. * -------------------------------------------------------------------- */
  686. #if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
  687. static u64 ac97_dmamask = DMA_BIT_MASK(32);
  688. static struct ac97c_platform_data ac97_data;
  689. static struct resource ac97_resources[] = {
  690. [0] = {
  691. .start = AT91SAM9G45_BASE_AC97C,
  692. .end = AT91SAM9G45_BASE_AC97C + SZ_16K - 1,
  693. .flags = IORESOURCE_MEM,
  694. },
  695. [1] = {
  696. .start = AT91SAM9G45_ID_AC97C,
  697. .end = AT91SAM9G45_ID_AC97C,
  698. .flags = IORESOURCE_IRQ,
  699. },
  700. };
  701. static struct platform_device at91sam9g45_ac97_device = {
  702. .name = "atmel_ac97c",
  703. .id = 0,
  704. .dev = {
  705. .dma_mask = &ac97_dmamask,
  706. .coherent_dma_mask = DMA_BIT_MASK(32),
  707. .platform_data = &ac97_data,
  708. },
  709. .resource = ac97_resources,
  710. .num_resources = ARRAY_SIZE(ac97_resources),
  711. };
  712. void __init at91_add_device_ac97(struct ac97c_platform_data *data)
  713. {
  714. if (!data)
  715. return;
  716. at91_set_A_periph(AT91_PIN_PD8, 0); /* AC97FS */
  717. at91_set_A_periph(AT91_PIN_PD9, 0); /* AC97CK */
  718. at91_set_A_periph(AT91_PIN_PD7, 0); /* AC97TX */
  719. at91_set_A_periph(AT91_PIN_PD6, 0); /* AC97RX */
  720. /* reset */
  721. if (data->reset_pin)
  722. at91_set_gpio_output(data->reset_pin, 0);
  723. ac97_data = *data;
  724. platform_device_register(&at91sam9g45_ac97_device);
  725. }
  726. #else
  727. void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
  728. #endif
  729. /* --------------------------------------------------------------------
  730. * LCD Controller
  731. * -------------------------------------------------------------------- */
  732. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  733. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  734. static struct atmel_lcdfb_info lcdc_data;
  735. static struct resource lcdc_resources[] = {
  736. [0] = {
  737. .start = AT91SAM9G45_LCDC_BASE,
  738. .end = AT91SAM9G45_LCDC_BASE + SZ_4K - 1,
  739. .flags = IORESOURCE_MEM,
  740. },
  741. [1] = {
  742. .start = AT91SAM9G45_ID_LCDC,
  743. .end = AT91SAM9G45_ID_LCDC,
  744. .flags = IORESOURCE_IRQ,
  745. },
  746. };
  747. static struct platform_device at91_lcdc_device = {
  748. .name = "atmel_lcdfb",
  749. .id = 0,
  750. .dev = {
  751. .dma_mask = &lcdc_dmamask,
  752. .coherent_dma_mask = DMA_BIT_MASK(32),
  753. .platform_data = &lcdc_data,
  754. },
  755. .resource = lcdc_resources,
  756. .num_resources = ARRAY_SIZE(lcdc_resources),
  757. };
  758. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
  759. {
  760. if (!data)
  761. return;
  762. at91_set_A_periph(AT91_PIN_PE0, 0); /* LCDDPWR */
  763. at91_set_A_periph(AT91_PIN_PE2, 0); /* LCDCC */
  764. at91_set_A_periph(AT91_PIN_PE3, 0); /* LCDVSYNC */
  765. at91_set_A_periph(AT91_PIN_PE4, 0); /* LCDHSYNC */
  766. at91_set_A_periph(AT91_PIN_PE5, 0); /* LCDDOTCK */
  767. at91_set_A_periph(AT91_PIN_PE6, 0); /* LCDDEN */
  768. at91_set_A_periph(AT91_PIN_PE7, 0); /* LCDD0 */
  769. at91_set_A_periph(AT91_PIN_PE8, 0); /* LCDD1 */
  770. at91_set_A_periph(AT91_PIN_PE9, 0); /* LCDD2 */
  771. at91_set_A_periph(AT91_PIN_PE10, 0); /* LCDD3 */
  772. at91_set_A_periph(AT91_PIN_PE11, 0); /* LCDD4 */
  773. at91_set_A_periph(AT91_PIN_PE12, 0); /* LCDD5 */
  774. at91_set_A_periph(AT91_PIN_PE13, 0); /* LCDD6 */
  775. at91_set_A_periph(AT91_PIN_PE14, 0); /* LCDD7 */
  776. at91_set_A_periph(AT91_PIN_PE15, 0); /* LCDD8 */
  777. at91_set_A_periph(AT91_PIN_PE16, 0); /* LCDD9 */
  778. at91_set_A_periph(AT91_PIN_PE17, 0); /* LCDD10 */
  779. at91_set_A_periph(AT91_PIN_PE18, 0); /* LCDD11 */
  780. at91_set_A_periph(AT91_PIN_PE19, 0); /* LCDD12 */
  781. at91_set_A_periph(AT91_PIN_PE20, 0); /* LCDD13 */
  782. at91_set_A_periph(AT91_PIN_PE21, 0); /* LCDD14 */
  783. at91_set_A_periph(AT91_PIN_PE22, 0); /* LCDD15 */
  784. at91_set_A_periph(AT91_PIN_PE23, 0); /* LCDD16 */
  785. at91_set_A_periph(AT91_PIN_PE24, 0); /* LCDD17 */
  786. at91_set_A_periph(AT91_PIN_PE25, 0); /* LCDD18 */
  787. at91_set_A_periph(AT91_PIN_PE26, 0); /* LCDD19 */
  788. at91_set_A_periph(AT91_PIN_PE27, 0); /* LCDD20 */
  789. at91_set_A_periph(AT91_PIN_PE28, 0); /* LCDD21 */
  790. at91_set_A_periph(AT91_PIN_PE29, 0); /* LCDD22 */
  791. at91_set_A_periph(AT91_PIN_PE30, 0); /* LCDD23 */
  792. lcdc_data = *data;
  793. platform_device_register(&at91_lcdc_device);
  794. }
  795. #else
  796. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
  797. #endif
  798. /* --------------------------------------------------------------------
  799. * Timer/Counter block
  800. * -------------------------------------------------------------------- */
  801. #ifdef CONFIG_ATMEL_TCLIB
  802. static struct resource tcb0_resources[] = {
  803. [0] = {
  804. .start = AT91SAM9G45_BASE_TCB0,
  805. .end = AT91SAM9G45_BASE_TCB0 + SZ_16K - 1,
  806. .flags = IORESOURCE_MEM,
  807. },
  808. [1] = {
  809. .start = AT91SAM9G45_ID_TCB,
  810. .end = AT91SAM9G45_ID_TCB,
  811. .flags = IORESOURCE_IRQ,
  812. },
  813. };
  814. static struct platform_device at91sam9g45_tcb0_device = {
  815. .name = "atmel_tcb",
  816. .id = 0,
  817. .resource = tcb0_resources,
  818. .num_resources = ARRAY_SIZE(tcb0_resources),
  819. };
  820. /* TCB1 begins with TC3 */
  821. static struct resource tcb1_resources[] = {
  822. [0] = {
  823. .start = AT91SAM9G45_BASE_TCB1,
  824. .end = AT91SAM9G45_BASE_TCB1 + SZ_16K - 1,
  825. .flags = IORESOURCE_MEM,
  826. },
  827. [1] = {
  828. .start = AT91SAM9G45_ID_TCB,
  829. .end = AT91SAM9G45_ID_TCB,
  830. .flags = IORESOURCE_IRQ,
  831. },
  832. };
  833. static struct platform_device at91sam9g45_tcb1_device = {
  834. .name = "atmel_tcb",
  835. .id = 1,
  836. .resource = tcb1_resources,
  837. .num_resources = ARRAY_SIZE(tcb1_resources),
  838. };
  839. static void __init at91_add_device_tc(void)
  840. {
  841. platform_device_register(&at91sam9g45_tcb0_device);
  842. platform_device_register(&at91sam9g45_tcb1_device);
  843. }
  844. #else
  845. static void __init at91_add_device_tc(void) { }
  846. #endif
  847. /* --------------------------------------------------------------------
  848. * RTC
  849. * -------------------------------------------------------------------- */
  850. #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
  851. static struct platform_device at91sam9g45_rtc_device = {
  852. .name = "at91_rtc",
  853. .id = -1,
  854. .num_resources = 0,
  855. };
  856. static void __init at91_add_device_rtc(void)
  857. {
  858. platform_device_register(&at91sam9g45_rtc_device);
  859. }
  860. #else
  861. static void __init at91_add_device_rtc(void) {}
  862. #endif
  863. /* --------------------------------------------------------------------
  864. * Touchscreen
  865. * -------------------------------------------------------------------- */
  866. #if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
  867. static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
  868. static struct at91_tsadcc_data tsadcc_data;
  869. static struct resource tsadcc_resources[] = {
  870. [0] = {
  871. .start = AT91SAM9G45_BASE_TSC,
  872. .end = AT91SAM9G45_BASE_TSC + SZ_16K - 1,
  873. .flags = IORESOURCE_MEM,
  874. },
  875. [1] = {
  876. .start = AT91SAM9G45_ID_TSC,
  877. .end = AT91SAM9G45_ID_TSC,
  878. .flags = IORESOURCE_IRQ,
  879. }
  880. };
  881. static struct platform_device at91sam9g45_tsadcc_device = {
  882. .name = "atmel_tsadcc",
  883. .id = -1,
  884. .dev = {
  885. .dma_mask = &tsadcc_dmamask,
  886. .coherent_dma_mask = DMA_BIT_MASK(32),
  887. .platform_data = &tsadcc_data,
  888. },
  889. .resource = tsadcc_resources,
  890. .num_resources = ARRAY_SIZE(tsadcc_resources),
  891. };
  892. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
  893. {
  894. if (!data)
  895. return;
  896. at91_set_gpio_input(AT91_PIN_PD20, 0); /* AD0_XR */
  897. at91_set_gpio_input(AT91_PIN_PD21, 0); /* AD1_XL */
  898. at91_set_gpio_input(AT91_PIN_PD22, 0); /* AD2_YT */
  899. at91_set_gpio_input(AT91_PIN_PD23, 0); /* AD3_TB */
  900. tsadcc_data = *data;
  901. platform_device_register(&at91sam9g45_tsadcc_device);
  902. }
  903. #else
  904. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
  905. #endif
  906. /* --------------------------------------------------------------------
  907. * RTT
  908. * -------------------------------------------------------------------- */
  909. static struct resource rtt_resources[] = {
  910. {
  911. .start = AT91_BASE_SYS + AT91_RTT,
  912. .end = AT91_BASE_SYS + AT91_RTT + SZ_16 - 1,
  913. .flags = IORESOURCE_MEM,
  914. }
  915. };
  916. static struct platform_device at91sam9g45_rtt_device = {
  917. .name = "at91_rtt",
  918. .id = 0,
  919. .resource = rtt_resources,
  920. .num_resources = ARRAY_SIZE(rtt_resources),
  921. };
  922. static void __init at91_add_device_rtt(void)
  923. {
  924. platform_device_register(&at91sam9g45_rtt_device);
  925. }
  926. /* --------------------------------------------------------------------
  927. * Watchdog
  928. * -------------------------------------------------------------------- */
  929. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  930. static struct platform_device at91sam9g45_wdt_device = {
  931. .name = "at91_wdt",
  932. .id = -1,
  933. .num_resources = 0,
  934. };
  935. static void __init at91_add_device_watchdog(void)
  936. {
  937. platform_device_register(&at91sam9g45_wdt_device);
  938. }
  939. #else
  940. static void __init at91_add_device_watchdog(void) {}
  941. #endif
  942. /* --------------------------------------------------------------------
  943. * PWM
  944. * --------------------------------------------------------------------*/
  945. #if defined(CONFIG_ATMEL_PWM) || defined(CONFIG_ATMEL_PWM_MODULE)
  946. static u32 pwm_mask;
  947. static struct resource pwm_resources[] = {
  948. [0] = {
  949. .start = AT91SAM9G45_BASE_PWMC,
  950. .end = AT91SAM9G45_BASE_PWMC + SZ_16K - 1,
  951. .flags = IORESOURCE_MEM,
  952. },
  953. [1] = {
  954. .start = AT91SAM9G45_ID_PWMC,
  955. .end = AT91SAM9G45_ID_PWMC,
  956. .flags = IORESOURCE_IRQ,
  957. },
  958. };
  959. static struct platform_device at91sam9g45_pwm0_device = {
  960. .name = "atmel_pwm",
  961. .id = -1,
  962. .dev = {
  963. .platform_data = &pwm_mask,
  964. },
  965. .resource = pwm_resources,
  966. .num_resources = ARRAY_SIZE(pwm_resources),
  967. };
  968. void __init at91_add_device_pwm(u32 mask)
  969. {
  970. if (mask & (1 << AT91_PWM0))
  971. at91_set_B_periph(AT91_PIN_PD24, 1); /* enable PWM0 */
  972. if (mask & (1 << AT91_PWM1))
  973. at91_set_B_periph(AT91_PIN_PD31, 1); /* enable PWM1 */
  974. if (mask & (1 << AT91_PWM2))
  975. at91_set_B_periph(AT91_PIN_PD26, 1); /* enable PWM2 */
  976. if (mask & (1 << AT91_PWM3))
  977. at91_set_B_periph(AT91_PIN_PD0, 1); /* enable PWM3 */
  978. pwm_mask = mask;
  979. platform_device_register(&at91sam9g45_pwm0_device);
  980. }
  981. #else
  982. void __init at91_add_device_pwm(u32 mask) {}
  983. #endif
  984. /* --------------------------------------------------------------------
  985. * SSC -- Synchronous Serial Controller
  986. * -------------------------------------------------------------------- */
  987. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  988. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  989. static struct resource ssc0_resources[] = {
  990. [0] = {
  991. .start = AT91SAM9G45_BASE_SSC0,
  992. .end = AT91SAM9G45_BASE_SSC0 + SZ_16K - 1,
  993. .flags = IORESOURCE_MEM,
  994. },
  995. [1] = {
  996. .start = AT91SAM9G45_ID_SSC0,
  997. .end = AT91SAM9G45_ID_SSC0,
  998. .flags = IORESOURCE_IRQ,
  999. },
  1000. };
  1001. static struct platform_device at91sam9g45_ssc0_device = {
  1002. .name = "ssc",
  1003. .id = 0,
  1004. .dev = {
  1005. .dma_mask = &ssc0_dmamask,
  1006. .coherent_dma_mask = DMA_BIT_MASK(32),
  1007. },
  1008. .resource = ssc0_resources,
  1009. .num_resources = ARRAY_SIZE(ssc0_resources),
  1010. };
  1011. static inline void configure_ssc0_pins(unsigned pins)
  1012. {
  1013. if (pins & ATMEL_SSC_TF)
  1014. at91_set_A_periph(AT91_PIN_PD1, 1);
  1015. if (pins & ATMEL_SSC_TK)
  1016. at91_set_A_periph(AT91_PIN_PD0, 1);
  1017. if (pins & ATMEL_SSC_TD)
  1018. at91_set_A_periph(AT91_PIN_PD2, 1);
  1019. if (pins & ATMEL_SSC_RD)
  1020. at91_set_A_periph(AT91_PIN_PD3, 1);
  1021. if (pins & ATMEL_SSC_RK)
  1022. at91_set_A_periph(AT91_PIN_PD4, 1);
  1023. if (pins & ATMEL_SSC_RF)
  1024. at91_set_A_periph(AT91_PIN_PD5, 1);
  1025. }
  1026. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  1027. static struct resource ssc1_resources[] = {
  1028. [0] = {
  1029. .start = AT91SAM9G45_BASE_SSC1,
  1030. .end = AT91SAM9G45_BASE_SSC1 + SZ_16K - 1,
  1031. .flags = IORESOURCE_MEM,
  1032. },
  1033. [1] = {
  1034. .start = AT91SAM9G45_ID_SSC1,
  1035. .end = AT91SAM9G45_ID_SSC1,
  1036. .flags = IORESOURCE_IRQ,
  1037. },
  1038. };
  1039. static struct platform_device at91sam9g45_ssc1_device = {
  1040. .name = "ssc",
  1041. .id = 1,
  1042. .dev = {
  1043. .dma_mask = &ssc1_dmamask,
  1044. .coherent_dma_mask = DMA_BIT_MASK(32),
  1045. },
  1046. .resource = ssc1_resources,
  1047. .num_resources = ARRAY_SIZE(ssc1_resources),
  1048. };
  1049. static inline void configure_ssc1_pins(unsigned pins)
  1050. {
  1051. if (pins & ATMEL_SSC_TF)
  1052. at91_set_A_periph(AT91_PIN_PD14, 1);
  1053. if (pins & ATMEL_SSC_TK)
  1054. at91_set_A_periph(AT91_PIN_PD12, 1);
  1055. if (pins & ATMEL_SSC_TD)
  1056. at91_set_A_periph(AT91_PIN_PD10, 1);
  1057. if (pins & ATMEL_SSC_RD)
  1058. at91_set_A_periph(AT91_PIN_PD11, 1);
  1059. if (pins & ATMEL_SSC_RK)
  1060. at91_set_A_periph(AT91_PIN_PD13, 1);
  1061. if (pins & ATMEL_SSC_RF)
  1062. at91_set_A_periph(AT91_PIN_PD15, 1);
  1063. }
  1064. /*
  1065. * SSC controllers are accessed through library code, instead of any
  1066. * kind of all-singing/all-dancing driver. For example one could be
  1067. * used by a particular I2S audio codec's driver, while another one
  1068. * on the same system might be used by a custom data capture driver.
  1069. */
  1070. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  1071. {
  1072. struct platform_device *pdev;
  1073. /*
  1074. * NOTE: caller is responsible for passing information matching
  1075. * "pins" to whatever will be using each particular controller.
  1076. */
  1077. switch (id) {
  1078. case AT91SAM9G45_ID_SSC0:
  1079. pdev = &at91sam9g45_ssc0_device;
  1080. configure_ssc0_pins(pins);
  1081. break;
  1082. case AT91SAM9G45_ID_SSC1:
  1083. pdev = &at91sam9g45_ssc1_device;
  1084. configure_ssc1_pins(pins);
  1085. break;
  1086. default:
  1087. return;
  1088. }
  1089. platform_device_register(pdev);
  1090. }
  1091. #else
  1092. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  1093. #endif
  1094. /* --------------------------------------------------------------------
  1095. * UART
  1096. * -------------------------------------------------------------------- */
  1097. #if defined(CONFIG_SERIAL_ATMEL)
  1098. static struct resource dbgu_resources[] = {
  1099. [0] = {
  1100. .start = AT91_VA_BASE_SYS + AT91_DBGU,
  1101. .end = AT91_VA_BASE_SYS + AT91_DBGU + SZ_512 - 1,
  1102. .flags = IORESOURCE_MEM,
  1103. },
  1104. [1] = {
  1105. .start = AT91_ID_SYS,
  1106. .end = AT91_ID_SYS,
  1107. .flags = IORESOURCE_IRQ,
  1108. },
  1109. };
  1110. static struct atmel_uart_data dbgu_data = {
  1111. .use_dma_tx = 0,
  1112. .use_dma_rx = 0,
  1113. .regs = (void __iomem *)(AT91_VA_BASE_SYS + AT91_DBGU),
  1114. };
  1115. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  1116. static struct platform_device at91sam9g45_dbgu_device = {
  1117. .name = "atmel_usart",
  1118. .id = 0,
  1119. .dev = {
  1120. .dma_mask = &dbgu_dmamask,
  1121. .coherent_dma_mask = DMA_BIT_MASK(32),
  1122. .platform_data = &dbgu_data,
  1123. },
  1124. .resource = dbgu_resources,
  1125. .num_resources = ARRAY_SIZE(dbgu_resources),
  1126. };
  1127. static inline void configure_dbgu_pins(void)
  1128. {
  1129. at91_set_A_periph(AT91_PIN_PB12, 0); /* DRXD */
  1130. at91_set_A_periph(AT91_PIN_PB13, 1); /* DTXD */
  1131. }
  1132. static struct resource uart0_resources[] = {
  1133. [0] = {
  1134. .start = AT91SAM9G45_BASE_US0,
  1135. .end = AT91SAM9G45_BASE_US0 + SZ_16K - 1,
  1136. .flags = IORESOURCE_MEM,
  1137. },
  1138. [1] = {
  1139. .start = AT91SAM9G45_ID_US0,
  1140. .end = AT91SAM9G45_ID_US0,
  1141. .flags = IORESOURCE_IRQ,
  1142. },
  1143. };
  1144. static struct atmel_uart_data uart0_data = {
  1145. .use_dma_tx = 1,
  1146. .use_dma_rx = 1,
  1147. };
  1148. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  1149. static struct platform_device at91sam9g45_uart0_device = {
  1150. .name = "atmel_usart",
  1151. .id = 1,
  1152. .dev = {
  1153. .dma_mask = &uart0_dmamask,
  1154. .coherent_dma_mask = DMA_BIT_MASK(32),
  1155. .platform_data = &uart0_data,
  1156. },
  1157. .resource = uart0_resources,
  1158. .num_resources = ARRAY_SIZE(uart0_resources),
  1159. };
  1160. static inline void configure_usart0_pins(unsigned pins)
  1161. {
  1162. at91_set_A_periph(AT91_PIN_PB19, 1); /* TXD0 */
  1163. at91_set_A_periph(AT91_PIN_PB18, 0); /* RXD0 */
  1164. if (pins & ATMEL_UART_RTS)
  1165. at91_set_B_periph(AT91_PIN_PB17, 0); /* RTS0 */
  1166. if (pins & ATMEL_UART_CTS)
  1167. at91_set_B_periph(AT91_PIN_PB15, 0); /* CTS0 */
  1168. }
  1169. static struct resource uart1_resources[] = {
  1170. [0] = {
  1171. .start = AT91SAM9G45_BASE_US1,
  1172. .end = AT91SAM9G45_BASE_US1 + SZ_16K - 1,
  1173. .flags = IORESOURCE_MEM,
  1174. },
  1175. [1] = {
  1176. .start = AT91SAM9G45_ID_US1,
  1177. .end = AT91SAM9G45_ID_US1,
  1178. .flags = IORESOURCE_IRQ,
  1179. },
  1180. };
  1181. static struct atmel_uart_data uart1_data = {
  1182. .use_dma_tx = 1,
  1183. .use_dma_rx = 1,
  1184. };
  1185. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  1186. static struct platform_device at91sam9g45_uart1_device = {
  1187. .name = "atmel_usart",
  1188. .id = 2,
  1189. .dev = {
  1190. .dma_mask = &uart1_dmamask,
  1191. .coherent_dma_mask = DMA_BIT_MASK(32),
  1192. .platform_data = &uart1_data,
  1193. },
  1194. .resource = uart1_resources,
  1195. .num_resources = ARRAY_SIZE(uart1_resources),
  1196. };
  1197. static inline void configure_usart1_pins(unsigned pins)
  1198. {
  1199. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD1 */
  1200. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD1 */
  1201. if (pins & ATMEL_UART_RTS)
  1202. at91_set_A_periph(AT91_PIN_PD16, 0); /* RTS1 */
  1203. if (pins & ATMEL_UART_CTS)
  1204. at91_set_A_periph(AT91_PIN_PD17, 0); /* CTS1 */
  1205. }
  1206. static struct resource uart2_resources[] = {
  1207. [0] = {
  1208. .start = AT91SAM9G45_BASE_US2,
  1209. .end = AT91SAM9G45_BASE_US2 + SZ_16K - 1,
  1210. .flags = IORESOURCE_MEM,
  1211. },
  1212. [1] = {
  1213. .start = AT91SAM9G45_ID_US2,
  1214. .end = AT91SAM9G45_ID_US2,
  1215. .flags = IORESOURCE_IRQ,
  1216. },
  1217. };
  1218. static struct atmel_uart_data uart2_data = {
  1219. .use_dma_tx = 1,
  1220. .use_dma_rx = 1,
  1221. };
  1222. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  1223. static struct platform_device at91sam9g45_uart2_device = {
  1224. .name = "atmel_usart",
  1225. .id = 3,
  1226. .dev = {
  1227. .dma_mask = &uart2_dmamask,
  1228. .coherent_dma_mask = DMA_BIT_MASK(32),
  1229. .platform_data = &uart2_data,
  1230. },
  1231. .resource = uart2_resources,
  1232. .num_resources = ARRAY_SIZE(uart2_resources),
  1233. };
  1234. static inline void configure_usart2_pins(unsigned pins)
  1235. {
  1236. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD2 */
  1237. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD2 */
  1238. if (pins & ATMEL_UART_RTS)
  1239. at91_set_B_periph(AT91_PIN_PC9, 0); /* RTS2 */
  1240. if (pins & ATMEL_UART_CTS)
  1241. at91_set_B_periph(AT91_PIN_PC11, 0); /* CTS2 */
  1242. }
  1243. static struct resource uart3_resources[] = {
  1244. [0] = {
  1245. .start = AT91SAM9G45_BASE_US3,
  1246. .end = AT91SAM9G45_BASE_US3 + SZ_16K - 1,
  1247. .flags = IORESOURCE_MEM,
  1248. },
  1249. [1] = {
  1250. .start = AT91SAM9G45_ID_US3,
  1251. .end = AT91SAM9G45_ID_US3,
  1252. .flags = IORESOURCE_IRQ,
  1253. },
  1254. };
  1255. static struct atmel_uart_data uart3_data = {
  1256. .use_dma_tx = 1,
  1257. .use_dma_rx = 1,
  1258. };
  1259. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  1260. static struct platform_device at91sam9g45_uart3_device = {
  1261. .name = "atmel_usart",
  1262. .id = 4,
  1263. .dev = {
  1264. .dma_mask = &uart3_dmamask,
  1265. .coherent_dma_mask = DMA_BIT_MASK(32),
  1266. .platform_data = &uart3_data,
  1267. },
  1268. .resource = uart3_resources,
  1269. .num_resources = ARRAY_SIZE(uart3_resources),
  1270. };
  1271. static inline void configure_usart3_pins(unsigned pins)
  1272. {
  1273. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD3 */
  1274. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD3 */
  1275. if (pins & ATMEL_UART_RTS)
  1276. at91_set_B_periph(AT91_PIN_PA23, 0); /* RTS3 */
  1277. if (pins & ATMEL_UART_CTS)
  1278. at91_set_B_periph(AT91_PIN_PA24, 0); /* CTS3 */
  1279. }
  1280. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  1281. struct platform_device *atmel_default_console_device; /* the serial console device */
  1282. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  1283. {
  1284. struct platform_device *pdev;
  1285. struct atmel_uart_data *pdata;
  1286. switch (id) {
  1287. case 0: /* DBGU */
  1288. pdev = &at91sam9g45_dbgu_device;
  1289. configure_dbgu_pins();
  1290. break;
  1291. case AT91SAM9G45_ID_US0:
  1292. pdev = &at91sam9g45_uart0_device;
  1293. configure_usart0_pins(pins);
  1294. break;
  1295. case AT91SAM9G45_ID_US1:
  1296. pdev = &at91sam9g45_uart1_device;
  1297. configure_usart1_pins(pins);
  1298. break;
  1299. case AT91SAM9G45_ID_US2:
  1300. pdev = &at91sam9g45_uart2_device;
  1301. configure_usart2_pins(pins);
  1302. break;
  1303. case AT91SAM9G45_ID_US3:
  1304. pdev = &at91sam9g45_uart3_device;
  1305. configure_usart3_pins(pins);
  1306. break;
  1307. default:
  1308. return;
  1309. }
  1310. pdata = pdev->dev.platform_data;
  1311. pdata->num = portnr; /* update to mapped ID */
  1312. if (portnr < ATMEL_MAX_UART)
  1313. at91_uarts[portnr] = pdev;
  1314. }
  1315. void __init at91_set_serial_console(unsigned portnr)
  1316. {
  1317. if (portnr < ATMEL_MAX_UART) {
  1318. atmel_default_console_device = at91_uarts[portnr];
  1319. at91sam9g45_set_console_clock(at91_uarts[portnr]->id);
  1320. }
  1321. }
  1322. void __init at91_add_device_serial(void)
  1323. {
  1324. int i;
  1325. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1326. if (at91_uarts[i])
  1327. platform_device_register(at91_uarts[i]);
  1328. }
  1329. if (!atmel_default_console_device)
  1330. printk(KERN_INFO "AT91: No default serial console defined.\n");
  1331. }
  1332. #else
  1333. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1334. void __init at91_set_serial_console(unsigned portnr) {}
  1335. void __init at91_add_device_serial(void) {}
  1336. #endif
  1337. /* -------------------------------------------------------------------- */
  1338. /*
  1339. * These devices are always present and don't need any board-specific
  1340. * setup.
  1341. */
  1342. static int __init at91_add_standard_devices(void)
  1343. {
  1344. at91_add_device_hdmac();
  1345. at91_add_device_rtc();
  1346. at91_add_device_rtt();
  1347. at91_add_device_watchdog();
  1348. at91_add_device_tc();
  1349. return 0;
  1350. }
  1351. arch_initcall(at91_add_standard_devices);