mxcmmc.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066
  1. /*
  2. * linux/drivers/mmc/host/mxcmmc.c - Freescale i.MX MMCI driver
  3. *
  4. * This is a driver for the SDHC controller found in Freescale MX2/MX3
  5. * SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
  6. * Unlike the hardware found on MX1, this hardware just works and does
  7. * not need all the quirks found in imxmmc.c, hence the separate driver.
  8. *
  9. * Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  10. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  11. *
  12. * derived from pxamci.c by Russell King
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. */
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/blkdev.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/delay.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/gpio.h>
  33. #include <linux/regulator/consumer.h>
  34. #include <linux/dmaengine.h>
  35. #include <asm/dma.h>
  36. #include <asm/irq.h>
  37. #include <asm/sizes.h>
  38. #include <mach/mmc.h>
  39. #include <mach/dma.h>
  40. #include <mach/hardware.h>
  41. #define DRIVER_NAME "mxc-mmc"
  42. #define MMC_REG_STR_STP_CLK 0x00
  43. #define MMC_REG_STATUS 0x04
  44. #define MMC_REG_CLK_RATE 0x08
  45. #define MMC_REG_CMD_DAT_CONT 0x0C
  46. #define MMC_REG_RES_TO 0x10
  47. #define MMC_REG_READ_TO 0x14
  48. #define MMC_REG_BLK_LEN 0x18
  49. #define MMC_REG_NOB 0x1C
  50. #define MMC_REG_REV_NO 0x20
  51. #define MMC_REG_INT_CNTR 0x24
  52. #define MMC_REG_CMD 0x28
  53. #define MMC_REG_ARG 0x2C
  54. #define MMC_REG_RES_FIFO 0x34
  55. #define MMC_REG_BUFFER_ACCESS 0x38
  56. #define STR_STP_CLK_RESET (1 << 3)
  57. #define STR_STP_CLK_START_CLK (1 << 1)
  58. #define STR_STP_CLK_STOP_CLK (1 << 0)
  59. #define STATUS_CARD_INSERTION (1 << 31)
  60. #define STATUS_CARD_REMOVAL (1 << 30)
  61. #define STATUS_YBUF_EMPTY (1 << 29)
  62. #define STATUS_XBUF_EMPTY (1 << 28)
  63. #define STATUS_YBUF_FULL (1 << 27)
  64. #define STATUS_XBUF_FULL (1 << 26)
  65. #define STATUS_BUF_UND_RUN (1 << 25)
  66. #define STATUS_BUF_OVFL (1 << 24)
  67. #define STATUS_SDIO_INT_ACTIVE (1 << 14)
  68. #define STATUS_END_CMD_RESP (1 << 13)
  69. #define STATUS_WRITE_OP_DONE (1 << 12)
  70. #define STATUS_DATA_TRANS_DONE (1 << 11)
  71. #define STATUS_READ_OP_DONE (1 << 11)
  72. #define STATUS_WR_CRC_ERROR_CODE_MASK (3 << 10)
  73. #define STATUS_CARD_BUS_CLK_RUN (1 << 8)
  74. #define STATUS_BUF_READ_RDY (1 << 7)
  75. #define STATUS_BUF_WRITE_RDY (1 << 6)
  76. #define STATUS_RESP_CRC_ERR (1 << 5)
  77. #define STATUS_CRC_READ_ERR (1 << 3)
  78. #define STATUS_CRC_WRITE_ERR (1 << 2)
  79. #define STATUS_TIME_OUT_RESP (1 << 1)
  80. #define STATUS_TIME_OUT_READ (1 << 0)
  81. #define STATUS_ERR_MASK 0x2f
  82. #define CMD_DAT_CONT_CMD_RESP_LONG_OFF (1 << 12)
  83. #define CMD_DAT_CONT_STOP_READWAIT (1 << 11)
  84. #define CMD_DAT_CONT_START_READWAIT (1 << 10)
  85. #define CMD_DAT_CONT_BUS_WIDTH_4 (2 << 8)
  86. #define CMD_DAT_CONT_INIT (1 << 7)
  87. #define CMD_DAT_CONT_WRITE (1 << 4)
  88. #define CMD_DAT_CONT_DATA_ENABLE (1 << 3)
  89. #define CMD_DAT_CONT_RESPONSE_48BIT_CRC (1 << 0)
  90. #define CMD_DAT_CONT_RESPONSE_136BIT (2 << 0)
  91. #define CMD_DAT_CONT_RESPONSE_48BIT (3 << 0)
  92. #define INT_SDIO_INT_WKP_EN (1 << 18)
  93. #define INT_CARD_INSERTION_WKP_EN (1 << 17)
  94. #define INT_CARD_REMOVAL_WKP_EN (1 << 16)
  95. #define INT_CARD_INSERTION_EN (1 << 15)
  96. #define INT_CARD_REMOVAL_EN (1 << 14)
  97. #define INT_SDIO_IRQ_EN (1 << 13)
  98. #define INT_DAT0_EN (1 << 12)
  99. #define INT_BUF_READ_EN (1 << 4)
  100. #define INT_BUF_WRITE_EN (1 << 3)
  101. #define INT_END_CMD_RES_EN (1 << 2)
  102. #define INT_WRITE_OP_DONE_EN (1 << 1)
  103. #define INT_READ_OP_EN (1 << 0)
  104. struct mxcmci_host {
  105. struct mmc_host *mmc;
  106. struct resource *res;
  107. void __iomem *base;
  108. int irq;
  109. int detect_irq;
  110. struct dma_chan *dma;
  111. struct dma_async_tx_descriptor *desc;
  112. int do_dma;
  113. int default_irq_mask;
  114. int use_sdio;
  115. unsigned int power_mode;
  116. struct imxmmc_platform_data *pdata;
  117. struct mmc_request *req;
  118. struct mmc_command *cmd;
  119. struct mmc_data *data;
  120. unsigned int datasize;
  121. unsigned int dma_dir;
  122. u16 rev_no;
  123. unsigned int cmdat;
  124. struct clk *clk;
  125. int clock;
  126. struct work_struct datawork;
  127. spinlock_t lock;
  128. struct regulator *vcc;
  129. int burstlen;
  130. int dmareq;
  131. struct dma_slave_config dma_slave_config;
  132. struct imx_dma_data dma_data;
  133. };
  134. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios);
  135. static inline void mxcmci_init_ocr(struct mxcmci_host *host)
  136. {
  137. host->vcc = regulator_get(mmc_dev(host->mmc), "vmmc");
  138. if (IS_ERR(host->vcc)) {
  139. host->vcc = NULL;
  140. } else {
  141. host->mmc->ocr_avail = mmc_regulator_get_ocrmask(host->vcc);
  142. if (host->pdata && host->pdata->ocr_avail)
  143. dev_warn(mmc_dev(host->mmc),
  144. "pdata->ocr_avail will not be used\n");
  145. }
  146. if (host->vcc == NULL) {
  147. /* fall-back to platform data */
  148. if (host->pdata && host->pdata->ocr_avail)
  149. host->mmc->ocr_avail = host->pdata->ocr_avail;
  150. else
  151. host->mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  152. }
  153. }
  154. static inline void mxcmci_set_power(struct mxcmci_host *host,
  155. unsigned char power_mode,
  156. unsigned int vdd)
  157. {
  158. if (host->vcc) {
  159. if (power_mode == MMC_POWER_UP)
  160. mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
  161. else if (power_mode == MMC_POWER_OFF)
  162. mmc_regulator_set_ocr(host->mmc, host->vcc, 0);
  163. }
  164. if (host->pdata && host->pdata->setpower)
  165. host->pdata->setpower(mmc_dev(host->mmc), vdd);
  166. }
  167. static inline int mxcmci_use_dma(struct mxcmci_host *host)
  168. {
  169. return host->do_dma;
  170. }
  171. static void mxcmci_softreset(struct mxcmci_host *host)
  172. {
  173. int i;
  174. dev_dbg(mmc_dev(host->mmc), "mxcmci_softreset\n");
  175. /* reset sequence */
  176. writew(STR_STP_CLK_RESET, host->base + MMC_REG_STR_STP_CLK);
  177. writew(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
  178. host->base + MMC_REG_STR_STP_CLK);
  179. for (i = 0; i < 8; i++)
  180. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  181. writew(0xff, host->base + MMC_REG_RES_TO);
  182. }
  183. static int mxcmci_setup_dma(struct mmc_host *mmc);
  184. static int mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
  185. {
  186. unsigned int nob = data->blocks;
  187. unsigned int blksz = data->blksz;
  188. unsigned int datasize = nob * blksz;
  189. struct scatterlist *sg;
  190. int i, nents;
  191. if (data->flags & MMC_DATA_STREAM)
  192. nob = 0xffff;
  193. host->data = data;
  194. data->bytes_xfered = 0;
  195. writew(nob, host->base + MMC_REG_NOB);
  196. writew(blksz, host->base + MMC_REG_BLK_LEN);
  197. host->datasize = datasize;
  198. if (!mxcmci_use_dma(host))
  199. return 0;
  200. for_each_sg(data->sg, sg, data->sg_len, i) {
  201. if (sg->offset & 3 || sg->length & 3) {
  202. host->do_dma = 0;
  203. return 0;
  204. }
  205. }
  206. if (data->flags & MMC_DATA_READ)
  207. host->dma_dir = DMA_FROM_DEVICE;
  208. else
  209. host->dma_dir = DMA_TO_DEVICE;
  210. nents = dma_map_sg(host->dma->device->dev, data->sg,
  211. data->sg_len, host->dma_dir);
  212. if (nents != data->sg_len)
  213. return -EINVAL;
  214. host->desc = host->dma->device->device_prep_slave_sg(host->dma,
  215. data->sg, data->sg_len, host->dma_dir,
  216. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  217. if (!host->desc) {
  218. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  219. host->dma_dir);
  220. host->do_dma = 0;
  221. return 0; /* Fall back to PIO */
  222. }
  223. wmb();
  224. dmaengine_submit(host->desc);
  225. return 0;
  226. }
  227. static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_command *cmd,
  228. unsigned int cmdat)
  229. {
  230. u32 int_cntr = host->default_irq_mask;
  231. unsigned long flags;
  232. WARN_ON(host->cmd != NULL);
  233. host->cmd = cmd;
  234. switch (mmc_resp_type(cmd)) {
  235. case MMC_RSP_R1: /* short CRC, OPCODE */
  236. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  237. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
  238. break;
  239. case MMC_RSP_R2: /* long 136 bit + CRC */
  240. cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
  241. break;
  242. case MMC_RSP_R3: /* short */
  243. cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
  244. break;
  245. case MMC_RSP_NONE:
  246. break;
  247. default:
  248. dev_err(mmc_dev(host->mmc), "unhandled response type 0x%x\n",
  249. mmc_resp_type(cmd));
  250. cmd->error = -EINVAL;
  251. return -EINVAL;
  252. }
  253. int_cntr = INT_END_CMD_RES_EN;
  254. if (mxcmci_use_dma(host))
  255. int_cntr |= INT_READ_OP_EN | INT_WRITE_OP_DONE_EN;
  256. spin_lock_irqsave(&host->lock, flags);
  257. if (host->use_sdio)
  258. int_cntr |= INT_SDIO_IRQ_EN;
  259. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  260. spin_unlock_irqrestore(&host->lock, flags);
  261. writew(cmd->opcode, host->base + MMC_REG_CMD);
  262. writel(cmd->arg, host->base + MMC_REG_ARG);
  263. writew(cmdat, host->base + MMC_REG_CMD_DAT_CONT);
  264. return 0;
  265. }
  266. static void mxcmci_finish_request(struct mxcmci_host *host,
  267. struct mmc_request *req)
  268. {
  269. u32 int_cntr = host->default_irq_mask;
  270. unsigned long flags;
  271. spin_lock_irqsave(&host->lock, flags);
  272. if (host->use_sdio)
  273. int_cntr |= INT_SDIO_IRQ_EN;
  274. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  275. spin_unlock_irqrestore(&host->lock, flags);
  276. host->req = NULL;
  277. host->cmd = NULL;
  278. host->data = NULL;
  279. mmc_request_done(host->mmc, req);
  280. }
  281. static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
  282. {
  283. struct mmc_data *data = host->data;
  284. int data_error;
  285. if (mxcmci_use_dma(host)) {
  286. dmaengine_terminate_all(host->dma);
  287. dma_unmap_sg(host->dma->device->dev, data->sg, data->sg_len,
  288. host->dma_dir);
  289. }
  290. if (stat & STATUS_ERR_MASK) {
  291. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",
  292. stat);
  293. if (stat & STATUS_CRC_READ_ERR) {
  294. dev_err(mmc_dev(host->mmc), "%s: -EILSEQ\n", __func__);
  295. data->error = -EILSEQ;
  296. } else if (stat & STATUS_CRC_WRITE_ERR) {
  297. u32 err_code = (stat >> 9) & 0x3;
  298. if (err_code == 2) { /* No CRC response */
  299. dev_err(mmc_dev(host->mmc),
  300. "%s: No CRC -ETIMEDOUT\n", __func__);
  301. data->error = -ETIMEDOUT;
  302. } else {
  303. dev_err(mmc_dev(host->mmc),
  304. "%s: -EILSEQ\n", __func__);
  305. data->error = -EILSEQ;
  306. }
  307. } else if (stat & STATUS_TIME_OUT_READ) {
  308. dev_err(mmc_dev(host->mmc),
  309. "%s: read -ETIMEDOUT\n", __func__);
  310. data->error = -ETIMEDOUT;
  311. } else {
  312. dev_err(mmc_dev(host->mmc), "%s: -EIO\n", __func__);
  313. data->error = -EIO;
  314. }
  315. } else {
  316. data->bytes_xfered = host->datasize;
  317. }
  318. data_error = data->error;
  319. host->data = NULL;
  320. return data_error;
  321. }
  322. static void mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
  323. {
  324. struct mmc_command *cmd = host->cmd;
  325. int i;
  326. u32 a, b, c;
  327. if (!cmd)
  328. return;
  329. if (stat & STATUS_TIME_OUT_RESP) {
  330. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  331. cmd->error = -ETIMEDOUT;
  332. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  333. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  334. cmd->error = -EILSEQ;
  335. }
  336. if (cmd->flags & MMC_RSP_PRESENT) {
  337. if (cmd->flags & MMC_RSP_136) {
  338. for (i = 0; i < 4; i++) {
  339. a = readw(host->base + MMC_REG_RES_FIFO);
  340. b = readw(host->base + MMC_REG_RES_FIFO);
  341. cmd->resp[i] = a << 16 | b;
  342. }
  343. } else {
  344. a = readw(host->base + MMC_REG_RES_FIFO);
  345. b = readw(host->base + MMC_REG_RES_FIFO);
  346. c = readw(host->base + MMC_REG_RES_FIFO);
  347. cmd->resp[0] = a << 24 | b << 8 | c >> 8;
  348. }
  349. }
  350. }
  351. static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
  352. {
  353. u32 stat;
  354. unsigned long timeout = jiffies + HZ;
  355. do {
  356. stat = readl(host->base + MMC_REG_STATUS);
  357. if (stat & STATUS_ERR_MASK)
  358. return stat;
  359. if (time_after(jiffies, timeout)) {
  360. mxcmci_softreset(host);
  361. mxcmci_set_clk_rate(host, host->clock);
  362. return STATUS_TIME_OUT_READ;
  363. }
  364. if (stat & mask)
  365. return 0;
  366. cpu_relax();
  367. } while (1);
  368. }
  369. static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
  370. {
  371. unsigned int stat;
  372. u32 *buf = _buf;
  373. while (bytes > 3) {
  374. stat = mxcmci_poll_status(host,
  375. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  376. if (stat)
  377. return stat;
  378. *buf++ = readl(host->base + MMC_REG_BUFFER_ACCESS);
  379. bytes -= 4;
  380. }
  381. if (bytes) {
  382. u8 *b = (u8 *)buf;
  383. u32 tmp;
  384. stat = mxcmci_poll_status(host,
  385. STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
  386. if (stat)
  387. return stat;
  388. tmp = readl(host->base + MMC_REG_BUFFER_ACCESS);
  389. memcpy(b, &tmp, bytes);
  390. }
  391. return 0;
  392. }
  393. static int mxcmci_push(struct mxcmci_host *host, void *_buf, int bytes)
  394. {
  395. unsigned int stat;
  396. u32 *buf = _buf;
  397. while (bytes > 3) {
  398. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  399. if (stat)
  400. return stat;
  401. writel(*buf++, host->base + MMC_REG_BUFFER_ACCESS);
  402. bytes -= 4;
  403. }
  404. if (bytes) {
  405. u8 *b = (u8 *)buf;
  406. u32 tmp;
  407. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  408. if (stat)
  409. return stat;
  410. memcpy(&tmp, b, bytes);
  411. writel(tmp, host->base + MMC_REG_BUFFER_ACCESS);
  412. }
  413. stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
  414. if (stat)
  415. return stat;
  416. return 0;
  417. }
  418. static int mxcmci_transfer_data(struct mxcmci_host *host)
  419. {
  420. struct mmc_data *data = host->req->data;
  421. struct scatterlist *sg;
  422. int stat, i;
  423. host->data = data;
  424. host->datasize = 0;
  425. if (data->flags & MMC_DATA_READ) {
  426. for_each_sg(data->sg, sg, data->sg_len, i) {
  427. stat = mxcmci_pull(host, sg_virt(sg), sg->length);
  428. if (stat)
  429. return stat;
  430. host->datasize += sg->length;
  431. }
  432. } else {
  433. for_each_sg(data->sg, sg, data->sg_len, i) {
  434. stat = mxcmci_push(host, sg_virt(sg), sg->length);
  435. if (stat)
  436. return stat;
  437. host->datasize += sg->length;
  438. }
  439. stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
  440. if (stat)
  441. return stat;
  442. }
  443. return 0;
  444. }
  445. static void mxcmci_datawork(struct work_struct *work)
  446. {
  447. struct mxcmci_host *host = container_of(work, struct mxcmci_host,
  448. datawork);
  449. int datastat = mxcmci_transfer_data(host);
  450. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  451. host->base + MMC_REG_STATUS);
  452. mxcmci_finish_data(host, datastat);
  453. if (host->req->stop) {
  454. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  455. mxcmci_finish_request(host, host->req);
  456. return;
  457. }
  458. } else {
  459. mxcmci_finish_request(host, host->req);
  460. }
  461. }
  462. static void mxcmci_data_done(struct mxcmci_host *host, unsigned int stat)
  463. {
  464. struct mmc_data *data = host->data;
  465. int data_error;
  466. if (!data)
  467. return;
  468. data_error = mxcmci_finish_data(host, stat);
  469. mxcmci_read_response(host, stat);
  470. host->cmd = NULL;
  471. if (host->req->stop) {
  472. if (mxcmci_start_cmd(host, host->req->stop, 0)) {
  473. mxcmci_finish_request(host, host->req);
  474. return;
  475. }
  476. } else {
  477. mxcmci_finish_request(host, host->req);
  478. }
  479. }
  480. static void mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
  481. {
  482. mxcmci_read_response(host, stat);
  483. host->cmd = NULL;
  484. if (!host->data && host->req) {
  485. mxcmci_finish_request(host, host->req);
  486. return;
  487. }
  488. /* For the DMA case the DMA engine handles the data transfer
  489. * automatically. For non DMA we have to do it ourselves.
  490. * Don't do it in interrupt context though.
  491. */
  492. if (!mxcmci_use_dma(host) && host->data)
  493. schedule_work(&host->datawork);
  494. }
  495. static irqreturn_t mxcmci_irq(int irq, void *devid)
  496. {
  497. struct mxcmci_host *host = devid;
  498. unsigned long flags;
  499. bool sdio_irq;
  500. u32 stat;
  501. stat = readl(host->base + MMC_REG_STATUS);
  502. writel(stat & ~(STATUS_SDIO_INT_ACTIVE | STATUS_DATA_TRANS_DONE |
  503. STATUS_WRITE_OP_DONE), host->base + MMC_REG_STATUS);
  504. dev_dbg(mmc_dev(host->mmc), "%s: 0x%08x\n", __func__, stat);
  505. spin_lock_irqsave(&host->lock, flags);
  506. sdio_irq = (stat & STATUS_SDIO_INT_ACTIVE) && host->use_sdio;
  507. spin_unlock_irqrestore(&host->lock, flags);
  508. if (mxcmci_use_dma(host) &&
  509. (stat & (STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE)))
  510. writel(STATUS_READ_OP_DONE | STATUS_WRITE_OP_DONE,
  511. host->base + MMC_REG_STATUS);
  512. if (sdio_irq) {
  513. writel(STATUS_SDIO_INT_ACTIVE, host->base + MMC_REG_STATUS);
  514. mmc_signal_sdio_irq(host->mmc);
  515. }
  516. if (stat & STATUS_END_CMD_RESP)
  517. mxcmci_cmd_done(host, stat);
  518. if (mxcmci_use_dma(host) &&
  519. (stat & (STATUS_DATA_TRANS_DONE | STATUS_WRITE_OP_DONE)))
  520. mxcmci_data_done(host, stat);
  521. if (host->default_irq_mask &&
  522. (stat & (STATUS_CARD_INSERTION | STATUS_CARD_REMOVAL)))
  523. mmc_detect_change(host->mmc, msecs_to_jiffies(200));
  524. return IRQ_HANDLED;
  525. }
  526. static void mxcmci_request(struct mmc_host *mmc, struct mmc_request *req)
  527. {
  528. struct mxcmci_host *host = mmc_priv(mmc);
  529. unsigned int cmdat = host->cmdat;
  530. int error;
  531. WARN_ON(host->req != NULL);
  532. host->req = req;
  533. host->cmdat &= ~CMD_DAT_CONT_INIT;
  534. if (host->dma)
  535. host->do_dma = 1;
  536. if (req->data) {
  537. error = mxcmci_setup_data(host, req->data);
  538. if (error) {
  539. req->cmd->error = error;
  540. goto out;
  541. }
  542. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  543. if (req->data->flags & MMC_DATA_WRITE)
  544. cmdat |= CMD_DAT_CONT_WRITE;
  545. }
  546. error = mxcmci_start_cmd(host, req->cmd, cmdat);
  547. out:
  548. if (error)
  549. mxcmci_finish_request(host, req);
  550. }
  551. static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
  552. {
  553. unsigned int divider;
  554. int prescaler = 0;
  555. unsigned int clk_in = clk_get_rate(host->clk);
  556. while (prescaler <= 0x800) {
  557. for (divider = 1; divider <= 0xF; divider++) {
  558. int x;
  559. x = (clk_in / (divider + 1));
  560. if (prescaler)
  561. x /= (prescaler * 2);
  562. if (x <= clk_ios)
  563. break;
  564. }
  565. if (divider < 0x10)
  566. break;
  567. if (prescaler == 0)
  568. prescaler = 1;
  569. else
  570. prescaler <<= 1;
  571. }
  572. writew((prescaler << 4) | divider, host->base + MMC_REG_CLK_RATE);
  573. dev_dbg(mmc_dev(host->mmc), "scaler: %d divider: %d in: %d out: %d\n",
  574. prescaler, divider, clk_in, clk_ios);
  575. }
  576. static int mxcmci_setup_dma(struct mmc_host *mmc)
  577. {
  578. struct mxcmci_host *host = mmc_priv(mmc);
  579. struct dma_slave_config *config = &host->dma_slave_config;
  580. config->dst_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  581. config->src_addr = host->res->start + MMC_REG_BUFFER_ACCESS;
  582. config->dst_addr_width = 4;
  583. config->src_addr_width = 4;
  584. config->dst_maxburst = host->burstlen;
  585. config->src_maxburst = host->burstlen;
  586. return dmaengine_slave_config(host->dma, config);
  587. }
  588. static void mxcmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  589. {
  590. struct mxcmci_host *host = mmc_priv(mmc);
  591. int burstlen, ret;
  592. /*
  593. * use burstlen of 64 (16 words) in 4 bit mode (--> reg value 0)
  594. * use burstlen of 16 (4 words) in 1 bit mode (--> reg value 16)
  595. */
  596. if (ios->bus_width == MMC_BUS_WIDTH_4)
  597. burstlen = 16;
  598. else
  599. burstlen = 4;
  600. if (mxcmci_use_dma(host) && burstlen != host->burstlen) {
  601. host->burstlen = burstlen;
  602. ret = mxcmci_setup_dma(mmc);
  603. if (ret) {
  604. dev_err(mmc_dev(host->mmc),
  605. "failed to config DMA channel. Falling back to PIO\n");
  606. dma_release_channel(host->dma);
  607. host->do_dma = 0;
  608. host->dma = NULL;
  609. }
  610. }
  611. if (ios->bus_width == MMC_BUS_WIDTH_4)
  612. host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  613. else
  614. host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
  615. if (host->power_mode != ios->power_mode) {
  616. mxcmci_set_power(host, ios->power_mode, ios->vdd);
  617. host->power_mode = ios->power_mode;
  618. if (ios->power_mode == MMC_POWER_ON)
  619. host->cmdat |= CMD_DAT_CONT_INIT;
  620. }
  621. if (ios->clock) {
  622. mxcmci_set_clk_rate(host, ios->clock);
  623. writew(STR_STP_CLK_START_CLK, host->base + MMC_REG_STR_STP_CLK);
  624. } else {
  625. writew(STR_STP_CLK_STOP_CLK, host->base + MMC_REG_STR_STP_CLK);
  626. }
  627. host->clock = ios->clock;
  628. }
  629. static irqreturn_t mxcmci_detect_irq(int irq, void *data)
  630. {
  631. struct mmc_host *mmc = data;
  632. dev_dbg(mmc_dev(mmc), "%s\n", __func__);
  633. mmc_detect_change(mmc, msecs_to_jiffies(250));
  634. return IRQ_HANDLED;
  635. }
  636. static int mxcmci_get_ro(struct mmc_host *mmc)
  637. {
  638. struct mxcmci_host *host = mmc_priv(mmc);
  639. if (host->pdata && host->pdata->get_ro)
  640. return !!host->pdata->get_ro(mmc_dev(mmc));
  641. /*
  642. * Board doesn't support read only detection; let the mmc core
  643. * decide what to do.
  644. */
  645. return -ENOSYS;
  646. }
  647. static void mxcmci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  648. {
  649. struct mxcmci_host *host = mmc_priv(mmc);
  650. unsigned long flags;
  651. u32 int_cntr;
  652. spin_lock_irqsave(&host->lock, flags);
  653. host->use_sdio = enable;
  654. int_cntr = readl(host->base + MMC_REG_INT_CNTR);
  655. if (enable)
  656. int_cntr |= INT_SDIO_IRQ_EN;
  657. else
  658. int_cntr &= ~INT_SDIO_IRQ_EN;
  659. writel(int_cntr, host->base + MMC_REG_INT_CNTR);
  660. spin_unlock_irqrestore(&host->lock, flags);
  661. }
  662. static void mxcmci_init_card(struct mmc_host *host, struct mmc_card *card)
  663. {
  664. /*
  665. * MX3 SoCs have a silicon bug which corrupts CRC calculation of
  666. * multi-block transfers when connected SDIO peripheral doesn't
  667. * drive the BUSY line as required by the specs.
  668. * One way to prevent this is to only allow 1-bit transfers.
  669. */
  670. if (cpu_is_mx3() && card->type == MMC_TYPE_SDIO)
  671. host->caps &= ~MMC_CAP_4_BIT_DATA;
  672. else
  673. host->caps |= MMC_CAP_4_BIT_DATA;
  674. }
  675. static bool filter(struct dma_chan *chan, void *param)
  676. {
  677. struct mxcmci_host *host = param;
  678. if (!imx_dma_is_general_purpose(chan))
  679. return false;
  680. chan->private = &host->dma_data;
  681. return true;
  682. }
  683. static const struct mmc_host_ops mxcmci_ops = {
  684. .request = mxcmci_request,
  685. .set_ios = mxcmci_set_ios,
  686. .get_ro = mxcmci_get_ro,
  687. .enable_sdio_irq = mxcmci_enable_sdio_irq,
  688. .init_card = mxcmci_init_card,
  689. };
  690. static int mxcmci_probe(struct platform_device *pdev)
  691. {
  692. struct mmc_host *mmc;
  693. struct mxcmci_host *host = NULL;
  694. struct resource *iores, *r;
  695. int ret = 0, irq;
  696. dma_cap_mask_t mask;
  697. pr_info("i.MX SDHC driver\n");
  698. iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  699. irq = platform_get_irq(pdev, 0);
  700. if (!iores || irq < 0)
  701. return -EINVAL;
  702. r = request_mem_region(iores->start, resource_size(iores), pdev->name);
  703. if (!r)
  704. return -EBUSY;
  705. mmc = mmc_alloc_host(sizeof(struct mxcmci_host), &pdev->dev);
  706. if (!mmc) {
  707. ret = -ENOMEM;
  708. goto out_release_mem;
  709. }
  710. mmc->ops = &mxcmci_ops;
  711. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SDIO_IRQ;
  712. /* MMC core transfer sizes tunable parameters */
  713. mmc->max_segs = 64;
  714. mmc->max_blk_size = 2048;
  715. mmc->max_blk_count = 65535;
  716. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  717. mmc->max_seg_size = mmc->max_req_size;
  718. host = mmc_priv(mmc);
  719. host->base = ioremap(r->start, resource_size(r));
  720. if (!host->base) {
  721. ret = -ENOMEM;
  722. goto out_free;
  723. }
  724. host->mmc = mmc;
  725. host->pdata = pdev->dev.platform_data;
  726. spin_lock_init(&host->lock);
  727. mxcmci_init_ocr(host);
  728. if (host->pdata && host->pdata->dat3_card_detect)
  729. host->default_irq_mask =
  730. INT_CARD_INSERTION_EN | INT_CARD_REMOVAL_EN;
  731. else
  732. host->default_irq_mask = 0;
  733. host->res = r;
  734. host->irq = irq;
  735. host->clk = clk_get(&pdev->dev, NULL);
  736. if (IS_ERR(host->clk)) {
  737. ret = PTR_ERR(host->clk);
  738. goto out_iounmap;
  739. }
  740. clk_enable(host->clk);
  741. mxcmci_softreset(host);
  742. host->rev_no = readw(host->base + MMC_REG_REV_NO);
  743. if (host->rev_no != 0x400) {
  744. ret = -ENODEV;
  745. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  746. host->rev_no);
  747. goto out_clk_put;
  748. }
  749. mmc->f_min = clk_get_rate(host->clk) >> 16;
  750. mmc->f_max = clk_get_rate(host->clk) >> 1;
  751. /* recommended in data sheet */
  752. writew(0x2db4, host->base + MMC_REG_READ_TO);
  753. writel(host->default_irq_mask, host->base + MMC_REG_INT_CNTR);
  754. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  755. if (r) {
  756. host->dmareq = r->start;
  757. host->dma_data.peripheral_type = IMX_DMATYPE_SDHC;
  758. host->dma_data.priority = DMA_PRIO_LOW;
  759. host->dma_data.dma_request = host->dmareq;
  760. dma_cap_zero(mask);
  761. dma_cap_set(DMA_SLAVE, mask);
  762. host->dma = dma_request_channel(mask, filter, host);
  763. if (host->dma)
  764. mmc->max_seg_size = dma_get_max_seg_size(
  765. host->dma->device->dev);
  766. }
  767. if (!host->dma)
  768. dev_info(mmc_dev(host->mmc), "dma not available. Using PIO\n");
  769. INIT_WORK(&host->datawork, mxcmci_datawork);
  770. ret = request_irq(host->irq, mxcmci_irq, 0, DRIVER_NAME, host);
  771. if (ret)
  772. goto out_free_dma;
  773. platform_set_drvdata(pdev, mmc);
  774. if (host->pdata && host->pdata->init) {
  775. ret = host->pdata->init(&pdev->dev, mxcmci_detect_irq,
  776. host->mmc);
  777. if (ret)
  778. goto out_free_irq;
  779. }
  780. mmc_add_host(mmc);
  781. return 0;
  782. out_free_irq:
  783. free_irq(host->irq, host);
  784. out_free_dma:
  785. if (host->dma)
  786. dma_release_channel(host->dma);
  787. out_clk_put:
  788. clk_disable(host->clk);
  789. clk_put(host->clk);
  790. out_iounmap:
  791. iounmap(host->base);
  792. out_free:
  793. mmc_free_host(mmc);
  794. out_release_mem:
  795. release_mem_region(iores->start, resource_size(iores));
  796. return ret;
  797. }
  798. static int mxcmci_remove(struct platform_device *pdev)
  799. {
  800. struct mmc_host *mmc = platform_get_drvdata(pdev);
  801. struct mxcmci_host *host = mmc_priv(mmc);
  802. platform_set_drvdata(pdev, NULL);
  803. mmc_remove_host(mmc);
  804. if (host->vcc)
  805. regulator_put(host->vcc);
  806. if (host->pdata && host->pdata->exit)
  807. host->pdata->exit(&pdev->dev, mmc);
  808. free_irq(host->irq, host);
  809. iounmap(host->base);
  810. if (host->dma)
  811. dma_release_channel(host->dma);
  812. clk_disable(host->clk);
  813. clk_put(host->clk);
  814. release_mem_region(host->res->start, resource_size(host->res));
  815. mmc_free_host(mmc);
  816. return 0;
  817. }
  818. #ifdef CONFIG_PM
  819. static int mxcmci_suspend(struct device *dev)
  820. {
  821. struct mmc_host *mmc = dev_get_drvdata(dev);
  822. struct mxcmci_host *host = mmc_priv(mmc);
  823. int ret = 0;
  824. if (mmc)
  825. ret = mmc_suspend_host(mmc);
  826. clk_disable(host->clk);
  827. return ret;
  828. }
  829. static int mxcmci_resume(struct device *dev)
  830. {
  831. struct mmc_host *mmc = dev_get_drvdata(dev);
  832. struct mxcmci_host *host = mmc_priv(mmc);
  833. int ret = 0;
  834. clk_enable(host->clk);
  835. if (mmc)
  836. ret = mmc_resume_host(mmc);
  837. return ret;
  838. }
  839. static const struct dev_pm_ops mxcmci_pm_ops = {
  840. .suspend = mxcmci_suspend,
  841. .resume = mxcmci_resume,
  842. };
  843. #endif
  844. static struct platform_driver mxcmci_driver = {
  845. .probe = mxcmci_probe,
  846. .remove = mxcmci_remove,
  847. .driver = {
  848. .name = DRIVER_NAME,
  849. .owner = THIS_MODULE,
  850. #ifdef CONFIG_PM
  851. .pm = &mxcmci_pm_ops,
  852. #endif
  853. }
  854. };
  855. static int __init mxcmci_init(void)
  856. {
  857. return platform_driver_register(&mxcmci_driver);
  858. }
  859. static void __exit mxcmci_exit(void)
  860. {
  861. platform_driver_unregister(&mxcmci_driver);
  862. }
  863. module_init(mxcmci_init);
  864. module_exit(mxcmci_exit);
  865. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  866. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  867. MODULE_LICENSE("GPL");
  868. MODULE_ALIAS("platform:imx-mmc");