tg3.c 335 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <asm/system.h>
  41. #include <asm/io.h>
  42. #include <asm/byteorder.h>
  43. #include <asm/uaccess.h>
  44. #ifdef CONFIG_SPARC64
  45. #include <asm/idprom.h>
  46. #include <asm/oplib.h>
  47. #include <asm/pbm.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #ifdef NETIF_F_TSO
  55. #define TG3_TSO_SUPPORT 1
  56. #else
  57. #define TG3_TSO_SUPPORT 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.61"
  63. #define DRV_MODULE_RELDATE "June 29, 2006"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define TX_BUFFS_AVAIL(TP) \
  111. ((TP)->tx_pending - \
  112. (((TP)->tx_prod - (TP)->tx_cons) & (TG3_TX_RING_SIZE - 1)))
  113. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  114. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  115. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  116. /* minimum number of free TX descriptors required to wake up TX process */
  117. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  118. /* number of ETHTOOL_GSTATS u64's */
  119. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  120. #define TG3_NUM_TEST 6
  121. static char version[] __devinitdata =
  122. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  123. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  124. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  125. MODULE_LICENSE("GPL");
  126. MODULE_VERSION(DRV_MODULE_VERSION);
  127. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  128. module_param(tg3_debug, int, 0);
  129. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  130. static struct pci_device_id tg3_pci_tbl[] = {
  131. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  132. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  133. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  134. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  135. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  136. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  137. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  138. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  139. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  140. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  141. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  142. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  143. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  144. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  145. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  146. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  147. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  148. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  149. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  150. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  151. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  152. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  153. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  154. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  155. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  156. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  157. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  158. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  159. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  160. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  161. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  162. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  163. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  164. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  165. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  166. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  167. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  168. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  169. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  170. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  171. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  172. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  173. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  174. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  175. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  176. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  177. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  178. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  179. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  180. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  181. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  182. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  183. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  184. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  185. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  186. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  187. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  188. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  189. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  190. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  191. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  192. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  193. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  194. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  195. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  196. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  197. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  198. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  199. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754,
  200. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  201. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M,
  202. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  203. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755,
  204. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  205. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M,
  206. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  207. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786,
  208. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  209. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787,
  210. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  211. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M,
  212. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  213. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714,
  214. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  215. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S,
  216. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  217. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715,
  218. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  219. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S,
  220. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  221. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780,
  222. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  223. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S,
  224. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  225. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  226. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  227. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  228. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  229. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  230. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  231. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  232. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  233. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  234. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  235. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  236. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  237. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  238. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  239. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  240. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  241. { 0, }
  242. };
  243. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  244. static struct {
  245. const char string[ETH_GSTRING_LEN];
  246. } ethtool_stats_keys[TG3_NUM_STATS] = {
  247. { "rx_octets" },
  248. { "rx_fragments" },
  249. { "rx_ucast_packets" },
  250. { "rx_mcast_packets" },
  251. { "rx_bcast_packets" },
  252. { "rx_fcs_errors" },
  253. { "rx_align_errors" },
  254. { "rx_xon_pause_rcvd" },
  255. { "rx_xoff_pause_rcvd" },
  256. { "rx_mac_ctrl_rcvd" },
  257. { "rx_xoff_entered" },
  258. { "rx_frame_too_long_errors" },
  259. { "rx_jabbers" },
  260. { "rx_undersize_packets" },
  261. { "rx_in_length_errors" },
  262. { "rx_out_length_errors" },
  263. { "rx_64_or_less_octet_packets" },
  264. { "rx_65_to_127_octet_packets" },
  265. { "rx_128_to_255_octet_packets" },
  266. { "rx_256_to_511_octet_packets" },
  267. { "rx_512_to_1023_octet_packets" },
  268. { "rx_1024_to_1522_octet_packets" },
  269. { "rx_1523_to_2047_octet_packets" },
  270. { "rx_2048_to_4095_octet_packets" },
  271. { "rx_4096_to_8191_octet_packets" },
  272. { "rx_8192_to_9022_octet_packets" },
  273. { "tx_octets" },
  274. { "tx_collisions" },
  275. { "tx_xon_sent" },
  276. { "tx_xoff_sent" },
  277. { "tx_flow_control" },
  278. { "tx_mac_errors" },
  279. { "tx_single_collisions" },
  280. { "tx_mult_collisions" },
  281. { "tx_deferred" },
  282. { "tx_excessive_collisions" },
  283. { "tx_late_collisions" },
  284. { "tx_collide_2times" },
  285. { "tx_collide_3times" },
  286. { "tx_collide_4times" },
  287. { "tx_collide_5times" },
  288. { "tx_collide_6times" },
  289. { "tx_collide_7times" },
  290. { "tx_collide_8times" },
  291. { "tx_collide_9times" },
  292. { "tx_collide_10times" },
  293. { "tx_collide_11times" },
  294. { "tx_collide_12times" },
  295. { "tx_collide_13times" },
  296. { "tx_collide_14times" },
  297. { "tx_collide_15times" },
  298. { "tx_ucast_packets" },
  299. { "tx_mcast_packets" },
  300. { "tx_bcast_packets" },
  301. { "tx_carrier_sense_errors" },
  302. { "tx_discards" },
  303. { "tx_errors" },
  304. { "dma_writeq_full" },
  305. { "dma_write_prioq_full" },
  306. { "rxbds_empty" },
  307. { "rx_discards" },
  308. { "rx_errors" },
  309. { "rx_threshold_hit" },
  310. { "dma_readq_full" },
  311. { "dma_read_prioq_full" },
  312. { "tx_comp_queue_full" },
  313. { "ring_set_send_prod_index" },
  314. { "ring_status_update" },
  315. { "nic_irqs" },
  316. { "nic_avoided_irqs" },
  317. { "nic_tx_threshold_hit" }
  318. };
  319. static struct {
  320. const char string[ETH_GSTRING_LEN];
  321. } ethtool_test_keys[TG3_NUM_TEST] = {
  322. { "nvram test (online) " },
  323. { "link test (online) " },
  324. { "register test (offline)" },
  325. { "memory test (offline)" },
  326. { "loopback test (offline)" },
  327. { "interrupt test (offline)" },
  328. };
  329. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  330. {
  331. writel(val, tp->regs + off);
  332. }
  333. static u32 tg3_read32(struct tg3 *tp, u32 off)
  334. {
  335. return (readl(tp->regs + off));
  336. }
  337. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  338. {
  339. unsigned long flags;
  340. spin_lock_irqsave(&tp->indirect_lock, flags);
  341. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  342. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  343. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  344. }
  345. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  346. {
  347. writel(val, tp->regs + off);
  348. readl(tp->regs + off);
  349. }
  350. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  351. {
  352. unsigned long flags;
  353. u32 val;
  354. spin_lock_irqsave(&tp->indirect_lock, flags);
  355. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  356. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  357. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  358. return val;
  359. }
  360. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  361. {
  362. unsigned long flags;
  363. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  365. TG3_64BIT_REG_LOW, val);
  366. return;
  367. }
  368. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  369. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  370. TG3_64BIT_REG_LOW, val);
  371. return;
  372. }
  373. spin_lock_irqsave(&tp->indirect_lock, flags);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  375. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  376. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  377. /* In indirect mode when disabling interrupts, we also need
  378. * to clear the interrupt bit in the GRC local ctrl register.
  379. */
  380. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  381. (val == 0x1)) {
  382. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  383. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  384. }
  385. }
  386. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  387. {
  388. unsigned long flags;
  389. u32 val;
  390. spin_lock_irqsave(&tp->indirect_lock, flags);
  391. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  392. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  393. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  394. return val;
  395. }
  396. /* usec_wait specifies the wait time in usec when writing to certain registers
  397. * where it is unsafe to read back the register without some delay.
  398. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  399. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  400. */
  401. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  402. {
  403. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  404. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  405. /* Non-posted methods */
  406. tp->write32(tp, off, val);
  407. else {
  408. /* Posted method */
  409. tg3_write32(tp, off, val);
  410. if (usec_wait)
  411. udelay(usec_wait);
  412. tp->read32(tp, off);
  413. }
  414. /* Wait again after the read for the posted method to guarantee that
  415. * the wait time is met.
  416. */
  417. if (usec_wait)
  418. udelay(usec_wait);
  419. }
  420. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  421. {
  422. tp->write32_mbox(tp, off, val);
  423. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  424. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  425. tp->read32_mbox(tp, off);
  426. }
  427. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  428. {
  429. void __iomem *mbox = tp->regs + off;
  430. writel(val, mbox);
  431. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  432. writel(val, mbox);
  433. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  434. readl(mbox);
  435. }
  436. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  437. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  438. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  439. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  440. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  441. #define tw32(reg,val) tp->write32(tp, reg, val)
  442. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  443. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  444. #define tr32(reg) tp->read32(tp, reg)
  445. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  446. {
  447. unsigned long flags;
  448. spin_lock_irqsave(&tp->indirect_lock, flags);
  449. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  451. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  452. /* Always leave this as zero. */
  453. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  454. } else {
  455. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  456. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  457. /* Always leave this as zero. */
  458. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  459. }
  460. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  461. }
  462. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  463. {
  464. unsigned long flags;
  465. spin_lock_irqsave(&tp->indirect_lock, flags);
  466. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  467. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  468. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  469. /* Always leave this as zero. */
  470. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  471. } else {
  472. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  473. *val = tr32(TG3PCI_MEM_WIN_DATA);
  474. /* Always leave this as zero. */
  475. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  476. }
  477. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  478. }
  479. static void tg3_disable_ints(struct tg3 *tp)
  480. {
  481. tw32(TG3PCI_MISC_HOST_CTRL,
  482. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  483. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  484. }
  485. static inline void tg3_cond_int(struct tg3 *tp)
  486. {
  487. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  488. (tp->hw_status->status & SD_STATUS_UPDATED))
  489. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  490. }
  491. static void tg3_enable_ints(struct tg3 *tp)
  492. {
  493. tp->irq_sync = 0;
  494. wmb();
  495. tw32(TG3PCI_MISC_HOST_CTRL,
  496. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  497. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  498. (tp->last_tag << 24));
  499. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  500. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  501. (tp->last_tag << 24));
  502. tg3_cond_int(tp);
  503. }
  504. static inline unsigned int tg3_has_work(struct tg3 *tp)
  505. {
  506. struct tg3_hw_status *sblk = tp->hw_status;
  507. unsigned int work_exists = 0;
  508. /* check for phy events */
  509. if (!(tp->tg3_flags &
  510. (TG3_FLAG_USE_LINKCHG_REG |
  511. TG3_FLAG_POLL_SERDES))) {
  512. if (sblk->status & SD_STATUS_LINK_CHG)
  513. work_exists = 1;
  514. }
  515. /* check for RX/TX work to do */
  516. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  517. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  518. work_exists = 1;
  519. return work_exists;
  520. }
  521. /* tg3_restart_ints
  522. * similar to tg3_enable_ints, but it accurately determines whether there
  523. * is new work pending and can return without flushing the PIO write
  524. * which reenables interrupts
  525. */
  526. static void tg3_restart_ints(struct tg3 *tp)
  527. {
  528. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  529. tp->last_tag << 24);
  530. mmiowb();
  531. /* When doing tagged status, this work check is unnecessary.
  532. * The last_tag we write above tells the chip which piece of
  533. * work we've completed.
  534. */
  535. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  536. tg3_has_work(tp))
  537. tw32(HOSTCC_MODE, tp->coalesce_mode |
  538. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  539. }
  540. static inline void tg3_netif_stop(struct tg3 *tp)
  541. {
  542. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  543. netif_poll_disable(tp->dev);
  544. netif_tx_disable(tp->dev);
  545. }
  546. static inline void tg3_netif_start(struct tg3 *tp)
  547. {
  548. netif_wake_queue(tp->dev);
  549. /* NOTE: unconditional netif_wake_queue is only appropriate
  550. * so long as all callers are assured to have free tx slots
  551. * (such as after tg3_init_hw)
  552. */
  553. netif_poll_enable(tp->dev);
  554. tp->hw_status->status |= SD_STATUS_UPDATED;
  555. tg3_enable_ints(tp);
  556. }
  557. static void tg3_switch_clocks(struct tg3 *tp)
  558. {
  559. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  560. u32 orig_clock_ctrl;
  561. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  562. return;
  563. orig_clock_ctrl = clock_ctrl;
  564. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  565. CLOCK_CTRL_CLKRUN_OENABLE |
  566. 0x1f);
  567. tp->pci_clock_ctrl = clock_ctrl;
  568. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  569. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  570. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  571. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  572. }
  573. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  574. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  575. clock_ctrl |
  576. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  577. 40);
  578. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  579. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  580. 40);
  581. }
  582. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  583. }
  584. #define PHY_BUSY_LOOPS 5000
  585. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  586. {
  587. u32 frame_val;
  588. unsigned int loops;
  589. int ret;
  590. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  591. tw32_f(MAC_MI_MODE,
  592. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  593. udelay(80);
  594. }
  595. *val = 0x0;
  596. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  597. MI_COM_PHY_ADDR_MASK);
  598. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  599. MI_COM_REG_ADDR_MASK);
  600. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  601. tw32_f(MAC_MI_COM, frame_val);
  602. loops = PHY_BUSY_LOOPS;
  603. while (loops != 0) {
  604. udelay(10);
  605. frame_val = tr32(MAC_MI_COM);
  606. if ((frame_val & MI_COM_BUSY) == 0) {
  607. udelay(5);
  608. frame_val = tr32(MAC_MI_COM);
  609. break;
  610. }
  611. loops -= 1;
  612. }
  613. ret = -EBUSY;
  614. if (loops != 0) {
  615. *val = frame_val & MI_COM_DATA_MASK;
  616. ret = 0;
  617. }
  618. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  619. tw32_f(MAC_MI_MODE, tp->mi_mode);
  620. udelay(80);
  621. }
  622. return ret;
  623. }
  624. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  625. {
  626. u32 frame_val;
  627. unsigned int loops;
  628. int ret;
  629. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  630. tw32_f(MAC_MI_MODE,
  631. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  632. udelay(80);
  633. }
  634. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  635. MI_COM_PHY_ADDR_MASK);
  636. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  637. MI_COM_REG_ADDR_MASK);
  638. frame_val |= (val & MI_COM_DATA_MASK);
  639. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  640. tw32_f(MAC_MI_COM, frame_val);
  641. loops = PHY_BUSY_LOOPS;
  642. while (loops != 0) {
  643. udelay(10);
  644. frame_val = tr32(MAC_MI_COM);
  645. if ((frame_val & MI_COM_BUSY) == 0) {
  646. udelay(5);
  647. frame_val = tr32(MAC_MI_COM);
  648. break;
  649. }
  650. loops -= 1;
  651. }
  652. ret = -EBUSY;
  653. if (loops != 0)
  654. ret = 0;
  655. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  656. tw32_f(MAC_MI_MODE, tp->mi_mode);
  657. udelay(80);
  658. }
  659. return ret;
  660. }
  661. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  662. {
  663. u32 val;
  664. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  665. return;
  666. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  667. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  668. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  669. (val | (1 << 15) | (1 << 4)));
  670. }
  671. static int tg3_bmcr_reset(struct tg3 *tp)
  672. {
  673. u32 phy_control;
  674. int limit, err;
  675. /* OK, reset it, and poll the BMCR_RESET bit until it
  676. * clears or we time out.
  677. */
  678. phy_control = BMCR_RESET;
  679. err = tg3_writephy(tp, MII_BMCR, phy_control);
  680. if (err != 0)
  681. return -EBUSY;
  682. limit = 5000;
  683. while (limit--) {
  684. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  685. if (err != 0)
  686. return -EBUSY;
  687. if ((phy_control & BMCR_RESET) == 0) {
  688. udelay(40);
  689. break;
  690. }
  691. udelay(10);
  692. }
  693. if (limit <= 0)
  694. return -EBUSY;
  695. return 0;
  696. }
  697. static int tg3_wait_macro_done(struct tg3 *tp)
  698. {
  699. int limit = 100;
  700. while (limit--) {
  701. u32 tmp32;
  702. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  703. if ((tmp32 & 0x1000) == 0)
  704. break;
  705. }
  706. }
  707. if (limit <= 0)
  708. return -EBUSY;
  709. return 0;
  710. }
  711. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  712. {
  713. static const u32 test_pat[4][6] = {
  714. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  715. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  716. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  717. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  718. };
  719. int chan;
  720. for (chan = 0; chan < 4; chan++) {
  721. int i;
  722. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  723. (chan * 0x2000) | 0x0200);
  724. tg3_writephy(tp, 0x16, 0x0002);
  725. for (i = 0; i < 6; i++)
  726. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  727. test_pat[chan][i]);
  728. tg3_writephy(tp, 0x16, 0x0202);
  729. if (tg3_wait_macro_done(tp)) {
  730. *resetp = 1;
  731. return -EBUSY;
  732. }
  733. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  734. (chan * 0x2000) | 0x0200);
  735. tg3_writephy(tp, 0x16, 0x0082);
  736. if (tg3_wait_macro_done(tp)) {
  737. *resetp = 1;
  738. return -EBUSY;
  739. }
  740. tg3_writephy(tp, 0x16, 0x0802);
  741. if (tg3_wait_macro_done(tp)) {
  742. *resetp = 1;
  743. return -EBUSY;
  744. }
  745. for (i = 0; i < 6; i += 2) {
  746. u32 low, high;
  747. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  748. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  749. tg3_wait_macro_done(tp)) {
  750. *resetp = 1;
  751. return -EBUSY;
  752. }
  753. low &= 0x7fff;
  754. high &= 0x000f;
  755. if (low != test_pat[chan][i] ||
  756. high != test_pat[chan][i+1]) {
  757. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  758. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  759. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  760. return -EBUSY;
  761. }
  762. }
  763. }
  764. return 0;
  765. }
  766. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  767. {
  768. int chan;
  769. for (chan = 0; chan < 4; chan++) {
  770. int i;
  771. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  772. (chan * 0x2000) | 0x0200);
  773. tg3_writephy(tp, 0x16, 0x0002);
  774. for (i = 0; i < 6; i++)
  775. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  776. tg3_writephy(tp, 0x16, 0x0202);
  777. if (tg3_wait_macro_done(tp))
  778. return -EBUSY;
  779. }
  780. return 0;
  781. }
  782. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  783. {
  784. u32 reg32, phy9_orig;
  785. int retries, do_phy_reset, err;
  786. retries = 10;
  787. do_phy_reset = 1;
  788. do {
  789. if (do_phy_reset) {
  790. err = tg3_bmcr_reset(tp);
  791. if (err)
  792. return err;
  793. do_phy_reset = 0;
  794. }
  795. /* Disable transmitter and interrupt. */
  796. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  797. continue;
  798. reg32 |= 0x3000;
  799. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  800. /* Set full-duplex, 1000 mbps. */
  801. tg3_writephy(tp, MII_BMCR,
  802. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  803. /* Set to master mode. */
  804. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  805. continue;
  806. tg3_writephy(tp, MII_TG3_CTRL,
  807. (MII_TG3_CTRL_AS_MASTER |
  808. MII_TG3_CTRL_ENABLE_AS_MASTER));
  809. /* Enable SM_DSP_CLOCK and 6dB. */
  810. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  811. /* Block the PHY control access. */
  812. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  813. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  814. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  815. if (!err)
  816. break;
  817. } while (--retries);
  818. err = tg3_phy_reset_chanpat(tp);
  819. if (err)
  820. return err;
  821. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  822. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  823. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  824. tg3_writephy(tp, 0x16, 0x0000);
  825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  827. /* Set Extended packet length bit for jumbo frames */
  828. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  829. }
  830. else {
  831. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  832. }
  833. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  834. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  835. reg32 &= ~0x3000;
  836. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  837. } else if (!err)
  838. err = -EBUSY;
  839. return err;
  840. }
  841. static void tg3_link_report(struct tg3 *);
  842. /* This will reset the tigon3 PHY if there is no valid
  843. * link unless the FORCE argument is non-zero.
  844. */
  845. static int tg3_phy_reset(struct tg3 *tp)
  846. {
  847. u32 phy_status;
  848. int err;
  849. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  850. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  851. if (err != 0)
  852. return -EBUSY;
  853. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  854. netif_carrier_off(tp->dev);
  855. tg3_link_report(tp);
  856. }
  857. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  860. err = tg3_phy_reset_5703_4_5(tp);
  861. if (err)
  862. return err;
  863. goto out;
  864. }
  865. err = tg3_bmcr_reset(tp);
  866. if (err)
  867. return err;
  868. out:
  869. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  870. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  871. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  872. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  873. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  874. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  875. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  876. }
  877. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  878. tg3_writephy(tp, 0x1c, 0x8d68);
  879. tg3_writephy(tp, 0x1c, 0x8d68);
  880. }
  881. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  882. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  883. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  884. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  885. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  886. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  887. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  888. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  889. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  890. }
  891. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  892. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  893. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  894. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  895. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  896. }
  897. /* Set Extended packet length bit (bit 14) on all chips that */
  898. /* support jumbo frames */
  899. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  900. /* Cannot do read-modify-write on 5401 */
  901. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  902. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  903. u32 phy_reg;
  904. /* Set bit 14 with read-modify-write to preserve other bits */
  905. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  906. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  907. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  908. }
  909. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  910. * jumbo frames transmission.
  911. */
  912. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  913. u32 phy_reg;
  914. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  915. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  916. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  917. }
  918. tg3_phy_set_wirespeed(tp);
  919. return 0;
  920. }
  921. static void tg3_frob_aux_power(struct tg3 *tp)
  922. {
  923. struct tg3 *tp_peer = tp;
  924. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  925. return;
  926. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  927. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  928. struct net_device *dev_peer;
  929. dev_peer = pci_get_drvdata(tp->pdev_peer);
  930. /* remove_one() may have been run on the peer. */
  931. if (!dev_peer)
  932. tp_peer = tp;
  933. else
  934. tp_peer = netdev_priv(dev_peer);
  935. }
  936. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  937. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  938. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  939. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  940. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  941. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  942. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  943. (GRC_LCLCTRL_GPIO_OE0 |
  944. GRC_LCLCTRL_GPIO_OE1 |
  945. GRC_LCLCTRL_GPIO_OE2 |
  946. GRC_LCLCTRL_GPIO_OUTPUT0 |
  947. GRC_LCLCTRL_GPIO_OUTPUT1),
  948. 100);
  949. } else {
  950. u32 no_gpio2;
  951. u32 grc_local_ctrl = 0;
  952. if (tp_peer != tp &&
  953. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  954. return;
  955. /* Workaround to prevent overdrawing Amps. */
  956. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  957. ASIC_REV_5714) {
  958. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  959. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  960. grc_local_ctrl, 100);
  961. }
  962. /* On 5753 and variants, GPIO2 cannot be used. */
  963. no_gpio2 = tp->nic_sram_data_cfg &
  964. NIC_SRAM_DATA_CFG_NO_GPIO2;
  965. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  966. GRC_LCLCTRL_GPIO_OE1 |
  967. GRC_LCLCTRL_GPIO_OE2 |
  968. GRC_LCLCTRL_GPIO_OUTPUT1 |
  969. GRC_LCLCTRL_GPIO_OUTPUT2;
  970. if (no_gpio2) {
  971. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  972. GRC_LCLCTRL_GPIO_OUTPUT2);
  973. }
  974. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  975. grc_local_ctrl, 100);
  976. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  977. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  978. grc_local_ctrl, 100);
  979. if (!no_gpio2) {
  980. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  981. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  982. grc_local_ctrl, 100);
  983. }
  984. }
  985. } else {
  986. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  987. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  988. if (tp_peer != tp &&
  989. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  990. return;
  991. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  992. (GRC_LCLCTRL_GPIO_OE1 |
  993. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  994. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  995. GRC_LCLCTRL_GPIO_OE1, 100);
  996. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  997. (GRC_LCLCTRL_GPIO_OE1 |
  998. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  999. }
  1000. }
  1001. }
  1002. static int tg3_setup_phy(struct tg3 *, int);
  1003. #define RESET_KIND_SHUTDOWN 0
  1004. #define RESET_KIND_INIT 1
  1005. #define RESET_KIND_SUSPEND 2
  1006. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1007. static int tg3_halt_cpu(struct tg3 *, u32);
  1008. static int tg3_nvram_lock(struct tg3 *);
  1009. static void tg3_nvram_unlock(struct tg3 *);
  1010. static void tg3_power_down_phy(struct tg3 *tp)
  1011. {
  1012. /* The PHY should not be powered down on some chips because
  1013. * of bugs.
  1014. */
  1015. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1016. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1017. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1018. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1019. return;
  1020. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1021. }
  1022. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1023. {
  1024. u32 misc_host_ctrl;
  1025. u16 power_control, power_caps;
  1026. int pm = tp->pm_cap;
  1027. /* Make sure register accesses (indirect or otherwise)
  1028. * will function correctly.
  1029. */
  1030. pci_write_config_dword(tp->pdev,
  1031. TG3PCI_MISC_HOST_CTRL,
  1032. tp->misc_host_ctrl);
  1033. pci_read_config_word(tp->pdev,
  1034. pm + PCI_PM_CTRL,
  1035. &power_control);
  1036. power_control |= PCI_PM_CTRL_PME_STATUS;
  1037. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1038. switch (state) {
  1039. case PCI_D0:
  1040. power_control |= 0;
  1041. pci_write_config_word(tp->pdev,
  1042. pm + PCI_PM_CTRL,
  1043. power_control);
  1044. udelay(100); /* Delay after power state change */
  1045. /* Switch out of Vaux if it is not a LOM */
  1046. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  1047. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1048. return 0;
  1049. case PCI_D1:
  1050. power_control |= 1;
  1051. break;
  1052. case PCI_D2:
  1053. power_control |= 2;
  1054. break;
  1055. case PCI_D3hot:
  1056. power_control |= 3;
  1057. break;
  1058. default:
  1059. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1060. "requested.\n",
  1061. tp->dev->name, state);
  1062. return -EINVAL;
  1063. };
  1064. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1065. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1066. tw32(TG3PCI_MISC_HOST_CTRL,
  1067. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1068. if (tp->link_config.phy_is_low_power == 0) {
  1069. tp->link_config.phy_is_low_power = 1;
  1070. tp->link_config.orig_speed = tp->link_config.speed;
  1071. tp->link_config.orig_duplex = tp->link_config.duplex;
  1072. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1073. }
  1074. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1075. tp->link_config.speed = SPEED_10;
  1076. tp->link_config.duplex = DUPLEX_HALF;
  1077. tp->link_config.autoneg = AUTONEG_ENABLE;
  1078. tg3_setup_phy(tp, 0);
  1079. }
  1080. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1081. int i;
  1082. u32 val;
  1083. for (i = 0; i < 200; i++) {
  1084. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1085. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1086. break;
  1087. msleep(1);
  1088. }
  1089. }
  1090. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1091. WOL_DRV_STATE_SHUTDOWN |
  1092. WOL_DRV_WOL | WOL_SET_MAGIC_PKT);
  1093. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1094. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1095. u32 mac_mode;
  1096. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1097. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1098. udelay(40);
  1099. mac_mode = MAC_MODE_PORT_MODE_MII;
  1100. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1101. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1102. mac_mode |= MAC_MODE_LINK_POLARITY;
  1103. } else {
  1104. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1105. }
  1106. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1107. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1108. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1109. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1110. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1111. tw32_f(MAC_MODE, mac_mode);
  1112. udelay(100);
  1113. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1114. udelay(10);
  1115. }
  1116. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1117. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1118. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1119. u32 base_val;
  1120. base_val = tp->pci_clock_ctrl;
  1121. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1122. CLOCK_CTRL_TXCLK_DISABLE);
  1123. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1124. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1125. } else if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  1126. /* do nothing */
  1127. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1128. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1129. u32 newbits1, newbits2;
  1130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1132. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1133. CLOCK_CTRL_TXCLK_DISABLE |
  1134. CLOCK_CTRL_ALTCLK);
  1135. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1136. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1137. newbits1 = CLOCK_CTRL_625_CORE;
  1138. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1139. } else {
  1140. newbits1 = CLOCK_CTRL_ALTCLK;
  1141. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1142. }
  1143. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1144. 40);
  1145. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1146. 40);
  1147. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1148. u32 newbits3;
  1149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1150. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1151. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1152. CLOCK_CTRL_TXCLK_DISABLE |
  1153. CLOCK_CTRL_44MHZ_CORE);
  1154. } else {
  1155. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1156. }
  1157. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1158. tp->pci_clock_ctrl | newbits3, 40);
  1159. }
  1160. }
  1161. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1162. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1163. /* Turn off the PHY */
  1164. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1165. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1166. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1167. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1168. tg3_power_down_phy(tp);
  1169. }
  1170. }
  1171. tg3_frob_aux_power(tp);
  1172. /* Workaround for unstable PLL clock */
  1173. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1174. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1175. u32 val = tr32(0x7d00);
  1176. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1177. tw32(0x7d00, val);
  1178. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1179. int err;
  1180. err = tg3_nvram_lock(tp);
  1181. tg3_halt_cpu(tp, RX_CPU_BASE);
  1182. if (!err)
  1183. tg3_nvram_unlock(tp);
  1184. }
  1185. }
  1186. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1187. /* Finally, set the new power state. */
  1188. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1189. udelay(100); /* Delay after power state change */
  1190. return 0;
  1191. }
  1192. static void tg3_link_report(struct tg3 *tp)
  1193. {
  1194. if (!netif_carrier_ok(tp->dev)) {
  1195. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1196. } else {
  1197. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1198. tp->dev->name,
  1199. (tp->link_config.active_speed == SPEED_1000 ?
  1200. 1000 :
  1201. (tp->link_config.active_speed == SPEED_100 ?
  1202. 100 : 10)),
  1203. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1204. "full" : "half"));
  1205. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1206. "%s for RX.\n",
  1207. tp->dev->name,
  1208. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1209. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1210. }
  1211. }
  1212. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1213. {
  1214. u32 new_tg3_flags = 0;
  1215. u32 old_rx_mode = tp->rx_mode;
  1216. u32 old_tx_mode = tp->tx_mode;
  1217. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1218. /* Convert 1000BaseX flow control bits to 1000BaseT
  1219. * bits before resolving flow control.
  1220. */
  1221. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1222. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1223. ADVERTISE_PAUSE_ASYM);
  1224. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1225. if (local_adv & ADVERTISE_1000XPAUSE)
  1226. local_adv |= ADVERTISE_PAUSE_CAP;
  1227. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1228. local_adv |= ADVERTISE_PAUSE_ASYM;
  1229. if (remote_adv & LPA_1000XPAUSE)
  1230. remote_adv |= LPA_PAUSE_CAP;
  1231. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1232. remote_adv |= LPA_PAUSE_ASYM;
  1233. }
  1234. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1235. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1236. if (remote_adv & LPA_PAUSE_CAP)
  1237. new_tg3_flags |=
  1238. (TG3_FLAG_RX_PAUSE |
  1239. TG3_FLAG_TX_PAUSE);
  1240. else if (remote_adv & LPA_PAUSE_ASYM)
  1241. new_tg3_flags |=
  1242. (TG3_FLAG_RX_PAUSE);
  1243. } else {
  1244. if (remote_adv & LPA_PAUSE_CAP)
  1245. new_tg3_flags |=
  1246. (TG3_FLAG_RX_PAUSE |
  1247. TG3_FLAG_TX_PAUSE);
  1248. }
  1249. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1250. if ((remote_adv & LPA_PAUSE_CAP) &&
  1251. (remote_adv & LPA_PAUSE_ASYM))
  1252. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1253. }
  1254. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1255. tp->tg3_flags |= new_tg3_flags;
  1256. } else {
  1257. new_tg3_flags = tp->tg3_flags;
  1258. }
  1259. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1260. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1261. else
  1262. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1263. if (old_rx_mode != tp->rx_mode) {
  1264. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1265. }
  1266. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1267. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1268. else
  1269. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1270. if (old_tx_mode != tp->tx_mode) {
  1271. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1272. }
  1273. }
  1274. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1275. {
  1276. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1277. case MII_TG3_AUX_STAT_10HALF:
  1278. *speed = SPEED_10;
  1279. *duplex = DUPLEX_HALF;
  1280. break;
  1281. case MII_TG3_AUX_STAT_10FULL:
  1282. *speed = SPEED_10;
  1283. *duplex = DUPLEX_FULL;
  1284. break;
  1285. case MII_TG3_AUX_STAT_100HALF:
  1286. *speed = SPEED_100;
  1287. *duplex = DUPLEX_HALF;
  1288. break;
  1289. case MII_TG3_AUX_STAT_100FULL:
  1290. *speed = SPEED_100;
  1291. *duplex = DUPLEX_FULL;
  1292. break;
  1293. case MII_TG3_AUX_STAT_1000HALF:
  1294. *speed = SPEED_1000;
  1295. *duplex = DUPLEX_HALF;
  1296. break;
  1297. case MII_TG3_AUX_STAT_1000FULL:
  1298. *speed = SPEED_1000;
  1299. *duplex = DUPLEX_FULL;
  1300. break;
  1301. default:
  1302. *speed = SPEED_INVALID;
  1303. *duplex = DUPLEX_INVALID;
  1304. break;
  1305. };
  1306. }
  1307. static void tg3_phy_copper_begin(struct tg3 *tp)
  1308. {
  1309. u32 new_adv;
  1310. int i;
  1311. if (tp->link_config.phy_is_low_power) {
  1312. /* Entering low power mode. Disable gigabit and
  1313. * 100baseT advertisements.
  1314. */
  1315. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1316. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1317. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1318. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1319. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1320. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1321. } else if (tp->link_config.speed == SPEED_INVALID) {
  1322. tp->link_config.advertising =
  1323. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1324. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1325. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1326. ADVERTISED_Autoneg | ADVERTISED_MII);
  1327. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1328. tp->link_config.advertising &=
  1329. ~(ADVERTISED_1000baseT_Half |
  1330. ADVERTISED_1000baseT_Full);
  1331. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1332. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1333. new_adv |= ADVERTISE_10HALF;
  1334. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1335. new_adv |= ADVERTISE_10FULL;
  1336. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1337. new_adv |= ADVERTISE_100HALF;
  1338. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1339. new_adv |= ADVERTISE_100FULL;
  1340. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1341. if (tp->link_config.advertising &
  1342. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1343. new_adv = 0;
  1344. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1345. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1346. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1347. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1348. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1349. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1350. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1351. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1352. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1353. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1354. } else {
  1355. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1356. }
  1357. } else {
  1358. /* Asking for a specific link mode. */
  1359. if (tp->link_config.speed == SPEED_1000) {
  1360. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1361. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1362. if (tp->link_config.duplex == DUPLEX_FULL)
  1363. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1364. else
  1365. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1366. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1367. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1368. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1369. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1370. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1371. } else {
  1372. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1373. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1374. if (tp->link_config.speed == SPEED_100) {
  1375. if (tp->link_config.duplex == DUPLEX_FULL)
  1376. new_adv |= ADVERTISE_100FULL;
  1377. else
  1378. new_adv |= ADVERTISE_100HALF;
  1379. } else {
  1380. if (tp->link_config.duplex == DUPLEX_FULL)
  1381. new_adv |= ADVERTISE_10FULL;
  1382. else
  1383. new_adv |= ADVERTISE_10HALF;
  1384. }
  1385. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1386. }
  1387. }
  1388. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1389. tp->link_config.speed != SPEED_INVALID) {
  1390. u32 bmcr, orig_bmcr;
  1391. tp->link_config.active_speed = tp->link_config.speed;
  1392. tp->link_config.active_duplex = tp->link_config.duplex;
  1393. bmcr = 0;
  1394. switch (tp->link_config.speed) {
  1395. default:
  1396. case SPEED_10:
  1397. break;
  1398. case SPEED_100:
  1399. bmcr |= BMCR_SPEED100;
  1400. break;
  1401. case SPEED_1000:
  1402. bmcr |= TG3_BMCR_SPEED1000;
  1403. break;
  1404. };
  1405. if (tp->link_config.duplex == DUPLEX_FULL)
  1406. bmcr |= BMCR_FULLDPLX;
  1407. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1408. (bmcr != orig_bmcr)) {
  1409. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1410. for (i = 0; i < 1500; i++) {
  1411. u32 tmp;
  1412. udelay(10);
  1413. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1414. tg3_readphy(tp, MII_BMSR, &tmp))
  1415. continue;
  1416. if (!(tmp & BMSR_LSTATUS)) {
  1417. udelay(40);
  1418. break;
  1419. }
  1420. }
  1421. tg3_writephy(tp, MII_BMCR, bmcr);
  1422. udelay(40);
  1423. }
  1424. } else {
  1425. tg3_writephy(tp, MII_BMCR,
  1426. BMCR_ANENABLE | BMCR_ANRESTART);
  1427. }
  1428. }
  1429. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1430. {
  1431. int err;
  1432. /* Turn off tap power management. */
  1433. /* Set Extended packet length bit */
  1434. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1435. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1436. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1437. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1438. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1439. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1440. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1441. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1442. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1443. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1444. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1445. udelay(40);
  1446. return err;
  1447. }
  1448. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1449. {
  1450. u32 adv_reg, all_mask;
  1451. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1452. return 0;
  1453. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1454. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1455. if ((adv_reg & all_mask) != all_mask)
  1456. return 0;
  1457. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1458. u32 tg3_ctrl;
  1459. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1460. return 0;
  1461. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1462. MII_TG3_CTRL_ADV_1000_FULL);
  1463. if ((tg3_ctrl & all_mask) != all_mask)
  1464. return 0;
  1465. }
  1466. return 1;
  1467. }
  1468. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1469. {
  1470. int current_link_up;
  1471. u32 bmsr, dummy;
  1472. u16 current_speed;
  1473. u8 current_duplex;
  1474. int i, err;
  1475. tw32(MAC_EVENT, 0);
  1476. tw32_f(MAC_STATUS,
  1477. (MAC_STATUS_SYNC_CHANGED |
  1478. MAC_STATUS_CFG_CHANGED |
  1479. MAC_STATUS_MI_COMPLETION |
  1480. MAC_STATUS_LNKSTATE_CHANGED));
  1481. udelay(40);
  1482. tp->mi_mode = MAC_MI_MODE_BASE;
  1483. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1484. udelay(80);
  1485. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1486. /* Some third-party PHYs need to be reset on link going
  1487. * down.
  1488. */
  1489. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1490. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1491. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1492. netif_carrier_ok(tp->dev)) {
  1493. tg3_readphy(tp, MII_BMSR, &bmsr);
  1494. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1495. !(bmsr & BMSR_LSTATUS))
  1496. force_reset = 1;
  1497. }
  1498. if (force_reset)
  1499. tg3_phy_reset(tp);
  1500. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1501. tg3_readphy(tp, MII_BMSR, &bmsr);
  1502. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1503. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1504. bmsr = 0;
  1505. if (!(bmsr & BMSR_LSTATUS)) {
  1506. err = tg3_init_5401phy_dsp(tp);
  1507. if (err)
  1508. return err;
  1509. tg3_readphy(tp, MII_BMSR, &bmsr);
  1510. for (i = 0; i < 1000; i++) {
  1511. udelay(10);
  1512. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1513. (bmsr & BMSR_LSTATUS)) {
  1514. udelay(40);
  1515. break;
  1516. }
  1517. }
  1518. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1519. !(bmsr & BMSR_LSTATUS) &&
  1520. tp->link_config.active_speed == SPEED_1000) {
  1521. err = tg3_phy_reset(tp);
  1522. if (!err)
  1523. err = tg3_init_5401phy_dsp(tp);
  1524. if (err)
  1525. return err;
  1526. }
  1527. }
  1528. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1529. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1530. /* 5701 {A0,B0} CRC bug workaround */
  1531. tg3_writephy(tp, 0x15, 0x0a75);
  1532. tg3_writephy(tp, 0x1c, 0x8c68);
  1533. tg3_writephy(tp, 0x1c, 0x8d68);
  1534. tg3_writephy(tp, 0x1c, 0x8c68);
  1535. }
  1536. /* Clear pending interrupts... */
  1537. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1538. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1539. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1540. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1541. else
  1542. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1543. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1544. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1545. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1546. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1547. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1548. else
  1549. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1550. }
  1551. current_link_up = 0;
  1552. current_speed = SPEED_INVALID;
  1553. current_duplex = DUPLEX_INVALID;
  1554. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1555. u32 val;
  1556. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1557. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1558. if (!(val & (1 << 10))) {
  1559. val |= (1 << 10);
  1560. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1561. goto relink;
  1562. }
  1563. }
  1564. bmsr = 0;
  1565. for (i = 0; i < 100; i++) {
  1566. tg3_readphy(tp, MII_BMSR, &bmsr);
  1567. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1568. (bmsr & BMSR_LSTATUS))
  1569. break;
  1570. udelay(40);
  1571. }
  1572. if (bmsr & BMSR_LSTATUS) {
  1573. u32 aux_stat, bmcr;
  1574. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1575. for (i = 0; i < 2000; i++) {
  1576. udelay(10);
  1577. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1578. aux_stat)
  1579. break;
  1580. }
  1581. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1582. &current_speed,
  1583. &current_duplex);
  1584. bmcr = 0;
  1585. for (i = 0; i < 200; i++) {
  1586. tg3_readphy(tp, MII_BMCR, &bmcr);
  1587. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1588. continue;
  1589. if (bmcr && bmcr != 0x7fff)
  1590. break;
  1591. udelay(10);
  1592. }
  1593. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1594. if (bmcr & BMCR_ANENABLE) {
  1595. current_link_up = 1;
  1596. /* Force autoneg restart if we are exiting
  1597. * low power mode.
  1598. */
  1599. if (!tg3_copper_is_advertising_all(tp))
  1600. current_link_up = 0;
  1601. } else {
  1602. current_link_up = 0;
  1603. }
  1604. } else {
  1605. if (!(bmcr & BMCR_ANENABLE) &&
  1606. tp->link_config.speed == current_speed &&
  1607. tp->link_config.duplex == current_duplex) {
  1608. current_link_up = 1;
  1609. } else {
  1610. current_link_up = 0;
  1611. }
  1612. }
  1613. tp->link_config.active_speed = current_speed;
  1614. tp->link_config.active_duplex = current_duplex;
  1615. }
  1616. if (current_link_up == 1 &&
  1617. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1618. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1619. u32 local_adv, remote_adv;
  1620. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1621. local_adv = 0;
  1622. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1623. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1624. remote_adv = 0;
  1625. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1626. /* If we are not advertising full pause capability,
  1627. * something is wrong. Bring the link down and reconfigure.
  1628. */
  1629. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1630. current_link_up = 0;
  1631. } else {
  1632. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1633. }
  1634. }
  1635. relink:
  1636. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1637. u32 tmp;
  1638. tg3_phy_copper_begin(tp);
  1639. tg3_readphy(tp, MII_BMSR, &tmp);
  1640. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1641. (tmp & BMSR_LSTATUS))
  1642. current_link_up = 1;
  1643. }
  1644. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1645. if (current_link_up == 1) {
  1646. if (tp->link_config.active_speed == SPEED_100 ||
  1647. tp->link_config.active_speed == SPEED_10)
  1648. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1649. else
  1650. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1651. } else
  1652. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1653. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1654. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1655. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1656. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1658. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1659. (current_link_up == 1 &&
  1660. tp->link_config.active_speed == SPEED_10))
  1661. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1662. } else {
  1663. if (current_link_up == 1)
  1664. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1665. }
  1666. /* ??? Without this setting Netgear GA302T PHY does not
  1667. * ??? send/receive packets...
  1668. */
  1669. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1670. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1671. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1672. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1673. udelay(80);
  1674. }
  1675. tw32_f(MAC_MODE, tp->mac_mode);
  1676. udelay(40);
  1677. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1678. /* Polled via timer. */
  1679. tw32_f(MAC_EVENT, 0);
  1680. } else {
  1681. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1682. }
  1683. udelay(40);
  1684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1685. current_link_up == 1 &&
  1686. tp->link_config.active_speed == SPEED_1000 &&
  1687. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1688. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1689. udelay(120);
  1690. tw32_f(MAC_STATUS,
  1691. (MAC_STATUS_SYNC_CHANGED |
  1692. MAC_STATUS_CFG_CHANGED));
  1693. udelay(40);
  1694. tg3_write_mem(tp,
  1695. NIC_SRAM_FIRMWARE_MBOX,
  1696. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1697. }
  1698. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1699. if (current_link_up)
  1700. netif_carrier_on(tp->dev);
  1701. else
  1702. netif_carrier_off(tp->dev);
  1703. tg3_link_report(tp);
  1704. }
  1705. return 0;
  1706. }
  1707. struct tg3_fiber_aneginfo {
  1708. int state;
  1709. #define ANEG_STATE_UNKNOWN 0
  1710. #define ANEG_STATE_AN_ENABLE 1
  1711. #define ANEG_STATE_RESTART_INIT 2
  1712. #define ANEG_STATE_RESTART 3
  1713. #define ANEG_STATE_DISABLE_LINK_OK 4
  1714. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1715. #define ANEG_STATE_ABILITY_DETECT 6
  1716. #define ANEG_STATE_ACK_DETECT_INIT 7
  1717. #define ANEG_STATE_ACK_DETECT 8
  1718. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1719. #define ANEG_STATE_COMPLETE_ACK 10
  1720. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1721. #define ANEG_STATE_IDLE_DETECT 12
  1722. #define ANEG_STATE_LINK_OK 13
  1723. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1724. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1725. u32 flags;
  1726. #define MR_AN_ENABLE 0x00000001
  1727. #define MR_RESTART_AN 0x00000002
  1728. #define MR_AN_COMPLETE 0x00000004
  1729. #define MR_PAGE_RX 0x00000008
  1730. #define MR_NP_LOADED 0x00000010
  1731. #define MR_TOGGLE_TX 0x00000020
  1732. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1733. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1734. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1735. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1736. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1737. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1738. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1739. #define MR_TOGGLE_RX 0x00002000
  1740. #define MR_NP_RX 0x00004000
  1741. #define MR_LINK_OK 0x80000000
  1742. unsigned long link_time, cur_time;
  1743. u32 ability_match_cfg;
  1744. int ability_match_count;
  1745. char ability_match, idle_match, ack_match;
  1746. u32 txconfig, rxconfig;
  1747. #define ANEG_CFG_NP 0x00000080
  1748. #define ANEG_CFG_ACK 0x00000040
  1749. #define ANEG_CFG_RF2 0x00000020
  1750. #define ANEG_CFG_RF1 0x00000010
  1751. #define ANEG_CFG_PS2 0x00000001
  1752. #define ANEG_CFG_PS1 0x00008000
  1753. #define ANEG_CFG_HD 0x00004000
  1754. #define ANEG_CFG_FD 0x00002000
  1755. #define ANEG_CFG_INVAL 0x00001f06
  1756. };
  1757. #define ANEG_OK 0
  1758. #define ANEG_DONE 1
  1759. #define ANEG_TIMER_ENAB 2
  1760. #define ANEG_FAILED -1
  1761. #define ANEG_STATE_SETTLE_TIME 10000
  1762. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1763. struct tg3_fiber_aneginfo *ap)
  1764. {
  1765. unsigned long delta;
  1766. u32 rx_cfg_reg;
  1767. int ret;
  1768. if (ap->state == ANEG_STATE_UNKNOWN) {
  1769. ap->rxconfig = 0;
  1770. ap->link_time = 0;
  1771. ap->cur_time = 0;
  1772. ap->ability_match_cfg = 0;
  1773. ap->ability_match_count = 0;
  1774. ap->ability_match = 0;
  1775. ap->idle_match = 0;
  1776. ap->ack_match = 0;
  1777. }
  1778. ap->cur_time++;
  1779. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1780. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1781. if (rx_cfg_reg != ap->ability_match_cfg) {
  1782. ap->ability_match_cfg = rx_cfg_reg;
  1783. ap->ability_match = 0;
  1784. ap->ability_match_count = 0;
  1785. } else {
  1786. if (++ap->ability_match_count > 1) {
  1787. ap->ability_match = 1;
  1788. ap->ability_match_cfg = rx_cfg_reg;
  1789. }
  1790. }
  1791. if (rx_cfg_reg & ANEG_CFG_ACK)
  1792. ap->ack_match = 1;
  1793. else
  1794. ap->ack_match = 0;
  1795. ap->idle_match = 0;
  1796. } else {
  1797. ap->idle_match = 1;
  1798. ap->ability_match_cfg = 0;
  1799. ap->ability_match_count = 0;
  1800. ap->ability_match = 0;
  1801. ap->ack_match = 0;
  1802. rx_cfg_reg = 0;
  1803. }
  1804. ap->rxconfig = rx_cfg_reg;
  1805. ret = ANEG_OK;
  1806. switch(ap->state) {
  1807. case ANEG_STATE_UNKNOWN:
  1808. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1809. ap->state = ANEG_STATE_AN_ENABLE;
  1810. /* fallthru */
  1811. case ANEG_STATE_AN_ENABLE:
  1812. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1813. if (ap->flags & MR_AN_ENABLE) {
  1814. ap->link_time = 0;
  1815. ap->cur_time = 0;
  1816. ap->ability_match_cfg = 0;
  1817. ap->ability_match_count = 0;
  1818. ap->ability_match = 0;
  1819. ap->idle_match = 0;
  1820. ap->ack_match = 0;
  1821. ap->state = ANEG_STATE_RESTART_INIT;
  1822. } else {
  1823. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1824. }
  1825. break;
  1826. case ANEG_STATE_RESTART_INIT:
  1827. ap->link_time = ap->cur_time;
  1828. ap->flags &= ~(MR_NP_LOADED);
  1829. ap->txconfig = 0;
  1830. tw32(MAC_TX_AUTO_NEG, 0);
  1831. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1832. tw32_f(MAC_MODE, tp->mac_mode);
  1833. udelay(40);
  1834. ret = ANEG_TIMER_ENAB;
  1835. ap->state = ANEG_STATE_RESTART;
  1836. /* fallthru */
  1837. case ANEG_STATE_RESTART:
  1838. delta = ap->cur_time - ap->link_time;
  1839. if (delta > ANEG_STATE_SETTLE_TIME) {
  1840. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1841. } else {
  1842. ret = ANEG_TIMER_ENAB;
  1843. }
  1844. break;
  1845. case ANEG_STATE_DISABLE_LINK_OK:
  1846. ret = ANEG_DONE;
  1847. break;
  1848. case ANEG_STATE_ABILITY_DETECT_INIT:
  1849. ap->flags &= ~(MR_TOGGLE_TX);
  1850. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1851. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1852. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1853. tw32_f(MAC_MODE, tp->mac_mode);
  1854. udelay(40);
  1855. ap->state = ANEG_STATE_ABILITY_DETECT;
  1856. break;
  1857. case ANEG_STATE_ABILITY_DETECT:
  1858. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1859. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1860. }
  1861. break;
  1862. case ANEG_STATE_ACK_DETECT_INIT:
  1863. ap->txconfig |= ANEG_CFG_ACK;
  1864. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1865. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1866. tw32_f(MAC_MODE, tp->mac_mode);
  1867. udelay(40);
  1868. ap->state = ANEG_STATE_ACK_DETECT;
  1869. /* fallthru */
  1870. case ANEG_STATE_ACK_DETECT:
  1871. if (ap->ack_match != 0) {
  1872. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1873. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1874. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1875. } else {
  1876. ap->state = ANEG_STATE_AN_ENABLE;
  1877. }
  1878. } else if (ap->ability_match != 0 &&
  1879. ap->rxconfig == 0) {
  1880. ap->state = ANEG_STATE_AN_ENABLE;
  1881. }
  1882. break;
  1883. case ANEG_STATE_COMPLETE_ACK_INIT:
  1884. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1885. ret = ANEG_FAILED;
  1886. break;
  1887. }
  1888. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1889. MR_LP_ADV_HALF_DUPLEX |
  1890. MR_LP_ADV_SYM_PAUSE |
  1891. MR_LP_ADV_ASYM_PAUSE |
  1892. MR_LP_ADV_REMOTE_FAULT1 |
  1893. MR_LP_ADV_REMOTE_FAULT2 |
  1894. MR_LP_ADV_NEXT_PAGE |
  1895. MR_TOGGLE_RX |
  1896. MR_NP_RX);
  1897. if (ap->rxconfig & ANEG_CFG_FD)
  1898. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1899. if (ap->rxconfig & ANEG_CFG_HD)
  1900. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1901. if (ap->rxconfig & ANEG_CFG_PS1)
  1902. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1903. if (ap->rxconfig & ANEG_CFG_PS2)
  1904. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1905. if (ap->rxconfig & ANEG_CFG_RF1)
  1906. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1907. if (ap->rxconfig & ANEG_CFG_RF2)
  1908. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1909. if (ap->rxconfig & ANEG_CFG_NP)
  1910. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1911. ap->link_time = ap->cur_time;
  1912. ap->flags ^= (MR_TOGGLE_TX);
  1913. if (ap->rxconfig & 0x0008)
  1914. ap->flags |= MR_TOGGLE_RX;
  1915. if (ap->rxconfig & ANEG_CFG_NP)
  1916. ap->flags |= MR_NP_RX;
  1917. ap->flags |= MR_PAGE_RX;
  1918. ap->state = ANEG_STATE_COMPLETE_ACK;
  1919. ret = ANEG_TIMER_ENAB;
  1920. break;
  1921. case ANEG_STATE_COMPLETE_ACK:
  1922. if (ap->ability_match != 0 &&
  1923. ap->rxconfig == 0) {
  1924. ap->state = ANEG_STATE_AN_ENABLE;
  1925. break;
  1926. }
  1927. delta = ap->cur_time - ap->link_time;
  1928. if (delta > ANEG_STATE_SETTLE_TIME) {
  1929. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1930. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1931. } else {
  1932. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1933. !(ap->flags & MR_NP_RX)) {
  1934. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1935. } else {
  1936. ret = ANEG_FAILED;
  1937. }
  1938. }
  1939. }
  1940. break;
  1941. case ANEG_STATE_IDLE_DETECT_INIT:
  1942. ap->link_time = ap->cur_time;
  1943. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1944. tw32_f(MAC_MODE, tp->mac_mode);
  1945. udelay(40);
  1946. ap->state = ANEG_STATE_IDLE_DETECT;
  1947. ret = ANEG_TIMER_ENAB;
  1948. break;
  1949. case ANEG_STATE_IDLE_DETECT:
  1950. if (ap->ability_match != 0 &&
  1951. ap->rxconfig == 0) {
  1952. ap->state = ANEG_STATE_AN_ENABLE;
  1953. break;
  1954. }
  1955. delta = ap->cur_time - ap->link_time;
  1956. if (delta > ANEG_STATE_SETTLE_TIME) {
  1957. /* XXX another gem from the Broadcom driver :( */
  1958. ap->state = ANEG_STATE_LINK_OK;
  1959. }
  1960. break;
  1961. case ANEG_STATE_LINK_OK:
  1962. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1963. ret = ANEG_DONE;
  1964. break;
  1965. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1966. /* ??? unimplemented */
  1967. break;
  1968. case ANEG_STATE_NEXT_PAGE_WAIT:
  1969. /* ??? unimplemented */
  1970. break;
  1971. default:
  1972. ret = ANEG_FAILED;
  1973. break;
  1974. };
  1975. return ret;
  1976. }
  1977. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1978. {
  1979. int res = 0;
  1980. struct tg3_fiber_aneginfo aninfo;
  1981. int status = ANEG_FAILED;
  1982. unsigned int tick;
  1983. u32 tmp;
  1984. tw32_f(MAC_TX_AUTO_NEG, 0);
  1985. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1986. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1987. udelay(40);
  1988. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1989. udelay(40);
  1990. memset(&aninfo, 0, sizeof(aninfo));
  1991. aninfo.flags |= MR_AN_ENABLE;
  1992. aninfo.state = ANEG_STATE_UNKNOWN;
  1993. aninfo.cur_time = 0;
  1994. tick = 0;
  1995. while (++tick < 195000) {
  1996. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1997. if (status == ANEG_DONE || status == ANEG_FAILED)
  1998. break;
  1999. udelay(1);
  2000. }
  2001. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2002. tw32_f(MAC_MODE, tp->mac_mode);
  2003. udelay(40);
  2004. *flags = aninfo.flags;
  2005. if (status == ANEG_DONE &&
  2006. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2007. MR_LP_ADV_FULL_DUPLEX)))
  2008. res = 1;
  2009. return res;
  2010. }
  2011. static void tg3_init_bcm8002(struct tg3 *tp)
  2012. {
  2013. u32 mac_status = tr32(MAC_STATUS);
  2014. int i;
  2015. /* Reset when initting first time or we have a link. */
  2016. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2017. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2018. return;
  2019. /* Set PLL lock range. */
  2020. tg3_writephy(tp, 0x16, 0x8007);
  2021. /* SW reset */
  2022. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2023. /* Wait for reset to complete. */
  2024. /* XXX schedule_timeout() ... */
  2025. for (i = 0; i < 500; i++)
  2026. udelay(10);
  2027. /* Config mode; select PMA/Ch 1 regs. */
  2028. tg3_writephy(tp, 0x10, 0x8411);
  2029. /* Enable auto-lock and comdet, select txclk for tx. */
  2030. tg3_writephy(tp, 0x11, 0x0a10);
  2031. tg3_writephy(tp, 0x18, 0x00a0);
  2032. tg3_writephy(tp, 0x16, 0x41ff);
  2033. /* Assert and deassert POR. */
  2034. tg3_writephy(tp, 0x13, 0x0400);
  2035. udelay(40);
  2036. tg3_writephy(tp, 0x13, 0x0000);
  2037. tg3_writephy(tp, 0x11, 0x0a50);
  2038. udelay(40);
  2039. tg3_writephy(tp, 0x11, 0x0a10);
  2040. /* Wait for signal to stabilize */
  2041. /* XXX schedule_timeout() ... */
  2042. for (i = 0; i < 15000; i++)
  2043. udelay(10);
  2044. /* Deselect the channel register so we can read the PHYID
  2045. * later.
  2046. */
  2047. tg3_writephy(tp, 0x10, 0x8011);
  2048. }
  2049. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2050. {
  2051. u32 sg_dig_ctrl, sg_dig_status;
  2052. u32 serdes_cfg, expected_sg_dig_ctrl;
  2053. int workaround, port_a;
  2054. int current_link_up;
  2055. serdes_cfg = 0;
  2056. expected_sg_dig_ctrl = 0;
  2057. workaround = 0;
  2058. port_a = 1;
  2059. current_link_up = 0;
  2060. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2061. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2062. workaround = 1;
  2063. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2064. port_a = 0;
  2065. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2066. /* preserve bits 20-23 for voltage regulator */
  2067. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2068. }
  2069. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2070. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2071. if (sg_dig_ctrl & (1 << 31)) {
  2072. if (workaround) {
  2073. u32 val = serdes_cfg;
  2074. if (port_a)
  2075. val |= 0xc010000;
  2076. else
  2077. val |= 0x4010000;
  2078. tw32_f(MAC_SERDES_CFG, val);
  2079. }
  2080. tw32_f(SG_DIG_CTRL, 0x01388400);
  2081. }
  2082. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2083. tg3_setup_flow_control(tp, 0, 0);
  2084. current_link_up = 1;
  2085. }
  2086. goto out;
  2087. }
  2088. /* Want auto-negotiation. */
  2089. expected_sg_dig_ctrl = 0x81388400;
  2090. /* Pause capability */
  2091. expected_sg_dig_ctrl |= (1 << 11);
  2092. /* Asymettric pause */
  2093. expected_sg_dig_ctrl |= (1 << 12);
  2094. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2095. if (workaround)
  2096. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2097. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2098. udelay(5);
  2099. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2100. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2101. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2102. MAC_STATUS_SIGNAL_DET)) {
  2103. int i;
  2104. /* Giver time to negotiate (~200ms) */
  2105. for (i = 0; i < 40000; i++) {
  2106. sg_dig_status = tr32(SG_DIG_STATUS);
  2107. if (sg_dig_status & (0x3))
  2108. break;
  2109. udelay(5);
  2110. }
  2111. mac_status = tr32(MAC_STATUS);
  2112. if ((sg_dig_status & (1 << 1)) &&
  2113. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2114. u32 local_adv, remote_adv;
  2115. local_adv = ADVERTISE_PAUSE_CAP;
  2116. remote_adv = 0;
  2117. if (sg_dig_status & (1 << 19))
  2118. remote_adv |= LPA_PAUSE_CAP;
  2119. if (sg_dig_status & (1 << 20))
  2120. remote_adv |= LPA_PAUSE_ASYM;
  2121. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2122. current_link_up = 1;
  2123. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2124. } else if (!(sg_dig_status & (1 << 1))) {
  2125. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  2126. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2127. else {
  2128. if (workaround) {
  2129. u32 val = serdes_cfg;
  2130. if (port_a)
  2131. val |= 0xc010000;
  2132. else
  2133. val |= 0x4010000;
  2134. tw32_f(MAC_SERDES_CFG, val);
  2135. }
  2136. tw32_f(SG_DIG_CTRL, 0x01388400);
  2137. udelay(40);
  2138. /* Link parallel detection - link is up */
  2139. /* only if we have PCS_SYNC and not */
  2140. /* receiving config code words */
  2141. mac_status = tr32(MAC_STATUS);
  2142. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2143. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2144. tg3_setup_flow_control(tp, 0, 0);
  2145. current_link_up = 1;
  2146. }
  2147. }
  2148. }
  2149. }
  2150. out:
  2151. return current_link_up;
  2152. }
  2153. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2154. {
  2155. int current_link_up = 0;
  2156. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2157. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2158. goto out;
  2159. }
  2160. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2161. u32 flags;
  2162. int i;
  2163. if (fiber_autoneg(tp, &flags)) {
  2164. u32 local_adv, remote_adv;
  2165. local_adv = ADVERTISE_PAUSE_CAP;
  2166. remote_adv = 0;
  2167. if (flags & MR_LP_ADV_SYM_PAUSE)
  2168. remote_adv |= LPA_PAUSE_CAP;
  2169. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2170. remote_adv |= LPA_PAUSE_ASYM;
  2171. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2172. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2173. current_link_up = 1;
  2174. }
  2175. for (i = 0; i < 30; i++) {
  2176. udelay(20);
  2177. tw32_f(MAC_STATUS,
  2178. (MAC_STATUS_SYNC_CHANGED |
  2179. MAC_STATUS_CFG_CHANGED));
  2180. udelay(40);
  2181. if ((tr32(MAC_STATUS) &
  2182. (MAC_STATUS_SYNC_CHANGED |
  2183. MAC_STATUS_CFG_CHANGED)) == 0)
  2184. break;
  2185. }
  2186. mac_status = tr32(MAC_STATUS);
  2187. if (current_link_up == 0 &&
  2188. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2189. !(mac_status & MAC_STATUS_RCVD_CFG))
  2190. current_link_up = 1;
  2191. } else {
  2192. /* Forcing 1000FD link up. */
  2193. current_link_up = 1;
  2194. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2195. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2196. udelay(40);
  2197. }
  2198. out:
  2199. return current_link_up;
  2200. }
  2201. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2202. {
  2203. u32 orig_pause_cfg;
  2204. u16 orig_active_speed;
  2205. u8 orig_active_duplex;
  2206. u32 mac_status;
  2207. int current_link_up;
  2208. int i;
  2209. orig_pause_cfg =
  2210. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2211. TG3_FLAG_TX_PAUSE));
  2212. orig_active_speed = tp->link_config.active_speed;
  2213. orig_active_duplex = tp->link_config.active_duplex;
  2214. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2215. netif_carrier_ok(tp->dev) &&
  2216. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2217. mac_status = tr32(MAC_STATUS);
  2218. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2219. MAC_STATUS_SIGNAL_DET |
  2220. MAC_STATUS_CFG_CHANGED |
  2221. MAC_STATUS_RCVD_CFG);
  2222. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2223. MAC_STATUS_SIGNAL_DET)) {
  2224. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2225. MAC_STATUS_CFG_CHANGED));
  2226. return 0;
  2227. }
  2228. }
  2229. tw32_f(MAC_TX_AUTO_NEG, 0);
  2230. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2231. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2232. tw32_f(MAC_MODE, tp->mac_mode);
  2233. udelay(40);
  2234. if (tp->phy_id == PHY_ID_BCM8002)
  2235. tg3_init_bcm8002(tp);
  2236. /* Enable link change event even when serdes polling. */
  2237. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2238. udelay(40);
  2239. current_link_up = 0;
  2240. mac_status = tr32(MAC_STATUS);
  2241. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2242. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2243. else
  2244. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2245. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2246. tw32_f(MAC_MODE, tp->mac_mode);
  2247. udelay(40);
  2248. tp->hw_status->status =
  2249. (SD_STATUS_UPDATED |
  2250. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2251. for (i = 0; i < 100; i++) {
  2252. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2253. MAC_STATUS_CFG_CHANGED));
  2254. udelay(5);
  2255. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2256. MAC_STATUS_CFG_CHANGED)) == 0)
  2257. break;
  2258. }
  2259. mac_status = tr32(MAC_STATUS);
  2260. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2261. current_link_up = 0;
  2262. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2263. tw32_f(MAC_MODE, (tp->mac_mode |
  2264. MAC_MODE_SEND_CONFIGS));
  2265. udelay(1);
  2266. tw32_f(MAC_MODE, tp->mac_mode);
  2267. }
  2268. }
  2269. if (current_link_up == 1) {
  2270. tp->link_config.active_speed = SPEED_1000;
  2271. tp->link_config.active_duplex = DUPLEX_FULL;
  2272. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2273. LED_CTRL_LNKLED_OVERRIDE |
  2274. LED_CTRL_1000MBPS_ON));
  2275. } else {
  2276. tp->link_config.active_speed = SPEED_INVALID;
  2277. tp->link_config.active_duplex = DUPLEX_INVALID;
  2278. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2279. LED_CTRL_LNKLED_OVERRIDE |
  2280. LED_CTRL_TRAFFIC_OVERRIDE));
  2281. }
  2282. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2283. if (current_link_up)
  2284. netif_carrier_on(tp->dev);
  2285. else
  2286. netif_carrier_off(tp->dev);
  2287. tg3_link_report(tp);
  2288. } else {
  2289. u32 now_pause_cfg =
  2290. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2291. TG3_FLAG_TX_PAUSE);
  2292. if (orig_pause_cfg != now_pause_cfg ||
  2293. orig_active_speed != tp->link_config.active_speed ||
  2294. orig_active_duplex != tp->link_config.active_duplex)
  2295. tg3_link_report(tp);
  2296. }
  2297. return 0;
  2298. }
  2299. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2300. {
  2301. int current_link_up, err = 0;
  2302. u32 bmsr, bmcr;
  2303. u16 current_speed;
  2304. u8 current_duplex;
  2305. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2306. tw32_f(MAC_MODE, tp->mac_mode);
  2307. udelay(40);
  2308. tw32(MAC_EVENT, 0);
  2309. tw32_f(MAC_STATUS,
  2310. (MAC_STATUS_SYNC_CHANGED |
  2311. MAC_STATUS_CFG_CHANGED |
  2312. MAC_STATUS_MI_COMPLETION |
  2313. MAC_STATUS_LNKSTATE_CHANGED));
  2314. udelay(40);
  2315. if (force_reset)
  2316. tg3_phy_reset(tp);
  2317. current_link_up = 0;
  2318. current_speed = SPEED_INVALID;
  2319. current_duplex = DUPLEX_INVALID;
  2320. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2321. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2323. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2324. bmsr |= BMSR_LSTATUS;
  2325. else
  2326. bmsr &= ~BMSR_LSTATUS;
  2327. }
  2328. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2329. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2330. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2331. /* do nothing, just check for link up at the end */
  2332. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2333. u32 adv, new_adv;
  2334. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2335. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2336. ADVERTISE_1000XPAUSE |
  2337. ADVERTISE_1000XPSE_ASYM |
  2338. ADVERTISE_SLCT);
  2339. /* Always advertise symmetric PAUSE just like copper */
  2340. new_adv |= ADVERTISE_1000XPAUSE;
  2341. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2342. new_adv |= ADVERTISE_1000XHALF;
  2343. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2344. new_adv |= ADVERTISE_1000XFULL;
  2345. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2346. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2347. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2348. tg3_writephy(tp, MII_BMCR, bmcr);
  2349. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2350. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2351. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2352. return err;
  2353. }
  2354. } else {
  2355. u32 new_bmcr;
  2356. bmcr &= ~BMCR_SPEED1000;
  2357. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2358. if (tp->link_config.duplex == DUPLEX_FULL)
  2359. new_bmcr |= BMCR_FULLDPLX;
  2360. if (new_bmcr != bmcr) {
  2361. /* BMCR_SPEED1000 is a reserved bit that needs
  2362. * to be set on write.
  2363. */
  2364. new_bmcr |= BMCR_SPEED1000;
  2365. /* Force a linkdown */
  2366. if (netif_carrier_ok(tp->dev)) {
  2367. u32 adv;
  2368. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2369. adv &= ~(ADVERTISE_1000XFULL |
  2370. ADVERTISE_1000XHALF |
  2371. ADVERTISE_SLCT);
  2372. tg3_writephy(tp, MII_ADVERTISE, adv);
  2373. tg3_writephy(tp, MII_BMCR, bmcr |
  2374. BMCR_ANRESTART |
  2375. BMCR_ANENABLE);
  2376. udelay(10);
  2377. netif_carrier_off(tp->dev);
  2378. }
  2379. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2380. bmcr = new_bmcr;
  2381. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2382. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2383. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2384. ASIC_REV_5714) {
  2385. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2386. bmsr |= BMSR_LSTATUS;
  2387. else
  2388. bmsr &= ~BMSR_LSTATUS;
  2389. }
  2390. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2391. }
  2392. }
  2393. if (bmsr & BMSR_LSTATUS) {
  2394. current_speed = SPEED_1000;
  2395. current_link_up = 1;
  2396. if (bmcr & BMCR_FULLDPLX)
  2397. current_duplex = DUPLEX_FULL;
  2398. else
  2399. current_duplex = DUPLEX_HALF;
  2400. if (bmcr & BMCR_ANENABLE) {
  2401. u32 local_adv, remote_adv, common;
  2402. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2403. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2404. common = local_adv & remote_adv;
  2405. if (common & (ADVERTISE_1000XHALF |
  2406. ADVERTISE_1000XFULL)) {
  2407. if (common & ADVERTISE_1000XFULL)
  2408. current_duplex = DUPLEX_FULL;
  2409. else
  2410. current_duplex = DUPLEX_HALF;
  2411. tg3_setup_flow_control(tp, local_adv,
  2412. remote_adv);
  2413. }
  2414. else
  2415. current_link_up = 0;
  2416. }
  2417. }
  2418. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2419. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2420. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2421. tw32_f(MAC_MODE, tp->mac_mode);
  2422. udelay(40);
  2423. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2424. tp->link_config.active_speed = current_speed;
  2425. tp->link_config.active_duplex = current_duplex;
  2426. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2427. if (current_link_up)
  2428. netif_carrier_on(tp->dev);
  2429. else {
  2430. netif_carrier_off(tp->dev);
  2431. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2432. }
  2433. tg3_link_report(tp);
  2434. }
  2435. return err;
  2436. }
  2437. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2438. {
  2439. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED) {
  2440. /* Give autoneg time to complete. */
  2441. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2442. return;
  2443. }
  2444. if (!netif_carrier_ok(tp->dev) &&
  2445. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2446. u32 bmcr;
  2447. tg3_readphy(tp, MII_BMCR, &bmcr);
  2448. if (bmcr & BMCR_ANENABLE) {
  2449. u32 phy1, phy2;
  2450. /* Select shadow register 0x1f */
  2451. tg3_writephy(tp, 0x1c, 0x7c00);
  2452. tg3_readphy(tp, 0x1c, &phy1);
  2453. /* Select expansion interrupt status register */
  2454. tg3_writephy(tp, 0x17, 0x0f01);
  2455. tg3_readphy(tp, 0x15, &phy2);
  2456. tg3_readphy(tp, 0x15, &phy2);
  2457. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2458. /* We have signal detect and not receiving
  2459. * config code words, link is up by parallel
  2460. * detection.
  2461. */
  2462. bmcr &= ~BMCR_ANENABLE;
  2463. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2464. tg3_writephy(tp, MII_BMCR, bmcr);
  2465. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2466. }
  2467. }
  2468. }
  2469. else if (netif_carrier_ok(tp->dev) &&
  2470. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2471. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2472. u32 phy2;
  2473. /* Select expansion interrupt status register */
  2474. tg3_writephy(tp, 0x17, 0x0f01);
  2475. tg3_readphy(tp, 0x15, &phy2);
  2476. if (phy2 & 0x20) {
  2477. u32 bmcr;
  2478. /* Config code words received, turn on autoneg. */
  2479. tg3_readphy(tp, MII_BMCR, &bmcr);
  2480. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2481. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2482. }
  2483. }
  2484. }
  2485. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2486. {
  2487. int err;
  2488. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2489. err = tg3_setup_fiber_phy(tp, force_reset);
  2490. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2491. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2492. } else {
  2493. err = tg3_setup_copper_phy(tp, force_reset);
  2494. }
  2495. if (tp->link_config.active_speed == SPEED_1000 &&
  2496. tp->link_config.active_duplex == DUPLEX_HALF)
  2497. tw32(MAC_TX_LENGTHS,
  2498. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2499. (6 << TX_LENGTHS_IPG_SHIFT) |
  2500. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2501. else
  2502. tw32(MAC_TX_LENGTHS,
  2503. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2504. (6 << TX_LENGTHS_IPG_SHIFT) |
  2505. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2506. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2507. if (netif_carrier_ok(tp->dev)) {
  2508. tw32(HOSTCC_STAT_COAL_TICKS,
  2509. tp->coal.stats_block_coalesce_usecs);
  2510. } else {
  2511. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2512. }
  2513. }
  2514. return err;
  2515. }
  2516. /* This is called whenever we suspect that the system chipset is re-
  2517. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2518. * is bogus tx completions. We try to recover by setting the
  2519. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2520. * in the workqueue.
  2521. */
  2522. static void tg3_tx_recover(struct tg3 *tp)
  2523. {
  2524. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2525. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2526. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2527. "mapped I/O cycles to the network device, attempting to "
  2528. "recover. Please report the problem to the driver maintainer "
  2529. "and include system chipset information.\n", tp->dev->name);
  2530. spin_lock(&tp->lock);
  2531. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2532. spin_unlock(&tp->lock);
  2533. }
  2534. /* Tigon3 never reports partial packet sends. So we do not
  2535. * need special logic to handle SKBs that have not had all
  2536. * of their frags sent yet, like SunGEM does.
  2537. */
  2538. static void tg3_tx(struct tg3 *tp)
  2539. {
  2540. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2541. u32 sw_idx = tp->tx_cons;
  2542. while (sw_idx != hw_idx) {
  2543. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2544. struct sk_buff *skb = ri->skb;
  2545. int i, tx_bug = 0;
  2546. if (unlikely(skb == NULL)) {
  2547. tg3_tx_recover(tp);
  2548. return;
  2549. }
  2550. pci_unmap_single(tp->pdev,
  2551. pci_unmap_addr(ri, mapping),
  2552. skb_headlen(skb),
  2553. PCI_DMA_TODEVICE);
  2554. ri->skb = NULL;
  2555. sw_idx = NEXT_TX(sw_idx);
  2556. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2557. ri = &tp->tx_buffers[sw_idx];
  2558. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2559. tx_bug = 1;
  2560. pci_unmap_page(tp->pdev,
  2561. pci_unmap_addr(ri, mapping),
  2562. skb_shinfo(skb)->frags[i].size,
  2563. PCI_DMA_TODEVICE);
  2564. sw_idx = NEXT_TX(sw_idx);
  2565. }
  2566. dev_kfree_skb(skb);
  2567. if (unlikely(tx_bug)) {
  2568. tg3_tx_recover(tp);
  2569. return;
  2570. }
  2571. }
  2572. tp->tx_cons = sw_idx;
  2573. if (unlikely(netif_queue_stopped(tp->dev))) {
  2574. spin_lock(&tp->tx_lock);
  2575. if (netif_queue_stopped(tp->dev) &&
  2576. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2577. netif_wake_queue(tp->dev);
  2578. spin_unlock(&tp->tx_lock);
  2579. }
  2580. }
  2581. /* Returns size of skb allocated or < 0 on error.
  2582. *
  2583. * We only need to fill in the address because the other members
  2584. * of the RX descriptor are invariant, see tg3_init_rings.
  2585. *
  2586. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2587. * posting buffers we only dirty the first cache line of the RX
  2588. * descriptor (containing the address). Whereas for the RX status
  2589. * buffers the cpu only reads the last cacheline of the RX descriptor
  2590. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2591. */
  2592. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2593. int src_idx, u32 dest_idx_unmasked)
  2594. {
  2595. struct tg3_rx_buffer_desc *desc;
  2596. struct ring_info *map, *src_map;
  2597. struct sk_buff *skb;
  2598. dma_addr_t mapping;
  2599. int skb_size, dest_idx;
  2600. src_map = NULL;
  2601. switch (opaque_key) {
  2602. case RXD_OPAQUE_RING_STD:
  2603. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2604. desc = &tp->rx_std[dest_idx];
  2605. map = &tp->rx_std_buffers[dest_idx];
  2606. if (src_idx >= 0)
  2607. src_map = &tp->rx_std_buffers[src_idx];
  2608. skb_size = tp->rx_pkt_buf_sz;
  2609. break;
  2610. case RXD_OPAQUE_RING_JUMBO:
  2611. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2612. desc = &tp->rx_jumbo[dest_idx];
  2613. map = &tp->rx_jumbo_buffers[dest_idx];
  2614. if (src_idx >= 0)
  2615. src_map = &tp->rx_jumbo_buffers[src_idx];
  2616. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2617. break;
  2618. default:
  2619. return -EINVAL;
  2620. };
  2621. /* Do not overwrite any of the map or rp information
  2622. * until we are sure we can commit to a new buffer.
  2623. *
  2624. * Callers depend upon this behavior and assume that
  2625. * we leave everything unchanged if we fail.
  2626. */
  2627. skb = dev_alloc_skb(skb_size);
  2628. if (skb == NULL)
  2629. return -ENOMEM;
  2630. skb->dev = tp->dev;
  2631. skb_reserve(skb, tp->rx_offset);
  2632. mapping = pci_map_single(tp->pdev, skb->data,
  2633. skb_size - tp->rx_offset,
  2634. PCI_DMA_FROMDEVICE);
  2635. map->skb = skb;
  2636. pci_unmap_addr_set(map, mapping, mapping);
  2637. if (src_map != NULL)
  2638. src_map->skb = NULL;
  2639. desc->addr_hi = ((u64)mapping >> 32);
  2640. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2641. return skb_size;
  2642. }
  2643. /* We only need to move over in the address because the other
  2644. * members of the RX descriptor are invariant. See notes above
  2645. * tg3_alloc_rx_skb for full details.
  2646. */
  2647. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2648. int src_idx, u32 dest_idx_unmasked)
  2649. {
  2650. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2651. struct ring_info *src_map, *dest_map;
  2652. int dest_idx;
  2653. switch (opaque_key) {
  2654. case RXD_OPAQUE_RING_STD:
  2655. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2656. dest_desc = &tp->rx_std[dest_idx];
  2657. dest_map = &tp->rx_std_buffers[dest_idx];
  2658. src_desc = &tp->rx_std[src_idx];
  2659. src_map = &tp->rx_std_buffers[src_idx];
  2660. break;
  2661. case RXD_OPAQUE_RING_JUMBO:
  2662. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2663. dest_desc = &tp->rx_jumbo[dest_idx];
  2664. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2665. src_desc = &tp->rx_jumbo[src_idx];
  2666. src_map = &tp->rx_jumbo_buffers[src_idx];
  2667. break;
  2668. default:
  2669. return;
  2670. };
  2671. dest_map->skb = src_map->skb;
  2672. pci_unmap_addr_set(dest_map, mapping,
  2673. pci_unmap_addr(src_map, mapping));
  2674. dest_desc->addr_hi = src_desc->addr_hi;
  2675. dest_desc->addr_lo = src_desc->addr_lo;
  2676. src_map->skb = NULL;
  2677. }
  2678. #if TG3_VLAN_TAG_USED
  2679. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2680. {
  2681. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2682. }
  2683. #endif
  2684. /* The RX ring scheme is composed of multiple rings which post fresh
  2685. * buffers to the chip, and one special ring the chip uses to report
  2686. * status back to the host.
  2687. *
  2688. * The special ring reports the status of received packets to the
  2689. * host. The chip does not write into the original descriptor the
  2690. * RX buffer was obtained from. The chip simply takes the original
  2691. * descriptor as provided by the host, updates the status and length
  2692. * field, then writes this into the next status ring entry.
  2693. *
  2694. * Each ring the host uses to post buffers to the chip is described
  2695. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2696. * it is first placed into the on-chip ram. When the packet's length
  2697. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2698. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2699. * which is within the range of the new packet's length is chosen.
  2700. *
  2701. * The "separate ring for rx status" scheme may sound queer, but it makes
  2702. * sense from a cache coherency perspective. If only the host writes
  2703. * to the buffer post rings, and only the chip writes to the rx status
  2704. * rings, then cache lines never move beyond shared-modified state.
  2705. * If both the host and chip were to write into the same ring, cache line
  2706. * eviction could occur since both entities want it in an exclusive state.
  2707. */
  2708. static int tg3_rx(struct tg3 *tp, int budget)
  2709. {
  2710. u32 work_mask, rx_std_posted = 0;
  2711. u32 sw_idx = tp->rx_rcb_ptr;
  2712. u16 hw_idx;
  2713. int received;
  2714. hw_idx = tp->hw_status->idx[0].rx_producer;
  2715. /*
  2716. * We need to order the read of hw_idx and the read of
  2717. * the opaque cookie.
  2718. */
  2719. rmb();
  2720. work_mask = 0;
  2721. received = 0;
  2722. while (sw_idx != hw_idx && budget > 0) {
  2723. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2724. unsigned int len;
  2725. struct sk_buff *skb;
  2726. dma_addr_t dma_addr;
  2727. u32 opaque_key, desc_idx, *post_ptr;
  2728. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2729. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2730. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2731. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2732. mapping);
  2733. skb = tp->rx_std_buffers[desc_idx].skb;
  2734. post_ptr = &tp->rx_std_ptr;
  2735. rx_std_posted++;
  2736. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2737. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2738. mapping);
  2739. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2740. post_ptr = &tp->rx_jumbo_ptr;
  2741. }
  2742. else {
  2743. goto next_pkt_nopost;
  2744. }
  2745. work_mask |= opaque_key;
  2746. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2747. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2748. drop_it:
  2749. tg3_recycle_rx(tp, opaque_key,
  2750. desc_idx, *post_ptr);
  2751. drop_it_no_recycle:
  2752. /* Other statistics kept track of by card. */
  2753. tp->net_stats.rx_dropped++;
  2754. goto next_pkt;
  2755. }
  2756. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2757. if (len > RX_COPY_THRESHOLD
  2758. && tp->rx_offset == 2
  2759. /* rx_offset != 2 iff this is a 5701 card running
  2760. * in PCI-X mode [see tg3_get_invariants()] */
  2761. ) {
  2762. int skb_size;
  2763. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2764. desc_idx, *post_ptr);
  2765. if (skb_size < 0)
  2766. goto drop_it;
  2767. pci_unmap_single(tp->pdev, dma_addr,
  2768. skb_size - tp->rx_offset,
  2769. PCI_DMA_FROMDEVICE);
  2770. skb_put(skb, len);
  2771. } else {
  2772. struct sk_buff *copy_skb;
  2773. tg3_recycle_rx(tp, opaque_key,
  2774. desc_idx, *post_ptr);
  2775. copy_skb = dev_alloc_skb(len + 2);
  2776. if (copy_skb == NULL)
  2777. goto drop_it_no_recycle;
  2778. copy_skb->dev = tp->dev;
  2779. skb_reserve(copy_skb, 2);
  2780. skb_put(copy_skb, len);
  2781. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2782. memcpy(copy_skb->data, skb->data, len);
  2783. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2784. /* We'll reuse the original ring buffer. */
  2785. skb = copy_skb;
  2786. }
  2787. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2788. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2789. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2790. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2791. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2792. else
  2793. skb->ip_summed = CHECKSUM_NONE;
  2794. skb->protocol = eth_type_trans(skb, tp->dev);
  2795. #if TG3_VLAN_TAG_USED
  2796. if (tp->vlgrp != NULL &&
  2797. desc->type_flags & RXD_FLAG_VLAN) {
  2798. tg3_vlan_rx(tp, skb,
  2799. desc->err_vlan & RXD_VLAN_MASK);
  2800. } else
  2801. #endif
  2802. netif_receive_skb(skb);
  2803. tp->dev->last_rx = jiffies;
  2804. received++;
  2805. budget--;
  2806. next_pkt:
  2807. (*post_ptr)++;
  2808. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  2809. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  2810. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  2811. TG3_64BIT_REG_LOW, idx);
  2812. work_mask &= ~RXD_OPAQUE_RING_STD;
  2813. rx_std_posted = 0;
  2814. }
  2815. next_pkt_nopost:
  2816. sw_idx++;
  2817. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2818. /* Refresh hw_idx to see if there is new work */
  2819. if (sw_idx == hw_idx) {
  2820. hw_idx = tp->hw_status->idx[0].rx_producer;
  2821. rmb();
  2822. }
  2823. }
  2824. /* ACK the status ring. */
  2825. tp->rx_rcb_ptr = sw_idx;
  2826. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2827. /* Refill RX ring(s). */
  2828. if (work_mask & RXD_OPAQUE_RING_STD) {
  2829. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2830. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2831. sw_idx);
  2832. }
  2833. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2834. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2835. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2836. sw_idx);
  2837. }
  2838. mmiowb();
  2839. return received;
  2840. }
  2841. static int tg3_poll(struct net_device *netdev, int *budget)
  2842. {
  2843. struct tg3 *tp = netdev_priv(netdev);
  2844. struct tg3_hw_status *sblk = tp->hw_status;
  2845. int done;
  2846. /* handle link change and other phy events */
  2847. if (!(tp->tg3_flags &
  2848. (TG3_FLAG_USE_LINKCHG_REG |
  2849. TG3_FLAG_POLL_SERDES))) {
  2850. if (sblk->status & SD_STATUS_LINK_CHG) {
  2851. sblk->status = SD_STATUS_UPDATED |
  2852. (sblk->status & ~SD_STATUS_LINK_CHG);
  2853. spin_lock(&tp->lock);
  2854. tg3_setup_phy(tp, 0);
  2855. spin_unlock(&tp->lock);
  2856. }
  2857. }
  2858. /* run TX completion thread */
  2859. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2860. tg3_tx(tp);
  2861. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING)) {
  2862. netif_rx_complete(netdev);
  2863. schedule_work(&tp->reset_task);
  2864. return 0;
  2865. }
  2866. }
  2867. /* run RX thread, within the bounds set by NAPI.
  2868. * All RX "locking" is done by ensuring outside
  2869. * code synchronizes with dev->poll()
  2870. */
  2871. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2872. int orig_budget = *budget;
  2873. int work_done;
  2874. if (orig_budget > netdev->quota)
  2875. orig_budget = netdev->quota;
  2876. work_done = tg3_rx(tp, orig_budget);
  2877. *budget -= work_done;
  2878. netdev->quota -= work_done;
  2879. }
  2880. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2881. tp->last_tag = sblk->status_tag;
  2882. rmb();
  2883. } else
  2884. sblk->status &= ~SD_STATUS_UPDATED;
  2885. /* if no more work, tell net stack and NIC we're done */
  2886. done = !tg3_has_work(tp);
  2887. if (done) {
  2888. netif_rx_complete(netdev);
  2889. tg3_restart_ints(tp);
  2890. }
  2891. return (done ? 0 : 1);
  2892. }
  2893. static void tg3_irq_quiesce(struct tg3 *tp)
  2894. {
  2895. BUG_ON(tp->irq_sync);
  2896. tp->irq_sync = 1;
  2897. smp_mb();
  2898. synchronize_irq(tp->pdev->irq);
  2899. }
  2900. static inline int tg3_irq_sync(struct tg3 *tp)
  2901. {
  2902. return tp->irq_sync;
  2903. }
  2904. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2905. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2906. * with as well. Most of the time, this is not necessary except when
  2907. * shutting down the device.
  2908. */
  2909. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2910. {
  2911. if (irq_sync)
  2912. tg3_irq_quiesce(tp);
  2913. spin_lock_bh(&tp->lock);
  2914. }
  2915. static inline void tg3_full_unlock(struct tg3 *tp)
  2916. {
  2917. spin_unlock_bh(&tp->lock);
  2918. }
  2919. /* One-shot MSI handler - Chip automatically disables interrupt
  2920. * after sending MSI so driver doesn't have to do it.
  2921. */
  2922. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id, struct pt_regs *regs)
  2923. {
  2924. struct net_device *dev = dev_id;
  2925. struct tg3 *tp = netdev_priv(dev);
  2926. prefetch(tp->hw_status);
  2927. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2928. if (likely(!tg3_irq_sync(tp)))
  2929. netif_rx_schedule(dev); /* schedule NAPI poll */
  2930. return IRQ_HANDLED;
  2931. }
  2932. /* MSI ISR - No need to check for interrupt sharing and no need to
  2933. * flush status block and interrupt mailbox. PCI ordering rules
  2934. * guarantee that MSI will arrive after the status block.
  2935. */
  2936. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2937. {
  2938. struct net_device *dev = dev_id;
  2939. struct tg3 *tp = netdev_priv(dev);
  2940. prefetch(tp->hw_status);
  2941. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2942. /*
  2943. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2944. * chip-internal interrupt pending events.
  2945. * Writing non-zero to intr-mbox-0 additional tells the
  2946. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2947. * event coalescing.
  2948. */
  2949. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2950. if (likely(!tg3_irq_sync(tp)))
  2951. netif_rx_schedule(dev); /* schedule NAPI poll */
  2952. return IRQ_RETVAL(1);
  2953. }
  2954. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2955. {
  2956. struct net_device *dev = dev_id;
  2957. struct tg3 *tp = netdev_priv(dev);
  2958. struct tg3_hw_status *sblk = tp->hw_status;
  2959. unsigned int handled = 1;
  2960. /* In INTx mode, it is possible for the interrupt to arrive at
  2961. * the CPU before the status block posted prior to the interrupt.
  2962. * Reading the PCI State register will confirm whether the
  2963. * interrupt is ours and will flush the status block.
  2964. */
  2965. if ((sblk->status & SD_STATUS_UPDATED) ||
  2966. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2967. /*
  2968. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2969. * chip-internal interrupt pending events.
  2970. * Writing non-zero to intr-mbox-0 additional tells the
  2971. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2972. * event coalescing.
  2973. */
  2974. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2975. 0x00000001);
  2976. if (tg3_irq_sync(tp))
  2977. goto out;
  2978. sblk->status &= ~SD_STATUS_UPDATED;
  2979. if (likely(tg3_has_work(tp))) {
  2980. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2981. netif_rx_schedule(dev); /* schedule NAPI poll */
  2982. } else {
  2983. /* No work, shared interrupt perhaps? re-enable
  2984. * interrupts, and flush that PCI write
  2985. */
  2986. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2987. 0x00000000);
  2988. }
  2989. } else { /* shared interrupt */
  2990. handled = 0;
  2991. }
  2992. out:
  2993. return IRQ_RETVAL(handled);
  2994. }
  2995. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2996. {
  2997. struct net_device *dev = dev_id;
  2998. struct tg3 *tp = netdev_priv(dev);
  2999. struct tg3_hw_status *sblk = tp->hw_status;
  3000. unsigned int handled = 1;
  3001. /* In INTx mode, it is possible for the interrupt to arrive at
  3002. * the CPU before the status block posted prior to the interrupt.
  3003. * Reading the PCI State register will confirm whether the
  3004. * interrupt is ours and will flush the status block.
  3005. */
  3006. if ((sblk->status_tag != tp->last_tag) ||
  3007. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3008. /*
  3009. * writing any value to intr-mbox-0 clears PCI INTA# and
  3010. * chip-internal interrupt pending events.
  3011. * writing non-zero to intr-mbox-0 additional tells the
  3012. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3013. * event coalescing.
  3014. */
  3015. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3016. 0x00000001);
  3017. if (tg3_irq_sync(tp))
  3018. goto out;
  3019. if (netif_rx_schedule_prep(dev)) {
  3020. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3021. /* Update last_tag to mark that this status has been
  3022. * seen. Because interrupt may be shared, we may be
  3023. * racing with tg3_poll(), so only update last_tag
  3024. * if tg3_poll() is not scheduled.
  3025. */
  3026. tp->last_tag = sblk->status_tag;
  3027. __netif_rx_schedule(dev);
  3028. }
  3029. } else { /* shared interrupt */
  3030. handled = 0;
  3031. }
  3032. out:
  3033. return IRQ_RETVAL(handled);
  3034. }
  3035. /* ISR for interrupt test */
  3036. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  3037. struct pt_regs *regs)
  3038. {
  3039. struct net_device *dev = dev_id;
  3040. struct tg3 *tp = netdev_priv(dev);
  3041. struct tg3_hw_status *sblk = tp->hw_status;
  3042. if ((sblk->status & SD_STATUS_UPDATED) ||
  3043. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3044. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3045. 0x00000001);
  3046. return IRQ_RETVAL(1);
  3047. }
  3048. return IRQ_RETVAL(0);
  3049. }
  3050. static int tg3_init_hw(struct tg3 *, int);
  3051. static int tg3_halt(struct tg3 *, int, int);
  3052. #ifdef CONFIG_NET_POLL_CONTROLLER
  3053. static void tg3_poll_controller(struct net_device *dev)
  3054. {
  3055. struct tg3 *tp = netdev_priv(dev);
  3056. tg3_interrupt(tp->pdev->irq, dev, NULL);
  3057. }
  3058. #endif
  3059. static void tg3_reset_task(void *_data)
  3060. {
  3061. struct tg3 *tp = _data;
  3062. unsigned int restart_timer;
  3063. tg3_full_lock(tp, 0);
  3064. tp->tg3_flags |= TG3_FLAG_IN_RESET_TASK;
  3065. if (!netif_running(tp->dev)) {
  3066. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  3067. tg3_full_unlock(tp);
  3068. return;
  3069. }
  3070. tg3_full_unlock(tp);
  3071. tg3_netif_stop(tp);
  3072. tg3_full_lock(tp, 1);
  3073. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3074. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3075. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3076. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3077. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3078. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3079. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3080. }
  3081. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3082. tg3_init_hw(tp, 1);
  3083. tg3_netif_start(tp);
  3084. if (restart_timer)
  3085. mod_timer(&tp->timer, jiffies + 1);
  3086. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  3087. tg3_full_unlock(tp);
  3088. }
  3089. static void tg3_tx_timeout(struct net_device *dev)
  3090. {
  3091. struct tg3 *tp = netdev_priv(dev);
  3092. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3093. dev->name);
  3094. schedule_work(&tp->reset_task);
  3095. }
  3096. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3097. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3098. {
  3099. u32 base = (u32) mapping & 0xffffffff;
  3100. return ((base > 0xffffdcc0) &&
  3101. (base + len + 8 < base));
  3102. }
  3103. /* Test for DMA addresses > 40-bit */
  3104. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3105. int len)
  3106. {
  3107. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3108. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3109. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3110. return 0;
  3111. #else
  3112. return 0;
  3113. #endif
  3114. }
  3115. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3116. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3117. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3118. u32 last_plus_one, u32 *start,
  3119. u32 base_flags, u32 mss)
  3120. {
  3121. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3122. dma_addr_t new_addr = 0;
  3123. u32 entry = *start;
  3124. int i, ret = 0;
  3125. if (!new_skb) {
  3126. ret = -1;
  3127. } else {
  3128. /* New SKB is guaranteed to be linear. */
  3129. entry = *start;
  3130. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3131. PCI_DMA_TODEVICE);
  3132. /* Make sure new skb does not cross any 4G boundaries.
  3133. * Drop the packet if it does.
  3134. */
  3135. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3136. ret = -1;
  3137. dev_kfree_skb(new_skb);
  3138. new_skb = NULL;
  3139. } else {
  3140. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3141. base_flags, 1 | (mss << 1));
  3142. *start = NEXT_TX(entry);
  3143. }
  3144. }
  3145. /* Now clean up the sw ring entries. */
  3146. i = 0;
  3147. while (entry != last_plus_one) {
  3148. int len;
  3149. if (i == 0)
  3150. len = skb_headlen(skb);
  3151. else
  3152. len = skb_shinfo(skb)->frags[i-1].size;
  3153. pci_unmap_single(tp->pdev,
  3154. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3155. len, PCI_DMA_TODEVICE);
  3156. if (i == 0) {
  3157. tp->tx_buffers[entry].skb = new_skb;
  3158. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3159. } else {
  3160. tp->tx_buffers[entry].skb = NULL;
  3161. }
  3162. entry = NEXT_TX(entry);
  3163. i++;
  3164. }
  3165. dev_kfree_skb(skb);
  3166. return ret;
  3167. }
  3168. static void tg3_set_txd(struct tg3 *tp, int entry,
  3169. dma_addr_t mapping, int len, u32 flags,
  3170. u32 mss_and_is_end)
  3171. {
  3172. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3173. int is_end = (mss_and_is_end & 0x1);
  3174. u32 mss = (mss_and_is_end >> 1);
  3175. u32 vlan_tag = 0;
  3176. if (is_end)
  3177. flags |= TXD_FLAG_END;
  3178. if (flags & TXD_FLAG_VLAN) {
  3179. vlan_tag = flags >> 16;
  3180. flags &= 0xffff;
  3181. }
  3182. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3183. txd->addr_hi = ((u64) mapping >> 32);
  3184. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3185. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3186. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3187. }
  3188. /* hard_start_xmit for devices that don't have any bugs and
  3189. * support TG3_FLG2_HW_TSO_2 only.
  3190. */
  3191. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3192. {
  3193. struct tg3 *tp = netdev_priv(dev);
  3194. dma_addr_t mapping;
  3195. u32 len, entry, base_flags, mss;
  3196. len = skb_headlen(skb);
  3197. /* We are running in BH disabled context with netif_tx_lock
  3198. * and TX reclaim runs via tp->poll inside of a software
  3199. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3200. * no IRQ context deadlocks to worry about either. Rejoice!
  3201. */
  3202. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3203. if (!netif_queue_stopped(dev)) {
  3204. netif_stop_queue(dev);
  3205. /* This is a hard error, log it. */
  3206. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3207. "queue awake!\n", dev->name);
  3208. }
  3209. return NETDEV_TX_BUSY;
  3210. }
  3211. entry = tp->tx_prod;
  3212. base_flags = 0;
  3213. #if TG3_TSO_SUPPORT != 0
  3214. mss = 0;
  3215. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3216. (mss = skb_shinfo(skb)->gso_size) != 0) {
  3217. int tcp_opt_len, ip_tcp_len;
  3218. if (skb_header_cloned(skb) &&
  3219. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3220. dev_kfree_skb(skb);
  3221. goto out_unlock;
  3222. }
  3223. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3224. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3225. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3226. TXD_FLAG_CPU_POST_DMA);
  3227. skb->nh.iph->check = 0;
  3228. skb->nh.iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3229. skb->h.th->check = 0;
  3230. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3231. }
  3232. else if (skb->ip_summed == CHECKSUM_HW)
  3233. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3234. #else
  3235. mss = 0;
  3236. if (skb->ip_summed == CHECKSUM_HW)
  3237. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3238. #endif
  3239. #if TG3_VLAN_TAG_USED
  3240. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3241. base_flags |= (TXD_FLAG_VLAN |
  3242. (vlan_tx_tag_get(skb) << 16));
  3243. #endif
  3244. /* Queue skb data, a.k.a. the main skb fragment. */
  3245. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3246. tp->tx_buffers[entry].skb = skb;
  3247. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3248. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3249. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3250. entry = NEXT_TX(entry);
  3251. /* Now loop through additional data fragments, and queue them. */
  3252. if (skb_shinfo(skb)->nr_frags > 0) {
  3253. unsigned int i, last;
  3254. last = skb_shinfo(skb)->nr_frags - 1;
  3255. for (i = 0; i <= last; i++) {
  3256. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3257. len = frag->size;
  3258. mapping = pci_map_page(tp->pdev,
  3259. frag->page,
  3260. frag->page_offset,
  3261. len, PCI_DMA_TODEVICE);
  3262. tp->tx_buffers[entry].skb = NULL;
  3263. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3264. tg3_set_txd(tp, entry, mapping, len,
  3265. base_flags, (i == last) | (mss << 1));
  3266. entry = NEXT_TX(entry);
  3267. }
  3268. }
  3269. /* Packets are ready, update Tx producer idx local and on card. */
  3270. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3271. tp->tx_prod = entry;
  3272. if (unlikely(TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1))) {
  3273. spin_lock(&tp->tx_lock);
  3274. netif_stop_queue(dev);
  3275. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3276. netif_wake_queue(tp->dev);
  3277. spin_unlock(&tp->tx_lock);
  3278. }
  3279. out_unlock:
  3280. mmiowb();
  3281. dev->trans_start = jiffies;
  3282. return NETDEV_TX_OK;
  3283. }
  3284. #if TG3_TSO_SUPPORT != 0
  3285. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3286. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3287. * TSO header is greater than 80 bytes.
  3288. */
  3289. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3290. {
  3291. struct sk_buff *segs, *nskb;
  3292. /* Estimate the number of fragments in the worst case */
  3293. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3294. netif_stop_queue(tp->dev);
  3295. return NETDEV_TX_BUSY;
  3296. }
  3297. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3298. if (unlikely(IS_ERR(segs)))
  3299. goto tg3_tso_bug_end;
  3300. do {
  3301. nskb = segs;
  3302. segs = segs->next;
  3303. nskb->next = NULL;
  3304. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3305. } while (segs);
  3306. tg3_tso_bug_end:
  3307. dev_kfree_skb(skb);
  3308. return NETDEV_TX_OK;
  3309. }
  3310. #endif
  3311. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3312. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3313. */
  3314. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3315. {
  3316. struct tg3 *tp = netdev_priv(dev);
  3317. dma_addr_t mapping;
  3318. u32 len, entry, base_flags, mss;
  3319. int would_hit_hwbug;
  3320. len = skb_headlen(skb);
  3321. /* We are running in BH disabled context with netif_tx_lock
  3322. * and TX reclaim runs via tp->poll inside of a software
  3323. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3324. * no IRQ context deadlocks to worry about either. Rejoice!
  3325. */
  3326. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3327. if (!netif_queue_stopped(dev)) {
  3328. netif_stop_queue(dev);
  3329. /* This is a hard error, log it. */
  3330. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3331. "queue awake!\n", dev->name);
  3332. }
  3333. return NETDEV_TX_BUSY;
  3334. }
  3335. entry = tp->tx_prod;
  3336. base_flags = 0;
  3337. if (skb->ip_summed == CHECKSUM_HW)
  3338. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3339. #if TG3_TSO_SUPPORT != 0
  3340. mss = 0;
  3341. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3342. (mss = skb_shinfo(skb)->gso_size) != 0) {
  3343. int tcp_opt_len, ip_tcp_len, hdr_len;
  3344. if (skb_header_cloned(skb) &&
  3345. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3346. dev_kfree_skb(skb);
  3347. goto out_unlock;
  3348. }
  3349. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3350. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3351. hdr_len = ip_tcp_len + tcp_opt_len;
  3352. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3353. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_1_BUG))
  3354. return (tg3_tso_bug(tp, skb));
  3355. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3356. TXD_FLAG_CPU_POST_DMA);
  3357. skb->nh.iph->check = 0;
  3358. skb->nh.iph->tot_len = htons(mss + hdr_len);
  3359. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3360. skb->h.th->check = 0;
  3361. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3362. }
  3363. else {
  3364. skb->h.th->check =
  3365. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3366. skb->nh.iph->daddr,
  3367. 0, IPPROTO_TCP, 0);
  3368. }
  3369. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3370. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3371. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3372. int tsflags;
  3373. tsflags = ((skb->nh.iph->ihl - 5) +
  3374. (tcp_opt_len >> 2));
  3375. mss |= (tsflags << 11);
  3376. }
  3377. } else {
  3378. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3379. int tsflags;
  3380. tsflags = ((skb->nh.iph->ihl - 5) +
  3381. (tcp_opt_len >> 2));
  3382. base_flags |= tsflags << 12;
  3383. }
  3384. }
  3385. }
  3386. #else
  3387. mss = 0;
  3388. #endif
  3389. #if TG3_VLAN_TAG_USED
  3390. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3391. base_flags |= (TXD_FLAG_VLAN |
  3392. (vlan_tx_tag_get(skb) << 16));
  3393. #endif
  3394. /* Queue skb data, a.k.a. the main skb fragment. */
  3395. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3396. tp->tx_buffers[entry].skb = skb;
  3397. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3398. would_hit_hwbug = 0;
  3399. if (tg3_4g_overflow_test(mapping, len))
  3400. would_hit_hwbug = 1;
  3401. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3402. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3403. entry = NEXT_TX(entry);
  3404. /* Now loop through additional data fragments, and queue them. */
  3405. if (skb_shinfo(skb)->nr_frags > 0) {
  3406. unsigned int i, last;
  3407. last = skb_shinfo(skb)->nr_frags - 1;
  3408. for (i = 0; i <= last; i++) {
  3409. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3410. len = frag->size;
  3411. mapping = pci_map_page(tp->pdev,
  3412. frag->page,
  3413. frag->page_offset,
  3414. len, PCI_DMA_TODEVICE);
  3415. tp->tx_buffers[entry].skb = NULL;
  3416. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3417. if (tg3_4g_overflow_test(mapping, len))
  3418. would_hit_hwbug = 1;
  3419. if (tg3_40bit_overflow_test(tp, mapping, len))
  3420. would_hit_hwbug = 1;
  3421. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3422. tg3_set_txd(tp, entry, mapping, len,
  3423. base_flags, (i == last)|(mss << 1));
  3424. else
  3425. tg3_set_txd(tp, entry, mapping, len,
  3426. base_flags, (i == last));
  3427. entry = NEXT_TX(entry);
  3428. }
  3429. }
  3430. if (would_hit_hwbug) {
  3431. u32 last_plus_one = entry;
  3432. u32 start;
  3433. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3434. start &= (TG3_TX_RING_SIZE - 1);
  3435. /* If the workaround fails due to memory/mapping
  3436. * failure, silently drop this packet.
  3437. */
  3438. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3439. &start, base_flags, mss))
  3440. goto out_unlock;
  3441. entry = start;
  3442. }
  3443. /* Packets are ready, update Tx producer idx local and on card. */
  3444. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3445. tp->tx_prod = entry;
  3446. if (unlikely(TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1))) {
  3447. spin_lock(&tp->tx_lock);
  3448. netif_stop_queue(dev);
  3449. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3450. netif_wake_queue(tp->dev);
  3451. spin_unlock(&tp->tx_lock);
  3452. }
  3453. out_unlock:
  3454. mmiowb();
  3455. dev->trans_start = jiffies;
  3456. return NETDEV_TX_OK;
  3457. }
  3458. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3459. int new_mtu)
  3460. {
  3461. dev->mtu = new_mtu;
  3462. if (new_mtu > ETH_DATA_LEN) {
  3463. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3464. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3465. ethtool_op_set_tso(dev, 0);
  3466. }
  3467. else
  3468. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3469. } else {
  3470. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3471. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3472. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3473. }
  3474. }
  3475. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3476. {
  3477. struct tg3 *tp = netdev_priv(dev);
  3478. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3479. return -EINVAL;
  3480. if (!netif_running(dev)) {
  3481. /* We'll just catch it later when the
  3482. * device is up'd.
  3483. */
  3484. tg3_set_mtu(dev, tp, new_mtu);
  3485. return 0;
  3486. }
  3487. tg3_netif_stop(tp);
  3488. tg3_full_lock(tp, 1);
  3489. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3490. tg3_set_mtu(dev, tp, new_mtu);
  3491. tg3_init_hw(tp, 0);
  3492. tg3_netif_start(tp);
  3493. tg3_full_unlock(tp);
  3494. return 0;
  3495. }
  3496. /* Free up pending packets in all rx/tx rings.
  3497. *
  3498. * The chip has been shut down and the driver detached from
  3499. * the networking, so no interrupts or new tx packets will
  3500. * end up in the driver. tp->{tx,}lock is not held and we are not
  3501. * in an interrupt context and thus may sleep.
  3502. */
  3503. static void tg3_free_rings(struct tg3 *tp)
  3504. {
  3505. struct ring_info *rxp;
  3506. int i;
  3507. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3508. rxp = &tp->rx_std_buffers[i];
  3509. if (rxp->skb == NULL)
  3510. continue;
  3511. pci_unmap_single(tp->pdev,
  3512. pci_unmap_addr(rxp, mapping),
  3513. tp->rx_pkt_buf_sz - tp->rx_offset,
  3514. PCI_DMA_FROMDEVICE);
  3515. dev_kfree_skb_any(rxp->skb);
  3516. rxp->skb = NULL;
  3517. }
  3518. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3519. rxp = &tp->rx_jumbo_buffers[i];
  3520. if (rxp->skb == NULL)
  3521. continue;
  3522. pci_unmap_single(tp->pdev,
  3523. pci_unmap_addr(rxp, mapping),
  3524. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3525. PCI_DMA_FROMDEVICE);
  3526. dev_kfree_skb_any(rxp->skb);
  3527. rxp->skb = NULL;
  3528. }
  3529. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3530. struct tx_ring_info *txp;
  3531. struct sk_buff *skb;
  3532. int j;
  3533. txp = &tp->tx_buffers[i];
  3534. skb = txp->skb;
  3535. if (skb == NULL) {
  3536. i++;
  3537. continue;
  3538. }
  3539. pci_unmap_single(tp->pdev,
  3540. pci_unmap_addr(txp, mapping),
  3541. skb_headlen(skb),
  3542. PCI_DMA_TODEVICE);
  3543. txp->skb = NULL;
  3544. i++;
  3545. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3546. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3547. pci_unmap_page(tp->pdev,
  3548. pci_unmap_addr(txp, mapping),
  3549. skb_shinfo(skb)->frags[j].size,
  3550. PCI_DMA_TODEVICE);
  3551. i++;
  3552. }
  3553. dev_kfree_skb_any(skb);
  3554. }
  3555. }
  3556. /* Initialize tx/rx rings for packet processing.
  3557. *
  3558. * The chip has been shut down and the driver detached from
  3559. * the networking, so no interrupts or new tx packets will
  3560. * end up in the driver. tp->{tx,}lock are held and thus
  3561. * we may not sleep.
  3562. */
  3563. static void tg3_init_rings(struct tg3 *tp)
  3564. {
  3565. u32 i;
  3566. /* Free up all the SKBs. */
  3567. tg3_free_rings(tp);
  3568. /* Zero out all descriptors. */
  3569. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3570. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3571. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3572. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3573. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3574. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3575. (tp->dev->mtu > ETH_DATA_LEN))
  3576. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3577. /* Initialize invariants of the rings, we only set this
  3578. * stuff once. This works because the card does not
  3579. * write into the rx buffer posting rings.
  3580. */
  3581. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3582. struct tg3_rx_buffer_desc *rxd;
  3583. rxd = &tp->rx_std[i];
  3584. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3585. << RXD_LEN_SHIFT;
  3586. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3587. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3588. (i << RXD_OPAQUE_INDEX_SHIFT));
  3589. }
  3590. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3591. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3592. struct tg3_rx_buffer_desc *rxd;
  3593. rxd = &tp->rx_jumbo[i];
  3594. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3595. << RXD_LEN_SHIFT;
  3596. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3597. RXD_FLAG_JUMBO;
  3598. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3599. (i << RXD_OPAQUE_INDEX_SHIFT));
  3600. }
  3601. }
  3602. /* Now allocate fresh SKBs for each rx ring. */
  3603. for (i = 0; i < tp->rx_pending; i++) {
  3604. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3605. -1, i) < 0)
  3606. break;
  3607. }
  3608. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3609. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3610. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3611. -1, i) < 0)
  3612. break;
  3613. }
  3614. }
  3615. }
  3616. /*
  3617. * Must not be invoked with interrupt sources disabled and
  3618. * the hardware shutdown down.
  3619. */
  3620. static void tg3_free_consistent(struct tg3 *tp)
  3621. {
  3622. kfree(tp->rx_std_buffers);
  3623. tp->rx_std_buffers = NULL;
  3624. if (tp->rx_std) {
  3625. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3626. tp->rx_std, tp->rx_std_mapping);
  3627. tp->rx_std = NULL;
  3628. }
  3629. if (tp->rx_jumbo) {
  3630. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3631. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3632. tp->rx_jumbo = NULL;
  3633. }
  3634. if (tp->rx_rcb) {
  3635. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3636. tp->rx_rcb, tp->rx_rcb_mapping);
  3637. tp->rx_rcb = NULL;
  3638. }
  3639. if (tp->tx_ring) {
  3640. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3641. tp->tx_ring, tp->tx_desc_mapping);
  3642. tp->tx_ring = NULL;
  3643. }
  3644. if (tp->hw_status) {
  3645. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3646. tp->hw_status, tp->status_mapping);
  3647. tp->hw_status = NULL;
  3648. }
  3649. if (tp->hw_stats) {
  3650. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3651. tp->hw_stats, tp->stats_mapping);
  3652. tp->hw_stats = NULL;
  3653. }
  3654. }
  3655. /*
  3656. * Must not be invoked with interrupt sources disabled and
  3657. * the hardware shutdown down. Can sleep.
  3658. */
  3659. static int tg3_alloc_consistent(struct tg3 *tp)
  3660. {
  3661. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3662. (TG3_RX_RING_SIZE +
  3663. TG3_RX_JUMBO_RING_SIZE)) +
  3664. (sizeof(struct tx_ring_info) *
  3665. TG3_TX_RING_SIZE),
  3666. GFP_KERNEL);
  3667. if (!tp->rx_std_buffers)
  3668. return -ENOMEM;
  3669. memset(tp->rx_std_buffers, 0,
  3670. (sizeof(struct ring_info) *
  3671. (TG3_RX_RING_SIZE +
  3672. TG3_RX_JUMBO_RING_SIZE)) +
  3673. (sizeof(struct tx_ring_info) *
  3674. TG3_TX_RING_SIZE));
  3675. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3676. tp->tx_buffers = (struct tx_ring_info *)
  3677. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3678. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3679. &tp->rx_std_mapping);
  3680. if (!tp->rx_std)
  3681. goto err_out;
  3682. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3683. &tp->rx_jumbo_mapping);
  3684. if (!tp->rx_jumbo)
  3685. goto err_out;
  3686. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3687. &tp->rx_rcb_mapping);
  3688. if (!tp->rx_rcb)
  3689. goto err_out;
  3690. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3691. &tp->tx_desc_mapping);
  3692. if (!tp->tx_ring)
  3693. goto err_out;
  3694. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3695. TG3_HW_STATUS_SIZE,
  3696. &tp->status_mapping);
  3697. if (!tp->hw_status)
  3698. goto err_out;
  3699. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3700. sizeof(struct tg3_hw_stats),
  3701. &tp->stats_mapping);
  3702. if (!tp->hw_stats)
  3703. goto err_out;
  3704. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3705. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3706. return 0;
  3707. err_out:
  3708. tg3_free_consistent(tp);
  3709. return -ENOMEM;
  3710. }
  3711. #define MAX_WAIT_CNT 1000
  3712. /* To stop a block, clear the enable bit and poll till it
  3713. * clears. tp->lock is held.
  3714. */
  3715. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3716. {
  3717. unsigned int i;
  3718. u32 val;
  3719. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3720. switch (ofs) {
  3721. case RCVLSC_MODE:
  3722. case DMAC_MODE:
  3723. case MBFREE_MODE:
  3724. case BUFMGR_MODE:
  3725. case MEMARB_MODE:
  3726. /* We can't enable/disable these bits of the
  3727. * 5705/5750, just say success.
  3728. */
  3729. return 0;
  3730. default:
  3731. break;
  3732. };
  3733. }
  3734. val = tr32(ofs);
  3735. val &= ~enable_bit;
  3736. tw32_f(ofs, val);
  3737. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3738. udelay(100);
  3739. val = tr32(ofs);
  3740. if ((val & enable_bit) == 0)
  3741. break;
  3742. }
  3743. if (i == MAX_WAIT_CNT && !silent) {
  3744. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3745. "ofs=%lx enable_bit=%x\n",
  3746. ofs, enable_bit);
  3747. return -ENODEV;
  3748. }
  3749. return 0;
  3750. }
  3751. /* tp->lock is held. */
  3752. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3753. {
  3754. int i, err;
  3755. tg3_disable_ints(tp);
  3756. tp->rx_mode &= ~RX_MODE_ENABLE;
  3757. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3758. udelay(10);
  3759. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3760. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3761. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3762. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3763. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3764. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3765. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3766. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3767. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3768. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3769. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3770. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3771. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3772. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3773. tw32_f(MAC_MODE, tp->mac_mode);
  3774. udelay(40);
  3775. tp->tx_mode &= ~TX_MODE_ENABLE;
  3776. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3777. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3778. udelay(100);
  3779. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3780. break;
  3781. }
  3782. if (i >= MAX_WAIT_CNT) {
  3783. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3784. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3785. tp->dev->name, tr32(MAC_TX_MODE));
  3786. err |= -ENODEV;
  3787. }
  3788. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3789. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3790. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3791. tw32(FTQ_RESET, 0xffffffff);
  3792. tw32(FTQ_RESET, 0x00000000);
  3793. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3794. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3795. if (tp->hw_status)
  3796. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3797. if (tp->hw_stats)
  3798. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3799. return err;
  3800. }
  3801. /* tp->lock is held. */
  3802. static int tg3_nvram_lock(struct tg3 *tp)
  3803. {
  3804. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3805. int i;
  3806. if (tp->nvram_lock_cnt == 0) {
  3807. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3808. for (i = 0; i < 8000; i++) {
  3809. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3810. break;
  3811. udelay(20);
  3812. }
  3813. if (i == 8000) {
  3814. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3815. return -ENODEV;
  3816. }
  3817. }
  3818. tp->nvram_lock_cnt++;
  3819. }
  3820. return 0;
  3821. }
  3822. /* tp->lock is held. */
  3823. static void tg3_nvram_unlock(struct tg3 *tp)
  3824. {
  3825. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3826. if (tp->nvram_lock_cnt > 0)
  3827. tp->nvram_lock_cnt--;
  3828. if (tp->nvram_lock_cnt == 0)
  3829. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3830. }
  3831. }
  3832. /* tp->lock is held. */
  3833. static void tg3_enable_nvram_access(struct tg3 *tp)
  3834. {
  3835. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3836. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3837. u32 nvaccess = tr32(NVRAM_ACCESS);
  3838. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3839. }
  3840. }
  3841. /* tp->lock is held. */
  3842. static void tg3_disable_nvram_access(struct tg3 *tp)
  3843. {
  3844. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3845. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3846. u32 nvaccess = tr32(NVRAM_ACCESS);
  3847. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3848. }
  3849. }
  3850. /* tp->lock is held. */
  3851. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3852. {
  3853. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3854. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3855. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3856. switch (kind) {
  3857. case RESET_KIND_INIT:
  3858. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3859. DRV_STATE_START);
  3860. break;
  3861. case RESET_KIND_SHUTDOWN:
  3862. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3863. DRV_STATE_UNLOAD);
  3864. break;
  3865. case RESET_KIND_SUSPEND:
  3866. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3867. DRV_STATE_SUSPEND);
  3868. break;
  3869. default:
  3870. break;
  3871. };
  3872. }
  3873. }
  3874. /* tp->lock is held. */
  3875. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3876. {
  3877. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3878. switch (kind) {
  3879. case RESET_KIND_INIT:
  3880. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3881. DRV_STATE_START_DONE);
  3882. break;
  3883. case RESET_KIND_SHUTDOWN:
  3884. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3885. DRV_STATE_UNLOAD_DONE);
  3886. break;
  3887. default:
  3888. break;
  3889. };
  3890. }
  3891. }
  3892. /* tp->lock is held. */
  3893. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3894. {
  3895. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3896. switch (kind) {
  3897. case RESET_KIND_INIT:
  3898. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3899. DRV_STATE_START);
  3900. break;
  3901. case RESET_KIND_SHUTDOWN:
  3902. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3903. DRV_STATE_UNLOAD);
  3904. break;
  3905. case RESET_KIND_SUSPEND:
  3906. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3907. DRV_STATE_SUSPEND);
  3908. break;
  3909. default:
  3910. break;
  3911. };
  3912. }
  3913. }
  3914. static void tg3_stop_fw(struct tg3 *);
  3915. /* tp->lock is held. */
  3916. static int tg3_chip_reset(struct tg3 *tp)
  3917. {
  3918. u32 val;
  3919. void (*write_op)(struct tg3 *, u32, u32);
  3920. int i;
  3921. tg3_nvram_lock(tp);
  3922. /* No matching tg3_nvram_unlock() after this because
  3923. * chip reset below will undo the nvram lock.
  3924. */
  3925. tp->nvram_lock_cnt = 0;
  3926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  3927. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  3928. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  3929. tw32(GRC_FASTBOOT_PC, 0);
  3930. /*
  3931. * We must avoid the readl() that normally takes place.
  3932. * It locks machines, causes machine checks, and other
  3933. * fun things. So, temporarily disable the 5701
  3934. * hardware workaround, while we do the reset.
  3935. */
  3936. write_op = tp->write32;
  3937. if (write_op == tg3_write_flush_reg32)
  3938. tp->write32 = tg3_write32;
  3939. /* do the reset */
  3940. val = GRC_MISC_CFG_CORECLK_RESET;
  3941. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3942. if (tr32(0x7e2c) == 0x60) {
  3943. tw32(0x7e2c, 0x20);
  3944. }
  3945. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3946. tw32(GRC_MISC_CFG, (1 << 29));
  3947. val |= (1 << 29);
  3948. }
  3949. }
  3950. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3951. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3952. tw32(GRC_MISC_CFG, val);
  3953. /* restore 5701 hardware bug workaround write method */
  3954. tp->write32 = write_op;
  3955. /* Unfortunately, we have to delay before the PCI read back.
  3956. * Some 575X chips even will not respond to a PCI cfg access
  3957. * when the reset command is given to the chip.
  3958. *
  3959. * How do these hardware designers expect things to work
  3960. * properly if the PCI write is posted for a long period
  3961. * of time? It is always necessary to have some method by
  3962. * which a register read back can occur to push the write
  3963. * out which does the reset.
  3964. *
  3965. * For most tg3 variants the trick below was working.
  3966. * Ho hum...
  3967. */
  3968. udelay(120);
  3969. /* Flush PCI posted writes. The normal MMIO registers
  3970. * are inaccessible at this time so this is the only
  3971. * way to make this reliably (actually, this is no longer
  3972. * the case, see above). I tried to use indirect
  3973. * register read/write but this upset some 5701 variants.
  3974. */
  3975. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3976. udelay(120);
  3977. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3978. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3979. int i;
  3980. u32 cfg_val;
  3981. /* Wait for link training to complete. */
  3982. for (i = 0; i < 5000; i++)
  3983. udelay(100);
  3984. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3985. pci_write_config_dword(tp->pdev, 0xc4,
  3986. cfg_val | (1 << 15));
  3987. }
  3988. /* Set PCIE max payload size and clear error status. */
  3989. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3990. }
  3991. /* Re-enable indirect register accesses. */
  3992. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3993. tp->misc_host_ctrl);
  3994. /* Set MAX PCI retry to zero. */
  3995. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3996. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3997. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3998. val |= PCISTATE_RETRY_SAME_DMA;
  3999. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4000. pci_restore_state(tp->pdev);
  4001. /* Make sure PCI-X relaxed ordering bit is clear. */
  4002. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  4003. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  4004. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  4005. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4006. u32 val;
  4007. /* Chip reset on 5780 will reset MSI enable bit,
  4008. * so need to restore it.
  4009. */
  4010. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4011. u16 ctrl;
  4012. pci_read_config_word(tp->pdev,
  4013. tp->msi_cap + PCI_MSI_FLAGS,
  4014. &ctrl);
  4015. pci_write_config_word(tp->pdev,
  4016. tp->msi_cap + PCI_MSI_FLAGS,
  4017. ctrl | PCI_MSI_FLAGS_ENABLE);
  4018. val = tr32(MSGINT_MODE);
  4019. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4020. }
  4021. val = tr32(MEMARB_MODE);
  4022. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4023. } else
  4024. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  4025. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4026. tg3_stop_fw(tp);
  4027. tw32(0x5000, 0x400);
  4028. }
  4029. tw32(GRC_MODE, tp->grc_mode);
  4030. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4031. u32 val = tr32(0xc4);
  4032. tw32(0xc4, val | (1 << 15));
  4033. }
  4034. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4035. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4036. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4037. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4038. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4039. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4040. }
  4041. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4042. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4043. tw32_f(MAC_MODE, tp->mac_mode);
  4044. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4045. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4046. tw32_f(MAC_MODE, tp->mac_mode);
  4047. } else
  4048. tw32_f(MAC_MODE, 0);
  4049. udelay(40);
  4050. /* Wait for firmware initialization to complete. */
  4051. for (i = 0; i < 100000; i++) {
  4052. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4053. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4054. break;
  4055. udelay(10);
  4056. }
  4057. /* Chip might not be fitted with firmare. Some Sun onboard
  4058. * parts are configured like that. So don't signal the timeout
  4059. * of the above loop as an error, but do report the lack of
  4060. * running firmware once.
  4061. */
  4062. if (i >= 100000 &&
  4063. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4064. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4065. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4066. tp->dev->name);
  4067. }
  4068. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4069. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4070. u32 val = tr32(0x7c00);
  4071. tw32(0x7c00, val | (1 << 25));
  4072. }
  4073. /* Reprobe ASF enable state. */
  4074. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4075. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4076. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4077. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4078. u32 nic_cfg;
  4079. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4080. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4081. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4082. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4083. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4084. }
  4085. }
  4086. return 0;
  4087. }
  4088. /* tp->lock is held. */
  4089. static void tg3_stop_fw(struct tg3 *tp)
  4090. {
  4091. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4092. u32 val;
  4093. int i;
  4094. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4095. val = tr32(GRC_RX_CPU_EVENT);
  4096. val |= (1 << 14);
  4097. tw32(GRC_RX_CPU_EVENT, val);
  4098. /* Wait for RX cpu to ACK the event. */
  4099. for (i = 0; i < 100; i++) {
  4100. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4101. break;
  4102. udelay(1);
  4103. }
  4104. }
  4105. }
  4106. /* tp->lock is held. */
  4107. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4108. {
  4109. int err;
  4110. tg3_stop_fw(tp);
  4111. tg3_write_sig_pre_reset(tp, kind);
  4112. tg3_abort_hw(tp, silent);
  4113. err = tg3_chip_reset(tp);
  4114. tg3_write_sig_legacy(tp, kind);
  4115. tg3_write_sig_post_reset(tp, kind);
  4116. if (err)
  4117. return err;
  4118. return 0;
  4119. }
  4120. #define TG3_FW_RELEASE_MAJOR 0x0
  4121. #define TG3_FW_RELASE_MINOR 0x0
  4122. #define TG3_FW_RELEASE_FIX 0x0
  4123. #define TG3_FW_START_ADDR 0x08000000
  4124. #define TG3_FW_TEXT_ADDR 0x08000000
  4125. #define TG3_FW_TEXT_LEN 0x9c0
  4126. #define TG3_FW_RODATA_ADDR 0x080009c0
  4127. #define TG3_FW_RODATA_LEN 0x60
  4128. #define TG3_FW_DATA_ADDR 0x08000a40
  4129. #define TG3_FW_DATA_LEN 0x20
  4130. #define TG3_FW_SBSS_ADDR 0x08000a60
  4131. #define TG3_FW_SBSS_LEN 0xc
  4132. #define TG3_FW_BSS_ADDR 0x08000a70
  4133. #define TG3_FW_BSS_LEN 0x10
  4134. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4135. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4136. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4137. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4138. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4139. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4140. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4141. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4142. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4143. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4144. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4145. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4146. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4147. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4148. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4149. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4150. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4151. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4152. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4153. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4154. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4155. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4156. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4157. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4158. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4159. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4160. 0, 0, 0, 0, 0, 0,
  4161. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4162. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4163. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4164. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4165. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4166. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4167. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4168. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4169. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4170. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4171. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4172. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4173. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4174. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4175. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4176. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4177. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4178. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4179. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4180. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4181. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4182. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4183. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4184. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4185. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4186. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4187. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4188. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4189. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4190. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4191. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4192. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4193. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4194. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4195. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4196. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4197. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4198. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4199. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4200. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4201. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4202. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4203. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4204. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4205. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4206. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4207. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4208. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4209. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4210. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4211. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4212. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4213. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4214. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4215. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4216. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4217. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4218. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4219. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4220. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4221. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4222. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4223. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4224. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4225. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4226. };
  4227. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4228. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4229. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4230. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4231. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4232. 0x00000000
  4233. };
  4234. #if 0 /* All zeros, don't eat up space with it. */
  4235. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4236. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4237. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4238. };
  4239. #endif
  4240. #define RX_CPU_SCRATCH_BASE 0x30000
  4241. #define RX_CPU_SCRATCH_SIZE 0x04000
  4242. #define TX_CPU_SCRATCH_BASE 0x34000
  4243. #define TX_CPU_SCRATCH_SIZE 0x04000
  4244. /* tp->lock is held. */
  4245. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4246. {
  4247. int i;
  4248. BUG_ON(offset == TX_CPU_BASE &&
  4249. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4250. if (offset == RX_CPU_BASE) {
  4251. for (i = 0; i < 10000; i++) {
  4252. tw32(offset + CPU_STATE, 0xffffffff);
  4253. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4254. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4255. break;
  4256. }
  4257. tw32(offset + CPU_STATE, 0xffffffff);
  4258. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4259. udelay(10);
  4260. } else {
  4261. for (i = 0; i < 10000; i++) {
  4262. tw32(offset + CPU_STATE, 0xffffffff);
  4263. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4264. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4265. break;
  4266. }
  4267. }
  4268. if (i >= 10000) {
  4269. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4270. "and %s CPU\n",
  4271. tp->dev->name,
  4272. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4273. return -ENODEV;
  4274. }
  4275. /* Clear firmware's nvram arbitration. */
  4276. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4277. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4278. return 0;
  4279. }
  4280. struct fw_info {
  4281. unsigned int text_base;
  4282. unsigned int text_len;
  4283. u32 *text_data;
  4284. unsigned int rodata_base;
  4285. unsigned int rodata_len;
  4286. u32 *rodata_data;
  4287. unsigned int data_base;
  4288. unsigned int data_len;
  4289. u32 *data_data;
  4290. };
  4291. /* tp->lock is held. */
  4292. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4293. int cpu_scratch_size, struct fw_info *info)
  4294. {
  4295. int err, lock_err, i;
  4296. void (*write_op)(struct tg3 *, u32, u32);
  4297. if (cpu_base == TX_CPU_BASE &&
  4298. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4299. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4300. "TX cpu firmware on %s which is 5705.\n",
  4301. tp->dev->name);
  4302. return -EINVAL;
  4303. }
  4304. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4305. write_op = tg3_write_mem;
  4306. else
  4307. write_op = tg3_write_indirect_reg32;
  4308. /* It is possible that bootcode is still loading at this point.
  4309. * Get the nvram lock first before halting the cpu.
  4310. */
  4311. lock_err = tg3_nvram_lock(tp);
  4312. err = tg3_halt_cpu(tp, cpu_base);
  4313. if (!lock_err)
  4314. tg3_nvram_unlock(tp);
  4315. if (err)
  4316. goto out;
  4317. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4318. write_op(tp, cpu_scratch_base + i, 0);
  4319. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4320. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4321. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4322. write_op(tp, (cpu_scratch_base +
  4323. (info->text_base & 0xffff) +
  4324. (i * sizeof(u32))),
  4325. (info->text_data ?
  4326. info->text_data[i] : 0));
  4327. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4328. write_op(tp, (cpu_scratch_base +
  4329. (info->rodata_base & 0xffff) +
  4330. (i * sizeof(u32))),
  4331. (info->rodata_data ?
  4332. info->rodata_data[i] : 0));
  4333. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4334. write_op(tp, (cpu_scratch_base +
  4335. (info->data_base & 0xffff) +
  4336. (i * sizeof(u32))),
  4337. (info->data_data ?
  4338. info->data_data[i] : 0));
  4339. err = 0;
  4340. out:
  4341. return err;
  4342. }
  4343. /* tp->lock is held. */
  4344. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4345. {
  4346. struct fw_info info;
  4347. int err, i;
  4348. info.text_base = TG3_FW_TEXT_ADDR;
  4349. info.text_len = TG3_FW_TEXT_LEN;
  4350. info.text_data = &tg3FwText[0];
  4351. info.rodata_base = TG3_FW_RODATA_ADDR;
  4352. info.rodata_len = TG3_FW_RODATA_LEN;
  4353. info.rodata_data = &tg3FwRodata[0];
  4354. info.data_base = TG3_FW_DATA_ADDR;
  4355. info.data_len = TG3_FW_DATA_LEN;
  4356. info.data_data = NULL;
  4357. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4358. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4359. &info);
  4360. if (err)
  4361. return err;
  4362. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4363. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4364. &info);
  4365. if (err)
  4366. return err;
  4367. /* Now startup only the RX cpu. */
  4368. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4369. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4370. for (i = 0; i < 5; i++) {
  4371. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4372. break;
  4373. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4374. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4375. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4376. udelay(1000);
  4377. }
  4378. if (i >= 5) {
  4379. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4380. "to set RX CPU PC, is %08x should be %08x\n",
  4381. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4382. TG3_FW_TEXT_ADDR);
  4383. return -ENODEV;
  4384. }
  4385. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4386. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4387. return 0;
  4388. }
  4389. #if TG3_TSO_SUPPORT != 0
  4390. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4391. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4392. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4393. #define TG3_TSO_FW_START_ADDR 0x08000000
  4394. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4395. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4396. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4397. #define TG3_TSO_FW_RODATA_LEN 0x60
  4398. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4399. #define TG3_TSO_FW_DATA_LEN 0x30
  4400. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4401. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4402. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4403. #define TG3_TSO_FW_BSS_LEN 0x894
  4404. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4405. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4406. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4407. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4408. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4409. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4410. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4411. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4412. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4413. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4414. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4415. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4416. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4417. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4418. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4419. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4420. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4421. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4422. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4423. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4424. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4425. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4426. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4427. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4428. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4429. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4430. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4431. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4432. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4433. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4434. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4435. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4436. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4437. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4438. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4439. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4440. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4441. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4442. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4443. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4444. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4445. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4446. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4447. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4448. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4449. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4450. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4451. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4452. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4453. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4454. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4455. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4456. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4457. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4458. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4459. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4460. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4461. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4462. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4463. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4464. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4465. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4466. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4467. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4468. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4469. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4470. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4471. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4472. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4473. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4474. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4475. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4476. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4477. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4478. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4479. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4480. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4481. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4482. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4483. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4484. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4485. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4486. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4487. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4488. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4489. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4490. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4491. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4492. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4493. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4494. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4495. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4496. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4497. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4498. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4499. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4500. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4501. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4502. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4503. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4504. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4505. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4506. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4507. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4508. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4509. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4510. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4511. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4512. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4513. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4514. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4515. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4516. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4517. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4518. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4519. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4520. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4521. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4522. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4523. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4524. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4525. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4526. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4527. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4528. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4529. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4530. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4531. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4532. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4533. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4534. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4535. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4536. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4537. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4538. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4539. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4540. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4541. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4542. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4543. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4544. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4545. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4546. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4547. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4548. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4549. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4550. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4551. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4552. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4553. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4554. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4555. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4556. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4557. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4558. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4559. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4560. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4561. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4562. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4563. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4564. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4565. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4566. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4567. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4568. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4569. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4570. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4571. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4572. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4573. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4574. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4575. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4576. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4577. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4578. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4579. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4580. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4581. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4582. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4583. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4584. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4585. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4586. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4587. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4588. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4589. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4590. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4591. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4592. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4593. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4594. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4595. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4596. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4597. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4598. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4599. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4600. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4601. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4602. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4603. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4604. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4605. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4606. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4607. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4608. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4609. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4610. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4611. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4612. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4613. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4614. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4615. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4616. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4617. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4618. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4619. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4620. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4621. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4622. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4623. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4624. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4625. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4626. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4627. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4628. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4629. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4630. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4631. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4632. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4633. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4634. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4635. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4636. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4637. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4638. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4639. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4640. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4641. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4642. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4643. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4644. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4645. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4646. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4647. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4648. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4649. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4650. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4651. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4652. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4653. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4654. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4655. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4656. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4657. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4658. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4659. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4660. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4661. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4662. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4663. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4664. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4665. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4666. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4667. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4668. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4669. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4670. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4671. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4672. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4673. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4674. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4675. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4676. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4677. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4678. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4679. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4680. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4681. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4682. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4683. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4684. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4685. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4686. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4687. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4688. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4689. };
  4690. static u32 tg3TsoFwRodata[] = {
  4691. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4692. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4693. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4694. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4695. 0x00000000,
  4696. };
  4697. static u32 tg3TsoFwData[] = {
  4698. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4699. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4700. 0x00000000,
  4701. };
  4702. /* 5705 needs a special version of the TSO firmware. */
  4703. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4704. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4705. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4706. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4707. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4708. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4709. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4710. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4711. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4712. #define TG3_TSO5_FW_DATA_LEN 0x20
  4713. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4714. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4715. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4716. #define TG3_TSO5_FW_BSS_LEN 0x88
  4717. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4718. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4719. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4720. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4721. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4722. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4723. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4724. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4725. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4726. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4727. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4728. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4729. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4730. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4731. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4732. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4733. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4734. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4735. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4736. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4737. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4738. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4739. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4740. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4741. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4742. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4743. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4744. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4745. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4746. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4747. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4748. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4749. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4750. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4751. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4752. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4753. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4754. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4755. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4756. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4757. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4758. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4759. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4760. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4761. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4762. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4763. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4764. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4765. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4766. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4767. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4768. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4769. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4770. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4771. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4772. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4773. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4774. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4775. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4776. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4777. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4778. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4779. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4780. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4781. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4782. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4783. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4784. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4785. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4786. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4787. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4788. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4789. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4790. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4791. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4792. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4793. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4794. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4795. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4796. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4797. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4798. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4799. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4800. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4801. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4802. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4803. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4804. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4805. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4806. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4807. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4808. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4809. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4810. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4811. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4812. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4813. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4814. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4815. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4816. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4817. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4818. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4819. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4820. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4821. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4822. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4823. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4824. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4825. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4826. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4827. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4828. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4829. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4830. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4831. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4832. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4833. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4834. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4835. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4836. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4837. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4838. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4839. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4840. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4841. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4842. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4843. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4844. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4845. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4846. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4847. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4848. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4849. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4850. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4851. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4852. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4853. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4854. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4855. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4856. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4857. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4858. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4859. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4860. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4861. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4862. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4863. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4864. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4865. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4866. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4867. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4868. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4869. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4870. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4871. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4872. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4873. 0x00000000, 0x00000000, 0x00000000,
  4874. };
  4875. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4876. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4877. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4878. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4879. 0x00000000, 0x00000000, 0x00000000,
  4880. };
  4881. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4882. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4883. 0x00000000, 0x00000000, 0x00000000,
  4884. };
  4885. /* tp->lock is held. */
  4886. static int tg3_load_tso_firmware(struct tg3 *tp)
  4887. {
  4888. struct fw_info info;
  4889. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4890. int err, i;
  4891. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4892. return 0;
  4893. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4894. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4895. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4896. info.text_data = &tg3Tso5FwText[0];
  4897. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4898. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4899. info.rodata_data = &tg3Tso5FwRodata[0];
  4900. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4901. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4902. info.data_data = &tg3Tso5FwData[0];
  4903. cpu_base = RX_CPU_BASE;
  4904. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4905. cpu_scratch_size = (info.text_len +
  4906. info.rodata_len +
  4907. info.data_len +
  4908. TG3_TSO5_FW_SBSS_LEN +
  4909. TG3_TSO5_FW_BSS_LEN);
  4910. } else {
  4911. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4912. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4913. info.text_data = &tg3TsoFwText[0];
  4914. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4915. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4916. info.rodata_data = &tg3TsoFwRodata[0];
  4917. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4918. info.data_len = TG3_TSO_FW_DATA_LEN;
  4919. info.data_data = &tg3TsoFwData[0];
  4920. cpu_base = TX_CPU_BASE;
  4921. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4922. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4923. }
  4924. err = tg3_load_firmware_cpu(tp, cpu_base,
  4925. cpu_scratch_base, cpu_scratch_size,
  4926. &info);
  4927. if (err)
  4928. return err;
  4929. /* Now startup the cpu. */
  4930. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4931. tw32_f(cpu_base + CPU_PC, info.text_base);
  4932. for (i = 0; i < 5; i++) {
  4933. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4934. break;
  4935. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4936. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4937. tw32_f(cpu_base + CPU_PC, info.text_base);
  4938. udelay(1000);
  4939. }
  4940. if (i >= 5) {
  4941. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4942. "to set CPU PC, is %08x should be %08x\n",
  4943. tp->dev->name, tr32(cpu_base + CPU_PC),
  4944. info.text_base);
  4945. return -ENODEV;
  4946. }
  4947. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4948. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4949. return 0;
  4950. }
  4951. #endif /* TG3_TSO_SUPPORT != 0 */
  4952. /* tp->lock is held. */
  4953. static void __tg3_set_mac_addr(struct tg3 *tp)
  4954. {
  4955. u32 addr_high, addr_low;
  4956. int i;
  4957. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4958. tp->dev->dev_addr[1]);
  4959. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4960. (tp->dev->dev_addr[3] << 16) |
  4961. (tp->dev->dev_addr[4] << 8) |
  4962. (tp->dev->dev_addr[5] << 0));
  4963. for (i = 0; i < 4; i++) {
  4964. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4965. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4966. }
  4967. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4968. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4969. for (i = 0; i < 12; i++) {
  4970. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4971. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4972. }
  4973. }
  4974. addr_high = (tp->dev->dev_addr[0] +
  4975. tp->dev->dev_addr[1] +
  4976. tp->dev->dev_addr[2] +
  4977. tp->dev->dev_addr[3] +
  4978. tp->dev->dev_addr[4] +
  4979. tp->dev->dev_addr[5]) &
  4980. TX_BACKOFF_SEED_MASK;
  4981. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4982. }
  4983. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4984. {
  4985. struct tg3 *tp = netdev_priv(dev);
  4986. struct sockaddr *addr = p;
  4987. if (!is_valid_ether_addr(addr->sa_data))
  4988. return -EINVAL;
  4989. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4990. if (!netif_running(dev))
  4991. return 0;
  4992. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4993. /* Reset chip so that ASF can re-init any MAC addresses it
  4994. * needs.
  4995. */
  4996. tg3_netif_stop(tp);
  4997. tg3_full_lock(tp, 1);
  4998. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4999. tg3_init_hw(tp, 0);
  5000. tg3_netif_start(tp);
  5001. tg3_full_unlock(tp);
  5002. } else {
  5003. spin_lock_bh(&tp->lock);
  5004. __tg3_set_mac_addr(tp);
  5005. spin_unlock_bh(&tp->lock);
  5006. }
  5007. return 0;
  5008. }
  5009. /* tp->lock is held. */
  5010. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5011. dma_addr_t mapping, u32 maxlen_flags,
  5012. u32 nic_addr)
  5013. {
  5014. tg3_write_mem(tp,
  5015. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5016. ((u64) mapping >> 32));
  5017. tg3_write_mem(tp,
  5018. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5019. ((u64) mapping & 0xffffffff));
  5020. tg3_write_mem(tp,
  5021. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5022. maxlen_flags);
  5023. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5024. tg3_write_mem(tp,
  5025. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5026. nic_addr);
  5027. }
  5028. static void __tg3_set_rx_mode(struct net_device *);
  5029. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5030. {
  5031. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5032. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5033. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5034. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5035. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5036. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5037. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5038. }
  5039. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5040. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5041. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5042. u32 val = ec->stats_block_coalesce_usecs;
  5043. if (!netif_carrier_ok(tp->dev))
  5044. val = 0;
  5045. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5046. }
  5047. }
  5048. /* tp->lock is held. */
  5049. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5050. {
  5051. u32 val, rdmac_mode;
  5052. int i, err, limit;
  5053. tg3_disable_ints(tp);
  5054. tg3_stop_fw(tp);
  5055. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5056. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5057. tg3_abort_hw(tp, 1);
  5058. }
  5059. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) && reset_phy)
  5060. tg3_phy_reset(tp);
  5061. err = tg3_chip_reset(tp);
  5062. if (err)
  5063. return err;
  5064. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5065. /* This works around an issue with Athlon chipsets on
  5066. * B3 tigon3 silicon. This bit has no effect on any
  5067. * other revision. But do not set this on PCI Express
  5068. * chips.
  5069. */
  5070. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5071. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5072. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5073. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5074. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5075. val = tr32(TG3PCI_PCISTATE);
  5076. val |= PCISTATE_RETRY_SAME_DMA;
  5077. tw32(TG3PCI_PCISTATE, val);
  5078. }
  5079. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5080. /* Enable some hw fixes. */
  5081. val = tr32(TG3PCI_MSI_DATA);
  5082. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5083. tw32(TG3PCI_MSI_DATA, val);
  5084. }
  5085. /* Descriptor ring init may make accesses to the
  5086. * NIC SRAM area to setup the TX descriptors, so we
  5087. * can only do this after the hardware has been
  5088. * successfully reset.
  5089. */
  5090. tg3_init_rings(tp);
  5091. /* This value is determined during the probe time DMA
  5092. * engine test, tg3_test_dma.
  5093. */
  5094. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5095. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5096. GRC_MODE_4X_NIC_SEND_RINGS |
  5097. GRC_MODE_NO_TX_PHDR_CSUM |
  5098. GRC_MODE_NO_RX_PHDR_CSUM);
  5099. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5100. /* Pseudo-header checksum is done by hardware logic and not
  5101. * the offload processers, so make the chip do the pseudo-
  5102. * header checksums on receive. For transmit it is more
  5103. * convenient to do the pseudo-header checksum in software
  5104. * as Linux does that on transmit for us in all cases.
  5105. */
  5106. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5107. tw32(GRC_MODE,
  5108. tp->grc_mode |
  5109. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5110. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5111. val = tr32(GRC_MISC_CFG);
  5112. val &= ~0xff;
  5113. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5114. tw32(GRC_MISC_CFG, val);
  5115. /* Initialize MBUF/DESC pool. */
  5116. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5117. /* Do nothing. */
  5118. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5119. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5120. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5121. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5122. else
  5123. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5124. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5125. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5126. }
  5127. #if TG3_TSO_SUPPORT != 0
  5128. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5129. int fw_len;
  5130. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5131. TG3_TSO5_FW_RODATA_LEN +
  5132. TG3_TSO5_FW_DATA_LEN +
  5133. TG3_TSO5_FW_SBSS_LEN +
  5134. TG3_TSO5_FW_BSS_LEN);
  5135. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5136. tw32(BUFMGR_MB_POOL_ADDR,
  5137. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5138. tw32(BUFMGR_MB_POOL_SIZE,
  5139. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5140. }
  5141. #endif
  5142. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5143. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5144. tp->bufmgr_config.mbuf_read_dma_low_water);
  5145. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5146. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5147. tw32(BUFMGR_MB_HIGH_WATER,
  5148. tp->bufmgr_config.mbuf_high_water);
  5149. } else {
  5150. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5151. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5152. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5153. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5154. tw32(BUFMGR_MB_HIGH_WATER,
  5155. tp->bufmgr_config.mbuf_high_water_jumbo);
  5156. }
  5157. tw32(BUFMGR_DMA_LOW_WATER,
  5158. tp->bufmgr_config.dma_low_water);
  5159. tw32(BUFMGR_DMA_HIGH_WATER,
  5160. tp->bufmgr_config.dma_high_water);
  5161. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5162. for (i = 0; i < 2000; i++) {
  5163. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5164. break;
  5165. udelay(10);
  5166. }
  5167. if (i >= 2000) {
  5168. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5169. tp->dev->name);
  5170. return -ENODEV;
  5171. }
  5172. /* Setup replenish threshold. */
  5173. val = tp->rx_pending / 8;
  5174. if (val == 0)
  5175. val = 1;
  5176. else if (val > tp->rx_std_max_post)
  5177. val = tp->rx_std_max_post;
  5178. tw32(RCVBDI_STD_THRESH, val);
  5179. /* Initialize TG3_BDINFO's at:
  5180. * RCVDBDI_STD_BD: standard eth size rx ring
  5181. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5182. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5183. *
  5184. * like so:
  5185. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5186. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5187. * ring attribute flags
  5188. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5189. *
  5190. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5191. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5192. *
  5193. * The size of each ring is fixed in the firmware, but the location is
  5194. * configurable.
  5195. */
  5196. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5197. ((u64) tp->rx_std_mapping >> 32));
  5198. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5199. ((u64) tp->rx_std_mapping & 0xffffffff));
  5200. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5201. NIC_SRAM_RX_BUFFER_DESC);
  5202. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5203. * configs on 5705.
  5204. */
  5205. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5206. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5207. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5208. } else {
  5209. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5210. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5211. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5212. BDINFO_FLAGS_DISABLED);
  5213. /* Setup replenish threshold. */
  5214. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5215. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5216. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5217. ((u64) tp->rx_jumbo_mapping >> 32));
  5218. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5219. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5220. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5221. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5222. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5223. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5224. } else {
  5225. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5226. BDINFO_FLAGS_DISABLED);
  5227. }
  5228. }
  5229. /* There is only one send ring on 5705/5750, no need to explicitly
  5230. * disable the others.
  5231. */
  5232. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5233. /* Clear out send RCB ring in SRAM. */
  5234. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5235. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5236. BDINFO_FLAGS_DISABLED);
  5237. }
  5238. tp->tx_prod = 0;
  5239. tp->tx_cons = 0;
  5240. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5241. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5242. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5243. tp->tx_desc_mapping,
  5244. (TG3_TX_RING_SIZE <<
  5245. BDINFO_FLAGS_MAXLEN_SHIFT),
  5246. NIC_SRAM_TX_BUFFER_DESC);
  5247. /* There is only one receive return ring on 5705/5750, no need
  5248. * to explicitly disable the others.
  5249. */
  5250. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5251. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5252. i += TG3_BDINFO_SIZE) {
  5253. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5254. BDINFO_FLAGS_DISABLED);
  5255. }
  5256. }
  5257. tp->rx_rcb_ptr = 0;
  5258. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5259. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5260. tp->rx_rcb_mapping,
  5261. (TG3_RX_RCB_RING_SIZE(tp) <<
  5262. BDINFO_FLAGS_MAXLEN_SHIFT),
  5263. 0);
  5264. tp->rx_std_ptr = tp->rx_pending;
  5265. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5266. tp->rx_std_ptr);
  5267. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5268. tp->rx_jumbo_pending : 0;
  5269. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5270. tp->rx_jumbo_ptr);
  5271. /* Initialize MAC address and backoff seed. */
  5272. __tg3_set_mac_addr(tp);
  5273. /* MTU + ethernet header + FCS + optional VLAN tag */
  5274. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5275. /* The slot time is changed by tg3_setup_phy if we
  5276. * run at gigabit with half duplex.
  5277. */
  5278. tw32(MAC_TX_LENGTHS,
  5279. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5280. (6 << TX_LENGTHS_IPG_SHIFT) |
  5281. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5282. /* Receive rules. */
  5283. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5284. tw32(RCVLPC_CONFIG, 0x0181);
  5285. /* Calculate RDMAC_MODE setting early, we need it to determine
  5286. * the RCVLPC_STATE_ENABLE mask.
  5287. */
  5288. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5289. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5290. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5291. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5292. RDMAC_MODE_LNGREAD_ENAB);
  5293. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5294. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  5295. /* If statement applies to 5705 and 5750 PCI devices only */
  5296. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5297. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5298. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5299. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5300. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5301. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5302. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5303. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5304. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5305. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5306. }
  5307. }
  5308. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5309. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5310. #if TG3_TSO_SUPPORT != 0
  5311. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5312. rdmac_mode |= (1 << 27);
  5313. #endif
  5314. /* Receive/send statistics. */
  5315. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5316. val = tr32(RCVLPC_STATS_ENABLE);
  5317. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5318. tw32(RCVLPC_STATS_ENABLE, val);
  5319. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5320. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5321. val = tr32(RCVLPC_STATS_ENABLE);
  5322. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5323. tw32(RCVLPC_STATS_ENABLE, val);
  5324. } else {
  5325. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5326. }
  5327. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5328. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5329. tw32(SNDDATAI_STATSCTRL,
  5330. (SNDDATAI_SCTRL_ENABLE |
  5331. SNDDATAI_SCTRL_FASTUPD));
  5332. /* Setup host coalescing engine. */
  5333. tw32(HOSTCC_MODE, 0);
  5334. for (i = 0; i < 2000; i++) {
  5335. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5336. break;
  5337. udelay(10);
  5338. }
  5339. __tg3_set_coalesce(tp, &tp->coal);
  5340. /* set status block DMA address */
  5341. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5342. ((u64) tp->status_mapping >> 32));
  5343. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5344. ((u64) tp->status_mapping & 0xffffffff));
  5345. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5346. /* Status/statistics block address. See tg3_timer,
  5347. * the tg3_periodic_fetch_stats call there, and
  5348. * tg3_get_stats to see how this works for 5705/5750 chips.
  5349. */
  5350. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5351. ((u64) tp->stats_mapping >> 32));
  5352. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5353. ((u64) tp->stats_mapping & 0xffffffff));
  5354. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5355. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5356. }
  5357. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5358. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5359. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5360. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5361. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5362. /* Clear statistics/status block in chip, and status block in ram. */
  5363. for (i = NIC_SRAM_STATS_BLK;
  5364. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5365. i += sizeof(u32)) {
  5366. tg3_write_mem(tp, i, 0);
  5367. udelay(40);
  5368. }
  5369. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5370. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5371. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5372. /* reset to prevent losing 1st rx packet intermittently */
  5373. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5374. udelay(10);
  5375. }
  5376. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5377. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5378. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5379. udelay(40);
  5380. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5381. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  5382. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5383. * whether used as inputs or outputs, are set by boot code after
  5384. * reset.
  5385. */
  5386. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  5387. u32 gpio_mask;
  5388. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  5389. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5390. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5391. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5392. GRC_LCLCTRL_GPIO_OUTPUT3;
  5393. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5394. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5395. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5396. /* GPIO1 must be driven high for eeprom write protect */
  5397. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5398. GRC_LCLCTRL_GPIO_OUTPUT1);
  5399. }
  5400. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5401. udelay(100);
  5402. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5403. tp->last_tag = 0;
  5404. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5405. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5406. udelay(40);
  5407. }
  5408. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5409. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5410. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5411. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5412. WDMAC_MODE_LNGREAD_ENAB);
  5413. /* If statement applies to 5705 and 5750 PCI devices only */
  5414. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5415. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5416. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5417. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5418. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5419. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5420. /* nothing */
  5421. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5422. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5423. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5424. val |= WDMAC_MODE_RX_ACCEL;
  5425. }
  5426. }
  5427. /* Enable host coalescing bug fix */
  5428. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5429. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787))
  5430. val |= (1 << 29);
  5431. tw32_f(WDMAC_MODE, val);
  5432. udelay(40);
  5433. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5434. val = tr32(TG3PCI_X_CAPS);
  5435. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5436. val &= ~PCIX_CAPS_BURST_MASK;
  5437. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5438. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5439. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5440. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5441. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5442. val |= (tp->split_mode_max_reqs <<
  5443. PCIX_CAPS_SPLIT_SHIFT);
  5444. }
  5445. tw32(TG3PCI_X_CAPS, val);
  5446. }
  5447. tw32_f(RDMAC_MODE, rdmac_mode);
  5448. udelay(40);
  5449. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5450. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5451. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5452. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5453. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5454. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5455. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5456. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5457. #if TG3_TSO_SUPPORT != 0
  5458. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5459. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5460. #endif
  5461. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5462. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5463. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5464. err = tg3_load_5701_a0_firmware_fix(tp);
  5465. if (err)
  5466. return err;
  5467. }
  5468. #if TG3_TSO_SUPPORT != 0
  5469. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5470. err = tg3_load_tso_firmware(tp);
  5471. if (err)
  5472. return err;
  5473. }
  5474. #endif
  5475. tp->tx_mode = TX_MODE_ENABLE;
  5476. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5477. udelay(100);
  5478. tp->rx_mode = RX_MODE_ENABLE;
  5479. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5480. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5481. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5482. udelay(10);
  5483. if (tp->link_config.phy_is_low_power) {
  5484. tp->link_config.phy_is_low_power = 0;
  5485. tp->link_config.speed = tp->link_config.orig_speed;
  5486. tp->link_config.duplex = tp->link_config.orig_duplex;
  5487. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5488. }
  5489. tp->mi_mode = MAC_MI_MODE_BASE;
  5490. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5491. udelay(80);
  5492. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5493. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5494. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5495. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5496. udelay(10);
  5497. }
  5498. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5499. udelay(10);
  5500. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5501. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5502. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5503. /* Set drive transmission level to 1.2V */
  5504. /* only if the signal pre-emphasis bit is not set */
  5505. val = tr32(MAC_SERDES_CFG);
  5506. val &= 0xfffff000;
  5507. val |= 0x880;
  5508. tw32(MAC_SERDES_CFG, val);
  5509. }
  5510. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5511. tw32(MAC_SERDES_CFG, 0x616000);
  5512. }
  5513. /* Prevent chip from dropping frames when flow control
  5514. * is enabled.
  5515. */
  5516. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5518. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5519. /* Use hardware link auto-negotiation */
  5520. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5521. }
  5522. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5523. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5524. u32 tmp;
  5525. tmp = tr32(SERDES_RX_CTRL);
  5526. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5527. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5528. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5529. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5530. }
  5531. err = tg3_setup_phy(tp, reset_phy);
  5532. if (err)
  5533. return err;
  5534. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5535. u32 tmp;
  5536. /* Clear CRC stats. */
  5537. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5538. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5539. tg3_readphy(tp, 0x14, &tmp);
  5540. }
  5541. }
  5542. __tg3_set_rx_mode(tp->dev);
  5543. /* Initialize receive rules. */
  5544. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5545. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5546. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5547. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5548. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5549. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5550. limit = 8;
  5551. else
  5552. limit = 16;
  5553. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5554. limit -= 4;
  5555. switch (limit) {
  5556. case 16:
  5557. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5558. case 15:
  5559. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5560. case 14:
  5561. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5562. case 13:
  5563. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5564. case 12:
  5565. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5566. case 11:
  5567. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5568. case 10:
  5569. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5570. case 9:
  5571. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5572. case 8:
  5573. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5574. case 7:
  5575. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5576. case 6:
  5577. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5578. case 5:
  5579. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5580. case 4:
  5581. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5582. case 3:
  5583. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5584. case 2:
  5585. case 1:
  5586. default:
  5587. break;
  5588. };
  5589. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5590. return 0;
  5591. }
  5592. /* Called at device open time to get the chip ready for
  5593. * packet processing. Invoked with tp->lock held.
  5594. */
  5595. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  5596. {
  5597. int err;
  5598. /* Force the chip into D0. */
  5599. err = tg3_set_power_state(tp, PCI_D0);
  5600. if (err)
  5601. goto out;
  5602. tg3_switch_clocks(tp);
  5603. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5604. err = tg3_reset_hw(tp, reset_phy);
  5605. out:
  5606. return err;
  5607. }
  5608. #define TG3_STAT_ADD32(PSTAT, REG) \
  5609. do { u32 __val = tr32(REG); \
  5610. (PSTAT)->low += __val; \
  5611. if ((PSTAT)->low < __val) \
  5612. (PSTAT)->high += 1; \
  5613. } while (0)
  5614. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5615. {
  5616. struct tg3_hw_stats *sp = tp->hw_stats;
  5617. if (!netif_carrier_ok(tp->dev))
  5618. return;
  5619. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5620. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5621. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5622. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5623. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5624. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5625. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5626. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5627. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5628. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5629. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5630. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5631. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5632. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5633. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5634. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5635. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5636. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5637. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5638. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5639. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5640. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5641. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5642. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5643. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5644. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5645. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5646. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  5647. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  5648. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  5649. }
  5650. static void tg3_timer(unsigned long __opaque)
  5651. {
  5652. struct tg3 *tp = (struct tg3 *) __opaque;
  5653. if (tp->irq_sync)
  5654. goto restart_timer;
  5655. spin_lock(&tp->lock);
  5656. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5657. /* All of this garbage is because when using non-tagged
  5658. * IRQ status the mailbox/status_block protocol the chip
  5659. * uses with the cpu is race prone.
  5660. */
  5661. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5662. tw32(GRC_LOCAL_CTRL,
  5663. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5664. } else {
  5665. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5666. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5667. }
  5668. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5669. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5670. spin_unlock(&tp->lock);
  5671. schedule_work(&tp->reset_task);
  5672. return;
  5673. }
  5674. }
  5675. /* This part only runs once per second. */
  5676. if (!--tp->timer_counter) {
  5677. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5678. tg3_periodic_fetch_stats(tp);
  5679. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5680. u32 mac_stat;
  5681. int phy_event;
  5682. mac_stat = tr32(MAC_STATUS);
  5683. phy_event = 0;
  5684. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5685. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5686. phy_event = 1;
  5687. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5688. phy_event = 1;
  5689. if (phy_event)
  5690. tg3_setup_phy(tp, 0);
  5691. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5692. u32 mac_stat = tr32(MAC_STATUS);
  5693. int need_setup = 0;
  5694. if (netif_carrier_ok(tp->dev) &&
  5695. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5696. need_setup = 1;
  5697. }
  5698. if (! netif_carrier_ok(tp->dev) &&
  5699. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5700. MAC_STATUS_SIGNAL_DET))) {
  5701. need_setup = 1;
  5702. }
  5703. if (need_setup) {
  5704. tw32_f(MAC_MODE,
  5705. (tp->mac_mode &
  5706. ~MAC_MODE_PORT_MODE_MASK));
  5707. udelay(40);
  5708. tw32_f(MAC_MODE, tp->mac_mode);
  5709. udelay(40);
  5710. tg3_setup_phy(tp, 0);
  5711. }
  5712. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5713. tg3_serdes_parallel_detect(tp);
  5714. tp->timer_counter = tp->timer_multiplier;
  5715. }
  5716. /* Heartbeat is only sent once every 2 seconds. */
  5717. if (!--tp->asf_counter) {
  5718. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5719. u32 val;
  5720. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  5721. FWCMD_NICDRV_ALIVE2);
  5722. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5723. /* 5 seconds timeout */
  5724. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5725. val = tr32(GRC_RX_CPU_EVENT);
  5726. val |= (1 << 14);
  5727. tw32(GRC_RX_CPU_EVENT, val);
  5728. }
  5729. tp->asf_counter = tp->asf_multiplier;
  5730. }
  5731. spin_unlock(&tp->lock);
  5732. restart_timer:
  5733. tp->timer.expires = jiffies + tp->timer_offset;
  5734. add_timer(&tp->timer);
  5735. }
  5736. static int tg3_request_irq(struct tg3 *tp)
  5737. {
  5738. irqreturn_t (*fn)(int, void *, struct pt_regs *);
  5739. unsigned long flags;
  5740. struct net_device *dev = tp->dev;
  5741. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5742. fn = tg3_msi;
  5743. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  5744. fn = tg3_msi_1shot;
  5745. flags = IRQF_SAMPLE_RANDOM;
  5746. } else {
  5747. fn = tg3_interrupt;
  5748. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5749. fn = tg3_interrupt_tagged;
  5750. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  5751. }
  5752. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  5753. }
  5754. static int tg3_test_interrupt(struct tg3 *tp)
  5755. {
  5756. struct net_device *dev = tp->dev;
  5757. int err, i;
  5758. u32 int_mbox = 0;
  5759. if (!netif_running(dev))
  5760. return -ENODEV;
  5761. tg3_disable_ints(tp);
  5762. free_irq(tp->pdev->irq, dev);
  5763. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5764. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  5765. if (err)
  5766. return err;
  5767. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5768. tg3_enable_ints(tp);
  5769. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5770. HOSTCC_MODE_NOW);
  5771. for (i = 0; i < 5; i++) {
  5772. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5773. TG3_64BIT_REG_LOW);
  5774. if (int_mbox != 0)
  5775. break;
  5776. msleep(10);
  5777. }
  5778. tg3_disable_ints(tp);
  5779. free_irq(tp->pdev->irq, dev);
  5780. err = tg3_request_irq(tp);
  5781. if (err)
  5782. return err;
  5783. if (int_mbox != 0)
  5784. return 0;
  5785. return -EIO;
  5786. }
  5787. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5788. * successfully restored
  5789. */
  5790. static int tg3_test_msi(struct tg3 *tp)
  5791. {
  5792. struct net_device *dev = tp->dev;
  5793. int err;
  5794. u16 pci_cmd;
  5795. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5796. return 0;
  5797. /* Turn off SERR reporting in case MSI terminates with Master
  5798. * Abort.
  5799. */
  5800. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5801. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5802. pci_cmd & ~PCI_COMMAND_SERR);
  5803. err = tg3_test_interrupt(tp);
  5804. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5805. if (!err)
  5806. return 0;
  5807. /* other failures */
  5808. if (err != -EIO)
  5809. return err;
  5810. /* MSI test failed, go back to INTx mode */
  5811. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5812. "switching to INTx mode. Please report this failure to "
  5813. "the PCI maintainer and include system chipset information.\n",
  5814. tp->dev->name);
  5815. free_irq(tp->pdev->irq, dev);
  5816. pci_disable_msi(tp->pdev);
  5817. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5818. err = tg3_request_irq(tp);
  5819. if (err)
  5820. return err;
  5821. /* Need to reset the chip because the MSI cycle may have terminated
  5822. * with Master Abort.
  5823. */
  5824. tg3_full_lock(tp, 1);
  5825. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5826. err = tg3_init_hw(tp, 1);
  5827. tg3_full_unlock(tp);
  5828. if (err)
  5829. free_irq(tp->pdev->irq, dev);
  5830. return err;
  5831. }
  5832. static int tg3_open(struct net_device *dev)
  5833. {
  5834. struct tg3 *tp = netdev_priv(dev);
  5835. int err;
  5836. tg3_full_lock(tp, 0);
  5837. err = tg3_set_power_state(tp, PCI_D0);
  5838. if (err)
  5839. return err;
  5840. tg3_disable_ints(tp);
  5841. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5842. tg3_full_unlock(tp);
  5843. /* The placement of this call is tied
  5844. * to the setup and use of Host TX descriptors.
  5845. */
  5846. err = tg3_alloc_consistent(tp);
  5847. if (err)
  5848. return err;
  5849. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5850. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5851. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX) &&
  5852. !((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) &&
  5853. (tp->pdev_peer == tp->pdev))) {
  5854. /* All MSI supporting chips should support tagged
  5855. * status. Assert that this is the case.
  5856. */
  5857. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5858. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5859. "Not using MSI.\n", tp->dev->name);
  5860. } else if (pci_enable_msi(tp->pdev) == 0) {
  5861. u32 msi_mode;
  5862. msi_mode = tr32(MSGINT_MODE);
  5863. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5864. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5865. }
  5866. }
  5867. err = tg3_request_irq(tp);
  5868. if (err) {
  5869. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5870. pci_disable_msi(tp->pdev);
  5871. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5872. }
  5873. tg3_free_consistent(tp);
  5874. return err;
  5875. }
  5876. tg3_full_lock(tp, 0);
  5877. err = tg3_init_hw(tp, 1);
  5878. if (err) {
  5879. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5880. tg3_free_rings(tp);
  5881. } else {
  5882. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5883. tp->timer_offset = HZ;
  5884. else
  5885. tp->timer_offset = HZ / 10;
  5886. BUG_ON(tp->timer_offset > HZ);
  5887. tp->timer_counter = tp->timer_multiplier =
  5888. (HZ / tp->timer_offset);
  5889. tp->asf_counter = tp->asf_multiplier =
  5890. ((HZ / tp->timer_offset) * 2);
  5891. init_timer(&tp->timer);
  5892. tp->timer.expires = jiffies + tp->timer_offset;
  5893. tp->timer.data = (unsigned long) tp;
  5894. tp->timer.function = tg3_timer;
  5895. }
  5896. tg3_full_unlock(tp);
  5897. if (err) {
  5898. free_irq(tp->pdev->irq, dev);
  5899. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5900. pci_disable_msi(tp->pdev);
  5901. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5902. }
  5903. tg3_free_consistent(tp);
  5904. return err;
  5905. }
  5906. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5907. err = tg3_test_msi(tp);
  5908. if (err) {
  5909. tg3_full_lock(tp, 0);
  5910. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5911. pci_disable_msi(tp->pdev);
  5912. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5913. }
  5914. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5915. tg3_free_rings(tp);
  5916. tg3_free_consistent(tp);
  5917. tg3_full_unlock(tp);
  5918. return err;
  5919. }
  5920. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5921. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  5922. u32 val = tr32(0x7c04);
  5923. tw32(0x7c04, val | (1 << 29));
  5924. }
  5925. }
  5926. }
  5927. tg3_full_lock(tp, 0);
  5928. add_timer(&tp->timer);
  5929. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5930. tg3_enable_ints(tp);
  5931. tg3_full_unlock(tp);
  5932. netif_start_queue(dev);
  5933. return 0;
  5934. }
  5935. #if 0
  5936. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5937. {
  5938. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5939. u16 val16;
  5940. int i;
  5941. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5942. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5943. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5944. val16, val32);
  5945. /* MAC block */
  5946. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5947. tr32(MAC_MODE), tr32(MAC_STATUS));
  5948. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5949. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5950. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5951. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5952. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5953. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5954. /* Send data initiator control block */
  5955. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5956. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5957. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5958. tr32(SNDDATAI_STATSCTRL));
  5959. /* Send data completion control block */
  5960. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5961. /* Send BD ring selector block */
  5962. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5963. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5964. /* Send BD initiator control block */
  5965. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5966. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5967. /* Send BD completion control block */
  5968. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5969. /* Receive list placement control block */
  5970. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5971. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5972. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5973. tr32(RCVLPC_STATSCTRL));
  5974. /* Receive data and receive BD initiator control block */
  5975. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5976. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5977. /* Receive data completion control block */
  5978. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5979. tr32(RCVDCC_MODE));
  5980. /* Receive BD initiator control block */
  5981. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5982. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5983. /* Receive BD completion control block */
  5984. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5985. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5986. /* Receive list selector control block */
  5987. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5988. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5989. /* Mbuf cluster free block */
  5990. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5991. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5992. /* Host coalescing control block */
  5993. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5994. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5995. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5996. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5997. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5998. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5999. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6000. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6001. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6002. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6003. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6004. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6005. /* Memory arbiter control block */
  6006. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6007. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6008. /* Buffer manager control block */
  6009. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6010. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6011. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6012. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6013. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6014. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6015. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6016. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6017. /* Read DMA control block */
  6018. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6019. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6020. /* Write DMA control block */
  6021. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6022. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6023. /* DMA completion block */
  6024. printk("DEBUG: DMAC_MODE[%08x]\n",
  6025. tr32(DMAC_MODE));
  6026. /* GRC block */
  6027. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6028. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6029. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6030. tr32(GRC_LOCAL_CTRL));
  6031. /* TG3_BDINFOs */
  6032. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6033. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6034. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6035. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6036. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6037. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6038. tr32(RCVDBDI_STD_BD + 0x0),
  6039. tr32(RCVDBDI_STD_BD + 0x4),
  6040. tr32(RCVDBDI_STD_BD + 0x8),
  6041. tr32(RCVDBDI_STD_BD + 0xc));
  6042. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6043. tr32(RCVDBDI_MINI_BD + 0x0),
  6044. tr32(RCVDBDI_MINI_BD + 0x4),
  6045. tr32(RCVDBDI_MINI_BD + 0x8),
  6046. tr32(RCVDBDI_MINI_BD + 0xc));
  6047. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6048. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6049. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6050. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6051. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6052. val32, val32_2, val32_3, val32_4);
  6053. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6054. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6055. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6056. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6057. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6058. val32, val32_2, val32_3, val32_4);
  6059. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6060. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6061. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6062. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6063. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6064. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6065. val32, val32_2, val32_3, val32_4, val32_5);
  6066. /* SW status block */
  6067. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6068. tp->hw_status->status,
  6069. tp->hw_status->status_tag,
  6070. tp->hw_status->rx_jumbo_consumer,
  6071. tp->hw_status->rx_consumer,
  6072. tp->hw_status->rx_mini_consumer,
  6073. tp->hw_status->idx[0].rx_producer,
  6074. tp->hw_status->idx[0].tx_consumer);
  6075. /* SW statistics block */
  6076. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6077. ((u32 *)tp->hw_stats)[0],
  6078. ((u32 *)tp->hw_stats)[1],
  6079. ((u32 *)tp->hw_stats)[2],
  6080. ((u32 *)tp->hw_stats)[3]);
  6081. /* Mailboxes */
  6082. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6083. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6084. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6085. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6086. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6087. /* NIC side send descriptors. */
  6088. for (i = 0; i < 6; i++) {
  6089. unsigned long txd;
  6090. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6091. + (i * sizeof(struct tg3_tx_buffer_desc));
  6092. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6093. i,
  6094. readl(txd + 0x0), readl(txd + 0x4),
  6095. readl(txd + 0x8), readl(txd + 0xc));
  6096. }
  6097. /* NIC side RX descriptors. */
  6098. for (i = 0; i < 6; i++) {
  6099. unsigned long rxd;
  6100. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6101. + (i * sizeof(struct tg3_rx_buffer_desc));
  6102. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6103. i,
  6104. readl(rxd + 0x0), readl(rxd + 0x4),
  6105. readl(rxd + 0x8), readl(rxd + 0xc));
  6106. rxd += (4 * sizeof(u32));
  6107. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6108. i,
  6109. readl(rxd + 0x0), readl(rxd + 0x4),
  6110. readl(rxd + 0x8), readl(rxd + 0xc));
  6111. }
  6112. for (i = 0; i < 6; i++) {
  6113. unsigned long rxd;
  6114. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6115. + (i * sizeof(struct tg3_rx_buffer_desc));
  6116. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6117. i,
  6118. readl(rxd + 0x0), readl(rxd + 0x4),
  6119. readl(rxd + 0x8), readl(rxd + 0xc));
  6120. rxd += (4 * sizeof(u32));
  6121. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6122. i,
  6123. readl(rxd + 0x0), readl(rxd + 0x4),
  6124. readl(rxd + 0x8), readl(rxd + 0xc));
  6125. }
  6126. }
  6127. #endif
  6128. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6129. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6130. static int tg3_close(struct net_device *dev)
  6131. {
  6132. struct tg3 *tp = netdev_priv(dev);
  6133. /* Calling flush_scheduled_work() may deadlock because
  6134. * linkwatch_event() may be on the workqueue and it will try to get
  6135. * the rtnl_lock which we are holding.
  6136. */
  6137. while (tp->tg3_flags & TG3_FLAG_IN_RESET_TASK)
  6138. msleep(1);
  6139. netif_stop_queue(dev);
  6140. del_timer_sync(&tp->timer);
  6141. tg3_full_lock(tp, 1);
  6142. #if 0
  6143. tg3_dump_state(tp);
  6144. #endif
  6145. tg3_disable_ints(tp);
  6146. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6147. tg3_free_rings(tp);
  6148. tp->tg3_flags &=
  6149. ~(TG3_FLAG_INIT_COMPLETE |
  6150. TG3_FLAG_GOT_SERDES_FLOWCTL);
  6151. tg3_full_unlock(tp);
  6152. free_irq(tp->pdev->irq, dev);
  6153. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6154. pci_disable_msi(tp->pdev);
  6155. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6156. }
  6157. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6158. sizeof(tp->net_stats_prev));
  6159. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6160. sizeof(tp->estats_prev));
  6161. tg3_free_consistent(tp);
  6162. tg3_set_power_state(tp, PCI_D3hot);
  6163. netif_carrier_off(tp->dev);
  6164. return 0;
  6165. }
  6166. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6167. {
  6168. unsigned long ret;
  6169. #if (BITS_PER_LONG == 32)
  6170. ret = val->low;
  6171. #else
  6172. ret = ((u64)val->high << 32) | ((u64)val->low);
  6173. #endif
  6174. return ret;
  6175. }
  6176. static unsigned long calc_crc_errors(struct tg3 *tp)
  6177. {
  6178. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6179. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6180. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6181. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6182. u32 val;
  6183. spin_lock_bh(&tp->lock);
  6184. if (!tg3_readphy(tp, 0x1e, &val)) {
  6185. tg3_writephy(tp, 0x1e, val | 0x8000);
  6186. tg3_readphy(tp, 0x14, &val);
  6187. } else
  6188. val = 0;
  6189. spin_unlock_bh(&tp->lock);
  6190. tp->phy_crc_errors += val;
  6191. return tp->phy_crc_errors;
  6192. }
  6193. return get_stat64(&hw_stats->rx_fcs_errors);
  6194. }
  6195. #define ESTAT_ADD(member) \
  6196. estats->member = old_estats->member + \
  6197. get_stat64(&hw_stats->member)
  6198. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6199. {
  6200. struct tg3_ethtool_stats *estats = &tp->estats;
  6201. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6202. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6203. if (!hw_stats)
  6204. return old_estats;
  6205. ESTAT_ADD(rx_octets);
  6206. ESTAT_ADD(rx_fragments);
  6207. ESTAT_ADD(rx_ucast_packets);
  6208. ESTAT_ADD(rx_mcast_packets);
  6209. ESTAT_ADD(rx_bcast_packets);
  6210. ESTAT_ADD(rx_fcs_errors);
  6211. ESTAT_ADD(rx_align_errors);
  6212. ESTAT_ADD(rx_xon_pause_rcvd);
  6213. ESTAT_ADD(rx_xoff_pause_rcvd);
  6214. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6215. ESTAT_ADD(rx_xoff_entered);
  6216. ESTAT_ADD(rx_frame_too_long_errors);
  6217. ESTAT_ADD(rx_jabbers);
  6218. ESTAT_ADD(rx_undersize_packets);
  6219. ESTAT_ADD(rx_in_length_errors);
  6220. ESTAT_ADD(rx_out_length_errors);
  6221. ESTAT_ADD(rx_64_or_less_octet_packets);
  6222. ESTAT_ADD(rx_65_to_127_octet_packets);
  6223. ESTAT_ADD(rx_128_to_255_octet_packets);
  6224. ESTAT_ADD(rx_256_to_511_octet_packets);
  6225. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6226. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6227. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6228. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6229. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6230. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6231. ESTAT_ADD(tx_octets);
  6232. ESTAT_ADD(tx_collisions);
  6233. ESTAT_ADD(tx_xon_sent);
  6234. ESTAT_ADD(tx_xoff_sent);
  6235. ESTAT_ADD(tx_flow_control);
  6236. ESTAT_ADD(tx_mac_errors);
  6237. ESTAT_ADD(tx_single_collisions);
  6238. ESTAT_ADD(tx_mult_collisions);
  6239. ESTAT_ADD(tx_deferred);
  6240. ESTAT_ADD(tx_excessive_collisions);
  6241. ESTAT_ADD(tx_late_collisions);
  6242. ESTAT_ADD(tx_collide_2times);
  6243. ESTAT_ADD(tx_collide_3times);
  6244. ESTAT_ADD(tx_collide_4times);
  6245. ESTAT_ADD(tx_collide_5times);
  6246. ESTAT_ADD(tx_collide_6times);
  6247. ESTAT_ADD(tx_collide_7times);
  6248. ESTAT_ADD(tx_collide_8times);
  6249. ESTAT_ADD(tx_collide_9times);
  6250. ESTAT_ADD(tx_collide_10times);
  6251. ESTAT_ADD(tx_collide_11times);
  6252. ESTAT_ADD(tx_collide_12times);
  6253. ESTAT_ADD(tx_collide_13times);
  6254. ESTAT_ADD(tx_collide_14times);
  6255. ESTAT_ADD(tx_collide_15times);
  6256. ESTAT_ADD(tx_ucast_packets);
  6257. ESTAT_ADD(tx_mcast_packets);
  6258. ESTAT_ADD(tx_bcast_packets);
  6259. ESTAT_ADD(tx_carrier_sense_errors);
  6260. ESTAT_ADD(tx_discards);
  6261. ESTAT_ADD(tx_errors);
  6262. ESTAT_ADD(dma_writeq_full);
  6263. ESTAT_ADD(dma_write_prioq_full);
  6264. ESTAT_ADD(rxbds_empty);
  6265. ESTAT_ADD(rx_discards);
  6266. ESTAT_ADD(rx_errors);
  6267. ESTAT_ADD(rx_threshold_hit);
  6268. ESTAT_ADD(dma_readq_full);
  6269. ESTAT_ADD(dma_read_prioq_full);
  6270. ESTAT_ADD(tx_comp_queue_full);
  6271. ESTAT_ADD(ring_set_send_prod_index);
  6272. ESTAT_ADD(ring_status_update);
  6273. ESTAT_ADD(nic_irqs);
  6274. ESTAT_ADD(nic_avoided_irqs);
  6275. ESTAT_ADD(nic_tx_threshold_hit);
  6276. return estats;
  6277. }
  6278. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6279. {
  6280. struct tg3 *tp = netdev_priv(dev);
  6281. struct net_device_stats *stats = &tp->net_stats;
  6282. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6283. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6284. if (!hw_stats)
  6285. return old_stats;
  6286. stats->rx_packets = old_stats->rx_packets +
  6287. get_stat64(&hw_stats->rx_ucast_packets) +
  6288. get_stat64(&hw_stats->rx_mcast_packets) +
  6289. get_stat64(&hw_stats->rx_bcast_packets);
  6290. stats->tx_packets = old_stats->tx_packets +
  6291. get_stat64(&hw_stats->tx_ucast_packets) +
  6292. get_stat64(&hw_stats->tx_mcast_packets) +
  6293. get_stat64(&hw_stats->tx_bcast_packets);
  6294. stats->rx_bytes = old_stats->rx_bytes +
  6295. get_stat64(&hw_stats->rx_octets);
  6296. stats->tx_bytes = old_stats->tx_bytes +
  6297. get_stat64(&hw_stats->tx_octets);
  6298. stats->rx_errors = old_stats->rx_errors +
  6299. get_stat64(&hw_stats->rx_errors);
  6300. stats->tx_errors = old_stats->tx_errors +
  6301. get_stat64(&hw_stats->tx_errors) +
  6302. get_stat64(&hw_stats->tx_mac_errors) +
  6303. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6304. get_stat64(&hw_stats->tx_discards);
  6305. stats->multicast = old_stats->multicast +
  6306. get_stat64(&hw_stats->rx_mcast_packets);
  6307. stats->collisions = old_stats->collisions +
  6308. get_stat64(&hw_stats->tx_collisions);
  6309. stats->rx_length_errors = old_stats->rx_length_errors +
  6310. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6311. get_stat64(&hw_stats->rx_undersize_packets);
  6312. stats->rx_over_errors = old_stats->rx_over_errors +
  6313. get_stat64(&hw_stats->rxbds_empty);
  6314. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6315. get_stat64(&hw_stats->rx_align_errors);
  6316. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6317. get_stat64(&hw_stats->tx_discards);
  6318. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6319. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6320. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6321. calc_crc_errors(tp);
  6322. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6323. get_stat64(&hw_stats->rx_discards);
  6324. return stats;
  6325. }
  6326. static inline u32 calc_crc(unsigned char *buf, int len)
  6327. {
  6328. u32 reg;
  6329. u32 tmp;
  6330. int j, k;
  6331. reg = 0xffffffff;
  6332. for (j = 0; j < len; j++) {
  6333. reg ^= buf[j];
  6334. for (k = 0; k < 8; k++) {
  6335. tmp = reg & 0x01;
  6336. reg >>= 1;
  6337. if (tmp) {
  6338. reg ^= 0xedb88320;
  6339. }
  6340. }
  6341. }
  6342. return ~reg;
  6343. }
  6344. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6345. {
  6346. /* accept or reject all multicast frames */
  6347. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6348. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6349. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6350. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6351. }
  6352. static void __tg3_set_rx_mode(struct net_device *dev)
  6353. {
  6354. struct tg3 *tp = netdev_priv(dev);
  6355. u32 rx_mode;
  6356. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6357. RX_MODE_KEEP_VLAN_TAG);
  6358. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6359. * flag clear.
  6360. */
  6361. #if TG3_VLAN_TAG_USED
  6362. if (!tp->vlgrp &&
  6363. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6364. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6365. #else
  6366. /* By definition, VLAN is disabled always in this
  6367. * case.
  6368. */
  6369. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6370. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6371. #endif
  6372. if (dev->flags & IFF_PROMISC) {
  6373. /* Promiscuous mode. */
  6374. rx_mode |= RX_MODE_PROMISC;
  6375. } else if (dev->flags & IFF_ALLMULTI) {
  6376. /* Accept all multicast. */
  6377. tg3_set_multi (tp, 1);
  6378. } else if (dev->mc_count < 1) {
  6379. /* Reject all multicast. */
  6380. tg3_set_multi (tp, 0);
  6381. } else {
  6382. /* Accept one or more multicast(s). */
  6383. struct dev_mc_list *mclist;
  6384. unsigned int i;
  6385. u32 mc_filter[4] = { 0, };
  6386. u32 regidx;
  6387. u32 bit;
  6388. u32 crc;
  6389. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6390. i++, mclist = mclist->next) {
  6391. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6392. bit = ~crc & 0x7f;
  6393. regidx = (bit & 0x60) >> 5;
  6394. bit &= 0x1f;
  6395. mc_filter[regidx] |= (1 << bit);
  6396. }
  6397. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6398. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6399. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6400. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6401. }
  6402. if (rx_mode != tp->rx_mode) {
  6403. tp->rx_mode = rx_mode;
  6404. tw32_f(MAC_RX_MODE, rx_mode);
  6405. udelay(10);
  6406. }
  6407. }
  6408. static void tg3_set_rx_mode(struct net_device *dev)
  6409. {
  6410. struct tg3 *tp = netdev_priv(dev);
  6411. if (!netif_running(dev))
  6412. return;
  6413. tg3_full_lock(tp, 0);
  6414. __tg3_set_rx_mode(dev);
  6415. tg3_full_unlock(tp);
  6416. }
  6417. #define TG3_REGDUMP_LEN (32 * 1024)
  6418. static int tg3_get_regs_len(struct net_device *dev)
  6419. {
  6420. return TG3_REGDUMP_LEN;
  6421. }
  6422. static void tg3_get_regs(struct net_device *dev,
  6423. struct ethtool_regs *regs, void *_p)
  6424. {
  6425. u32 *p = _p;
  6426. struct tg3 *tp = netdev_priv(dev);
  6427. u8 *orig_p = _p;
  6428. int i;
  6429. regs->version = 0;
  6430. memset(p, 0, TG3_REGDUMP_LEN);
  6431. if (tp->link_config.phy_is_low_power)
  6432. return;
  6433. tg3_full_lock(tp, 0);
  6434. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6435. #define GET_REG32_LOOP(base,len) \
  6436. do { p = (u32 *)(orig_p + (base)); \
  6437. for (i = 0; i < len; i += 4) \
  6438. __GET_REG32((base) + i); \
  6439. } while (0)
  6440. #define GET_REG32_1(reg) \
  6441. do { p = (u32 *)(orig_p + (reg)); \
  6442. __GET_REG32((reg)); \
  6443. } while (0)
  6444. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6445. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6446. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6447. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6448. GET_REG32_1(SNDDATAC_MODE);
  6449. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6450. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6451. GET_REG32_1(SNDBDC_MODE);
  6452. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6453. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6454. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6455. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6456. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6457. GET_REG32_1(RCVDCC_MODE);
  6458. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6459. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6460. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6461. GET_REG32_1(MBFREE_MODE);
  6462. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6463. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6464. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6465. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6466. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6467. GET_REG32_1(RX_CPU_MODE);
  6468. GET_REG32_1(RX_CPU_STATE);
  6469. GET_REG32_1(RX_CPU_PGMCTR);
  6470. GET_REG32_1(RX_CPU_HWBKPT);
  6471. GET_REG32_1(TX_CPU_MODE);
  6472. GET_REG32_1(TX_CPU_STATE);
  6473. GET_REG32_1(TX_CPU_PGMCTR);
  6474. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6475. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6476. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6477. GET_REG32_1(DMAC_MODE);
  6478. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6479. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6480. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6481. #undef __GET_REG32
  6482. #undef GET_REG32_LOOP
  6483. #undef GET_REG32_1
  6484. tg3_full_unlock(tp);
  6485. }
  6486. static int tg3_get_eeprom_len(struct net_device *dev)
  6487. {
  6488. struct tg3 *tp = netdev_priv(dev);
  6489. return tp->nvram_size;
  6490. }
  6491. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6492. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6493. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6494. {
  6495. struct tg3 *tp = netdev_priv(dev);
  6496. int ret;
  6497. u8 *pd;
  6498. u32 i, offset, len, val, b_offset, b_count;
  6499. if (tp->link_config.phy_is_low_power)
  6500. return -EAGAIN;
  6501. offset = eeprom->offset;
  6502. len = eeprom->len;
  6503. eeprom->len = 0;
  6504. eeprom->magic = TG3_EEPROM_MAGIC;
  6505. if (offset & 3) {
  6506. /* adjustments to start on required 4 byte boundary */
  6507. b_offset = offset & 3;
  6508. b_count = 4 - b_offset;
  6509. if (b_count > len) {
  6510. /* i.e. offset=1 len=2 */
  6511. b_count = len;
  6512. }
  6513. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6514. if (ret)
  6515. return ret;
  6516. val = cpu_to_le32(val);
  6517. memcpy(data, ((char*)&val) + b_offset, b_count);
  6518. len -= b_count;
  6519. offset += b_count;
  6520. eeprom->len += b_count;
  6521. }
  6522. /* read bytes upto the last 4 byte boundary */
  6523. pd = &data[eeprom->len];
  6524. for (i = 0; i < (len - (len & 3)); i += 4) {
  6525. ret = tg3_nvram_read(tp, offset + i, &val);
  6526. if (ret) {
  6527. eeprom->len += i;
  6528. return ret;
  6529. }
  6530. val = cpu_to_le32(val);
  6531. memcpy(pd + i, &val, 4);
  6532. }
  6533. eeprom->len += i;
  6534. if (len & 3) {
  6535. /* read last bytes not ending on 4 byte boundary */
  6536. pd = &data[eeprom->len];
  6537. b_count = len & 3;
  6538. b_offset = offset + len - b_count;
  6539. ret = tg3_nvram_read(tp, b_offset, &val);
  6540. if (ret)
  6541. return ret;
  6542. val = cpu_to_le32(val);
  6543. memcpy(pd, ((char*)&val), b_count);
  6544. eeprom->len += b_count;
  6545. }
  6546. return 0;
  6547. }
  6548. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6549. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6550. {
  6551. struct tg3 *tp = netdev_priv(dev);
  6552. int ret;
  6553. u32 offset, len, b_offset, odd_len, start, end;
  6554. u8 *buf;
  6555. if (tp->link_config.phy_is_low_power)
  6556. return -EAGAIN;
  6557. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6558. return -EINVAL;
  6559. offset = eeprom->offset;
  6560. len = eeprom->len;
  6561. if ((b_offset = (offset & 3))) {
  6562. /* adjustments to start on required 4 byte boundary */
  6563. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6564. if (ret)
  6565. return ret;
  6566. start = cpu_to_le32(start);
  6567. len += b_offset;
  6568. offset &= ~3;
  6569. if (len < 4)
  6570. len = 4;
  6571. }
  6572. odd_len = 0;
  6573. if (len & 3) {
  6574. /* adjustments to end on required 4 byte boundary */
  6575. odd_len = 1;
  6576. len = (len + 3) & ~3;
  6577. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6578. if (ret)
  6579. return ret;
  6580. end = cpu_to_le32(end);
  6581. }
  6582. buf = data;
  6583. if (b_offset || odd_len) {
  6584. buf = kmalloc(len, GFP_KERNEL);
  6585. if (buf == 0)
  6586. return -ENOMEM;
  6587. if (b_offset)
  6588. memcpy(buf, &start, 4);
  6589. if (odd_len)
  6590. memcpy(buf+len-4, &end, 4);
  6591. memcpy(buf + b_offset, data, eeprom->len);
  6592. }
  6593. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6594. if (buf != data)
  6595. kfree(buf);
  6596. return ret;
  6597. }
  6598. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6599. {
  6600. struct tg3 *tp = netdev_priv(dev);
  6601. cmd->supported = (SUPPORTED_Autoneg);
  6602. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6603. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6604. SUPPORTED_1000baseT_Full);
  6605. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  6606. cmd->supported |= (SUPPORTED_100baseT_Half |
  6607. SUPPORTED_100baseT_Full |
  6608. SUPPORTED_10baseT_Half |
  6609. SUPPORTED_10baseT_Full |
  6610. SUPPORTED_MII);
  6611. cmd->port = PORT_TP;
  6612. } else {
  6613. cmd->supported |= SUPPORTED_FIBRE;
  6614. cmd->port = PORT_FIBRE;
  6615. }
  6616. cmd->advertising = tp->link_config.advertising;
  6617. if (netif_running(dev)) {
  6618. cmd->speed = tp->link_config.active_speed;
  6619. cmd->duplex = tp->link_config.active_duplex;
  6620. }
  6621. cmd->phy_address = PHY_ADDR;
  6622. cmd->transceiver = 0;
  6623. cmd->autoneg = tp->link_config.autoneg;
  6624. cmd->maxtxpkt = 0;
  6625. cmd->maxrxpkt = 0;
  6626. return 0;
  6627. }
  6628. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6629. {
  6630. struct tg3 *tp = netdev_priv(dev);
  6631. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6632. /* These are the only valid advertisement bits allowed. */
  6633. if (cmd->autoneg == AUTONEG_ENABLE &&
  6634. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6635. ADVERTISED_1000baseT_Full |
  6636. ADVERTISED_Autoneg |
  6637. ADVERTISED_FIBRE)))
  6638. return -EINVAL;
  6639. /* Fiber can only do SPEED_1000. */
  6640. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6641. (cmd->speed != SPEED_1000))
  6642. return -EINVAL;
  6643. /* Copper cannot force SPEED_1000. */
  6644. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6645. (cmd->speed == SPEED_1000))
  6646. return -EINVAL;
  6647. else if ((cmd->speed == SPEED_1000) &&
  6648. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6649. return -EINVAL;
  6650. tg3_full_lock(tp, 0);
  6651. tp->link_config.autoneg = cmd->autoneg;
  6652. if (cmd->autoneg == AUTONEG_ENABLE) {
  6653. tp->link_config.advertising = cmd->advertising;
  6654. tp->link_config.speed = SPEED_INVALID;
  6655. tp->link_config.duplex = DUPLEX_INVALID;
  6656. } else {
  6657. tp->link_config.advertising = 0;
  6658. tp->link_config.speed = cmd->speed;
  6659. tp->link_config.duplex = cmd->duplex;
  6660. }
  6661. if (netif_running(dev))
  6662. tg3_setup_phy(tp, 1);
  6663. tg3_full_unlock(tp);
  6664. return 0;
  6665. }
  6666. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6667. {
  6668. struct tg3 *tp = netdev_priv(dev);
  6669. strcpy(info->driver, DRV_MODULE_NAME);
  6670. strcpy(info->version, DRV_MODULE_VERSION);
  6671. strcpy(info->fw_version, tp->fw_ver);
  6672. strcpy(info->bus_info, pci_name(tp->pdev));
  6673. }
  6674. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6675. {
  6676. struct tg3 *tp = netdev_priv(dev);
  6677. wol->supported = WAKE_MAGIC;
  6678. wol->wolopts = 0;
  6679. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6680. wol->wolopts = WAKE_MAGIC;
  6681. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6682. }
  6683. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6684. {
  6685. struct tg3 *tp = netdev_priv(dev);
  6686. if (wol->wolopts & ~WAKE_MAGIC)
  6687. return -EINVAL;
  6688. if ((wol->wolopts & WAKE_MAGIC) &&
  6689. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  6690. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6691. return -EINVAL;
  6692. spin_lock_bh(&tp->lock);
  6693. if (wol->wolopts & WAKE_MAGIC)
  6694. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6695. else
  6696. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6697. spin_unlock_bh(&tp->lock);
  6698. return 0;
  6699. }
  6700. static u32 tg3_get_msglevel(struct net_device *dev)
  6701. {
  6702. struct tg3 *tp = netdev_priv(dev);
  6703. return tp->msg_enable;
  6704. }
  6705. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6706. {
  6707. struct tg3 *tp = netdev_priv(dev);
  6708. tp->msg_enable = value;
  6709. }
  6710. #if TG3_TSO_SUPPORT != 0
  6711. static int tg3_set_tso(struct net_device *dev, u32 value)
  6712. {
  6713. struct tg3 *tp = netdev_priv(dev);
  6714. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6715. if (value)
  6716. return -EINVAL;
  6717. return 0;
  6718. }
  6719. return ethtool_op_set_tso(dev, value);
  6720. }
  6721. #endif
  6722. static int tg3_nway_reset(struct net_device *dev)
  6723. {
  6724. struct tg3 *tp = netdev_priv(dev);
  6725. u32 bmcr;
  6726. int r;
  6727. if (!netif_running(dev))
  6728. return -EAGAIN;
  6729. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6730. return -EINVAL;
  6731. spin_lock_bh(&tp->lock);
  6732. r = -EINVAL;
  6733. tg3_readphy(tp, MII_BMCR, &bmcr);
  6734. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6735. ((bmcr & BMCR_ANENABLE) ||
  6736. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6737. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6738. BMCR_ANENABLE);
  6739. r = 0;
  6740. }
  6741. spin_unlock_bh(&tp->lock);
  6742. return r;
  6743. }
  6744. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6745. {
  6746. struct tg3 *tp = netdev_priv(dev);
  6747. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6748. ering->rx_mini_max_pending = 0;
  6749. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6750. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6751. else
  6752. ering->rx_jumbo_max_pending = 0;
  6753. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  6754. ering->rx_pending = tp->rx_pending;
  6755. ering->rx_mini_pending = 0;
  6756. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  6757. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6758. else
  6759. ering->rx_jumbo_pending = 0;
  6760. ering->tx_pending = tp->tx_pending;
  6761. }
  6762. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6763. {
  6764. struct tg3 *tp = netdev_priv(dev);
  6765. int irq_sync = 0;
  6766. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6767. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6768. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6769. return -EINVAL;
  6770. if (netif_running(dev)) {
  6771. tg3_netif_stop(tp);
  6772. irq_sync = 1;
  6773. }
  6774. tg3_full_lock(tp, irq_sync);
  6775. tp->rx_pending = ering->rx_pending;
  6776. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6777. tp->rx_pending > 63)
  6778. tp->rx_pending = 63;
  6779. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6780. tp->tx_pending = ering->tx_pending;
  6781. if (netif_running(dev)) {
  6782. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6783. tg3_init_hw(tp, 1);
  6784. tg3_netif_start(tp);
  6785. }
  6786. tg3_full_unlock(tp);
  6787. return 0;
  6788. }
  6789. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6790. {
  6791. struct tg3 *tp = netdev_priv(dev);
  6792. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6793. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6794. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6795. }
  6796. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6797. {
  6798. struct tg3 *tp = netdev_priv(dev);
  6799. int irq_sync = 0;
  6800. if (netif_running(dev)) {
  6801. tg3_netif_stop(tp);
  6802. irq_sync = 1;
  6803. }
  6804. tg3_full_lock(tp, irq_sync);
  6805. if (epause->autoneg)
  6806. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6807. else
  6808. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6809. if (epause->rx_pause)
  6810. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6811. else
  6812. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6813. if (epause->tx_pause)
  6814. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6815. else
  6816. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6817. if (netif_running(dev)) {
  6818. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6819. tg3_init_hw(tp, 1);
  6820. tg3_netif_start(tp);
  6821. }
  6822. tg3_full_unlock(tp);
  6823. return 0;
  6824. }
  6825. static u32 tg3_get_rx_csum(struct net_device *dev)
  6826. {
  6827. struct tg3 *tp = netdev_priv(dev);
  6828. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6829. }
  6830. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6831. {
  6832. struct tg3 *tp = netdev_priv(dev);
  6833. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6834. if (data != 0)
  6835. return -EINVAL;
  6836. return 0;
  6837. }
  6838. spin_lock_bh(&tp->lock);
  6839. if (data)
  6840. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6841. else
  6842. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6843. spin_unlock_bh(&tp->lock);
  6844. return 0;
  6845. }
  6846. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6847. {
  6848. struct tg3 *tp = netdev_priv(dev);
  6849. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6850. if (data != 0)
  6851. return -EINVAL;
  6852. return 0;
  6853. }
  6854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6856. ethtool_op_set_tx_hw_csum(dev, data);
  6857. else
  6858. ethtool_op_set_tx_csum(dev, data);
  6859. return 0;
  6860. }
  6861. static int tg3_get_stats_count (struct net_device *dev)
  6862. {
  6863. return TG3_NUM_STATS;
  6864. }
  6865. static int tg3_get_test_count (struct net_device *dev)
  6866. {
  6867. return TG3_NUM_TEST;
  6868. }
  6869. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6870. {
  6871. switch (stringset) {
  6872. case ETH_SS_STATS:
  6873. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6874. break;
  6875. case ETH_SS_TEST:
  6876. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6877. break;
  6878. default:
  6879. WARN_ON(1); /* we need a WARN() */
  6880. break;
  6881. }
  6882. }
  6883. static int tg3_phys_id(struct net_device *dev, u32 data)
  6884. {
  6885. struct tg3 *tp = netdev_priv(dev);
  6886. int i;
  6887. if (!netif_running(tp->dev))
  6888. return -EAGAIN;
  6889. if (data == 0)
  6890. data = 2;
  6891. for (i = 0; i < (data * 2); i++) {
  6892. if ((i % 2) == 0)
  6893. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6894. LED_CTRL_1000MBPS_ON |
  6895. LED_CTRL_100MBPS_ON |
  6896. LED_CTRL_10MBPS_ON |
  6897. LED_CTRL_TRAFFIC_OVERRIDE |
  6898. LED_CTRL_TRAFFIC_BLINK |
  6899. LED_CTRL_TRAFFIC_LED);
  6900. else
  6901. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6902. LED_CTRL_TRAFFIC_OVERRIDE);
  6903. if (msleep_interruptible(500))
  6904. break;
  6905. }
  6906. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6907. return 0;
  6908. }
  6909. static void tg3_get_ethtool_stats (struct net_device *dev,
  6910. struct ethtool_stats *estats, u64 *tmp_stats)
  6911. {
  6912. struct tg3 *tp = netdev_priv(dev);
  6913. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6914. }
  6915. #define NVRAM_TEST_SIZE 0x100
  6916. #define NVRAM_SELFBOOT_FORMAT1_SIZE 0x14
  6917. static int tg3_test_nvram(struct tg3 *tp)
  6918. {
  6919. u32 *buf, csum, magic;
  6920. int i, j, err = 0, size;
  6921. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  6922. return -EIO;
  6923. if (magic == TG3_EEPROM_MAGIC)
  6924. size = NVRAM_TEST_SIZE;
  6925. else if ((magic & 0xff000000) == 0xa5000000) {
  6926. if ((magic & 0xe00000) == 0x200000)
  6927. size = NVRAM_SELFBOOT_FORMAT1_SIZE;
  6928. else
  6929. return 0;
  6930. } else
  6931. return -EIO;
  6932. buf = kmalloc(size, GFP_KERNEL);
  6933. if (buf == NULL)
  6934. return -ENOMEM;
  6935. err = -EIO;
  6936. for (i = 0, j = 0; i < size; i += 4, j++) {
  6937. u32 val;
  6938. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6939. break;
  6940. buf[j] = cpu_to_le32(val);
  6941. }
  6942. if (i < size)
  6943. goto out;
  6944. /* Selfboot format */
  6945. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC) {
  6946. u8 *buf8 = (u8 *) buf, csum8 = 0;
  6947. for (i = 0; i < size; i++)
  6948. csum8 += buf8[i];
  6949. if (csum8 == 0) {
  6950. err = 0;
  6951. goto out;
  6952. }
  6953. err = -EIO;
  6954. goto out;
  6955. }
  6956. /* Bootstrap checksum at offset 0x10 */
  6957. csum = calc_crc((unsigned char *) buf, 0x10);
  6958. if(csum != cpu_to_le32(buf[0x10/4]))
  6959. goto out;
  6960. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6961. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6962. if (csum != cpu_to_le32(buf[0xfc/4]))
  6963. goto out;
  6964. err = 0;
  6965. out:
  6966. kfree(buf);
  6967. return err;
  6968. }
  6969. #define TG3_SERDES_TIMEOUT_SEC 2
  6970. #define TG3_COPPER_TIMEOUT_SEC 6
  6971. static int tg3_test_link(struct tg3 *tp)
  6972. {
  6973. int i, max;
  6974. if (!netif_running(tp->dev))
  6975. return -ENODEV;
  6976. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  6977. max = TG3_SERDES_TIMEOUT_SEC;
  6978. else
  6979. max = TG3_COPPER_TIMEOUT_SEC;
  6980. for (i = 0; i < max; i++) {
  6981. if (netif_carrier_ok(tp->dev))
  6982. return 0;
  6983. if (msleep_interruptible(1000))
  6984. break;
  6985. }
  6986. return -EIO;
  6987. }
  6988. /* Only test the commonly used registers */
  6989. static int tg3_test_registers(struct tg3 *tp)
  6990. {
  6991. int i, is_5705;
  6992. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6993. static struct {
  6994. u16 offset;
  6995. u16 flags;
  6996. #define TG3_FL_5705 0x1
  6997. #define TG3_FL_NOT_5705 0x2
  6998. #define TG3_FL_NOT_5788 0x4
  6999. u32 read_mask;
  7000. u32 write_mask;
  7001. } reg_tbl[] = {
  7002. /* MAC Control Registers */
  7003. { MAC_MODE, TG3_FL_NOT_5705,
  7004. 0x00000000, 0x00ef6f8c },
  7005. { MAC_MODE, TG3_FL_5705,
  7006. 0x00000000, 0x01ef6b8c },
  7007. { MAC_STATUS, TG3_FL_NOT_5705,
  7008. 0x03800107, 0x00000000 },
  7009. { MAC_STATUS, TG3_FL_5705,
  7010. 0x03800100, 0x00000000 },
  7011. { MAC_ADDR_0_HIGH, 0x0000,
  7012. 0x00000000, 0x0000ffff },
  7013. { MAC_ADDR_0_LOW, 0x0000,
  7014. 0x00000000, 0xffffffff },
  7015. { MAC_RX_MTU_SIZE, 0x0000,
  7016. 0x00000000, 0x0000ffff },
  7017. { MAC_TX_MODE, 0x0000,
  7018. 0x00000000, 0x00000070 },
  7019. { MAC_TX_LENGTHS, 0x0000,
  7020. 0x00000000, 0x00003fff },
  7021. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7022. 0x00000000, 0x000007fc },
  7023. { MAC_RX_MODE, TG3_FL_5705,
  7024. 0x00000000, 0x000007dc },
  7025. { MAC_HASH_REG_0, 0x0000,
  7026. 0x00000000, 0xffffffff },
  7027. { MAC_HASH_REG_1, 0x0000,
  7028. 0x00000000, 0xffffffff },
  7029. { MAC_HASH_REG_2, 0x0000,
  7030. 0x00000000, 0xffffffff },
  7031. { MAC_HASH_REG_3, 0x0000,
  7032. 0x00000000, 0xffffffff },
  7033. /* Receive Data and Receive BD Initiator Control Registers. */
  7034. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7035. 0x00000000, 0xffffffff },
  7036. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7037. 0x00000000, 0xffffffff },
  7038. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7039. 0x00000000, 0x00000003 },
  7040. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7041. 0x00000000, 0xffffffff },
  7042. { RCVDBDI_STD_BD+0, 0x0000,
  7043. 0x00000000, 0xffffffff },
  7044. { RCVDBDI_STD_BD+4, 0x0000,
  7045. 0x00000000, 0xffffffff },
  7046. { RCVDBDI_STD_BD+8, 0x0000,
  7047. 0x00000000, 0xffff0002 },
  7048. { RCVDBDI_STD_BD+0xc, 0x0000,
  7049. 0x00000000, 0xffffffff },
  7050. /* Receive BD Initiator Control Registers. */
  7051. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7052. 0x00000000, 0xffffffff },
  7053. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7054. 0x00000000, 0x000003ff },
  7055. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7056. 0x00000000, 0xffffffff },
  7057. /* Host Coalescing Control Registers. */
  7058. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7059. 0x00000000, 0x00000004 },
  7060. { HOSTCC_MODE, TG3_FL_5705,
  7061. 0x00000000, 0x000000f6 },
  7062. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7063. 0x00000000, 0xffffffff },
  7064. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7065. 0x00000000, 0x000003ff },
  7066. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7067. 0x00000000, 0xffffffff },
  7068. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7069. 0x00000000, 0x000003ff },
  7070. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7071. 0x00000000, 0xffffffff },
  7072. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7073. 0x00000000, 0x000000ff },
  7074. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7075. 0x00000000, 0xffffffff },
  7076. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7077. 0x00000000, 0x000000ff },
  7078. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7079. 0x00000000, 0xffffffff },
  7080. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7081. 0x00000000, 0xffffffff },
  7082. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7083. 0x00000000, 0xffffffff },
  7084. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7085. 0x00000000, 0x000000ff },
  7086. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7087. 0x00000000, 0xffffffff },
  7088. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7089. 0x00000000, 0x000000ff },
  7090. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7091. 0x00000000, 0xffffffff },
  7092. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7093. 0x00000000, 0xffffffff },
  7094. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7095. 0x00000000, 0xffffffff },
  7096. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7097. 0x00000000, 0xffffffff },
  7098. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7099. 0x00000000, 0xffffffff },
  7100. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7101. 0xffffffff, 0x00000000 },
  7102. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7103. 0xffffffff, 0x00000000 },
  7104. /* Buffer Manager Control Registers. */
  7105. { BUFMGR_MB_POOL_ADDR, 0x0000,
  7106. 0x00000000, 0x007fff80 },
  7107. { BUFMGR_MB_POOL_SIZE, 0x0000,
  7108. 0x00000000, 0x007fffff },
  7109. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7110. 0x00000000, 0x0000003f },
  7111. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7112. 0x00000000, 0x000001ff },
  7113. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7114. 0x00000000, 0x000001ff },
  7115. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7116. 0xffffffff, 0x00000000 },
  7117. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7118. 0xffffffff, 0x00000000 },
  7119. /* Mailbox Registers */
  7120. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7121. 0x00000000, 0x000001ff },
  7122. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7123. 0x00000000, 0x000001ff },
  7124. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7125. 0x00000000, 0x000007ff },
  7126. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7127. 0x00000000, 0x000001ff },
  7128. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7129. };
  7130. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7131. is_5705 = 1;
  7132. else
  7133. is_5705 = 0;
  7134. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7135. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7136. continue;
  7137. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7138. continue;
  7139. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7140. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7141. continue;
  7142. offset = (u32) reg_tbl[i].offset;
  7143. read_mask = reg_tbl[i].read_mask;
  7144. write_mask = reg_tbl[i].write_mask;
  7145. /* Save the original register content */
  7146. save_val = tr32(offset);
  7147. /* Determine the read-only value. */
  7148. read_val = save_val & read_mask;
  7149. /* Write zero to the register, then make sure the read-only bits
  7150. * are not changed and the read/write bits are all zeros.
  7151. */
  7152. tw32(offset, 0);
  7153. val = tr32(offset);
  7154. /* Test the read-only and read/write bits. */
  7155. if (((val & read_mask) != read_val) || (val & write_mask))
  7156. goto out;
  7157. /* Write ones to all the bits defined by RdMask and WrMask, then
  7158. * make sure the read-only bits are not changed and the
  7159. * read/write bits are all ones.
  7160. */
  7161. tw32(offset, read_mask | write_mask);
  7162. val = tr32(offset);
  7163. /* Test the read-only bits. */
  7164. if ((val & read_mask) != read_val)
  7165. goto out;
  7166. /* Test the read/write bits. */
  7167. if ((val & write_mask) != write_mask)
  7168. goto out;
  7169. tw32(offset, save_val);
  7170. }
  7171. return 0;
  7172. out:
  7173. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  7174. tw32(offset, save_val);
  7175. return -EIO;
  7176. }
  7177. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7178. {
  7179. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7180. int i;
  7181. u32 j;
  7182. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  7183. for (j = 0; j < len; j += 4) {
  7184. u32 val;
  7185. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7186. tg3_read_mem(tp, offset + j, &val);
  7187. if (val != test_pattern[i])
  7188. return -EIO;
  7189. }
  7190. }
  7191. return 0;
  7192. }
  7193. static int tg3_test_memory(struct tg3 *tp)
  7194. {
  7195. static struct mem_entry {
  7196. u32 offset;
  7197. u32 len;
  7198. } mem_tbl_570x[] = {
  7199. { 0x00000000, 0x00b50},
  7200. { 0x00002000, 0x1c000},
  7201. { 0xffffffff, 0x00000}
  7202. }, mem_tbl_5705[] = {
  7203. { 0x00000100, 0x0000c},
  7204. { 0x00000200, 0x00008},
  7205. { 0x00004000, 0x00800},
  7206. { 0x00006000, 0x01000},
  7207. { 0x00008000, 0x02000},
  7208. { 0x00010000, 0x0e000},
  7209. { 0xffffffff, 0x00000}
  7210. }, mem_tbl_5755[] = {
  7211. { 0x00000200, 0x00008},
  7212. { 0x00004000, 0x00800},
  7213. { 0x00006000, 0x00800},
  7214. { 0x00008000, 0x02000},
  7215. { 0x00010000, 0x0c000},
  7216. { 0xffffffff, 0x00000}
  7217. };
  7218. struct mem_entry *mem_tbl;
  7219. int err = 0;
  7220. int i;
  7221. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7222. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7223. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7224. mem_tbl = mem_tbl_5755;
  7225. else
  7226. mem_tbl = mem_tbl_5705;
  7227. } else
  7228. mem_tbl = mem_tbl_570x;
  7229. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7230. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7231. mem_tbl[i].len)) != 0)
  7232. break;
  7233. }
  7234. return err;
  7235. }
  7236. #define TG3_MAC_LOOPBACK 0
  7237. #define TG3_PHY_LOOPBACK 1
  7238. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7239. {
  7240. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7241. u32 desc_idx;
  7242. struct sk_buff *skb, *rx_skb;
  7243. u8 *tx_data;
  7244. dma_addr_t map;
  7245. int num_pkts, tx_len, rx_len, i, err;
  7246. struct tg3_rx_buffer_desc *desc;
  7247. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7248. /* HW errata - mac loopback fails in some cases on 5780.
  7249. * Normal traffic and PHY loopback are not affected by
  7250. * errata.
  7251. */
  7252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7253. return 0;
  7254. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7255. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  7256. MAC_MODE_PORT_MODE_GMII;
  7257. tw32(MAC_MODE, mac_mode);
  7258. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7259. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  7260. BMCR_SPEED1000);
  7261. udelay(40);
  7262. /* reset to prevent losing 1st rx packet intermittently */
  7263. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7264. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7265. udelay(10);
  7266. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7267. }
  7268. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7269. MAC_MODE_LINK_POLARITY | MAC_MODE_PORT_MODE_GMII;
  7270. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7271. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7272. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7273. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7274. }
  7275. tw32(MAC_MODE, mac_mode);
  7276. }
  7277. else
  7278. return -EINVAL;
  7279. err = -EIO;
  7280. tx_len = 1514;
  7281. skb = dev_alloc_skb(tx_len);
  7282. if (!skb)
  7283. return -ENOMEM;
  7284. tx_data = skb_put(skb, tx_len);
  7285. memcpy(tx_data, tp->dev->dev_addr, 6);
  7286. memset(tx_data + 6, 0x0, 8);
  7287. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7288. for (i = 14; i < tx_len; i++)
  7289. tx_data[i] = (u8) (i & 0xff);
  7290. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7291. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7292. HOSTCC_MODE_NOW);
  7293. udelay(10);
  7294. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7295. num_pkts = 0;
  7296. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7297. tp->tx_prod++;
  7298. num_pkts++;
  7299. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7300. tp->tx_prod);
  7301. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7302. udelay(10);
  7303. for (i = 0; i < 10; i++) {
  7304. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7305. HOSTCC_MODE_NOW);
  7306. udelay(10);
  7307. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7308. rx_idx = tp->hw_status->idx[0].rx_producer;
  7309. if ((tx_idx == tp->tx_prod) &&
  7310. (rx_idx == (rx_start_idx + num_pkts)))
  7311. break;
  7312. }
  7313. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7314. dev_kfree_skb(skb);
  7315. if (tx_idx != tp->tx_prod)
  7316. goto out;
  7317. if (rx_idx != rx_start_idx + num_pkts)
  7318. goto out;
  7319. desc = &tp->rx_rcb[rx_start_idx];
  7320. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7321. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7322. if (opaque_key != RXD_OPAQUE_RING_STD)
  7323. goto out;
  7324. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7325. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7326. goto out;
  7327. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7328. if (rx_len != tx_len)
  7329. goto out;
  7330. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7331. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7332. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7333. for (i = 14; i < tx_len; i++) {
  7334. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7335. goto out;
  7336. }
  7337. err = 0;
  7338. /* tg3_free_rings will unmap and free the rx_skb */
  7339. out:
  7340. return err;
  7341. }
  7342. #define TG3_MAC_LOOPBACK_FAILED 1
  7343. #define TG3_PHY_LOOPBACK_FAILED 2
  7344. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7345. TG3_PHY_LOOPBACK_FAILED)
  7346. static int tg3_test_loopback(struct tg3 *tp)
  7347. {
  7348. int err = 0;
  7349. if (!netif_running(tp->dev))
  7350. return TG3_LOOPBACK_FAILED;
  7351. tg3_reset_hw(tp, 1);
  7352. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7353. err |= TG3_MAC_LOOPBACK_FAILED;
  7354. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7355. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7356. err |= TG3_PHY_LOOPBACK_FAILED;
  7357. }
  7358. return err;
  7359. }
  7360. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7361. u64 *data)
  7362. {
  7363. struct tg3 *tp = netdev_priv(dev);
  7364. if (tp->link_config.phy_is_low_power)
  7365. tg3_set_power_state(tp, PCI_D0);
  7366. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7367. if (tg3_test_nvram(tp) != 0) {
  7368. etest->flags |= ETH_TEST_FL_FAILED;
  7369. data[0] = 1;
  7370. }
  7371. if (tg3_test_link(tp) != 0) {
  7372. etest->flags |= ETH_TEST_FL_FAILED;
  7373. data[1] = 1;
  7374. }
  7375. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7376. int err, irq_sync = 0;
  7377. if (netif_running(dev)) {
  7378. tg3_netif_stop(tp);
  7379. irq_sync = 1;
  7380. }
  7381. tg3_full_lock(tp, irq_sync);
  7382. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7383. err = tg3_nvram_lock(tp);
  7384. tg3_halt_cpu(tp, RX_CPU_BASE);
  7385. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7386. tg3_halt_cpu(tp, TX_CPU_BASE);
  7387. if (!err)
  7388. tg3_nvram_unlock(tp);
  7389. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7390. tg3_phy_reset(tp);
  7391. if (tg3_test_registers(tp) != 0) {
  7392. etest->flags |= ETH_TEST_FL_FAILED;
  7393. data[2] = 1;
  7394. }
  7395. if (tg3_test_memory(tp) != 0) {
  7396. etest->flags |= ETH_TEST_FL_FAILED;
  7397. data[3] = 1;
  7398. }
  7399. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7400. etest->flags |= ETH_TEST_FL_FAILED;
  7401. tg3_full_unlock(tp);
  7402. if (tg3_test_interrupt(tp) != 0) {
  7403. etest->flags |= ETH_TEST_FL_FAILED;
  7404. data[5] = 1;
  7405. }
  7406. tg3_full_lock(tp, 0);
  7407. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7408. if (netif_running(dev)) {
  7409. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7410. tg3_init_hw(tp, 1);
  7411. tg3_netif_start(tp);
  7412. }
  7413. tg3_full_unlock(tp);
  7414. }
  7415. if (tp->link_config.phy_is_low_power)
  7416. tg3_set_power_state(tp, PCI_D3hot);
  7417. }
  7418. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7419. {
  7420. struct mii_ioctl_data *data = if_mii(ifr);
  7421. struct tg3 *tp = netdev_priv(dev);
  7422. int err;
  7423. switch(cmd) {
  7424. case SIOCGMIIPHY:
  7425. data->phy_id = PHY_ADDR;
  7426. /* fallthru */
  7427. case SIOCGMIIREG: {
  7428. u32 mii_regval;
  7429. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7430. break; /* We have no PHY */
  7431. if (tp->link_config.phy_is_low_power)
  7432. return -EAGAIN;
  7433. spin_lock_bh(&tp->lock);
  7434. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7435. spin_unlock_bh(&tp->lock);
  7436. data->val_out = mii_regval;
  7437. return err;
  7438. }
  7439. case SIOCSMIIREG:
  7440. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7441. break; /* We have no PHY */
  7442. if (!capable(CAP_NET_ADMIN))
  7443. return -EPERM;
  7444. if (tp->link_config.phy_is_low_power)
  7445. return -EAGAIN;
  7446. spin_lock_bh(&tp->lock);
  7447. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7448. spin_unlock_bh(&tp->lock);
  7449. return err;
  7450. default:
  7451. /* do nothing */
  7452. break;
  7453. }
  7454. return -EOPNOTSUPP;
  7455. }
  7456. #if TG3_VLAN_TAG_USED
  7457. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7458. {
  7459. struct tg3 *tp = netdev_priv(dev);
  7460. if (netif_running(dev))
  7461. tg3_netif_stop(tp);
  7462. tg3_full_lock(tp, 0);
  7463. tp->vlgrp = grp;
  7464. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7465. __tg3_set_rx_mode(dev);
  7466. tg3_full_unlock(tp);
  7467. if (netif_running(dev))
  7468. tg3_netif_start(tp);
  7469. }
  7470. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7471. {
  7472. struct tg3 *tp = netdev_priv(dev);
  7473. if (netif_running(dev))
  7474. tg3_netif_stop(tp);
  7475. tg3_full_lock(tp, 0);
  7476. if (tp->vlgrp)
  7477. tp->vlgrp->vlan_devices[vid] = NULL;
  7478. tg3_full_unlock(tp);
  7479. if (netif_running(dev))
  7480. tg3_netif_start(tp);
  7481. }
  7482. #endif
  7483. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7484. {
  7485. struct tg3 *tp = netdev_priv(dev);
  7486. memcpy(ec, &tp->coal, sizeof(*ec));
  7487. return 0;
  7488. }
  7489. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7490. {
  7491. struct tg3 *tp = netdev_priv(dev);
  7492. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7493. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7494. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7495. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7496. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7497. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7498. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7499. }
  7500. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7501. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7502. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7503. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7504. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7505. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7506. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7507. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7508. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7509. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7510. return -EINVAL;
  7511. /* No rx interrupts will be generated if both are zero */
  7512. if ((ec->rx_coalesce_usecs == 0) &&
  7513. (ec->rx_max_coalesced_frames == 0))
  7514. return -EINVAL;
  7515. /* No tx interrupts will be generated if both are zero */
  7516. if ((ec->tx_coalesce_usecs == 0) &&
  7517. (ec->tx_max_coalesced_frames == 0))
  7518. return -EINVAL;
  7519. /* Only copy relevant parameters, ignore all others. */
  7520. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7521. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7522. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7523. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7524. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7525. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7526. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7527. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7528. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7529. if (netif_running(dev)) {
  7530. tg3_full_lock(tp, 0);
  7531. __tg3_set_coalesce(tp, &tp->coal);
  7532. tg3_full_unlock(tp);
  7533. }
  7534. return 0;
  7535. }
  7536. static struct ethtool_ops tg3_ethtool_ops = {
  7537. .get_settings = tg3_get_settings,
  7538. .set_settings = tg3_set_settings,
  7539. .get_drvinfo = tg3_get_drvinfo,
  7540. .get_regs_len = tg3_get_regs_len,
  7541. .get_regs = tg3_get_regs,
  7542. .get_wol = tg3_get_wol,
  7543. .set_wol = tg3_set_wol,
  7544. .get_msglevel = tg3_get_msglevel,
  7545. .set_msglevel = tg3_set_msglevel,
  7546. .nway_reset = tg3_nway_reset,
  7547. .get_link = ethtool_op_get_link,
  7548. .get_eeprom_len = tg3_get_eeprom_len,
  7549. .get_eeprom = tg3_get_eeprom,
  7550. .set_eeprom = tg3_set_eeprom,
  7551. .get_ringparam = tg3_get_ringparam,
  7552. .set_ringparam = tg3_set_ringparam,
  7553. .get_pauseparam = tg3_get_pauseparam,
  7554. .set_pauseparam = tg3_set_pauseparam,
  7555. .get_rx_csum = tg3_get_rx_csum,
  7556. .set_rx_csum = tg3_set_rx_csum,
  7557. .get_tx_csum = ethtool_op_get_tx_csum,
  7558. .set_tx_csum = tg3_set_tx_csum,
  7559. .get_sg = ethtool_op_get_sg,
  7560. .set_sg = ethtool_op_set_sg,
  7561. #if TG3_TSO_SUPPORT != 0
  7562. .get_tso = ethtool_op_get_tso,
  7563. .set_tso = tg3_set_tso,
  7564. #endif
  7565. .self_test_count = tg3_get_test_count,
  7566. .self_test = tg3_self_test,
  7567. .get_strings = tg3_get_strings,
  7568. .phys_id = tg3_phys_id,
  7569. .get_stats_count = tg3_get_stats_count,
  7570. .get_ethtool_stats = tg3_get_ethtool_stats,
  7571. .get_coalesce = tg3_get_coalesce,
  7572. .set_coalesce = tg3_set_coalesce,
  7573. .get_perm_addr = ethtool_op_get_perm_addr,
  7574. };
  7575. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7576. {
  7577. u32 cursize, val, magic;
  7578. tp->nvram_size = EEPROM_CHIP_SIZE;
  7579. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7580. return;
  7581. if ((magic != TG3_EEPROM_MAGIC) && ((magic & 0xff000000) != 0xa5000000))
  7582. return;
  7583. /*
  7584. * Size the chip by reading offsets at increasing powers of two.
  7585. * When we encounter our validation signature, we know the addressing
  7586. * has wrapped around, and thus have our chip size.
  7587. */
  7588. cursize = 0x10;
  7589. while (cursize < tp->nvram_size) {
  7590. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  7591. return;
  7592. if (val == magic)
  7593. break;
  7594. cursize <<= 1;
  7595. }
  7596. tp->nvram_size = cursize;
  7597. }
  7598. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7599. {
  7600. u32 val;
  7601. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  7602. return;
  7603. /* Selfboot format */
  7604. if (val != TG3_EEPROM_MAGIC) {
  7605. tg3_get_eeprom_size(tp);
  7606. return;
  7607. }
  7608. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7609. if (val != 0) {
  7610. tp->nvram_size = (val >> 16) * 1024;
  7611. return;
  7612. }
  7613. }
  7614. tp->nvram_size = 0x20000;
  7615. }
  7616. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7617. {
  7618. u32 nvcfg1;
  7619. nvcfg1 = tr32(NVRAM_CFG1);
  7620. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7621. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7622. }
  7623. else {
  7624. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7625. tw32(NVRAM_CFG1, nvcfg1);
  7626. }
  7627. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7628. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7629. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7630. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7631. tp->nvram_jedecnum = JEDEC_ATMEL;
  7632. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7633. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7634. break;
  7635. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7636. tp->nvram_jedecnum = JEDEC_ATMEL;
  7637. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7638. break;
  7639. case FLASH_VENDOR_ATMEL_EEPROM:
  7640. tp->nvram_jedecnum = JEDEC_ATMEL;
  7641. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7642. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7643. break;
  7644. case FLASH_VENDOR_ST:
  7645. tp->nvram_jedecnum = JEDEC_ST;
  7646. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7647. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7648. break;
  7649. case FLASH_VENDOR_SAIFUN:
  7650. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7651. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7652. break;
  7653. case FLASH_VENDOR_SST_SMALL:
  7654. case FLASH_VENDOR_SST_LARGE:
  7655. tp->nvram_jedecnum = JEDEC_SST;
  7656. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7657. break;
  7658. }
  7659. }
  7660. else {
  7661. tp->nvram_jedecnum = JEDEC_ATMEL;
  7662. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7663. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7664. }
  7665. }
  7666. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7667. {
  7668. u32 nvcfg1;
  7669. nvcfg1 = tr32(NVRAM_CFG1);
  7670. /* NVRAM protection for TPM */
  7671. if (nvcfg1 & (1 << 27))
  7672. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7673. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7674. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7675. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7676. tp->nvram_jedecnum = JEDEC_ATMEL;
  7677. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7678. break;
  7679. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7680. tp->nvram_jedecnum = JEDEC_ATMEL;
  7681. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7682. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7683. break;
  7684. case FLASH_5752VENDOR_ST_M45PE10:
  7685. case FLASH_5752VENDOR_ST_M45PE20:
  7686. case FLASH_5752VENDOR_ST_M45PE40:
  7687. tp->nvram_jedecnum = JEDEC_ST;
  7688. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7689. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7690. break;
  7691. }
  7692. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7693. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7694. case FLASH_5752PAGE_SIZE_256:
  7695. tp->nvram_pagesize = 256;
  7696. break;
  7697. case FLASH_5752PAGE_SIZE_512:
  7698. tp->nvram_pagesize = 512;
  7699. break;
  7700. case FLASH_5752PAGE_SIZE_1K:
  7701. tp->nvram_pagesize = 1024;
  7702. break;
  7703. case FLASH_5752PAGE_SIZE_2K:
  7704. tp->nvram_pagesize = 2048;
  7705. break;
  7706. case FLASH_5752PAGE_SIZE_4K:
  7707. tp->nvram_pagesize = 4096;
  7708. break;
  7709. case FLASH_5752PAGE_SIZE_264:
  7710. tp->nvram_pagesize = 264;
  7711. break;
  7712. }
  7713. }
  7714. else {
  7715. /* For eeprom, set pagesize to maximum eeprom size */
  7716. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7717. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7718. tw32(NVRAM_CFG1, nvcfg1);
  7719. }
  7720. }
  7721. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  7722. {
  7723. u32 nvcfg1;
  7724. nvcfg1 = tr32(NVRAM_CFG1);
  7725. /* NVRAM protection for TPM */
  7726. if (nvcfg1 & (1 << 27))
  7727. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7728. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7729. case FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ:
  7730. case FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ:
  7731. tp->nvram_jedecnum = JEDEC_ATMEL;
  7732. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7733. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7734. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7735. tw32(NVRAM_CFG1, nvcfg1);
  7736. break;
  7737. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7738. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  7739. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  7740. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  7741. case FLASH_5755VENDOR_ATMEL_FLASH_4:
  7742. tp->nvram_jedecnum = JEDEC_ATMEL;
  7743. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7744. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7745. tp->nvram_pagesize = 264;
  7746. break;
  7747. case FLASH_5752VENDOR_ST_M45PE10:
  7748. case FLASH_5752VENDOR_ST_M45PE20:
  7749. case FLASH_5752VENDOR_ST_M45PE40:
  7750. tp->nvram_jedecnum = JEDEC_ST;
  7751. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7752. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7753. tp->nvram_pagesize = 256;
  7754. break;
  7755. }
  7756. }
  7757. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  7758. {
  7759. u32 nvcfg1;
  7760. nvcfg1 = tr32(NVRAM_CFG1);
  7761. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7762. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  7763. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  7764. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  7765. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  7766. tp->nvram_jedecnum = JEDEC_ATMEL;
  7767. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7768. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7769. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7770. tw32(NVRAM_CFG1, nvcfg1);
  7771. break;
  7772. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7773. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  7774. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  7775. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  7776. tp->nvram_jedecnum = JEDEC_ATMEL;
  7777. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7778. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7779. tp->nvram_pagesize = 264;
  7780. break;
  7781. case FLASH_5752VENDOR_ST_M45PE10:
  7782. case FLASH_5752VENDOR_ST_M45PE20:
  7783. case FLASH_5752VENDOR_ST_M45PE40:
  7784. tp->nvram_jedecnum = JEDEC_ST;
  7785. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7786. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7787. tp->nvram_pagesize = 256;
  7788. break;
  7789. }
  7790. }
  7791. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  7792. static void __devinit tg3_nvram_init(struct tg3 *tp)
  7793. {
  7794. int j;
  7795. tw32_f(GRC_EEPROM_ADDR,
  7796. (EEPROM_ADDR_FSM_RESET |
  7797. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  7798. EEPROM_ADDR_CLKPERD_SHIFT)));
  7799. /* XXX schedule_timeout() ... */
  7800. for (j = 0; j < 100; j++)
  7801. udelay(10);
  7802. /* Enable seeprom accesses. */
  7803. tw32_f(GRC_LOCAL_CTRL,
  7804. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  7805. udelay(100);
  7806. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7807. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  7808. tp->tg3_flags |= TG3_FLAG_NVRAM;
  7809. if (tg3_nvram_lock(tp)) {
  7810. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  7811. "tg3_nvram_init failed.\n", tp->dev->name);
  7812. return;
  7813. }
  7814. tg3_enable_nvram_access(tp);
  7815. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7816. tg3_get_5752_nvram_info(tp);
  7817. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7818. tg3_get_5755_nvram_info(tp);
  7819. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7820. tg3_get_5787_nvram_info(tp);
  7821. else
  7822. tg3_get_nvram_info(tp);
  7823. tg3_get_nvram_size(tp);
  7824. tg3_disable_nvram_access(tp);
  7825. tg3_nvram_unlock(tp);
  7826. } else {
  7827. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  7828. tg3_get_eeprom_size(tp);
  7829. }
  7830. }
  7831. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  7832. u32 offset, u32 *val)
  7833. {
  7834. u32 tmp;
  7835. int i;
  7836. if (offset > EEPROM_ADDR_ADDR_MASK ||
  7837. (offset % 4) != 0)
  7838. return -EINVAL;
  7839. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  7840. EEPROM_ADDR_DEVID_MASK |
  7841. EEPROM_ADDR_READ);
  7842. tw32(GRC_EEPROM_ADDR,
  7843. tmp |
  7844. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7845. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  7846. EEPROM_ADDR_ADDR_MASK) |
  7847. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  7848. for (i = 0; i < 10000; i++) {
  7849. tmp = tr32(GRC_EEPROM_ADDR);
  7850. if (tmp & EEPROM_ADDR_COMPLETE)
  7851. break;
  7852. udelay(100);
  7853. }
  7854. if (!(tmp & EEPROM_ADDR_COMPLETE))
  7855. return -EBUSY;
  7856. *val = tr32(GRC_EEPROM_DATA);
  7857. return 0;
  7858. }
  7859. #define NVRAM_CMD_TIMEOUT 10000
  7860. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  7861. {
  7862. int i;
  7863. tw32(NVRAM_CMD, nvram_cmd);
  7864. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  7865. udelay(10);
  7866. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  7867. udelay(10);
  7868. break;
  7869. }
  7870. }
  7871. if (i == NVRAM_CMD_TIMEOUT) {
  7872. return -EBUSY;
  7873. }
  7874. return 0;
  7875. }
  7876. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  7877. {
  7878. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  7879. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7880. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7881. (tp->nvram_jedecnum == JEDEC_ATMEL))
  7882. addr = ((addr / tp->nvram_pagesize) <<
  7883. ATMEL_AT45DB0X1B_PAGE_POS) +
  7884. (addr % tp->nvram_pagesize);
  7885. return addr;
  7886. }
  7887. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  7888. {
  7889. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  7890. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7891. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7892. (tp->nvram_jedecnum == JEDEC_ATMEL))
  7893. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  7894. tp->nvram_pagesize) +
  7895. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  7896. return addr;
  7897. }
  7898. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  7899. {
  7900. int ret;
  7901. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  7902. return tg3_nvram_read_using_eeprom(tp, offset, val);
  7903. offset = tg3_nvram_phys_addr(tp, offset);
  7904. if (offset > NVRAM_ADDR_MSK)
  7905. return -EINVAL;
  7906. ret = tg3_nvram_lock(tp);
  7907. if (ret)
  7908. return ret;
  7909. tg3_enable_nvram_access(tp);
  7910. tw32(NVRAM_ADDR, offset);
  7911. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  7912. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  7913. if (ret == 0)
  7914. *val = swab32(tr32(NVRAM_RDDATA));
  7915. tg3_disable_nvram_access(tp);
  7916. tg3_nvram_unlock(tp);
  7917. return ret;
  7918. }
  7919. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  7920. {
  7921. int err;
  7922. u32 tmp;
  7923. err = tg3_nvram_read(tp, offset, &tmp);
  7924. *val = swab32(tmp);
  7925. return err;
  7926. }
  7927. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  7928. u32 offset, u32 len, u8 *buf)
  7929. {
  7930. int i, j, rc = 0;
  7931. u32 val;
  7932. for (i = 0; i < len; i += 4) {
  7933. u32 addr, data;
  7934. addr = offset + i;
  7935. memcpy(&data, buf + i, 4);
  7936. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  7937. val = tr32(GRC_EEPROM_ADDR);
  7938. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  7939. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  7940. EEPROM_ADDR_READ);
  7941. tw32(GRC_EEPROM_ADDR, val |
  7942. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7943. (addr & EEPROM_ADDR_ADDR_MASK) |
  7944. EEPROM_ADDR_START |
  7945. EEPROM_ADDR_WRITE);
  7946. for (j = 0; j < 10000; j++) {
  7947. val = tr32(GRC_EEPROM_ADDR);
  7948. if (val & EEPROM_ADDR_COMPLETE)
  7949. break;
  7950. udelay(100);
  7951. }
  7952. if (!(val & EEPROM_ADDR_COMPLETE)) {
  7953. rc = -EBUSY;
  7954. break;
  7955. }
  7956. }
  7957. return rc;
  7958. }
  7959. /* offset and length are dword aligned */
  7960. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  7961. u8 *buf)
  7962. {
  7963. int ret = 0;
  7964. u32 pagesize = tp->nvram_pagesize;
  7965. u32 pagemask = pagesize - 1;
  7966. u32 nvram_cmd;
  7967. u8 *tmp;
  7968. tmp = kmalloc(pagesize, GFP_KERNEL);
  7969. if (tmp == NULL)
  7970. return -ENOMEM;
  7971. while (len) {
  7972. int j;
  7973. u32 phy_addr, page_off, size;
  7974. phy_addr = offset & ~pagemask;
  7975. for (j = 0; j < pagesize; j += 4) {
  7976. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  7977. (u32 *) (tmp + j))))
  7978. break;
  7979. }
  7980. if (ret)
  7981. break;
  7982. page_off = offset & pagemask;
  7983. size = pagesize;
  7984. if (len < size)
  7985. size = len;
  7986. len -= size;
  7987. memcpy(tmp + page_off, buf, size);
  7988. offset = offset + (pagesize - page_off);
  7989. tg3_enable_nvram_access(tp);
  7990. /*
  7991. * Before we can erase the flash page, we need
  7992. * to issue a special "write enable" command.
  7993. */
  7994. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7995. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7996. break;
  7997. /* Erase the target page */
  7998. tw32(NVRAM_ADDR, phy_addr);
  7999. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8000. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8001. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8002. break;
  8003. /* Issue another write enable to start the write. */
  8004. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8005. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8006. break;
  8007. for (j = 0; j < pagesize; j += 4) {
  8008. u32 data;
  8009. data = *((u32 *) (tmp + j));
  8010. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8011. tw32(NVRAM_ADDR, phy_addr + j);
  8012. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8013. NVRAM_CMD_WR;
  8014. if (j == 0)
  8015. nvram_cmd |= NVRAM_CMD_FIRST;
  8016. else if (j == (pagesize - 4))
  8017. nvram_cmd |= NVRAM_CMD_LAST;
  8018. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8019. break;
  8020. }
  8021. if (ret)
  8022. break;
  8023. }
  8024. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8025. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8026. kfree(tmp);
  8027. return ret;
  8028. }
  8029. /* offset and length are dword aligned */
  8030. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8031. u8 *buf)
  8032. {
  8033. int i, ret = 0;
  8034. for (i = 0; i < len; i += 4, offset += 4) {
  8035. u32 data, page_off, phy_addr, nvram_cmd;
  8036. memcpy(&data, buf + i, 4);
  8037. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8038. page_off = offset % tp->nvram_pagesize;
  8039. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8040. tw32(NVRAM_ADDR, phy_addr);
  8041. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8042. if ((page_off == 0) || (i == 0))
  8043. nvram_cmd |= NVRAM_CMD_FIRST;
  8044. if (page_off == (tp->nvram_pagesize - 4))
  8045. nvram_cmd |= NVRAM_CMD_LAST;
  8046. if (i == (len - 4))
  8047. nvram_cmd |= NVRAM_CMD_LAST;
  8048. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8049. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8050. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8051. (tp->nvram_jedecnum == JEDEC_ST) &&
  8052. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8053. if ((ret = tg3_nvram_exec_cmd(tp,
  8054. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8055. NVRAM_CMD_DONE)))
  8056. break;
  8057. }
  8058. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8059. /* We always do complete word writes to eeprom. */
  8060. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8061. }
  8062. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8063. break;
  8064. }
  8065. return ret;
  8066. }
  8067. /* offset and length are dword aligned */
  8068. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8069. {
  8070. int ret;
  8071. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8072. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8073. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8074. udelay(40);
  8075. }
  8076. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8077. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8078. }
  8079. else {
  8080. u32 grc_mode;
  8081. ret = tg3_nvram_lock(tp);
  8082. if (ret)
  8083. return ret;
  8084. tg3_enable_nvram_access(tp);
  8085. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8086. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8087. tw32(NVRAM_WRITE1, 0x406);
  8088. grc_mode = tr32(GRC_MODE);
  8089. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8090. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8091. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8092. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8093. buf);
  8094. }
  8095. else {
  8096. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8097. buf);
  8098. }
  8099. grc_mode = tr32(GRC_MODE);
  8100. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8101. tg3_disable_nvram_access(tp);
  8102. tg3_nvram_unlock(tp);
  8103. }
  8104. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8105. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8106. udelay(40);
  8107. }
  8108. return ret;
  8109. }
  8110. struct subsys_tbl_ent {
  8111. u16 subsys_vendor, subsys_devid;
  8112. u32 phy_id;
  8113. };
  8114. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8115. /* Broadcom boards. */
  8116. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8117. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8118. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8119. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8120. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8121. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8122. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8123. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8124. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8125. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8126. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8127. /* 3com boards. */
  8128. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8129. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8130. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8131. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8132. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8133. /* DELL boards. */
  8134. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8135. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8136. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8137. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8138. /* Compaq boards. */
  8139. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8140. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8141. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8142. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8143. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8144. /* IBM boards. */
  8145. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8146. };
  8147. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8148. {
  8149. int i;
  8150. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8151. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8152. tp->pdev->subsystem_vendor) &&
  8153. (subsys_id_to_phy_id[i].subsys_devid ==
  8154. tp->pdev->subsystem_device))
  8155. return &subsys_id_to_phy_id[i];
  8156. }
  8157. return NULL;
  8158. }
  8159. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8160. {
  8161. u32 val;
  8162. u16 pmcsr;
  8163. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8164. * so need make sure we're in D0.
  8165. */
  8166. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8167. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8168. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8169. msleep(1);
  8170. /* Make sure register accesses (indirect or otherwise)
  8171. * will function correctly.
  8172. */
  8173. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8174. tp->misc_host_ctrl);
  8175. /* The memory arbiter has to be enabled in order for SRAM accesses
  8176. * to succeed. Normally on powerup the tg3 chip firmware will make
  8177. * sure it is enabled, but other entities such as system netboot
  8178. * code might disable it.
  8179. */
  8180. val = tr32(MEMARB_MODE);
  8181. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8182. tp->phy_id = PHY_ID_INVALID;
  8183. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8184. /* Assume an onboard device by default. */
  8185. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8186. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8187. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8188. u32 nic_cfg, led_cfg;
  8189. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8190. int eeprom_phy_serdes = 0;
  8191. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8192. tp->nic_sram_data_cfg = nic_cfg;
  8193. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8194. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8195. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8196. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8197. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8198. (ver > 0) && (ver < 0x100))
  8199. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8200. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8201. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8202. eeprom_phy_serdes = 1;
  8203. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8204. if (nic_phy_id != 0) {
  8205. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8206. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8207. eeprom_phy_id = (id1 >> 16) << 10;
  8208. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8209. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8210. } else
  8211. eeprom_phy_id = 0;
  8212. tp->phy_id = eeprom_phy_id;
  8213. if (eeprom_phy_serdes) {
  8214. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8215. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8216. else
  8217. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8218. }
  8219. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8220. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8221. SHASTA_EXT_LED_MODE_MASK);
  8222. else
  8223. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8224. switch (led_cfg) {
  8225. default:
  8226. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8227. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8228. break;
  8229. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8230. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8231. break;
  8232. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8233. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8234. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8235. * read on some older 5700/5701 bootcode.
  8236. */
  8237. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8238. ASIC_REV_5700 ||
  8239. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8240. ASIC_REV_5701)
  8241. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8242. break;
  8243. case SHASTA_EXT_LED_SHARED:
  8244. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8245. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8246. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8247. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8248. LED_CTRL_MODE_PHY_2);
  8249. break;
  8250. case SHASTA_EXT_LED_MAC:
  8251. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8252. break;
  8253. case SHASTA_EXT_LED_COMBO:
  8254. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8255. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8256. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8257. LED_CTRL_MODE_PHY_2);
  8258. break;
  8259. };
  8260. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8261. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8262. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8263. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8264. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP)
  8265. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8266. else
  8267. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8268. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8269. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8270. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8271. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8272. }
  8273. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  8274. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  8275. if (cfg2 & (1 << 17))
  8276. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  8277. /* serdes signal pre-emphasis in register 0x590 set by */
  8278. /* bootcode if bit 18 is set */
  8279. if (cfg2 & (1 << 18))
  8280. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  8281. }
  8282. }
  8283. static int __devinit tg3_phy_probe(struct tg3 *tp)
  8284. {
  8285. u32 hw_phy_id_1, hw_phy_id_2;
  8286. u32 hw_phy_id, hw_phy_id_masked;
  8287. int err;
  8288. /* Reading the PHY ID register can conflict with ASF
  8289. * firwmare access to the PHY hardware.
  8290. */
  8291. err = 0;
  8292. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  8293. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  8294. } else {
  8295. /* Now read the physical PHY_ID from the chip and verify
  8296. * that it is sane. If it doesn't look good, we fall back
  8297. * to either the hard-coded table based PHY_ID and failing
  8298. * that the value found in the eeprom area.
  8299. */
  8300. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  8301. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  8302. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  8303. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  8304. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  8305. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  8306. }
  8307. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  8308. tp->phy_id = hw_phy_id;
  8309. if (hw_phy_id_masked == PHY_ID_BCM8002)
  8310. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8311. else
  8312. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  8313. } else {
  8314. if (tp->phy_id != PHY_ID_INVALID) {
  8315. /* Do nothing, phy ID already set up in
  8316. * tg3_get_eeprom_hw_cfg().
  8317. */
  8318. } else {
  8319. struct subsys_tbl_ent *p;
  8320. /* No eeprom signature? Try the hardcoded
  8321. * subsys device table.
  8322. */
  8323. p = lookup_by_subsys(tp);
  8324. if (!p)
  8325. return -ENODEV;
  8326. tp->phy_id = p->phy_id;
  8327. if (!tp->phy_id ||
  8328. tp->phy_id == PHY_ID_BCM8002)
  8329. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8330. }
  8331. }
  8332. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  8333. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  8334. u32 bmsr, adv_reg, tg3_ctrl;
  8335. tg3_readphy(tp, MII_BMSR, &bmsr);
  8336. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  8337. (bmsr & BMSR_LSTATUS))
  8338. goto skip_phy_reset;
  8339. err = tg3_phy_reset(tp);
  8340. if (err)
  8341. return err;
  8342. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  8343. ADVERTISE_100HALF | ADVERTISE_100FULL |
  8344. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  8345. tg3_ctrl = 0;
  8346. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  8347. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  8348. MII_TG3_CTRL_ADV_1000_FULL);
  8349. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8350. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  8351. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  8352. MII_TG3_CTRL_ENABLE_AS_MASTER);
  8353. }
  8354. if (!tg3_copper_is_advertising_all(tp)) {
  8355. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8356. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8357. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8358. tg3_writephy(tp, MII_BMCR,
  8359. BMCR_ANENABLE | BMCR_ANRESTART);
  8360. }
  8361. tg3_phy_set_wirespeed(tp);
  8362. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8363. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8364. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8365. }
  8366. skip_phy_reset:
  8367. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  8368. err = tg3_init_5401phy_dsp(tp);
  8369. if (err)
  8370. return err;
  8371. }
  8372. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  8373. err = tg3_init_5401phy_dsp(tp);
  8374. }
  8375. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8376. tp->link_config.advertising =
  8377. (ADVERTISED_1000baseT_Half |
  8378. ADVERTISED_1000baseT_Full |
  8379. ADVERTISED_Autoneg |
  8380. ADVERTISED_FIBRE);
  8381. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8382. tp->link_config.advertising &=
  8383. ~(ADVERTISED_1000baseT_Half |
  8384. ADVERTISED_1000baseT_Full);
  8385. return err;
  8386. }
  8387. static void __devinit tg3_read_partno(struct tg3 *tp)
  8388. {
  8389. unsigned char vpd_data[256];
  8390. int i;
  8391. u32 magic;
  8392. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  8393. goto out_not_found;
  8394. if (magic == TG3_EEPROM_MAGIC) {
  8395. for (i = 0; i < 256; i += 4) {
  8396. u32 tmp;
  8397. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  8398. goto out_not_found;
  8399. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  8400. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  8401. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  8402. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  8403. }
  8404. } else {
  8405. int vpd_cap;
  8406. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  8407. for (i = 0; i < 256; i += 4) {
  8408. u32 tmp, j = 0;
  8409. u16 tmp16;
  8410. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  8411. i);
  8412. while (j++ < 100) {
  8413. pci_read_config_word(tp->pdev, vpd_cap +
  8414. PCI_VPD_ADDR, &tmp16);
  8415. if (tmp16 & 0x8000)
  8416. break;
  8417. msleep(1);
  8418. }
  8419. if (!(tmp16 & 0x8000))
  8420. goto out_not_found;
  8421. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  8422. &tmp);
  8423. tmp = cpu_to_le32(tmp);
  8424. memcpy(&vpd_data[i], &tmp, 4);
  8425. }
  8426. }
  8427. /* Now parse and find the part number. */
  8428. for (i = 0; i < 256; ) {
  8429. unsigned char val = vpd_data[i];
  8430. int block_end;
  8431. if (val == 0x82 || val == 0x91) {
  8432. i = (i + 3 +
  8433. (vpd_data[i + 1] +
  8434. (vpd_data[i + 2] << 8)));
  8435. continue;
  8436. }
  8437. if (val != 0x90)
  8438. goto out_not_found;
  8439. block_end = (i + 3 +
  8440. (vpd_data[i + 1] +
  8441. (vpd_data[i + 2] << 8)));
  8442. i += 3;
  8443. while (i < block_end) {
  8444. if (vpd_data[i + 0] == 'P' &&
  8445. vpd_data[i + 1] == 'N') {
  8446. int partno_len = vpd_data[i + 2];
  8447. if (partno_len > 24)
  8448. goto out_not_found;
  8449. memcpy(tp->board_part_number,
  8450. &vpd_data[i + 3],
  8451. partno_len);
  8452. /* Success. */
  8453. return;
  8454. }
  8455. }
  8456. /* Part number not found. */
  8457. goto out_not_found;
  8458. }
  8459. out_not_found:
  8460. strcpy(tp->board_part_number, "none");
  8461. }
  8462. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  8463. {
  8464. u32 val, offset, start;
  8465. if (tg3_nvram_read_swab(tp, 0, &val))
  8466. return;
  8467. if (val != TG3_EEPROM_MAGIC)
  8468. return;
  8469. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  8470. tg3_nvram_read_swab(tp, 0x4, &start))
  8471. return;
  8472. offset = tg3_nvram_logical_addr(tp, offset);
  8473. if (tg3_nvram_read_swab(tp, offset, &val))
  8474. return;
  8475. if ((val & 0xfc000000) == 0x0c000000) {
  8476. u32 ver_offset, addr;
  8477. int i;
  8478. if (tg3_nvram_read_swab(tp, offset + 4, &val) ||
  8479. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  8480. return;
  8481. if (val != 0)
  8482. return;
  8483. addr = offset + ver_offset - start;
  8484. for (i = 0; i < 16; i += 4) {
  8485. if (tg3_nvram_read(tp, addr + i, &val))
  8486. return;
  8487. val = cpu_to_le32(val);
  8488. memcpy(tp->fw_ver + i, &val, 4);
  8489. }
  8490. }
  8491. }
  8492. static int __devinit tg3_get_invariants(struct tg3 *tp)
  8493. {
  8494. static struct pci_device_id write_reorder_chipsets[] = {
  8495. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8496. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  8497. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  8498. PCI_DEVICE_ID_VIA_8385_0) },
  8499. { },
  8500. };
  8501. u32 misc_ctrl_reg;
  8502. u32 cacheline_sz_reg;
  8503. u32 pci_state_reg, grc_misc_cfg;
  8504. u32 val;
  8505. u16 pci_cmd;
  8506. int err;
  8507. /* Force memory write invalidate off. If we leave it on,
  8508. * then on 5700_BX chips we have to enable a workaround.
  8509. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  8510. * to match the cacheline size. The Broadcom driver have this
  8511. * workaround but turns MWI off all the times so never uses
  8512. * it. This seems to suggest that the workaround is insufficient.
  8513. */
  8514. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8515. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  8516. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8517. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  8518. * has the register indirect write enable bit set before
  8519. * we try to access any of the MMIO registers. It is also
  8520. * critical that the PCI-X hw workaround situation is decided
  8521. * before that as well.
  8522. */
  8523. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8524. &misc_ctrl_reg);
  8525. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  8526. MISC_HOST_CTRL_CHIPREV_SHIFT);
  8527. /* Wrong chip ID in 5752 A0. This code can be removed later
  8528. * as A0 is not in production.
  8529. */
  8530. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  8531. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  8532. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  8533. * we need to disable memory and use config. cycles
  8534. * only to access all registers. The 5702/03 chips
  8535. * can mistakenly decode the special cycles from the
  8536. * ICH chipsets as memory write cycles, causing corruption
  8537. * of register and memory space. Only certain ICH bridges
  8538. * will drive special cycles with non-zero data during the
  8539. * address phase which can fall within the 5703's address
  8540. * range. This is not an ICH bug as the PCI spec allows
  8541. * non-zero address during special cycles. However, only
  8542. * these ICH bridges are known to drive non-zero addresses
  8543. * during special cycles.
  8544. *
  8545. * Since special cycles do not cross PCI bridges, we only
  8546. * enable this workaround if the 5703 is on the secondary
  8547. * bus of these ICH bridges.
  8548. */
  8549. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8550. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8551. static struct tg3_dev_id {
  8552. u32 vendor;
  8553. u32 device;
  8554. u32 rev;
  8555. } ich_chipsets[] = {
  8556. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8557. PCI_ANY_ID },
  8558. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8559. PCI_ANY_ID },
  8560. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8561. 0xa },
  8562. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8563. PCI_ANY_ID },
  8564. { },
  8565. };
  8566. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8567. struct pci_dev *bridge = NULL;
  8568. while (pci_id->vendor != 0) {
  8569. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8570. bridge);
  8571. if (!bridge) {
  8572. pci_id++;
  8573. continue;
  8574. }
  8575. if (pci_id->rev != PCI_ANY_ID) {
  8576. u8 rev;
  8577. pci_read_config_byte(bridge, PCI_REVISION_ID,
  8578. &rev);
  8579. if (rev > pci_id->rev)
  8580. continue;
  8581. }
  8582. if (bridge->subordinate &&
  8583. (bridge->subordinate->number ==
  8584. tp->pdev->bus->number)) {
  8585. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8586. pci_dev_put(bridge);
  8587. break;
  8588. }
  8589. }
  8590. }
  8591. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  8592. * DMA addresses > 40-bit. This bridge may have other additional
  8593. * 57xx devices behind it in some 4-port NIC designs for example.
  8594. * Any tg3 device found behind the bridge will also need the 40-bit
  8595. * DMA workaround.
  8596. */
  8597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8599. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8600. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8601. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8602. }
  8603. else {
  8604. struct pci_dev *bridge = NULL;
  8605. do {
  8606. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  8607. PCI_DEVICE_ID_SERVERWORKS_EPB,
  8608. bridge);
  8609. if (bridge && bridge->subordinate &&
  8610. (bridge->subordinate->number <=
  8611. tp->pdev->bus->number) &&
  8612. (bridge->subordinate->subordinate >=
  8613. tp->pdev->bus->number)) {
  8614. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8615. pci_dev_put(bridge);
  8616. break;
  8617. }
  8618. } while (bridge);
  8619. }
  8620. /* Initialize misc host control in PCI block. */
  8621. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8622. MISC_HOST_CTRL_CHIPREV);
  8623. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8624. tp->misc_host_ctrl);
  8625. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8626. &cacheline_sz_reg);
  8627. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8628. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8629. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8630. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8631. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8632. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8633. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8635. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8636. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8637. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8638. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8639. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8640. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  8641. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8642. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) {
  8643. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  8644. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  8645. } else {
  8646. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 |
  8647. TG3_FLG2_HW_TSO_1_BUG;
  8648. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8649. ASIC_REV_5750 &&
  8650. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  8651. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_1_BUG;
  8652. }
  8653. }
  8654. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8655. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8656. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  8657. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  8658. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787)
  8659. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8660. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  8661. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8662. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8663. * reordering to the mailbox registers done by the host
  8664. * controller can cause major troubles. We read back from
  8665. * every mailbox register write to force the writes to be
  8666. * posted to the chip in order.
  8667. */
  8668. if (pci_dev_present(write_reorder_chipsets) &&
  8669. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8670. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8672. tp->pci_lat_timer < 64) {
  8673. tp->pci_lat_timer = 64;
  8674. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8675. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8676. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8677. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8678. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8679. cacheline_sz_reg);
  8680. }
  8681. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8682. &pci_state_reg);
  8683. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8684. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8685. /* If this is a 5700 BX chipset, and we are in PCI-X
  8686. * mode, enable register write workaround.
  8687. *
  8688. * The workaround is to use indirect register accesses
  8689. * for all chip writes not to mailbox registers.
  8690. */
  8691. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8692. u32 pm_reg;
  8693. u16 pci_cmd;
  8694. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8695. /* The chip can have it's power management PCI config
  8696. * space registers clobbered due to this bug.
  8697. * So explicitly force the chip into D0 here.
  8698. */
  8699. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8700. &pm_reg);
  8701. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  8702. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  8703. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8704. pm_reg);
  8705. /* Also, force SERR#/PERR# in PCI command. */
  8706. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8707. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  8708. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8709. }
  8710. }
  8711. /* 5700 BX chips need to have their TX producer index mailboxes
  8712. * written twice to workaround a bug.
  8713. */
  8714. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  8715. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  8716. /* Back to back register writes can cause problems on this chip,
  8717. * the workaround is to read back all reg writes except those to
  8718. * mailbox regs. See tg3_write_indirect_reg32().
  8719. *
  8720. * PCI Express 5750_A0 rev chips need this workaround too.
  8721. */
  8722. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8723. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  8724. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  8725. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  8726. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  8727. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  8728. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  8729. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  8730. /* Chip-specific fixup from Broadcom driver */
  8731. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  8732. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  8733. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  8734. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  8735. }
  8736. /* Default fast path register access methods */
  8737. tp->read32 = tg3_read32;
  8738. tp->write32 = tg3_write32;
  8739. tp->read32_mbox = tg3_read32;
  8740. tp->write32_mbox = tg3_write32;
  8741. tp->write32_tx_mbox = tg3_write32;
  8742. tp->write32_rx_mbox = tg3_write32;
  8743. /* Various workaround register access methods */
  8744. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  8745. tp->write32 = tg3_write_indirect_reg32;
  8746. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  8747. tp->write32 = tg3_write_flush_reg32;
  8748. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  8749. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  8750. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8751. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  8752. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8753. }
  8754. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  8755. tp->read32 = tg3_read_indirect_reg32;
  8756. tp->write32 = tg3_write_indirect_reg32;
  8757. tp->read32_mbox = tg3_read_indirect_mbox;
  8758. tp->write32_mbox = tg3_write_indirect_mbox;
  8759. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  8760. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  8761. iounmap(tp->regs);
  8762. tp->regs = NULL;
  8763. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8764. pci_cmd &= ~PCI_COMMAND_MEMORY;
  8765. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8766. }
  8767. if (tp->write32 == tg3_write_indirect_reg32 ||
  8768. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  8769. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  8771. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  8772. /* Get eeprom hw config before calling tg3_set_power_state().
  8773. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  8774. * determined before calling tg3_set_power_state() so that
  8775. * we know whether or not to switch out of Vaux power.
  8776. * When the flag is set, it means that GPIO1 is used for eeprom
  8777. * write protect and also implies that it is a LOM where GPIOs
  8778. * are not used to switch power.
  8779. */
  8780. tg3_get_eeprom_hw_cfg(tp);
  8781. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  8782. * GPIO1 driven high will bring 5700's external PHY out of reset.
  8783. * It is also used as eeprom write protect on LOMs.
  8784. */
  8785. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  8786. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8787. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  8788. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8789. GRC_LCLCTRL_GPIO_OUTPUT1);
  8790. /* Unused GPIO3 must be driven as output on 5752 because there
  8791. * are no pull-up resistors on unused GPIO pins.
  8792. */
  8793. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8794. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  8795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8796. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  8797. /* Force the chip into D0. */
  8798. err = tg3_set_power_state(tp, PCI_D0);
  8799. if (err) {
  8800. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  8801. pci_name(tp->pdev));
  8802. return err;
  8803. }
  8804. /* 5700 B0 chips do not support checksumming correctly due
  8805. * to hardware bugs.
  8806. */
  8807. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  8808. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  8809. /* Derive initial jumbo mode from MTU assigned in
  8810. * ether_setup() via the alloc_etherdev() call
  8811. */
  8812. if (tp->dev->mtu > ETH_DATA_LEN &&
  8813. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8814. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  8815. /* Determine WakeOnLan speed to use. */
  8816. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8817. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8818. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  8819. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  8820. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  8821. } else {
  8822. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  8823. }
  8824. /* A few boards don't want Ethernet@WireSpeed phy feature */
  8825. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8826. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  8827. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  8828. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  8829. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8830. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  8831. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  8832. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  8833. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  8834. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  8835. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  8836. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  8839. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  8840. else
  8841. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  8842. }
  8843. tp->coalesce_mode = 0;
  8844. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  8845. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  8846. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  8847. /* Initialize MAC MI mode, polling disabled. */
  8848. tw32_f(MAC_MI_MODE, tp->mi_mode);
  8849. udelay(80);
  8850. /* Initialize data/descriptor byte/word swapping. */
  8851. val = tr32(GRC_MODE);
  8852. val &= GRC_MODE_HOST_STACKUP;
  8853. tw32(GRC_MODE, val | tp->grc_mode);
  8854. tg3_switch_clocks(tp);
  8855. /* Clear this out for sanity. */
  8856. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8857. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8858. &pci_state_reg);
  8859. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  8860. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  8861. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  8862. if (chiprevid == CHIPREV_ID_5701_A0 ||
  8863. chiprevid == CHIPREV_ID_5701_B0 ||
  8864. chiprevid == CHIPREV_ID_5701_B2 ||
  8865. chiprevid == CHIPREV_ID_5701_B5) {
  8866. void __iomem *sram_base;
  8867. /* Write some dummy words into the SRAM status block
  8868. * area, see if it reads back correctly. If the return
  8869. * value is bad, force enable the PCIX workaround.
  8870. */
  8871. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  8872. writel(0x00000000, sram_base);
  8873. writel(0x00000000, sram_base + 4);
  8874. writel(0xffffffff, sram_base + 4);
  8875. if (readl(sram_base) != 0x00000000)
  8876. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8877. }
  8878. }
  8879. udelay(50);
  8880. tg3_nvram_init(tp);
  8881. grc_misc_cfg = tr32(GRC_MISC_CFG);
  8882. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  8883. /* Broadcom's driver says that CIOBE multisplit has a bug */
  8884. #if 0
  8885. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8886. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  8887. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  8888. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  8889. }
  8890. #endif
  8891. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8892. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  8893. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  8894. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  8895. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8896. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  8897. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  8898. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  8899. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  8900. HOSTCC_MODE_CLRTICK_TXBD);
  8901. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  8902. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8903. tp->misc_host_ctrl);
  8904. }
  8905. /* these are limited to 10/100 only */
  8906. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8907. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  8908. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8909. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8910. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  8911. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  8912. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  8913. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8914. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  8915. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  8916. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  8917. err = tg3_phy_probe(tp);
  8918. if (err) {
  8919. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  8920. pci_name(tp->pdev), err);
  8921. /* ... but do not return immediately ... */
  8922. }
  8923. tg3_read_partno(tp);
  8924. tg3_read_fw_ver(tp);
  8925. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  8926. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8927. } else {
  8928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8929. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  8930. else
  8931. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8932. }
  8933. /* 5700 {AX,BX} chips have a broken status block link
  8934. * change bit implementation, so we must use the
  8935. * status register in those cases.
  8936. */
  8937. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8938. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  8939. else
  8940. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  8941. /* The led_ctrl is set during tg3_phy_probe, here we might
  8942. * have to force the link status polling mechanism based
  8943. * upon subsystem IDs.
  8944. */
  8945. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8946. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8947. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  8948. TG3_FLAG_USE_LINKCHG_REG);
  8949. }
  8950. /* For all SERDES we poll the MAC status register. */
  8951. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8952. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  8953. else
  8954. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  8955. /* All chips before 5787 can get confused if TX buffers
  8956. * straddle the 4GB address boundary in some cases.
  8957. */
  8958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8959. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  8960. tp->dev->hard_start_xmit = tg3_start_xmit;
  8961. else
  8962. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  8963. tp->rx_offset = 2;
  8964. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  8965. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  8966. tp->rx_offset = 0;
  8967. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  8968. /* Increment the rx prod index on the rx std ring by at most
  8969. * 8 for these chips to workaround hw errata.
  8970. */
  8971. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8972. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8973. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8974. tp->rx_std_max_post = 8;
  8975. /* By default, disable wake-on-lan. User can change this
  8976. * using ETHTOOL_SWOL.
  8977. */
  8978. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8979. return err;
  8980. }
  8981. #ifdef CONFIG_SPARC64
  8982. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  8983. {
  8984. struct net_device *dev = tp->dev;
  8985. struct pci_dev *pdev = tp->pdev;
  8986. struct pcidev_cookie *pcp = pdev->sysdata;
  8987. if (pcp != NULL) {
  8988. unsigned char *addr;
  8989. int len;
  8990. addr = of_get_property(pcp->prom_node, "local-mac-address",
  8991. &len);
  8992. if (addr && len == 6) {
  8993. memcpy(dev->dev_addr, addr, 6);
  8994. memcpy(dev->perm_addr, dev->dev_addr, 6);
  8995. return 0;
  8996. }
  8997. }
  8998. return -ENODEV;
  8999. }
  9000. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9001. {
  9002. struct net_device *dev = tp->dev;
  9003. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9004. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9005. return 0;
  9006. }
  9007. #endif
  9008. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9009. {
  9010. struct net_device *dev = tp->dev;
  9011. u32 hi, lo, mac_offset;
  9012. int addr_ok = 0;
  9013. #ifdef CONFIG_SPARC64
  9014. if (!tg3_get_macaddr_sparc(tp))
  9015. return 0;
  9016. #endif
  9017. mac_offset = 0x7c;
  9018. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9019. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9020. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9021. mac_offset = 0xcc;
  9022. if (tg3_nvram_lock(tp))
  9023. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9024. else
  9025. tg3_nvram_unlock(tp);
  9026. }
  9027. /* First try to get it from MAC address mailbox. */
  9028. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9029. if ((hi >> 16) == 0x484b) {
  9030. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9031. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9032. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9033. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9034. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9035. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9036. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9037. /* Some old bootcode may report a 0 MAC address in SRAM */
  9038. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9039. }
  9040. if (!addr_ok) {
  9041. /* Next, try NVRAM. */
  9042. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9043. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9044. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9045. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9046. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9047. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9048. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9049. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9050. }
  9051. /* Finally just fetch it out of the MAC control regs. */
  9052. else {
  9053. hi = tr32(MAC_ADDR_0_HIGH);
  9054. lo = tr32(MAC_ADDR_0_LOW);
  9055. dev->dev_addr[5] = lo & 0xff;
  9056. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9057. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9058. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9059. dev->dev_addr[1] = hi & 0xff;
  9060. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9061. }
  9062. }
  9063. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9064. #ifdef CONFIG_SPARC64
  9065. if (!tg3_get_default_macaddr_sparc(tp))
  9066. return 0;
  9067. #endif
  9068. return -EINVAL;
  9069. }
  9070. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9071. return 0;
  9072. }
  9073. #define BOUNDARY_SINGLE_CACHELINE 1
  9074. #define BOUNDARY_MULTI_CACHELINE 2
  9075. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9076. {
  9077. int cacheline_size;
  9078. u8 byte;
  9079. int goal;
  9080. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9081. if (byte == 0)
  9082. cacheline_size = 1024;
  9083. else
  9084. cacheline_size = (int) byte * 4;
  9085. /* On 5703 and later chips, the boundary bits have no
  9086. * effect.
  9087. */
  9088. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9089. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  9090. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9091. goto out;
  9092. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  9093. goal = BOUNDARY_MULTI_CACHELINE;
  9094. #else
  9095. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  9096. goal = BOUNDARY_SINGLE_CACHELINE;
  9097. #else
  9098. goal = 0;
  9099. #endif
  9100. #endif
  9101. if (!goal)
  9102. goto out;
  9103. /* PCI controllers on most RISC systems tend to disconnect
  9104. * when a device tries to burst across a cache-line boundary.
  9105. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  9106. *
  9107. * Unfortunately, for PCI-E there are only limited
  9108. * write-side controls for this, and thus for reads
  9109. * we will still get the disconnects. We'll also waste
  9110. * these PCI cycles for both read and write for chips
  9111. * other than 5700 and 5701 which do not implement the
  9112. * boundary bits.
  9113. */
  9114. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9115. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  9116. switch (cacheline_size) {
  9117. case 16:
  9118. case 32:
  9119. case 64:
  9120. case 128:
  9121. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9122. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  9123. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  9124. } else {
  9125. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9126. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9127. }
  9128. break;
  9129. case 256:
  9130. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  9131. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  9132. break;
  9133. default:
  9134. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9135. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9136. break;
  9137. };
  9138. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9139. switch (cacheline_size) {
  9140. case 16:
  9141. case 32:
  9142. case 64:
  9143. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9144. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9145. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  9146. break;
  9147. }
  9148. /* fallthrough */
  9149. case 128:
  9150. default:
  9151. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9152. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  9153. break;
  9154. };
  9155. } else {
  9156. switch (cacheline_size) {
  9157. case 16:
  9158. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9159. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  9160. DMA_RWCTRL_WRITE_BNDRY_16);
  9161. break;
  9162. }
  9163. /* fallthrough */
  9164. case 32:
  9165. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9166. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  9167. DMA_RWCTRL_WRITE_BNDRY_32);
  9168. break;
  9169. }
  9170. /* fallthrough */
  9171. case 64:
  9172. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9173. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  9174. DMA_RWCTRL_WRITE_BNDRY_64);
  9175. break;
  9176. }
  9177. /* fallthrough */
  9178. case 128:
  9179. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9180. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  9181. DMA_RWCTRL_WRITE_BNDRY_128);
  9182. break;
  9183. }
  9184. /* fallthrough */
  9185. case 256:
  9186. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  9187. DMA_RWCTRL_WRITE_BNDRY_256);
  9188. break;
  9189. case 512:
  9190. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  9191. DMA_RWCTRL_WRITE_BNDRY_512);
  9192. break;
  9193. case 1024:
  9194. default:
  9195. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  9196. DMA_RWCTRL_WRITE_BNDRY_1024);
  9197. break;
  9198. };
  9199. }
  9200. out:
  9201. return val;
  9202. }
  9203. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  9204. {
  9205. struct tg3_internal_buffer_desc test_desc;
  9206. u32 sram_dma_descs;
  9207. int i, ret;
  9208. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  9209. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  9210. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  9211. tw32(RDMAC_STATUS, 0);
  9212. tw32(WDMAC_STATUS, 0);
  9213. tw32(BUFMGR_MODE, 0);
  9214. tw32(FTQ_RESET, 0);
  9215. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  9216. test_desc.addr_lo = buf_dma & 0xffffffff;
  9217. test_desc.nic_mbuf = 0x00002100;
  9218. test_desc.len = size;
  9219. /*
  9220. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  9221. * the *second* time the tg3 driver was getting loaded after an
  9222. * initial scan.
  9223. *
  9224. * Broadcom tells me:
  9225. * ...the DMA engine is connected to the GRC block and a DMA
  9226. * reset may affect the GRC block in some unpredictable way...
  9227. * The behavior of resets to individual blocks has not been tested.
  9228. *
  9229. * Broadcom noted the GRC reset will also reset all sub-components.
  9230. */
  9231. if (to_device) {
  9232. test_desc.cqid_sqid = (13 << 8) | 2;
  9233. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  9234. udelay(40);
  9235. } else {
  9236. test_desc.cqid_sqid = (16 << 8) | 7;
  9237. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  9238. udelay(40);
  9239. }
  9240. test_desc.flags = 0x00000005;
  9241. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  9242. u32 val;
  9243. val = *(((u32 *)&test_desc) + i);
  9244. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  9245. sram_dma_descs + (i * sizeof(u32)));
  9246. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  9247. }
  9248. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9249. if (to_device) {
  9250. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  9251. } else {
  9252. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  9253. }
  9254. ret = -ENODEV;
  9255. for (i = 0; i < 40; i++) {
  9256. u32 val;
  9257. if (to_device)
  9258. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  9259. else
  9260. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  9261. if ((val & 0xffff) == sram_dma_descs) {
  9262. ret = 0;
  9263. break;
  9264. }
  9265. udelay(100);
  9266. }
  9267. return ret;
  9268. }
  9269. #define TEST_BUFFER_SIZE 0x2000
  9270. static int __devinit tg3_test_dma(struct tg3 *tp)
  9271. {
  9272. dma_addr_t buf_dma;
  9273. u32 *buf, saved_dma_rwctrl;
  9274. int ret;
  9275. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  9276. if (!buf) {
  9277. ret = -ENOMEM;
  9278. goto out_nofree;
  9279. }
  9280. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  9281. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  9282. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  9283. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9284. /* DMA read watermark not used on PCIE */
  9285. tp->dma_rwctrl |= 0x00180000;
  9286. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  9287. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  9288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  9289. tp->dma_rwctrl |= 0x003f0000;
  9290. else
  9291. tp->dma_rwctrl |= 0x003f000f;
  9292. } else {
  9293. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  9295. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  9296. /* If the 5704 is behind the EPB bridge, we can
  9297. * do the less restrictive ONE_DMA workaround for
  9298. * better performance.
  9299. */
  9300. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  9301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9302. tp->dma_rwctrl |= 0x8000;
  9303. else if (ccval == 0x6 || ccval == 0x7)
  9304. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  9305. /* Set bit 23 to enable PCIX hw bug fix */
  9306. tp->dma_rwctrl |= 0x009f0000;
  9307. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  9308. /* 5780 always in PCIX mode */
  9309. tp->dma_rwctrl |= 0x00144000;
  9310. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9311. /* 5714 always in PCIX mode */
  9312. tp->dma_rwctrl |= 0x00148000;
  9313. } else {
  9314. tp->dma_rwctrl |= 0x001b000f;
  9315. }
  9316. }
  9317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  9318. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  9319. tp->dma_rwctrl &= 0xfffffff0;
  9320. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9321. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  9322. /* Remove this if it causes problems for some boards. */
  9323. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  9324. /* On 5700/5701 chips, we need to set this bit.
  9325. * Otherwise the chip will issue cacheline transactions
  9326. * to streamable DMA memory with not all the byte
  9327. * enables turned on. This is an error on several
  9328. * RISC PCI controllers, in particular sparc64.
  9329. *
  9330. * On 5703/5704 chips, this bit has been reassigned
  9331. * a different meaning. In particular, it is used
  9332. * on those chips to enable a PCI-X workaround.
  9333. */
  9334. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  9335. }
  9336. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9337. #if 0
  9338. /* Unneeded, already done by tg3_get_invariants. */
  9339. tg3_switch_clocks(tp);
  9340. #endif
  9341. ret = 0;
  9342. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9343. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  9344. goto out;
  9345. /* It is best to perform DMA test with maximum write burst size
  9346. * to expose the 5700/5701 write DMA bug.
  9347. */
  9348. saved_dma_rwctrl = tp->dma_rwctrl;
  9349. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9350. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9351. while (1) {
  9352. u32 *p = buf, i;
  9353. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  9354. p[i] = i;
  9355. /* Send the buffer to the chip. */
  9356. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  9357. if (ret) {
  9358. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  9359. break;
  9360. }
  9361. #if 0
  9362. /* validate data reached card RAM correctly. */
  9363. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9364. u32 val;
  9365. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  9366. if (le32_to_cpu(val) != p[i]) {
  9367. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  9368. /* ret = -ENODEV here? */
  9369. }
  9370. p[i] = 0;
  9371. }
  9372. #endif
  9373. /* Now read it back. */
  9374. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  9375. if (ret) {
  9376. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  9377. break;
  9378. }
  9379. /* Verify it. */
  9380. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  9381. if (p[i] == i)
  9382. continue;
  9383. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9384. DMA_RWCTRL_WRITE_BNDRY_16) {
  9385. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9386. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9387. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9388. break;
  9389. } else {
  9390. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  9391. ret = -ENODEV;
  9392. goto out;
  9393. }
  9394. }
  9395. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  9396. /* Success. */
  9397. ret = 0;
  9398. break;
  9399. }
  9400. }
  9401. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  9402. DMA_RWCTRL_WRITE_BNDRY_16) {
  9403. static struct pci_device_id dma_wait_state_chipsets[] = {
  9404. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  9405. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  9406. { },
  9407. };
  9408. /* DMA test passed without adjusting DMA boundary,
  9409. * now look for chipsets that are known to expose the
  9410. * DMA bug without failing the test.
  9411. */
  9412. if (pci_dev_present(dma_wait_state_chipsets)) {
  9413. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  9414. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  9415. }
  9416. else
  9417. /* Safe to use the calculated DMA boundary. */
  9418. tp->dma_rwctrl = saved_dma_rwctrl;
  9419. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  9420. }
  9421. out:
  9422. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  9423. out_nofree:
  9424. return ret;
  9425. }
  9426. static void __devinit tg3_init_link_config(struct tg3 *tp)
  9427. {
  9428. tp->link_config.advertising =
  9429. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9430. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9431. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  9432. ADVERTISED_Autoneg | ADVERTISED_MII);
  9433. tp->link_config.speed = SPEED_INVALID;
  9434. tp->link_config.duplex = DUPLEX_INVALID;
  9435. tp->link_config.autoneg = AUTONEG_ENABLE;
  9436. tp->link_config.active_speed = SPEED_INVALID;
  9437. tp->link_config.active_duplex = DUPLEX_INVALID;
  9438. tp->link_config.phy_is_low_power = 0;
  9439. tp->link_config.orig_speed = SPEED_INVALID;
  9440. tp->link_config.orig_duplex = DUPLEX_INVALID;
  9441. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  9442. }
  9443. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  9444. {
  9445. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9446. tp->bufmgr_config.mbuf_read_dma_low_water =
  9447. DEFAULT_MB_RDMA_LOW_WATER_5705;
  9448. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9449. DEFAULT_MB_MACRX_LOW_WATER_5705;
  9450. tp->bufmgr_config.mbuf_high_water =
  9451. DEFAULT_MB_HIGH_WATER_5705;
  9452. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9453. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  9454. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9455. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  9456. tp->bufmgr_config.mbuf_high_water_jumbo =
  9457. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  9458. } else {
  9459. tp->bufmgr_config.mbuf_read_dma_low_water =
  9460. DEFAULT_MB_RDMA_LOW_WATER;
  9461. tp->bufmgr_config.mbuf_mac_rx_low_water =
  9462. DEFAULT_MB_MACRX_LOW_WATER;
  9463. tp->bufmgr_config.mbuf_high_water =
  9464. DEFAULT_MB_HIGH_WATER;
  9465. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  9466. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  9467. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  9468. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  9469. tp->bufmgr_config.mbuf_high_water_jumbo =
  9470. DEFAULT_MB_HIGH_WATER_JUMBO;
  9471. }
  9472. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  9473. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  9474. }
  9475. static char * __devinit tg3_phy_string(struct tg3 *tp)
  9476. {
  9477. switch (tp->phy_id & PHY_ID_MASK) {
  9478. case PHY_ID_BCM5400: return "5400";
  9479. case PHY_ID_BCM5401: return "5401";
  9480. case PHY_ID_BCM5411: return "5411";
  9481. case PHY_ID_BCM5701: return "5701";
  9482. case PHY_ID_BCM5703: return "5703";
  9483. case PHY_ID_BCM5704: return "5704";
  9484. case PHY_ID_BCM5705: return "5705";
  9485. case PHY_ID_BCM5750: return "5750";
  9486. case PHY_ID_BCM5752: return "5752";
  9487. case PHY_ID_BCM5714: return "5714";
  9488. case PHY_ID_BCM5780: return "5780";
  9489. case PHY_ID_BCM5755: return "5755";
  9490. case PHY_ID_BCM5787: return "5787";
  9491. case PHY_ID_BCM8002: return "8002/serdes";
  9492. case 0: return "serdes";
  9493. default: return "unknown";
  9494. };
  9495. }
  9496. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  9497. {
  9498. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9499. strcpy(str, "PCI Express");
  9500. return str;
  9501. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  9502. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  9503. strcpy(str, "PCIX:");
  9504. if ((clock_ctrl == 7) ||
  9505. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  9506. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  9507. strcat(str, "133MHz");
  9508. else if (clock_ctrl == 0)
  9509. strcat(str, "33MHz");
  9510. else if (clock_ctrl == 2)
  9511. strcat(str, "50MHz");
  9512. else if (clock_ctrl == 4)
  9513. strcat(str, "66MHz");
  9514. else if (clock_ctrl == 6)
  9515. strcat(str, "100MHz");
  9516. } else {
  9517. strcpy(str, "PCI:");
  9518. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  9519. strcat(str, "66MHz");
  9520. else
  9521. strcat(str, "33MHz");
  9522. }
  9523. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  9524. strcat(str, ":32-bit");
  9525. else
  9526. strcat(str, ":64-bit");
  9527. return str;
  9528. }
  9529. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  9530. {
  9531. struct pci_dev *peer;
  9532. unsigned int func, devnr = tp->pdev->devfn & ~7;
  9533. for (func = 0; func < 8; func++) {
  9534. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  9535. if (peer && peer != tp->pdev)
  9536. break;
  9537. pci_dev_put(peer);
  9538. }
  9539. /* 5704 can be configured in single-port mode, set peer to
  9540. * tp->pdev in that case.
  9541. */
  9542. if (!peer) {
  9543. peer = tp->pdev;
  9544. return peer;
  9545. }
  9546. /*
  9547. * We don't need to keep the refcount elevated; there's no way
  9548. * to remove one half of this device without removing the other
  9549. */
  9550. pci_dev_put(peer);
  9551. return peer;
  9552. }
  9553. static void __devinit tg3_init_coal(struct tg3 *tp)
  9554. {
  9555. struct ethtool_coalesce *ec = &tp->coal;
  9556. memset(ec, 0, sizeof(*ec));
  9557. ec->cmd = ETHTOOL_GCOALESCE;
  9558. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  9559. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  9560. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  9561. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  9562. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  9563. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  9564. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  9565. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  9566. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  9567. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  9568. HOSTCC_MODE_CLRTICK_TXBD)) {
  9569. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  9570. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  9571. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  9572. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  9573. }
  9574. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9575. ec->rx_coalesce_usecs_irq = 0;
  9576. ec->tx_coalesce_usecs_irq = 0;
  9577. ec->stats_block_coalesce_usecs = 0;
  9578. }
  9579. }
  9580. static int __devinit tg3_init_one(struct pci_dev *pdev,
  9581. const struct pci_device_id *ent)
  9582. {
  9583. static int tg3_version_printed = 0;
  9584. unsigned long tg3reg_base, tg3reg_len;
  9585. struct net_device *dev;
  9586. struct tg3 *tp;
  9587. int i, err, pm_cap;
  9588. char str[40];
  9589. u64 dma_mask, persist_dma_mask;
  9590. if (tg3_version_printed++ == 0)
  9591. printk(KERN_INFO "%s", version);
  9592. err = pci_enable_device(pdev);
  9593. if (err) {
  9594. printk(KERN_ERR PFX "Cannot enable PCI device, "
  9595. "aborting.\n");
  9596. return err;
  9597. }
  9598. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  9599. printk(KERN_ERR PFX "Cannot find proper PCI device "
  9600. "base address, aborting.\n");
  9601. err = -ENODEV;
  9602. goto err_out_disable_pdev;
  9603. }
  9604. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  9605. if (err) {
  9606. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  9607. "aborting.\n");
  9608. goto err_out_disable_pdev;
  9609. }
  9610. pci_set_master(pdev);
  9611. /* Find power-management capability. */
  9612. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9613. if (pm_cap == 0) {
  9614. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  9615. "aborting.\n");
  9616. err = -EIO;
  9617. goto err_out_free_res;
  9618. }
  9619. tg3reg_base = pci_resource_start(pdev, 0);
  9620. tg3reg_len = pci_resource_len(pdev, 0);
  9621. dev = alloc_etherdev(sizeof(*tp));
  9622. if (!dev) {
  9623. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  9624. err = -ENOMEM;
  9625. goto err_out_free_res;
  9626. }
  9627. SET_MODULE_OWNER(dev);
  9628. SET_NETDEV_DEV(dev, &pdev->dev);
  9629. #if TG3_VLAN_TAG_USED
  9630. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9631. dev->vlan_rx_register = tg3_vlan_rx_register;
  9632. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9633. #endif
  9634. tp = netdev_priv(dev);
  9635. tp->pdev = pdev;
  9636. tp->dev = dev;
  9637. tp->pm_cap = pm_cap;
  9638. tp->mac_mode = TG3_DEF_MAC_MODE;
  9639. tp->rx_mode = TG3_DEF_RX_MODE;
  9640. tp->tx_mode = TG3_DEF_TX_MODE;
  9641. tp->mi_mode = MAC_MI_MODE_BASE;
  9642. if (tg3_debug > 0)
  9643. tp->msg_enable = tg3_debug;
  9644. else
  9645. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9646. /* The word/byte swap controls here control register access byte
  9647. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9648. * setting below.
  9649. */
  9650. tp->misc_host_ctrl =
  9651. MISC_HOST_CTRL_MASK_PCI_INT |
  9652. MISC_HOST_CTRL_WORD_SWAP |
  9653. MISC_HOST_CTRL_INDIR_ACCESS |
  9654. MISC_HOST_CTRL_PCISTATE_RW;
  9655. /* The NONFRM (non-frame) byte/word swap controls take effect
  9656. * on descriptor entries, anything which isn't packet data.
  9657. *
  9658. * The StrongARM chips on the board (one for tx, one for rx)
  9659. * are running in big-endian mode.
  9660. */
  9661. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  9662. GRC_MODE_WSWAP_NONFRM_DATA);
  9663. #ifdef __BIG_ENDIAN
  9664. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  9665. #endif
  9666. spin_lock_init(&tp->lock);
  9667. spin_lock_init(&tp->tx_lock);
  9668. spin_lock_init(&tp->indirect_lock);
  9669. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  9670. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  9671. if (tp->regs == 0UL) {
  9672. printk(KERN_ERR PFX "Cannot map device registers, "
  9673. "aborting.\n");
  9674. err = -ENOMEM;
  9675. goto err_out_free_dev;
  9676. }
  9677. tg3_init_link_config(tp);
  9678. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  9679. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  9680. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  9681. dev->open = tg3_open;
  9682. dev->stop = tg3_close;
  9683. dev->get_stats = tg3_get_stats;
  9684. dev->set_multicast_list = tg3_set_rx_mode;
  9685. dev->set_mac_address = tg3_set_mac_addr;
  9686. dev->do_ioctl = tg3_ioctl;
  9687. dev->tx_timeout = tg3_tx_timeout;
  9688. dev->poll = tg3_poll;
  9689. dev->ethtool_ops = &tg3_ethtool_ops;
  9690. dev->weight = 64;
  9691. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  9692. dev->change_mtu = tg3_change_mtu;
  9693. dev->irq = pdev->irq;
  9694. #ifdef CONFIG_NET_POLL_CONTROLLER
  9695. dev->poll_controller = tg3_poll_controller;
  9696. #endif
  9697. err = tg3_get_invariants(tp);
  9698. if (err) {
  9699. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  9700. "aborting.\n");
  9701. goto err_out_iounmap;
  9702. }
  9703. /* The EPB bridge inside 5714, 5715, and 5780 and any
  9704. * device behind the EPB cannot support DMA addresses > 40-bit.
  9705. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  9706. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  9707. * do DMA address check in tg3_start_xmit().
  9708. */
  9709. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  9710. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  9711. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  9712. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  9713. #ifdef CONFIG_HIGHMEM
  9714. dma_mask = DMA_64BIT_MASK;
  9715. #endif
  9716. } else
  9717. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  9718. /* Configure DMA attributes. */
  9719. if (dma_mask > DMA_32BIT_MASK) {
  9720. err = pci_set_dma_mask(pdev, dma_mask);
  9721. if (!err) {
  9722. dev->features |= NETIF_F_HIGHDMA;
  9723. err = pci_set_consistent_dma_mask(pdev,
  9724. persist_dma_mask);
  9725. if (err < 0) {
  9726. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  9727. "DMA for consistent allocations\n");
  9728. goto err_out_iounmap;
  9729. }
  9730. }
  9731. }
  9732. if (err || dma_mask == DMA_32BIT_MASK) {
  9733. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  9734. if (err) {
  9735. printk(KERN_ERR PFX "No usable DMA configuration, "
  9736. "aborting.\n");
  9737. goto err_out_iounmap;
  9738. }
  9739. }
  9740. tg3_init_bufmgr_config(tp);
  9741. #if TG3_TSO_SUPPORT != 0
  9742. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  9743. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9744. }
  9745. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9746. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9747. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  9748. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  9749. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  9750. } else {
  9751. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9752. }
  9753. /* TSO is on by default on chips that support hardware TSO.
  9754. * Firmware TSO on older chips gives lower performance, so it
  9755. * is off by default, but can be enabled using ethtool.
  9756. */
  9757. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  9758. dev->features |= NETIF_F_TSO;
  9759. #endif
  9760. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  9761. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  9762. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  9763. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  9764. tp->rx_pending = 63;
  9765. }
  9766. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9767. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9768. tp->pdev_peer = tg3_find_peer(tp);
  9769. err = tg3_get_device_address(tp);
  9770. if (err) {
  9771. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  9772. "aborting.\n");
  9773. goto err_out_iounmap;
  9774. }
  9775. /*
  9776. * Reset chip in case UNDI or EFI driver did not shutdown
  9777. * DMA self test will enable WDMAC and we'll see (spurious)
  9778. * pending DMA on the PCI bus at that point.
  9779. */
  9780. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  9781. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9782. pci_save_state(tp->pdev);
  9783. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  9784. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9785. }
  9786. err = tg3_test_dma(tp);
  9787. if (err) {
  9788. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  9789. goto err_out_iounmap;
  9790. }
  9791. /* Tigon3 can do ipv4 only... and some chips have buggy
  9792. * checksumming.
  9793. */
  9794. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  9795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  9797. dev->features |= NETIF_F_HW_CSUM;
  9798. else
  9799. dev->features |= NETIF_F_IP_CSUM;
  9800. dev->features |= NETIF_F_SG;
  9801. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9802. } else
  9803. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  9804. /* flow control autonegotiation is default behavior */
  9805. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  9806. tg3_init_coal(tp);
  9807. /* Now that we have fully setup the chip, save away a snapshot
  9808. * of the PCI config space. We need to restore this after
  9809. * GRC_MISC_CFG core clock resets and some resume events.
  9810. */
  9811. pci_save_state(tp->pdev);
  9812. err = register_netdev(dev);
  9813. if (err) {
  9814. printk(KERN_ERR PFX "Cannot register net device, "
  9815. "aborting.\n");
  9816. goto err_out_iounmap;
  9817. }
  9818. pci_set_drvdata(pdev, dev);
  9819. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %sBaseT Ethernet ",
  9820. dev->name,
  9821. tp->board_part_number,
  9822. tp->pci_chip_rev_id,
  9823. tg3_phy_string(tp),
  9824. tg3_bus_string(tp, str),
  9825. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  9826. for (i = 0; i < 6; i++)
  9827. printk("%2.2x%c", dev->dev_addr[i],
  9828. i == 5 ? '\n' : ':');
  9829. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  9830. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  9831. "TSOcap[%d] \n",
  9832. dev->name,
  9833. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  9834. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  9835. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  9836. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  9837. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  9838. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  9839. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  9840. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  9841. dev->name, tp->dma_rwctrl,
  9842. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  9843. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  9844. netif_carrier_off(tp->dev);
  9845. return 0;
  9846. err_out_iounmap:
  9847. if (tp->regs) {
  9848. iounmap(tp->regs);
  9849. tp->regs = NULL;
  9850. }
  9851. err_out_free_dev:
  9852. free_netdev(dev);
  9853. err_out_free_res:
  9854. pci_release_regions(pdev);
  9855. err_out_disable_pdev:
  9856. pci_disable_device(pdev);
  9857. pci_set_drvdata(pdev, NULL);
  9858. return err;
  9859. }
  9860. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  9861. {
  9862. struct net_device *dev = pci_get_drvdata(pdev);
  9863. if (dev) {
  9864. struct tg3 *tp = netdev_priv(dev);
  9865. flush_scheduled_work();
  9866. unregister_netdev(dev);
  9867. if (tp->regs) {
  9868. iounmap(tp->regs);
  9869. tp->regs = NULL;
  9870. }
  9871. free_netdev(dev);
  9872. pci_release_regions(pdev);
  9873. pci_disable_device(pdev);
  9874. pci_set_drvdata(pdev, NULL);
  9875. }
  9876. }
  9877. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  9878. {
  9879. struct net_device *dev = pci_get_drvdata(pdev);
  9880. struct tg3 *tp = netdev_priv(dev);
  9881. int err;
  9882. if (!netif_running(dev))
  9883. return 0;
  9884. flush_scheduled_work();
  9885. tg3_netif_stop(tp);
  9886. del_timer_sync(&tp->timer);
  9887. tg3_full_lock(tp, 1);
  9888. tg3_disable_ints(tp);
  9889. tg3_full_unlock(tp);
  9890. netif_device_detach(dev);
  9891. tg3_full_lock(tp, 0);
  9892. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9893. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  9894. tg3_full_unlock(tp);
  9895. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  9896. if (err) {
  9897. tg3_full_lock(tp, 0);
  9898. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9899. tg3_init_hw(tp, 1);
  9900. tp->timer.expires = jiffies + tp->timer_offset;
  9901. add_timer(&tp->timer);
  9902. netif_device_attach(dev);
  9903. tg3_netif_start(tp);
  9904. tg3_full_unlock(tp);
  9905. }
  9906. return err;
  9907. }
  9908. static int tg3_resume(struct pci_dev *pdev)
  9909. {
  9910. struct net_device *dev = pci_get_drvdata(pdev);
  9911. struct tg3 *tp = netdev_priv(dev);
  9912. int err;
  9913. if (!netif_running(dev))
  9914. return 0;
  9915. pci_restore_state(tp->pdev);
  9916. err = tg3_set_power_state(tp, PCI_D0);
  9917. if (err)
  9918. return err;
  9919. netif_device_attach(dev);
  9920. tg3_full_lock(tp, 0);
  9921. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9922. tg3_init_hw(tp, 1);
  9923. tp->timer.expires = jiffies + tp->timer_offset;
  9924. add_timer(&tp->timer);
  9925. tg3_netif_start(tp);
  9926. tg3_full_unlock(tp);
  9927. return 0;
  9928. }
  9929. static struct pci_driver tg3_driver = {
  9930. .name = DRV_MODULE_NAME,
  9931. .id_table = tg3_pci_tbl,
  9932. .probe = tg3_init_one,
  9933. .remove = __devexit_p(tg3_remove_one),
  9934. .suspend = tg3_suspend,
  9935. .resume = tg3_resume
  9936. };
  9937. static int __init tg3_init(void)
  9938. {
  9939. return pci_module_init(&tg3_driver);
  9940. }
  9941. static void __exit tg3_cleanup(void)
  9942. {
  9943. pci_unregister_driver(&tg3_driver);
  9944. }
  9945. module_init(tg3_init);
  9946. module_exit(tg3_cleanup);