main.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include "../wlcore/wlcore.h"
  24. #include "../wlcore/debug.h"
  25. #include "../wlcore/io.h"
  26. #include "../wlcore/acx.h"
  27. #include "../wlcore/tx.h"
  28. #include "../wlcore/boot.h"
  29. #include "reg.h"
  30. #include "conf.h"
  31. #include "wl18xx.h"
  32. #define WL18XX_TX_HW_BLOCK_SPARE 1
  33. #define WL18XX_TX_HW_GEM_BLOCK_SPARE 2
  34. #define WL18XX_TX_HW_BLOCK_SIZE 268
  35. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  36. /* MCS rates are used only with 11n */
  37. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  38. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  39. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  40. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  41. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  42. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  43. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  44. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  45. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  46. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  47. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  48. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  49. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  50. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  51. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  52. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  53. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  54. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  55. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  56. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  57. /* TI-specific rate */
  58. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  59. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  60. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  61. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  62. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  63. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  64. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  65. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  66. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  67. };
  68. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  69. /* MCS rates are used only with 11n */
  70. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  71. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  72. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  73. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  74. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  75. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  76. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  77. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  78. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  79. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  80. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  81. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  82. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  83. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  84. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  85. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  86. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  87. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  88. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  89. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  90. /* TI-specific rate */
  91. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  92. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  93. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  94. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  95. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  96. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  97. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  98. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  99. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  100. };
  101. static const u8 *wl18xx_band_rate_to_idx[] = {
  102. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  103. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  104. };
  105. enum wl18xx_hw_rates {
  106. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  107. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  108. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  109. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  110. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  111. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  112. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  113. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  114. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  115. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  116. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  117. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  118. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  119. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  120. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  121. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  122. WL18XX_CONF_HW_RXTX_RATE_54,
  123. WL18XX_CONF_HW_RXTX_RATE_48,
  124. WL18XX_CONF_HW_RXTX_RATE_36,
  125. WL18XX_CONF_HW_RXTX_RATE_24,
  126. WL18XX_CONF_HW_RXTX_RATE_22,
  127. WL18XX_CONF_HW_RXTX_RATE_18,
  128. WL18XX_CONF_HW_RXTX_RATE_12,
  129. WL18XX_CONF_HW_RXTX_RATE_11,
  130. WL18XX_CONF_HW_RXTX_RATE_9,
  131. WL18XX_CONF_HW_RXTX_RATE_6,
  132. WL18XX_CONF_HW_RXTX_RATE_5_5,
  133. WL18XX_CONF_HW_RXTX_RATE_2,
  134. WL18XX_CONF_HW_RXTX_RATE_1,
  135. WL18XX_CONF_HW_RXTX_RATE_MAX,
  136. };
  137. static struct wl18xx_conf wl18xx_default_conf = {
  138. .phy = {
  139. .phy_standalone = 0x00,
  140. .primary_clock_setting_time = 0x05,
  141. .clock_valid_on_wake_up = 0x00,
  142. .secondary_clock_setting_time = 0x05,
  143. .rdl = 0x01,
  144. .auto_detect = 0x00,
  145. .dedicated_fem = FEM_NONE,
  146. .low_band_component = COMPONENT_2_WAY_SWITCH,
  147. .low_band_component_type = 0x05,
  148. .high_band_component = COMPONENT_2_WAY_SWITCH,
  149. .high_band_component_type = 0x09,
  150. .number_of_assembled_ant2_4 = 0x01,
  151. .number_of_assembled_ant5 = 0x01,
  152. .external_pa_dc2dc = 0x00,
  153. .tcxo_ldo_voltage = 0x00,
  154. .xtal_itrim_val = 0x04,
  155. .srf_state = 0x00,
  156. .io_configuration = 0x01,
  157. .sdio_configuration = 0x00,
  158. .settings = 0x00,
  159. .enable_clpc = 0x00,
  160. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  161. .rx_profile = 0x00,
  162. },
  163. };
  164. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  165. [PART_TOP_PRCM_ELP_SOC] = {
  166. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  167. .reg = { .start = 0x00807000, .size = 0x00005000 },
  168. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  169. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  170. },
  171. [PART_DOWN] = {
  172. .mem = { .start = 0x00000000, .size = 0x00014000 },
  173. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  174. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  175. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  176. },
  177. [PART_BOOT] = {
  178. .mem = { .start = 0x00700000, .size = 0x0000030c },
  179. .reg = { .start = 0x00802000, .size = 0x00014578 },
  180. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  181. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  182. },
  183. [PART_WORK] = {
  184. .mem = { .start = 0x00800000, .size = 0x000050FC },
  185. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  186. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  187. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  188. },
  189. [PART_PHY_INIT] = {
  190. /* TODO: use the phy_conf struct size here */
  191. .mem = { .start = 0x80926000, .size = 252 },
  192. .reg = { .start = 0x00000000, .size = 0x00000000 },
  193. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  194. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  195. },
  196. };
  197. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  198. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  199. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  200. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  201. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  202. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  203. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  204. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  205. [REG_PC_ON_RECOVERY] = 0, /* TODO: where is the PC? */
  206. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  207. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  208. /* data access memory addresses, used with partition translation */
  209. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  210. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  211. /* raw data access memory addresses */
  212. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  213. };
  214. /* TODO: maybe move to a new header file? */
  215. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  216. static int wl18xx_identify_chip(struct wl1271 *wl)
  217. {
  218. int ret = 0;
  219. switch (wl->chip.id) {
  220. case CHIP_ID_185x_PG10:
  221. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG10)",
  222. wl->chip.id);
  223. wl->sr_fw_name = WL18XX_FW_NAME;
  224. wl->quirks |= WLCORE_QUIRK_NO_ELP;
  225. /* TODO: need to blocksize alignment for RX/TX separately? */
  226. break;
  227. default:
  228. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  229. ret = -ENODEV;
  230. goto out;
  231. }
  232. out:
  233. return ret;
  234. }
  235. static void wl18xx_set_clk(struct wl1271 *wl)
  236. {
  237. /*
  238. * TODO: this is hardcoded just for DVP/EVB, fix according to
  239. * new unified_drv.
  240. */
  241. wl1271_write32(wl, WL18XX_SCR_PAD2, 0xB3);
  242. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  243. wl1271_write32(wl, 0x00A02360, 0xD0078);
  244. wl1271_write32(wl, 0x00A0236c, 0x12);
  245. wl1271_write32(wl, 0x00A02390, 0x20118);
  246. }
  247. static void wl18xx_boot_soft_reset(struct wl1271 *wl)
  248. {
  249. /* disable Rx/Tx */
  250. wl1271_write32(wl, WL18XX_ENABLE, 0x0);
  251. /* disable auto calibration on start*/
  252. wl1271_write32(wl, WL18XX_SPARE_A2, 0xffff);
  253. }
  254. static int wl18xx_pre_boot(struct wl1271 *wl)
  255. {
  256. /* TODO: add hw_pg_ver reading */
  257. wl18xx_set_clk(wl);
  258. /* Continue the ELP wake up sequence */
  259. wl1271_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  260. udelay(500);
  261. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  262. /* Disable interrupts */
  263. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  264. wl18xx_boot_soft_reset(wl);
  265. return 0;
  266. }
  267. static void wl18xx_pre_upload(struct wl1271 *wl)
  268. {
  269. u32 tmp;
  270. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  271. /* TODO: check if this is all needed */
  272. wl1271_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  273. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  274. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  275. tmp = wl1271_read32(wl, WL18XX_SCR_PAD2);
  276. }
  277. static void wl18xx_set_mac_and_phy(struct wl1271 *wl)
  278. {
  279. struct wl18xx_mac_and_phy_params params;
  280. memset(&params, 0, sizeof(params));
  281. params.phy_standalone = wl18xx_default_conf.phy.phy_standalone;
  282. params.rdl = wl18xx_default_conf.phy.rdl;
  283. params.enable_clpc = wl18xx_default_conf.phy.enable_clpc;
  284. params.enable_tx_low_pwr_on_siso_rdl =
  285. wl18xx_default_conf.phy.enable_tx_low_pwr_on_siso_rdl;
  286. params.auto_detect = wl18xx_default_conf.phy.auto_detect;
  287. params.dedicated_fem = wl18xx_default_conf.phy.dedicated_fem;
  288. params.low_band_component = wl18xx_default_conf.phy.low_band_component;
  289. params.low_band_component_type =
  290. wl18xx_default_conf.phy.low_band_component_type;
  291. params.high_band_component =
  292. wl18xx_default_conf.phy.high_band_component;
  293. params.high_band_component_type =
  294. wl18xx_default_conf.phy.high_band_component_type;
  295. params.number_of_assembled_ant2_4 =
  296. wl18xx_default_conf.phy.number_of_assembled_ant2_4;
  297. params.number_of_assembled_ant5 =
  298. wl18xx_default_conf.phy.number_of_assembled_ant5;
  299. params.external_pa_dc2dc = wl18xx_default_conf.phy.external_pa_dc2dc;
  300. params.tcxo_ldo_voltage = wl18xx_default_conf.phy.tcxo_ldo_voltage;
  301. params.xtal_itrim_val = wl18xx_default_conf.phy.xtal_itrim_val;
  302. params.srf_state = wl18xx_default_conf.phy.srf_state;
  303. params.io_configuration = wl18xx_default_conf.phy.io_configuration;
  304. params.sdio_configuration = wl18xx_default_conf.phy.sdio_configuration;
  305. params.settings = wl18xx_default_conf.phy.settings;
  306. params.rx_profile = wl18xx_default_conf.phy.rx_profile;
  307. params.primary_clock_setting_time =
  308. wl18xx_default_conf.phy.primary_clock_setting_time;
  309. params.clock_valid_on_wake_up =
  310. wl18xx_default_conf.phy.clock_valid_on_wake_up;
  311. params.secondary_clock_setting_time =
  312. wl18xx_default_conf.phy.secondary_clock_setting_time;
  313. /* TODO: hardcoded for now */
  314. params.board_type = BOARD_TYPE_DVP_EVB_18XX;
  315. wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  316. wl1271_write(wl, WL18XX_PHY_INIT_MEM_ADDR, (u8 *)&params,
  317. sizeof(params), false);
  318. }
  319. static void wl18xx_enable_interrupts(struct wl1271 *wl)
  320. {
  321. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_ALL_EVENTS_VECTOR);
  322. wlcore_enable_interrupts(wl);
  323. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  324. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  325. }
  326. static int wl18xx_boot(struct wl1271 *wl)
  327. {
  328. int ret;
  329. ret = wl18xx_pre_boot(wl);
  330. if (ret < 0)
  331. goto out;
  332. ret = wlcore_boot_upload_nvs(wl);
  333. if (ret < 0)
  334. goto out;
  335. wl18xx_pre_upload(wl);
  336. ret = wlcore_boot_upload_firmware(wl);
  337. if (ret < 0)
  338. goto out;
  339. wl18xx_set_mac_and_phy(wl);
  340. ret = wlcore_boot_run_firmware(wl);
  341. if (ret < 0)
  342. goto out;
  343. wl18xx_enable_interrupts(wl);
  344. out:
  345. return ret;
  346. }
  347. static void wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  348. void *buf, size_t len)
  349. {
  350. struct wl18xx_priv *priv = wl->priv;
  351. memcpy(priv->cmd_buf, buf, len);
  352. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  353. wl1271_write(wl, cmd_box_addr, priv->cmd_buf, WL18XX_CMD_MAX_SIZE,
  354. false);
  355. }
  356. static void wl18xx_ack_event(struct wl1271 *wl)
  357. {
  358. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL18XX_INTR_TRIG_EVENT_ACK);
  359. }
  360. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  361. {
  362. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  363. return (len + blk_size - 1) / blk_size + spare_blks;
  364. }
  365. static void
  366. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  367. u32 blks, u32 spare_blks)
  368. {
  369. desc->wl18xx_mem.total_mem_blocks = blks;
  370. desc->wl18xx_mem.reserved = 0;
  371. }
  372. static void
  373. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  374. struct sk_buff *skb)
  375. {
  376. desc->length = cpu_to_le16(skb->len);
  377. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  378. "len: %d life: %d mem: %d", desc->hlid,
  379. le16_to_cpu(desc->length),
  380. le16_to_cpu(desc->life_time),
  381. desc->wl18xx_mem.total_mem_blocks);
  382. }
  383. static struct wlcore_ops wl18xx_ops = {
  384. .identify_chip = wl18xx_identify_chip,
  385. .boot = wl18xx_boot,
  386. .trigger_cmd = wl18xx_trigger_cmd,
  387. .ack_event = wl18xx_ack_event,
  388. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  389. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  390. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  391. };
  392. int __devinit wl18xx_probe(struct platform_device *pdev)
  393. {
  394. struct wl1271 *wl;
  395. struct ieee80211_hw *hw;
  396. struct wl18xx_priv *priv;
  397. hw = wlcore_alloc_hw(sizeof(*priv));
  398. if (IS_ERR(hw)) {
  399. wl1271_error("can't allocate hw");
  400. return PTR_ERR(hw);
  401. }
  402. wl = hw->priv;
  403. wl->ops = &wl18xx_ops;
  404. wl->ptable = wl18xx_ptable;
  405. wl->rtable = wl18xx_rtable;
  406. wl->num_tx_desc = 32;
  407. wl->normal_tx_spare = WL18XX_TX_HW_BLOCK_SPARE;
  408. wl->gem_tx_spare = WL18XX_TX_HW_GEM_BLOCK_SPARE;
  409. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  410. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  411. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  412. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  413. return wlcore_probe(wl, pdev);
  414. }
  415. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  416. { "wl18xx", 0 },
  417. { } /* Terminating Entry */
  418. };
  419. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  420. static struct platform_driver wl18xx_driver = {
  421. .probe = wl18xx_probe,
  422. .remove = __devexit_p(wlcore_remove),
  423. .id_table = wl18xx_id_table,
  424. .driver = {
  425. .name = "wl18xx_driver",
  426. .owner = THIS_MODULE,
  427. }
  428. };
  429. static int __init wl18xx_init(void)
  430. {
  431. return platform_driver_register(&wl18xx_driver);
  432. }
  433. module_init(wl18xx_init);
  434. static void __exit wl18xx_exit(void)
  435. {
  436. platform_driver_unregister(&wl18xx_driver);
  437. }
  438. module_exit(wl18xx_exit);
  439. MODULE_LICENSE("GPL v2");
  440. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  441. MODULE_FIRMWARE(WL18XX_FW_NAME);