intel-agp.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  28. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  29. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  30. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  31. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  32. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  33. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  34. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  35. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  36. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  37. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  38. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  39. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  40. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  41. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  42. extern int agp_memory_reserved;
  43. /* Intel 815 register */
  44. #define INTEL_815_APCONT 0x51
  45. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  46. /* Intel i820 registers */
  47. #define INTEL_I820_RDCR 0x51
  48. #define INTEL_I820_ERRSTS 0xc8
  49. /* Intel i840 registers */
  50. #define INTEL_I840_MCHCFG 0x50
  51. #define INTEL_I840_ERRSTS 0xc8
  52. /* Intel i850 registers */
  53. #define INTEL_I850_MCHCFG 0x50
  54. #define INTEL_I850_ERRSTS 0xc8
  55. /* intel 915G registers */
  56. #define I915_GMADDR 0x18
  57. #define I915_MMADDR 0x10
  58. #define I915_PTEADDR 0x1C
  59. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  60. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  61. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  62. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  63. #define I915_IFPADDR 0x60
  64. /* Intel 965G registers */
  65. #define I965_MSAC 0x62
  66. #define I965_IFPADDR 0x70
  67. /* Intel 7505 registers */
  68. #define INTEL_I7505_APSIZE 0x74
  69. #define INTEL_I7505_NCAPID 0x60
  70. #define INTEL_I7505_NISTAT 0x6c
  71. #define INTEL_I7505_ATTBASE 0x78
  72. #define INTEL_I7505_ERRSTS 0x42
  73. #define INTEL_I7505_AGPCTRL 0x70
  74. #define INTEL_I7505_MCHCFG 0x50
  75. static const struct aper_size_info_fixed intel_i810_sizes[] =
  76. {
  77. {64, 16384, 4},
  78. /* The 32M mode still requires a 64k gatt */
  79. {32, 8192, 4}
  80. };
  81. #define AGP_DCACHE_MEMORY 1
  82. #define AGP_PHYS_MEMORY 2
  83. #define INTEL_AGP_CACHED_MEMORY 3
  84. static struct gatt_mask intel_i810_masks[] =
  85. {
  86. {.mask = I810_PTE_VALID, .type = 0},
  87. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  88. {.mask = I810_PTE_VALID, .type = 0},
  89. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  90. .type = INTEL_AGP_CACHED_MEMORY}
  91. };
  92. static struct _intel_private {
  93. struct pci_dev *pcidev; /* device one */
  94. u8 __iomem *registers;
  95. u32 __iomem *gtt; /* I915G */
  96. int num_dcache_entries;
  97. /* gtt_entries is the number of gtt entries that are already mapped
  98. * to stolen memory. Stolen memory is larger than the memory mapped
  99. * through gtt_entries, as it includes some reserved space for the BIOS
  100. * popup and for the GTT.
  101. */
  102. int gtt_entries; /* i830+ */
  103. union {
  104. void __iomem *i9xx_flush_page;
  105. void *i8xx_flush_page;
  106. };
  107. struct page *i8xx_page;
  108. struct resource ifp_resource;
  109. } intel_private;
  110. static int intel_i810_fetch_size(void)
  111. {
  112. u32 smram_miscc;
  113. struct aper_size_info_fixed *values;
  114. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  115. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  116. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  117. printk(KERN_WARNING PFX "i810 is disabled\n");
  118. return 0;
  119. }
  120. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  121. agp_bridge->previous_size =
  122. agp_bridge->current_size = (void *) (values + 1);
  123. agp_bridge->aperture_size_idx = 1;
  124. return values[1].size;
  125. } else {
  126. agp_bridge->previous_size =
  127. agp_bridge->current_size = (void *) (values);
  128. agp_bridge->aperture_size_idx = 0;
  129. return values[0].size;
  130. }
  131. return 0;
  132. }
  133. static int intel_i810_configure(void)
  134. {
  135. struct aper_size_info_fixed *current_size;
  136. u32 temp;
  137. int i;
  138. current_size = A_SIZE_FIX(agp_bridge->current_size);
  139. if (!intel_private.registers) {
  140. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  141. temp &= 0xfff80000;
  142. intel_private.registers = ioremap(temp, 128 * 4096);
  143. if (!intel_private.registers) {
  144. printk(KERN_ERR PFX "Unable to remap memory.\n");
  145. return -ENOMEM;
  146. }
  147. }
  148. if ((readl(intel_private.registers+I810_DRAM_CTL)
  149. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  150. /* This will need to be dynamically assigned */
  151. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  152. intel_private.num_dcache_entries = 1024;
  153. }
  154. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  155. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  156. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  157. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  158. if (agp_bridge->driver->needs_scratch_page) {
  159. for (i = 0; i < current_size->num_entries; i++) {
  160. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  161. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  162. }
  163. }
  164. global_cache_flush();
  165. return 0;
  166. }
  167. static void intel_i810_cleanup(void)
  168. {
  169. writel(0, intel_private.registers+I810_PGETBL_CTL);
  170. readl(intel_private.registers); /* PCI Posting. */
  171. iounmap(intel_private.registers);
  172. }
  173. static void intel_i810_tlbflush(struct agp_memory *mem)
  174. {
  175. return;
  176. }
  177. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  178. {
  179. return;
  180. }
  181. /* Exists to support ARGB cursors */
  182. static void *i8xx_alloc_pages(void)
  183. {
  184. struct page * page;
  185. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  186. if (page == NULL)
  187. return NULL;
  188. if (set_pages_uc(page, 4) < 0) {
  189. set_pages_wb(page, 4);
  190. __free_pages(page, 2);
  191. return NULL;
  192. }
  193. get_page(page);
  194. atomic_inc(&agp_bridge->current_memory_agp);
  195. return page_address(page);
  196. }
  197. static void i8xx_destroy_pages(void *addr)
  198. {
  199. struct page *page;
  200. if (addr == NULL)
  201. return;
  202. page = virt_to_page(addr);
  203. set_pages_wb(page, 4);
  204. put_page(page);
  205. __free_pages(page, 2);
  206. atomic_dec(&agp_bridge->current_memory_agp);
  207. }
  208. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  209. int type)
  210. {
  211. if (type < AGP_USER_TYPES)
  212. return type;
  213. else if (type == AGP_USER_CACHED_MEMORY)
  214. return INTEL_AGP_CACHED_MEMORY;
  215. else
  216. return 0;
  217. }
  218. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  219. int type)
  220. {
  221. int i, j, num_entries;
  222. void *temp;
  223. int ret = -EINVAL;
  224. int mask_type;
  225. if (mem->page_count == 0)
  226. goto out;
  227. temp = agp_bridge->current_size;
  228. num_entries = A_SIZE_FIX(temp)->num_entries;
  229. if ((pg_start + mem->page_count) > num_entries)
  230. goto out_err;
  231. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  232. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  233. ret = -EBUSY;
  234. goto out_err;
  235. }
  236. }
  237. if (type != mem->type)
  238. goto out_err;
  239. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  240. switch (mask_type) {
  241. case AGP_DCACHE_MEMORY:
  242. if (!mem->is_flushed)
  243. global_cache_flush();
  244. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  245. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  246. intel_private.registers+I810_PTE_BASE+(i*4));
  247. }
  248. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  249. break;
  250. case AGP_PHYS_MEMORY:
  251. case AGP_NORMAL_MEMORY:
  252. if (!mem->is_flushed)
  253. global_cache_flush();
  254. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  255. writel(agp_bridge->driver->mask_memory(agp_bridge,
  256. mem->memory[i],
  257. mask_type),
  258. intel_private.registers+I810_PTE_BASE+(j*4));
  259. }
  260. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  261. break;
  262. default:
  263. goto out_err;
  264. }
  265. agp_bridge->driver->tlb_flush(mem);
  266. out:
  267. ret = 0;
  268. out_err:
  269. mem->is_flushed = 1;
  270. return ret;
  271. }
  272. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  273. int type)
  274. {
  275. int i;
  276. if (mem->page_count == 0)
  277. return 0;
  278. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  279. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  280. }
  281. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  282. agp_bridge->driver->tlb_flush(mem);
  283. return 0;
  284. }
  285. /*
  286. * The i810/i830 requires a physical address to program its mouse
  287. * pointer into hardware.
  288. * However the Xserver still writes to it through the agp aperture.
  289. */
  290. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  291. {
  292. struct agp_memory *new;
  293. void *addr;
  294. switch (pg_count) {
  295. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  296. break;
  297. case 4:
  298. /* kludge to get 4 physical pages for ARGB cursor */
  299. addr = i8xx_alloc_pages();
  300. break;
  301. default:
  302. return NULL;
  303. }
  304. if (addr == NULL)
  305. return NULL;
  306. new = agp_create_memory(pg_count);
  307. if (new == NULL)
  308. return NULL;
  309. new->memory[0] = virt_to_gart(addr);
  310. if (pg_count == 4) {
  311. /* kludge to get 4 physical pages for ARGB cursor */
  312. new->memory[1] = new->memory[0] + PAGE_SIZE;
  313. new->memory[2] = new->memory[1] + PAGE_SIZE;
  314. new->memory[3] = new->memory[2] + PAGE_SIZE;
  315. }
  316. new->page_count = pg_count;
  317. new->num_scratch_pages = pg_count;
  318. new->type = AGP_PHYS_MEMORY;
  319. new->physical = new->memory[0];
  320. return new;
  321. }
  322. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  323. {
  324. struct agp_memory *new;
  325. if (type == AGP_DCACHE_MEMORY) {
  326. if (pg_count != intel_private.num_dcache_entries)
  327. return NULL;
  328. new = agp_create_memory(1);
  329. if (new == NULL)
  330. return NULL;
  331. new->type = AGP_DCACHE_MEMORY;
  332. new->page_count = pg_count;
  333. new->num_scratch_pages = 0;
  334. agp_free_page_array(new);
  335. return new;
  336. }
  337. if (type == AGP_PHYS_MEMORY)
  338. return alloc_agpphysmem_i8xx(pg_count, type);
  339. return NULL;
  340. }
  341. static void intel_i810_free_by_type(struct agp_memory *curr)
  342. {
  343. agp_free_key(curr->key);
  344. if (curr->type == AGP_PHYS_MEMORY) {
  345. if (curr->page_count == 4)
  346. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  347. else {
  348. agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]),
  349. AGP_PAGE_DESTROY_UNMAP);
  350. agp_bridge->driver->agp_destroy_page(gart_to_virt(curr->memory[0]),
  351. AGP_PAGE_DESTROY_FREE);
  352. }
  353. agp_free_page_array(curr);
  354. }
  355. kfree(curr);
  356. }
  357. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  358. unsigned long addr, int type)
  359. {
  360. /* Type checking must be done elsewhere */
  361. return addr | bridge->driver->masks[type].mask;
  362. }
  363. static struct aper_size_info_fixed intel_i830_sizes[] =
  364. {
  365. {128, 32768, 5},
  366. /* The 64M mode still requires a 128k gatt */
  367. {64, 16384, 5},
  368. {256, 65536, 6},
  369. {512, 131072, 7},
  370. };
  371. static void intel_i830_init_gtt_entries(void)
  372. {
  373. u16 gmch_ctrl;
  374. int gtt_entries;
  375. u8 rdct;
  376. int local = 0;
  377. static const int ddt[4] = { 0, 16, 32, 64 };
  378. int size; /* reserved space (in kb) at the top of stolen memory */
  379. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  380. if (IS_I965) {
  381. u32 pgetbl_ctl;
  382. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  383. /* The 965 has a field telling us the size of the GTT,
  384. * which may be larger than what is necessary to map the
  385. * aperture.
  386. */
  387. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  388. case I965_PGETBL_SIZE_128KB:
  389. size = 128;
  390. break;
  391. case I965_PGETBL_SIZE_256KB:
  392. size = 256;
  393. break;
  394. case I965_PGETBL_SIZE_512KB:
  395. size = 512;
  396. break;
  397. default:
  398. printk(KERN_INFO PFX "Unknown page table size, "
  399. "assuming 512KB\n");
  400. size = 512;
  401. }
  402. size += 4; /* add in BIOS popup space */
  403. } else if (IS_G33) {
  404. /* G33's GTT size defined in gmch_ctrl */
  405. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  406. case G33_PGETBL_SIZE_1M:
  407. size = 1024;
  408. break;
  409. case G33_PGETBL_SIZE_2M:
  410. size = 2048;
  411. break;
  412. default:
  413. printk(KERN_INFO PFX "Unknown page table size 0x%x, "
  414. "assuming 512KB\n",
  415. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  416. size = 512;
  417. }
  418. size += 4;
  419. } else {
  420. /* On previous hardware, the GTT size was just what was
  421. * required to map the aperture.
  422. */
  423. size = agp_bridge->driver->fetch_size() + 4;
  424. }
  425. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  426. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  427. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  428. case I830_GMCH_GMS_STOLEN_512:
  429. gtt_entries = KB(512) - KB(size);
  430. break;
  431. case I830_GMCH_GMS_STOLEN_1024:
  432. gtt_entries = MB(1) - KB(size);
  433. break;
  434. case I830_GMCH_GMS_STOLEN_8192:
  435. gtt_entries = MB(8) - KB(size);
  436. break;
  437. case I830_GMCH_GMS_LOCAL:
  438. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  439. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  440. MB(ddt[I830_RDRAM_DDT(rdct)]);
  441. local = 1;
  442. break;
  443. default:
  444. gtt_entries = 0;
  445. break;
  446. }
  447. } else {
  448. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  449. case I855_GMCH_GMS_STOLEN_1M:
  450. gtt_entries = MB(1) - KB(size);
  451. break;
  452. case I855_GMCH_GMS_STOLEN_4M:
  453. gtt_entries = MB(4) - KB(size);
  454. break;
  455. case I855_GMCH_GMS_STOLEN_8M:
  456. gtt_entries = MB(8) - KB(size);
  457. break;
  458. case I855_GMCH_GMS_STOLEN_16M:
  459. gtt_entries = MB(16) - KB(size);
  460. break;
  461. case I855_GMCH_GMS_STOLEN_32M:
  462. gtt_entries = MB(32) - KB(size);
  463. break;
  464. case I915_GMCH_GMS_STOLEN_48M:
  465. /* Check it's really I915G */
  466. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB ||
  467. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  468. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  469. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  470. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  471. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB ||
  472. IS_I965 || IS_G33)
  473. gtt_entries = MB(48) - KB(size);
  474. else
  475. gtt_entries = 0;
  476. break;
  477. case I915_GMCH_GMS_STOLEN_64M:
  478. /* Check it's really I915G */
  479. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB ||
  480. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  481. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  482. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  483. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB ||
  484. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB ||
  485. IS_I965 || IS_G33)
  486. gtt_entries = MB(64) - KB(size);
  487. else
  488. gtt_entries = 0;
  489. break;
  490. case G33_GMCH_GMS_STOLEN_128M:
  491. if (IS_G33)
  492. gtt_entries = MB(128) - KB(size);
  493. else
  494. gtt_entries = 0;
  495. break;
  496. case G33_GMCH_GMS_STOLEN_256M:
  497. if (IS_G33)
  498. gtt_entries = MB(256) - KB(size);
  499. else
  500. gtt_entries = 0;
  501. break;
  502. default:
  503. gtt_entries = 0;
  504. break;
  505. }
  506. }
  507. if (gtt_entries > 0)
  508. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  509. gtt_entries / KB(1), local ? "local" : "stolen");
  510. else
  511. printk(KERN_INFO PFX
  512. "No pre-allocated video memory detected.\n");
  513. gtt_entries /= KB(4);
  514. intel_private.gtt_entries = gtt_entries;
  515. }
  516. static void intel_i830_fini_flush(void)
  517. {
  518. kunmap(intel_private.i8xx_page);
  519. intel_private.i8xx_flush_page = NULL;
  520. unmap_page_from_agp(intel_private.i8xx_page);
  521. flush_agp_mappings();
  522. __free_page(intel_private.i8xx_page);
  523. }
  524. static void intel_i830_setup_flush(void)
  525. {
  526. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  527. if (!intel_private.i8xx_page) {
  528. return;
  529. }
  530. /* make page uncached */
  531. map_page_into_agp(intel_private.i8xx_page);
  532. flush_agp_mappings();
  533. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  534. if (!intel_private.i8xx_flush_page)
  535. intel_i830_fini_flush();
  536. }
  537. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  538. {
  539. unsigned int *pg = intel_private.i8xx_flush_page;
  540. int i;
  541. for (i = 0; i < 256; i+=2)
  542. *(pg + i) = i;
  543. wmb();
  544. }
  545. /* The intel i830 automatically initializes the agp aperture during POST.
  546. * Use the memory already set aside for in the GTT.
  547. */
  548. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  549. {
  550. int page_order;
  551. struct aper_size_info_fixed *size;
  552. int num_entries;
  553. u32 temp;
  554. size = agp_bridge->current_size;
  555. page_order = size->page_order;
  556. num_entries = size->num_entries;
  557. agp_bridge->gatt_table_real = NULL;
  558. pci_read_config_dword(intel_private.pcidev,I810_MMADDR,&temp);
  559. temp &= 0xfff80000;
  560. intel_private.registers = ioremap(temp,128 * 4096);
  561. if (!intel_private.registers)
  562. return -ENOMEM;
  563. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  564. global_cache_flush(); /* FIXME: ?? */
  565. /* we have to call this as early as possible after the MMIO base address is known */
  566. intel_i830_init_gtt_entries();
  567. agp_bridge->gatt_table = NULL;
  568. agp_bridge->gatt_bus_addr = temp;
  569. return 0;
  570. }
  571. /* Return the gatt table to a sane state. Use the top of stolen
  572. * memory for the GTT.
  573. */
  574. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  575. {
  576. return 0;
  577. }
  578. static int intel_i830_fetch_size(void)
  579. {
  580. u16 gmch_ctrl;
  581. struct aper_size_info_fixed *values;
  582. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  583. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  584. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  585. /* 855GM/852GM/865G has 128MB aperture size */
  586. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  587. agp_bridge->aperture_size_idx = 0;
  588. return values[0].size;
  589. }
  590. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  591. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  592. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  593. agp_bridge->aperture_size_idx = 0;
  594. return values[0].size;
  595. } else {
  596. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  597. agp_bridge->aperture_size_idx = 1;
  598. return values[1].size;
  599. }
  600. return 0;
  601. }
  602. static int intel_i830_configure(void)
  603. {
  604. struct aper_size_info_fixed *current_size;
  605. u32 temp;
  606. u16 gmch_ctrl;
  607. int i;
  608. current_size = A_SIZE_FIX(agp_bridge->current_size);
  609. pci_read_config_dword(intel_private.pcidev,I810_GMADDR,&temp);
  610. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  611. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  612. gmch_ctrl |= I830_GMCH_ENABLED;
  613. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  614. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  615. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  616. if (agp_bridge->driver->needs_scratch_page) {
  617. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  618. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  619. readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  620. }
  621. }
  622. global_cache_flush();
  623. intel_i830_setup_flush();
  624. return 0;
  625. }
  626. static void intel_i830_cleanup(void)
  627. {
  628. iounmap(intel_private.registers);
  629. }
  630. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  631. {
  632. int i,j,num_entries;
  633. void *temp;
  634. int ret = -EINVAL;
  635. int mask_type;
  636. if (mem->page_count == 0)
  637. goto out;
  638. temp = agp_bridge->current_size;
  639. num_entries = A_SIZE_FIX(temp)->num_entries;
  640. if (pg_start < intel_private.gtt_entries) {
  641. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  642. pg_start,intel_private.gtt_entries);
  643. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  644. goto out_err;
  645. }
  646. if ((pg_start + mem->page_count) > num_entries)
  647. goto out_err;
  648. /* The i830 can't check the GTT for entries since its read only,
  649. * depend on the caller to make the correct offset decisions.
  650. */
  651. if (type != mem->type)
  652. goto out_err;
  653. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  654. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  655. mask_type != INTEL_AGP_CACHED_MEMORY)
  656. goto out_err;
  657. if (!mem->is_flushed)
  658. global_cache_flush();
  659. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  660. writel(agp_bridge->driver->mask_memory(agp_bridge,
  661. mem->memory[i], mask_type),
  662. intel_private.registers+I810_PTE_BASE+(j*4));
  663. }
  664. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  665. agp_bridge->driver->tlb_flush(mem);
  666. out:
  667. ret = 0;
  668. out_err:
  669. mem->is_flushed = 1;
  670. return ret;
  671. }
  672. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  673. int type)
  674. {
  675. int i;
  676. if (mem->page_count == 0)
  677. return 0;
  678. if (pg_start < intel_private.gtt_entries) {
  679. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  680. return -EINVAL;
  681. }
  682. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  683. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  684. }
  685. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  686. agp_bridge->driver->tlb_flush(mem);
  687. return 0;
  688. }
  689. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  690. {
  691. if (type == AGP_PHYS_MEMORY)
  692. return alloc_agpphysmem_i8xx(pg_count, type);
  693. /* always return NULL for other allocation types for now */
  694. return NULL;
  695. }
  696. static int intel_alloc_chipset_flush_resource(void)
  697. {
  698. int ret;
  699. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  700. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  701. pcibios_align_resource, agp_bridge->dev);
  702. return ret;
  703. }
  704. static void intel_i915_setup_chipset_flush(void)
  705. {
  706. int ret;
  707. u32 temp;
  708. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  709. if (!(temp & 0x1)) {
  710. intel_alloc_chipset_flush_resource();
  711. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  712. } else {
  713. temp &= ~1;
  714. intel_private.ifp_resource.start = temp;
  715. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  716. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  717. if (ret) {
  718. intel_private.ifp_resource.start = 0;
  719. printk("Failed inserting resource into tree\n");
  720. }
  721. }
  722. }
  723. static void intel_i965_g33_setup_chipset_flush(void)
  724. {
  725. u32 temp_hi, temp_lo;
  726. int ret;
  727. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  728. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  729. if (!(temp_lo & 0x1)) {
  730. intel_alloc_chipset_flush_resource();
  731. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  732. upper_32_bits(intel_private.ifp_resource.start));
  733. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  734. } else {
  735. u64 l64;
  736. temp_lo &= ~0x1;
  737. l64 = ((u64)temp_hi << 32) | temp_lo;
  738. intel_private.ifp_resource.start = l64;
  739. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  740. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  741. if (!ret) {
  742. printk("Failed inserting resource into tree - continuing\n");
  743. }
  744. }
  745. }
  746. static void intel_i9xx_setup_flush(void)
  747. {
  748. /* setup a resource for this object */
  749. memset(&intel_private.ifp_resource, 0, sizeof(intel_private.ifp_resource));
  750. intel_private.ifp_resource.name = "Intel Flush Page";
  751. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  752. /* Setup chipset flush for 915 */
  753. if (IS_I965 || IS_G33) {
  754. intel_i965_g33_setup_chipset_flush();
  755. } else {
  756. intel_i915_setup_chipset_flush();
  757. }
  758. if (intel_private.ifp_resource.start) {
  759. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  760. if (!intel_private.i9xx_flush_page)
  761. printk("unable to ioremap flush page - no chipset flushing");
  762. }
  763. }
  764. static int intel_i915_configure(void)
  765. {
  766. struct aper_size_info_fixed *current_size;
  767. u32 temp;
  768. u16 gmch_ctrl;
  769. int i;
  770. current_size = A_SIZE_FIX(agp_bridge->current_size);
  771. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  772. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  773. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  774. gmch_ctrl |= I830_GMCH_ENABLED;
  775. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  776. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  777. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  778. if (agp_bridge->driver->needs_scratch_page) {
  779. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  780. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  781. readl(intel_private.gtt+i); /* PCI Posting. */
  782. }
  783. }
  784. global_cache_flush();
  785. intel_i9xx_setup_flush();
  786. return 0;
  787. }
  788. static void intel_i915_cleanup(void)
  789. {
  790. if (intel_private.i9xx_flush_page)
  791. iounmap(intel_private.i9xx_flush_page);
  792. iounmap(intel_private.gtt);
  793. iounmap(intel_private.registers);
  794. }
  795. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  796. {
  797. if (intel_private.i9xx_flush_page)
  798. writel(1, intel_private.i9xx_flush_page);
  799. }
  800. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  801. int type)
  802. {
  803. int i,j,num_entries;
  804. void *temp;
  805. int ret = -EINVAL;
  806. int mask_type;
  807. if (mem->page_count == 0)
  808. goto out;
  809. temp = agp_bridge->current_size;
  810. num_entries = A_SIZE_FIX(temp)->num_entries;
  811. if (pg_start < intel_private.gtt_entries) {
  812. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_private.gtt_entries == 0x%.8x\n",
  813. pg_start,intel_private.gtt_entries);
  814. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  815. goto out_err;
  816. }
  817. if ((pg_start + mem->page_count) > num_entries)
  818. goto out_err;
  819. /* The i915 can't check the GTT for entries since its read only,
  820. * depend on the caller to make the correct offset decisions.
  821. */
  822. if (type != mem->type)
  823. goto out_err;
  824. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  825. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  826. mask_type != INTEL_AGP_CACHED_MEMORY)
  827. goto out_err;
  828. if (!mem->is_flushed)
  829. global_cache_flush();
  830. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  831. writel(agp_bridge->driver->mask_memory(agp_bridge,
  832. mem->memory[i], mask_type), intel_private.gtt+j);
  833. }
  834. readl(intel_private.gtt+j-1);
  835. agp_bridge->driver->tlb_flush(mem);
  836. out:
  837. ret = 0;
  838. out_err:
  839. mem->is_flushed = 1;
  840. return ret;
  841. }
  842. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  843. int type)
  844. {
  845. int i;
  846. if (mem->page_count == 0)
  847. return 0;
  848. if (pg_start < intel_private.gtt_entries) {
  849. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  850. return -EINVAL;
  851. }
  852. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  853. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  854. }
  855. readl(intel_private.gtt+i-1);
  856. agp_bridge->driver->tlb_flush(mem);
  857. return 0;
  858. }
  859. /* Return the aperture size by just checking the resource length. The effect
  860. * described in the spec of the MSAC registers is just changing of the
  861. * resource size.
  862. */
  863. static int intel_i9xx_fetch_size(void)
  864. {
  865. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  866. int aper_size; /* size in megabytes */
  867. int i;
  868. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  869. for (i = 0; i < num_sizes; i++) {
  870. if (aper_size == intel_i830_sizes[i].size) {
  871. agp_bridge->current_size = intel_i830_sizes + i;
  872. agp_bridge->previous_size = agp_bridge->current_size;
  873. return aper_size;
  874. }
  875. }
  876. return 0;
  877. }
  878. /* The intel i915 automatically initializes the agp aperture during POST.
  879. * Use the memory already set aside for in the GTT.
  880. */
  881. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  882. {
  883. int page_order;
  884. struct aper_size_info_fixed *size;
  885. int num_entries;
  886. u32 temp, temp2;
  887. int gtt_map_size = 256 * 1024;
  888. size = agp_bridge->current_size;
  889. page_order = size->page_order;
  890. num_entries = size->num_entries;
  891. agp_bridge->gatt_table_real = NULL;
  892. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  893. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR,&temp2);
  894. if (IS_G33)
  895. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  896. intel_private.gtt = ioremap(temp2, gtt_map_size);
  897. if (!intel_private.gtt)
  898. return -ENOMEM;
  899. temp &= 0xfff80000;
  900. intel_private.registers = ioremap(temp,128 * 4096);
  901. if (!intel_private.registers) {
  902. iounmap(intel_private.gtt);
  903. return -ENOMEM;
  904. }
  905. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  906. global_cache_flush(); /* FIXME: ? */
  907. /* we have to call this as early as possible after the MMIO base address is known */
  908. intel_i830_init_gtt_entries();
  909. agp_bridge->gatt_table = NULL;
  910. agp_bridge->gatt_bus_addr = temp;
  911. return 0;
  912. }
  913. /*
  914. * The i965 supports 36-bit physical addresses, but to keep
  915. * the format of the GTT the same, the bits that don't fit
  916. * in a 32-bit word are shifted down to bits 4..7.
  917. *
  918. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  919. * is always zero on 32-bit architectures, so no need to make
  920. * this conditional.
  921. */
  922. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  923. unsigned long addr, int type)
  924. {
  925. /* Shift high bits down */
  926. addr |= (addr >> 28) & 0xf0;
  927. /* Type checking must be done elsewhere */
  928. return addr | bridge->driver->masks[type].mask;
  929. }
  930. /* The intel i965 automatically initializes the agp aperture during POST.
  931. * Use the memory already set aside for in the GTT.
  932. */
  933. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  934. {
  935. int page_order;
  936. struct aper_size_info_fixed *size;
  937. int num_entries;
  938. u32 temp;
  939. size = agp_bridge->current_size;
  940. page_order = size->page_order;
  941. num_entries = size->num_entries;
  942. agp_bridge->gatt_table_real = NULL;
  943. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  944. temp &= 0xfff00000;
  945. intel_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  946. if (!intel_private.gtt)
  947. return -ENOMEM;
  948. intel_private.registers = ioremap(temp,128 * 4096);
  949. if (!intel_private.registers) {
  950. iounmap(intel_private.gtt);
  951. return -ENOMEM;
  952. }
  953. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  954. global_cache_flush(); /* FIXME: ? */
  955. /* we have to call this as early as possible after the MMIO base address is known */
  956. intel_i830_init_gtt_entries();
  957. agp_bridge->gatt_table = NULL;
  958. agp_bridge->gatt_bus_addr = temp;
  959. return 0;
  960. }
  961. static int intel_fetch_size(void)
  962. {
  963. int i;
  964. u16 temp;
  965. struct aper_size_info_16 *values;
  966. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  967. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  968. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  969. if (temp == values[i].size_value) {
  970. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  971. agp_bridge->aperture_size_idx = i;
  972. return values[i].size;
  973. }
  974. }
  975. return 0;
  976. }
  977. static int __intel_8xx_fetch_size(u8 temp)
  978. {
  979. int i;
  980. struct aper_size_info_8 *values;
  981. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  982. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  983. if (temp == values[i].size_value) {
  984. agp_bridge->previous_size =
  985. agp_bridge->current_size = (void *) (values + i);
  986. agp_bridge->aperture_size_idx = i;
  987. return values[i].size;
  988. }
  989. }
  990. return 0;
  991. }
  992. static int intel_8xx_fetch_size(void)
  993. {
  994. u8 temp;
  995. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  996. return __intel_8xx_fetch_size(temp);
  997. }
  998. static int intel_815_fetch_size(void)
  999. {
  1000. u8 temp;
  1001. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1002. * one non-reserved bit, so mask the others out ... */
  1003. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1004. temp &= (1 << 3);
  1005. return __intel_8xx_fetch_size(temp);
  1006. }
  1007. static void intel_tlbflush(struct agp_memory *mem)
  1008. {
  1009. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1010. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1011. }
  1012. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1013. {
  1014. u32 temp;
  1015. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1016. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1017. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1018. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1019. }
  1020. static void intel_cleanup(void)
  1021. {
  1022. u16 temp;
  1023. struct aper_size_info_16 *previous_size;
  1024. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1025. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1026. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1027. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1028. }
  1029. static void intel_8xx_cleanup(void)
  1030. {
  1031. u16 temp;
  1032. struct aper_size_info_8 *previous_size;
  1033. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1034. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1035. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1036. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1037. }
  1038. static int intel_configure(void)
  1039. {
  1040. u32 temp;
  1041. u16 temp2;
  1042. struct aper_size_info_16 *current_size;
  1043. current_size = A_SIZE_16(agp_bridge->current_size);
  1044. /* aperture size */
  1045. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1046. /* address to map to */
  1047. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1048. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1049. /* attbase - aperture base */
  1050. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1051. /* agpctrl */
  1052. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1053. /* paccfg/nbxcfg */
  1054. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1055. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1056. (temp2 & ~(1 << 10)) | (1 << 9));
  1057. /* clear any possible error conditions */
  1058. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1059. return 0;
  1060. }
  1061. static int intel_815_configure(void)
  1062. {
  1063. u32 temp, addr;
  1064. u8 temp2;
  1065. struct aper_size_info_8 *current_size;
  1066. /* attbase - aperture base */
  1067. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1068. * ATTBASE register are reserved -> try not to write them */
  1069. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1070. printk (KERN_EMERG PFX "gatt bus addr too high");
  1071. return -EINVAL;
  1072. }
  1073. current_size = A_SIZE_8(agp_bridge->current_size);
  1074. /* aperture size */
  1075. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1076. current_size->size_value);
  1077. /* address to map to */
  1078. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1079. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1080. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1081. addr &= INTEL_815_ATTBASE_MASK;
  1082. addr |= agp_bridge->gatt_bus_addr;
  1083. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1084. /* agpctrl */
  1085. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1086. /* apcont */
  1087. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1088. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1089. /* clear any possible error conditions */
  1090. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1091. return 0;
  1092. }
  1093. static void intel_820_tlbflush(struct agp_memory *mem)
  1094. {
  1095. return;
  1096. }
  1097. static void intel_820_cleanup(void)
  1098. {
  1099. u8 temp;
  1100. struct aper_size_info_8 *previous_size;
  1101. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1102. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1103. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1104. temp & ~(1 << 1));
  1105. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1106. previous_size->size_value);
  1107. }
  1108. static int intel_820_configure(void)
  1109. {
  1110. u32 temp;
  1111. u8 temp2;
  1112. struct aper_size_info_8 *current_size;
  1113. current_size = A_SIZE_8(agp_bridge->current_size);
  1114. /* aperture size */
  1115. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1116. /* address to map to */
  1117. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1118. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1119. /* attbase - aperture base */
  1120. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1121. /* agpctrl */
  1122. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1123. /* global enable aperture access */
  1124. /* This flag is not accessed through MCHCFG register as in */
  1125. /* i850 chipset. */
  1126. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1127. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1128. /* clear any possible AGP-related error conditions */
  1129. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1130. return 0;
  1131. }
  1132. static int intel_840_configure(void)
  1133. {
  1134. u32 temp;
  1135. u16 temp2;
  1136. struct aper_size_info_8 *current_size;
  1137. current_size = A_SIZE_8(agp_bridge->current_size);
  1138. /* aperture size */
  1139. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1140. /* address to map to */
  1141. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1142. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1143. /* attbase - aperture base */
  1144. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1145. /* agpctrl */
  1146. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1147. /* mcgcfg */
  1148. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1149. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1150. /* clear any possible error conditions */
  1151. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1152. return 0;
  1153. }
  1154. static int intel_845_configure(void)
  1155. {
  1156. u32 temp;
  1157. u8 temp2;
  1158. struct aper_size_info_8 *current_size;
  1159. current_size = A_SIZE_8(agp_bridge->current_size);
  1160. /* aperture size */
  1161. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1162. if (agp_bridge->apbase_config != 0) {
  1163. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1164. agp_bridge->apbase_config);
  1165. } else {
  1166. /* address to map to */
  1167. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1168. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1169. agp_bridge->apbase_config = temp;
  1170. }
  1171. /* attbase - aperture base */
  1172. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1173. /* agpctrl */
  1174. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1175. /* agpm */
  1176. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1177. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1178. /* clear any possible error conditions */
  1179. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1180. intel_i830_setup_flush();
  1181. return 0;
  1182. }
  1183. static int intel_850_configure(void)
  1184. {
  1185. u32 temp;
  1186. u16 temp2;
  1187. struct aper_size_info_8 *current_size;
  1188. current_size = A_SIZE_8(agp_bridge->current_size);
  1189. /* aperture size */
  1190. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1191. /* address to map to */
  1192. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1193. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1194. /* attbase - aperture base */
  1195. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1196. /* agpctrl */
  1197. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1198. /* mcgcfg */
  1199. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1200. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1201. /* clear any possible AGP-related error conditions */
  1202. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1203. return 0;
  1204. }
  1205. static int intel_860_configure(void)
  1206. {
  1207. u32 temp;
  1208. u16 temp2;
  1209. struct aper_size_info_8 *current_size;
  1210. current_size = A_SIZE_8(agp_bridge->current_size);
  1211. /* aperture size */
  1212. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1213. /* address to map to */
  1214. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1215. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1216. /* attbase - aperture base */
  1217. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1218. /* agpctrl */
  1219. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1220. /* mcgcfg */
  1221. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1222. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1223. /* clear any possible AGP-related error conditions */
  1224. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1225. return 0;
  1226. }
  1227. static int intel_830mp_configure(void)
  1228. {
  1229. u32 temp;
  1230. u16 temp2;
  1231. struct aper_size_info_8 *current_size;
  1232. current_size = A_SIZE_8(agp_bridge->current_size);
  1233. /* aperture size */
  1234. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1235. /* address to map to */
  1236. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1237. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1238. /* attbase - aperture base */
  1239. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1240. /* agpctrl */
  1241. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1242. /* gmch */
  1243. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1244. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1245. /* clear any possible AGP-related error conditions */
  1246. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1247. return 0;
  1248. }
  1249. static int intel_7505_configure(void)
  1250. {
  1251. u32 temp;
  1252. u16 temp2;
  1253. struct aper_size_info_8 *current_size;
  1254. current_size = A_SIZE_8(agp_bridge->current_size);
  1255. /* aperture size */
  1256. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1257. /* address to map to */
  1258. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1259. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1260. /* attbase - aperture base */
  1261. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1262. /* agpctrl */
  1263. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1264. /* mchcfg */
  1265. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1266. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1267. return 0;
  1268. }
  1269. /* Setup function */
  1270. static const struct gatt_mask intel_generic_masks[] =
  1271. {
  1272. {.mask = 0x00000017, .type = 0}
  1273. };
  1274. static const struct aper_size_info_8 intel_815_sizes[2] =
  1275. {
  1276. {64, 16384, 4, 0},
  1277. {32, 8192, 3, 8},
  1278. };
  1279. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1280. {
  1281. {256, 65536, 6, 0},
  1282. {128, 32768, 5, 32},
  1283. {64, 16384, 4, 48},
  1284. {32, 8192, 3, 56},
  1285. {16, 4096, 2, 60},
  1286. {8, 2048, 1, 62},
  1287. {4, 1024, 0, 63}
  1288. };
  1289. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1290. {
  1291. {256, 65536, 6, 0},
  1292. {128, 32768, 5, 32},
  1293. {64, 16384, 4, 48},
  1294. {32, 8192, 3, 56},
  1295. {16, 4096, 2, 60},
  1296. {8, 2048, 1, 62},
  1297. {4, 1024, 0, 63}
  1298. };
  1299. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1300. {
  1301. {256, 65536, 6, 0},
  1302. {128, 32768, 5, 32},
  1303. {64, 16384, 4, 48},
  1304. {32, 8192, 3, 56}
  1305. };
  1306. static const struct agp_bridge_driver intel_generic_driver = {
  1307. .owner = THIS_MODULE,
  1308. .aperture_sizes = intel_generic_sizes,
  1309. .size_type = U16_APER_SIZE,
  1310. .num_aperture_sizes = 7,
  1311. .configure = intel_configure,
  1312. .fetch_size = intel_fetch_size,
  1313. .cleanup = intel_cleanup,
  1314. .tlb_flush = intel_tlbflush,
  1315. .mask_memory = agp_generic_mask_memory,
  1316. .masks = intel_generic_masks,
  1317. .agp_enable = agp_generic_enable,
  1318. .cache_flush = global_cache_flush,
  1319. .create_gatt_table = agp_generic_create_gatt_table,
  1320. .free_gatt_table = agp_generic_free_gatt_table,
  1321. .insert_memory = agp_generic_insert_memory,
  1322. .remove_memory = agp_generic_remove_memory,
  1323. .alloc_by_type = agp_generic_alloc_by_type,
  1324. .free_by_type = agp_generic_free_by_type,
  1325. .agp_alloc_page = agp_generic_alloc_page,
  1326. .agp_destroy_page = agp_generic_destroy_page,
  1327. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1328. };
  1329. static const struct agp_bridge_driver intel_810_driver = {
  1330. .owner = THIS_MODULE,
  1331. .aperture_sizes = intel_i810_sizes,
  1332. .size_type = FIXED_APER_SIZE,
  1333. .num_aperture_sizes = 2,
  1334. .needs_scratch_page = TRUE,
  1335. .configure = intel_i810_configure,
  1336. .fetch_size = intel_i810_fetch_size,
  1337. .cleanup = intel_i810_cleanup,
  1338. .tlb_flush = intel_i810_tlbflush,
  1339. .mask_memory = intel_i810_mask_memory,
  1340. .masks = intel_i810_masks,
  1341. .agp_enable = intel_i810_agp_enable,
  1342. .cache_flush = global_cache_flush,
  1343. .create_gatt_table = agp_generic_create_gatt_table,
  1344. .free_gatt_table = agp_generic_free_gatt_table,
  1345. .insert_memory = intel_i810_insert_entries,
  1346. .remove_memory = intel_i810_remove_entries,
  1347. .alloc_by_type = intel_i810_alloc_by_type,
  1348. .free_by_type = intel_i810_free_by_type,
  1349. .agp_alloc_page = agp_generic_alloc_page,
  1350. .agp_destroy_page = agp_generic_destroy_page,
  1351. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1352. };
  1353. static const struct agp_bridge_driver intel_815_driver = {
  1354. .owner = THIS_MODULE,
  1355. .aperture_sizes = intel_815_sizes,
  1356. .size_type = U8_APER_SIZE,
  1357. .num_aperture_sizes = 2,
  1358. .configure = intel_815_configure,
  1359. .fetch_size = intel_815_fetch_size,
  1360. .cleanup = intel_8xx_cleanup,
  1361. .tlb_flush = intel_8xx_tlbflush,
  1362. .mask_memory = agp_generic_mask_memory,
  1363. .masks = intel_generic_masks,
  1364. .agp_enable = agp_generic_enable,
  1365. .cache_flush = global_cache_flush,
  1366. .create_gatt_table = agp_generic_create_gatt_table,
  1367. .free_gatt_table = agp_generic_free_gatt_table,
  1368. .insert_memory = agp_generic_insert_memory,
  1369. .remove_memory = agp_generic_remove_memory,
  1370. .alloc_by_type = agp_generic_alloc_by_type,
  1371. .free_by_type = agp_generic_free_by_type,
  1372. .agp_alloc_page = agp_generic_alloc_page,
  1373. .agp_destroy_page = agp_generic_destroy_page,
  1374. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1375. };
  1376. static const struct agp_bridge_driver intel_830_driver = {
  1377. .owner = THIS_MODULE,
  1378. .aperture_sizes = intel_i830_sizes,
  1379. .size_type = FIXED_APER_SIZE,
  1380. .num_aperture_sizes = 4,
  1381. .needs_scratch_page = TRUE,
  1382. .configure = intel_i830_configure,
  1383. .fetch_size = intel_i830_fetch_size,
  1384. .cleanup = intel_i830_cleanup,
  1385. .tlb_flush = intel_i810_tlbflush,
  1386. .mask_memory = intel_i810_mask_memory,
  1387. .masks = intel_i810_masks,
  1388. .agp_enable = intel_i810_agp_enable,
  1389. .cache_flush = global_cache_flush,
  1390. .create_gatt_table = intel_i830_create_gatt_table,
  1391. .free_gatt_table = intel_i830_free_gatt_table,
  1392. .insert_memory = intel_i830_insert_entries,
  1393. .remove_memory = intel_i830_remove_entries,
  1394. .alloc_by_type = intel_i830_alloc_by_type,
  1395. .free_by_type = intel_i810_free_by_type,
  1396. .agp_alloc_page = agp_generic_alloc_page,
  1397. .agp_destroy_page = agp_generic_destroy_page,
  1398. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1399. .chipset_flush = intel_i830_chipset_flush,
  1400. };
  1401. static const struct agp_bridge_driver intel_820_driver = {
  1402. .owner = THIS_MODULE,
  1403. .aperture_sizes = intel_8xx_sizes,
  1404. .size_type = U8_APER_SIZE,
  1405. .num_aperture_sizes = 7,
  1406. .configure = intel_820_configure,
  1407. .fetch_size = intel_8xx_fetch_size,
  1408. .cleanup = intel_820_cleanup,
  1409. .tlb_flush = intel_820_tlbflush,
  1410. .mask_memory = agp_generic_mask_memory,
  1411. .masks = intel_generic_masks,
  1412. .agp_enable = agp_generic_enable,
  1413. .cache_flush = global_cache_flush,
  1414. .create_gatt_table = agp_generic_create_gatt_table,
  1415. .free_gatt_table = agp_generic_free_gatt_table,
  1416. .insert_memory = agp_generic_insert_memory,
  1417. .remove_memory = agp_generic_remove_memory,
  1418. .alloc_by_type = agp_generic_alloc_by_type,
  1419. .free_by_type = agp_generic_free_by_type,
  1420. .agp_alloc_page = agp_generic_alloc_page,
  1421. .agp_destroy_page = agp_generic_destroy_page,
  1422. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1423. };
  1424. static const struct agp_bridge_driver intel_830mp_driver = {
  1425. .owner = THIS_MODULE,
  1426. .aperture_sizes = intel_830mp_sizes,
  1427. .size_type = U8_APER_SIZE,
  1428. .num_aperture_sizes = 4,
  1429. .configure = intel_830mp_configure,
  1430. .fetch_size = intel_8xx_fetch_size,
  1431. .cleanup = intel_8xx_cleanup,
  1432. .tlb_flush = intel_8xx_tlbflush,
  1433. .mask_memory = agp_generic_mask_memory,
  1434. .masks = intel_generic_masks,
  1435. .agp_enable = agp_generic_enable,
  1436. .cache_flush = global_cache_flush,
  1437. .create_gatt_table = agp_generic_create_gatt_table,
  1438. .free_gatt_table = agp_generic_free_gatt_table,
  1439. .insert_memory = agp_generic_insert_memory,
  1440. .remove_memory = agp_generic_remove_memory,
  1441. .alloc_by_type = agp_generic_alloc_by_type,
  1442. .free_by_type = agp_generic_free_by_type,
  1443. .agp_alloc_page = agp_generic_alloc_page,
  1444. .agp_destroy_page = agp_generic_destroy_page,
  1445. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1446. };
  1447. static const struct agp_bridge_driver intel_840_driver = {
  1448. .owner = THIS_MODULE,
  1449. .aperture_sizes = intel_8xx_sizes,
  1450. .size_type = U8_APER_SIZE,
  1451. .num_aperture_sizes = 7,
  1452. .configure = intel_840_configure,
  1453. .fetch_size = intel_8xx_fetch_size,
  1454. .cleanup = intel_8xx_cleanup,
  1455. .tlb_flush = intel_8xx_tlbflush,
  1456. .mask_memory = agp_generic_mask_memory,
  1457. .masks = intel_generic_masks,
  1458. .agp_enable = agp_generic_enable,
  1459. .cache_flush = global_cache_flush,
  1460. .create_gatt_table = agp_generic_create_gatt_table,
  1461. .free_gatt_table = agp_generic_free_gatt_table,
  1462. .insert_memory = agp_generic_insert_memory,
  1463. .remove_memory = agp_generic_remove_memory,
  1464. .alloc_by_type = agp_generic_alloc_by_type,
  1465. .free_by_type = agp_generic_free_by_type,
  1466. .agp_alloc_page = agp_generic_alloc_page,
  1467. .agp_destroy_page = agp_generic_destroy_page,
  1468. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1469. };
  1470. static const struct agp_bridge_driver intel_845_driver = {
  1471. .owner = THIS_MODULE,
  1472. .aperture_sizes = intel_8xx_sizes,
  1473. .size_type = U8_APER_SIZE,
  1474. .num_aperture_sizes = 7,
  1475. .configure = intel_845_configure,
  1476. .fetch_size = intel_8xx_fetch_size,
  1477. .cleanup = intel_8xx_cleanup,
  1478. .tlb_flush = intel_8xx_tlbflush,
  1479. .mask_memory = agp_generic_mask_memory,
  1480. .masks = intel_generic_masks,
  1481. .agp_enable = agp_generic_enable,
  1482. .cache_flush = global_cache_flush,
  1483. .create_gatt_table = agp_generic_create_gatt_table,
  1484. .free_gatt_table = agp_generic_free_gatt_table,
  1485. .insert_memory = agp_generic_insert_memory,
  1486. .remove_memory = agp_generic_remove_memory,
  1487. .alloc_by_type = agp_generic_alloc_by_type,
  1488. .free_by_type = agp_generic_free_by_type,
  1489. .agp_alloc_page = agp_generic_alloc_page,
  1490. .agp_destroy_page = agp_generic_destroy_page,
  1491. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1492. .chipset_flush = intel_i830_chipset_flush,
  1493. };
  1494. static const struct agp_bridge_driver intel_850_driver = {
  1495. .owner = THIS_MODULE,
  1496. .aperture_sizes = intel_8xx_sizes,
  1497. .size_type = U8_APER_SIZE,
  1498. .num_aperture_sizes = 7,
  1499. .configure = intel_850_configure,
  1500. .fetch_size = intel_8xx_fetch_size,
  1501. .cleanup = intel_8xx_cleanup,
  1502. .tlb_flush = intel_8xx_tlbflush,
  1503. .mask_memory = agp_generic_mask_memory,
  1504. .masks = intel_generic_masks,
  1505. .agp_enable = agp_generic_enable,
  1506. .cache_flush = global_cache_flush,
  1507. .create_gatt_table = agp_generic_create_gatt_table,
  1508. .free_gatt_table = agp_generic_free_gatt_table,
  1509. .insert_memory = agp_generic_insert_memory,
  1510. .remove_memory = agp_generic_remove_memory,
  1511. .alloc_by_type = agp_generic_alloc_by_type,
  1512. .free_by_type = agp_generic_free_by_type,
  1513. .agp_alloc_page = agp_generic_alloc_page,
  1514. .agp_destroy_page = agp_generic_destroy_page,
  1515. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1516. };
  1517. static const struct agp_bridge_driver intel_860_driver = {
  1518. .owner = THIS_MODULE,
  1519. .aperture_sizes = intel_8xx_sizes,
  1520. .size_type = U8_APER_SIZE,
  1521. .num_aperture_sizes = 7,
  1522. .configure = intel_860_configure,
  1523. .fetch_size = intel_8xx_fetch_size,
  1524. .cleanup = intel_8xx_cleanup,
  1525. .tlb_flush = intel_8xx_tlbflush,
  1526. .mask_memory = agp_generic_mask_memory,
  1527. .masks = intel_generic_masks,
  1528. .agp_enable = agp_generic_enable,
  1529. .cache_flush = global_cache_flush,
  1530. .create_gatt_table = agp_generic_create_gatt_table,
  1531. .free_gatt_table = agp_generic_free_gatt_table,
  1532. .insert_memory = agp_generic_insert_memory,
  1533. .remove_memory = agp_generic_remove_memory,
  1534. .alloc_by_type = agp_generic_alloc_by_type,
  1535. .free_by_type = agp_generic_free_by_type,
  1536. .agp_alloc_page = agp_generic_alloc_page,
  1537. .agp_destroy_page = agp_generic_destroy_page,
  1538. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1539. };
  1540. static const struct agp_bridge_driver intel_915_driver = {
  1541. .owner = THIS_MODULE,
  1542. .aperture_sizes = intel_i830_sizes,
  1543. .size_type = FIXED_APER_SIZE,
  1544. .num_aperture_sizes = 4,
  1545. .needs_scratch_page = TRUE,
  1546. .configure = intel_i915_configure,
  1547. .fetch_size = intel_i9xx_fetch_size,
  1548. .cleanup = intel_i915_cleanup,
  1549. .tlb_flush = intel_i810_tlbflush,
  1550. .mask_memory = intel_i810_mask_memory,
  1551. .masks = intel_i810_masks,
  1552. .agp_enable = intel_i810_agp_enable,
  1553. .cache_flush = global_cache_flush,
  1554. .create_gatt_table = intel_i915_create_gatt_table,
  1555. .free_gatt_table = intel_i830_free_gatt_table,
  1556. .insert_memory = intel_i915_insert_entries,
  1557. .remove_memory = intel_i915_remove_entries,
  1558. .alloc_by_type = intel_i830_alloc_by_type,
  1559. .free_by_type = intel_i810_free_by_type,
  1560. .agp_alloc_page = agp_generic_alloc_page,
  1561. .agp_destroy_page = agp_generic_destroy_page,
  1562. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1563. .chipset_flush = intel_i915_chipset_flush,
  1564. };
  1565. static const struct agp_bridge_driver intel_i965_driver = {
  1566. .owner = THIS_MODULE,
  1567. .aperture_sizes = intel_i830_sizes,
  1568. .size_type = FIXED_APER_SIZE,
  1569. .num_aperture_sizes = 4,
  1570. .needs_scratch_page = TRUE,
  1571. .configure = intel_i915_configure,
  1572. .fetch_size = intel_i9xx_fetch_size,
  1573. .cleanup = intel_i915_cleanup,
  1574. .tlb_flush = intel_i810_tlbflush,
  1575. .mask_memory = intel_i965_mask_memory,
  1576. .masks = intel_i810_masks,
  1577. .agp_enable = intel_i810_agp_enable,
  1578. .cache_flush = global_cache_flush,
  1579. .create_gatt_table = intel_i965_create_gatt_table,
  1580. .free_gatt_table = intel_i830_free_gatt_table,
  1581. .insert_memory = intel_i915_insert_entries,
  1582. .remove_memory = intel_i915_remove_entries,
  1583. .alloc_by_type = intel_i830_alloc_by_type,
  1584. .free_by_type = intel_i810_free_by_type,
  1585. .agp_alloc_page = agp_generic_alloc_page,
  1586. .agp_destroy_page = agp_generic_destroy_page,
  1587. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1588. .chipset_flush = intel_i915_chipset_flush,
  1589. };
  1590. static const struct agp_bridge_driver intel_7505_driver = {
  1591. .owner = THIS_MODULE,
  1592. .aperture_sizes = intel_8xx_sizes,
  1593. .size_type = U8_APER_SIZE,
  1594. .num_aperture_sizes = 7,
  1595. .configure = intel_7505_configure,
  1596. .fetch_size = intel_8xx_fetch_size,
  1597. .cleanup = intel_8xx_cleanup,
  1598. .tlb_flush = intel_8xx_tlbflush,
  1599. .mask_memory = agp_generic_mask_memory,
  1600. .masks = intel_generic_masks,
  1601. .agp_enable = agp_generic_enable,
  1602. .cache_flush = global_cache_flush,
  1603. .create_gatt_table = agp_generic_create_gatt_table,
  1604. .free_gatt_table = agp_generic_free_gatt_table,
  1605. .insert_memory = agp_generic_insert_memory,
  1606. .remove_memory = agp_generic_remove_memory,
  1607. .alloc_by_type = agp_generic_alloc_by_type,
  1608. .free_by_type = agp_generic_free_by_type,
  1609. .agp_alloc_page = agp_generic_alloc_page,
  1610. .agp_destroy_page = agp_generic_destroy_page,
  1611. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1612. };
  1613. static const struct agp_bridge_driver intel_g33_driver = {
  1614. .owner = THIS_MODULE,
  1615. .aperture_sizes = intel_i830_sizes,
  1616. .size_type = FIXED_APER_SIZE,
  1617. .num_aperture_sizes = 4,
  1618. .needs_scratch_page = TRUE,
  1619. .configure = intel_i915_configure,
  1620. .fetch_size = intel_i9xx_fetch_size,
  1621. .cleanup = intel_i915_cleanup,
  1622. .tlb_flush = intel_i810_tlbflush,
  1623. .mask_memory = intel_i965_mask_memory,
  1624. .masks = intel_i810_masks,
  1625. .agp_enable = intel_i810_agp_enable,
  1626. .cache_flush = global_cache_flush,
  1627. .create_gatt_table = intel_i915_create_gatt_table,
  1628. .free_gatt_table = intel_i830_free_gatt_table,
  1629. .insert_memory = intel_i915_insert_entries,
  1630. .remove_memory = intel_i915_remove_entries,
  1631. .alloc_by_type = intel_i830_alloc_by_type,
  1632. .free_by_type = intel_i810_free_by_type,
  1633. .agp_alloc_page = agp_generic_alloc_page,
  1634. .agp_destroy_page = agp_generic_destroy_page,
  1635. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1636. .chipset_flush = intel_i915_chipset_flush,
  1637. };
  1638. static int find_gmch(u16 device)
  1639. {
  1640. struct pci_dev *gmch_device;
  1641. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1642. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1643. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1644. device, gmch_device);
  1645. }
  1646. if (!gmch_device)
  1647. return 0;
  1648. intel_private.pcidev = gmch_device;
  1649. return 1;
  1650. }
  1651. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1652. * driver and gmch_driver must be non-null, and find_gmch will determine
  1653. * which one should be used if a gmch_chip_id is present.
  1654. */
  1655. static const struct intel_driver_description {
  1656. unsigned int chip_id;
  1657. unsigned int gmch_chip_id;
  1658. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1659. char *name;
  1660. const struct agp_bridge_driver *driver;
  1661. const struct agp_bridge_driver *gmch_driver;
  1662. } intel_agp_chipsets[] = {
  1663. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1664. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1665. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1666. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1667. NULL, &intel_810_driver },
  1668. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1669. NULL, &intel_810_driver },
  1670. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1671. NULL, &intel_810_driver },
  1672. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1673. &intel_815_driver, &intel_810_driver },
  1674. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1675. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1676. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1677. &intel_830mp_driver, &intel_830_driver },
  1678. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1679. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1680. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1681. &intel_845_driver, &intel_830_driver },
  1682. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1683. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1684. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1685. &intel_845_driver, &intel_830_driver },
  1686. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1687. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1688. &intel_845_driver, &intel_830_driver },
  1689. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1690. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1691. NULL, &intel_915_driver },
  1692. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1693. NULL, &intel_915_driver },
  1694. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1695. NULL, &intel_915_driver },
  1696. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1697. NULL, &intel_915_driver },
  1698. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1699. NULL, &intel_915_driver },
  1700. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1701. NULL, &intel_915_driver },
  1702. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1703. NULL, &intel_i965_driver },
  1704. { PCI_DEVICE_ID_INTEL_82965G_1_HB, PCI_DEVICE_ID_INTEL_82965G_1_IG, 0, "965G",
  1705. NULL, &intel_i965_driver },
  1706. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1707. NULL, &intel_i965_driver },
  1708. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1709. NULL, &intel_i965_driver },
  1710. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1711. NULL, &intel_i965_driver },
  1712. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1713. NULL, &intel_i965_driver },
  1714. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1715. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1716. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1717. NULL, &intel_g33_driver },
  1718. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1719. NULL, &intel_g33_driver },
  1720. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1721. NULL, &intel_g33_driver },
  1722. { 0, 0, 0, NULL, NULL, NULL }
  1723. };
  1724. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1725. const struct pci_device_id *ent)
  1726. {
  1727. struct agp_bridge_data *bridge;
  1728. u8 cap_ptr = 0;
  1729. struct resource *r;
  1730. int i;
  1731. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1732. bridge = agp_alloc_bridge();
  1733. if (!bridge)
  1734. return -ENOMEM;
  1735. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1736. /* In case that multiple models of gfx chip may
  1737. stand on same host bridge type, this can be
  1738. sure we detect the right IGD. */
  1739. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1740. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1741. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1742. bridge->driver =
  1743. intel_agp_chipsets[i].gmch_driver;
  1744. break;
  1745. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1746. continue;
  1747. } else {
  1748. bridge->driver = intel_agp_chipsets[i].driver;
  1749. break;
  1750. }
  1751. }
  1752. }
  1753. if (intel_agp_chipsets[i].name == NULL) {
  1754. if (cap_ptr)
  1755. printk(KERN_WARNING PFX "Unsupported Intel chipset"
  1756. "(device id: %04x)\n", pdev->device);
  1757. agp_put_bridge(bridge);
  1758. return -ENODEV;
  1759. }
  1760. if (bridge->driver == NULL) {
  1761. /* bridge has no AGP and no IGD detected */
  1762. if (cap_ptr)
  1763. printk(KERN_WARNING PFX "Failed to find bridge device "
  1764. "(chip_id: %04x)\n",
  1765. intel_agp_chipsets[i].gmch_chip_id);
  1766. agp_put_bridge(bridge);
  1767. return -ENODEV;
  1768. }
  1769. bridge->dev = pdev;
  1770. bridge->capndx = cap_ptr;
  1771. bridge->dev_private_data = &intel_private;
  1772. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n",
  1773. intel_agp_chipsets[i].name);
  1774. /*
  1775. * The following fixes the case where the BIOS has "forgotten" to
  1776. * provide an address range for the GART.
  1777. * 20030610 - hamish@zot.org
  1778. */
  1779. r = &pdev->resource[0];
  1780. if (!r->start && r->end) {
  1781. if (pci_assign_resource(pdev, 0)) {
  1782. printk(KERN_ERR PFX "could not assign resource 0\n");
  1783. agp_put_bridge(bridge);
  1784. return -ENODEV;
  1785. }
  1786. }
  1787. /*
  1788. * If the device has not been properly setup, the following will catch
  1789. * the problem and should stop the system from crashing.
  1790. * 20030610 - hamish@zot.org
  1791. */
  1792. if (pci_enable_device(pdev)) {
  1793. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1794. agp_put_bridge(bridge);
  1795. return -ENODEV;
  1796. }
  1797. /* Fill in the mode register */
  1798. if (cap_ptr) {
  1799. pci_read_config_dword(pdev,
  1800. bridge->capndx+PCI_AGP_STATUS,
  1801. &bridge->mode);
  1802. }
  1803. pci_set_drvdata(pdev, bridge);
  1804. return agp_add_bridge(bridge);
  1805. }
  1806. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1807. {
  1808. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1809. agp_remove_bridge(bridge);
  1810. if (intel_private.pcidev)
  1811. pci_dev_put(intel_private.pcidev);
  1812. agp_put_bridge(bridge);
  1813. }
  1814. #ifdef CONFIG_PM
  1815. static int agp_intel_resume(struct pci_dev *pdev)
  1816. {
  1817. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1818. pci_restore_state(pdev);
  1819. /* We should restore our graphics device's config space,
  1820. * as host bridge (00:00) resumes before graphics device (02:00),
  1821. * then our access to its pci space can work right.
  1822. */
  1823. if (intel_private.pcidev)
  1824. pci_restore_state(intel_private.pcidev);
  1825. if (bridge->driver == &intel_generic_driver)
  1826. intel_configure();
  1827. else if (bridge->driver == &intel_850_driver)
  1828. intel_850_configure();
  1829. else if (bridge->driver == &intel_845_driver)
  1830. intel_845_configure();
  1831. else if (bridge->driver == &intel_830mp_driver)
  1832. intel_830mp_configure();
  1833. else if (bridge->driver == &intel_915_driver)
  1834. intel_i915_configure();
  1835. else if (bridge->driver == &intel_830_driver)
  1836. intel_i830_configure();
  1837. else if (bridge->driver == &intel_810_driver)
  1838. intel_i810_configure();
  1839. else if (bridge->driver == &intel_i965_driver)
  1840. intel_i915_configure();
  1841. return 0;
  1842. }
  1843. #endif
  1844. static struct pci_device_id agp_intel_pci_table[] = {
  1845. #define ID(x) \
  1846. { \
  1847. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1848. .class_mask = ~0, \
  1849. .vendor = PCI_VENDOR_ID_INTEL, \
  1850. .device = x, \
  1851. .subvendor = PCI_ANY_ID, \
  1852. .subdevice = PCI_ANY_ID, \
  1853. }
  1854. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1855. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1856. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1857. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1858. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1859. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1860. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1861. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1862. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1863. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1864. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1865. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1866. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1867. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1868. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1869. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1870. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1871. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1872. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1873. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1874. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1875. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  1876. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1877. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1878. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1879. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1880. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  1881. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1882. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1883. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1884. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1885. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1886. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  1887. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  1888. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  1889. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  1890. { }
  1891. };
  1892. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1893. static struct pci_driver agp_intel_pci_driver = {
  1894. .name = "agpgart-intel",
  1895. .id_table = agp_intel_pci_table,
  1896. .probe = agp_intel_probe,
  1897. .remove = __devexit_p(agp_intel_remove),
  1898. #ifdef CONFIG_PM
  1899. .resume = agp_intel_resume,
  1900. #endif
  1901. };
  1902. static int __init agp_intel_init(void)
  1903. {
  1904. if (agp_off)
  1905. return -EINVAL;
  1906. return pci_register_driver(&agp_intel_pci_driver);
  1907. }
  1908. static void __exit agp_intel_cleanup(void)
  1909. {
  1910. pci_unregister_driver(&agp_intel_pci_driver);
  1911. }
  1912. module_init(agp_intel_init);
  1913. module_exit(agp_intel_cleanup);
  1914. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1915. MODULE_LICENSE("GPL and additional rights");