mv643xx_eth.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.3";
  57. /*
  58. * Registers shared between all ports.
  59. */
  60. #define PHY_ADDR 0x0000
  61. #define SMI_REG 0x0004
  62. #define SMI_BUSY 0x10000000
  63. #define SMI_READ_VALID 0x08000000
  64. #define SMI_OPCODE_READ 0x04000000
  65. #define SMI_OPCODE_WRITE 0x00000000
  66. #define ERR_INT_CAUSE 0x0080
  67. #define ERR_INT_SMI_DONE 0x00000010
  68. #define ERR_INT_MASK 0x0084
  69. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  70. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  71. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  72. #define WINDOW_BAR_ENABLE 0x0290
  73. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  74. /*
  75. * Per-port registers.
  76. */
  77. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  78. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  79. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  80. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  81. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  82. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  83. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  84. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  85. #define TX_FIFO_EMPTY 0x00000400
  86. #define TX_IN_PROGRESS 0x00000080
  87. #define PORT_SPEED_MASK 0x00000030
  88. #define PORT_SPEED_1000 0x00000010
  89. #define PORT_SPEED_100 0x00000020
  90. #define PORT_SPEED_10 0x00000000
  91. #define FLOW_CONTROL_ENABLED 0x00000008
  92. #define FULL_DUPLEX 0x00000004
  93. #define LINK_UP 0x00000002
  94. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  95. #define TXQ_FIX_PRIO_CONF(p) (0x044c + ((p) << 10))
  96. #define TX_BW_RATE(p) (0x0450 + ((p) << 10))
  97. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  98. #define TX_BW_BURST(p) (0x045c + ((p) << 10))
  99. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  100. #define INT_TX_END 0x07f80000
  101. #define INT_RX 0x000003fc
  102. #define INT_EXT 0x00000002
  103. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  104. #define INT_EXT_LINK_PHY 0x00110000
  105. #define INT_EXT_TX 0x000000ff
  106. #define INT_MASK(p) (0x0468 + ((p) << 10))
  107. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  108. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  109. #define TXQ_FIX_PRIO_CONF_MOVED(p) (0x04dc + ((p) << 10))
  110. #define TX_BW_RATE_MOVED(p) (0x04e0 + ((p) << 10))
  111. #define TX_BW_MTU_MOVED(p) (0x04e8 + ((p) << 10))
  112. #define TX_BW_BURST_MOVED(p) (0x04ec + ((p) << 10))
  113. #define RXQ_CURRENT_DESC_PTR(p, q) (0x060c + ((p) << 10) + ((q) << 4))
  114. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  115. #define TXQ_CURRENT_DESC_PTR(p, q) (0x06c0 + ((p) << 10) + ((q) << 2))
  116. #define TXQ_BW_TOKENS(p, q) (0x0700 + ((p) << 10) + ((q) << 4))
  117. #define TXQ_BW_CONF(p, q) (0x0704 + ((p) << 10) + ((q) << 4))
  118. #define TXQ_BW_WRR_CONF(p, q) (0x0708 + ((p) << 10) + ((q) << 4))
  119. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  120. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  121. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  122. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  123. /*
  124. * SDMA configuration register.
  125. */
  126. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  127. #define BLM_RX_NO_SWAP (1 << 4)
  128. #define BLM_TX_NO_SWAP (1 << 5)
  129. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  130. #if defined(__BIG_ENDIAN)
  131. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  132. RX_BURST_SIZE_16_64BIT | \
  133. TX_BURST_SIZE_16_64BIT
  134. #elif defined(__LITTLE_ENDIAN)
  135. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  136. RX_BURST_SIZE_16_64BIT | \
  137. BLM_RX_NO_SWAP | \
  138. BLM_TX_NO_SWAP | \
  139. TX_BURST_SIZE_16_64BIT
  140. #else
  141. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  142. #endif
  143. /*
  144. * Port serial control register.
  145. */
  146. #define SET_MII_SPEED_TO_100 (1 << 24)
  147. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  148. #define SET_FULL_DUPLEX_MODE (1 << 21)
  149. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  150. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  151. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  152. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  153. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  154. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  155. #define FORCE_LINK_PASS (1 << 1)
  156. #define SERIAL_PORT_ENABLE (1 << 0)
  157. #define DEFAULT_RX_QUEUE_SIZE 400
  158. #define DEFAULT_TX_QUEUE_SIZE 800
  159. /*
  160. * RX/TX descriptors.
  161. */
  162. #if defined(__BIG_ENDIAN)
  163. struct rx_desc {
  164. u16 byte_cnt; /* Descriptor buffer byte count */
  165. u16 buf_size; /* Buffer size */
  166. u32 cmd_sts; /* Descriptor command status */
  167. u32 next_desc_ptr; /* Next descriptor pointer */
  168. u32 buf_ptr; /* Descriptor buffer pointer */
  169. };
  170. struct tx_desc {
  171. u16 byte_cnt; /* buffer byte count */
  172. u16 l4i_chk; /* CPU provided TCP checksum */
  173. u32 cmd_sts; /* Command/status field */
  174. u32 next_desc_ptr; /* Pointer to next descriptor */
  175. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  176. };
  177. #elif defined(__LITTLE_ENDIAN)
  178. struct rx_desc {
  179. u32 cmd_sts; /* Descriptor command status */
  180. u16 buf_size; /* Buffer size */
  181. u16 byte_cnt; /* Descriptor buffer byte count */
  182. u32 buf_ptr; /* Descriptor buffer pointer */
  183. u32 next_desc_ptr; /* Next descriptor pointer */
  184. };
  185. struct tx_desc {
  186. u32 cmd_sts; /* Command/status field */
  187. u16 l4i_chk; /* CPU provided TCP checksum */
  188. u16 byte_cnt; /* buffer byte count */
  189. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  190. u32 next_desc_ptr; /* Pointer to next descriptor */
  191. };
  192. #else
  193. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  194. #endif
  195. /* RX & TX descriptor command */
  196. #define BUFFER_OWNED_BY_DMA 0x80000000
  197. /* RX & TX descriptor status */
  198. #define ERROR_SUMMARY 0x00000001
  199. /* RX descriptor status */
  200. #define LAYER_4_CHECKSUM_OK 0x40000000
  201. #define RX_ENABLE_INTERRUPT 0x20000000
  202. #define RX_FIRST_DESC 0x08000000
  203. #define RX_LAST_DESC 0x04000000
  204. /* TX descriptor command */
  205. #define TX_ENABLE_INTERRUPT 0x00800000
  206. #define GEN_CRC 0x00400000
  207. #define TX_FIRST_DESC 0x00200000
  208. #define TX_LAST_DESC 0x00100000
  209. #define ZERO_PADDING 0x00080000
  210. #define GEN_IP_V4_CHECKSUM 0x00040000
  211. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  212. #define UDP_FRAME 0x00010000
  213. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  214. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  215. #define TX_IHL_SHIFT 11
  216. /* global *******************************************************************/
  217. struct mv643xx_eth_shared_private {
  218. /*
  219. * Ethernet controller base address.
  220. */
  221. void __iomem *base;
  222. /*
  223. * Points at the right SMI instance to use.
  224. */
  225. struct mv643xx_eth_shared_private *smi;
  226. /*
  227. * Protects access to SMI_REG, which is shared between ports.
  228. */
  229. struct mutex phy_lock;
  230. /*
  231. * If we have access to the error interrupt pin (which is
  232. * somewhat misnamed as it not only reflects internal errors
  233. * but also reflects SMI completion), use that to wait for
  234. * SMI access completion instead of polling the SMI busy bit.
  235. */
  236. int err_interrupt;
  237. wait_queue_head_t smi_busy_wait;
  238. /*
  239. * Per-port MBUS window access register value.
  240. */
  241. u32 win_protect;
  242. /*
  243. * Hardware-specific parameters.
  244. */
  245. unsigned int t_clk;
  246. int extended_rx_coal_limit;
  247. int tx_bw_control_moved;
  248. };
  249. /* per-port *****************************************************************/
  250. struct mib_counters {
  251. u64 good_octets_received;
  252. u32 bad_octets_received;
  253. u32 internal_mac_transmit_err;
  254. u32 good_frames_received;
  255. u32 bad_frames_received;
  256. u32 broadcast_frames_received;
  257. u32 multicast_frames_received;
  258. u32 frames_64_octets;
  259. u32 frames_65_to_127_octets;
  260. u32 frames_128_to_255_octets;
  261. u32 frames_256_to_511_octets;
  262. u32 frames_512_to_1023_octets;
  263. u32 frames_1024_to_max_octets;
  264. u64 good_octets_sent;
  265. u32 good_frames_sent;
  266. u32 excessive_collision;
  267. u32 multicast_frames_sent;
  268. u32 broadcast_frames_sent;
  269. u32 unrec_mac_control_received;
  270. u32 fc_sent;
  271. u32 good_fc_received;
  272. u32 bad_fc_received;
  273. u32 undersize_received;
  274. u32 fragments_received;
  275. u32 oversize_received;
  276. u32 jabber_received;
  277. u32 mac_receive_error;
  278. u32 bad_crc_event;
  279. u32 collision;
  280. u32 late_collision;
  281. };
  282. struct rx_queue {
  283. int index;
  284. int rx_ring_size;
  285. int rx_desc_count;
  286. int rx_curr_desc;
  287. int rx_used_desc;
  288. struct rx_desc *rx_desc_area;
  289. dma_addr_t rx_desc_dma;
  290. int rx_desc_area_size;
  291. struct sk_buff **rx_skb;
  292. };
  293. struct tx_queue {
  294. int index;
  295. int tx_ring_size;
  296. int tx_desc_count;
  297. int tx_curr_desc;
  298. int tx_used_desc;
  299. struct tx_desc *tx_desc_area;
  300. dma_addr_t tx_desc_dma;
  301. int tx_desc_area_size;
  302. struct sk_buff **tx_skb;
  303. };
  304. struct mv643xx_eth_private {
  305. struct mv643xx_eth_shared_private *shared;
  306. int port_num;
  307. struct net_device *dev;
  308. int phy_addr;
  309. spinlock_t lock;
  310. struct mib_counters mib_counters;
  311. struct work_struct tx_timeout_task;
  312. struct mii_if_info mii;
  313. struct napi_struct napi;
  314. u8 work_link;
  315. u8 work_tx;
  316. u8 work_tx_end;
  317. u8 work_rx;
  318. u8 work_rx_refill;
  319. u8 work_rx_oom;
  320. /*
  321. * RX state.
  322. */
  323. int default_rx_ring_size;
  324. unsigned long rx_desc_sram_addr;
  325. int rx_desc_sram_size;
  326. int rxq_count;
  327. struct timer_list rx_oom;
  328. struct rx_queue rxq[8];
  329. /*
  330. * TX state.
  331. */
  332. int default_tx_ring_size;
  333. unsigned long tx_desc_sram_addr;
  334. int tx_desc_sram_size;
  335. int txq_count;
  336. struct tx_queue txq[8];
  337. };
  338. /* port register accessors **************************************************/
  339. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  340. {
  341. return readl(mp->shared->base + offset);
  342. }
  343. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  344. {
  345. writel(data, mp->shared->base + offset);
  346. }
  347. /* rxq/txq helper functions *************************************************/
  348. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  349. {
  350. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  351. }
  352. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  353. {
  354. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  355. }
  356. static void rxq_enable(struct rx_queue *rxq)
  357. {
  358. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  359. wrl(mp, RXQ_COMMAND(mp->port_num), 1 << rxq->index);
  360. }
  361. static void rxq_disable(struct rx_queue *rxq)
  362. {
  363. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  364. u8 mask = 1 << rxq->index;
  365. wrl(mp, RXQ_COMMAND(mp->port_num), mask << 8);
  366. while (rdl(mp, RXQ_COMMAND(mp->port_num)) & mask)
  367. udelay(10);
  368. }
  369. static void txq_reset_hw_ptr(struct tx_queue *txq)
  370. {
  371. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  372. int off = TXQ_CURRENT_DESC_PTR(mp->port_num, txq->index);
  373. u32 addr;
  374. addr = (u32)txq->tx_desc_dma;
  375. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  376. wrl(mp, off, addr);
  377. }
  378. static void txq_enable(struct tx_queue *txq)
  379. {
  380. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  381. wrl(mp, TXQ_COMMAND(mp->port_num), 1 << txq->index);
  382. }
  383. static void txq_disable(struct tx_queue *txq)
  384. {
  385. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  386. u8 mask = 1 << txq->index;
  387. wrl(mp, TXQ_COMMAND(mp->port_num), mask << 8);
  388. while (rdl(mp, TXQ_COMMAND(mp->port_num)) & mask)
  389. udelay(10);
  390. }
  391. static void txq_maybe_wake(struct tx_queue *txq)
  392. {
  393. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  394. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  395. spin_lock(&mp->lock);
  396. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
  397. netif_tx_wake_queue(nq);
  398. spin_unlock(&mp->lock);
  399. }
  400. /* rx napi ******************************************************************/
  401. static int rxq_process(struct rx_queue *rxq, int budget)
  402. {
  403. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  404. struct net_device_stats *stats = &mp->dev->stats;
  405. int rx;
  406. rx = 0;
  407. while (rx < budget && rxq->rx_desc_count) {
  408. struct rx_desc *rx_desc;
  409. unsigned int cmd_sts;
  410. struct sk_buff *skb;
  411. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  412. cmd_sts = rx_desc->cmd_sts;
  413. if (cmd_sts & BUFFER_OWNED_BY_DMA)
  414. break;
  415. rmb();
  416. skb = rxq->rx_skb[rxq->rx_curr_desc];
  417. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  418. rxq->rx_curr_desc++;
  419. if (rxq->rx_curr_desc == rxq->rx_ring_size)
  420. rxq->rx_curr_desc = 0;
  421. dma_unmap_single(NULL, rx_desc->buf_ptr,
  422. rx_desc->buf_size, DMA_FROM_DEVICE);
  423. rxq->rx_desc_count--;
  424. rx++;
  425. mp->work_rx_refill |= 1 << rxq->index;
  426. /*
  427. * Update statistics.
  428. *
  429. * Note that the descriptor byte count includes 2 dummy
  430. * bytes automatically inserted by the hardware at the
  431. * start of the packet (which we don't count), and a 4
  432. * byte CRC at the end of the packet (which we do count).
  433. */
  434. stats->rx_packets++;
  435. stats->rx_bytes += rx_desc->byte_cnt - 2;
  436. /*
  437. * In case we received a packet without first / last bits
  438. * on, or the error summary bit is set, the packet needs
  439. * to be dropped.
  440. */
  441. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  442. (RX_FIRST_DESC | RX_LAST_DESC))
  443. || (cmd_sts & ERROR_SUMMARY)) {
  444. stats->rx_dropped++;
  445. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  446. (RX_FIRST_DESC | RX_LAST_DESC)) {
  447. if (net_ratelimit())
  448. dev_printk(KERN_ERR, &mp->dev->dev,
  449. "received packet spanning "
  450. "multiple descriptors\n");
  451. }
  452. if (cmd_sts & ERROR_SUMMARY)
  453. stats->rx_errors++;
  454. dev_kfree_skb(skb);
  455. } else {
  456. /*
  457. * The -4 is for the CRC in the trailer of the
  458. * received packet
  459. */
  460. skb_put(skb, rx_desc->byte_cnt - 2 - 4);
  461. if (cmd_sts & LAYER_4_CHECKSUM_OK) {
  462. skb->ip_summed = CHECKSUM_UNNECESSARY;
  463. skb->csum = htons(
  464. (cmd_sts & 0x0007fff8) >> 3);
  465. }
  466. skb->protocol = eth_type_trans(skb, mp->dev);
  467. netif_receive_skb(skb);
  468. }
  469. mp->dev->last_rx = jiffies;
  470. }
  471. if (rx < budget)
  472. mp->work_rx &= ~(1 << rxq->index);
  473. return rx;
  474. }
  475. static int rxq_refill(struct rx_queue *rxq, int budget)
  476. {
  477. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  478. int skb_size;
  479. int refilled;
  480. /*
  481. * Reserve 2+14 bytes for an ethernet header (the hardware
  482. * automatically prepends 2 bytes of dummy data to each
  483. * received packet), 16 bytes for up to four VLAN tags, and
  484. * 4 bytes for the trailing FCS -- 36 bytes total.
  485. */
  486. skb_size = rxq_to_mp(rxq)->dev->mtu + 36;
  487. /*
  488. * Make sure that the skb size is a multiple of 8 bytes, as
  489. * the lower three bits of the receive descriptor's buffer
  490. * size field are ignored by the hardware.
  491. */
  492. skb_size = (skb_size + 7) & ~7;
  493. refilled = 0;
  494. while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
  495. struct sk_buff *skb;
  496. int unaligned;
  497. int rx;
  498. skb = dev_alloc_skb(skb_size + dma_get_cache_alignment() - 1);
  499. if (skb == NULL) {
  500. mp->work_rx_oom |= 1 << rxq->index;
  501. goto oom;
  502. }
  503. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  504. if (unaligned)
  505. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  506. refilled++;
  507. rxq->rx_desc_count++;
  508. rx = rxq->rx_used_desc++;
  509. if (rxq->rx_used_desc == rxq->rx_ring_size)
  510. rxq->rx_used_desc = 0;
  511. rxq->rx_desc_area[rx].buf_ptr = dma_map_single(NULL, skb->data,
  512. skb_size, DMA_FROM_DEVICE);
  513. rxq->rx_desc_area[rx].buf_size = skb_size;
  514. rxq->rx_skb[rx] = skb;
  515. wmb();
  516. rxq->rx_desc_area[rx].cmd_sts = BUFFER_OWNED_BY_DMA |
  517. RX_ENABLE_INTERRUPT;
  518. wmb();
  519. /*
  520. * The hardware automatically prepends 2 bytes of
  521. * dummy data to each received packet, so that the
  522. * IP header ends up 16-byte aligned.
  523. */
  524. skb_reserve(skb, 2);
  525. }
  526. if (refilled < budget)
  527. mp->work_rx_refill &= ~(1 << rxq->index);
  528. oom:
  529. return refilled;
  530. }
  531. /* tx ***********************************************************************/
  532. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  533. {
  534. int frag;
  535. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  536. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  537. if (fragp->size <= 8 && fragp->page_offset & 7)
  538. return 1;
  539. }
  540. return 0;
  541. }
  542. static int txq_alloc_desc_index(struct tx_queue *txq)
  543. {
  544. int tx_desc_curr;
  545. BUG_ON(txq->tx_desc_count >= txq->tx_ring_size);
  546. tx_desc_curr = txq->tx_curr_desc++;
  547. if (txq->tx_curr_desc == txq->tx_ring_size)
  548. txq->tx_curr_desc = 0;
  549. BUG_ON(txq->tx_curr_desc == txq->tx_used_desc);
  550. return tx_desc_curr;
  551. }
  552. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  553. {
  554. int nr_frags = skb_shinfo(skb)->nr_frags;
  555. int frag;
  556. for (frag = 0; frag < nr_frags; frag++) {
  557. skb_frag_t *this_frag;
  558. int tx_index;
  559. struct tx_desc *desc;
  560. this_frag = &skb_shinfo(skb)->frags[frag];
  561. tx_index = txq_alloc_desc_index(txq);
  562. desc = &txq->tx_desc_area[tx_index];
  563. /*
  564. * The last fragment will generate an interrupt
  565. * which will free the skb on TX completion.
  566. */
  567. if (frag == nr_frags - 1) {
  568. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  569. ZERO_PADDING | TX_LAST_DESC |
  570. TX_ENABLE_INTERRUPT;
  571. txq->tx_skb[tx_index] = skb;
  572. } else {
  573. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  574. txq->tx_skb[tx_index] = NULL;
  575. }
  576. desc->l4i_chk = 0;
  577. desc->byte_cnt = this_frag->size;
  578. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  579. this_frag->page_offset,
  580. this_frag->size,
  581. DMA_TO_DEVICE);
  582. }
  583. }
  584. static inline __be16 sum16_as_be(__sum16 sum)
  585. {
  586. return (__force __be16)sum;
  587. }
  588. static void txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  589. {
  590. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  591. int nr_frags = skb_shinfo(skb)->nr_frags;
  592. int tx_index;
  593. struct tx_desc *desc;
  594. u32 cmd_sts;
  595. int length;
  596. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  597. tx_index = txq_alloc_desc_index(txq);
  598. desc = &txq->tx_desc_area[tx_index];
  599. if (nr_frags) {
  600. txq_submit_frag_skb(txq, skb);
  601. length = skb_headlen(skb);
  602. txq->tx_skb[tx_index] = NULL;
  603. } else {
  604. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  605. length = skb->len;
  606. txq->tx_skb[tx_index] = skb;
  607. }
  608. desc->byte_cnt = length;
  609. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  610. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  611. int mac_hdr_len;
  612. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  613. skb->protocol != htons(ETH_P_8021Q));
  614. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  615. GEN_IP_V4_CHECKSUM |
  616. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  617. mac_hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
  618. switch (mac_hdr_len - ETH_HLEN) {
  619. case 0:
  620. break;
  621. case 4:
  622. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  623. break;
  624. case 8:
  625. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  626. break;
  627. case 12:
  628. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  629. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  630. break;
  631. default:
  632. if (net_ratelimit())
  633. dev_printk(KERN_ERR, &txq_to_mp(txq)->dev->dev,
  634. "mac header length is %d?!\n", mac_hdr_len);
  635. break;
  636. }
  637. switch (ip_hdr(skb)->protocol) {
  638. case IPPROTO_UDP:
  639. cmd_sts |= UDP_FRAME;
  640. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  641. break;
  642. case IPPROTO_TCP:
  643. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  644. break;
  645. default:
  646. BUG();
  647. }
  648. } else {
  649. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  650. cmd_sts |= 5 << TX_IHL_SHIFT;
  651. desc->l4i_chk = 0;
  652. }
  653. /* ensure all other descriptors are written before first cmd_sts */
  654. wmb();
  655. desc->cmd_sts = cmd_sts;
  656. /* clear TX_END status */
  657. mp->work_tx_end &= ~(1 << txq->index);
  658. /* ensure all descriptors are written before poking hardware */
  659. wmb();
  660. txq_enable(txq);
  661. txq->tx_desc_count += nr_frags + 1;
  662. }
  663. static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  664. {
  665. struct mv643xx_eth_private *mp = netdev_priv(dev);
  666. struct net_device_stats *stats = &dev->stats;
  667. int queue;
  668. struct tx_queue *txq;
  669. struct netdev_queue *nq;
  670. int entries_left;
  671. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  672. stats->tx_dropped++;
  673. dev_printk(KERN_DEBUG, &dev->dev,
  674. "failed to linearize skb with tiny "
  675. "unaligned fragment\n");
  676. return NETDEV_TX_BUSY;
  677. }
  678. queue = skb_get_queue_mapping(skb);
  679. txq = mp->txq + queue;
  680. nq = netdev_get_tx_queue(dev, queue);
  681. spin_lock(&mp->lock);
  682. if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
  683. spin_unlock(&mp->lock);
  684. if (net_ratelimit())
  685. dev_printk(KERN_ERR, &dev->dev, "tx queue full?!\n");
  686. kfree_skb(skb);
  687. return NETDEV_TX_OK;
  688. }
  689. txq_submit_skb(txq, skb);
  690. stats->tx_bytes += skb->len;
  691. stats->tx_packets++;
  692. dev->trans_start = jiffies;
  693. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  694. if (entries_left < MAX_SKB_FRAGS + 1)
  695. netif_tx_stop_queue(nq);
  696. spin_unlock(&mp->lock);
  697. return NETDEV_TX_OK;
  698. }
  699. /* tx napi ******************************************************************/
  700. static void txq_kick(struct tx_queue *txq)
  701. {
  702. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  703. u32 hw_desc_ptr;
  704. u32 expected_ptr;
  705. spin_lock(&mp->lock);
  706. if (rdl(mp, TXQ_COMMAND(mp->port_num)) & (1 << txq->index))
  707. goto out;
  708. hw_desc_ptr = rdl(mp, TXQ_CURRENT_DESC_PTR(mp->port_num, txq->index));
  709. expected_ptr = (u32)txq->tx_desc_dma +
  710. txq->tx_curr_desc * sizeof(struct tx_desc);
  711. if (hw_desc_ptr != expected_ptr)
  712. txq_enable(txq);
  713. out:
  714. spin_unlock(&mp->lock);
  715. mp->work_tx_end &= ~(1 << txq->index);
  716. }
  717. static int txq_reclaim(struct tx_queue *txq, int budget, int force)
  718. {
  719. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  720. int reclaimed;
  721. spin_lock(&mp->lock);
  722. reclaimed = 0;
  723. while (reclaimed < budget && txq->tx_desc_count > 0) {
  724. int tx_index;
  725. struct tx_desc *desc;
  726. u32 cmd_sts;
  727. struct sk_buff *skb;
  728. dma_addr_t addr;
  729. int count;
  730. tx_index = txq->tx_used_desc;
  731. desc = &txq->tx_desc_area[tx_index];
  732. cmd_sts = desc->cmd_sts;
  733. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  734. if (!force)
  735. break;
  736. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  737. }
  738. txq->tx_used_desc = tx_index + 1;
  739. if (txq->tx_used_desc == txq->tx_ring_size)
  740. txq->tx_used_desc = 0;
  741. reclaimed++;
  742. txq->tx_desc_count--;
  743. addr = desc->buf_ptr;
  744. count = desc->byte_cnt;
  745. skb = txq->tx_skb[tx_index];
  746. txq->tx_skb[tx_index] = NULL;
  747. if (cmd_sts & ERROR_SUMMARY) {
  748. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  749. mp->dev->stats.tx_errors++;
  750. }
  751. /*
  752. * Drop mp->lock while we free the skb.
  753. */
  754. spin_unlock(&mp->lock);
  755. if (cmd_sts & TX_FIRST_DESC)
  756. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  757. else
  758. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  759. if (skb)
  760. dev_kfree_skb(skb);
  761. spin_lock(&mp->lock);
  762. }
  763. if (reclaimed < budget)
  764. mp->work_tx &= ~(1 << txq->index);
  765. spin_unlock(&mp->lock);
  766. return reclaimed;
  767. }
  768. /* tx rate control **********************************************************/
  769. /*
  770. * Set total maximum TX rate (shared by all TX queues for this port)
  771. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  772. */
  773. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  774. {
  775. int token_rate;
  776. int mtu;
  777. int bucket_size;
  778. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  779. if (token_rate > 1023)
  780. token_rate = 1023;
  781. mtu = (mp->dev->mtu + 255) >> 8;
  782. if (mtu > 63)
  783. mtu = 63;
  784. bucket_size = (burst + 255) >> 8;
  785. if (bucket_size > 65535)
  786. bucket_size = 65535;
  787. if (mp->shared->tx_bw_control_moved) {
  788. wrl(mp, TX_BW_RATE_MOVED(mp->port_num), token_rate);
  789. wrl(mp, TX_BW_MTU_MOVED(mp->port_num), mtu);
  790. wrl(mp, TX_BW_BURST_MOVED(mp->port_num), bucket_size);
  791. } else {
  792. wrl(mp, TX_BW_RATE(mp->port_num), token_rate);
  793. wrl(mp, TX_BW_MTU(mp->port_num), mtu);
  794. wrl(mp, TX_BW_BURST(mp->port_num), bucket_size);
  795. }
  796. }
  797. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  798. {
  799. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  800. int token_rate;
  801. int bucket_size;
  802. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  803. if (token_rate > 1023)
  804. token_rate = 1023;
  805. bucket_size = (burst + 255) >> 8;
  806. if (bucket_size > 65535)
  807. bucket_size = 65535;
  808. wrl(mp, TXQ_BW_TOKENS(mp->port_num, txq->index), token_rate << 14);
  809. wrl(mp, TXQ_BW_CONF(mp->port_num, txq->index),
  810. (bucket_size << 10) | token_rate);
  811. }
  812. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  813. {
  814. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  815. int off;
  816. u32 val;
  817. /*
  818. * Turn on fixed priority mode.
  819. */
  820. if (mp->shared->tx_bw_control_moved)
  821. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  822. else
  823. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  824. val = rdl(mp, off);
  825. val |= 1 << txq->index;
  826. wrl(mp, off, val);
  827. }
  828. static void txq_set_wrr(struct tx_queue *txq, int weight)
  829. {
  830. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  831. int off;
  832. u32 val;
  833. /*
  834. * Turn off fixed priority mode.
  835. */
  836. if (mp->shared->tx_bw_control_moved)
  837. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  838. else
  839. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  840. val = rdl(mp, off);
  841. val &= ~(1 << txq->index);
  842. wrl(mp, off, val);
  843. /*
  844. * Configure WRR weight for this queue.
  845. */
  846. off = TXQ_BW_WRR_CONF(mp->port_num, txq->index);
  847. val = rdl(mp, off);
  848. val = (val & ~0xff) | (weight & 0xff);
  849. wrl(mp, off, val);
  850. }
  851. /* mii management interface *************************************************/
  852. static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
  853. {
  854. struct mv643xx_eth_shared_private *msp = dev_id;
  855. if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
  856. writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
  857. wake_up(&msp->smi_busy_wait);
  858. return IRQ_HANDLED;
  859. }
  860. return IRQ_NONE;
  861. }
  862. static int smi_is_done(struct mv643xx_eth_shared_private *msp)
  863. {
  864. return !(readl(msp->base + SMI_REG) & SMI_BUSY);
  865. }
  866. static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
  867. {
  868. if (msp->err_interrupt == NO_IRQ) {
  869. int i;
  870. for (i = 0; !smi_is_done(msp); i++) {
  871. if (i == 10)
  872. return -ETIMEDOUT;
  873. msleep(10);
  874. }
  875. return 0;
  876. }
  877. if (!wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
  878. msecs_to_jiffies(100)))
  879. return -ETIMEDOUT;
  880. return 0;
  881. }
  882. static int smi_reg_read(struct mv643xx_eth_private *mp,
  883. unsigned int addr, unsigned int reg)
  884. {
  885. struct mv643xx_eth_shared_private *msp = mp->shared->smi;
  886. void __iomem *smi_reg = msp->base + SMI_REG;
  887. int ret;
  888. mutex_lock(&msp->phy_lock);
  889. if (smi_wait_ready(msp)) {
  890. printk("%s: SMI bus busy timeout\n", mp->dev->name);
  891. ret = -ETIMEDOUT;
  892. goto out;
  893. }
  894. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  895. if (smi_wait_ready(msp)) {
  896. printk("%s: SMI bus busy timeout\n", mp->dev->name);
  897. ret = -ETIMEDOUT;
  898. goto out;
  899. }
  900. ret = readl(smi_reg);
  901. if (!(ret & SMI_READ_VALID)) {
  902. printk("%s: SMI bus read not valid\n", mp->dev->name);
  903. ret = -ENODEV;
  904. goto out;
  905. }
  906. ret &= 0xffff;
  907. out:
  908. mutex_unlock(&msp->phy_lock);
  909. return ret;
  910. }
  911. static int smi_reg_write(struct mv643xx_eth_private *mp, unsigned int addr,
  912. unsigned int reg, unsigned int value)
  913. {
  914. struct mv643xx_eth_shared_private *msp = mp->shared->smi;
  915. void __iomem *smi_reg = msp->base + SMI_REG;
  916. mutex_lock(&msp->phy_lock);
  917. if (smi_wait_ready(msp)) {
  918. printk("%s: SMI bus busy timeout\n", mp->dev->name);
  919. mutex_unlock(&msp->phy_lock);
  920. return -ETIMEDOUT;
  921. }
  922. writel(SMI_OPCODE_WRITE | (reg << 21) |
  923. (addr << 16) | (value & 0xffff), smi_reg);
  924. mutex_unlock(&msp->phy_lock);
  925. return 0;
  926. }
  927. /* mib counters *************************************************************/
  928. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  929. {
  930. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  931. }
  932. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  933. {
  934. int i;
  935. for (i = 0; i < 0x80; i += 4)
  936. mib_read(mp, i);
  937. }
  938. static void mib_counters_update(struct mv643xx_eth_private *mp)
  939. {
  940. struct mib_counters *p = &mp->mib_counters;
  941. p->good_octets_received += mib_read(mp, 0x00);
  942. p->good_octets_received += (u64)mib_read(mp, 0x04) << 32;
  943. p->bad_octets_received += mib_read(mp, 0x08);
  944. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  945. p->good_frames_received += mib_read(mp, 0x10);
  946. p->bad_frames_received += mib_read(mp, 0x14);
  947. p->broadcast_frames_received += mib_read(mp, 0x18);
  948. p->multicast_frames_received += mib_read(mp, 0x1c);
  949. p->frames_64_octets += mib_read(mp, 0x20);
  950. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  951. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  952. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  953. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  954. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  955. p->good_octets_sent += mib_read(mp, 0x38);
  956. p->good_octets_sent += (u64)mib_read(mp, 0x3c) << 32;
  957. p->good_frames_sent += mib_read(mp, 0x40);
  958. p->excessive_collision += mib_read(mp, 0x44);
  959. p->multicast_frames_sent += mib_read(mp, 0x48);
  960. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  961. p->unrec_mac_control_received += mib_read(mp, 0x50);
  962. p->fc_sent += mib_read(mp, 0x54);
  963. p->good_fc_received += mib_read(mp, 0x58);
  964. p->bad_fc_received += mib_read(mp, 0x5c);
  965. p->undersize_received += mib_read(mp, 0x60);
  966. p->fragments_received += mib_read(mp, 0x64);
  967. p->oversize_received += mib_read(mp, 0x68);
  968. p->jabber_received += mib_read(mp, 0x6c);
  969. p->mac_receive_error += mib_read(mp, 0x70);
  970. p->bad_crc_event += mib_read(mp, 0x74);
  971. p->collision += mib_read(mp, 0x78);
  972. p->late_collision += mib_read(mp, 0x7c);
  973. }
  974. /* ethtool ******************************************************************/
  975. struct mv643xx_eth_stats {
  976. char stat_string[ETH_GSTRING_LEN];
  977. int sizeof_stat;
  978. int netdev_off;
  979. int mp_off;
  980. };
  981. #define SSTAT(m) \
  982. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  983. offsetof(struct net_device, stats.m), -1 }
  984. #define MIBSTAT(m) \
  985. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  986. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  987. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  988. SSTAT(rx_packets),
  989. SSTAT(tx_packets),
  990. SSTAT(rx_bytes),
  991. SSTAT(tx_bytes),
  992. SSTAT(rx_errors),
  993. SSTAT(tx_errors),
  994. SSTAT(rx_dropped),
  995. SSTAT(tx_dropped),
  996. MIBSTAT(good_octets_received),
  997. MIBSTAT(bad_octets_received),
  998. MIBSTAT(internal_mac_transmit_err),
  999. MIBSTAT(good_frames_received),
  1000. MIBSTAT(bad_frames_received),
  1001. MIBSTAT(broadcast_frames_received),
  1002. MIBSTAT(multicast_frames_received),
  1003. MIBSTAT(frames_64_octets),
  1004. MIBSTAT(frames_65_to_127_octets),
  1005. MIBSTAT(frames_128_to_255_octets),
  1006. MIBSTAT(frames_256_to_511_octets),
  1007. MIBSTAT(frames_512_to_1023_octets),
  1008. MIBSTAT(frames_1024_to_max_octets),
  1009. MIBSTAT(good_octets_sent),
  1010. MIBSTAT(good_frames_sent),
  1011. MIBSTAT(excessive_collision),
  1012. MIBSTAT(multicast_frames_sent),
  1013. MIBSTAT(broadcast_frames_sent),
  1014. MIBSTAT(unrec_mac_control_received),
  1015. MIBSTAT(fc_sent),
  1016. MIBSTAT(good_fc_received),
  1017. MIBSTAT(bad_fc_received),
  1018. MIBSTAT(undersize_received),
  1019. MIBSTAT(fragments_received),
  1020. MIBSTAT(oversize_received),
  1021. MIBSTAT(jabber_received),
  1022. MIBSTAT(mac_receive_error),
  1023. MIBSTAT(bad_crc_event),
  1024. MIBSTAT(collision),
  1025. MIBSTAT(late_collision),
  1026. };
  1027. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1028. {
  1029. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1030. int err;
  1031. err = mii_ethtool_gset(&mp->mii, cmd);
  1032. /*
  1033. * The MAC does not support 1000baseT_Half.
  1034. */
  1035. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1036. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1037. return err;
  1038. }
  1039. static int mv643xx_eth_get_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  1040. {
  1041. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1042. u32 port_status;
  1043. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  1044. cmd->supported = SUPPORTED_MII;
  1045. cmd->advertising = ADVERTISED_MII;
  1046. switch (port_status & PORT_SPEED_MASK) {
  1047. case PORT_SPEED_10:
  1048. cmd->speed = SPEED_10;
  1049. break;
  1050. case PORT_SPEED_100:
  1051. cmd->speed = SPEED_100;
  1052. break;
  1053. case PORT_SPEED_1000:
  1054. cmd->speed = SPEED_1000;
  1055. break;
  1056. default:
  1057. cmd->speed = -1;
  1058. break;
  1059. }
  1060. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1061. cmd->port = PORT_MII;
  1062. cmd->phy_address = 0;
  1063. cmd->transceiver = XCVR_INTERNAL;
  1064. cmd->autoneg = AUTONEG_DISABLE;
  1065. cmd->maxtxpkt = 1;
  1066. cmd->maxrxpkt = 1;
  1067. return 0;
  1068. }
  1069. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1070. {
  1071. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1072. /*
  1073. * The MAC does not support 1000baseT_Half.
  1074. */
  1075. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1076. return mii_ethtool_sset(&mp->mii, cmd);
  1077. }
  1078. static int mv643xx_eth_set_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  1079. {
  1080. return -EINVAL;
  1081. }
  1082. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1083. struct ethtool_drvinfo *drvinfo)
  1084. {
  1085. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  1086. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  1087. strncpy(drvinfo->fw_version, "N/A", 32);
  1088. strncpy(drvinfo->bus_info, "platform", 32);
  1089. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1090. }
  1091. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1092. {
  1093. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1094. return mii_nway_restart(&mp->mii);
  1095. }
  1096. static int mv643xx_eth_nway_reset_phyless(struct net_device *dev)
  1097. {
  1098. return -EINVAL;
  1099. }
  1100. static u32 mv643xx_eth_get_link(struct net_device *dev)
  1101. {
  1102. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1103. return mii_link_ok(&mp->mii);
  1104. }
  1105. static u32 mv643xx_eth_get_link_phyless(struct net_device *dev)
  1106. {
  1107. return 1;
  1108. }
  1109. static void mv643xx_eth_get_strings(struct net_device *dev,
  1110. uint32_t stringset, uint8_t *data)
  1111. {
  1112. int i;
  1113. if (stringset == ETH_SS_STATS) {
  1114. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1115. memcpy(data + i * ETH_GSTRING_LEN,
  1116. mv643xx_eth_stats[i].stat_string,
  1117. ETH_GSTRING_LEN);
  1118. }
  1119. }
  1120. }
  1121. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1122. struct ethtool_stats *stats,
  1123. uint64_t *data)
  1124. {
  1125. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1126. int i;
  1127. mib_counters_update(mp);
  1128. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1129. const struct mv643xx_eth_stats *stat;
  1130. void *p;
  1131. stat = mv643xx_eth_stats + i;
  1132. if (stat->netdev_off >= 0)
  1133. p = ((void *)mp->dev) + stat->netdev_off;
  1134. else
  1135. p = ((void *)mp) + stat->mp_off;
  1136. data[i] = (stat->sizeof_stat == 8) ?
  1137. *(uint64_t *)p : *(uint32_t *)p;
  1138. }
  1139. }
  1140. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1141. {
  1142. if (sset == ETH_SS_STATS)
  1143. return ARRAY_SIZE(mv643xx_eth_stats);
  1144. return -EOPNOTSUPP;
  1145. }
  1146. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1147. .get_settings = mv643xx_eth_get_settings,
  1148. .set_settings = mv643xx_eth_set_settings,
  1149. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1150. .nway_reset = mv643xx_eth_nway_reset,
  1151. .get_link = mv643xx_eth_get_link,
  1152. .set_sg = ethtool_op_set_sg,
  1153. .get_strings = mv643xx_eth_get_strings,
  1154. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1155. .get_sset_count = mv643xx_eth_get_sset_count,
  1156. };
  1157. static const struct ethtool_ops mv643xx_eth_ethtool_ops_phyless = {
  1158. .get_settings = mv643xx_eth_get_settings_phyless,
  1159. .set_settings = mv643xx_eth_set_settings_phyless,
  1160. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1161. .nway_reset = mv643xx_eth_nway_reset_phyless,
  1162. .get_link = mv643xx_eth_get_link_phyless,
  1163. .set_sg = ethtool_op_set_sg,
  1164. .get_strings = mv643xx_eth_get_strings,
  1165. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1166. .get_sset_count = mv643xx_eth_get_sset_count,
  1167. };
  1168. /* address handling *********************************************************/
  1169. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1170. {
  1171. unsigned int mac_h;
  1172. unsigned int mac_l;
  1173. mac_h = rdl(mp, MAC_ADDR_HIGH(mp->port_num));
  1174. mac_l = rdl(mp, MAC_ADDR_LOW(mp->port_num));
  1175. addr[0] = (mac_h >> 24) & 0xff;
  1176. addr[1] = (mac_h >> 16) & 0xff;
  1177. addr[2] = (mac_h >> 8) & 0xff;
  1178. addr[3] = mac_h & 0xff;
  1179. addr[4] = (mac_l >> 8) & 0xff;
  1180. addr[5] = mac_l & 0xff;
  1181. }
  1182. static void init_mac_tables(struct mv643xx_eth_private *mp)
  1183. {
  1184. int i;
  1185. for (i = 0; i < 0x100; i += 4) {
  1186. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1187. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1188. }
  1189. for (i = 0; i < 0x10; i += 4)
  1190. wrl(mp, UNICAST_TABLE(mp->port_num) + i, 0);
  1191. }
  1192. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  1193. int table, unsigned char entry)
  1194. {
  1195. unsigned int table_reg;
  1196. /* Set "accepts frame bit" at specified table entry */
  1197. table_reg = rdl(mp, table + (entry & 0xfc));
  1198. table_reg |= 0x01 << (8 * (entry & 3));
  1199. wrl(mp, table + (entry & 0xfc), table_reg);
  1200. }
  1201. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1202. {
  1203. unsigned int mac_h;
  1204. unsigned int mac_l;
  1205. int table;
  1206. mac_l = (addr[4] << 8) | addr[5];
  1207. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1208. wrl(mp, MAC_ADDR_LOW(mp->port_num), mac_l);
  1209. wrl(mp, MAC_ADDR_HIGH(mp->port_num), mac_h);
  1210. table = UNICAST_TABLE(mp->port_num);
  1211. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  1212. }
  1213. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1214. {
  1215. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1216. /* +2 is for the offset of the HW addr type */
  1217. memcpy(dev->dev_addr, addr + 2, 6);
  1218. init_mac_tables(mp);
  1219. uc_addr_set(mp, dev->dev_addr);
  1220. return 0;
  1221. }
  1222. static int addr_crc(unsigned char *addr)
  1223. {
  1224. int crc = 0;
  1225. int i;
  1226. for (i = 0; i < 6; i++) {
  1227. int j;
  1228. crc = (crc ^ addr[i]) << 8;
  1229. for (j = 7; j >= 0; j--) {
  1230. if (crc & (0x100 << j))
  1231. crc ^= 0x107 << j;
  1232. }
  1233. }
  1234. return crc;
  1235. }
  1236. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1237. {
  1238. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1239. u32 port_config;
  1240. struct dev_addr_list *addr;
  1241. int i;
  1242. port_config = rdl(mp, PORT_CONFIG(mp->port_num));
  1243. if (dev->flags & IFF_PROMISC)
  1244. port_config |= UNICAST_PROMISCUOUS_MODE;
  1245. else
  1246. port_config &= ~UNICAST_PROMISCUOUS_MODE;
  1247. wrl(mp, PORT_CONFIG(mp->port_num), port_config);
  1248. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1249. int port_num = mp->port_num;
  1250. u32 accept = 0x01010101;
  1251. for (i = 0; i < 0x100; i += 4) {
  1252. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1253. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1254. }
  1255. return;
  1256. }
  1257. for (i = 0; i < 0x100; i += 4) {
  1258. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1259. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1260. }
  1261. for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
  1262. u8 *a = addr->da_addr;
  1263. int table;
  1264. if (addr->da_addrlen != 6)
  1265. continue;
  1266. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1267. table = SPECIAL_MCAST_TABLE(mp->port_num);
  1268. set_filter_table_entry(mp, table, a[5]);
  1269. } else {
  1270. int crc = addr_crc(a);
  1271. table = OTHER_MCAST_TABLE(mp->port_num);
  1272. set_filter_table_entry(mp, table, crc);
  1273. }
  1274. }
  1275. }
  1276. /* rx/tx queue initialisation ***********************************************/
  1277. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1278. {
  1279. struct rx_queue *rxq = mp->rxq + index;
  1280. struct rx_desc *rx_desc;
  1281. int size;
  1282. int i;
  1283. rxq->index = index;
  1284. rxq->rx_ring_size = mp->default_rx_ring_size;
  1285. rxq->rx_desc_count = 0;
  1286. rxq->rx_curr_desc = 0;
  1287. rxq->rx_used_desc = 0;
  1288. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1289. if (index == 0 && size <= mp->rx_desc_sram_size) {
  1290. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1291. mp->rx_desc_sram_size);
  1292. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1293. } else {
  1294. rxq->rx_desc_area = dma_alloc_coherent(NULL, size,
  1295. &rxq->rx_desc_dma,
  1296. GFP_KERNEL);
  1297. }
  1298. if (rxq->rx_desc_area == NULL) {
  1299. dev_printk(KERN_ERR, &mp->dev->dev,
  1300. "can't allocate rx ring (%d bytes)\n", size);
  1301. goto out;
  1302. }
  1303. memset(rxq->rx_desc_area, 0, size);
  1304. rxq->rx_desc_area_size = size;
  1305. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1306. GFP_KERNEL);
  1307. if (rxq->rx_skb == NULL) {
  1308. dev_printk(KERN_ERR, &mp->dev->dev,
  1309. "can't allocate rx skb ring\n");
  1310. goto out_free;
  1311. }
  1312. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1313. for (i = 0; i < rxq->rx_ring_size; i++) {
  1314. int nexti;
  1315. nexti = i + 1;
  1316. if (nexti == rxq->rx_ring_size)
  1317. nexti = 0;
  1318. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1319. nexti * sizeof(struct rx_desc);
  1320. }
  1321. return 0;
  1322. out_free:
  1323. if (index == 0 && size <= mp->rx_desc_sram_size)
  1324. iounmap(rxq->rx_desc_area);
  1325. else
  1326. dma_free_coherent(NULL, size,
  1327. rxq->rx_desc_area,
  1328. rxq->rx_desc_dma);
  1329. out:
  1330. return -ENOMEM;
  1331. }
  1332. static void rxq_deinit(struct rx_queue *rxq)
  1333. {
  1334. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1335. int i;
  1336. rxq_disable(rxq);
  1337. for (i = 0; i < rxq->rx_ring_size; i++) {
  1338. if (rxq->rx_skb[i]) {
  1339. dev_kfree_skb(rxq->rx_skb[i]);
  1340. rxq->rx_desc_count--;
  1341. }
  1342. }
  1343. if (rxq->rx_desc_count) {
  1344. dev_printk(KERN_ERR, &mp->dev->dev,
  1345. "error freeing rx ring -- %d skbs stuck\n",
  1346. rxq->rx_desc_count);
  1347. }
  1348. if (rxq->index == 0 &&
  1349. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1350. iounmap(rxq->rx_desc_area);
  1351. else
  1352. dma_free_coherent(NULL, rxq->rx_desc_area_size,
  1353. rxq->rx_desc_area, rxq->rx_desc_dma);
  1354. kfree(rxq->rx_skb);
  1355. }
  1356. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1357. {
  1358. struct tx_queue *txq = mp->txq + index;
  1359. struct tx_desc *tx_desc;
  1360. int size;
  1361. int i;
  1362. txq->index = index;
  1363. txq->tx_ring_size = mp->default_tx_ring_size;
  1364. txq->tx_desc_count = 0;
  1365. txq->tx_curr_desc = 0;
  1366. txq->tx_used_desc = 0;
  1367. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1368. if (index == 0 && size <= mp->tx_desc_sram_size) {
  1369. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1370. mp->tx_desc_sram_size);
  1371. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1372. } else {
  1373. txq->tx_desc_area = dma_alloc_coherent(NULL, size,
  1374. &txq->tx_desc_dma,
  1375. GFP_KERNEL);
  1376. }
  1377. if (txq->tx_desc_area == NULL) {
  1378. dev_printk(KERN_ERR, &mp->dev->dev,
  1379. "can't allocate tx ring (%d bytes)\n", size);
  1380. goto out;
  1381. }
  1382. memset(txq->tx_desc_area, 0, size);
  1383. txq->tx_desc_area_size = size;
  1384. txq->tx_skb = kmalloc(txq->tx_ring_size * sizeof(*txq->tx_skb),
  1385. GFP_KERNEL);
  1386. if (txq->tx_skb == NULL) {
  1387. dev_printk(KERN_ERR, &mp->dev->dev,
  1388. "can't allocate tx skb ring\n");
  1389. goto out_free;
  1390. }
  1391. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1392. for (i = 0; i < txq->tx_ring_size; i++) {
  1393. struct tx_desc *txd = tx_desc + i;
  1394. int nexti;
  1395. nexti = i + 1;
  1396. if (nexti == txq->tx_ring_size)
  1397. nexti = 0;
  1398. txd->cmd_sts = 0;
  1399. txd->next_desc_ptr = txq->tx_desc_dma +
  1400. nexti * sizeof(struct tx_desc);
  1401. }
  1402. return 0;
  1403. out_free:
  1404. if (index == 0 && size <= mp->tx_desc_sram_size)
  1405. iounmap(txq->tx_desc_area);
  1406. else
  1407. dma_free_coherent(NULL, size,
  1408. txq->tx_desc_area,
  1409. txq->tx_desc_dma);
  1410. out:
  1411. return -ENOMEM;
  1412. }
  1413. static void txq_deinit(struct tx_queue *txq)
  1414. {
  1415. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1416. txq_disable(txq);
  1417. txq_reclaim(txq, txq->tx_ring_size, 1);
  1418. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1419. if (txq->index == 0 &&
  1420. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1421. iounmap(txq->tx_desc_area);
  1422. else
  1423. dma_free_coherent(NULL, txq->tx_desc_area_size,
  1424. txq->tx_desc_area, txq->tx_desc_dma);
  1425. kfree(txq->tx_skb);
  1426. }
  1427. /* netdev ops and related ***************************************************/
  1428. static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
  1429. {
  1430. u32 int_cause;
  1431. u32 int_cause_ext;
  1432. int_cause = rdl(mp, INT_CAUSE(mp->port_num)) &
  1433. (INT_TX_END | INT_RX | INT_EXT);
  1434. if (int_cause == 0)
  1435. return 0;
  1436. int_cause_ext = 0;
  1437. if (int_cause & INT_EXT)
  1438. int_cause_ext = rdl(mp, INT_CAUSE_EXT(mp->port_num));
  1439. int_cause &= INT_TX_END | INT_RX;
  1440. if (int_cause) {
  1441. wrl(mp, INT_CAUSE(mp->port_num), ~int_cause);
  1442. mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
  1443. ~(rdl(mp, TXQ_COMMAND(mp->port_num)) & 0xff);
  1444. mp->work_rx |= (int_cause & INT_RX) >> 2;
  1445. }
  1446. int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
  1447. if (int_cause_ext) {
  1448. wrl(mp, INT_CAUSE_EXT(mp->port_num), ~int_cause_ext);
  1449. if (int_cause_ext & INT_EXT_LINK_PHY)
  1450. mp->work_link = 1;
  1451. mp->work_tx |= int_cause_ext & INT_EXT_TX;
  1452. }
  1453. return 1;
  1454. }
  1455. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1456. {
  1457. struct net_device *dev = (struct net_device *)dev_id;
  1458. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1459. if (unlikely(!mv643xx_eth_collect_events(mp)))
  1460. return IRQ_NONE;
  1461. wrl(mp, INT_MASK(mp->port_num), 0);
  1462. napi_schedule(&mp->napi);
  1463. return IRQ_HANDLED;
  1464. }
  1465. static void handle_link_event(struct mv643xx_eth_private *mp)
  1466. {
  1467. struct net_device *dev = mp->dev;
  1468. u32 port_status;
  1469. int speed;
  1470. int duplex;
  1471. int fc;
  1472. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  1473. if (!(port_status & LINK_UP)) {
  1474. if (netif_carrier_ok(dev)) {
  1475. int i;
  1476. printk(KERN_INFO "%s: link down\n", dev->name);
  1477. netif_carrier_off(dev);
  1478. for (i = 0; i < mp->txq_count; i++) {
  1479. struct tx_queue *txq = mp->txq + i;
  1480. txq_reclaim(txq, txq->tx_ring_size, 1);
  1481. txq_reset_hw_ptr(txq);
  1482. }
  1483. }
  1484. return;
  1485. }
  1486. switch (port_status & PORT_SPEED_MASK) {
  1487. case PORT_SPEED_10:
  1488. speed = 10;
  1489. break;
  1490. case PORT_SPEED_100:
  1491. speed = 100;
  1492. break;
  1493. case PORT_SPEED_1000:
  1494. speed = 1000;
  1495. break;
  1496. default:
  1497. speed = -1;
  1498. break;
  1499. }
  1500. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1501. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1502. printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
  1503. "flow control %sabled\n", dev->name,
  1504. speed, duplex ? "full" : "half",
  1505. fc ? "en" : "dis");
  1506. if (!netif_carrier_ok(dev))
  1507. netif_carrier_on(dev);
  1508. }
  1509. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  1510. {
  1511. struct mv643xx_eth_private *mp;
  1512. int work_done;
  1513. mp = container_of(napi, struct mv643xx_eth_private, napi);
  1514. mp->work_rx_refill |= mp->work_rx_oom;
  1515. mp->work_rx_oom = 0;
  1516. work_done = 0;
  1517. while (work_done < budget) {
  1518. u8 queue_mask;
  1519. int queue;
  1520. int work_tbd;
  1521. if (mp->work_link) {
  1522. mp->work_link = 0;
  1523. handle_link_event(mp);
  1524. continue;
  1525. }
  1526. queue_mask = mp->work_tx | mp->work_tx_end |
  1527. mp->work_rx | mp->work_rx_refill;
  1528. if (!queue_mask) {
  1529. if (mv643xx_eth_collect_events(mp))
  1530. continue;
  1531. break;
  1532. }
  1533. queue = fls(queue_mask) - 1;
  1534. queue_mask = 1 << queue;
  1535. work_tbd = budget - work_done;
  1536. if (work_tbd > 16)
  1537. work_tbd = 16;
  1538. if (mp->work_tx_end & queue_mask) {
  1539. txq_kick(mp->txq + queue);
  1540. } else if (mp->work_tx & queue_mask) {
  1541. work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
  1542. txq_maybe_wake(mp->txq + queue);
  1543. } else if (mp->work_rx & queue_mask) {
  1544. work_done += rxq_process(mp->rxq + queue, work_tbd);
  1545. } else if (mp->work_rx_refill & queue_mask) {
  1546. work_done += rxq_refill(mp->rxq + queue, work_tbd);
  1547. } else {
  1548. BUG();
  1549. }
  1550. }
  1551. if (work_done < budget) {
  1552. if (mp->work_rx_oom)
  1553. mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
  1554. napi_complete(napi);
  1555. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1556. }
  1557. return work_done;
  1558. }
  1559. static inline void oom_timer_wrapper(unsigned long data)
  1560. {
  1561. struct mv643xx_eth_private *mp = (void *)data;
  1562. napi_schedule(&mp->napi);
  1563. }
  1564. static void phy_reset(struct mv643xx_eth_private *mp)
  1565. {
  1566. int data;
  1567. data = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  1568. if (data < 0)
  1569. return;
  1570. data |= BMCR_RESET;
  1571. if (smi_reg_write(mp, mp->phy_addr, MII_BMCR, data) < 0)
  1572. return;
  1573. do {
  1574. data = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  1575. } while (data >= 0 && data & BMCR_RESET);
  1576. }
  1577. static void port_start(struct mv643xx_eth_private *mp)
  1578. {
  1579. u32 pscr;
  1580. int i;
  1581. /*
  1582. * Perform PHY reset, if there is a PHY.
  1583. */
  1584. if (mp->phy_addr != -1) {
  1585. struct ethtool_cmd cmd;
  1586. mv643xx_eth_get_settings(mp->dev, &cmd);
  1587. phy_reset(mp);
  1588. mv643xx_eth_set_settings(mp->dev, &cmd);
  1589. }
  1590. /*
  1591. * Configure basic link parameters.
  1592. */
  1593. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1594. pscr |= SERIAL_PORT_ENABLE;
  1595. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1596. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1597. if (mp->phy_addr == -1)
  1598. pscr |= FORCE_LINK_PASS;
  1599. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1600. wrl(mp, SDMA_CONFIG(mp->port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1601. /*
  1602. * Configure TX path and queues.
  1603. */
  1604. tx_set_rate(mp, 1000000000, 16777216);
  1605. for (i = 0; i < mp->txq_count; i++) {
  1606. struct tx_queue *txq = mp->txq + i;
  1607. txq_reset_hw_ptr(txq);
  1608. txq_set_rate(txq, 1000000000, 16777216);
  1609. txq_set_fixed_prio_mode(txq);
  1610. }
  1611. /*
  1612. * Add configured unicast address to address filter table.
  1613. */
  1614. uc_addr_set(mp, mp->dev->dev_addr);
  1615. /*
  1616. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1617. * frames to RX queue #0.
  1618. */
  1619. wrl(mp, PORT_CONFIG(mp->port_num), 0x00000000);
  1620. /*
  1621. * Treat BPDUs as normal multicasts, and disable partition mode.
  1622. */
  1623. wrl(mp, PORT_CONFIG_EXT(mp->port_num), 0x00000000);
  1624. /*
  1625. * Enable the receive queues.
  1626. */
  1627. for (i = 0; i < mp->rxq_count; i++) {
  1628. struct rx_queue *rxq = mp->rxq + i;
  1629. int off = RXQ_CURRENT_DESC_PTR(mp->port_num, i);
  1630. u32 addr;
  1631. addr = (u32)rxq->rx_desc_dma;
  1632. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1633. wrl(mp, off, addr);
  1634. rxq_enable(rxq);
  1635. }
  1636. }
  1637. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1638. {
  1639. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1640. u32 val;
  1641. val = rdl(mp, SDMA_CONFIG(mp->port_num));
  1642. if (mp->shared->extended_rx_coal_limit) {
  1643. if (coal > 0xffff)
  1644. coal = 0xffff;
  1645. val &= ~0x023fff80;
  1646. val |= (coal & 0x8000) << 10;
  1647. val |= (coal & 0x7fff) << 7;
  1648. } else {
  1649. if (coal > 0x3fff)
  1650. coal = 0x3fff;
  1651. val &= ~0x003fff00;
  1652. val |= (coal & 0x3fff) << 8;
  1653. }
  1654. wrl(mp, SDMA_CONFIG(mp->port_num), val);
  1655. }
  1656. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1657. {
  1658. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1659. if (coal > 0x3fff)
  1660. coal = 0x3fff;
  1661. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), (coal & 0x3fff) << 4);
  1662. }
  1663. static int mv643xx_eth_open(struct net_device *dev)
  1664. {
  1665. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1666. int err;
  1667. int i;
  1668. wrl(mp, INT_CAUSE(mp->port_num), 0);
  1669. wrl(mp, INT_CAUSE_EXT(mp->port_num), 0);
  1670. rdl(mp, INT_CAUSE_EXT(mp->port_num));
  1671. err = request_irq(dev->irq, mv643xx_eth_irq,
  1672. IRQF_SHARED, dev->name, dev);
  1673. if (err) {
  1674. dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
  1675. return -EAGAIN;
  1676. }
  1677. init_mac_tables(mp);
  1678. napi_enable(&mp->napi);
  1679. for (i = 0; i < mp->rxq_count; i++) {
  1680. err = rxq_init(mp, i);
  1681. if (err) {
  1682. while (--i >= 0)
  1683. rxq_deinit(mp->rxq + i);
  1684. goto out;
  1685. }
  1686. rxq_refill(mp->rxq + i, INT_MAX);
  1687. }
  1688. if (mp->work_rx_oom) {
  1689. mp->rx_oom.expires = jiffies + (HZ / 10);
  1690. add_timer(&mp->rx_oom);
  1691. }
  1692. for (i = 0; i < mp->txq_count; i++) {
  1693. err = txq_init(mp, i);
  1694. if (err) {
  1695. while (--i >= 0)
  1696. txq_deinit(mp->txq + i);
  1697. goto out_free;
  1698. }
  1699. }
  1700. netif_carrier_off(dev);
  1701. port_start(mp);
  1702. set_rx_coal(mp, 0);
  1703. set_tx_coal(mp, 0);
  1704. wrl(mp, INT_MASK_EXT(mp->port_num), INT_EXT_LINK_PHY | INT_EXT_TX);
  1705. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1706. return 0;
  1707. out_free:
  1708. for (i = 0; i < mp->rxq_count; i++)
  1709. rxq_deinit(mp->rxq + i);
  1710. out:
  1711. free_irq(dev->irq, dev);
  1712. return err;
  1713. }
  1714. static void port_reset(struct mv643xx_eth_private *mp)
  1715. {
  1716. unsigned int data;
  1717. int i;
  1718. for (i = 0; i < mp->rxq_count; i++)
  1719. rxq_disable(mp->rxq + i);
  1720. for (i = 0; i < mp->txq_count; i++)
  1721. txq_disable(mp->txq + i);
  1722. while (1) {
  1723. u32 ps = rdl(mp, PORT_STATUS(mp->port_num));
  1724. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1725. break;
  1726. udelay(10);
  1727. }
  1728. /* Reset the Enable bit in the Configuration Register */
  1729. data = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1730. data &= ~(SERIAL_PORT_ENABLE |
  1731. DO_NOT_FORCE_LINK_FAIL |
  1732. FORCE_LINK_PASS);
  1733. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), data);
  1734. }
  1735. static int mv643xx_eth_stop(struct net_device *dev)
  1736. {
  1737. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1738. int i;
  1739. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1740. rdl(mp, INT_MASK(mp->port_num));
  1741. napi_disable(&mp->napi);
  1742. del_timer_sync(&mp->rx_oom);
  1743. netif_carrier_off(dev);
  1744. free_irq(dev->irq, dev);
  1745. port_reset(mp);
  1746. mib_counters_update(mp);
  1747. for (i = 0; i < mp->rxq_count; i++)
  1748. rxq_deinit(mp->rxq + i);
  1749. for (i = 0; i < mp->txq_count; i++)
  1750. txq_deinit(mp->txq + i);
  1751. return 0;
  1752. }
  1753. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1754. {
  1755. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1756. if (mp->phy_addr != -1)
  1757. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1758. return -EOPNOTSUPP;
  1759. }
  1760. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1761. {
  1762. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1763. if (new_mtu < 64 || new_mtu > 9500)
  1764. return -EINVAL;
  1765. dev->mtu = new_mtu;
  1766. tx_set_rate(mp, 1000000000, 16777216);
  1767. if (!netif_running(dev))
  1768. return 0;
  1769. /*
  1770. * Stop and then re-open the interface. This will allocate RX
  1771. * skbs of the new MTU.
  1772. * There is a possible danger that the open will not succeed,
  1773. * due to memory being full.
  1774. */
  1775. mv643xx_eth_stop(dev);
  1776. if (mv643xx_eth_open(dev)) {
  1777. dev_printk(KERN_ERR, &dev->dev,
  1778. "fatal error on re-opening device after "
  1779. "MTU change\n");
  1780. }
  1781. return 0;
  1782. }
  1783. static void tx_timeout_task(struct work_struct *ugly)
  1784. {
  1785. struct mv643xx_eth_private *mp;
  1786. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  1787. if (netif_running(mp->dev)) {
  1788. netif_tx_stop_all_queues(mp->dev);
  1789. port_reset(mp);
  1790. port_start(mp);
  1791. netif_tx_wake_all_queues(mp->dev);
  1792. }
  1793. }
  1794. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1795. {
  1796. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1797. dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
  1798. schedule_work(&mp->tx_timeout_task);
  1799. }
  1800. #ifdef CONFIG_NET_POLL_CONTROLLER
  1801. static void mv643xx_eth_netpoll(struct net_device *dev)
  1802. {
  1803. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1804. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1805. rdl(mp, INT_MASK(mp->port_num));
  1806. mv643xx_eth_irq(dev->irq, dev);
  1807. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1808. }
  1809. #endif
  1810. static int mv643xx_eth_mdio_read(struct net_device *dev, int addr, int reg)
  1811. {
  1812. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1813. return smi_reg_read(mp, addr, reg);
  1814. }
  1815. static void mv643xx_eth_mdio_write(struct net_device *dev, int addr, int reg, int val)
  1816. {
  1817. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1818. smi_reg_write(mp, addr, reg, val);
  1819. }
  1820. /* platform glue ************************************************************/
  1821. static void
  1822. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1823. struct mbus_dram_target_info *dram)
  1824. {
  1825. void __iomem *base = msp->base;
  1826. u32 win_enable;
  1827. u32 win_protect;
  1828. int i;
  1829. for (i = 0; i < 6; i++) {
  1830. writel(0, base + WINDOW_BASE(i));
  1831. writel(0, base + WINDOW_SIZE(i));
  1832. if (i < 4)
  1833. writel(0, base + WINDOW_REMAP_HIGH(i));
  1834. }
  1835. win_enable = 0x3f;
  1836. win_protect = 0;
  1837. for (i = 0; i < dram->num_cs; i++) {
  1838. struct mbus_dram_window *cs = dram->cs + i;
  1839. writel((cs->base & 0xffff0000) |
  1840. (cs->mbus_attr << 8) |
  1841. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1842. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1843. win_enable &= ~(1 << i);
  1844. win_protect |= 3 << (2 * i);
  1845. }
  1846. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1847. msp->win_protect = win_protect;
  1848. }
  1849. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  1850. {
  1851. /*
  1852. * Check whether we have a 14-bit coal limit field in bits
  1853. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  1854. * SDMA config register.
  1855. */
  1856. writel(0x02000000, msp->base + SDMA_CONFIG(0));
  1857. if (readl(msp->base + SDMA_CONFIG(0)) & 0x02000000)
  1858. msp->extended_rx_coal_limit = 1;
  1859. else
  1860. msp->extended_rx_coal_limit = 0;
  1861. /*
  1862. * Check whether the TX rate control registers are in the
  1863. * old or the new place.
  1864. */
  1865. writel(1, msp->base + TX_BW_MTU_MOVED(0));
  1866. if (readl(msp->base + TX_BW_MTU_MOVED(0)) & 1)
  1867. msp->tx_bw_control_moved = 1;
  1868. else
  1869. msp->tx_bw_control_moved = 0;
  1870. }
  1871. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1872. {
  1873. static int mv643xx_eth_version_printed = 0;
  1874. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1875. struct mv643xx_eth_shared_private *msp;
  1876. struct resource *res;
  1877. int ret;
  1878. if (!mv643xx_eth_version_printed++)
  1879. printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
  1880. "driver version %s\n", mv643xx_eth_driver_version);
  1881. ret = -EINVAL;
  1882. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1883. if (res == NULL)
  1884. goto out;
  1885. ret = -ENOMEM;
  1886. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1887. if (msp == NULL)
  1888. goto out;
  1889. memset(msp, 0, sizeof(*msp));
  1890. msp->base = ioremap(res->start, res->end - res->start + 1);
  1891. if (msp->base == NULL)
  1892. goto out_free;
  1893. msp->smi = msp;
  1894. if (pd != NULL && pd->shared_smi != NULL)
  1895. msp->smi = platform_get_drvdata(pd->shared_smi);
  1896. mutex_init(&msp->phy_lock);
  1897. msp->err_interrupt = NO_IRQ;
  1898. init_waitqueue_head(&msp->smi_busy_wait);
  1899. /*
  1900. * Check whether the error interrupt is hooked up.
  1901. */
  1902. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1903. if (res != NULL) {
  1904. int err;
  1905. err = request_irq(res->start, mv643xx_eth_err_irq,
  1906. IRQF_SHARED, "mv643xx_eth", msp);
  1907. if (!err) {
  1908. writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
  1909. msp->err_interrupt = res->start;
  1910. }
  1911. }
  1912. /*
  1913. * (Re-)program MBUS remapping windows if we are asked to.
  1914. */
  1915. if (pd != NULL && pd->dram != NULL)
  1916. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1917. /*
  1918. * Detect hardware parameters.
  1919. */
  1920. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1921. infer_hw_params(msp);
  1922. platform_set_drvdata(pdev, msp);
  1923. return 0;
  1924. out_free:
  1925. kfree(msp);
  1926. out:
  1927. return ret;
  1928. }
  1929. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1930. {
  1931. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1932. if (msp->err_interrupt != NO_IRQ)
  1933. free_irq(msp->err_interrupt, msp);
  1934. iounmap(msp->base);
  1935. kfree(msp);
  1936. return 0;
  1937. }
  1938. static struct platform_driver mv643xx_eth_shared_driver = {
  1939. .probe = mv643xx_eth_shared_probe,
  1940. .remove = mv643xx_eth_shared_remove,
  1941. .driver = {
  1942. .name = MV643XX_ETH_SHARED_NAME,
  1943. .owner = THIS_MODULE,
  1944. },
  1945. };
  1946. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1947. {
  1948. int addr_shift = 5 * mp->port_num;
  1949. u32 data;
  1950. data = rdl(mp, PHY_ADDR);
  1951. data &= ~(0x1f << addr_shift);
  1952. data |= (phy_addr & 0x1f) << addr_shift;
  1953. wrl(mp, PHY_ADDR, data);
  1954. }
  1955. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1956. {
  1957. unsigned int data;
  1958. data = rdl(mp, PHY_ADDR);
  1959. return (data >> (5 * mp->port_num)) & 0x1f;
  1960. }
  1961. static void set_params(struct mv643xx_eth_private *mp,
  1962. struct mv643xx_eth_platform_data *pd)
  1963. {
  1964. struct net_device *dev = mp->dev;
  1965. if (is_valid_ether_addr(pd->mac_addr))
  1966. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1967. else
  1968. uc_addr_get(mp, dev->dev_addr);
  1969. if (pd->phy_addr == MV643XX_ETH_PHY_NONE) {
  1970. mp->phy_addr = -1;
  1971. } else {
  1972. if (pd->phy_addr != MV643XX_ETH_PHY_ADDR_DEFAULT) {
  1973. mp->phy_addr = pd->phy_addr & 0x3f;
  1974. phy_addr_set(mp, mp->phy_addr);
  1975. } else {
  1976. mp->phy_addr = phy_addr_get(mp);
  1977. }
  1978. }
  1979. mp->default_rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  1980. if (pd->rx_queue_size)
  1981. mp->default_rx_ring_size = pd->rx_queue_size;
  1982. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  1983. mp->rx_desc_sram_size = pd->rx_sram_size;
  1984. mp->rxq_count = pd->rx_queue_count ? : 1;
  1985. mp->default_tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  1986. if (pd->tx_queue_size)
  1987. mp->default_tx_ring_size = pd->tx_queue_size;
  1988. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  1989. mp->tx_desc_sram_size = pd->tx_sram_size;
  1990. mp->txq_count = pd->tx_queue_count ? : 1;
  1991. }
  1992. static int phy_detect(struct mv643xx_eth_private *mp)
  1993. {
  1994. int data;
  1995. int data2;
  1996. data = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  1997. if (data < 0)
  1998. return -ENODEV;
  1999. if (smi_reg_write(mp, mp->phy_addr, MII_BMCR, data ^ BMCR_ANENABLE) < 0)
  2000. return -ENODEV;
  2001. data2 = smi_reg_read(mp, mp->phy_addr, MII_BMCR);
  2002. if (data2 < 0)
  2003. return -ENODEV;
  2004. if (((data ^ data2) & BMCR_ANENABLE) == 0)
  2005. return -ENODEV;
  2006. smi_reg_write(mp, mp->phy_addr, MII_BMCR, data);
  2007. return 0;
  2008. }
  2009. static int phy_init(struct mv643xx_eth_private *mp,
  2010. struct mv643xx_eth_platform_data *pd)
  2011. {
  2012. struct ethtool_cmd cmd;
  2013. int err;
  2014. err = phy_detect(mp);
  2015. if (err) {
  2016. dev_printk(KERN_INFO, &mp->dev->dev,
  2017. "no PHY detected at addr %d\n", mp->phy_addr);
  2018. return err;
  2019. }
  2020. phy_reset(mp);
  2021. mp->mii.phy_id = mp->phy_addr;
  2022. mp->mii.phy_id_mask = 0x3f;
  2023. mp->mii.reg_num_mask = 0x1f;
  2024. mp->mii.dev = mp->dev;
  2025. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  2026. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  2027. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  2028. memset(&cmd, 0, sizeof(cmd));
  2029. cmd.port = PORT_MII;
  2030. cmd.transceiver = XCVR_INTERNAL;
  2031. cmd.phy_address = mp->phy_addr;
  2032. if (pd->speed == 0) {
  2033. cmd.autoneg = AUTONEG_ENABLE;
  2034. cmd.speed = SPEED_100;
  2035. cmd.advertising = ADVERTISED_10baseT_Half |
  2036. ADVERTISED_10baseT_Full |
  2037. ADVERTISED_100baseT_Half |
  2038. ADVERTISED_100baseT_Full;
  2039. if (mp->mii.supports_gmii)
  2040. cmd.advertising |= ADVERTISED_1000baseT_Full;
  2041. } else {
  2042. cmd.autoneg = AUTONEG_DISABLE;
  2043. cmd.speed = pd->speed;
  2044. cmd.duplex = pd->duplex;
  2045. }
  2046. mv643xx_eth_set_settings(mp->dev, &cmd);
  2047. return 0;
  2048. }
  2049. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2050. {
  2051. u32 pscr;
  2052. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  2053. if (pscr & SERIAL_PORT_ENABLE) {
  2054. pscr &= ~SERIAL_PORT_ENABLE;
  2055. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2056. }
  2057. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2058. if (mp->phy_addr == -1) {
  2059. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2060. if (speed == SPEED_1000)
  2061. pscr |= SET_GMII_SPEED_TO_1000;
  2062. else if (speed == SPEED_100)
  2063. pscr |= SET_MII_SPEED_TO_100;
  2064. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2065. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2066. if (duplex == DUPLEX_FULL)
  2067. pscr |= SET_FULL_DUPLEX_MODE;
  2068. }
  2069. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2070. }
  2071. static int mv643xx_eth_probe(struct platform_device *pdev)
  2072. {
  2073. struct mv643xx_eth_platform_data *pd;
  2074. struct mv643xx_eth_private *mp;
  2075. struct net_device *dev;
  2076. struct resource *res;
  2077. DECLARE_MAC_BUF(mac);
  2078. int err;
  2079. pd = pdev->dev.platform_data;
  2080. if (pd == NULL) {
  2081. dev_printk(KERN_ERR, &pdev->dev,
  2082. "no mv643xx_eth_platform_data\n");
  2083. return -ENODEV;
  2084. }
  2085. if (pd->shared == NULL) {
  2086. dev_printk(KERN_ERR, &pdev->dev,
  2087. "no mv643xx_eth_platform_data->shared\n");
  2088. return -ENODEV;
  2089. }
  2090. dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
  2091. if (!dev)
  2092. return -ENOMEM;
  2093. mp = netdev_priv(dev);
  2094. platform_set_drvdata(pdev, mp);
  2095. mp->shared = platform_get_drvdata(pd->shared);
  2096. mp->port_num = pd->port_number;
  2097. mp->dev = dev;
  2098. set_params(mp, pd);
  2099. dev->real_num_tx_queues = mp->txq_count;
  2100. spin_lock_init(&mp->lock);
  2101. mib_counters_clear(mp);
  2102. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2103. if (mp->phy_addr != -1) {
  2104. err = phy_init(mp, pd);
  2105. if (err)
  2106. goto out;
  2107. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2108. } else {
  2109. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops_phyless);
  2110. }
  2111. init_pscr(mp, pd->speed, pd->duplex);
  2112. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 128);
  2113. init_timer(&mp->rx_oom);
  2114. mp->rx_oom.data = (unsigned long)mp;
  2115. mp->rx_oom.function = oom_timer_wrapper;
  2116. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2117. BUG_ON(!res);
  2118. dev->irq = res->start;
  2119. dev->hard_start_xmit = mv643xx_eth_xmit;
  2120. dev->open = mv643xx_eth_open;
  2121. dev->stop = mv643xx_eth_stop;
  2122. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  2123. dev->set_mac_address = mv643xx_eth_set_mac_address;
  2124. dev->do_ioctl = mv643xx_eth_ioctl;
  2125. dev->change_mtu = mv643xx_eth_change_mtu;
  2126. dev->tx_timeout = mv643xx_eth_tx_timeout;
  2127. #ifdef CONFIG_NET_POLL_CONTROLLER
  2128. dev->poll_controller = mv643xx_eth_netpoll;
  2129. #endif
  2130. dev->watchdog_timeo = 2 * HZ;
  2131. dev->base_addr = 0;
  2132. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2133. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2134. SET_NETDEV_DEV(dev, &pdev->dev);
  2135. if (mp->shared->win_protect)
  2136. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2137. err = register_netdev(dev);
  2138. if (err)
  2139. goto out;
  2140. dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %s\n",
  2141. mp->port_num, print_mac(mac, dev->dev_addr));
  2142. if (mp->tx_desc_sram_size > 0)
  2143. dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
  2144. return 0;
  2145. out:
  2146. free_netdev(dev);
  2147. return err;
  2148. }
  2149. static int mv643xx_eth_remove(struct platform_device *pdev)
  2150. {
  2151. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2152. unregister_netdev(mp->dev);
  2153. flush_scheduled_work();
  2154. free_netdev(mp->dev);
  2155. platform_set_drvdata(pdev, NULL);
  2156. return 0;
  2157. }
  2158. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2159. {
  2160. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2161. /* Mask all interrupts on ethernet port */
  2162. wrl(mp, INT_MASK(mp->port_num), 0);
  2163. rdl(mp, INT_MASK(mp->port_num));
  2164. if (netif_running(mp->dev))
  2165. port_reset(mp);
  2166. }
  2167. static struct platform_driver mv643xx_eth_driver = {
  2168. .probe = mv643xx_eth_probe,
  2169. .remove = mv643xx_eth_remove,
  2170. .shutdown = mv643xx_eth_shutdown,
  2171. .driver = {
  2172. .name = MV643XX_ETH_NAME,
  2173. .owner = THIS_MODULE,
  2174. },
  2175. };
  2176. static int __init mv643xx_eth_init_module(void)
  2177. {
  2178. int rc;
  2179. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2180. if (!rc) {
  2181. rc = platform_driver_register(&mv643xx_eth_driver);
  2182. if (rc)
  2183. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2184. }
  2185. return rc;
  2186. }
  2187. module_init(mv643xx_eth_init_module);
  2188. static void __exit mv643xx_eth_cleanup_module(void)
  2189. {
  2190. platform_driver_unregister(&mv643xx_eth_driver);
  2191. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2192. }
  2193. module_exit(mv643xx_eth_cleanup_module);
  2194. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2195. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2196. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2197. MODULE_LICENSE("GPL");
  2198. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2199. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);