qlcnic_ctx.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. static const struct qlcnic_mailbox_metadata qlcnic_mbx_tbl[] = {
  9. {QLCNIC_CMD_CREATE_RX_CTX, 4, 1},
  10. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  11. {QLCNIC_CMD_CREATE_TX_CTX, 4, 1},
  12. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  13. {QLCNIC_CMD_INTRPT_TEST, 4, 1},
  14. {QLCNIC_CMD_SET_MTU, 4, 1},
  15. {QLCNIC_CMD_READ_PHY, 4, 2},
  16. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  17. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  18. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  19. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  20. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  21. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  22. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  23. {QLCNIC_CMD_GET_PCI_INFO, 4, 1},
  24. {QLCNIC_CMD_GET_NIC_INFO, 4, 1},
  25. {QLCNIC_CMD_SET_NIC_INFO, 4, 1},
  26. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  27. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  28. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  29. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  30. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  31. {QLCNIC_CMD_GET_MAC_STATS, 4, 1},
  32. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  33. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  34. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  35. {QLCNIC_CMD_TEMP_SIZE, 4, 4},
  36. {QLCNIC_CMD_GET_TEMP_HDR, 4, 1},
  37. {QLCNIC_CMD_SET_DRV_VER, 4, 1},
  38. };
  39. static inline u32 qlcnic_get_cmd_signature(struct qlcnic_hardware_context *ahw)
  40. {
  41. return (ahw->pci_func & 0xff) | ((ahw->fw_hal_version & 0xff) << 8) |
  42. (0xcafe << 16);
  43. }
  44. /* Allocate mailbox registers */
  45. int qlcnic_82xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  46. struct qlcnic_adapter *adapter, u32 type)
  47. {
  48. int i, size;
  49. const struct qlcnic_mailbox_metadata *mbx_tbl;
  50. mbx_tbl = qlcnic_mbx_tbl;
  51. size = ARRAY_SIZE(qlcnic_mbx_tbl);
  52. for (i = 0; i < size; i++) {
  53. if (type == mbx_tbl[i].cmd) {
  54. mbx->req.num = mbx_tbl[i].in_args;
  55. mbx->rsp.num = mbx_tbl[i].out_args;
  56. mbx->req.arg = kcalloc(mbx->req.num,
  57. sizeof(u32), GFP_ATOMIC);
  58. if (!mbx->req.arg)
  59. return -ENOMEM;
  60. mbx->rsp.arg = kcalloc(mbx->rsp.num,
  61. sizeof(u32), GFP_ATOMIC);
  62. if (!mbx->rsp.arg) {
  63. kfree(mbx->req.arg);
  64. mbx->req.arg = NULL;
  65. return -ENOMEM;
  66. }
  67. memset(mbx->req.arg, 0, sizeof(u32) * mbx->req.num);
  68. memset(mbx->rsp.arg, 0, sizeof(u32) * mbx->rsp.num);
  69. mbx->req.arg[0] = type;
  70. break;
  71. }
  72. }
  73. return 0;
  74. }
  75. /* Free up mailbox registers */
  76. void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd)
  77. {
  78. kfree(cmd->req.arg);
  79. cmd->req.arg = NULL;
  80. kfree(cmd->rsp.arg);
  81. cmd->rsp.arg = NULL;
  82. }
  83. static int qlcnic_is_valid_nic_func(struct qlcnic_adapter *adapter, u8 pci_func)
  84. {
  85. int i;
  86. for (i = 0; i < adapter->ahw->act_pci_func; i++) {
  87. if (adapter->npars[i].pci_func == pci_func)
  88. return i;
  89. }
  90. return -1;
  91. }
  92. static u32
  93. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  94. {
  95. u32 rsp;
  96. int timeout = 0;
  97. do {
  98. /* give atleast 1ms for firmware to respond */
  99. mdelay(1);
  100. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  101. return QLCNIC_CDRP_RSP_TIMEOUT;
  102. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  103. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  104. return rsp;
  105. }
  106. int qlcnic_82xx_issue_cmd(struct qlcnic_adapter *adapter,
  107. struct qlcnic_cmd_args *cmd)
  108. {
  109. int i;
  110. u32 rsp;
  111. u32 signature;
  112. struct pci_dev *pdev = adapter->pdev;
  113. struct qlcnic_hardware_context *ahw = adapter->ahw;
  114. const char *fmt;
  115. signature = qlcnic_get_cmd_signature(ahw);
  116. /* Acquire semaphore before accessing CRB */
  117. if (qlcnic_api_lock(adapter)) {
  118. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  119. return cmd->rsp.arg[0];
  120. }
  121. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  122. for (i = 1; i < QLCNIC_CDRP_MAX_ARGS; i++)
  123. QLCWR32(adapter, QLCNIC_CDRP_ARG(i), cmd->req.arg[i]);
  124. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET,
  125. QLCNIC_CDRP_FORM_CMD(cmd->req.arg[0]));
  126. rsp = qlcnic_poll_rsp(adapter);
  127. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  128. dev_err(&pdev->dev, "card response timeout.\n");
  129. cmd->rsp.arg[0] = QLCNIC_RCODE_TIMEOUT;
  130. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  131. cmd->rsp.arg[0] = QLCRD32(adapter, QLCNIC_CDRP_ARG(1));
  132. switch (cmd->rsp.arg[0]) {
  133. case QLCNIC_RCODE_INVALID_ARGS:
  134. fmt = "CDRP invalid args: [%d]\n";
  135. break;
  136. case QLCNIC_RCODE_NOT_SUPPORTED:
  137. case QLCNIC_RCODE_NOT_IMPL:
  138. fmt = "CDRP command not supported: [%d]\n";
  139. break;
  140. case QLCNIC_RCODE_NOT_PERMITTED:
  141. fmt = "CDRP requested action not permitted: [%d]\n";
  142. break;
  143. case QLCNIC_RCODE_INVALID:
  144. fmt = "CDRP invalid or unknown cmd received: [%d]\n";
  145. break;
  146. case QLCNIC_RCODE_TIMEOUT:
  147. fmt = "CDRP command timeout: [%d]\n";
  148. break;
  149. default:
  150. fmt = "CDRP command failed: [%d]\n";
  151. break;
  152. }
  153. dev_err(&pdev->dev, fmt, cmd->rsp.arg[0]);
  154. } else if (rsp == QLCNIC_CDRP_RSP_OK)
  155. cmd->rsp.arg[0] = QLCNIC_RCODE_SUCCESS;
  156. for (i = 1; i < cmd->rsp.num; i++)
  157. cmd->rsp.arg[i] = QLCRD32(adapter, QLCNIC_CDRP_ARG(i));
  158. /* Release semaphore */
  159. qlcnic_api_unlock(adapter);
  160. return cmd->rsp.arg[0];
  161. }
  162. int qlcnic_fw_cmd_set_drv_version(struct qlcnic_adapter *adapter)
  163. {
  164. struct qlcnic_cmd_args cmd;
  165. u32 arg1, arg2, arg3;
  166. char drv_string[12];
  167. int err = 0;
  168. memset(drv_string, 0, sizeof(drv_string));
  169. snprintf(drv_string, sizeof(drv_string), "%d"".""%d"".""%d",
  170. _QLCNIC_LINUX_MAJOR, _QLCNIC_LINUX_MINOR,
  171. _QLCNIC_LINUX_SUBVERSION);
  172. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_DRV_VER);
  173. memcpy(&arg1, drv_string, sizeof(u32));
  174. memcpy(&arg2, drv_string + 4, sizeof(u32));
  175. memcpy(&arg3, drv_string + 8, sizeof(u32));
  176. cmd.req.arg[1] = arg1;
  177. cmd.req.arg[2] = arg2;
  178. cmd.req.arg[3] = arg3;
  179. err = qlcnic_issue_cmd(adapter, &cmd);
  180. if (err) {
  181. dev_info(&adapter->pdev->dev,
  182. "Failed to set driver version in firmware\n");
  183. return -EIO;
  184. }
  185. return 0;
  186. }
  187. int
  188. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  189. {
  190. int err = 0;
  191. struct qlcnic_cmd_args cmd;
  192. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  193. if (recv_ctx->state != QLCNIC_HOST_CTX_STATE_ACTIVE)
  194. return err;
  195. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_MTU);
  196. cmd.req.arg[1] = recv_ctx->context_id;
  197. cmd.req.arg[2] = mtu;
  198. err = qlcnic_issue_cmd(adapter, &cmd);
  199. if (err) {
  200. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  201. err = -EIO;
  202. }
  203. qlcnic_free_mbx_args(&cmd);
  204. return err;
  205. }
  206. int qlcnic_82xx_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  207. {
  208. void *addr;
  209. struct qlcnic_hostrq_rx_ctx *prq;
  210. struct qlcnic_cardrsp_rx_ctx *prsp;
  211. struct qlcnic_hostrq_rds_ring *prq_rds;
  212. struct qlcnic_hostrq_sds_ring *prq_sds;
  213. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  214. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  215. struct qlcnic_host_rds_ring *rds_ring;
  216. struct qlcnic_host_sds_ring *sds_ring;
  217. struct qlcnic_cmd_args cmd;
  218. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  219. u64 phys_addr;
  220. u8 i, nrds_rings, nsds_rings;
  221. u16 temp_u16;
  222. size_t rq_size, rsp_size;
  223. u32 cap, reg, val, reg2;
  224. int err;
  225. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  226. nrds_rings = adapter->max_rds_rings;
  227. nsds_rings = adapter->max_sds_rings;
  228. rq_size =
  229. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  230. nsds_rings);
  231. rsp_size =
  232. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  233. nsds_rings);
  234. addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  235. &hostrq_phys_addr, GFP_KERNEL);
  236. if (addr == NULL)
  237. return -ENOMEM;
  238. prq = addr;
  239. addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  240. &cardrsp_phys_addr, GFP_KERNEL);
  241. if (addr == NULL) {
  242. err = -ENOMEM;
  243. goto out_free_rq;
  244. }
  245. prsp = addr;
  246. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  247. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  248. | QLCNIC_CAP0_VALIDOFF);
  249. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  250. temp_u16 = offsetof(struct qlcnic_hostrq_rx_ctx, msix_handler);
  251. prq->valid_field_offset = cpu_to_le16(temp_u16);
  252. prq->txrx_sds_binding = nsds_rings - 1;
  253. prq->capabilities[0] = cpu_to_le32(cap);
  254. prq->host_int_crb_mode =
  255. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  256. prq->host_rds_crb_mode =
  257. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  258. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  259. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  260. prq->rds_ring_offset = 0;
  261. val = le32_to_cpu(prq->rds_ring_offset) +
  262. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  263. prq->sds_ring_offset = cpu_to_le32(val);
  264. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  265. le32_to_cpu(prq->rds_ring_offset));
  266. for (i = 0; i < nrds_rings; i++) {
  267. rds_ring = &recv_ctx->rds_rings[i];
  268. rds_ring->producer = 0;
  269. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  270. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  271. prq_rds[i].ring_kind = cpu_to_le32(i);
  272. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  273. }
  274. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  275. le32_to_cpu(prq->sds_ring_offset));
  276. for (i = 0; i < nsds_rings; i++) {
  277. sds_ring = &recv_ctx->sds_rings[i];
  278. sds_ring->consumer = 0;
  279. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  280. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  281. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  282. prq_sds[i].msi_index = cpu_to_le16(i);
  283. }
  284. phys_addr = hostrq_phys_addr;
  285. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_RX_CTX);
  286. cmd.req.arg[1] = MSD(phys_addr);
  287. cmd.req.arg[2] = LSD(phys_addr);
  288. cmd.req.arg[3] = rq_size;
  289. err = qlcnic_issue_cmd(adapter, &cmd);
  290. if (err) {
  291. dev_err(&adapter->pdev->dev,
  292. "Failed to create rx ctx in firmware%d\n", err);
  293. goto out_free_rsp;
  294. }
  295. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  296. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  297. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  298. rds_ring = &recv_ctx->rds_rings[i];
  299. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  300. rds_ring->crb_rcv_producer = adapter->ahw->pci_base0 + reg;
  301. }
  302. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  303. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  304. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  305. sds_ring = &recv_ctx->sds_rings[i];
  306. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  307. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  308. sds_ring->crb_sts_consumer = adapter->ahw->pci_base0 + reg;
  309. sds_ring->crb_intr_mask = adapter->ahw->pci_base0 + reg2;
  310. }
  311. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  312. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  313. recv_ctx->virt_port = prsp->virt_port;
  314. out_free_rsp:
  315. dma_free_coherent(&adapter->pdev->dev, rsp_size, prsp,
  316. cardrsp_phys_addr);
  317. qlcnic_free_mbx_args(&cmd);
  318. out_free_rq:
  319. dma_free_coherent(&adapter->pdev->dev, rq_size, prq, hostrq_phys_addr);
  320. return err;
  321. }
  322. static void
  323. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  324. {
  325. int err;
  326. struct qlcnic_cmd_args cmd;
  327. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  328. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX);
  329. cmd.req.arg[1] = recv_ctx->context_id;
  330. err = qlcnic_issue_cmd(adapter, &cmd);
  331. if (err)
  332. dev_err(&adapter->pdev->dev,
  333. "Failed to destroy rx ctx in firmware\n");
  334. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  335. qlcnic_free_mbx_args(&cmd);
  336. }
  337. int qlcnic_82xx_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
  338. struct qlcnic_host_tx_ring *tx_ring,
  339. int ring)
  340. {
  341. struct qlcnic_hostrq_tx_ctx *prq;
  342. struct qlcnic_hostrq_cds_ring *prq_cds;
  343. struct qlcnic_cardrsp_tx_ctx *prsp;
  344. void *rq_addr, *rsp_addr;
  345. size_t rq_size, rsp_size;
  346. u32 temp;
  347. struct qlcnic_cmd_args cmd;
  348. int err;
  349. u64 phys_addr;
  350. dma_addr_t rq_phys_addr, rsp_phys_addr;
  351. /* reset host resources */
  352. tx_ring->producer = 0;
  353. tx_ring->sw_consumer = 0;
  354. *(tx_ring->hw_consumer) = 0;
  355. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  356. rq_addr = dma_alloc_coherent(&adapter->pdev->dev, rq_size,
  357. &rq_phys_addr, GFP_KERNEL | __GFP_ZERO);
  358. if (!rq_addr)
  359. return -ENOMEM;
  360. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  361. rsp_addr = dma_alloc_coherent(&adapter->pdev->dev, rsp_size,
  362. &rsp_phys_addr, GFP_KERNEL | __GFP_ZERO);
  363. if (!rsp_addr) {
  364. err = -ENOMEM;
  365. goto out_free_rq;
  366. }
  367. prq = rq_addr;
  368. prsp = rsp_addr;
  369. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  370. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  371. QLCNIC_CAP0_LSO);
  372. prq->capabilities[0] = cpu_to_le32(temp);
  373. prq->host_int_crb_mode =
  374. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  375. prq->msi_index = 0;
  376. prq->interrupt_ctl = 0;
  377. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  378. prq_cds = &prq->cds_ring;
  379. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  380. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  381. phys_addr = rq_phys_addr;
  382. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  383. cmd.req.arg[1] = MSD(phys_addr);
  384. cmd.req.arg[2] = LSD(phys_addr);
  385. cmd.req.arg[3] = rq_size;
  386. err = qlcnic_issue_cmd(adapter, &cmd);
  387. if (err == QLCNIC_RCODE_SUCCESS) {
  388. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  389. tx_ring->crb_cmd_producer = adapter->ahw->pci_base0 + temp;
  390. tx_ring->ctx_id = le16_to_cpu(prsp->context_id);
  391. } else {
  392. dev_err(&adapter->pdev->dev,
  393. "Failed to create tx ctx in firmware%d\n", err);
  394. err = -EIO;
  395. }
  396. dma_free_coherent(&adapter->pdev->dev, rsp_size, rsp_addr,
  397. rsp_phys_addr);
  398. out_free_rq:
  399. dma_free_coherent(&adapter->pdev->dev, rq_size, rq_addr, rq_phys_addr);
  400. qlcnic_free_mbx_args(&cmd);
  401. return err;
  402. }
  403. static void
  404. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter,
  405. struct qlcnic_host_tx_ring *tx_ring)
  406. {
  407. struct qlcnic_cmd_args cmd;
  408. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX);
  409. cmd.req.arg[1] = tx_ring->ctx_id;
  410. if (qlcnic_issue_cmd(adapter, &cmd))
  411. dev_err(&adapter->pdev->dev,
  412. "Failed to destroy tx ctx in firmware\n");
  413. qlcnic_free_mbx_args(&cmd);
  414. }
  415. int
  416. qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config)
  417. {
  418. int err;
  419. struct qlcnic_cmd_args cmd;
  420. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_PORT);
  421. cmd.req.arg[1] = config;
  422. err = qlcnic_issue_cmd(adapter, &cmd);
  423. qlcnic_free_mbx_args(&cmd);
  424. return err;
  425. }
  426. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  427. {
  428. void *addr;
  429. int err, ring;
  430. struct qlcnic_recv_context *recv_ctx;
  431. struct qlcnic_host_rds_ring *rds_ring;
  432. struct qlcnic_host_sds_ring *sds_ring;
  433. struct qlcnic_host_tx_ring *tx_ring;
  434. __le32 *ptr;
  435. struct pci_dev *pdev = adapter->pdev;
  436. recv_ctx = adapter->recv_ctx;
  437. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++) {
  438. tx_ring = &adapter->tx_ring[ring];
  439. ptr = (__le32 *)dma_alloc_coherent(&pdev->dev, sizeof(u32),
  440. &tx_ring->hw_cons_phys_addr,
  441. GFP_KERNEL);
  442. if (ptr == NULL)
  443. return -ENOMEM;
  444. tx_ring->hw_consumer = ptr;
  445. /* cmd desc ring */
  446. addr = dma_alloc_coherent(&pdev->dev, TX_DESC_RINGSIZE(tx_ring),
  447. &tx_ring->phys_addr,
  448. GFP_KERNEL);
  449. if (addr == NULL) {
  450. err = -ENOMEM;
  451. goto err_out_free;
  452. }
  453. tx_ring->desc_head = addr;
  454. }
  455. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  456. rds_ring = &recv_ctx->rds_rings[ring];
  457. addr = dma_alloc_coherent(&adapter->pdev->dev,
  458. RCV_DESC_RINGSIZE(rds_ring),
  459. &rds_ring->phys_addr, GFP_KERNEL);
  460. if (addr == NULL) {
  461. err = -ENOMEM;
  462. goto err_out_free;
  463. }
  464. rds_ring->desc_head = addr;
  465. }
  466. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  467. sds_ring = &recv_ctx->sds_rings[ring];
  468. addr = dma_alloc_coherent(&adapter->pdev->dev,
  469. STATUS_DESC_RINGSIZE(sds_ring),
  470. &sds_ring->phys_addr, GFP_KERNEL);
  471. if (addr == NULL) {
  472. err = -ENOMEM;
  473. goto err_out_free;
  474. }
  475. sds_ring->desc_head = addr;
  476. }
  477. return 0;
  478. err_out_free:
  479. qlcnic_free_hw_resources(adapter);
  480. return err;
  481. }
  482. int qlcnic_fw_create_ctx(struct qlcnic_adapter *dev)
  483. {
  484. int i, err, ring;
  485. if (dev->flags & QLCNIC_NEED_FLR) {
  486. pci_reset_function(dev->pdev);
  487. dev->flags &= ~QLCNIC_NEED_FLR;
  488. }
  489. if (qlcnic_83xx_check(dev) && (dev->flags & QLCNIC_MSIX_ENABLED)) {
  490. if (dev->ahw->diag_test != QLCNIC_LOOPBACK_TEST) {
  491. err = qlcnic_83xx_config_intrpt(dev, 1);
  492. if (err)
  493. return err;
  494. }
  495. }
  496. err = qlcnic_fw_cmd_create_rx_ctx(dev);
  497. if (err)
  498. goto err_out;
  499. for (ring = 0; ring < dev->max_drv_tx_rings; ring++) {
  500. err = qlcnic_fw_cmd_create_tx_ctx(dev,
  501. &dev->tx_ring[ring],
  502. ring);
  503. if (err) {
  504. qlcnic_fw_cmd_destroy_rx_ctx(dev);
  505. if (ring == 0)
  506. goto err_out;
  507. for (i = 0; i < ring; i++)
  508. qlcnic_fw_cmd_destroy_tx_ctx(dev,
  509. &dev->tx_ring[i]);
  510. goto err_out;
  511. }
  512. }
  513. set_bit(__QLCNIC_FW_ATTACHED, &dev->state);
  514. return 0;
  515. err_out:
  516. if (qlcnic_83xx_check(dev) && (dev->flags & QLCNIC_MSIX_ENABLED)) {
  517. if (dev->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  518. qlcnic_83xx_config_intrpt(dev, 0);
  519. }
  520. return err;
  521. }
  522. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  523. {
  524. int ring;
  525. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  526. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  527. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++)
  528. qlcnic_fw_cmd_destroy_tx_ctx(adapter,
  529. &adapter->tx_ring[ring]);
  530. if (qlcnic_83xx_check(adapter) &&
  531. (adapter->flags & QLCNIC_MSIX_ENABLED)) {
  532. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  533. qlcnic_83xx_config_intrpt(adapter, 0);
  534. }
  535. /* Allow dma queues to drain after context reset */
  536. mdelay(20);
  537. }
  538. }
  539. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  540. {
  541. struct qlcnic_recv_context *recv_ctx;
  542. struct qlcnic_host_rds_ring *rds_ring;
  543. struct qlcnic_host_sds_ring *sds_ring;
  544. struct qlcnic_host_tx_ring *tx_ring;
  545. int ring;
  546. recv_ctx = adapter->recv_ctx;
  547. for (ring = 0; ring < adapter->max_drv_tx_rings; ring++) {
  548. tx_ring = &adapter->tx_ring[ring];
  549. if (tx_ring->hw_consumer != NULL) {
  550. dma_free_coherent(&adapter->pdev->dev, sizeof(u32),
  551. tx_ring->hw_consumer,
  552. tx_ring->hw_cons_phys_addr);
  553. tx_ring->hw_consumer = NULL;
  554. }
  555. if (tx_ring->desc_head != NULL) {
  556. dma_free_coherent(&adapter->pdev->dev,
  557. TX_DESC_RINGSIZE(tx_ring),
  558. tx_ring->desc_head,
  559. tx_ring->phys_addr);
  560. tx_ring->desc_head = NULL;
  561. }
  562. }
  563. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  564. rds_ring = &recv_ctx->rds_rings[ring];
  565. if (rds_ring->desc_head != NULL) {
  566. dma_free_coherent(&adapter->pdev->dev,
  567. RCV_DESC_RINGSIZE(rds_ring),
  568. rds_ring->desc_head,
  569. rds_ring->phys_addr);
  570. rds_ring->desc_head = NULL;
  571. }
  572. }
  573. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  574. sds_ring = &recv_ctx->sds_rings[ring];
  575. if (sds_ring->desc_head != NULL) {
  576. dma_free_coherent(&adapter->pdev->dev,
  577. STATUS_DESC_RINGSIZE(sds_ring),
  578. sds_ring->desc_head,
  579. sds_ring->phys_addr);
  580. sds_ring->desc_head = NULL;
  581. }
  582. }
  583. }
  584. int qlcnic_82xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  585. {
  586. int err, i;
  587. struct qlcnic_cmd_args cmd;
  588. u32 mac_low, mac_high;
  589. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  590. cmd.req.arg[1] = adapter->ahw->pci_func | BIT_8;
  591. err = qlcnic_issue_cmd(adapter, &cmd);
  592. if (err == QLCNIC_RCODE_SUCCESS) {
  593. mac_low = cmd.rsp.arg[1];
  594. mac_high = cmd.rsp.arg[2];
  595. for (i = 0; i < 2; i++)
  596. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  597. for (i = 2; i < 6; i++)
  598. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  599. } else {
  600. dev_err(&adapter->pdev->dev,
  601. "Failed to get mac address%d\n", err);
  602. err = -EIO;
  603. }
  604. qlcnic_free_mbx_args(&cmd);
  605. return err;
  606. }
  607. /* Get info of a NIC partition */
  608. int qlcnic_82xx_get_nic_info(struct qlcnic_adapter *adapter,
  609. struct qlcnic_info *npar_info, u8 func_id)
  610. {
  611. int err;
  612. dma_addr_t nic_dma_t;
  613. const struct qlcnic_info_le *nic_info;
  614. void *nic_info_addr;
  615. struct qlcnic_cmd_args cmd;
  616. size_t nic_size = sizeof(struct qlcnic_info_le);
  617. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  618. &nic_dma_t, GFP_KERNEL | __GFP_ZERO);
  619. if (!nic_info_addr)
  620. return -ENOMEM;
  621. nic_info = nic_info_addr;
  622. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  623. cmd.req.arg[1] = MSD(nic_dma_t);
  624. cmd.req.arg[2] = LSD(nic_dma_t);
  625. cmd.req.arg[3] = (func_id << 16 | nic_size);
  626. err = qlcnic_issue_cmd(adapter, &cmd);
  627. if (err != QLCNIC_RCODE_SUCCESS) {
  628. dev_err(&adapter->pdev->dev,
  629. "Failed to get nic info%d\n", err);
  630. err = -EIO;
  631. } else {
  632. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  633. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  634. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  635. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  636. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  637. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  638. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  639. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  640. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  641. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  642. }
  643. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  644. nic_dma_t);
  645. qlcnic_free_mbx_args(&cmd);
  646. return err;
  647. }
  648. /* Configure a NIC partition */
  649. int qlcnic_82xx_set_nic_info(struct qlcnic_adapter *adapter,
  650. struct qlcnic_info *nic)
  651. {
  652. int err = -EIO;
  653. dma_addr_t nic_dma_t;
  654. void *nic_info_addr;
  655. struct qlcnic_cmd_args cmd;
  656. struct qlcnic_info_le *nic_info;
  657. size_t nic_size = sizeof(struct qlcnic_info_le);
  658. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  659. return err;
  660. nic_info_addr = dma_alloc_coherent(&adapter->pdev->dev, nic_size,
  661. &nic_dma_t, GFP_KERNEL | __GFP_ZERO);
  662. if (!nic_info_addr)
  663. return -ENOMEM;
  664. nic_info = nic_info_addr;
  665. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  666. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  667. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  668. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  669. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  670. nic_info->max_mac_filters = nic->max_mac_filters;
  671. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  672. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  673. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  674. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  675. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  676. cmd.req.arg[1] = MSD(nic_dma_t);
  677. cmd.req.arg[2] = LSD(nic_dma_t);
  678. cmd.req.arg[3] = ((nic->pci_func << 16) | nic_size);
  679. err = qlcnic_issue_cmd(adapter, &cmd);
  680. if (err != QLCNIC_RCODE_SUCCESS) {
  681. dev_err(&adapter->pdev->dev,
  682. "Failed to set nic info%d\n", err);
  683. err = -EIO;
  684. }
  685. dma_free_coherent(&adapter->pdev->dev, nic_size, nic_info_addr,
  686. nic_dma_t);
  687. qlcnic_free_mbx_args(&cmd);
  688. return err;
  689. }
  690. /* Get PCI Info of a partition */
  691. int qlcnic_82xx_get_pci_info(struct qlcnic_adapter *adapter,
  692. struct qlcnic_pci_info *pci_info)
  693. {
  694. int err = 0, i;
  695. struct qlcnic_cmd_args cmd;
  696. dma_addr_t pci_info_dma_t;
  697. struct qlcnic_pci_info_le *npar;
  698. void *pci_info_addr;
  699. size_t npar_size = sizeof(struct qlcnic_pci_info_le);
  700. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  701. pci_info_addr = dma_alloc_coherent(&adapter->pdev->dev, pci_size,
  702. &pci_info_dma_t,
  703. GFP_KERNEL | __GFP_ZERO);
  704. if (!pci_info_addr)
  705. return -ENOMEM;
  706. npar = pci_info_addr;
  707. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  708. cmd.req.arg[1] = MSD(pci_info_dma_t);
  709. cmd.req.arg[2] = LSD(pci_info_dma_t);
  710. cmd.req.arg[3] = pci_size;
  711. err = qlcnic_issue_cmd(adapter, &cmd);
  712. adapter->ahw->act_pci_func = 0;
  713. if (err == QLCNIC_RCODE_SUCCESS) {
  714. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  715. pci_info->id = le16_to_cpu(npar->id);
  716. pci_info->active = le16_to_cpu(npar->active);
  717. pci_info->type = le16_to_cpu(npar->type);
  718. if (pci_info->type == QLCNIC_TYPE_NIC)
  719. adapter->ahw->act_pci_func++;
  720. pci_info->default_port =
  721. le16_to_cpu(npar->default_port);
  722. pci_info->tx_min_bw =
  723. le16_to_cpu(npar->tx_min_bw);
  724. pci_info->tx_max_bw =
  725. le16_to_cpu(npar->tx_max_bw);
  726. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  727. }
  728. } else {
  729. dev_err(&adapter->pdev->dev,
  730. "Failed to get PCI Info%d\n", err);
  731. err = -EIO;
  732. }
  733. dma_free_coherent(&adapter->pdev->dev, pci_size, pci_info_addr,
  734. pci_info_dma_t);
  735. qlcnic_free_mbx_args(&cmd);
  736. return err;
  737. }
  738. /* Configure eSwitch for port mirroring */
  739. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  740. u8 enable_mirroring, u8 pci_func)
  741. {
  742. int err = -EIO;
  743. u32 arg1;
  744. struct qlcnic_cmd_args cmd;
  745. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC ||
  746. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  747. return err;
  748. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  749. arg1 |= pci_func << 8;
  750. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORTMIRRORING);
  751. cmd.req.arg[1] = arg1;
  752. err = qlcnic_issue_cmd(adapter, &cmd);
  753. if (err != QLCNIC_RCODE_SUCCESS)
  754. dev_err(&adapter->pdev->dev,
  755. "Failed to configure port mirroring%d on eswitch:%d\n",
  756. pci_func, id);
  757. else
  758. dev_info(&adapter->pdev->dev,
  759. "Configured eSwitch %d for port mirroring:%d\n",
  760. id, pci_func);
  761. qlcnic_free_mbx_args(&cmd);
  762. return err;
  763. }
  764. int qlcnic_get_port_stats(struct qlcnic_adapter *adapter, const u8 func,
  765. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  766. size_t stats_size = sizeof(struct qlcnic_esw_stats_le);
  767. struct qlcnic_esw_stats_le *stats;
  768. dma_addr_t stats_dma_t;
  769. void *stats_addr;
  770. u32 arg1;
  771. struct qlcnic_cmd_args cmd;
  772. int err;
  773. if (esw_stats == NULL)
  774. return -ENOMEM;
  775. if ((adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) &&
  776. (func != adapter->ahw->pci_func)) {
  777. dev_err(&adapter->pdev->dev,
  778. "Not privilege to query stats for func=%d", func);
  779. return -EIO;
  780. }
  781. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  782. &stats_dma_t, GFP_KERNEL | __GFP_ZERO);
  783. if (!stats_addr)
  784. return -ENOMEM;
  785. arg1 = func | QLCNIC_STATS_VERSION << 8 | QLCNIC_STATS_PORT << 12;
  786. arg1 |= rx_tx << 15 | stats_size << 16;
  787. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_ESWITCH_STATS);
  788. cmd.req.arg[1] = arg1;
  789. cmd.req.arg[2] = MSD(stats_dma_t);
  790. cmd.req.arg[3] = LSD(stats_dma_t);
  791. err = qlcnic_issue_cmd(adapter, &cmd);
  792. if (!err) {
  793. stats = stats_addr;
  794. esw_stats->context_id = le16_to_cpu(stats->context_id);
  795. esw_stats->version = le16_to_cpu(stats->version);
  796. esw_stats->size = le16_to_cpu(stats->size);
  797. esw_stats->multicast_frames =
  798. le64_to_cpu(stats->multicast_frames);
  799. esw_stats->broadcast_frames =
  800. le64_to_cpu(stats->broadcast_frames);
  801. esw_stats->unicast_frames = le64_to_cpu(stats->unicast_frames);
  802. esw_stats->dropped_frames = le64_to_cpu(stats->dropped_frames);
  803. esw_stats->local_frames = le64_to_cpu(stats->local_frames);
  804. esw_stats->errors = le64_to_cpu(stats->errors);
  805. esw_stats->numbytes = le64_to_cpu(stats->numbytes);
  806. }
  807. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  808. stats_dma_t);
  809. qlcnic_free_mbx_args(&cmd);
  810. return err;
  811. }
  812. /* This routine will retrieve the MAC statistics from firmware */
  813. int qlcnic_get_mac_stats(struct qlcnic_adapter *adapter,
  814. struct qlcnic_mac_statistics *mac_stats)
  815. {
  816. struct qlcnic_mac_statistics_le *stats;
  817. struct qlcnic_cmd_args cmd;
  818. size_t stats_size = sizeof(struct qlcnic_mac_statistics_le);
  819. dma_addr_t stats_dma_t;
  820. void *stats_addr;
  821. int err;
  822. if (mac_stats == NULL)
  823. return -ENOMEM;
  824. stats_addr = dma_alloc_coherent(&adapter->pdev->dev, stats_size,
  825. &stats_dma_t, GFP_KERNEL | __GFP_ZERO);
  826. if (!stats_addr)
  827. return -ENOMEM;
  828. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_MAC_STATS);
  829. cmd.req.arg[1] = stats_size << 16;
  830. cmd.req.arg[2] = MSD(stats_dma_t);
  831. cmd.req.arg[3] = LSD(stats_dma_t);
  832. err = qlcnic_issue_cmd(adapter, &cmd);
  833. if (!err) {
  834. stats = stats_addr;
  835. mac_stats->mac_tx_frames = le64_to_cpu(stats->mac_tx_frames);
  836. mac_stats->mac_tx_bytes = le64_to_cpu(stats->mac_tx_bytes);
  837. mac_stats->mac_tx_mcast_pkts =
  838. le64_to_cpu(stats->mac_tx_mcast_pkts);
  839. mac_stats->mac_tx_bcast_pkts =
  840. le64_to_cpu(stats->mac_tx_bcast_pkts);
  841. mac_stats->mac_rx_frames = le64_to_cpu(stats->mac_rx_frames);
  842. mac_stats->mac_rx_bytes = le64_to_cpu(stats->mac_rx_bytes);
  843. mac_stats->mac_rx_mcast_pkts =
  844. le64_to_cpu(stats->mac_rx_mcast_pkts);
  845. mac_stats->mac_rx_length_error =
  846. le64_to_cpu(stats->mac_rx_length_error);
  847. mac_stats->mac_rx_length_small =
  848. le64_to_cpu(stats->mac_rx_length_small);
  849. mac_stats->mac_rx_length_large =
  850. le64_to_cpu(stats->mac_rx_length_large);
  851. mac_stats->mac_rx_jabber = le64_to_cpu(stats->mac_rx_jabber);
  852. mac_stats->mac_rx_dropped = le64_to_cpu(stats->mac_rx_dropped);
  853. mac_stats->mac_rx_crc_error = le64_to_cpu(stats->mac_rx_crc_error);
  854. } else {
  855. dev_err(&adapter->pdev->dev,
  856. "%s: Get mac stats failed, err=%d.\n", __func__, err);
  857. }
  858. dma_free_coherent(&adapter->pdev->dev, stats_size, stats_addr,
  859. stats_dma_t);
  860. qlcnic_free_mbx_args(&cmd);
  861. return err;
  862. }
  863. int qlcnic_get_eswitch_stats(struct qlcnic_adapter *adapter, const u8 eswitch,
  864. const u8 rx_tx, struct __qlcnic_esw_statistics *esw_stats) {
  865. struct __qlcnic_esw_statistics port_stats;
  866. u8 i;
  867. int ret = -EIO;
  868. if (esw_stats == NULL)
  869. return -ENOMEM;
  870. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  871. return -EIO;
  872. if (adapter->npars == NULL)
  873. return -EIO;
  874. memset(esw_stats, 0, sizeof(u64));
  875. esw_stats->unicast_frames = QLCNIC_STATS_NOT_AVAIL;
  876. esw_stats->multicast_frames = QLCNIC_STATS_NOT_AVAIL;
  877. esw_stats->broadcast_frames = QLCNIC_STATS_NOT_AVAIL;
  878. esw_stats->dropped_frames = QLCNIC_STATS_NOT_AVAIL;
  879. esw_stats->errors = QLCNIC_STATS_NOT_AVAIL;
  880. esw_stats->local_frames = QLCNIC_STATS_NOT_AVAIL;
  881. esw_stats->numbytes = QLCNIC_STATS_NOT_AVAIL;
  882. esw_stats->context_id = eswitch;
  883. for (i = 0; i < adapter->ahw->act_pci_func; i++) {
  884. if (adapter->npars[i].phy_port != eswitch)
  885. continue;
  886. memset(&port_stats, 0, sizeof(struct __qlcnic_esw_statistics));
  887. if (qlcnic_get_port_stats(adapter, adapter->npars[i].pci_func,
  888. rx_tx, &port_stats))
  889. continue;
  890. esw_stats->size = port_stats.size;
  891. esw_stats->version = port_stats.version;
  892. QLCNIC_ADD_ESW_STATS(esw_stats->unicast_frames,
  893. port_stats.unicast_frames);
  894. QLCNIC_ADD_ESW_STATS(esw_stats->multicast_frames,
  895. port_stats.multicast_frames);
  896. QLCNIC_ADD_ESW_STATS(esw_stats->broadcast_frames,
  897. port_stats.broadcast_frames);
  898. QLCNIC_ADD_ESW_STATS(esw_stats->dropped_frames,
  899. port_stats.dropped_frames);
  900. QLCNIC_ADD_ESW_STATS(esw_stats->errors,
  901. port_stats.errors);
  902. QLCNIC_ADD_ESW_STATS(esw_stats->local_frames,
  903. port_stats.local_frames);
  904. QLCNIC_ADD_ESW_STATS(esw_stats->numbytes,
  905. port_stats.numbytes);
  906. ret = 0;
  907. }
  908. return ret;
  909. }
  910. int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, const u8 func_esw,
  911. const u8 port, const u8 rx_tx)
  912. {
  913. int err;
  914. u32 arg1;
  915. struct qlcnic_cmd_args cmd;
  916. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  917. return -EIO;
  918. if (func_esw == QLCNIC_STATS_PORT) {
  919. if (port >= QLCNIC_MAX_PCI_FUNC)
  920. goto err_ret;
  921. } else if (func_esw == QLCNIC_STATS_ESWITCH) {
  922. if (port >= QLCNIC_NIU_MAX_XG_PORTS)
  923. goto err_ret;
  924. } else {
  925. goto err_ret;
  926. }
  927. if (rx_tx > QLCNIC_QUERY_TX_COUNTER)
  928. goto err_ret;
  929. arg1 = port | QLCNIC_STATS_VERSION << 8 | func_esw << 12;
  930. arg1 |= BIT_14 | rx_tx << 15;
  931. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_ESWITCH_STATS);
  932. cmd.req.arg[1] = arg1;
  933. err = qlcnic_issue_cmd(adapter, &cmd);
  934. qlcnic_free_mbx_args(&cmd);
  935. return err;
  936. err_ret:
  937. dev_err(&adapter->pdev->dev,
  938. "Invalid args func_esw %d port %d rx_ctx %d\n",
  939. func_esw, port, rx_tx);
  940. return -EIO;
  941. }
  942. static int
  943. __qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  944. u32 *arg1, u32 *arg2)
  945. {
  946. int err = -EIO;
  947. struct qlcnic_cmd_args cmd;
  948. u8 pci_func;
  949. pci_func = (*arg1 >> 8);
  950. qlcnic_alloc_mbx_args(&cmd, adapter,
  951. QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG);
  952. cmd.req.arg[1] = *arg1;
  953. err = qlcnic_issue_cmd(adapter, &cmd);
  954. *arg1 = cmd.rsp.arg[1];
  955. *arg2 = cmd.rsp.arg[2];
  956. qlcnic_free_mbx_args(&cmd);
  957. if (err == QLCNIC_RCODE_SUCCESS)
  958. dev_info(&adapter->pdev->dev,
  959. "eSwitch port config for pci func %d\n", pci_func);
  960. else
  961. dev_err(&adapter->pdev->dev,
  962. "Failed to get eswitch port config for pci func %d\n",
  963. pci_func);
  964. return err;
  965. }
  966. /* Configure eSwitch port
  967. op_mode = 0 for setting default port behavior
  968. op_mode = 1 for setting vlan id
  969. op_mode = 2 for deleting vlan id
  970. op_type = 0 for vlan_id
  971. op_type = 1 for port vlan_id
  972. */
  973. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter,
  974. struct qlcnic_esw_func_cfg *esw_cfg)
  975. {
  976. int err = -EIO, index;
  977. u32 arg1, arg2 = 0;
  978. struct qlcnic_cmd_args cmd;
  979. u8 pci_func;
  980. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC)
  981. return err;
  982. pci_func = esw_cfg->pci_func;
  983. index = qlcnic_is_valid_nic_func(adapter, pci_func);
  984. if (index < 0)
  985. return err;
  986. arg1 = (adapter->npars[index].phy_port & BIT_0);
  987. arg1 |= (pci_func << 8);
  988. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  989. return err;
  990. arg1 &= ~(0x0ff << 8);
  991. arg1 |= (pci_func << 8);
  992. arg1 &= ~(BIT_2 | BIT_3);
  993. switch (esw_cfg->op_mode) {
  994. case QLCNIC_PORT_DEFAULTS:
  995. arg1 |= (BIT_4 | BIT_6 | BIT_7);
  996. arg2 |= (BIT_0 | BIT_1);
  997. if (adapter->ahw->capabilities & QLCNIC_FW_CAPABILITY_TSO)
  998. arg2 |= (BIT_2 | BIT_3);
  999. if (!(esw_cfg->discard_tagged))
  1000. arg1 &= ~BIT_4;
  1001. if (!(esw_cfg->promisc_mode))
  1002. arg1 &= ~BIT_6;
  1003. if (!(esw_cfg->mac_override))
  1004. arg1 &= ~BIT_7;
  1005. if (!(esw_cfg->mac_anti_spoof))
  1006. arg2 &= ~BIT_0;
  1007. if (!(esw_cfg->offload_flags & BIT_0))
  1008. arg2 &= ~(BIT_1 | BIT_2 | BIT_3);
  1009. if (!(esw_cfg->offload_flags & BIT_1))
  1010. arg2 &= ~BIT_2;
  1011. if (!(esw_cfg->offload_flags & BIT_2))
  1012. arg2 &= ~BIT_3;
  1013. break;
  1014. case QLCNIC_ADD_VLAN:
  1015. arg1 |= (BIT_2 | BIT_5);
  1016. arg1 |= (esw_cfg->vlan_id << 16);
  1017. break;
  1018. case QLCNIC_DEL_VLAN:
  1019. arg1 |= (BIT_3 | BIT_5);
  1020. arg1 &= ~(0x0ffff << 16);
  1021. break;
  1022. default:
  1023. return err;
  1024. }
  1025. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_ESWITCH);
  1026. cmd.req.arg[1] = arg1;
  1027. cmd.req.arg[2] = arg2;
  1028. err = qlcnic_issue_cmd(adapter, &cmd);
  1029. qlcnic_free_mbx_args(&cmd);
  1030. if (err != QLCNIC_RCODE_SUCCESS)
  1031. dev_err(&adapter->pdev->dev,
  1032. "Failed to configure eswitch pci func %d\n", pci_func);
  1033. else
  1034. dev_info(&adapter->pdev->dev,
  1035. "Configured eSwitch for pci func %d\n", pci_func);
  1036. return err;
  1037. }
  1038. int
  1039. qlcnic_get_eswitch_port_config(struct qlcnic_adapter *adapter,
  1040. struct qlcnic_esw_func_cfg *esw_cfg)
  1041. {
  1042. u32 arg1, arg2;
  1043. int index;
  1044. u8 phy_port;
  1045. if (adapter->ahw->op_mode == QLCNIC_MGMT_FUNC) {
  1046. index = qlcnic_is_valid_nic_func(adapter, esw_cfg->pci_func);
  1047. if (index < 0)
  1048. return -EIO;
  1049. phy_port = adapter->npars[index].phy_port;
  1050. } else {
  1051. phy_port = adapter->ahw->physical_port;
  1052. }
  1053. arg1 = phy_port;
  1054. arg1 |= (esw_cfg->pci_func << 8);
  1055. if (__qlcnic_get_eswitch_port_config(adapter, &arg1, &arg2))
  1056. return -EIO;
  1057. esw_cfg->discard_tagged = !!(arg1 & BIT_4);
  1058. esw_cfg->host_vlan_tag = !!(arg1 & BIT_5);
  1059. esw_cfg->promisc_mode = !!(arg1 & BIT_6);
  1060. esw_cfg->mac_override = !!(arg1 & BIT_7);
  1061. esw_cfg->vlan_id = LSW(arg1 >> 16);
  1062. esw_cfg->mac_anti_spoof = (arg2 & 0x1);
  1063. esw_cfg->offload_flags = ((arg2 >> 1) & 0x7);
  1064. return 0;
  1065. }