tg3.c 445 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/ssb/ssb_driver_gige.h>
  46. #include <linux/hwmon.h>
  47. #include <linux/hwmon-sysfs.h>
  48. #include <net/checksum.h>
  49. #include <net/ip.h>
  50. #include <linux/io.h>
  51. #include <asm/byteorder.h>
  52. #include <linux/uaccess.h>
  53. #include <uapi/linux/net_tstamp.h>
  54. #include <linux/ptp_clock_kernel.h>
  55. #ifdef CONFIG_SPARC
  56. #include <asm/idprom.h>
  57. #include <asm/prom.h>
  58. #endif
  59. #define BAR_0 0
  60. #define BAR_2 2
  61. #include "tg3.h"
  62. /* Functions & macros to verify TG3_FLAGS types */
  63. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. return test_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. set_bit(flag, bits);
  70. }
  71. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  72. {
  73. clear_bit(flag, bits);
  74. }
  75. #define tg3_flag(tp, flag) \
  76. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define tg3_flag_set(tp, flag) \
  78. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  79. #define tg3_flag_clear(tp, flag) \
  80. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  81. #define DRV_MODULE_NAME "tg3"
  82. #define TG3_MAJ_NUM 3
  83. #define TG3_MIN_NUM 130
  84. #define DRV_MODULE_VERSION \
  85. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  86. #define DRV_MODULE_RELDATE "February 14, 2013"
  87. #define RESET_KIND_SHUTDOWN 0
  88. #define RESET_KIND_INIT 1
  89. #define RESET_KIND_SUSPEND 2
  90. #define TG3_DEF_RX_MODE 0
  91. #define TG3_DEF_TX_MODE 0
  92. #define TG3_DEF_MSG_ENABLE \
  93. (NETIF_MSG_DRV | \
  94. NETIF_MSG_PROBE | \
  95. NETIF_MSG_LINK | \
  96. NETIF_MSG_TIMER | \
  97. NETIF_MSG_IFDOWN | \
  98. NETIF_MSG_IFUP | \
  99. NETIF_MSG_RX_ERR | \
  100. NETIF_MSG_TX_ERR)
  101. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  102. /* length of time before we decide the hardware is borked,
  103. * and dev->tx_timeout() should be called to fix the problem
  104. */
  105. #define TG3_TX_TIMEOUT (5 * HZ)
  106. /* hardware minimum and maximum for a single frame's data payload */
  107. #define TG3_MIN_MTU 60
  108. #define TG3_MAX_MTU(tp) \
  109. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  110. /* These numbers seem to be hard coded in the NIC firmware somehow.
  111. * You can't change the ring sizes, but you can change where you place
  112. * them in the NIC onboard memory.
  113. */
  114. #define TG3_RX_STD_RING_SIZE(tp) \
  115. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  116. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  117. #define TG3_DEF_RX_RING_PENDING 200
  118. #define TG3_RX_JMB_RING_SIZE(tp) \
  119. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  120. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  121. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  122. /* Do not place this n-ring entries value into the tp struct itself,
  123. * we really want to expose these constants to GCC so that modulo et
  124. * al. operations are done with shifts and masks instead of with
  125. * hw multiply/modulo instructions. Another solution would be to
  126. * replace things like '% foo' with '& (foo - 1)'.
  127. */
  128. #define TG3_TX_RING_SIZE 512
  129. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  130. #define TG3_RX_STD_RING_BYTES(tp) \
  131. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  132. #define TG3_RX_JMB_RING_BYTES(tp) \
  133. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  134. #define TG3_RX_RCB_RING_BYTES(tp) \
  135. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  136. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  137. TG3_TX_RING_SIZE)
  138. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  139. #define TG3_DMA_BYTE_ENAB 64
  140. #define TG3_RX_STD_DMA_SZ 1536
  141. #define TG3_RX_JMB_DMA_SZ 9046
  142. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  143. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  144. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  145. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  146. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  147. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  148. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  149. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  150. * that are at least dword aligned when used in PCIX mode. The driver
  151. * works around this bug by double copying the packet. This workaround
  152. * is built into the normal double copy length check for efficiency.
  153. *
  154. * However, the double copy is only necessary on those architectures
  155. * where unaligned memory accesses are inefficient. For those architectures
  156. * where unaligned memory accesses incur little penalty, we can reintegrate
  157. * the 5701 in the normal rx path. Doing so saves a device structure
  158. * dereference by hardcoding the double copy threshold in place.
  159. */
  160. #define TG3_RX_COPY_THRESHOLD 256
  161. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  162. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  163. #else
  164. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  165. #endif
  166. #if (NET_IP_ALIGN != 0)
  167. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  168. #else
  169. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  170. #endif
  171. /* minimum number of free TX descriptors required to wake up TX process */
  172. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  173. #define TG3_TX_BD_DMA_MAX_2K 2048
  174. #define TG3_TX_BD_DMA_MAX_4K 4096
  175. #define TG3_RAW_IP_ALIGN 2
  176. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  177. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  178. #define FIRMWARE_TG3 "tigon/tg3.bin"
  179. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  180. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  181. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  182. static char version[] =
  183. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  184. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  185. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  186. MODULE_LICENSE("GPL");
  187. MODULE_VERSION(DRV_MODULE_VERSION);
  188. MODULE_FIRMWARE(FIRMWARE_TG3);
  189. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  190. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  191. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  192. module_param(tg3_debug, int, 0);
  193. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  194. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  195. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  196. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  216. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  217. TG3_DRV_DATA_FLAG_5705_10_100},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  219. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  220. TG3_DRV_DATA_FLAG_5705_10_100},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  223. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  224. TG3_DRV_DATA_FLAG_5705_10_100},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  231. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  237. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  245. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  246. PCI_VENDOR_ID_LENOVO,
  247. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  251. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  274. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  275. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  276. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  279. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  289. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  291. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  306. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  307. {}
  308. };
  309. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  310. static const struct {
  311. const char string[ETH_GSTRING_LEN];
  312. } ethtool_stats_keys[] = {
  313. { "rx_octets" },
  314. { "rx_fragments" },
  315. { "rx_ucast_packets" },
  316. { "rx_mcast_packets" },
  317. { "rx_bcast_packets" },
  318. { "rx_fcs_errors" },
  319. { "rx_align_errors" },
  320. { "rx_xon_pause_rcvd" },
  321. { "rx_xoff_pause_rcvd" },
  322. { "rx_mac_ctrl_rcvd" },
  323. { "rx_xoff_entered" },
  324. { "rx_frame_too_long_errors" },
  325. { "rx_jabbers" },
  326. { "rx_undersize_packets" },
  327. { "rx_in_length_errors" },
  328. { "rx_out_length_errors" },
  329. { "rx_64_or_less_octet_packets" },
  330. { "rx_65_to_127_octet_packets" },
  331. { "rx_128_to_255_octet_packets" },
  332. { "rx_256_to_511_octet_packets" },
  333. { "rx_512_to_1023_octet_packets" },
  334. { "rx_1024_to_1522_octet_packets" },
  335. { "rx_1523_to_2047_octet_packets" },
  336. { "rx_2048_to_4095_octet_packets" },
  337. { "rx_4096_to_8191_octet_packets" },
  338. { "rx_8192_to_9022_octet_packets" },
  339. { "tx_octets" },
  340. { "tx_collisions" },
  341. { "tx_xon_sent" },
  342. { "tx_xoff_sent" },
  343. { "tx_flow_control" },
  344. { "tx_mac_errors" },
  345. { "tx_single_collisions" },
  346. { "tx_mult_collisions" },
  347. { "tx_deferred" },
  348. { "tx_excessive_collisions" },
  349. { "tx_late_collisions" },
  350. { "tx_collide_2times" },
  351. { "tx_collide_3times" },
  352. { "tx_collide_4times" },
  353. { "tx_collide_5times" },
  354. { "tx_collide_6times" },
  355. { "tx_collide_7times" },
  356. { "tx_collide_8times" },
  357. { "tx_collide_9times" },
  358. { "tx_collide_10times" },
  359. { "tx_collide_11times" },
  360. { "tx_collide_12times" },
  361. { "tx_collide_13times" },
  362. { "tx_collide_14times" },
  363. { "tx_collide_15times" },
  364. { "tx_ucast_packets" },
  365. { "tx_mcast_packets" },
  366. { "tx_bcast_packets" },
  367. { "tx_carrier_sense_errors" },
  368. { "tx_discards" },
  369. { "tx_errors" },
  370. { "dma_writeq_full" },
  371. { "dma_write_prioq_full" },
  372. { "rxbds_empty" },
  373. { "rx_discards" },
  374. { "rx_errors" },
  375. { "rx_threshold_hit" },
  376. { "dma_readq_full" },
  377. { "dma_read_prioq_full" },
  378. { "tx_comp_queue_full" },
  379. { "ring_set_send_prod_index" },
  380. { "ring_status_update" },
  381. { "nic_irqs" },
  382. { "nic_avoided_irqs" },
  383. { "nic_tx_threshold_hit" },
  384. { "mbuf_lwm_thresh_hit" },
  385. };
  386. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  387. #define TG3_NVRAM_TEST 0
  388. #define TG3_LINK_TEST 1
  389. #define TG3_REGISTER_TEST 2
  390. #define TG3_MEMORY_TEST 3
  391. #define TG3_MAC_LOOPB_TEST 4
  392. #define TG3_PHY_LOOPB_TEST 5
  393. #define TG3_EXT_LOOPB_TEST 6
  394. #define TG3_INTERRUPT_TEST 7
  395. static const struct {
  396. const char string[ETH_GSTRING_LEN];
  397. } ethtool_test_keys[] = {
  398. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  399. [TG3_LINK_TEST] = { "link test (online) " },
  400. [TG3_REGISTER_TEST] = { "register test (offline)" },
  401. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  402. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  403. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  404. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  405. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  406. };
  407. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  408. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  409. {
  410. writel(val, tp->regs + off);
  411. }
  412. static u32 tg3_read32(struct tg3 *tp, u32 off)
  413. {
  414. return readl(tp->regs + off);
  415. }
  416. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. writel(val, tp->aperegs + off);
  419. }
  420. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  421. {
  422. return readl(tp->aperegs + off);
  423. }
  424. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  425. {
  426. unsigned long flags;
  427. spin_lock_irqsave(&tp->indirect_lock, flags);
  428. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  429. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  430. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  431. }
  432. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. writel(val, tp->regs + off);
  435. readl(tp->regs + off);
  436. }
  437. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  438. {
  439. unsigned long flags;
  440. u32 val;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  443. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  444. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  445. return val;
  446. }
  447. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  448. {
  449. unsigned long flags;
  450. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  451. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  452. TG3_64BIT_REG_LOW, val);
  453. return;
  454. }
  455. if (off == TG3_RX_STD_PROD_IDX_REG) {
  456. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  457. TG3_64BIT_REG_LOW, val);
  458. return;
  459. }
  460. spin_lock_irqsave(&tp->indirect_lock, flags);
  461. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  462. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  463. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  464. /* In indirect mode when disabling interrupts, we also need
  465. * to clear the interrupt bit in the GRC local ctrl register.
  466. */
  467. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  468. (val == 0x1)) {
  469. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  470. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  471. }
  472. }
  473. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  474. {
  475. unsigned long flags;
  476. u32 val;
  477. spin_lock_irqsave(&tp->indirect_lock, flags);
  478. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  479. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  480. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  481. return val;
  482. }
  483. /* usec_wait specifies the wait time in usec when writing to certain registers
  484. * where it is unsafe to read back the register without some delay.
  485. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  486. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  487. */
  488. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  489. {
  490. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  491. /* Non-posted methods */
  492. tp->write32(tp, off, val);
  493. else {
  494. /* Posted method */
  495. tg3_write32(tp, off, val);
  496. if (usec_wait)
  497. udelay(usec_wait);
  498. tp->read32(tp, off);
  499. }
  500. /* Wait again after the read for the posted method to guarantee that
  501. * the wait time is met.
  502. */
  503. if (usec_wait)
  504. udelay(usec_wait);
  505. }
  506. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  507. {
  508. tp->write32_mbox(tp, off, val);
  509. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  510. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  511. !tg3_flag(tp, ICH_WORKAROUND)))
  512. tp->read32_mbox(tp, off);
  513. }
  514. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  515. {
  516. void __iomem *mbox = tp->regs + off;
  517. writel(val, mbox);
  518. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  519. writel(val, mbox);
  520. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  521. tg3_flag(tp, FLUSH_POSTED_WRITES))
  522. readl(mbox);
  523. }
  524. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  525. {
  526. return readl(tp->regs + off + GRCMBOX_BASE);
  527. }
  528. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  529. {
  530. writel(val, tp->regs + off + GRCMBOX_BASE);
  531. }
  532. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  533. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  534. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  535. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  536. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  537. #define tw32(reg, val) tp->write32(tp, reg, val)
  538. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  539. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  540. #define tr32(reg) tp->read32(tp, reg)
  541. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  542. {
  543. unsigned long flags;
  544. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  545. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  546. return;
  547. spin_lock_irqsave(&tp->indirect_lock, flags);
  548. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  549. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  550. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  551. /* Always leave this as zero. */
  552. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  553. } else {
  554. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  555. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  556. /* Always leave this as zero. */
  557. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  558. }
  559. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  560. }
  561. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  562. {
  563. unsigned long flags;
  564. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  565. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  566. *val = 0;
  567. return;
  568. }
  569. spin_lock_irqsave(&tp->indirect_lock, flags);
  570. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  571. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  572. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  573. /* Always leave this as zero. */
  574. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  575. } else {
  576. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  577. *val = tr32(TG3PCI_MEM_WIN_DATA);
  578. /* Always leave this as zero. */
  579. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  580. }
  581. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  582. }
  583. static void tg3_ape_lock_init(struct tg3 *tp)
  584. {
  585. int i;
  586. u32 regbase, bit;
  587. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  588. regbase = TG3_APE_LOCK_GRANT;
  589. else
  590. regbase = TG3_APE_PER_LOCK_GRANT;
  591. /* Make sure the driver hasn't any stale locks. */
  592. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  593. switch (i) {
  594. case TG3_APE_LOCK_PHY0:
  595. case TG3_APE_LOCK_PHY1:
  596. case TG3_APE_LOCK_PHY2:
  597. case TG3_APE_LOCK_PHY3:
  598. bit = APE_LOCK_GRANT_DRIVER;
  599. break;
  600. default:
  601. if (!tp->pci_fn)
  602. bit = APE_LOCK_GRANT_DRIVER;
  603. else
  604. bit = 1 << tp->pci_fn;
  605. }
  606. tg3_ape_write32(tp, regbase + 4 * i, bit);
  607. }
  608. }
  609. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  610. {
  611. int i, off;
  612. int ret = 0;
  613. u32 status, req, gnt, bit;
  614. if (!tg3_flag(tp, ENABLE_APE))
  615. return 0;
  616. switch (locknum) {
  617. case TG3_APE_LOCK_GPIO:
  618. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  619. return 0;
  620. case TG3_APE_LOCK_GRC:
  621. case TG3_APE_LOCK_MEM:
  622. if (!tp->pci_fn)
  623. bit = APE_LOCK_REQ_DRIVER;
  624. else
  625. bit = 1 << tp->pci_fn;
  626. break;
  627. case TG3_APE_LOCK_PHY0:
  628. case TG3_APE_LOCK_PHY1:
  629. case TG3_APE_LOCK_PHY2:
  630. case TG3_APE_LOCK_PHY3:
  631. bit = APE_LOCK_REQ_DRIVER;
  632. break;
  633. default:
  634. return -EINVAL;
  635. }
  636. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  637. req = TG3_APE_LOCK_REQ;
  638. gnt = TG3_APE_LOCK_GRANT;
  639. } else {
  640. req = TG3_APE_PER_LOCK_REQ;
  641. gnt = TG3_APE_PER_LOCK_GRANT;
  642. }
  643. off = 4 * locknum;
  644. tg3_ape_write32(tp, req + off, bit);
  645. /* Wait for up to 1 millisecond to acquire lock. */
  646. for (i = 0; i < 100; i++) {
  647. status = tg3_ape_read32(tp, gnt + off);
  648. if (status == bit)
  649. break;
  650. udelay(10);
  651. }
  652. if (status != bit) {
  653. /* Revoke the lock request. */
  654. tg3_ape_write32(tp, gnt + off, bit);
  655. ret = -EBUSY;
  656. }
  657. return ret;
  658. }
  659. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  660. {
  661. u32 gnt, bit;
  662. if (!tg3_flag(tp, ENABLE_APE))
  663. return;
  664. switch (locknum) {
  665. case TG3_APE_LOCK_GPIO:
  666. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  667. return;
  668. case TG3_APE_LOCK_GRC:
  669. case TG3_APE_LOCK_MEM:
  670. if (!tp->pci_fn)
  671. bit = APE_LOCK_GRANT_DRIVER;
  672. else
  673. bit = 1 << tp->pci_fn;
  674. break;
  675. case TG3_APE_LOCK_PHY0:
  676. case TG3_APE_LOCK_PHY1:
  677. case TG3_APE_LOCK_PHY2:
  678. case TG3_APE_LOCK_PHY3:
  679. bit = APE_LOCK_GRANT_DRIVER;
  680. break;
  681. default:
  682. return;
  683. }
  684. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  685. gnt = TG3_APE_LOCK_GRANT;
  686. else
  687. gnt = TG3_APE_PER_LOCK_GRANT;
  688. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  689. }
  690. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  691. {
  692. u32 apedata;
  693. while (timeout_us) {
  694. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  695. return -EBUSY;
  696. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  697. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  698. break;
  699. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  700. udelay(10);
  701. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  702. }
  703. return timeout_us ? 0 : -EBUSY;
  704. }
  705. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  706. {
  707. u32 i, apedata;
  708. for (i = 0; i < timeout_us / 10; i++) {
  709. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  710. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  711. break;
  712. udelay(10);
  713. }
  714. return i == timeout_us / 10;
  715. }
  716. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  717. u32 len)
  718. {
  719. int err;
  720. u32 i, bufoff, msgoff, maxlen, apedata;
  721. if (!tg3_flag(tp, APE_HAS_NCSI))
  722. return 0;
  723. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  724. if (apedata != APE_SEG_SIG_MAGIC)
  725. return -ENODEV;
  726. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  727. if (!(apedata & APE_FW_STATUS_READY))
  728. return -EAGAIN;
  729. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  730. TG3_APE_SHMEM_BASE;
  731. msgoff = bufoff + 2 * sizeof(u32);
  732. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  733. while (len) {
  734. u32 length;
  735. /* Cap xfer sizes to scratchpad limits. */
  736. length = (len > maxlen) ? maxlen : len;
  737. len -= length;
  738. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  739. if (!(apedata & APE_FW_STATUS_READY))
  740. return -EAGAIN;
  741. /* Wait for up to 1 msec for APE to service previous event. */
  742. err = tg3_ape_event_lock(tp, 1000);
  743. if (err)
  744. return err;
  745. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  746. APE_EVENT_STATUS_SCRTCHPD_READ |
  747. APE_EVENT_STATUS_EVENT_PENDING;
  748. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  749. tg3_ape_write32(tp, bufoff, base_off);
  750. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  751. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  752. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  753. base_off += length;
  754. if (tg3_ape_wait_for_event(tp, 30000))
  755. return -EAGAIN;
  756. for (i = 0; length; i += 4, length -= 4) {
  757. u32 val = tg3_ape_read32(tp, msgoff + i);
  758. memcpy(data, &val, sizeof(u32));
  759. data++;
  760. }
  761. }
  762. return 0;
  763. }
  764. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  765. {
  766. int err;
  767. u32 apedata;
  768. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  769. if (apedata != APE_SEG_SIG_MAGIC)
  770. return -EAGAIN;
  771. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  772. if (!(apedata & APE_FW_STATUS_READY))
  773. return -EAGAIN;
  774. /* Wait for up to 1 millisecond for APE to service previous event. */
  775. err = tg3_ape_event_lock(tp, 1000);
  776. if (err)
  777. return err;
  778. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  779. event | APE_EVENT_STATUS_EVENT_PENDING);
  780. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  781. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  782. return 0;
  783. }
  784. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  785. {
  786. u32 event;
  787. u32 apedata;
  788. if (!tg3_flag(tp, ENABLE_APE))
  789. return;
  790. switch (kind) {
  791. case RESET_KIND_INIT:
  792. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  793. APE_HOST_SEG_SIG_MAGIC);
  794. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  795. APE_HOST_SEG_LEN_MAGIC);
  796. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  797. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  798. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  799. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  800. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  801. APE_HOST_BEHAV_NO_PHYLOCK);
  802. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  803. TG3_APE_HOST_DRVR_STATE_START);
  804. event = APE_EVENT_STATUS_STATE_START;
  805. break;
  806. case RESET_KIND_SHUTDOWN:
  807. /* With the interface we are currently using,
  808. * APE does not track driver state. Wiping
  809. * out the HOST SEGMENT SIGNATURE forces
  810. * the APE to assume OS absent status.
  811. */
  812. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  813. if (device_may_wakeup(&tp->pdev->dev) &&
  814. tg3_flag(tp, WOL_ENABLE)) {
  815. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  816. TG3_APE_HOST_WOL_SPEED_AUTO);
  817. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  818. } else
  819. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  820. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  821. event = APE_EVENT_STATUS_STATE_UNLOAD;
  822. break;
  823. case RESET_KIND_SUSPEND:
  824. event = APE_EVENT_STATUS_STATE_SUSPEND;
  825. break;
  826. default:
  827. return;
  828. }
  829. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  830. tg3_ape_send_event(tp, event);
  831. }
  832. static void tg3_disable_ints(struct tg3 *tp)
  833. {
  834. int i;
  835. tw32(TG3PCI_MISC_HOST_CTRL,
  836. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  837. for (i = 0; i < tp->irq_max; i++)
  838. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  839. }
  840. static void tg3_enable_ints(struct tg3 *tp)
  841. {
  842. int i;
  843. tp->irq_sync = 0;
  844. wmb();
  845. tw32(TG3PCI_MISC_HOST_CTRL,
  846. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  847. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  848. for (i = 0; i < tp->irq_cnt; i++) {
  849. struct tg3_napi *tnapi = &tp->napi[i];
  850. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  851. if (tg3_flag(tp, 1SHOT_MSI))
  852. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  853. tp->coal_now |= tnapi->coal_now;
  854. }
  855. /* Force an initial interrupt */
  856. if (!tg3_flag(tp, TAGGED_STATUS) &&
  857. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  858. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  859. else
  860. tw32(HOSTCC_MODE, tp->coal_now);
  861. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  862. }
  863. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  864. {
  865. struct tg3 *tp = tnapi->tp;
  866. struct tg3_hw_status *sblk = tnapi->hw_status;
  867. unsigned int work_exists = 0;
  868. /* check for phy events */
  869. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  870. if (sblk->status & SD_STATUS_LINK_CHG)
  871. work_exists = 1;
  872. }
  873. /* check for TX work to do */
  874. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  875. work_exists = 1;
  876. /* check for RX work to do */
  877. if (tnapi->rx_rcb_prod_idx &&
  878. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  879. work_exists = 1;
  880. return work_exists;
  881. }
  882. /* tg3_int_reenable
  883. * similar to tg3_enable_ints, but it accurately determines whether there
  884. * is new work pending and can return without flushing the PIO write
  885. * which reenables interrupts
  886. */
  887. static void tg3_int_reenable(struct tg3_napi *tnapi)
  888. {
  889. struct tg3 *tp = tnapi->tp;
  890. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  891. mmiowb();
  892. /* When doing tagged status, this work check is unnecessary.
  893. * The last_tag we write above tells the chip which piece of
  894. * work we've completed.
  895. */
  896. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  897. tw32(HOSTCC_MODE, tp->coalesce_mode |
  898. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  899. }
  900. static void tg3_switch_clocks(struct tg3 *tp)
  901. {
  902. u32 clock_ctrl;
  903. u32 orig_clock_ctrl;
  904. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  905. return;
  906. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  907. orig_clock_ctrl = clock_ctrl;
  908. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  909. CLOCK_CTRL_CLKRUN_OENABLE |
  910. 0x1f);
  911. tp->pci_clock_ctrl = clock_ctrl;
  912. if (tg3_flag(tp, 5705_PLUS)) {
  913. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  914. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  915. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  916. }
  917. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  918. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  919. clock_ctrl |
  920. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  921. 40);
  922. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  923. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  924. 40);
  925. }
  926. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  927. }
  928. #define PHY_BUSY_LOOPS 5000
  929. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  930. u32 *val)
  931. {
  932. u32 frame_val;
  933. unsigned int loops;
  934. int ret;
  935. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  936. tw32_f(MAC_MI_MODE,
  937. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  938. udelay(80);
  939. }
  940. tg3_ape_lock(tp, tp->phy_ape_lock);
  941. *val = 0x0;
  942. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  943. MI_COM_PHY_ADDR_MASK);
  944. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  945. MI_COM_REG_ADDR_MASK);
  946. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  947. tw32_f(MAC_MI_COM, frame_val);
  948. loops = PHY_BUSY_LOOPS;
  949. while (loops != 0) {
  950. udelay(10);
  951. frame_val = tr32(MAC_MI_COM);
  952. if ((frame_val & MI_COM_BUSY) == 0) {
  953. udelay(5);
  954. frame_val = tr32(MAC_MI_COM);
  955. break;
  956. }
  957. loops -= 1;
  958. }
  959. ret = -EBUSY;
  960. if (loops != 0) {
  961. *val = frame_val & MI_COM_DATA_MASK;
  962. ret = 0;
  963. }
  964. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  965. tw32_f(MAC_MI_MODE, tp->mi_mode);
  966. udelay(80);
  967. }
  968. tg3_ape_unlock(tp, tp->phy_ape_lock);
  969. return ret;
  970. }
  971. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  972. {
  973. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  974. }
  975. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  976. u32 val)
  977. {
  978. u32 frame_val;
  979. unsigned int loops;
  980. int ret;
  981. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  982. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  983. return 0;
  984. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  985. tw32_f(MAC_MI_MODE,
  986. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  987. udelay(80);
  988. }
  989. tg3_ape_lock(tp, tp->phy_ape_lock);
  990. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  991. MI_COM_PHY_ADDR_MASK);
  992. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  993. MI_COM_REG_ADDR_MASK);
  994. frame_val |= (val & MI_COM_DATA_MASK);
  995. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  996. tw32_f(MAC_MI_COM, frame_val);
  997. loops = PHY_BUSY_LOOPS;
  998. while (loops != 0) {
  999. udelay(10);
  1000. frame_val = tr32(MAC_MI_COM);
  1001. if ((frame_val & MI_COM_BUSY) == 0) {
  1002. udelay(5);
  1003. frame_val = tr32(MAC_MI_COM);
  1004. break;
  1005. }
  1006. loops -= 1;
  1007. }
  1008. ret = -EBUSY;
  1009. if (loops != 0)
  1010. ret = 0;
  1011. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1012. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1013. udelay(80);
  1014. }
  1015. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1016. return ret;
  1017. }
  1018. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1019. {
  1020. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1021. }
  1022. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1023. {
  1024. int err;
  1025. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1026. if (err)
  1027. goto done;
  1028. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1029. if (err)
  1030. goto done;
  1031. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1032. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1033. if (err)
  1034. goto done;
  1035. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1036. done:
  1037. return err;
  1038. }
  1039. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1040. {
  1041. int err;
  1042. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1043. if (err)
  1044. goto done;
  1045. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1046. if (err)
  1047. goto done;
  1048. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1049. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1050. if (err)
  1051. goto done;
  1052. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1053. done:
  1054. return err;
  1055. }
  1056. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1057. {
  1058. int err;
  1059. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1060. if (!err)
  1061. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1062. return err;
  1063. }
  1064. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1065. {
  1066. int err;
  1067. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1068. if (!err)
  1069. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1070. return err;
  1071. }
  1072. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1073. {
  1074. int err;
  1075. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1076. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1077. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1078. if (!err)
  1079. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1080. return err;
  1081. }
  1082. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1083. {
  1084. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1085. set |= MII_TG3_AUXCTL_MISC_WREN;
  1086. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1087. }
  1088. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1089. {
  1090. u32 val;
  1091. int err;
  1092. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1093. if (err)
  1094. return err;
  1095. if (enable)
  1096. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1097. else
  1098. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1099. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1100. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1101. return err;
  1102. }
  1103. static int tg3_bmcr_reset(struct tg3 *tp)
  1104. {
  1105. u32 phy_control;
  1106. int limit, err;
  1107. /* OK, reset it, and poll the BMCR_RESET bit until it
  1108. * clears or we time out.
  1109. */
  1110. phy_control = BMCR_RESET;
  1111. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1112. if (err != 0)
  1113. return -EBUSY;
  1114. limit = 5000;
  1115. while (limit--) {
  1116. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1117. if (err != 0)
  1118. return -EBUSY;
  1119. if ((phy_control & BMCR_RESET) == 0) {
  1120. udelay(40);
  1121. break;
  1122. }
  1123. udelay(10);
  1124. }
  1125. if (limit < 0)
  1126. return -EBUSY;
  1127. return 0;
  1128. }
  1129. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1130. {
  1131. struct tg3 *tp = bp->priv;
  1132. u32 val;
  1133. spin_lock_bh(&tp->lock);
  1134. if (tg3_readphy(tp, reg, &val))
  1135. val = -EIO;
  1136. spin_unlock_bh(&tp->lock);
  1137. return val;
  1138. }
  1139. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1140. {
  1141. struct tg3 *tp = bp->priv;
  1142. u32 ret = 0;
  1143. spin_lock_bh(&tp->lock);
  1144. if (tg3_writephy(tp, reg, val))
  1145. ret = -EIO;
  1146. spin_unlock_bh(&tp->lock);
  1147. return ret;
  1148. }
  1149. static int tg3_mdio_reset(struct mii_bus *bp)
  1150. {
  1151. return 0;
  1152. }
  1153. static void tg3_mdio_config_5785(struct tg3 *tp)
  1154. {
  1155. u32 val;
  1156. struct phy_device *phydev;
  1157. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1158. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1159. case PHY_ID_BCM50610:
  1160. case PHY_ID_BCM50610M:
  1161. val = MAC_PHYCFG2_50610_LED_MODES;
  1162. break;
  1163. case PHY_ID_BCMAC131:
  1164. val = MAC_PHYCFG2_AC131_LED_MODES;
  1165. break;
  1166. case PHY_ID_RTL8211C:
  1167. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1168. break;
  1169. case PHY_ID_RTL8201E:
  1170. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1171. break;
  1172. default:
  1173. return;
  1174. }
  1175. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1176. tw32(MAC_PHYCFG2, val);
  1177. val = tr32(MAC_PHYCFG1);
  1178. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1179. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1180. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1181. tw32(MAC_PHYCFG1, val);
  1182. return;
  1183. }
  1184. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1185. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1186. MAC_PHYCFG2_FMODE_MASK_MASK |
  1187. MAC_PHYCFG2_GMODE_MASK_MASK |
  1188. MAC_PHYCFG2_ACT_MASK_MASK |
  1189. MAC_PHYCFG2_QUAL_MASK_MASK |
  1190. MAC_PHYCFG2_INBAND_ENABLE;
  1191. tw32(MAC_PHYCFG2, val);
  1192. val = tr32(MAC_PHYCFG1);
  1193. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1194. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1195. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1196. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1197. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1198. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1199. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1200. }
  1201. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1202. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1203. tw32(MAC_PHYCFG1, val);
  1204. val = tr32(MAC_EXT_RGMII_MODE);
  1205. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1206. MAC_RGMII_MODE_RX_QUALITY |
  1207. MAC_RGMII_MODE_RX_ACTIVITY |
  1208. MAC_RGMII_MODE_RX_ENG_DET |
  1209. MAC_RGMII_MODE_TX_ENABLE |
  1210. MAC_RGMII_MODE_TX_LOWPWR |
  1211. MAC_RGMII_MODE_TX_RESET);
  1212. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1213. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1214. val |= MAC_RGMII_MODE_RX_INT_B |
  1215. MAC_RGMII_MODE_RX_QUALITY |
  1216. MAC_RGMII_MODE_RX_ACTIVITY |
  1217. MAC_RGMII_MODE_RX_ENG_DET;
  1218. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1219. val |= MAC_RGMII_MODE_TX_ENABLE |
  1220. MAC_RGMII_MODE_TX_LOWPWR |
  1221. MAC_RGMII_MODE_TX_RESET;
  1222. }
  1223. tw32(MAC_EXT_RGMII_MODE, val);
  1224. }
  1225. static void tg3_mdio_start(struct tg3 *tp)
  1226. {
  1227. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1228. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1229. udelay(80);
  1230. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1231. tg3_asic_rev(tp) == ASIC_REV_5785)
  1232. tg3_mdio_config_5785(tp);
  1233. }
  1234. static int tg3_mdio_init(struct tg3 *tp)
  1235. {
  1236. int i;
  1237. u32 reg;
  1238. struct phy_device *phydev;
  1239. if (tg3_flag(tp, 5717_PLUS)) {
  1240. u32 is_serdes;
  1241. tp->phy_addr = tp->pci_fn + 1;
  1242. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1243. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1244. else
  1245. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1246. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1247. if (is_serdes)
  1248. tp->phy_addr += 7;
  1249. } else
  1250. tp->phy_addr = TG3_PHY_MII_ADDR;
  1251. tg3_mdio_start(tp);
  1252. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1253. return 0;
  1254. tp->mdio_bus = mdiobus_alloc();
  1255. if (tp->mdio_bus == NULL)
  1256. return -ENOMEM;
  1257. tp->mdio_bus->name = "tg3 mdio bus";
  1258. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1259. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1260. tp->mdio_bus->priv = tp;
  1261. tp->mdio_bus->parent = &tp->pdev->dev;
  1262. tp->mdio_bus->read = &tg3_mdio_read;
  1263. tp->mdio_bus->write = &tg3_mdio_write;
  1264. tp->mdio_bus->reset = &tg3_mdio_reset;
  1265. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1266. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1267. for (i = 0; i < PHY_MAX_ADDR; i++)
  1268. tp->mdio_bus->irq[i] = PHY_POLL;
  1269. /* The bus registration will look for all the PHYs on the mdio bus.
  1270. * Unfortunately, it does not ensure the PHY is powered up before
  1271. * accessing the PHY ID registers. A chip reset is the
  1272. * quickest way to bring the device back to an operational state..
  1273. */
  1274. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1275. tg3_bmcr_reset(tp);
  1276. i = mdiobus_register(tp->mdio_bus);
  1277. if (i) {
  1278. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1279. mdiobus_free(tp->mdio_bus);
  1280. return i;
  1281. }
  1282. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1283. if (!phydev || !phydev->drv) {
  1284. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1285. mdiobus_unregister(tp->mdio_bus);
  1286. mdiobus_free(tp->mdio_bus);
  1287. return -ENODEV;
  1288. }
  1289. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1290. case PHY_ID_BCM57780:
  1291. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1292. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1293. break;
  1294. case PHY_ID_BCM50610:
  1295. case PHY_ID_BCM50610M:
  1296. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1297. PHY_BRCM_RX_REFCLK_UNUSED |
  1298. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1299. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1300. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1301. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1302. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1303. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1304. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1305. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1306. /* fallthru */
  1307. case PHY_ID_RTL8211C:
  1308. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1309. break;
  1310. case PHY_ID_RTL8201E:
  1311. case PHY_ID_BCMAC131:
  1312. phydev->interface = PHY_INTERFACE_MODE_MII;
  1313. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1314. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1315. break;
  1316. }
  1317. tg3_flag_set(tp, MDIOBUS_INITED);
  1318. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1319. tg3_mdio_config_5785(tp);
  1320. return 0;
  1321. }
  1322. static void tg3_mdio_fini(struct tg3 *tp)
  1323. {
  1324. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1325. tg3_flag_clear(tp, MDIOBUS_INITED);
  1326. mdiobus_unregister(tp->mdio_bus);
  1327. mdiobus_free(tp->mdio_bus);
  1328. }
  1329. }
  1330. /* tp->lock is held. */
  1331. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1332. {
  1333. u32 val;
  1334. val = tr32(GRC_RX_CPU_EVENT);
  1335. val |= GRC_RX_CPU_DRIVER_EVENT;
  1336. tw32_f(GRC_RX_CPU_EVENT, val);
  1337. tp->last_event_jiffies = jiffies;
  1338. }
  1339. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1340. /* tp->lock is held. */
  1341. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1342. {
  1343. int i;
  1344. unsigned int delay_cnt;
  1345. long time_remain;
  1346. /* If enough time has passed, no wait is necessary. */
  1347. time_remain = (long)(tp->last_event_jiffies + 1 +
  1348. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1349. (long)jiffies;
  1350. if (time_remain < 0)
  1351. return;
  1352. /* Check if we can shorten the wait time. */
  1353. delay_cnt = jiffies_to_usecs(time_remain);
  1354. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1355. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1356. delay_cnt = (delay_cnt >> 3) + 1;
  1357. for (i = 0; i < delay_cnt; i++) {
  1358. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1359. break;
  1360. udelay(8);
  1361. }
  1362. }
  1363. /* tp->lock is held. */
  1364. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1365. {
  1366. u32 reg, val;
  1367. val = 0;
  1368. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1369. val = reg << 16;
  1370. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1371. val |= (reg & 0xffff);
  1372. *data++ = val;
  1373. val = 0;
  1374. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1375. val = reg << 16;
  1376. if (!tg3_readphy(tp, MII_LPA, &reg))
  1377. val |= (reg & 0xffff);
  1378. *data++ = val;
  1379. val = 0;
  1380. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1381. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1382. val = reg << 16;
  1383. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1384. val |= (reg & 0xffff);
  1385. }
  1386. *data++ = val;
  1387. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1388. val = reg << 16;
  1389. else
  1390. val = 0;
  1391. *data++ = val;
  1392. }
  1393. /* tp->lock is held. */
  1394. static void tg3_ump_link_report(struct tg3 *tp)
  1395. {
  1396. u32 data[4];
  1397. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1398. return;
  1399. tg3_phy_gather_ump_data(tp, data);
  1400. tg3_wait_for_event_ack(tp);
  1401. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1404. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1405. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1406. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1407. tg3_generate_fw_event(tp);
  1408. }
  1409. /* tp->lock is held. */
  1410. static void tg3_stop_fw(struct tg3 *tp)
  1411. {
  1412. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1413. /* Wait for RX cpu to ACK the previous event. */
  1414. tg3_wait_for_event_ack(tp);
  1415. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1416. tg3_generate_fw_event(tp);
  1417. /* Wait for RX cpu to ACK this event. */
  1418. tg3_wait_for_event_ack(tp);
  1419. }
  1420. }
  1421. /* tp->lock is held. */
  1422. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1423. {
  1424. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1425. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1426. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1427. switch (kind) {
  1428. case RESET_KIND_INIT:
  1429. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1430. DRV_STATE_START);
  1431. break;
  1432. case RESET_KIND_SHUTDOWN:
  1433. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1434. DRV_STATE_UNLOAD);
  1435. break;
  1436. case RESET_KIND_SUSPEND:
  1437. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1438. DRV_STATE_SUSPEND);
  1439. break;
  1440. default:
  1441. break;
  1442. }
  1443. }
  1444. if (kind == RESET_KIND_INIT ||
  1445. kind == RESET_KIND_SUSPEND)
  1446. tg3_ape_driver_state_change(tp, kind);
  1447. }
  1448. /* tp->lock is held. */
  1449. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1450. {
  1451. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1452. switch (kind) {
  1453. case RESET_KIND_INIT:
  1454. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1455. DRV_STATE_START_DONE);
  1456. break;
  1457. case RESET_KIND_SHUTDOWN:
  1458. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1459. DRV_STATE_UNLOAD_DONE);
  1460. break;
  1461. default:
  1462. break;
  1463. }
  1464. }
  1465. if (kind == RESET_KIND_SHUTDOWN)
  1466. tg3_ape_driver_state_change(tp, kind);
  1467. }
  1468. /* tp->lock is held. */
  1469. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1470. {
  1471. if (tg3_flag(tp, ENABLE_ASF)) {
  1472. switch (kind) {
  1473. case RESET_KIND_INIT:
  1474. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1475. DRV_STATE_START);
  1476. break;
  1477. case RESET_KIND_SHUTDOWN:
  1478. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1479. DRV_STATE_UNLOAD);
  1480. break;
  1481. case RESET_KIND_SUSPEND:
  1482. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1483. DRV_STATE_SUSPEND);
  1484. break;
  1485. default:
  1486. break;
  1487. }
  1488. }
  1489. }
  1490. static int tg3_poll_fw(struct tg3 *tp)
  1491. {
  1492. int i;
  1493. u32 val;
  1494. if (tg3_flag(tp, IS_SSB_CORE)) {
  1495. /* We don't use firmware. */
  1496. return 0;
  1497. }
  1498. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1499. /* Wait up to 20ms for init done. */
  1500. for (i = 0; i < 200; i++) {
  1501. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1502. return 0;
  1503. udelay(100);
  1504. }
  1505. return -ENODEV;
  1506. }
  1507. /* Wait for firmware initialization to complete. */
  1508. for (i = 0; i < 100000; i++) {
  1509. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1510. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1511. break;
  1512. udelay(10);
  1513. }
  1514. /* Chip might not be fitted with firmware. Some Sun onboard
  1515. * parts are configured like that. So don't signal the timeout
  1516. * of the above loop as an error, but do report the lack of
  1517. * running firmware once.
  1518. */
  1519. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1520. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1521. netdev_info(tp->dev, "No firmware running\n");
  1522. }
  1523. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1524. /* The 57765 A0 needs a little more
  1525. * time to do some important work.
  1526. */
  1527. mdelay(10);
  1528. }
  1529. return 0;
  1530. }
  1531. static void tg3_link_report(struct tg3 *tp)
  1532. {
  1533. if (!netif_carrier_ok(tp->dev)) {
  1534. netif_info(tp, link, tp->dev, "Link is down\n");
  1535. tg3_ump_link_report(tp);
  1536. } else if (netif_msg_link(tp)) {
  1537. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1538. (tp->link_config.active_speed == SPEED_1000 ?
  1539. 1000 :
  1540. (tp->link_config.active_speed == SPEED_100 ?
  1541. 100 : 10)),
  1542. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1543. "full" : "half"));
  1544. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1545. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1546. "on" : "off",
  1547. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1548. "on" : "off");
  1549. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1550. netdev_info(tp->dev, "EEE is %s\n",
  1551. tp->setlpicnt ? "enabled" : "disabled");
  1552. tg3_ump_link_report(tp);
  1553. }
  1554. tp->link_up = netif_carrier_ok(tp->dev);
  1555. }
  1556. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1557. {
  1558. u16 miireg;
  1559. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1560. miireg = ADVERTISE_1000XPAUSE;
  1561. else if (flow_ctrl & FLOW_CTRL_TX)
  1562. miireg = ADVERTISE_1000XPSE_ASYM;
  1563. else if (flow_ctrl & FLOW_CTRL_RX)
  1564. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1565. else
  1566. miireg = 0;
  1567. return miireg;
  1568. }
  1569. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1570. {
  1571. u8 cap = 0;
  1572. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1573. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1574. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1575. if (lcladv & ADVERTISE_1000XPAUSE)
  1576. cap = FLOW_CTRL_RX;
  1577. if (rmtadv & ADVERTISE_1000XPAUSE)
  1578. cap = FLOW_CTRL_TX;
  1579. }
  1580. return cap;
  1581. }
  1582. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1583. {
  1584. u8 autoneg;
  1585. u8 flowctrl = 0;
  1586. u32 old_rx_mode = tp->rx_mode;
  1587. u32 old_tx_mode = tp->tx_mode;
  1588. if (tg3_flag(tp, USE_PHYLIB))
  1589. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1590. else
  1591. autoneg = tp->link_config.autoneg;
  1592. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1593. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1594. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1595. else
  1596. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1597. } else
  1598. flowctrl = tp->link_config.flowctrl;
  1599. tp->link_config.active_flowctrl = flowctrl;
  1600. if (flowctrl & FLOW_CTRL_RX)
  1601. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1602. else
  1603. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1604. if (old_rx_mode != tp->rx_mode)
  1605. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1606. if (flowctrl & FLOW_CTRL_TX)
  1607. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1608. else
  1609. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1610. if (old_tx_mode != tp->tx_mode)
  1611. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1612. }
  1613. static void tg3_adjust_link(struct net_device *dev)
  1614. {
  1615. u8 oldflowctrl, linkmesg = 0;
  1616. u32 mac_mode, lcl_adv, rmt_adv;
  1617. struct tg3 *tp = netdev_priv(dev);
  1618. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1619. spin_lock_bh(&tp->lock);
  1620. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1621. MAC_MODE_HALF_DUPLEX);
  1622. oldflowctrl = tp->link_config.active_flowctrl;
  1623. if (phydev->link) {
  1624. lcl_adv = 0;
  1625. rmt_adv = 0;
  1626. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1627. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1628. else if (phydev->speed == SPEED_1000 ||
  1629. tg3_asic_rev(tp) != ASIC_REV_5785)
  1630. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1631. else
  1632. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1633. if (phydev->duplex == DUPLEX_HALF)
  1634. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1635. else {
  1636. lcl_adv = mii_advertise_flowctrl(
  1637. tp->link_config.flowctrl);
  1638. if (phydev->pause)
  1639. rmt_adv = LPA_PAUSE_CAP;
  1640. if (phydev->asym_pause)
  1641. rmt_adv |= LPA_PAUSE_ASYM;
  1642. }
  1643. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1644. } else
  1645. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1646. if (mac_mode != tp->mac_mode) {
  1647. tp->mac_mode = mac_mode;
  1648. tw32_f(MAC_MODE, tp->mac_mode);
  1649. udelay(40);
  1650. }
  1651. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1652. if (phydev->speed == SPEED_10)
  1653. tw32(MAC_MI_STAT,
  1654. MAC_MI_STAT_10MBPS_MODE |
  1655. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1656. else
  1657. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1658. }
  1659. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1660. tw32(MAC_TX_LENGTHS,
  1661. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1662. (6 << TX_LENGTHS_IPG_SHIFT) |
  1663. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1664. else
  1665. tw32(MAC_TX_LENGTHS,
  1666. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1667. (6 << TX_LENGTHS_IPG_SHIFT) |
  1668. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1669. if (phydev->link != tp->old_link ||
  1670. phydev->speed != tp->link_config.active_speed ||
  1671. phydev->duplex != tp->link_config.active_duplex ||
  1672. oldflowctrl != tp->link_config.active_flowctrl)
  1673. linkmesg = 1;
  1674. tp->old_link = phydev->link;
  1675. tp->link_config.active_speed = phydev->speed;
  1676. tp->link_config.active_duplex = phydev->duplex;
  1677. spin_unlock_bh(&tp->lock);
  1678. if (linkmesg)
  1679. tg3_link_report(tp);
  1680. }
  1681. static int tg3_phy_init(struct tg3 *tp)
  1682. {
  1683. struct phy_device *phydev;
  1684. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1685. return 0;
  1686. /* Bring the PHY back to a known state. */
  1687. tg3_bmcr_reset(tp);
  1688. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1689. /* Attach the MAC to the PHY. */
  1690. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1691. tg3_adjust_link, phydev->interface);
  1692. if (IS_ERR(phydev)) {
  1693. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1694. return PTR_ERR(phydev);
  1695. }
  1696. /* Mask with MAC supported features. */
  1697. switch (phydev->interface) {
  1698. case PHY_INTERFACE_MODE_GMII:
  1699. case PHY_INTERFACE_MODE_RGMII:
  1700. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1701. phydev->supported &= (PHY_GBIT_FEATURES |
  1702. SUPPORTED_Pause |
  1703. SUPPORTED_Asym_Pause);
  1704. break;
  1705. }
  1706. /* fallthru */
  1707. case PHY_INTERFACE_MODE_MII:
  1708. phydev->supported &= (PHY_BASIC_FEATURES |
  1709. SUPPORTED_Pause |
  1710. SUPPORTED_Asym_Pause);
  1711. break;
  1712. default:
  1713. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1714. return -EINVAL;
  1715. }
  1716. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1717. phydev->advertising = phydev->supported;
  1718. return 0;
  1719. }
  1720. static void tg3_phy_start(struct tg3 *tp)
  1721. {
  1722. struct phy_device *phydev;
  1723. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1724. return;
  1725. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1726. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1727. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1728. phydev->speed = tp->link_config.speed;
  1729. phydev->duplex = tp->link_config.duplex;
  1730. phydev->autoneg = tp->link_config.autoneg;
  1731. phydev->advertising = tp->link_config.advertising;
  1732. }
  1733. phy_start(phydev);
  1734. phy_start_aneg(phydev);
  1735. }
  1736. static void tg3_phy_stop(struct tg3 *tp)
  1737. {
  1738. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1739. return;
  1740. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1741. }
  1742. static void tg3_phy_fini(struct tg3 *tp)
  1743. {
  1744. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1745. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1746. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1747. }
  1748. }
  1749. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1750. {
  1751. int err;
  1752. u32 val;
  1753. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1754. return 0;
  1755. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1756. /* Cannot do read-modify-write on 5401 */
  1757. err = tg3_phy_auxctl_write(tp,
  1758. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1759. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1760. 0x4c20);
  1761. goto done;
  1762. }
  1763. err = tg3_phy_auxctl_read(tp,
  1764. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1765. if (err)
  1766. return err;
  1767. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1768. err = tg3_phy_auxctl_write(tp,
  1769. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1770. done:
  1771. return err;
  1772. }
  1773. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1774. {
  1775. u32 phytest;
  1776. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1777. u32 phy;
  1778. tg3_writephy(tp, MII_TG3_FET_TEST,
  1779. phytest | MII_TG3_FET_SHADOW_EN);
  1780. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1781. if (enable)
  1782. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1783. else
  1784. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1785. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1786. }
  1787. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1788. }
  1789. }
  1790. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1791. {
  1792. u32 reg;
  1793. if (!tg3_flag(tp, 5705_PLUS) ||
  1794. (tg3_flag(tp, 5717_PLUS) &&
  1795. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1796. return;
  1797. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1798. tg3_phy_fet_toggle_apd(tp, enable);
  1799. return;
  1800. }
  1801. reg = MII_TG3_MISC_SHDW_WREN |
  1802. MII_TG3_MISC_SHDW_SCR5_SEL |
  1803. MII_TG3_MISC_SHDW_SCR5_LPED |
  1804. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1805. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1806. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1807. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1808. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1809. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1810. reg = MII_TG3_MISC_SHDW_WREN |
  1811. MII_TG3_MISC_SHDW_APD_SEL |
  1812. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1813. if (enable)
  1814. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1815. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1816. }
  1817. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1818. {
  1819. u32 phy;
  1820. if (!tg3_flag(tp, 5705_PLUS) ||
  1821. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1822. return;
  1823. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1824. u32 ephy;
  1825. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1826. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1827. tg3_writephy(tp, MII_TG3_FET_TEST,
  1828. ephy | MII_TG3_FET_SHADOW_EN);
  1829. if (!tg3_readphy(tp, reg, &phy)) {
  1830. if (enable)
  1831. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1832. else
  1833. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1834. tg3_writephy(tp, reg, phy);
  1835. }
  1836. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1837. }
  1838. } else {
  1839. int ret;
  1840. ret = tg3_phy_auxctl_read(tp,
  1841. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1842. if (!ret) {
  1843. if (enable)
  1844. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1845. else
  1846. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1847. tg3_phy_auxctl_write(tp,
  1848. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1849. }
  1850. }
  1851. }
  1852. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1853. {
  1854. int ret;
  1855. u32 val;
  1856. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1857. return;
  1858. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1859. if (!ret)
  1860. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1861. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1862. }
  1863. static void tg3_phy_apply_otp(struct tg3 *tp)
  1864. {
  1865. u32 otp, phy;
  1866. if (!tp->phy_otp)
  1867. return;
  1868. otp = tp->phy_otp;
  1869. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1870. return;
  1871. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1872. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1873. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1874. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1875. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1876. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1877. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1878. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1879. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1880. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1881. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1882. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1883. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1884. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1885. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1886. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1887. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1888. }
  1889. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1890. {
  1891. u32 val;
  1892. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1893. return;
  1894. tp->setlpicnt = 0;
  1895. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1896. current_link_up == 1 &&
  1897. tp->link_config.active_duplex == DUPLEX_FULL &&
  1898. (tp->link_config.active_speed == SPEED_100 ||
  1899. tp->link_config.active_speed == SPEED_1000)) {
  1900. u32 eeectl;
  1901. if (tp->link_config.active_speed == SPEED_1000)
  1902. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1903. else
  1904. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1905. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1906. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1907. TG3_CL45_D7_EEERES_STAT, &val);
  1908. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1909. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1910. tp->setlpicnt = 2;
  1911. }
  1912. if (!tp->setlpicnt) {
  1913. if (current_link_up == 1 &&
  1914. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1915. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1916. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1917. }
  1918. val = tr32(TG3_CPMU_EEE_MODE);
  1919. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1920. }
  1921. }
  1922. static void tg3_phy_eee_enable(struct tg3 *tp)
  1923. {
  1924. u32 val;
  1925. if (tp->link_config.active_speed == SPEED_1000 &&
  1926. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1927. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1928. tg3_flag(tp, 57765_CLASS)) &&
  1929. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1930. val = MII_TG3_DSP_TAP26_ALNOKO |
  1931. MII_TG3_DSP_TAP26_RMRXSTO;
  1932. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1933. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1934. }
  1935. val = tr32(TG3_CPMU_EEE_MODE);
  1936. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1937. }
  1938. static int tg3_wait_macro_done(struct tg3 *tp)
  1939. {
  1940. int limit = 100;
  1941. while (limit--) {
  1942. u32 tmp32;
  1943. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1944. if ((tmp32 & 0x1000) == 0)
  1945. break;
  1946. }
  1947. }
  1948. if (limit < 0)
  1949. return -EBUSY;
  1950. return 0;
  1951. }
  1952. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1953. {
  1954. static const u32 test_pat[4][6] = {
  1955. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1956. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1957. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1958. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1959. };
  1960. int chan;
  1961. for (chan = 0; chan < 4; chan++) {
  1962. int i;
  1963. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1964. (chan * 0x2000) | 0x0200);
  1965. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1966. for (i = 0; i < 6; i++)
  1967. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1968. test_pat[chan][i]);
  1969. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1970. if (tg3_wait_macro_done(tp)) {
  1971. *resetp = 1;
  1972. return -EBUSY;
  1973. }
  1974. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1975. (chan * 0x2000) | 0x0200);
  1976. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1977. if (tg3_wait_macro_done(tp)) {
  1978. *resetp = 1;
  1979. return -EBUSY;
  1980. }
  1981. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1982. if (tg3_wait_macro_done(tp)) {
  1983. *resetp = 1;
  1984. return -EBUSY;
  1985. }
  1986. for (i = 0; i < 6; i += 2) {
  1987. u32 low, high;
  1988. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1989. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1990. tg3_wait_macro_done(tp)) {
  1991. *resetp = 1;
  1992. return -EBUSY;
  1993. }
  1994. low &= 0x7fff;
  1995. high &= 0x000f;
  1996. if (low != test_pat[chan][i] ||
  1997. high != test_pat[chan][i+1]) {
  1998. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1999. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2000. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2001. return -EBUSY;
  2002. }
  2003. }
  2004. }
  2005. return 0;
  2006. }
  2007. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2008. {
  2009. int chan;
  2010. for (chan = 0; chan < 4; chan++) {
  2011. int i;
  2012. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2013. (chan * 0x2000) | 0x0200);
  2014. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2015. for (i = 0; i < 6; i++)
  2016. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2017. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2018. if (tg3_wait_macro_done(tp))
  2019. return -EBUSY;
  2020. }
  2021. return 0;
  2022. }
  2023. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2024. {
  2025. u32 reg32, phy9_orig;
  2026. int retries, do_phy_reset, err;
  2027. retries = 10;
  2028. do_phy_reset = 1;
  2029. do {
  2030. if (do_phy_reset) {
  2031. err = tg3_bmcr_reset(tp);
  2032. if (err)
  2033. return err;
  2034. do_phy_reset = 0;
  2035. }
  2036. /* Disable transmitter and interrupt. */
  2037. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2038. continue;
  2039. reg32 |= 0x3000;
  2040. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2041. /* Set full-duplex, 1000 mbps. */
  2042. tg3_writephy(tp, MII_BMCR,
  2043. BMCR_FULLDPLX | BMCR_SPEED1000);
  2044. /* Set to master mode. */
  2045. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2046. continue;
  2047. tg3_writephy(tp, MII_CTRL1000,
  2048. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2049. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2050. if (err)
  2051. return err;
  2052. /* Block the PHY control access. */
  2053. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2054. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2055. if (!err)
  2056. break;
  2057. } while (--retries);
  2058. err = tg3_phy_reset_chanpat(tp);
  2059. if (err)
  2060. return err;
  2061. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2062. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2063. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2064. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2065. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2066. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2067. reg32 &= ~0x3000;
  2068. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2069. } else if (!err)
  2070. err = -EBUSY;
  2071. return err;
  2072. }
  2073. static void tg3_carrier_off(struct tg3 *tp)
  2074. {
  2075. netif_carrier_off(tp->dev);
  2076. tp->link_up = false;
  2077. }
  2078. /* This will reset the tigon3 PHY if there is no valid
  2079. * link unless the FORCE argument is non-zero.
  2080. */
  2081. static int tg3_phy_reset(struct tg3 *tp)
  2082. {
  2083. u32 val, cpmuctrl;
  2084. int err;
  2085. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2086. val = tr32(GRC_MISC_CFG);
  2087. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2088. udelay(40);
  2089. }
  2090. err = tg3_readphy(tp, MII_BMSR, &val);
  2091. err |= tg3_readphy(tp, MII_BMSR, &val);
  2092. if (err != 0)
  2093. return -EBUSY;
  2094. if (netif_running(tp->dev) && tp->link_up) {
  2095. netif_carrier_off(tp->dev);
  2096. tg3_link_report(tp);
  2097. }
  2098. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2099. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2100. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2101. err = tg3_phy_reset_5703_4_5(tp);
  2102. if (err)
  2103. return err;
  2104. goto out;
  2105. }
  2106. cpmuctrl = 0;
  2107. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2108. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2109. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2110. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2111. tw32(TG3_CPMU_CTRL,
  2112. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2113. }
  2114. err = tg3_bmcr_reset(tp);
  2115. if (err)
  2116. return err;
  2117. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2118. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2119. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2120. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2121. }
  2122. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2123. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2124. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2125. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2126. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2127. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2128. udelay(40);
  2129. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2130. }
  2131. }
  2132. if (tg3_flag(tp, 5717_PLUS) &&
  2133. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2134. return 0;
  2135. tg3_phy_apply_otp(tp);
  2136. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2137. tg3_phy_toggle_apd(tp, true);
  2138. else
  2139. tg3_phy_toggle_apd(tp, false);
  2140. out:
  2141. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2142. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2143. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2144. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2145. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2146. }
  2147. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2148. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2149. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2150. }
  2151. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2152. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2153. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2154. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2155. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2156. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2157. }
  2158. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2159. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2160. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2161. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2162. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2163. tg3_writephy(tp, MII_TG3_TEST1,
  2164. MII_TG3_TEST1_TRIM_EN | 0x4);
  2165. } else
  2166. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2167. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2168. }
  2169. }
  2170. /* Set Extended packet length bit (bit 14) on all chips that */
  2171. /* support jumbo frames */
  2172. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2173. /* Cannot do read-modify-write on 5401 */
  2174. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2175. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2176. /* Set bit 14 with read-modify-write to preserve other bits */
  2177. err = tg3_phy_auxctl_read(tp,
  2178. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2179. if (!err)
  2180. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2181. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2182. }
  2183. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2184. * jumbo frames transmission.
  2185. */
  2186. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2187. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2188. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2189. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2190. }
  2191. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2192. /* adjust output voltage */
  2193. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2194. }
  2195. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2196. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2197. tg3_phy_toggle_automdix(tp, 1);
  2198. tg3_phy_set_wirespeed(tp);
  2199. return 0;
  2200. }
  2201. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2202. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2203. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2204. TG3_GPIO_MSG_NEED_VAUX)
  2205. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2206. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2207. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2208. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2209. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2210. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2211. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2212. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2213. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2214. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2215. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2216. {
  2217. u32 status, shift;
  2218. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2219. tg3_asic_rev(tp) == ASIC_REV_5719)
  2220. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2221. else
  2222. status = tr32(TG3_CPMU_DRV_STATUS);
  2223. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2224. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2225. status |= (newstat << shift);
  2226. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2227. tg3_asic_rev(tp) == ASIC_REV_5719)
  2228. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2229. else
  2230. tw32(TG3_CPMU_DRV_STATUS, status);
  2231. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2232. }
  2233. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2234. {
  2235. if (!tg3_flag(tp, IS_NIC))
  2236. return 0;
  2237. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2238. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2239. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2240. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2241. return -EIO;
  2242. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2243. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2244. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2245. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2246. } else {
  2247. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2248. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2249. }
  2250. return 0;
  2251. }
  2252. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2253. {
  2254. u32 grc_local_ctrl;
  2255. if (!tg3_flag(tp, IS_NIC) ||
  2256. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2257. tg3_asic_rev(tp) == ASIC_REV_5701)
  2258. return;
  2259. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2260. tw32_wait_f(GRC_LOCAL_CTRL,
  2261. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2262. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2263. tw32_wait_f(GRC_LOCAL_CTRL,
  2264. grc_local_ctrl,
  2265. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2266. tw32_wait_f(GRC_LOCAL_CTRL,
  2267. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2268. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2269. }
  2270. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2271. {
  2272. if (!tg3_flag(tp, IS_NIC))
  2273. return;
  2274. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2275. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2276. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2277. (GRC_LCLCTRL_GPIO_OE0 |
  2278. GRC_LCLCTRL_GPIO_OE1 |
  2279. GRC_LCLCTRL_GPIO_OE2 |
  2280. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2281. GRC_LCLCTRL_GPIO_OUTPUT1),
  2282. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2283. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2284. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2285. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2286. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2287. GRC_LCLCTRL_GPIO_OE1 |
  2288. GRC_LCLCTRL_GPIO_OE2 |
  2289. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2290. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2291. tp->grc_local_ctrl;
  2292. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2293. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2294. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2295. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2296. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2297. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2298. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2299. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2300. } else {
  2301. u32 no_gpio2;
  2302. u32 grc_local_ctrl = 0;
  2303. /* Workaround to prevent overdrawing Amps. */
  2304. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2305. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2306. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2307. grc_local_ctrl,
  2308. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2309. }
  2310. /* On 5753 and variants, GPIO2 cannot be used. */
  2311. no_gpio2 = tp->nic_sram_data_cfg &
  2312. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2313. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2314. GRC_LCLCTRL_GPIO_OE1 |
  2315. GRC_LCLCTRL_GPIO_OE2 |
  2316. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2317. GRC_LCLCTRL_GPIO_OUTPUT2;
  2318. if (no_gpio2) {
  2319. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2320. GRC_LCLCTRL_GPIO_OUTPUT2);
  2321. }
  2322. tw32_wait_f(GRC_LOCAL_CTRL,
  2323. tp->grc_local_ctrl | grc_local_ctrl,
  2324. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2325. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2326. tw32_wait_f(GRC_LOCAL_CTRL,
  2327. tp->grc_local_ctrl | grc_local_ctrl,
  2328. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2329. if (!no_gpio2) {
  2330. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2331. tw32_wait_f(GRC_LOCAL_CTRL,
  2332. tp->grc_local_ctrl | grc_local_ctrl,
  2333. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2334. }
  2335. }
  2336. }
  2337. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2338. {
  2339. u32 msg = 0;
  2340. /* Serialize power state transitions */
  2341. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2342. return;
  2343. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2344. msg = TG3_GPIO_MSG_NEED_VAUX;
  2345. msg = tg3_set_function_status(tp, msg);
  2346. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2347. goto done;
  2348. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2349. tg3_pwrsrc_switch_to_vaux(tp);
  2350. else
  2351. tg3_pwrsrc_die_with_vmain(tp);
  2352. done:
  2353. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2354. }
  2355. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2356. {
  2357. bool need_vaux = false;
  2358. /* The GPIOs do something completely different on 57765. */
  2359. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2360. return;
  2361. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2362. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2363. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2364. tg3_frob_aux_power_5717(tp, include_wol ?
  2365. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2366. return;
  2367. }
  2368. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2369. struct net_device *dev_peer;
  2370. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2371. /* remove_one() may have been run on the peer. */
  2372. if (dev_peer) {
  2373. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2374. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2375. return;
  2376. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2377. tg3_flag(tp_peer, ENABLE_ASF))
  2378. need_vaux = true;
  2379. }
  2380. }
  2381. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2382. tg3_flag(tp, ENABLE_ASF))
  2383. need_vaux = true;
  2384. if (need_vaux)
  2385. tg3_pwrsrc_switch_to_vaux(tp);
  2386. else
  2387. tg3_pwrsrc_die_with_vmain(tp);
  2388. }
  2389. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2390. {
  2391. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2392. return 1;
  2393. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2394. if (speed != SPEED_10)
  2395. return 1;
  2396. } else if (speed == SPEED_10)
  2397. return 1;
  2398. return 0;
  2399. }
  2400. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2401. {
  2402. u32 val;
  2403. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2404. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2405. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2406. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2407. sg_dig_ctrl |=
  2408. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2409. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2410. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2411. }
  2412. return;
  2413. }
  2414. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2415. tg3_bmcr_reset(tp);
  2416. val = tr32(GRC_MISC_CFG);
  2417. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2418. udelay(40);
  2419. return;
  2420. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2421. u32 phytest;
  2422. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2423. u32 phy;
  2424. tg3_writephy(tp, MII_ADVERTISE, 0);
  2425. tg3_writephy(tp, MII_BMCR,
  2426. BMCR_ANENABLE | BMCR_ANRESTART);
  2427. tg3_writephy(tp, MII_TG3_FET_TEST,
  2428. phytest | MII_TG3_FET_SHADOW_EN);
  2429. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2430. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2431. tg3_writephy(tp,
  2432. MII_TG3_FET_SHDW_AUXMODE4,
  2433. phy);
  2434. }
  2435. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2436. }
  2437. return;
  2438. } else if (do_low_power) {
  2439. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2440. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2441. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2442. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2443. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2444. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2445. }
  2446. /* The PHY should not be powered down on some chips because
  2447. * of bugs.
  2448. */
  2449. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2450. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2451. (tg3_asic_rev(tp) == ASIC_REV_5780 &&
  2452. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2453. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  2454. !tp->pci_fn))
  2455. return;
  2456. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2457. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2458. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2459. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2460. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2461. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2462. }
  2463. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2464. }
  2465. /* tp->lock is held. */
  2466. static int tg3_nvram_lock(struct tg3 *tp)
  2467. {
  2468. if (tg3_flag(tp, NVRAM)) {
  2469. int i;
  2470. if (tp->nvram_lock_cnt == 0) {
  2471. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2472. for (i = 0; i < 8000; i++) {
  2473. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2474. break;
  2475. udelay(20);
  2476. }
  2477. if (i == 8000) {
  2478. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2479. return -ENODEV;
  2480. }
  2481. }
  2482. tp->nvram_lock_cnt++;
  2483. }
  2484. return 0;
  2485. }
  2486. /* tp->lock is held. */
  2487. static void tg3_nvram_unlock(struct tg3 *tp)
  2488. {
  2489. if (tg3_flag(tp, NVRAM)) {
  2490. if (tp->nvram_lock_cnt > 0)
  2491. tp->nvram_lock_cnt--;
  2492. if (tp->nvram_lock_cnt == 0)
  2493. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2494. }
  2495. }
  2496. /* tp->lock is held. */
  2497. static void tg3_enable_nvram_access(struct tg3 *tp)
  2498. {
  2499. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2500. u32 nvaccess = tr32(NVRAM_ACCESS);
  2501. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2502. }
  2503. }
  2504. /* tp->lock is held. */
  2505. static void tg3_disable_nvram_access(struct tg3 *tp)
  2506. {
  2507. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2508. u32 nvaccess = tr32(NVRAM_ACCESS);
  2509. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2510. }
  2511. }
  2512. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2513. u32 offset, u32 *val)
  2514. {
  2515. u32 tmp;
  2516. int i;
  2517. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2518. return -EINVAL;
  2519. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2520. EEPROM_ADDR_DEVID_MASK |
  2521. EEPROM_ADDR_READ);
  2522. tw32(GRC_EEPROM_ADDR,
  2523. tmp |
  2524. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2525. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2526. EEPROM_ADDR_ADDR_MASK) |
  2527. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2528. for (i = 0; i < 1000; i++) {
  2529. tmp = tr32(GRC_EEPROM_ADDR);
  2530. if (tmp & EEPROM_ADDR_COMPLETE)
  2531. break;
  2532. msleep(1);
  2533. }
  2534. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2535. return -EBUSY;
  2536. tmp = tr32(GRC_EEPROM_DATA);
  2537. /*
  2538. * The data will always be opposite the native endian
  2539. * format. Perform a blind byteswap to compensate.
  2540. */
  2541. *val = swab32(tmp);
  2542. return 0;
  2543. }
  2544. #define NVRAM_CMD_TIMEOUT 10000
  2545. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2546. {
  2547. int i;
  2548. tw32(NVRAM_CMD, nvram_cmd);
  2549. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2550. udelay(10);
  2551. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2552. udelay(10);
  2553. break;
  2554. }
  2555. }
  2556. if (i == NVRAM_CMD_TIMEOUT)
  2557. return -EBUSY;
  2558. return 0;
  2559. }
  2560. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2561. {
  2562. if (tg3_flag(tp, NVRAM) &&
  2563. tg3_flag(tp, NVRAM_BUFFERED) &&
  2564. tg3_flag(tp, FLASH) &&
  2565. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2566. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2567. addr = ((addr / tp->nvram_pagesize) <<
  2568. ATMEL_AT45DB0X1B_PAGE_POS) +
  2569. (addr % tp->nvram_pagesize);
  2570. return addr;
  2571. }
  2572. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2573. {
  2574. if (tg3_flag(tp, NVRAM) &&
  2575. tg3_flag(tp, NVRAM_BUFFERED) &&
  2576. tg3_flag(tp, FLASH) &&
  2577. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2578. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2579. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2580. tp->nvram_pagesize) +
  2581. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2582. return addr;
  2583. }
  2584. /* NOTE: Data read in from NVRAM is byteswapped according to
  2585. * the byteswapping settings for all other register accesses.
  2586. * tg3 devices are BE devices, so on a BE machine, the data
  2587. * returned will be exactly as it is seen in NVRAM. On a LE
  2588. * machine, the 32-bit value will be byteswapped.
  2589. */
  2590. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2591. {
  2592. int ret;
  2593. if (!tg3_flag(tp, NVRAM))
  2594. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2595. offset = tg3_nvram_phys_addr(tp, offset);
  2596. if (offset > NVRAM_ADDR_MSK)
  2597. return -EINVAL;
  2598. ret = tg3_nvram_lock(tp);
  2599. if (ret)
  2600. return ret;
  2601. tg3_enable_nvram_access(tp);
  2602. tw32(NVRAM_ADDR, offset);
  2603. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2604. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2605. if (ret == 0)
  2606. *val = tr32(NVRAM_RDDATA);
  2607. tg3_disable_nvram_access(tp);
  2608. tg3_nvram_unlock(tp);
  2609. return ret;
  2610. }
  2611. /* Ensures NVRAM data is in bytestream format. */
  2612. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2613. {
  2614. u32 v;
  2615. int res = tg3_nvram_read(tp, offset, &v);
  2616. if (!res)
  2617. *val = cpu_to_be32(v);
  2618. return res;
  2619. }
  2620. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2621. u32 offset, u32 len, u8 *buf)
  2622. {
  2623. int i, j, rc = 0;
  2624. u32 val;
  2625. for (i = 0; i < len; i += 4) {
  2626. u32 addr;
  2627. __be32 data;
  2628. addr = offset + i;
  2629. memcpy(&data, buf + i, 4);
  2630. /*
  2631. * The SEEPROM interface expects the data to always be opposite
  2632. * the native endian format. We accomplish this by reversing
  2633. * all the operations that would have been performed on the
  2634. * data from a call to tg3_nvram_read_be32().
  2635. */
  2636. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2637. val = tr32(GRC_EEPROM_ADDR);
  2638. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2639. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2640. EEPROM_ADDR_READ);
  2641. tw32(GRC_EEPROM_ADDR, val |
  2642. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2643. (addr & EEPROM_ADDR_ADDR_MASK) |
  2644. EEPROM_ADDR_START |
  2645. EEPROM_ADDR_WRITE);
  2646. for (j = 0; j < 1000; j++) {
  2647. val = tr32(GRC_EEPROM_ADDR);
  2648. if (val & EEPROM_ADDR_COMPLETE)
  2649. break;
  2650. msleep(1);
  2651. }
  2652. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2653. rc = -EBUSY;
  2654. break;
  2655. }
  2656. }
  2657. return rc;
  2658. }
  2659. /* offset and length are dword aligned */
  2660. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2661. u8 *buf)
  2662. {
  2663. int ret = 0;
  2664. u32 pagesize = tp->nvram_pagesize;
  2665. u32 pagemask = pagesize - 1;
  2666. u32 nvram_cmd;
  2667. u8 *tmp;
  2668. tmp = kmalloc(pagesize, GFP_KERNEL);
  2669. if (tmp == NULL)
  2670. return -ENOMEM;
  2671. while (len) {
  2672. int j;
  2673. u32 phy_addr, page_off, size;
  2674. phy_addr = offset & ~pagemask;
  2675. for (j = 0; j < pagesize; j += 4) {
  2676. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2677. (__be32 *) (tmp + j));
  2678. if (ret)
  2679. break;
  2680. }
  2681. if (ret)
  2682. break;
  2683. page_off = offset & pagemask;
  2684. size = pagesize;
  2685. if (len < size)
  2686. size = len;
  2687. len -= size;
  2688. memcpy(tmp + page_off, buf, size);
  2689. offset = offset + (pagesize - page_off);
  2690. tg3_enable_nvram_access(tp);
  2691. /*
  2692. * Before we can erase the flash page, we need
  2693. * to issue a special "write enable" command.
  2694. */
  2695. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2696. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2697. break;
  2698. /* Erase the target page */
  2699. tw32(NVRAM_ADDR, phy_addr);
  2700. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2701. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2702. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2703. break;
  2704. /* Issue another write enable to start the write. */
  2705. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2706. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2707. break;
  2708. for (j = 0; j < pagesize; j += 4) {
  2709. __be32 data;
  2710. data = *((__be32 *) (tmp + j));
  2711. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2712. tw32(NVRAM_ADDR, phy_addr + j);
  2713. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2714. NVRAM_CMD_WR;
  2715. if (j == 0)
  2716. nvram_cmd |= NVRAM_CMD_FIRST;
  2717. else if (j == (pagesize - 4))
  2718. nvram_cmd |= NVRAM_CMD_LAST;
  2719. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2720. if (ret)
  2721. break;
  2722. }
  2723. if (ret)
  2724. break;
  2725. }
  2726. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2727. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2728. kfree(tmp);
  2729. return ret;
  2730. }
  2731. /* offset and length are dword aligned */
  2732. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2733. u8 *buf)
  2734. {
  2735. int i, ret = 0;
  2736. for (i = 0; i < len; i += 4, offset += 4) {
  2737. u32 page_off, phy_addr, nvram_cmd;
  2738. __be32 data;
  2739. memcpy(&data, buf + i, 4);
  2740. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2741. page_off = offset % tp->nvram_pagesize;
  2742. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2743. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2744. if (page_off == 0 || i == 0)
  2745. nvram_cmd |= NVRAM_CMD_FIRST;
  2746. if (page_off == (tp->nvram_pagesize - 4))
  2747. nvram_cmd |= NVRAM_CMD_LAST;
  2748. if (i == (len - 4))
  2749. nvram_cmd |= NVRAM_CMD_LAST;
  2750. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2751. !tg3_flag(tp, FLASH) ||
  2752. !tg3_flag(tp, 57765_PLUS))
  2753. tw32(NVRAM_ADDR, phy_addr);
  2754. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2755. !tg3_flag(tp, 5755_PLUS) &&
  2756. (tp->nvram_jedecnum == JEDEC_ST) &&
  2757. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2758. u32 cmd;
  2759. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2760. ret = tg3_nvram_exec_cmd(tp, cmd);
  2761. if (ret)
  2762. break;
  2763. }
  2764. if (!tg3_flag(tp, FLASH)) {
  2765. /* We always do complete word writes to eeprom. */
  2766. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2767. }
  2768. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2769. if (ret)
  2770. break;
  2771. }
  2772. return ret;
  2773. }
  2774. /* offset and length are dword aligned */
  2775. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2776. {
  2777. int ret;
  2778. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2779. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2780. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2781. udelay(40);
  2782. }
  2783. if (!tg3_flag(tp, NVRAM)) {
  2784. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2785. } else {
  2786. u32 grc_mode;
  2787. ret = tg3_nvram_lock(tp);
  2788. if (ret)
  2789. return ret;
  2790. tg3_enable_nvram_access(tp);
  2791. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2792. tw32(NVRAM_WRITE1, 0x406);
  2793. grc_mode = tr32(GRC_MODE);
  2794. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2795. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2796. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2797. buf);
  2798. } else {
  2799. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2800. buf);
  2801. }
  2802. grc_mode = tr32(GRC_MODE);
  2803. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2804. tg3_disable_nvram_access(tp);
  2805. tg3_nvram_unlock(tp);
  2806. }
  2807. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2808. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2809. udelay(40);
  2810. }
  2811. return ret;
  2812. }
  2813. #define RX_CPU_SCRATCH_BASE 0x30000
  2814. #define RX_CPU_SCRATCH_SIZE 0x04000
  2815. #define TX_CPU_SCRATCH_BASE 0x34000
  2816. #define TX_CPU_SCRATCH_SIZE 0x04000
  2817. /* tp->lock is held. */
  2818. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2819. {
  2820. int i;
  2821. const int iters = 10000;
  2822. for (i = 0; i < iters; i++) {
  2823. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2824. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2825. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2826. break;
  2827. }
  2828. return (i == iters) ? -EBUSY : 0;
  2829. }
  2830. /* tp->lock is held. */
  2831. static int tg3_rxcpu_pause(struct tg3 *tp)
  2832. {
  2833. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2834. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2835. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2836. udelay(10);
  2837. return rc;
  2838. }
  2839. /* tp->lock is held. */
  2840. static int tg3_txcpu_pause(struct tg3 *tp)
  2841. {
  2842. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2843. }
  2844. /* tp->lock is held. */
  2845. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2846. {
  2847. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2848. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2849. }
  2850. /* tp->lock is held. */
  2851. static void tg3_rxcpu_resume(struct tg3 *tp)
  2852. {
  2853. tg3_resume_cpu(tp, RX_CPU_BASE);
  2854. }
  2855. /* tp->lock is held. */
  2856. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2857. {
  2858. int rc;
  2859. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2860. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2861. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2862. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2863. return 0;
  2864. }
  2865. if (cpu_base == RX_CPU_BASE) {
  2866. rc = tg3_rxcpu_pause(tp);
  2867. } else {
  2868. /*
  2869. * There is only an Rx CPU for the 5750 derivative in the
  2870. * BCM4785.
  2871. */
  2872. if (tg3_flag(tp, IS_SSB_CORE))
  2873. return 0;
  2874. rc = tg3_txcpu_pause(tp);
  2875. }
  2876. if (rc) {
  2877. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2878. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2879. return -ENODEV;
  2880. }
  2881. /* Clear firmware's nvram arbitration. */
  2882. if (tg3_flag(tp, NVRAM))
  2883. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2884. return 0;
  2885. }
  2886. static int tg3_fw_data_len(struct tg3 *tp,
  2887. const struct tg3_firmware_hdr *fw_hdr)
  2888. {
  2889. int fw_len;
  2890. /* Non fragmented firmware have one firmware header followed by a
  2891. * contiguous chunk of data to be written. The length field in that
  2892. * header is not the length of data to be written but the complete
  2893. * length of the bss. The data length is determined based on
  2894. * tp->fw->size minus headers.
  2895. *
  2896. * Fragmented firmware have a main header followed by multiple
  2897. * fragments. Each fragment is identical to non fragmented firmware
  2898. * with a firmware header followed by a contiguous chunk of data. In
  2899. * the main header, the length field is unused and set to 0xffffffff.
  2900. * In each fragment header the length is the entire size of that
  2901. * fragment i.e. fragment data + header length. Data length is
  2902. * therefore length field in the header minus TG3_FW_HDR_LEN.
  2903. */
  2904. if (tp->fw_len == 0xffffffff)
  2905. fw_len = be32_to_cpu(fw_hdr->len);
  2906. else
  2907. fw_len = tp->fw->size;
  2908. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  2909. }
  2910. /* tp->lock is held. */
  2911. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2912. u32 cpu_scratch_base, int cpu_scratch_size,
  2913. const struct tg3_firmware_hdr *fw_hdr)
  2914. {
  2915. int err, i;
  2916. void (*write_op)(struct tg3 *, u32, u32);
  2917. int total_len = tp->fw->size;
  2918. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2919. netdev_err(tp->dev,
  2920. "%s: Trying to load TX cpu firmware which is 5705\n",
  2921. __func__);
  2922. return -EINVAL;
  2923. }
  2924. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  2925. write_op = tg3_write_mem;
  2926. else
  2927. write_op = tg3_write_indirect_reg32;
  2928. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  2929. /* It is possible that bootcode is still loading at this point.
  2930. * Get the nvram lock first before halting the cpu.
  2931. */
  2932. int lock_err = tg3_nvram_lock(tp);
  2933. err = tg3_halt_cpu(tp, cpu_base);
  2934. if (!lock_err)
  2935. tg3_nvram_unlock(tp);
  2936. if (err)
  2937. goto out;
  2938. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2939. write_op(tp, cpu_scratch_base + i, 0);
  2940. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2941. tw32(cpu_base + CPU_MODE,
  2942. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  2943. } else {
  2944. /* Subtract additional main header for fragmented firmware and
  2945. * advance to the first fragment
  2946. */
  2947. total_len -= TG3_FW_HDR_LEN;
  2948. fw_hdr++;
  2949. }
  2950. do {
  2951. u32 *fw_data = (u32 *)(fw_hdr + 1);
  2952. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  2953. write_op(tp, cpu_scratch_base +
  2954. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  2955. (i * sizeof(u32)),
  2956. be32_to_cpu(fw_data[i]));
  2957. total_len -= be32_to_cpu(fw_hdr->len);
  2958. /* Advance to next fragment */
  2959. fw_hdr = (struct tg3_firmware_hdr *)
  2960. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  2961. } while (total_len > 0);
  2962. err = 0;
  2963. out:
  2964. return err;
  2965. }
  2966. /* tp->lock is held. */
  2967. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  2968. {
  2969. int i;
  2970. const int iters = 5;
  2971. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2972. tw32_f(cpu_base + CPU_PC, pc);
  2973. for (i = 0; i < iters; i++) {
  2974. if (tr32(cpu_base + CPU_PC) == pc)
  2975. break;
  2976. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2977. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2978. tw32_f(cpu_base + CPU_PC, pc);
  2979. udelay(1000);
  2980. }
  2981. return (i == iters) ? -EBUSY : 0;
  2982. }
  2983. /* tp->lock is held. */
  2984. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2985. {
  2986. const struct tg3_firmware_hdr *fw_hdr;
  2987. int err;
  2988. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  2989. /* Firmware blob starts with version numbers, followed by
  2990. start address and length. We are setting complete length.
  2991. length = end_address_of_bss - start_address_of_text.
  2992. Remainder is the blob to be loaded contiguously
  2993. from start address. */
  2994. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2995. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2996. fw_hdr);
  2997. if (err)
  2998. return err;
  2999. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3000. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3001. fw_hdr);
  3002. if (err)
  3003. return err;
  3004. /* Now startup only the RX cpu. */
  3005. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3006. be32_to_cpu(fw_hdr->base_addr));
  3007. if (err) {
  3008. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3009. "should be %08x\n", __func__,
  3010. tr32(RX_CPU_BASE + CPU_PC),
  3011. be32_to_cpu(fw_hdr->base_addr));
  3012. return -ENODEV;
  3013. }
  3014. tg3_rxcpu_resume(tp);
  3015. return 0;
  3016. }
  3017. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3018. {
  3019. const int iters = 1000;
  3020. int i;
  3021. u32 val;
  3022. /* Wait for boot code to complete initialization and enter service
  3023. * loop. It is then safe to download service patches
  3024. */
  3025. for (i = 0; i < iters; i++) {
  3026. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3027. break;
  3028. udelay(10);
  3029. }
  3030. if (i == iters) {
  3031. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3032. return -EBUSY;
  3033. }
  3034. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3035. if (val & 0xff) {
  3036. netdev_warn(tp->dev,
  3037. "Other patches exist. Not downloading EEE patch\n");
  3038. return -EEXIST;
  3039. }
  3040. return 0;
  3041. }
  3042. /* tp->lock is held. */
  3043. static void tg3_load_57766_firmware(struct tg3 *tp)
  3044. {
  3045. struct tg3_firmware_hdr *fw_hdr;
  3046. if (!tg3_flag(tp, NO_NVRAM))
  3047. return;
  3048. if (tg3_validate_rxcpu_state(tp))
  3049. return;
  3050. if (!tp->fw)
  3051. return;
  3052. /* This firmware blob has a different format than older firmware
  3053. * releases as given below. The main difference is we have fragmented
  3054. * data to be written to non-contiguous locations.
  3055. *
  3056. * In the beginning we have a firmware header identical to other
  3057. * firmware which consists of version, base addr and length. The length
  3058. * here is unused and set to 0xffffffff.
  3059. *
  3060. * This is followed by a series of firmware fragments which are
  3061. * individually identical to previous firmware. i.e. they have the
  3062. * firmware header and followed by data for that fragment. The version
  3063. * field of the individual fragment header is unused.
  3064. */
  3065. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3066. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3067. return;
  3068. if (tg3_rxcpu_pause(tp))
  3069. return;
  3070. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3071. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3072. tg3_rxcpu_resume(tp);
  3073. }
  3074. /* tp->lock is held. */
  3075. static int tg3_load_tso_firmware(struct tg3 *tp)
  3076. {
  3077. const struct tg3_firmware_hdr *fw_hdr;
  3078. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3079. int err;
  3080. if (!tg3_flag(tp, FW_TSO))
  3081. return 0;
  3082. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3083. /* Firmware blob starts with version numbers, followed by
  3084. start address and length. We are setting complete length.
  3085. length = end_address_of_bss - start_address_of_text.
  3086. Remainder is the blob to be loaded contiguously
  3087. from start address. */
  3088. cpu_scratch_size = tp->fw_len;
  3089. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3090. cpu_base = RX_CPU_BASE;
  3091. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3092. } else {
  3093. cpu_base = TX_CPU_BASE;
  3094. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3095. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3096. }
  3097. err = tg3_load_firmware_cpu(tp, cpu_base,
  3098. cpu_scratch_base, cpu_scratch_size,
  3099. fw_hdr);
  3100. if (err)
  3101. return err;
  3102. /* Now startup the cpu. */
  3103. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3104. be32_to_cpu(fw_hdr->base_addr));
  3105. if (err) {
  3106. netdev_err(tp->dev,
  3107. "%s fails to set CPU PC, is %08x should be %08x\n",
  3108. __func__, tr32(cpu_base + CPU_PC),
  3109. be32_to_cpu(fw_hdr->base_addr));
  3110. return -ENODEV;
  3111. }
  3112. tg3_resume_cpu(tp, cpu_base);
  3113. return 0;
  3114. }
  3115. /* tp->lock is held. */
  3116. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  3117. {
  3118. u32 addr_high, addr_low;
  3119. int i;
  3120. addr_high = ((tp->dev->dev_addr[0] << 8) |
  3121. tp->dev->dev_addr[1]);
  3122. addr_low = ((tp->dev->dev_addr[2] << 24) |
  3123. (tp->dev->dev_addr[3] << 16) |
  3124. (tp->dev->dev_addr[4] << 8) |
  3125. (tp->dev->dev_addr[5] << 0));
  3126. for (i = 0; i < 4; i++) {
  3127. if (i == 1 && skip_mac_1)
  3128. continue;
  3129. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  3130. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  3131. }
  3132. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3133. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3134. for (i = 0; i < 12; i++) {
  3135. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3136. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3137. }
  3138. }
  3139. addr_high = (tp->dev->dev_addr[0] +
  3140. tp->dev->dev_addr[1] +
  3141. tp->dev->dev_addr[2] +
  3142. tp->dev->dev_addr[3] +
  3143. tp->dev->dev_addr[4] +
  3144. tp->dev->dev_addr[5]) &
  3145. TX_BACKOFF_SEED_MASK;
  3146. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3147. }
  3148. static void tg3_enable_register_access(struct tg3 *tp)
  3149. {
  3150. /*
  3151. * Make sure register accesses (indirect or otherwise) will function
  3152. * correctly.
  3153. */
  3154. pci_write_config_dword(tp->pdev,
  3155. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3156. }
  3157. static int tg3_power_up(struct tg3 *tp)
  3158. {
  3159. int err;
  3160. tg3_enable_register_access(tp);
  3161. err = pci_set_power_state(tp->pdev, PCI_D0);
  3162. if (!err) {
  3163. /* Switch out of Vaux if it is a NIC */
  3164. tg3_pwrsrc_switch_to_vmain(tp);
  3165. } else {
  3166. netdev_err(tp->dev, "Transition to D0 failed\n");
  3167. }
  3168. return err;
  3169. }
  3170. static int tg3_setup_phy(struct tg3 *, int);
  3171. static int tg3_power_down_prepare(struct tg3 *tp)
  3172. {
  3173. u32 misc_host_ctrl;
  3174. bool device_should_wake, do_low_power;
  3175. tg3_enable_register_access(tp);
  3176. /* Restore the CLKREQ setting. */
  3177. if (tg3_flag(tp, CLKREQ_BUG))
  3178. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3179. PCI_EXP_LNKCTL_CLKREQ_EN);
  3180. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3181. tw32(TG3PCI_MISC_HOST_CTRL,
  3182. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3183. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3184. tg3_flag(tp, WOL_ENABLE);
  3185. if (tg3_flag(tp, USE_PHYLIB)) {
  3186. do_low_power = false;
  3187. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3188. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3189. struct phy_device *phydev;
  3190. u32 phyid, advertising;
  3191. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3192. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3193. tp->link_config.speed = phydev->speed;
  3194. tp->link_config.duplex = phydev->duplex;
  3195. tp->link_config.autoneg = phydev->autoneg;
  3196. tp->link_config.advertising = phydev->advertising;
  3197. advertising = ADVERTISED_TP |
  3198. ADVERTISED_Pause |
  3199. ADVERTISED_Autoneg |
  3200. ADVERTISED_10baseT_Half;
  3201. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3202. if (tg3_flag(tp, WOL_SPEED_100MB))
  3203. advertising |=
  3204. ADVERTISED_100baseT_Half |
  3205. ADVERTISED_100baseT_Full |
  3206. ADVERTISED_10baseT_Full;
  3207. else
  3208. advertising |= ADVERTISED_10baseT_Full;
  3209. }
  3210. phydev->advertising = advertising;
  3211. phy_start_aneg(phydev);
  3212. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3213. if (phyid != PHY_ID_BCMAC131) {
  3214. phyid &= PHY_BCM_OUI_MASK;
  3215. if (phyid == PHY_BCM_OUI_1 ||
  3216. phyid == PHY_BCM_OUI_2 ||
  3217. phyid == PHY_BCM_OUI_3)
  3218. do_low_power = true;
  3219. }
  3220. }
  3221. } else {
  3222. do_low_power = true;
  3223. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3224. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3225. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3226. tg3_setup_phy(tp, 0);
  3227. }
  3228. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3229. u32 val;
  3230. val = tr32(GRC_VCPU_EXT_CTRL);
  3231. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3232. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3233. int i;
  3234. u32 val;
  3235. for (i = 0; i < 200; i++) {
  3236. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3237. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3238. break;
  3239. msleep(1);
  3240. }
  3241. }
  3242. if (tg3_flag(tp, WOL_CAP))
  3243. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3244. WOL_DRV_STATE_SHUTDOWN |
  3245. WOL_DRV_WOL |
  3246. WOL_SET_MAGIC_PKT);
  3247. if (device_should_wake) {
  3248. u32 mac_mode;
  3249. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3250. if (do_low_power &&
  3251. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3252. tg3_phy_auxctl_write(tp,
  3253. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3254. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3255. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3256. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3257. udelay(40);
  3258. }
  3259. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3260. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3261. else
  3262. mac_mode = MAC_MODE_PORT_MODE_MII;
  3263. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3264. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3265. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3266. SPEED_100 : SPEED_10;
  3267. if (tg3_5700_link_polarity(tp, speed))
  3268. mac_mode |= MAC_MODE_LINK_POLARITY;
  3269. else
  3270. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3271. }
  3272. } else {
  3273. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3274. }
  3275. if (!tg3_flag(tp, 5750_PLUS))
  3276. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3277. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3278. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3279. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3280. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3281. if (tg3_flag(tp, ENABLE_APE))
  3282. mac_mode |= MAC_MODE_APE_TX_EN |
  3283. MAC_MODE_APE_RX_EN |
  3284. MAC_MODE_TDE_ENABLE;
  3285. tw32_f(MAC_MODE, mac_mode);
  3286. udelay(100);
  3287. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3288. udelay(10);
  3289. }
  3290. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3291. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3292. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3293. u32 base_val;
  3294. base_val = tp->pci_clock_ctrl;
  3295. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3296. CLOCK_CTRL_TXCLK_DISABLE);
  3297. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3298. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3299. } else if (tg3_flag(tp, 5780_CLASS) ||
  3300. tg3_flag(tp, CPMU_PRESENT) ||
  3301. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3302. /* do nothing */
  3303. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3304. u32 newbits1, newbits2;
  3305. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3306. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3307. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3308. CLOCK_CTRL_TXCLK_DISABLE |
  3309. CLOCK_CTRL_ALTCLK);
  3310. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3311. } else if (tg3_flag(tp, 5705_PLUS)) {
  3312. newbits1 = CLOCK_CTRL_625_CORE;
  3313. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3314. } else {
  3315. newbits1 = CLOCK_CTRL_ALTCLK;
  3316. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3317. }
  3318. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3319. 40);
  3320. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3321. 40);
  3322. if (!tg3_flag(tp, 5705_PLUS)) {
  3323. u32 newbits3;
  3324. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3325. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3326. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3327. CLOCK_CTRL_TXCLK_DISABLE |
  3328. CLOCK_CTRL_44MHZ_CORE);
  3329. } else {
  3330. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3331. }
  3332. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3333. tp->pci_clock_ctrl | newbits3, 40);
  3334. }
  3335. }
  3336. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3337. tg3_power_down_phy(tp, do_low_power);
  3338. tg3_frob_aux_power(tp, true);
  3339. /* Workaround for unstable PLL clock */
  3340. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3341. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3342. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3343. u32 val = tr32(0x7d00);
  3344. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3345. tw32(0x7d00, val);
  3346. if (!tg3_flag(tp, ENABLE_ASF)) {
  3347. int err;
  3348. err = tg3_nvram_lock(tp);
  3349. tg3_halt_cpu(tp, RX_CPU_BASE);
  3350. if (!err)
  3351. tg3_nvram_unlock(tp);
  3352. }
  3353. }
  3354. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3355. return 0;
  3356. }
  3357. static void tg3_power_down(struct tg3 *tp)
  3358. {
  3359. tg3_power_down_prepare(tp);
  3360. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3361. pci_set_power_state(tp->pdev, PCI_D3hot);
  3362. }
  3363. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3364. {
  3365. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3366. case MII_TG3_AUX_STAT_10HALF:
  3367. *speed = SPEED_10;
  3368. *duplex = DUPLEX_HALF;
  3369. break;
  3370. case MII_TG3_AUX_STAT_10FULL:
  3371. *speed = SPEED_10;
  3372. *duplex = DUPLEX_FULL;
  3373. break;
  3374. case MII_TG3_AUX_STAT_100HALF:
  3375. *speed = SPEED_100;
  3376. *duplex = DUPLEX_HALF;
  3377. break;
  3378. case MII_TG3_AUX_STAT_100FULL:
  3379. *speed = SPEED_100;
  3380. *duplex = DUPLEX_FULL;
  3381. break;
  3382. case MII_TG3_AUX_STAT_1000HALF:
  3383. *speed = SPEED_1000;
  3384. *duplex = DUPLEX_HALF;
  3385. break;
  3386. case MII_TG3_AUX_STAT_1000FULL:
  3387. *speed = SPEED_1000;
  3388. *duplex = DUPLEX_FULL;
  3389. break;
  3390. default:
  3391. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3392. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3393. SPEED_10;
  3394. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3395. DUPLEX_HALF;
  3396. break;
  3397. }
  3398. *speed = SPEED_UNKNOWN;
  3399. *duplex = DUPLEX_UNKNOWN;
  3400. break;
  3401. }
  3402. }
  3403. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3404. {
  3405. int err = 0;
  3406. u32 val, new_adv;
  3407. new_adv = ADVERTISE_CSMA;
  3408. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3409. new_adv |= mii_advertise_flowctrl(flowctrl);
  3410. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3411. if (err)
  3412. goto done;
  3413. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3414. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3415. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3416. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3417. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3418. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3419. if (err)
  3420. goto done;
  3421. }
  3422. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3423. goto done;
  3424. tw32(TG3_CPMU_EEE_MODE,
  3425. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3426. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3427. if (!err) {
  3428. u32 err2;
  3429. val = 0;
  3430. /* Advertise 100-BaseTX EEE ability */
  3431. if (advertise & ADVERTISED_100baseT_Full)
  3432. val |= MDIO_AN_EEE_ADV_100TX;
  3433. /* Advertise 1000-BaseT EEE ability */
  3434. if (advertise & ADVERTISED_1000baseT_Full)
  3435. val |= MDIO_AN_EEE_ADV_1000T;
  3436. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3437. if (err)
  3438. val = 0;
  3439. switch (tg3_asic_rev(tp)) {
  3440. case ASIC_REV_5717:
  3441. case ASIC_REV_57765:
  3442. case ASIC_REV_57766:
  3443. case ASIC_REV_5719:
  3444. /* If we advertised any eee advertisements above... */
  3445. if (val)
  3446. val = MII_TG3_DSP_TAP26_ALNOKO |
  3447. MII_TG3_DSP_TAP26_RMRXSTO |
  3448. MII_TG3_DSP_TAP26_OPCSINPT;
  3449. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3450. /* Fall through */
  3451. case ASIC_REV_5720:
  3452. case ASIC_REV_5762:
  3453. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3454. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3455. MII_TG3_DSP_CH34TP2_HIBW01);
  3456. }
  3457. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3458. if (!err)
  3459. err = err2;
  3460. }
  3461. done:
  3462. return err;
  3463. }
  3464. static void tg3_phy_copper_begin(struct tg3 *tp)
  3465. {
  3466. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3467. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3468. u32 adv, fc;
  3469. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3470. adv = ADVERTISED_10baseT_Half |
  3471. ADVERTISED_10baseT_Full;
  3472. if (tg3_flag(tp, WOL_SPEED_100MB))
  3473. adv |= ADVERTISED_100baseT_Half |
  3474. ADVERTISED_100baseT_Full;
  3475. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3476. } else {
  3477. adv = tp->link_config.advertising;
  3478. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3479. adv &= ~(ADVERTISED_1000baseT_Half |
  3480. ADVERTISED_1000baseT_Full);
  3481. fc = tp->link_config.flowctrl;
  3482. }
  3483. tg3_phy_autoneg_cfg(tp, adv, fc);
  3484. tg3_writephy(tp, MII_BMCR,
  3485. BMCR_ANENABLE | BMCR_ANRESTART);
  3486. } else {
  3487. int i;
  3488. u32 bmcr, orig_bmcr;
  3489. tp->link_config.active_speed = tp->link_config.speed;
  3490. tp->link_config.active_duplex = tp->link_config.duplex;
  3491. bmcr = 0;
  3492. switch (tp->link_config.speed) {
  3493. default:
  3494. case SPEED_10:
  3495. break;
  3496. case SPEED_100:
  3497. bmcr |= BMCR_SPEED100;
  3498. break;
  3499. case SPEED_1000:
  3500. bmcr |= BMCR_SPEED1000;
  3501. break;
  3502. }
  3503. if (tp->link_config.duplex == DUPLEX_FULL)
  3504. bmcr |= BMCR_FULLDPLX;
  3505. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3506. (bmcr != orig_bmcr)) {
  3507. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3508. for (i = 0; i < 1500; i++) {
  3509. u32 tmp;
  3510. udelay(10);
  3511. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3512. tg3_readphy(tp, MII_BMSR, &tmp))
  3513. continue;
  3514. if (!(tmp & BMSR_LSTATUS)) {
  3515. udelay(40);
  3516. break;
  3517. }
  3518. }
  3519. tg3_writephy(tp, MII_BMCR, bmcr);
  3520. udelay(40);
  3521. }
  3522. }
  3523. }
  3524. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3525. {
  3526. int err;
  3527. /* Turn off tap power management. */
  3528. /* Set Extended packet length bit */
  3529. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3530. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3531. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3532. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3533. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3534. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3535. udelay(40);
  3536. return err;
  3537. }
  3538. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3539. {
  3540. u32 advmsk, tgtadv, advertising;
  3541. advertising = tp->link_config.advertising;
  3542. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3543. advmsk = ADVERTISE_ALL;
  3544. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3545. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3546. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3547. }
  3548. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3549. return false;
  3550. if ((*lcladv & advmsk) != tgtadv)
  3551. return false;
  3552. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3553. u32 tg3_ctrl;
  3554. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3555. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3556. return false;
  3557. if (tgtadv &&
  3558. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3559. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3560. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3561. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3562. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3563. } else {
  3564. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3565. }
  3566. if (tg3_ctrl != tgtadv)
  3567. return false;
  3568. }
  3569. return true;
  3570. }
  3571. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3572. {
  3573. u32 lpeth = 0;
  3574. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3575. u32 val;
  3576. if (tg3_readphy(tp, MII_STAT1000, &val))
  3577. return false;
  3578. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3579. }
  3580. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3581. return false;
  3582. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3583. tp->link_config.rmt_adv = lpeth;
  3584. return true;
  3585. }
  3586. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3587. {
  3588. if (curr_link_up != tp->link_up) {
  3589. if (curr_link_up) {
  3590. netif_carrier_on(tp->dev);
  3591. } else {
  3592. netif_carrier_off(tp->dev);
  3593. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3594. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3595. }
  3596. tg3_link_report(tp);
  3597. return true;
  3598. }
  3599. return false;
  3600. }
  3601. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3602. {
  3603. int current_link_up;
  3604. u32 bmsr, val;
  3605. u32 lcl_adv, rmt_adv;
  3606. u16 current_speed;
  3607. u8 current_duplex;
  3608. int i, err;
  3609. tw32(MAC_EVENT, 0);
  3610. tw32_f(MAC_STATUS,
  3611. (MAC_STATUS_SYNC_CHANGED |
  3612. MAC_STATUS_CFG_CHANGED |
  3613. MAC_STATUS_MI_COMPLETION |
  3614. MAC_STATUS_LNKSTATE_CHANGED));
  3615. udelay(40);
  3616. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3617. tw32_f(MAC_MI_MODE,
  3618. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3619. udelay(80);
  3620. }
  3621. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3622. /* Some third-party PHYs need to be reset on link going
  3623. * down.
  3624. */
  3625. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3626. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3627. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3628. tp->link_up) {
  3629. tg3_readphy(tp, MII_BMSR, &bmsr);
  3630. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3631. !(bmsr & BMSR_LSTATUS))
  3632. force_reset = 1;
  3633. }
  3634. if (force_reset)
  3635. tg3_phy_reset(tp);
  3636. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3637. tg3_readphy(tp, MII_BMSR, &bmsr);
  3638. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3639. !tg3_flag(tp, INIT_COMPLETE))
  3640. bmsr = 0;
  3641. if (!(bmsr & BMSR_LSTATUS)) {
  3642. err = tg3_init_5401phy_dsp(tp);
  3643. if (err)
  3644. return err;
  3645. tg3_readphy(tp, MII_BMSR, &bmsr);
  3646. for (i = 0; i < 1000; i++) {
  3647. udelay(10);
  3648. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3649. (bmsr & BMSR_LSTATUS)) {
  3650. udelay(40);
  3651. break;
  3652. }
  3653. }
  3654. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3655. TG3_PHY_REV_BCM5401_B0 &&
  3656. !(bmsr & BMSR_LSTATUS) &&
  3657. tp->link_config.active_speed == SPEED_1000) {
  3658. err = tg3_phy_reset(tp);
  3659. if (!err)
  3660. err = tg3_init_5401phy_dsp(tp);
  3661. if (err)
  3662. return err;
  3663. }
  3664. }
  3665. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3666. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3667. /* 5701 {A0,B0} CRC bug workaround */
  3668. tg3_writephy(tp, 0x15, 0x0a75);
  3669. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3670. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3671. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3672. }
  3673. /* Clear pending interrupts... */
  3674. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3675. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3676. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3677. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3678. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3679. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3680. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3681. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3682. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3683. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3684. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3685. else
  3686. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3687. }
  3688. current_link_up = 0;
  3689. current_speed = SPEED_UNKNOWN;
  3690. current_duplex = DUPLEX_UNKNOWN;
  3691. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3692. tp->link_config.rmt_adv = 0;
  3693. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3694. err = tg3_phy_auxctl_read(tp,
  3695. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3696. &val);
  3697. if (!err && !(val & (1 << 10))) {
  3698. tg3_phy_auxctl_write(tp,
  3699. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3700. val | (1 << 10));
  3701. goto relink;
  3702. }
  3703. }
  3704. bmsr = 0;
  3705. for (i = 0; i < 100; i++) {
  3706. tg3_readphy(tp, MII_BMSR, &bmsr);
  3707. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3708. (bmsr & BMSR_LSTATUS))
  3709. break;
  3710. udelay(40);
  3711. }
  3712. if (bmsr & BMSR_LSTATUS) {
  3713. u32 aux_stat, bmcr;
  3714. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3715. for (i = 0; i < 2000; i++) {
  3716. udelay(10);
  3717. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3718. aux_stat)
  3719. break;
  3720. }
  3721. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3722. &current_speed,
  3723. &current_duplex);
  3724. bmcr = 0;
  3725. for (i = 0; i < 200; i++) {
  3726. tg3_readphy(tp, MII_BMCR, &bmcr);
  3727. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3728. continue;
  3729. if (bmcr && bmcr != 0x7fff)
  3730. break;
  3731. udelay(10);
  3732. }
  3733. lcl_adv = 0;
  3734. rmt_adv = 0;
  3735. tp->link_config.active_speed = current_speed;
  3736. tp->link_config.active_duplex = current_duplex;
  3737. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3738. if ((bmcr & BMCR_ANENABLE) &&
  3739. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3740. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3741. current_link_up = 1;
  3742. } else {
  3743. if (!(bmcr & BMCR_ANENABLE) &&
  3744. tp->link_config.speed == current_speed &&
  3745. tp->link_config.duplex == current_duplex &&
  3746. tp->link_config.flowctrl ==
  3747. tp->link_config.active_flowctrl) {
  3748. current_link_up = 1;
  3749. }
  3750. }
  3751. if (current_link_up == 1 &&
  3752. tp->link_config.active_duplex == DUPLEX_FULL) {
  3753. u32 reg, bit;
  3754. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3755. reg = MII_TG3_FET_GEN_STAT;
  3756. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3757. } else {
  3758. reg = MII_TG3_EXT_STAT;
  3759. bit = MII_TG3_EXT_STAT_MDIX;
  3760. }
  3761. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3762. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3763. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3764. }
  3765. }
  3766. relink:
  3767. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3768. tg3_phy_copper_begin(tp);
  3769. if (tg3_flag(tp, ROBOSWITCH)) {
  3770. current_link_up = 1;
  3771. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  3772. current_speed = SPEED_1000;
  3773. current_duplex = DUPLEX_FULL;
  3774. tp->link_config.active_speed = current_speed;
  3775. tp->link_config.active_duplex = current_duplex;
  3776. }
  3777. tg3_readphy(tp, MII_BMSR, &bmsr);
  3778. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3779. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3780. current_link_up = 1;
  3781. }
  3782. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3783. if (current_link_up == 1) {
  3784. if (tp->link_config.active_speed == SPEED_100 ||
  3785. tp->link_config.active_speed == SPEED_10)
  3786. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3787. else
  3788. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3789. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3790. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3791. else
  3792. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3793. /* In order for the 5750 core in BCM4785 chip to work properly
  3794. * in RGMII mode, the Led Control Register must be set up.
  3795. */
  3796. if (tg3_flag(tp, RGMII_MODE)) {
  3797. u32 led_ctrl = tr32(MAC_LED_CTRL);
  3798. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  3799. if (tp->link_config.active_speed == SPEED_10)
  3800. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  3801. else if (tp->link_config.active_speed == SPEED_100)
  3802. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3803. LED_CTRL_100MBPS_ON);
  3804. else if (tp->link_config.active_speed == SPEED_1000)
  3805. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  3806. LED_CTRL_1000MBPS_ON);
  3807. tw32(MAC_LED_CTRL, led_ctrl);
  3808. udelay(40);
  3809. }
  3810. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3811. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3812. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3813. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3814. if (current_link_up == 1 &&
  3815. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3816. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3817. else
  3818. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3819. }
  3820. /* ??? Without this setting Netgear GA302T PHY does not
  3821. * ??? send/receive packets...
  3822. */
  3823. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3824. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  3825. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3826. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3827. udelay(80);
  3828. }
  3829. tw32_f(MAC_MODE, tp->mac_mode);
  3830. udelay(40);
  3831. tg3_phy_eee_adjust(tp, current_link_up);
  3832. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3833. /* Polled via timer. */
  3834. tw32_f(MAC_EVENT, 0);
  3835. } else {
  3836. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3837. }
  3838. udelay(40);
  3839. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  3840. current_link_up == 1 &&
  3841. tp->link_config.active_speed == SPEED_1000 &&
  3842. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3843. udelay(120);
  3844. tw32_f(MAC_STATUS,
  3845. (MAC_STATUS_SYNC_CHANGED |
  3846. MAC_STATUS_CFG_CHANGED));
  3847. udelay(40);
  3848. tg3_write_mem(tp,
  3849. NIC_SRAM_FIRMWARE_MBOX,
  3850. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3851. }
  3852. /* Prevent send BD corruption. */
  3853. if (tg3_flag(tp, CLKREQ_BUG)) {
  3854. if (tp->link_config.active_speed == SPEED_100 ||
  3855. tp->link_config.active_speed == SPEED_10)
  3856. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3857. PCI_EXP_LNKCTL_CLKREQ_EN);
  3858. else
  3859. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3860. PCI_EXP_LNKCTL_CLKREQ_EN);
  3861. }
  3862. tg3_test_and_report_link_chg(tp, current_link_up);
  3863. return 0;
  3864. }
  3865. struct tg3_fiber_aneginfo {
  3866. int state;
  3867. #define ANEG_STATE_UNKNOWN 0
  3868. #define ANEG_STATE_AN_ENABLE 1
  3869. #define ANEG_STATE_RESTART_INIT 2
  3870. #define ANEG_STATE_RESTART 3
  3871. #define ANEG_STATE_DISABLE_LINK_OK 4
  3872. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3873. #define ANEG_STATE_ABILITY_DETECT 6
  3874. #define ANEG_STATE_ACK_DETECT_INIT 7
  3875. #define ANEG_STATE_ACK_DETECT 8
  3876. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3877. #define ANEG_STATE_COMPLETE_ACK 10
  3878. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3879. #define ANEG_STATE_IDLE_DETECT 12
  3880. #define ANEG_STATE_LINK_OK 13
  3881. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3882. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3883. u32 flags;
  3884. #define MR_AN_ENABLE 0x00000001
  3885. #define MR_RESTART_AN 0x00000002
  3886. #define MR_AN_COMPLETE 0x00000004
  3887. #define MR_PAGE_RX 0x00000008
  3888. #define MR_NP_LOADED 0x00000010
  3889. #define MR_TOGGLE_TX 0x00000020
  3890. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3891. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3892. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3893. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3894. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3895. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3896. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3897. #define MR_TOGGLE_RX 0x00002000
  3898. #define MR_NP_RX 0x00004000
  3899. #define MR_LINK_OK 0x80000000
  3900. unsigned long link_time, cur_time;
  3901. u32 ability_match_cfg;
  3902. int ability_match_count;
  3903. char ability_match, idle_match, ack_match;
  3904. u32 txconfig, rxconfig;
  3905. #define ANEG_CFG_NP 0x00000080
  3906. #define ANEG_CFG_ACK 0x00000040
  3907. #define ANEG_CFG_RF2 0x00000020
  3908. #define ANEG_CFG_RF1 0x00000010
  3909. #define ANEG_CFG_PS2 0x00000001
  3910. #define ANEG_CFG_PS1 0x00008000
  3911. #define ANEG_CFG_HD 0x00004000
  3912. #define ANEG_CFG_FD 0x00002000
  3913. #define ANEG_CFG_INVAL 0x00001f06
  3914. };
  3915. #define ANEG_OK 0
  3916. #define ANEG_DONE 1
  3917. #define ANEG_TIMER_ENAB 2
  3918. #define ANEG_FAILED -1
  3919. #define ANEG_STATE_SETTLE_TIME 10000
  3920. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3921. struct tg3_fiber_aneginfo *ap)
  3922. {
  3923. u16 flowctrl;
  3924. unsigned long delta;
  3925. u32 rx_cfg_reg;
  3926. int ret;
  3927. if (ap->state == ANEG_STATE_UNKNOWN) {
  3928. ap->rxconfig = 0;
  3929. ap->link_time = 0;
  3930. ap->cur_time = 0;
  3931. ap->ability_match_cfg = 0;
  3932. ap->ability_match_count = 0;
  3933. ap->ability_match = 0;
  3934. ap->idle_match = 0;
  3935. ap->ack_match = 0;
  3936. }
  3937. ap->cur_time++;
  3938. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3939. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3940. if (rx_cfg_reg != ap->ability_match_cfg) {
  3941. ap->ability_match_cfg = rx_cfg_reg;
  3942. ap->ability_match = 0;
  3943. ap->ability_match_count = 0;
  3944. } else {
  3945. if (++ap->ability_match_count > 1) {
  3946. ap->ability_match = 1;
  3947. ap->ability_match_cfg = rx_cfg_reg;
  3948. }
  3949. }
  3950. if (rx_cfg_reg & ANEG_CFG_ACK)
  3951. ap->ack_match = 1;
  3952. else
  3953. ap->ack_match = 0;
  3954. ap->idle_match = 0;
  3955. } else {
  3956. ap->idle_match = 1;
  3957. ap->ability_match_cfg = 0;
  3958. ap->ability_match_count = 0;
  3959. ap->ability_match = 0;
  3960. ap->ack_match = 0;
  3961. rx_cfg_reg = 0;
  3962. }
  3963. ap->rxconfig = rx_cfg_reg;
  3964. ret = ANEG_OK;
  3965. switch (ap->state) {
  3966. case ANEG_STATE_UNKNOWN:
  3967. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3968. ap->state = ANEG_STATE_AN_ENABLE;
  3969. /* fallthru */
  3970. case ANEG_STATE_AN_ENABLE:
  3971. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3972. if (ap->flags & MR_AN_ENABLE) {
  3973. ap->link_time = 0;
  3974. ap->cur_time = 0;
  3975. ap->ability_match_cfg = 0;
  3976. ap->ability_match_count = 0;
  3977. ap->ability_match = 0;
  3978. ap->idle_match = 0;
  3979. ap->ack_match = 0;
  3980. ap->state = ANEG_STATE_RESTART_INIT;
  3981. } else {
  3982. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3983. }
  3984. break;
  3985. case ANEG_STATE_RESTART_INIT:
  3986. ap->link_time = ap->cur_time;
  3987. ap->flags &= ~(MR_NP_LOADED);
  3988. ap->txconfig = 0;
  3989. tw32(MAC_TX_AUTO_NEG, 0);
  3990. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3991. tw32_f(MAC_MODE, tp->mac_mode);
  3992. udelay(40);
  3993. ret = ANEG_TIMER_ENAB;
  3994. ap->state = ANEG_STATE_RESTART;
  3995. /* fallthru */
  3996. case ANEG_STATE_RESTART:
  3997. delta = ap->cur_time - ap->link_time;
  3998. if (delta > ANEG_STATE_SETTLE_TIME)
  3999. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4000. else
  4001. ret = ANEG_TIMER_ENAB;
  4002. break;
  4003. case ANEG_STATE_DISABLE_LINK_OK:
  4004. ret = ANEG_DONE;
  4005. break;
  4006. case ANEG_STATE_ABILITY_DETECT_INIT:
  4007. ap->flags &= ~(MR_TOGGLE_TX);
  4008. ap->txconfig = ANEG_CFG_FD;
  4009. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4010. if (flowctrl & ADVERTISE_1000XPAUSE)
  4011. ap->txconfig |= ANEG_CFG_PS1;
  4012. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4013. ap->txconfig |= ANEG_CFG_PS2;
  4014. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4015. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4016. tw32_f(MAC_MODE, tp->mac_mode);
  4017. udelay(40);
  4018. ap->state = ANEG_STATE_ABILITY_DETECT;
  4019. break;
  4020. case ANEG_STATE_ABILITY_DETECT:
  4021. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4022. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4023. break;
  4024. case ANEG_STATE_ACK_DETECT_INIT:
  4025. ap->txconfig |= ANEG_CFG_ACK;
  4026. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4027. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4028. tw32_f(MAC_MODE, tp->mac_mode);
  4029. udelay(40);
  4030. ap->state = ANEG_STATE_ACK_DETECT;
  4031. /* fallthru */
  4032. case ANEG_STATE_ACK_DETECT:
  4033. if (ap->ack_match != 0) {
  4034. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4035. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4036. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4037. } else {
  4038. ap->state = ANEG_STATE_AN_ENABLE;
  4039. }
  4040. } else if (ap->ability_match != 0 &&
  4041. ap->rxconfig == 0) {
  4042. ap->state = ANEG_STATE_AN_ENABLE;
  4043. }
  4044. break;
  4045. case ANEG_STATE_COMPLETE_ACK_INIT:
  4046. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4047. ret = ANEG_FAILED;
  4048. break;
  4049. }
  4050. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4051. MR_LP_ADV_HALF_DUPLEX |
  4052. MR_LP_ADV_SYM_PAUSE |
  4053. MR_LP_ADV_ASYM_PAUSE |
  4054. MR_LP_ADV_REMOTE_FAULT1 |
  4055. MR_LP_ADV_REMOTE_FAULT2 |
  4056. MR_LP_ADV_NEXT_PAGE |
  4057. MR_TOGGLE_RX |
  4058. MR_NP_RX);
  4059. if (ap->rxconfig & ANEG_CFG_FD)
  4060. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4061. if (ap->rxconfig & ANEG_CFG_HD)
  4062. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4063. if (ap->rxconfig & ANEG_CFG_PS1)
  4064. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4065. if (ap->rxconfig & ANEG_CFG_PS2)
  4066. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4067. if (ap->rxconfig & ANEG_CFG_RF1)
  4068. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4069. if (ap->rxconfig & ANEG_CFG_RF2)
  4070. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4071. if (ap->rxconfig & ANEG_CFG_NP)
  4072. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4073. ap->link_time = ap->cur_time;
  4074. ap->flags ^= (MR_TOGGLE_TX);
  4075. if (ap->rxconfig & 0x0008)
  4076. ap->flags |= MR_TOGGLE_RX;
  4077. if (ap->rxconfig & ANEG_CFG_NP)
  4078. ap->flags |= MR_NP_RX;
  4079. ap->flags |= MR_PAGE_RX;
  4080. ap->state = ANEG_STATE_COMPLETE_ACK;
  4081. ret = ANEG_TIMER_ENAB;
  4082. break;
  4083. case ANEG_STATE_COMPLETE_ACK:
  4084. if (ap->ability_match != 0 &&
  4085. ap->rxconfig == 0) {
  4086. ap->state = ANEG_STATE_AN_ENABLE;
  4087. break;
  4088. }
  4089. delta = ap->cur_time - ap->link_time;
  4090. if (delta > ANEG_STATE_SETTLE_TIME) {
  4091. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4092. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4093. } else {
  4094. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4095. !(ap->flags & MR_NP_RX)) {
  4096. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4097. } else {
  4098. ret = ANEG_FAILED;
  4099. }
  4100. }
  4101. }
  4102. break;
  4103. case ANEG_STATE_IDLE_DETECT_INIT:
  4104. ap->link_time = ap->cur_time;
  4105. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4106. tw32_f(MAC_MODE, tp->mac_mode);
  4107. udelay(40);
  4108. ap->state = ANEG_STATE_IDLE_DETECT;
  4109. ret = ANEG_TIMER_ENAB;
  4110. break;
  4111. case ANEG_STATE_IDLE_DETECT:
  4112. if (ap->ability_match != 0 &&
  4113. ap->rxconfig == 0) {
  4114. ap->state = ANEG_STATE_AN_ENABLE;
  4115. break;
  4116. }
  4117. delta = ap->cur_time - ap->link_time;
  4118. if (delta > ANEG_STATE_SETTLE_TIME) {
  4119. /* XXX another gem from the Broadcom driver :( */
  4120. ap->state = ANEG_STATE_LINK_OK;
  4121. }
  4122. break;
  4123. case ANEG_STATE_LINK_OK:
  4124. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4125. ret = ANEG_DONE;
  4126. break;
  4127. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4128. /* ??? unimplemented */
  4129. break;
  4130. case ANEG_STATE_NEXT_PAGE_WAIT:
  4131. /* ??? unimplemented */
  4132. break;
  4133. default:
  4134. ret = ANEG_FAILED;
  4135. break;
  4136. }
  4137. return ret;
  4138. }
  4139. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4140. {
  4141. int res = 0;
  4142. struct tg3_fiber_aneginfo aninfo;
  4143. int status = ANEG_FAILED;
  4144. unsigned int tick;
  4145. u32 tmp;
  4146. tw32_f(MAC_TX_AUTO_NEG, 0);
  4147. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4148. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4149. udelay(40);
  4150. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4151. udelay(40);
  4152. memset(&aninfo, 0, sizeof(aninfo));
  4153. aninfo.flags |= MR_AN_ENABLE;
  4154. aninfo.state = ANEG_STATE_UNKNOWN;
  4155. aninfo.cur_time = 0;
  4156. tick = 0;
  4157. while (++tick < 195000) {
  4158. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4159. if (status == ANEG_DONE || status == ANEG_FAILED)
  4160. break;
  4161. udelay(1);
  4162. }
  4163. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4164. tw32_f(MAC_MODE, tp->mac_mode);
  4165. udelay(40);
  4166. *txflags = aninfo.txconfig;
  4167. *rxflags = aninfo.flags;
  4168. if (status == ANEG_DONE &&
  4169. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4170. MR_LP_ADV_FULL_DUPLEX)))
  4171. res = 1;
  4172. return res;
  4173. }
  4174. static void tg3_init_bcm8002(struct tg3 *tp)
  4175. {
  4176. u32 mac_status = tr32(MAC_STATUS);
  4177. int i;
  4178. /* Reset when initting first time or we have a link. */
  4179. if (tg3_flag(tp, INIT_COMPLETE) &&
  4180. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4181. return;
  4182. /* Set PLL lock range. */
  4183. tg3_writephy(tp, 0x16, 0x8007);
  4184. /* SW reset */
  4185. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4186. /* Wait for reset to complete. */
  4187. /* XXX schedule_timeout() ... */
  4188. for (i = 0; i < 500; i++)
  4189. udelay(10);
  4190. /* Config mode; select PMA/Ch 1 regs. */
  4191. tg3_writephy(tp, 0x10, 0x8411);
  4192. /* Enable auto-lock and comdet, select txclk for tx. */
  4193. tg3_writephy(tp, 0x11, 0x0a10);
  4194. tg3_writephy(tp, 0x18, 0x00a0);
  4195. tg3_writephy(tp, 0x16, 0x41ff);
  4196. /* Assert and deassert POR. */
  4197. tg3_writephy(tp, 0x13, 0x0400);
  4198. udelay(40);
  4199. tg3_writephy(tp, 0x13, 0x0000);
  4200. tg3_writephy(tp, 0x11, 0x0a50);
  4201. udelay(40);
  4202. tg3_writephy(tp, 0x11, 0x0a10);
  4203. /* Wait for signal to stabilize */
  4204. /* XXX schedule_timeout() ... */
  4205. for (i = 0; i < 15000; i++)
  4206. udelay(10);
  4207. /* Deselect the channel register so we can read the PHYID
  4208. * later.
  4209. */
  4210. tg3_writephy(tp, 0x10, 0x8011);
  4211. }
  4212. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4213. {
  4214. u16 flowctrl;
  4215. u32 sg_dig_ctrl, sg_dig_status;
  4216. u32 serdes_cfg, expected_sg_dig_ctrl;
  4217. int workaround, port_a;
  4218. int current_link_up;
  4219. serdes_cfg = 0;
  4220. expected_sg_dig_ctrl = 0;
  4221. workaround = 0;
  4222. port_a = 1;
  4223. current_link_up = 0;
  4224. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4225. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4226. workaround = 1;
  4227. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4228. port_a = 0;
  4229. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4230. /* preserve bits 20-23 for voltage regulator */
  4231. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4232. }
  4233. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4234. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4235. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4236. if (workaround) {
  4237. u32 val = serdes_cfg;
  4238. if (port_a)
  4239. val |= 0xc010000;
  4240. else
  4241. val |= 0x4010000;
  4242. tw32_f(MAC_SERDES_CFG, val);
  4243. }
  4244. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4245. }
  4246. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4247. tg3_setup_flow_control(tp, 0, 0);
  4248. current_link_up = 1;
  4249. }
  4250. goto out;
  4251. }
  4252. /* Want auto-negotiation. */
  4253. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4254. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4255. if (flowctrl & ADVERTISE_1000XPAUSE)
  4256. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4257. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4258. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4259. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4260. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4261. tp->serdes_counter &&
  4262. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4263. MAC_STATUS_RCVD_CFG)) ==
  4264. MAC_STATUS_PCS_SYNCED)) {
  4265. tp->serdes_counter--;
  4266. current_link_up = 1;
  4267. goto out;
  4268. }
  4269. restart_autoneg:
  4270. if (workaround)
  4271. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4272. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4273. udelay(5);
  4274. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4275. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4276. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4277. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4278. MAC_STATUS_SIGNAL_DET)) {
  4279. sg_dig_status = tr32(SG_DIG_STATUS);
  4280. mac_status = tr32(MAC_STATUS);
  4281. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4282. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4283. u32 local_adv = 0, remote_adv = 0;
  4284. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4285. local_adv |= ADVERTISE_1000XPAUSE;
  4286. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4287. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4288. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4289. remote_adv |= LPA_1000XPAUSE;
  4290. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4291. remote_adv |= LPA_1000XPAUSE_ASYM;
  4292. tp->link_config.rmt_adv =
  4293. mii_adv_to_ethtool_adv_x(remote_adv);
  4294. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4295. current_link_up = 1;
  4296. tp->serdes_counter = 0;
  4297. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4298. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4299. if (tp->serdes_counter)
  4300. tp->serdes_counter--;
  4301. else {
  4302. if (workaround) {
  4303. u32 val = serdes_cfg;
  4304. if (port_a)
  4305. val |= 0xc010000;
  4306. else
  4307. val |= 0x4010000;
  4308. tw32_f(MAC_SERDES_CFG, val);
  4309. }
  4310. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4311. udelay(40);
  4312. /* Link parallel detection - link is up */
  4313. /* only if we have PCS_SYNC and not */
  4314. /* receiving config code words */
  4315. mac_status = tr32(MAC_STATUS);
  4316. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4317. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4318. tg3_setup_flow_control(tp, 0, 0);
  4319. current_link_up = 1;
  4320. tp->phy_flags |=
  4321. TG3_PHYFLG_PARALLEL_DETECT;
  4322. tp->serdes_counter =
  4323. SERDES_PARALLEL_DET_TIMEOUT;
  4324. } else
  4325. goto restart_autoneg;
  4326. }
  4327. }
  4328. } else {
  4329. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4330. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4331. }
  4332. out:
  4333. return current_link_up;
  4334. }
  4335. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4336. {
  4337. int current_link_up = 0;
  4338. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4339. goto out;
  4340. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4341. u32 txflags, rxflags;
  4342. int i;
  4343. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4344. u32 local_adv = 0, remote_adv = 0;
  4345. if (txflags & ANEG_CFG_PS1)
  4346. local_adv |= ADVERTISE_1000XPAUSE;
  4347. if (txflags & ANEG_CFG_PS2)
  4348. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4349. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4350. remote_adv |= LPA_1000XPAUSE;
  4351. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4352. remote_adv |= LPA_1000XPAUSE_ASYM;
  4353. tp->link_config.rmt_adv =
  4354. mii_adv_to_ethtool_adv_x(remote_adv);
  4355. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4356. current_link_up = 1;
  4357. }
  4358. for (i = 0; i < 30; i++) {
  4359. udelay(20);
  4360. tw32_f(MAC_STATUS,
  4361. (MAC_STATUS_SYNC_CHANGED |
  4362. MAC_STATUS_CFG_CHANGED));
  4363. udelay(40);
  4364. if ((tr32(MAC_STATUS) &
  4365. (MAC_STATUS_SYNC_CHANGED |
  4366. MAC_STATUS_CFG_CHANGED)) == 0)
  4367. break;
  4368. }
  4369. mac_status = tr32(MAC_STATUS);
  4370. if (current_link_up == 0 &&
  4371. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4372. !(mac_status & MAC_STATUS_RCVD_CFG))
  4373. current_link_up = 1;
  4374. } else {
  4375. tg3_setup_flow_control(tp, 0, 0);
  4376. /* Forcing 1000FD link up. */
  4377. current_link_up = 1;
  4378. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4379. udelay(40);
  4380. tw32_f(MAC_MODE, tp->mac_mode);
  4381. udelay(40);
  4382. }
  4383. out:
  4384. return current_link_up;
  4385. }
  4386. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4387. {
  4388. u32 orig_pause_cfg;
  4389. u16 orig_active_speed;
  4390. u8 orig_active_duplex;
  4391. u32 mac_status;
  4392. int current_link_up;
  4393. int i;
  4394. orig_pause_cfg = tp->link_config.active_flowctrl;
  4395. orig_active_speed = tp->link_config.active_speed;
  4396. orig_active_duplex = tp->link_config.active_duplex;
  4397. if (!tg3_flag(tp, HW_AUTONEG) &&
  4398. tp->link_up &&
  4399. tg3_flag(tp, INIT_COMPLETE)) {
  4400. mac_status = tr32(MAC_STATUS);
  4401. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4402. MAC_STATUS_SIGNAL_DET |
  4403. MAC_STATUS_CFG_CHANGED |
  4404. MAC_STATUS_RCVD_CFG);
  4405. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4406. MAC_STATUS_SIGNAL_DET)) {
  4407. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4408. MAC_STATUS_CFG_CHANGED));
  4409. return 0;
  4410. }
  4411. }
  4412. tw32_f(MAC_TX_AUTO_NEG, 0);
  4413. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4414. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4415. tw32_f(MAC_MODE, tp->mac_mode);
  4416. udelay(40);
  4417. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4418. tg3_init_bcm8002(tp);
  4419. /* Enable link change event even when serdes polling. */
  4420. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4421. udelay(40);
  4422. current_link_up = 0;
  4423. tp->link_config.rmt_adv = 0;
  4424. mac_status = tr32(MAC_STATUS);
  4425. if (tg3_flag(tp, HW_AUTONEG))
  4426. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4427. else
  4428. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4429. tp->napi[0].hw_status->status =
  4430. (SD_STATUS_UPDATED |
  4431. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4432. for (i = 0; i < 100; i++) {
  4433. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4434. MAC_STATUS_CFG_CHANGED));
  4435. udelay(5);
  4436. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4437. MAC_STATUS_CFG_CHANGED |
  4438. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4439. break;
  4440. }
  4441. mac_status = tr32(MAC_STATUS);
  4442. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4443. current_link_up = 0;
  4444. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4445. tp->serdes_counter == 0) {
  4446. tw32_f(MAC_MODE, (tp->mac_mode |
  4447. MAC_MODE_SEND_CONFIGS));
  4448. udelay(1);
  4449. tw32_f(MAC_MODE, tp->mac_mode);
  4450. }
  4451. }
  4452. if (current_link_up == 1) {
  4453. tp->link_config.active_speed = SPEED_1000;
  4454. tp->link_config.active_duplex = DUPLEX_FULL;
  4455. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4456. LED_CTRL_LNKLED_OVERRIDE |
  4457. LED_CTRL_1000MBPS_ON));
  4458. } else {
  4459. tp->link_config.active_speed = SPEED_UNKNOWN;
  4460. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4461. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4462. LED_CTRL_LNKLED_OVERRIDE |
  4463. LED_CTRL_TRAFFIC_OVERRIDE));
  4464. }
  4465. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4466. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4467. if (orig_pause_cfg != now_pause_cfg ||
  4468. orig_active_speed != tp->link_config.active_speed ||
  4469. orig_active_duplex != tp->link_config.active_duplex)
  4470. tg3_link_report(tp);
  4471. }
  4472. return 0;
  4473. }
  4474. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4475. {
  4476. int current_link_up, err = 0;
  4477. u32 bmsr, bmcr;
  4478. u16 current_speed;
  4479. u8 current_duplex;
  4480. u32 local_adv, remote_adv;
  4481. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4482. tw32_f(MAC_MODE, tp->mac_mode);
  4483. udelay(40);
  4484. tw32(MAC_EVENT, 0);
  4485. tw32_f(MAC_STATUS,
  4486. (MAC_STATUS_SYNC_CHANGED |
  4487. MAC_STATUS_CFG_CHANGED |
  4488. MAC_STATUS_MI_COMPLETION |
  4489. MAC_STATUS_LNKSTATE_CHANGED));
  4490. udelay(40);
  4491. if (force_reset)
  4492. tg3_phy_reset(tp);
  4493. current_link_up = 0;
  4494. current_speed = SPEED_UNKNOWN;
  4495. current_duplex = DUPLEX_UNKNOWN;
  4496. tp->link_config.rmt_adv = 0;
  4497. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4498. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4499. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4500. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4501. bmsr |= BMSR_LSTATUS;
  4502. else
  4503. bmsr &= ~BMSR_LSTATUS;
  4504. }
  4505. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4506. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4507. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4508. /* do nothing, just check for link up at the end */
  4509. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4510. u32 adv, newadv;
  4511. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4512. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4513. ADVERTISE_1000XPAUSE |
  4514. ADVERTISE_1000XPSE_ASYM |
  4515. ADVERTISE_SLCT);
  4516. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4517. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4518. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4519. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4520. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4521. tg3_writephy(tp, MII_BMCR, bmcr);
  4522. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4523. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4524. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4525. return err;
  4526. }
  4527. } else {
  4528. u32 new_bmcr;
  4529. bmcr &= ~BMCR_SPEED1000;
  4530. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4531. if (tp->link_config.duplex == DUPLEX_FULL)
  4532. new_bmcr |= BMCR_FULLDPLX;
  4533. if (new_bmcr != bmcr) {
  4534. /* BMCR_SPEED1000 is a reserved bit that needs
  4535. * to be set on write.
  4536. */
  4537. new_bmcr |= BMCR_SPEED1000;
  4538. /* Force a linkdown */
  4539. if (tp->link_up) {
  4540. u32 adv;
  4541. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4542. adv &= ~(ADVERTISE_1000XFULL |
  4543. ADVERTISE_1000XHALF |
  4544. ADVERTISE_SLCT);
  4545. tg3_writephy(tp, MII_ADVERTISE, adv);
  4546. tg3_writephy(tp, MII_BMCR, bmcr |
  4547. BMCR_ANRESTART |
  4548. BMCR_ANENABLE);
  4549. udelay(10);
  4550. tg3_carrier_off(tp);
  4551. }
  4552. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4553. bmcr = new_bmcr;
  4554. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4555. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4556. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4557. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4558. bmsr |= BMSR_LSTATUS;
  4559. else
  4560. bmsr &= ~BMSR_LSTATUS;
  4561. }
  4562. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4563. }
  4564. }
  4565. if (bmsr & BMSR_LSTATUS) {
  4566. current_speed = SPEED_1000;
  4567. current_link_up = 1;
  4568. if (bmcr & BMCR_FULLDPLX)
  4569. current_duplex = DUPLEX_FULL;
  4570. else
  4571. current_duplex = DUPLEX_HALF;
  4572. local_adv = 0;
  4573. remote_adv = 0;
  4574. if (bmcr & BMCR_ANENABLE) {
  4575. u32 common;
  4576. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4577. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4578. common = local_adv & remote_adv;
  4579. if (common & (ADVERTISE_1000XHALF |
  4580. ADVERTISE_1000XFULL)) {
  4581. if (common & ADVERTISE_1000XFULL)
  4582. current_duplex = DUPLEX_FULL;
  4583. else
  4584. current_duplex = DUPLEX_HALF;
  4585. tp->link_config.rmt_adv =
  4586. mii_adv_to_ethtool_adv_x(remote_adv);
  4587. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4588. /* Link is up via parallel detect */
  4589. } else {
  4590. current_link_up = 0;
  4591. }
  4592. }
  4593. }
  4594. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4595. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4596. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4597. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4598. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4599. tw32_f(MAC_MODE, tp->mac_mode);
  4600. udelay(40);
  4601. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4602. tp->link_config.active_speed = current_speed;
  4603. tp->link_config.active_duplex = current_duplex;
  4604. tg3_test_and_report_link_chg(tp, current_link_up);
  4605. return err;
  4606. }
  4607. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4608. {
  4609. if (tp->serdes_counter) {
  4610. /* Give autoneg time to complete. */
  4611. tp->serdes_counter--;
  4612. return;
  4613. }
  4614. if (!tp->link_up &&
  4615. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4616. u32 bmcr;
  4617. tg3_readphy(tp, MII_BMCR, &bmcr);
  4618. if (bmcr & BMCR_ANENABLE) {
  4619. u32 phy1, phy2;
  4620. /* Select shadow register 0x1f */
  4621. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4622. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4623. /* Select expansion interrupt status register */
  4624. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4625. MII_TG3_DSP_EXP1_INT_STAT);
  4626. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4627. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4628. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4629. /* We have signal detect and not receiving
  4630. * config code words, link is up by parallel
  4631. * detection.
  4632. */
  4633. bmcr &= ~BMCR_ANENABLE;
  4634. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4635. tg3_writephy(tp, MII_BMCR, bmcr);
  4636. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4637. }
  4638. }
  4639. } else if (tp->link_up &&
  4640. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4641. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4642. u32 phy2;
  4643. /* Select expansion interrupt status register */
  4644. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4645. MII_TG3_DSP_EXP1_INT_STAT);
  4646. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4647. if (phy2 & 0x20) {
  4648. u32 bmcr;
  4649. /* Config code words received, turn on autoneg. */
  4650. tg3_readphy(tp, MII_BMCR, &bmcr);
  4651. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4652. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4653. }
  4654. }
  4655. }
  4656. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4657. {
  4658. u32 val;
  4659. int err;
  4660. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4661. err = tg3_setup_fiber_phy(tp, force_reset);
  4662. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4663. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4664. else
  4665. err = tg3_setup_copper_phy(tp, force_reset);
  4666. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4667. u32 scale;
  4668. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4669. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4670. scale = 65;
  4671. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4672. scale = 6;
  4673. else
  4674. scale = 12;
  4675. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4676. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4677. tw32(GRC_MISC_CFG, val);
  4678. }
  4679. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4680. (6 << TX_LENGTHS_IPG_SHIFT);
  4681. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4682. tg3_asic_rev(tp) == ASIC_REV_5762)
  4683. val |= tr32(MAC_TX_LENGTHS) &
  4684. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4685. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4686. if (tp->link_config.active_speed == SPEED_1000 &&
  4687. tp->link_config.active_duplex == DUPLEX_HALF)
  4688. tw32(MAC_TX_LENGTHS, val |
  4689. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4690. else
  4691. tw32(MAC_TX_LENGTHS, val |
  4692. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4693. if (!tg3_flag(tp, 5705_PLUS)) {
  4694. if (tp->link_up) {
  4695. tw32(HOSTCC_STAT_COAL_TICKS,
  4696. tp->coal.stats_block_coalesce_usecs);
  4697. } else {
  4698. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4699. }
  4700. }
  4701. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4702. val = tr32(PCIE_PWR_MGMT_THRESH);
  4703. if (!tp->link_up)
  4704. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4705. tp->pwrmgmt_thresh;
  4706. else
  4707. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4708. tw32(PCIE_PWR_MGMT_THRESH, val);
  4709. }
  4710. return err;
  4711. }
  4712. /* tp->lock must be held */
  4713. static u64 tg3_refclk_read(struct tg3 *tp)
  4714. {
  4715. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4716. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4717. }
  4718. /* tp->lock must be held */
  4719. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4720. {
  4721. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4722. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4723. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4724. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4725. }
  4726. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4727. static inline void tg3_full_unlock(struct tg3 *tp);
  4728. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4729. {
  4730. struct tg3 *tp = netdev_priv(dev);
  4731. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4732. SOF_TIMESTAMPING_RX_SOFTWARE |
  4733. SOF_TIMESTAMPING_SOFTWARE |
  4734. SOF_TIMESTAMPING_TX_HARDWARE |
  4735. SOF_TIMESTAMPING_RX_HARDWARE |
  4736. SOF_TIMESTAMPING_RAW_HARDWARE;
  4737. if (tp->ptp_clock)
  4738. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4739. else
  4740. info->phc_index = -1;
  4741. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4742. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4743. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4744. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4745. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4746. return 0;
  4747. }
  4748. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4749. {
  4750. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4751. bool neg_adj = false;
  4752. u32 correction = 0;
  4753. if (ppb < 0) {
  4754. neg_adj = true;
  4755. ppb = -ppb;
  4756. }
  4757. /* Frequency adjustment is performed using hardware with a 24 bit
  4758. * accumulator and a programmable correction value. On each clk, the
  4759. * correction value gets added to the accumulator and when it
  4760. * overflows, the time counter is incremented/decremented.
  4761. *
  4762. * So conversion from ppb to correction value is
  4763. * ppb * (1 << 24) / 1000000000
  4764. */
  4765. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4766. TG3_EAV_REF_CLK_CORRECT_MASK;
  4767. tg3_full_lock(tp, 0);
  4768. if (correction)
  4769. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4770. TG3_EAV_REF_CLK_CORRECT_EN |
  4771. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4772. else
  4773. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4774. tg3_full_unlock(tp);
  4775. return 0;
  4776. }
  4777. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4778. {
  4779. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4780. tg3_full_lock(tp, 0);
  4781. tp->ptp_adjust += delta;
  4782. tg3_full_unlock(tp);
  4783. return 0;
  4784. }
  4785. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4786. {
  4787. u64 ns;
  4788. u32 remainder;
  4789. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4790. tg3_full_lock(tp, 0);
  4791. ns = tg3_refclk_read(tp);
  4792. ns += tp->ptp_adjust;
  4793. tg3_full_unlock(tp);
  4794. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4795. ts->tv_nsec = remainder;
  4796. return 0;
  4797. }
  4798. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  4799. const struct timespec *ts)
  4800. {
  4801. u64 ns;
  4802. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4803. ns = timespec_to_ns(ts);
  4804. tg3_full_lock(tp, 0);
  4805. tg3_refclk_write(tp, ns);
  4806. tp->ptp_adjust = 0;
  4807. tg3_full_unlock(tp);
  4808. return 0;
  4809. }
  4810. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  4811. struct ptp_clock_request *rq, int on)
  4812. {
  4813. return -EOPNOTSUPP;
  4814. }
  4815. static const struct ptp_clock_info tg3_ptp_caps = {
  4816. .owner = THIS_MODULE,
  4817. .name = "tg3 clock",
  4818. .max_adj = 250000000,
  4819. .n_alarm = 0,
  4820. .n_ext_ts = 0,
  4821. .n_per_out = 0,
  4822. .pps = 0,
  4823. .adjfreq = tg3_ptp_adjfreq,
  4824. .adjtime = tg3_ptp_adjtime,
  4825. .gettime = tg3_ptp_gettime,
  4826. .settime = tg3_ptp_settime,
  4827. .enable = tg3_ptp_enable,
  4828. };
  4829. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  4830. struct skb_shared_hwtstamps *timestamp)
  4831. {
  4832. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  4833. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  4834. tp->ptp_adjust);
  4835. }
  4836. /* tp->lock must be held */
  4837. static void tg3_ptp_init(struct tg3 *tp)
  4838. {
  4839. if (!tg3_flag(tp, PTP_CAPABLE))
  4840. return;
  4841. /* Initialize the hardware clock to the system time. */
  4842. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  4843. tp->ptp_adjust = 0;
  4844. tp->ptp_info = tg3_ptp_caps;
  4845. }
  4846. /* tp->lock must be held */
  4847. static void tg3_ptp_resume(struct tg3 *tp)
  4848. {
  4849. if (!tg3_flag(tp, PTP_CAPABLE))
  4850. return;
  4851. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  4852. tp->ptp_adjust = 0;
  4853. }
  4854. static void tg3_ptp_fini(struct tg3 *tp)
  4855. {
  4856. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  4857. return;
  4858. ptp_clock_unregister(tp->ptp_clock);
  4859. tp->ptp_clock = NULL;
  4860. tp->ptp_adjust = 0;
  4861. }
  4862. static inline int tg3_irq_sync(struct tg3 *tp)
  4863. {
  4864. return tp->irq_sync;
  4865. }
  4866. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4867. {
  4868. int i;
  4869. dst = (u32 *)((u8 *)dst + off);
  4870. for (i = 0; i < len; i += sizeof(u32))
  4871. *dst++ = tr32(off + i);
  4872. }
  4873. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4874. {
  4875. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4876. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4877. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4878. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4879. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4880. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4881. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4882. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4883. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4884. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4885. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4886. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4887. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4888. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4889. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4890. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4891. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4892. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4893. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4894. if (tg3_flag(tp, SUPPORT_MSIX))
  4895. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4896. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4897. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4898. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4899. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4900. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4901. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4902. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4903. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4904. if (!tg3_flag(tp, 5705_PLUS)) {
  4905. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4906. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4907. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4908. }
  4909. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4910. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4911. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4912. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4913. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4914. if (tg3_flag(tp, NVRAM))
  4915. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4916. }
  4917. static void tg3_dump_state(struct tg3 *tp)
  4918. {
  4919. int i;
  4920. u32 *regs;
  4921. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4922. if (!regs)
  4923. return;
  4924. if (tg3_flag(tp, PCI_EXPRESS)) {
  4925. /* Read up to but not including private PCI registers */
  4926. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4927. regs[i / sizeof(u32)] = tr32(i);
  4928. } else
  4929. tg3_dump_legacy_regs(tp, regs);
  4930. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4931. if (!regs[i + 0] && !regs[i + 1] &&
  4932. !regs[i + 2] && !regs[i + 3])
  4933. continue;
  4934. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4935. i * 4,
  4936. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4937. }
  4938. kfree(regs);
  4939. for (i = 0; i < tp->irq_cnt; i++) {
  4940. struct tg3_napi *tnapi = &tp->napi[i];
  4941. /* SW status block */
  4942. netdev_err(tp->dev,
  4943. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4944. i,
  4945. tnapi->hw_status->status,
  4946. tnapi->hw_status->status_tag,
  4947. tnapi->hw_status->rx_jumbo_consumer,
  4948. tnapi->hw_status->rx_consumer,
  4949. tnapi->hw_status->rx_mini_consumer,
  4950. tnapi->hw_status->idx[0].rx_producer,
  4951. tnapi->hw_status->idx[0].tx_consumer);
  4952. netdev_err(tp->dev,
  4953. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4954. i,
  4955. tnapi->last_tag, tnapi->last_irq_tag,
  4956. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4957. tnapi->rx_rcb_ptr,
  4958. tnapi->prodring.rx_std_prod_idx,
  4959. tnapi->prodring.rx_std_cons_idx,
  4960. tnapi->prodring.rx_jmb_prod_idx,
  4961. tnapi->prodring.rx_jmb_cons_idx);
  4962. }
  4963. }
  4964. /* This is called whenever we suspect that the system chipset is re-
  4965. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4966. * is bogus tx completions. We try to recover by setting the
  4967. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4968. * in the workqueue.
  4969. */
  4970. static void tg3_tx_recover(struct tg3 *tp)
  4971. {
  4972. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4973. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4974. netdev_warn(tp->dev,
  4975. "The system may be re-ordering memory-mapped I/O "
  4976. "cycles to the network device, attempting to recover. "
  4977. "Please report the problem to the driver maintainer "
  4978. "and include system chipset information.\n");
  4979. spin_lock(&tp->lock);
  4980. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4981. spin_unlock(&tp->lock);
  4982. }
  4983. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4984. {
  4985. /* Tell compiler to fetch tx indices from memory. */
  4986. barrier();
  4987. return tnapi->tx_pending -
  4988. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4989. }
  4990. /* Tigon3 never reports partial packet sends. So we do not
  4991. * need special logic to handle SKBs that have not had all
  4992. * of their frags sent yet, like SunGEM does.
  4993. */
  4994. static void tg3_tx(struct tg3_napi *tnapi)
  4995. {
  4996. struct tg3 *tp = tnapi->tp;
  4997. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4998. u32 sw_idx = tnapi->tx_cons;
  4999. struct netdev_queue *txq;
  5000. int index = tnapi - tp->napi;
  5001. unsigned int pkts_compl = 0, bytes_compl = 0;
  5002. if (tg3_flag(tp, ENABLE_TSS))
  5003. index--;
  5004. txq = netdev_get_tx_queue(tp->dev, index);
  5005. while (sw_idx != hw_idx) {
  5006. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5007. struct sk_buff *skb = ri->skb;
  5008. int i, tx_bug = 0;
  5009. if (unlikely(skb == NULL)) {
  5010. tg3_tx_recover(tp);
  5011. return;
  5012. }
  5013. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5014. struct skb_shared_hwtstamps timestamp;
  5015. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5016. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5017. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5018. skb_tstamp_tx(skb, &timestamp);
  5019. }
  5020. pci_unmap_single(tp->pdev,
  5021. dma_unmap_addr(ri, mapping),
  5022. skb_headlen(skb),
  5023. PCI_DMA_TODEVICE);
  5024. ri->skb = NULL;
  5025. while (ri->fragmented) {
  5026. ri->fragmented = false;
  5027. sw_idx = NEXT_TX(sw_idx);
  5028. ri = &tnapi->tx_buffers[sw_idx];
  5029. }
  5030. sw_idx = NEXT_TX(sw_idx);
  5031. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5032. ri = &tnapi->tx_buffers[sw_idx];
  5033. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5034. tx_bug = 1;
  5035. pci_unmap_page(tp->pdev,
  5036. dma_unmap_addr(ri, mapping),
  5037. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5038. PCI_DMA_TODEVICE);
  5039. while (ri->fragmented) {
  5040. ri->fragmented = false;
  5041. sw_idx = NEXT_TX(sw_idx);
  5042. ri = &tnapi->tx_buffers[sw_idx];
  5043. }
  5044. sw_idx = NEXT_TX(sw_idx);
  5045. }
  5046. pkts_compl++;
  5047. bytes_compl += skb->len;
  5048. dev_kfree_skb(skb);
  5049. if (unlikely(tx_bug)) {
  5050. tg3_tx_recover(tp);
  5051. return;
  5052. }
  5053. }
  5054. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5055. tnapi->tx_cons = sw_idx;
  5056. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5057. * before checking for netif_queue_stopped(). Without the
  5058. * memory barrier, there is a small possibility that tg3_start_xmit()
  5059. * will miss it and cause the queue to be stopped forever.
  5060. */
  5061. smp_mb();
  5062. if (unlikely(netif_tx_queue_stopped(txq) &&
  5063. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5064. __netif_tx_lock(txq, smp_processor_id());
  5065. if (netif_tx_queue_stopped(txq) &&
  5066. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5067. netif_tx_wake_queue(txq);
  5068. __netif_tx_unlock(txq);
  5069. }
  5070. }
  5071. static void tg3_frag_free(bool is_frag, void *data)
  5072. {
  5073. if (is_frag)
  5074. put_page(virt_to_head_page(data));
  5075. else
  5076. kfree(data);
  5077. }
  5078. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5079. {
  5080. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5081. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5082. if (!ri->data)
  5083. return;
  5084. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5085. map_sz, PCI_DMA_FROMDEVICE);
  5086. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5087. ri->data = NULL;
  5088. }
  5089. /* Returns size of skb allocated or < 0 on error.
  5090. *
  5091. * We only need to fill in the address because the other members
  5092. * of the RX descriptor are invariant, see tg3_init_rings.
  5093. *
  5094. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5095. * posting buffers we only dirty the first cache line of the RX
  5096. * descriptor (containing the address). Whereas for the RX status
  5097. * buffers the cpu only reads the last cacheline of the RX descriptor
  5098. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5099. */
  5100. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5101. u32 opaque_key, u32 dest_idx_unmasked,
  5102. unsigned int *frag_size)
  5103. {
  5104. struct tg3_rx_buffer_desc *desc;
  5105. struct ring_info *map;
  5106. u8 *data;
  5107. dma_addr_t mapping;
  5108. int skb_size, data_size, dest_idx;
  5109. switch (opaque_key) {
  5110. case RXD_OPAQUE_RING_STD:
  5111. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5112. desc = &tpr->rx_std[dest_idx];
  5113. map = &tpr->rx_std_buffers[dest_idx];
  5114. data_size = tp->rx_pkt_map_sz;
  5115. break;
  5116. case RXD_OPAQUE_RING_JUMBO:
  5117. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5118. desc = &tpr->rx_jmb[dest_idx].std;
  5119. map = &tpr->rx_jmb_buffers[dest_idx];
  5120. data_size = TG3_RX_JMB_MAP_SZ;
  5121. break;
  5122. default:
  5123. return -EINVAL;
  5124. }
  5125. /* Do not overwrite any of the map or rp information
  5126. * until we are sure we can commit to a new buffer.
  5127. *
  5128. * Callers depend upon this behavior and assume that
  5129. * we leave everything unchanged if we fail.
  5130. */
  5131. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5132. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5133. if (skb_size <= PAGE_SIZE) {
  5134. data = netdev_alloc_frag(skb_size);
  5135. *frag_size = skb_size;
  5136. } else {
  5137. data = kmalloc(skb_size, GFP_ATOMIC);
  5138. *frag_size = 0;
  5139. }
  5140. if (!data)
  5141. return -ENOMEM;
  5142. mapping = pci_map_single(tp->pdev,
  5143. data + TG3_RX_OFFSET(tp),
  5144. data_size,
  5145. PCI_DMA_FROMDEVICE);
  5146. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5147. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5148. return -EIO;
  5149. }
  5150. map->data = data;
  5151. dma_unmap_addr_set(map, mapping, mapping);
  5152. desc->addr_hi = ((u64)mapping >> 32);
  5153. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5154. return data_size;
  5155. }
  5156. /* We only need to move over in the address because the other
  5157. * members of the RX descriptor are invariant. See notes above
  5158. * tg3_alloc_rx_data for full details.
  5159. */
  5160. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5161. struct tg3_rx_prodring_set *dpr,
  5162. u32 opaque_key, int src_idx,
  5163. u32 dest_idx_unmasked)
  5164. {
  5165. struct tg3 *tp = tnapi->tp;
  5166. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5167. struct ring_info *src_map, *dest_map;
  5168. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5169. int dest_idx;
  5170. switch (opaque_key) {
  5171. case RXD_OPAQUE_RING_STD:
  5172. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5173. dest_desc = &dpr->rx_std[dest_idx];
  5174. dest_map = &dpr->rx_std_buffers[dest_idx];
  5175. src_desc = &spr->rx_std[src_idx];
  5176. src_map = &spr->rx_std_buffers[src_idx];
  5177. break;
  5178. case RXD_OPAQUE_RING_JUMBO:
  5179. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5180. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5181. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5182. src_desc = &spr->rx_jmb[src_idx].std;
  5183. src_map = &spr->rx_jmb_buffers[src_idx];
  5184. break;
  5185. default:
  5186. return;
  5187. }
  5188. dest_map->data = src_map->data;
  5189. dma_unmap_addr_set(dest_map, mapping,
  5190. dma_unmap_addr(src_map, mapping));
  5191. dest_desc->addr_hi = src_desc->addr_hi;
  5192. dest_desc->addr_lo = src_desc->addr_lo;
  5193. /* Ensure that the update to the skb happens after the physical
  5194. * addresses have been transferred to the new BD location.
  5195. */
  5196. smp_wmb();
  5197. src_map->data = NULL;
  5198. }
  5199. /* The RX ring scheme is composed of multiple rings which post fresh
  5200. * buffers to the chip, and one special ring the chip uses to report
  5201. * status back to the host.
  5202. *
  5203. * The special ring reports the status of received packets to the
  5204. * host. The chip does not write into the original descriptor the
  5205. * RX buffer was obtained from. The chip simply takes the original
  5206. * descriptor as provided by the host, updates the status and length
  5207. * field, then writes this into the next status ring entry.
  5208. *
  5209. * Each ring the host uses to post buffers to the chip is described
  5210. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5211. * it is first placed into the on-chip ram. When the packet's length
  5212. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5213. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5214. * which is within the range of the new packet's length is chosen.
  5215. *
  5216. * The "separate ring for rx status" scheme may sound queer, but it makes
  5217. * sense from a cache coherency perspective. If only the host writes
  5218. * to the buffer post rings, and only the chip writes to the rx status
  5219. * rings, then cache lines never move beyond shared-modified state.
  5220. * If both the host and chip were to write into the same ring, cache line
  5221. * eviction could occur since both entities want it in an exclusive state.
  5222. */
  5223. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5224. {
  5225. struct tg3 *tp = tnapi->tp;
  5226. u32 work_mask, rx_std_posted = 0;
  5227. u32 std_prod_idx, jmb_prod_idx;
  5228. u32 sw_idx = tnapi->rx_rcb_ptr;
  5229. u16 hw_idx;
  5230. int received;
  5231. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5232. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5233. /*
  5234. * We need to order the read of hw_idx and the read of
  5235. * the opaque cookie.
  5236. */
  5237. rmb();
  5238. work_mask = 0;
  5239. received = 0;
  5240. std_prod_idx = tpr->rx_std_prod_idx;
  5241. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5242. while (sw_idx != hw_idx && budget > 0) {
  5243. struct ring_info *ri;
  5244. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5245. unsigned int len;
  5246. struct sk_buff *skb;
  5247. dma_addr_t dma_addr;
  5248. u32 opaque_key, desc_idx, *post_ptr;
  5249. u8 *data;
  5250. u64 tstamp = 0;
  5251. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5252. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5253. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5254. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5255. dma_addr = dma_unmap_addr(ri, mapping);
  5256. data = ri->data;
  5257. post_ptr = &std_prod_idx;
  5258. rx_std_posted++;
  5259. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5260. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5261. dma_addr = dma_unmap_addr(ri, mapping);
  5262. data = ri->data;
  5263. post_ptr = &jmb_prod_idx;
  5264. } else
  5265. goto next_pkt_nopost;
  5266. work_mask |= opaque_key;
  5267. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5268. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5269. drop_it:
  5270. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5271. desc_idx, *post_ptr);
  5272. drop_it_no_recycle:
  5273. /* Other statistics kept track of by card. */
  5274. tp->rx_dropped++;
  5275. goto next_pkt;
  5276. }
  5277. prefetch(data + TG3_RX_OFFSET(tp));
  5278. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5279. ETH_FCS_LEN;
  5280. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5281. RXD_FLAG_PTPSTAT_PTPV1 ||
  5282. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5283. RXD_FLAG_PTPSTAT_PTPV2) {
  5284. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5285. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5286. }
  5287. if (len > TG3_RX_COPY_THRESH(tp)) {
  5288. int skb_size;
  5289. unsigned int frag_size;
  5290. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5291. *post_ptr, &frag_size);
  5292. if (skb_size < 0)
  5293. goto drop_it;
  5294. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5295. PCI_DMA_FROMDEVICE);
  5296. skb = build_skb(data, frag_size);
  5297. if (!skb) {
  5298. tg3_frag_free(frag_size != 0, data);
  5299. goto drop_it_no_recycle;
  5300. }
  5301. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5302. /* Ensure that the update to the data happens
  5303. * after the usage of the old DMA mapping.
  5304. */
  5305. smp_wmb();
  5306. ri->data = NULL;
  5307. } else {
  5308. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5309. desc_idx, *post_ptr);
  5310. skb = netdev_alloc_skb(tp->dev,
  5311. len + TG3_RAW_IP_ALIGN);
  5312. if (skb == NULL)
  5313. goto drop_it_no_recycle;
  5314. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5315. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5316. memcpy(skb->data,
  5317. data + TG3_RX_OFFSET(tp),
  5318. len);
  5319. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5320. }
  5321. skb_put(skb, len);
  5322. if (tstamp)
  5323. tg3_hwclock_to_timestamp(tp, tstamp,
  5324. skb_hwtstamps(skb));
  5325. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5326. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5327. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5328. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5329. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5330. else
  5331. skb_checksum_none_assert(skb);
  5332. skb->protocol = eth_type_trans(skb, tp->dev);
  5333. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5334. skb->protocol != htons(ETH_P_8021Q)) {
  5335. dev_kfree_skb(skb);
  5336. goto drop_it_no_recycle;
  5337. }
  5338. if (desc->type_flags & RXD_FLAG_VLAN &&
  5339. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5340. __vlan_hwaccel_put_tag(skb,
  5341. desc->err_vlan & RXD_VLAN_MASK);
  5342. napi_gro_receive(&tnapi->napi, skb);
  5343. received++;
  5344. budget--;
  5345. next_pkt:
  5346. (*post_ptr)++;
  5347. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5348. tpr->rx_std_prod_idx = std_prod_idx &
  5349. tp->rx_std_ring_mask;
  5350. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5351. tpr->rx_std_prod_idx);
  5352. work_mask &= ~RXD_OPAQUE_RING_STD;
  5353. rx_std_posted = 0;
  5354. }
  5355. next_pkt_nopost:
  5356. sw_idx++;
  5357. sw_idx &= tp->rx_ret_ring_mask;
  5358. /* Refresh hw_idx to see if there is new work */
  5359. if (sw_idx == hw_idx) {
  5360. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5361. rmb();
  5362. }
  5363. }
  5364. /* ACK the status ring. */
  5365. tnapi->rx_rcb_ptr = sw_idx;
  5366. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5367. /* Refill RX ring(s). */
  5368. if (!tg3_flag(tp, ENABLE_RSS)) {
  5369. /* Sync BD data before updating mailbox */
  5370. wmb();
  5371. if (work_mask & RXD_OPAQUE_RING_STD) {
  5372. tpr->rx_std_prod_idx = std_prod_idx &
  5373. tp->rx_std_ring_mask;
  5374. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5375. tpr->rx_std_prod_idx);
  5376. }
  5377. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5378. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5379. tp->rx_jmb_ring_mask;
  5380. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5381. tpr->rx_jmb_prod_idx);
  5382. }
  5383. mmiowb();
  5384. } else if (work_mask) {
  5385. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5386. * updated before the producer indices can be updated.
  5387. */
  5388. smp_wmb();
  5389. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5390. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5391. if (tnapi != &tp->napi[1]) {
  5392. tp->rx_refill = true;
  5393. napi_schedule(&tp->napi[1].napi);
  5394. }
  5395. }
  5396. return received;
  5397. }
  5398. static void tg3_poll_link(struct tg3 *tp)
  5399. {
  5400. /* handle link change and other phy events */
  5401. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5402. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5403. if (sblk->status & SD_STATUS_LINK_CHG) {
  5404. sblk->status = SD_STATUS_UPDATED |
  5405. (sblk->status & ~SD_STATUS_LINK_CHG);
  5406. spin_lock(&tp->lock);
  5407. if (tg3_flag(tp, USE_PHYLIB)) {
  5408. tw32_f(MAC_STATUS,
  5409. (MAC_STATUS_SYNC_CHANGED |
  5410. MAC_STATUS_CFG_CHANGED |
  5411. MAC_STATUS_MI_COMPLETION |
  5412. MAC_STATUS_LNKSTATE_CHANGED));
  5413. udelay(40);
  5414. } else
  5415. tg3_setup_phy(tp, 0);
  5416. spin_unlock(&tp->lock);
  5417. }
  5418. }
  5419. }
  5420. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5421. struct tg3_rx_prodring_set *dpr,
  5422. struct tg3_rx_prodring_set *spr)
  5423. {
  5424. u32 si, di, cpycnt, src_prod_idx;
  5425. int i, err = 0;
  5426. while (1) {
  5427. src_prod_idx = spr->rx_std_prod_idx;
  5428. /* Make sure updates to the rx_std_buffers[] entries and the
  5429. * standard producer index are seen in the correct order.
  5430. */
  5431. smp_rmb();
  5432. if (spr->rx_std_cons_idx == src_prod_idx)
  5433. break;
  5434. if (spr->rx_std_cons_idx < src_prod_idx)
  5435. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5436. else
  5437. cpycnt = tp->rx_std_ring_mask + 1 -
  5438. spr->rx_std_cons_idx;
  5439. cpycnt = min(cpycnt,
  5440. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5441. si = spr->rx_std_cons_idx;
  5442. di = dpr->rx_std_prod_idx;
  5443. for (i = di; i < di + cpycnt; i++) {
  5444. if (dpr->rx_std_buffers[i].data) {
  5445. cpycnt = i - di;
  5446. err = -ENOSPC;
  5447. break;
  5448. }
  5449. }
  5450. if (!cpycnt)
  5451. break;
  5452. /* Ensure that updates to the rx_std_buffers ring and the
  5453. * shadowed hardware producer ring from tg3_recycle_skb() are
  5454. * ordered correctly WRT the skb check above.
  5455. */
  5456. smp_rmb();
  5457. memcpy(&dpr->rx_std_buffers[di],
  5458. &spr->rx_std_buffers[si],
  5459. cpycnt * sizeof(struct ring_info));
  5460. for (i = 0; i < cpycnt; i++, di++, si++) {
  5461. struct tg3_rx_buffer_desc *sbd, *dbd;
  5462. sbd = &spr->rx_std[si];
  5463. dbd = &dpr->rx_std[di];
  5464. dbd->addr_hi = sbd->addr_hi;
  5465. dbd->addr_lo = sbd->addr_lo;
  5466. }
  5467. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5468. tp->rx_std_ring_mask;
  5469. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5470. tp->rx_std_ring_mask;
  5471. }
  5472. while (1) {
  5473. src_prod_idx = spr->rx_jmb_prod_idx;
  5474. /* Make sure updates to the rx_jmb_buffers[] entries and
  5475. * the jumbo producer index are seen in the correct order.
  5476. */
  5477. smp_rmb();
  5478. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5479. break;
  5480. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5481. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5482. else
  5483. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5484. spr->rx_jmb_cons_idx;
  5485. cpycnt = min(cpycnt,
  5486. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5487. si = spr->rx_jmb_cons_idx;
  5488. di = dpr->rx_jmb_prod_idx;
  5489. for (i = di; i < di + cpycnt; i++) {
  5490. if (dpr->rx_jmb_buffers[i].data) {
  5491. cpycnt = i - di;
  5492. err = -ENOSPC;
  5493. break;
  5494. }
  5495. }
  5496. if (!cpycnt)
  5497. break;
  5498. /* Ensure that updates to the rx_jmb_buffers ring and the
  5499. * shadowed hardware producer ring from tg3_recycle_skb() are
  5500. * ordered correctly WRT the skb check above.
  5501. */
  5502. smp_rmb();
  5503. memcpy(&dpr->rx_jmb_buffers[di],
  5504. &spr->rx_jmb_buffers[si],
  5505. cpycnt * sizeof(struct ring_info));
  5506. for (i = 0; i < cpycnt; i++, di++, si++) {
  5507. struct tg3_rx_buffer_desc *sbd, *dbd;
  5508. sbd = &spr->rx_jmb[si].std;
  5509. dbd = &dpr->rx_jmb[di].std;
  5510. dbd->addr_hi = sbd->addr_hi;
  5511. dbd->addr_lo = sbd->addr_lo;
  5512. }
  5513. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5514. tp->rx_jmb_ring_mask;
  5515. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5516. tp->rx_jmb_ring_mask;
  5517. }
  5518. return err;
  5519. }
  5520. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5521. {
  5522. struct tg3 *tp = tnapi->tp;
  5523. /* run TX completion thread */
  5524. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5525. tg3_tx(tnapi);
  5526. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5527. return work_done;
  5528. }
  5529. if (!tnapi->rx_rcb_prod_idx)
  5530. return work_done;
  5531. /* run RX thread, within the bounds set by NAPI.
  5532. * All RX "locking" is done by ensuring outside
  5533. * code synchronizes with tg3->napi.poll()
  5534. */
  5535. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5536. work_done += tg3_rx(tnapi, budget - work_done);
  5537. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5538. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5539. int i, err = 0;
  5540. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5541. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5542. tp->rx_refill = false;
  5543. for (i = 1; i <= tp->rxq_cnt; i++)
  5544. err |= tg3_rx_prodring_xfer(tp, dpr,
  5545. &tp->napi[i].prodring);
  5546. wmb();
  5547. if (std_prod_idx != dpr->rx_std_prod_idx)
  5548. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5549. dpr->rx_std_prod_idx);
  5550. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5551. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5552. dpr->rx_jmb_prod_idx);
  5553. mmiowb();
  5554. if (err)
  5555. tw32_f(HOSTCC_MODE, tp->coal_now);
  5556. }
  5557. return work_done;
  5558. }
  5559. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5560. {
  5561. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5562. schedule_work(&tp->reset_task);
  5563. }
  5564. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5565. {
  5566. cancel_work_sync(&tp->reset_task);
  5567. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5568. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5569. }
  5570. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5571. {
  5572. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5573. struct tg3 *tp = tnapi->tp;
  5574. int work_done = 0;
  5575. struct tg3_hw_status *sblk = tnapi->hw_status;
  5576. while (1) {
  5577. work_done = tg3_poll_work(tnapi, work_done, budget);
  5578. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5579. goto tx_recovery;
  5580. if (unlikely(work_done >= budget))
  5581. break;
  5582. /* tp->last_tag is used in tg3_int_reenable() below
  5583. * to tell the hw how much work has been processed,
  5584. * so we must read it before checking for more work.
  5585. */
  5586. tnapi->last_tag = sblk->status_tag;
  5587. tnapi->last_irq_tag = tnapi->last_tag;
  5588. rmb();
  5589. /* check for RX/TX work to do */
  5590. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5591. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5592. /* This test here is not race free, but will reduce
  5593. * the number of interrupts by looping again.
  5594. */
  5595. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5596. continue;
  5597. napi_complete(napi);
  5598. /* Reenable interrupts. */
  5599. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5600. /* This test here is synchronized by napi_schedule()
  5601. * and napi_complete() to close the race condition.
  5602. */
  5603. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5604. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5605. HOSTCC_MODE_ENABLE |
  5606. tnapi->coal_now);
  5607. }
  5608. mmiowb();
  5609. break;
  5610. }
  5611. }
  5612. return work_done;
  5613. tx_recovery:
  5614. /* work_done is guaranteed to be less than budget. */
  5615. napi_complete(napi);
  5616. tg3_reset_task_schedule(tp);
  5617. return work_done;
  5618. }
  5619. static void tg3_process_error(struct tg3 *tp)
  5620. {
  5621. u32 val;
  5622. bool real_error = false;
  5623. if (tg3_flag(tp, ERROR_PROCESSED))
  5624. return;
  5625. /* Check Flow Attention register */
  5626. val = tr32(HOSTCC_FLOW_ATTN);
  5627. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5628. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5629. real_error = true;
  5630. }
  5631. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5632. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5633. real_error = true;
  5634. }
  5635. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5636. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5637. real_error = true;
  5638. }
  5639. if (!real_error)
  5640. return;
  5641. tg3_dump_state(tp);
  5642. tg3_flag_set(tp, ERROR_PROCESSED);
  5643. tg3_reset_task_schedule(tp);
  5644. }
  5645. static int tg3_poll(struct napi_struct *napi, int budget)
  5646. {
  5647. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5648. struct tg3 *tp = tnapi->tp;
  5649. int work_done = 0;
  5650. struct tg3_hw_status *sblk = tnapi->hw_status;
  5651. while (1) {
  5652. if (sblk->status & SD_STATUS_ERROR)
  5653. tg3_process_error(tp);
  5654. tg3_poll_link(tp);
  5655. work_done = tg3_poll_work(tnapi, work_done, budget);
  5656. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5657. goto tx_recovery;
  5658. if (unlikely(work_done >= budget))
  5659. break;
  5660. if (tg3_flag(tp, TAGGED_STATUS)) {
  5661. /* tp->last_tag is used in tg3_int_reenable() below
  5662. * to tell the hw how much work has been processed,
  5663. * so we must read it before checking for more work.
  5664. */
  5665. tnapi->last_tag = sblk->status_tag;
  5666. tnapi->last_irq_tag = tnapi->last_tag;
  5667. rmb();
  5668. } else
  5669. sblk->status &= ~SD_STATUS_UPDATED;
  5670. if (likely(!tg3_has_work(tnapi))) {
  5671. napi_complete(napi);
  5672. tg3_int_reenable(tnapi);
  5673. break;
  5674. }
  5675. }
  5676. return work_done;
  5677. tx_recovery:
  5678. /* work_done is guaranteed to be less than budget. */
  5679. napi_complete(napi);
  5680. tg3_reset_task_schedule(tp);
  5681. return work_done;
  5682. }
  5683. static void tg3_napi_disable(struct tg3 *tp)
  5684. {
  5685. int i;
  5686. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5687. napi_disable(&tp->napi[i].napi);
  5688. }
  5689. static void tg3_napi_enable(struct tg3 *tp)
  5690. {
  5691. int i;
  5692. for (i = 0; i < tp->irq_cnt; i++)
  5693. napi_enable(&tp->napi[i].napi);
  5694. }
  5695. static void tg3_napi_init(struct tg3 *tp)
  5696. {
  5697. int i;
  5698. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5699. for (i = 1; i < tp->irq_cnt; i++)
  5700. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5701. }
  5702. static void tg3_napi_fini(struct tg3 *tp)
  5703. {
  5704. int i;
  5705. for (i = 0; i < tp->irq_cnt; i++)
  5706. netif_napi_del(&tp->napi[i].napi);
  5707. }
  5708. static inline void tg3_netif_stop(struct tg3 *tp)
  5709. {
  5710. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5711. tg3_napi_disable(tp);
  5712. netif_carrier_off(tp->dev);
  5713. netif_tx_disable(tp->dev);
  5714. }
  5715. /* tp->lock must be held */
  5716. static inline void tg3_netif_start(struct tg3 *tp)
  5717. {
  5718. tg3_ptp_resume(tp);
  5719. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5720. * appropriate so long as all callers are assured to
  5721. * have free tx slots (such as after tg3_init_hw)
  5722. */
  5723. netif_tx_wake_all_queues(tp->dev);
  5724. if (tp->link_up)
  5725. netif_carrier_on(tp->dev);
  5726. tg3_napi_enable(tp);
  5727. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5728. tg3_enable_ints(tp);
  5729. }
  5730. static void tg3_irq_quiesce(struct tg3 *tp)
  5731. {
  5732. int i;
  5733. BUG_ON(tp->irq_sync);
  5734. tp->irq_sync = 1;
  5735. smp_mb();
  5736. for (i = 0; i < tp->irq_cnt; i++)
  5737. synchronize_irq(tp->napi[i].irq_vec);
  5738. }
  5739. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5740. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5741. * with as well. Most of the time, this is not necessary except when
  5742. * shutting down the device.
  5743. */
  5744. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5745. {
  5746. spin_lock_bh(&tp->lock);
  5747. if (irq_sync)
  5748. tg3_irq_quiesce(tp);
  5749. }
  5750. static inline void tg3_full_unlock(struct tg3 *tp)
  5751. {
  5752. spin_unlock_bh(&tp->lock);
  5753. }
  5754. /* One-shot MSI handler - Chip automatically disables interrupt
  5755. * after sending MSI so driver doesn't have to do it.
  5756. */
  5757. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5758. {
  5759. struct tg3_napi *tnapi = dev_id;
  5760. struct tg3 *tp = tnapi->tp;
  5761. prefetch(tnapi->hw_status);
  5762. if (tnapi->rx_rcb)
  5763. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5764. if (likely(!tg3_irq_sync(tp)))
  5765. napi_schedule(&tnapi->napi);
  5766. return IRQ_HANDLED;
  5767. }
  5768. /* MSI ISR - No need to check for interrupt sharing and no need to
  5769. * flush status block and interrupt mailbox. PCI ordering rules
  5770. * guarantee that MSI will arrive after the status block.
  5771. */
  5772. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5773. {
  5774. struct tg3_napi *tnapi = dev_id;
  5775. struct tg3 *tp = tnapi->tp;
  5776. prefetch(tnapi->hw_status);
  5777. if (tnapi->rx_rcb)
  5778. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5779. /*
  5780. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5781. * chip-internal interrupt pending events.
  5782. * Writing non-zero to intr-mbox-0 additional tells the
  5783. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5784. * event coalescing.
  5785. */
  5786. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5787. if (likely(!tg3_irq_sync(tp)))
  5788. napi_schedule(&tnapi->napi);
  5789. return IRQ_RETVAL(1);
  5790. }
  5791. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5792. {
  5793. struct tg3_napi *tnapi = dev_id;
  5794. struct tg3 *tp = tnapi->tp;
  5795. struct tg3_hw_status *sblk = tnapi->hw_status;
  5796. unsigned int handled = 1;
  5797. /* In INTx mode, it is possible for the interrupt to arrive at
  5798. * the CPU before the status block posted prior to the interrupt.
  5799. * Reading the PCI State register will confirm whether the
  5800. * interrupt is ours and will flush the status block.
  5801. */
  5802. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5803. if (tg3_flag(tp, CHIP_RESETTING) ||
  5804. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5805. handled = 0;
  5806. goto out;
  5807. }
  5808. }
  5809. /*
  5810. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5811. * chip-internal interrupt pending events.
  5812. * Writing non-zero to intr-mbox-0 additional tells the
  5813. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5814. * event coalescing.
  5815. *
  5816. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5817. * spurious interrupts. The flush impacts performance but
  5818. * excessive spurious interrupts can be worse in some cases.
  5819. */
  5820. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5821. if (tg3_irq_sync(tp))
  5822. goto out;
  5823. sblk->status &= ~SD_STATUS_UPDATED;
  5824. if (likely(tg3_has_work(tnapi))) {
  5825. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5826. napi_schedule(&tnapi->napi);
  5827. } else {
  5828. /* No work, shared interrupt perhaps? re-enable
  5829. * interrupts, and flush that PCI write
  5830. */
  5831. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5832. 0x00000000);
  5833. }
  5834. out:
  5835. return IRQ_RETVAL(handled);
  5836. }
  5837. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5838. {
  5839. struct tg3_napi *tnapi = dev_id;
  5840. struct tg3 *tp = tnapi->tp;
  5841. struct tg3_hw_status *sblk = tnapi->hw_status;
  5842. unsigned int handled = 1;
  5843. /* In INTx mode, it is possible for the interrupt to arrive at
  5844. * the CPU before the status block posted prior to the interrupt.
  5845. * Reading the PCI State register will confirm whether the
  5846. * interrupt is ours and will flush the status block.
  5847. */
  5848. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5849. if (tg3_flag(tp, CHIP_RESETTING) ||
  5850. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5851. handled = 0;
  5852. goto out;
  5853. }
  5854. }
  5855. /*
  5856. * writing any value to intr-mbox-0 clears PCI INTA# and
  5857. * chip-internal interrupt pending events.
  5858. * writing non-zero to intr-mbox-0 additional tells the
  5859. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5860. * event coalescing.
  5861. *
  5862. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5863. * spurious interrupts. The flush impacts performance but
  5864. * excessive spurious interrupts can be worse in some cases.
  5865. */
  5866. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5867. /*
  5868. * In a shared interrupt configuration, sometimes other devices'
  5869. * interrupts will scream. We record the current status tag here
  5870. * so that the above check can report that the screaming interrupts
  5871. * are unhandled. Eventually they will be silenced.
  5872. */
  5873. tnapi->last_irq_tag = sblk->status_tag;
  5874. if (tg3_irq_sync(tp))
  5875. goto out;
  5876. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5877. napi_schedule(&tnapi->napi);
  5878. out:
  5879. return IRQ_RETVAL(handled);
  5880. }
  5881. /* ISR for interrupt test */
  5882. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5883. {
  5884. struct tg3_napi *tnapi = dev_id;
  5885. struct tg3 *tp = tnapi->tp;
  5886. struct tg3_hw_status *sblk = tnapi->hw_status;
  5887. if ((sblk->status & SD_STATUS_UPDATED) ||
  5888. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5889. tg3_disable_ints(tp);
  5890. return IRQ_RETVAL(1);
  5891. }
  5892. return IRQ_RETVAL(0);
  5893. }
  5894. #ifdef CONFIG_NET_POLL_CONTROLLER
  5895. static void tg3_poll_controller(struct net_device *dev)
  5896. {
  5897. int i;
  5898. struct tg3 *tp = netdev_priv(dev);
  5899. if (tg3_irq_sync(tp))
  5900. return;
  5901. for (i = 0; i < tp->irq_cnt; i++)
  5902. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5903. }
  5904. #endif
  5905. static void tg3_tx_timeout(struct net_device *dev)
  5906. {
  5907. struct tg3 *tp = netdev_priv(dev);
  5908. if (netif_msg_tx_err(tp)) {
  5909. netdev_err(dev, "transmit timed out, resetting\n");
  5910. tg3_dump_state(tp);
  5911. }
  5912. tg3_reset_task_schedule(tp);
  5913. }
  5914. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5915. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5916. {
  5917. u32 base = (u32) mapping & 0xffffffff;
  5918. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5919. }
  5920. /* Test for DMA addresses > 40-bit */
  5921. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5922. int len)
  5923. {
  5924. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5925. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5926. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5927. return 0;
  5928. #else
  5929. return 0;
  5930. #endif
  5931. }
  5932. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5933. dma_addr_t mapping, u32 len, u32 flags,
  5934. u32 mss, u32 vlan)
  5935. {
  5936. txbd->addr_hi = ((u64) mapping >> 32);
  5937. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5938. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5939. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5940. }
  5941. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5942. dma_addr_t map, u32 len, u32 flags,
  5943. u32 mss, u32 vlan)
  5944. {
  5945. struct tg3 *tp = tnapi->tp;
  5946. bool hwbug = false;
  5947. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5948. hwbug = true;
  5949. if (tg3_4g_overflow_test(map, len))
  5950. hwbug = true;
  5951. if (tg3_40bit_overflow_test(tp, map, len))
  5952. hwbug = true;
  5953. if (tp->dma_limit) {
  5954. u32 prvidx = *entry;
  5955. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5956. while (len > tp->dma_limit && *budget) {
  5957. u32 frag_len = tp->dma_limit;
  5958. len -= tp->dma_limit;
  5959. /* Avoid the 8byte DMA problem */
  5960. if (len <= 8) {
  5961. len += tp->dma_limit / 2;
  5962. frag_len = tp->dma_limit / 2;
  5963. }
  5964. tnapi->tx_buffers[*entry].fragmented = true;
  5965. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5966. frag_len, tmp_flag, mss, vlan);
  5967. *budget -= 1;
  5968. prvidx = *entry;
  5969. *entry = NEXT_TX(*entry);
  5970. map += frag_len;
  5971. }
  5972. if (len) {
  5973. if (*budget) {
  5974. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5975. len, flags, mss, vlan);
  5976. *budget -= 1;
  5977. *entry = NEXT_TX(*entry);
  5978. } else {
  5979. hwbug = true;
  5980. tnapi->tx_buffers[prvidx].fragmented = false;
  5981. }
  5982. }
  5983. } else {
  5984. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5985. len, flags, mss, vlan);
  5986. *entry = NEXT_TX(*entry);
  5987. }
  5988. return hwbug;
  5989. }
  5990. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5991. {
  5992. int i;
  5993. struct sk_buff *skb;
  5994. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5995. skb = txb->skb;
  5996. txb->skb = NULL;
  5997. pci_unmap_single(tnapi->tp->pdev,
  5998. dma_unmap_addr(txb, mapping),
  5999. skb_headlen(skb),
  6000. PCI_DMA_TODEVICE);
  6001. while (txb->fragmented) {
  6002. txb->fragmented = false;
  6003. entry = NEXT_TX(entry);
  6004. txb = &tnapi->tx_buffers[entry];
  6005. }
  6006. for (i = 0; i <= last; i++) {
  6007. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6008. entry = NEXT_TX(entry);
  6009. txb = &tnapi->tx_buffers[entry];
  6010. pci_unmap_page(tnapi->tp->pdev,
  6011. dma_unmap_addr(txb, mapping),
  6012. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6013. while (txb->fragmented) {
  6014. txb->fragmented = false;
  6015. entry = NEXT_TX(entry);
  6016. txb = &tnapi->tx_buffers[entry];
  6017. }
  6018. }
  6019. }
  6020. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6021. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6022. struct sk_buff **pskb,
  6023. u32 *entry, u32 *budget,
  6024. u32 base_flags, u32 mss, u32 vlan)
  6025. {
  6026. struct tg3 *tp = tnapi->tp;
  6027. struct sk_buff *new_skb, *skb = *pskb;
  6028. dma_addr_t new_addr = 0;
  6029. int ret = 0;
  6030. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6031. new_skb = skb_copy(skb, GFP_ATOMIC);
  6032. else {
  6033. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6034. new_skb = skb_copy_expand(skb,
  6035. skb_headroom(skb) + more_headroom,
  6036. skb_tailroom(skb), GFP_ATOMIC);
  6037. }
  6038. if (!new_skb) {
  6039. ret = -1;
  6040. } else {
  6041. /* New SKB is guaranteed to be linear. */
  6042. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6043. PCI_DMA_TODEVICE);
  6044. /* Make sure the mapping succeeded */
  6045. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6046. dev_kfree_skb(new_skb);
  6047. ret = -1;
  6048. } else {
  6049. u32 save_entry = *entry;
  6050. base_flags |= TXD_FLAG_END;
  6051. tnapi->tx_buffers[*entry].skb = new_skb;
  6052. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6053. mapping, new_addr);
  6054. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6055. new_skb->len, base_flags,
  6056. mss, vlan)) {
  6057. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6058. dev_kfree_skb(new_skb);
  6059. ret = -1;
  6060. }
  6061. }
  6062. }
  6063. dev_kfree_skb(skb);
  6064. *pskb = new_skb;
  6065. return ret;
  6066. }
  6067. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6068. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  6069. * TSO header is greater than 80 bytes.
  6070. */
  6071. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  6072. {
  6073. struct sk_buff *segs, *nskb;
  6074. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6075. /* Estimate the number of fragments in the worst case */
  6076. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  6077. netif_stop_queue(tp->dev);
  6078. /* netif_tx_stop_queue() must be done before checking
  6079. * checking tx index in tg3_tx_avail() below, because in
  6080. * tg3_tx(), we update tx index before checking for
  6081. * netif_tx_queue_stopped().
  6082. */
  6083. smp_mb();
  6084. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  6085. return NETDEV_TX_BUSY;
  6086. netif_wake_queue(tp->dev);
  6087. }
  6088. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  6089. if (IS_ERR(segs))
  6090. goto tg3_tso_bug_end;
  6091. do {
  6092. nskb = segs;
  6093. segs = segs->next;
  6094. nskb->next = NULL;
  6095. tg3_start_xmit(nskb, tp->dev);
  6096. } while (segs);
  6097. tg3_tso_bug_end:
  6098. dev_kfree_skb(skb);
  6099. return NETDEV_TX_OK;
  6100. }
  6101. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  6102. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  6103. */
  6104. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6105. {
  6106. struct tg3 *tp = netdev_priv(dev);
  6107. u32 len, entry, base_flags, mss, vlan = 0;
  6108. u32 budget;
  6109. int i = -1, would_hit_hwbug;
  6110. dma_addr_t mapping;
  6111. struct tg3_napi *tnapi;
  6112. struct netdev_queue *txq;
  6113. unsigned int last;
  6114. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6115. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6116. if (tg3_flag(tp, ENABLE_TSS))
  6117. tnapi++;
  6118. budget = tg3_tx_avail(tnapi);
  6119. /* We are running in BH disabled context with netif_tx_lock
  6120. * and TX reclaim runs via tp->napi.poll inside of a software
  6121. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6122. * no IRQ context deadlocks to worry about either. Rejoice!
  6123. */
  6124. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6125. if (!netif_tx_queue_stopped(txq)) {
  6126. netif_tx_stop_queue(txq);
  6127. /* This is a hard error, log it. */
  6128. netdev_err(dev,
  6129. "BUG! Tx Ring full when queue awake!\n");
  6130. }
  6131. return NETDEV_TX_BUSY;
  6132. }
  6133. entry = tnapi->tx_prod;
  6134. base_flags = 0;
  6135. if (skb->ip_summed == CHECKSUM_PARTIAL)
  6136. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6137. mss = skb_shinfo(skb)->gso_size;
  6138. if (mss) {
  6139. struct iphdr *iph;
  6140. u32 tcp_opt_len, hdr_len;
  6141. if (skb_header_cloned(skb) &&
  6142. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  6143. goto drop;
  6144. iph = ip_hdr(skb);
  6145. tcp_opt_len = tcp_optlen(skb);
  6146. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6147. if (!skb_is_gso_v6(skb)) {
  6148. iph->check = 0;
  6149. iph->tot_len = htons(mss + hdr_len);
  6150. }
  6151. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6152. tg3_flag(tp, TSO_BUG))
  6153. return tg3_tso_bug(tp, skb);
  6154. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6155. TXD_FLAG_CPU_POST_DMA);
  6156. if (tg3_flag(tp, HW_TSO_1) ||
  6157. tg3_flag(tp, HW_TSO_2) ||
  6158. tg3_flag(tp, HW_TSO_3)) {
  6159. tcp_hdr(skb)->check = 0;
  6160. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6161. } else
  6162. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6163. iph->daddr, 0,
  6164. IPPROTO_TCP,
  6165. 0);
  6166. if (tg3_flag(tp, HW_TSO_3)) {
  6167. mss |= (hdr_len & 0xc) << 12;
  6168. if (hdr_len & 0x10)
  6169. base_flags |= 0x00000010;
  6170. base_flags |= (hdr_len & 0x3e0) << 5;
  6171. } else if (tg3_flag(tp, HW_TSO_2))
  6172. mss |= hdr_len << 9;
  6173. else if (tg3_flag(tp, HW_TSO_1) ||
  6174. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6175. if (tcp_opt_len || iph->ihl > 5) {
  6176. int tsflags;
  6177. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6178. mss |= (tsflags << 11);
  6179. }
  6180. } else {
  6181. if (tcp_opt_len || iph->ihl > 5) {
  6182. int tsflags;
  6183. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6184. base_flags |= tsflags << 12;
  6185. }
  6186. }
  6187. }
  6188. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6189. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6190. base_flags |= TXD_FLAG_JMB_PKT;
  6191. if (vlan_tx_tag_present(skb)) {
  6192. base_flags |= TXD_FLAG_VLAN;
  6193. vlan = vlan_tx_tag_get(skb);
  6194. }
  6195. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6196. tg3_flag(tp, TX_TSTAMP_EN)) {
  6197. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6198. base_flags |= TXD_FLAG_HWTSTAMP;
  6199. }
  6200. len = skb_headlen(skb);
  6201. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6202. if (pci_dma_mapping_error(tp->pdev, mapping))
  6203. goto drop;
  6204. tnapi->tx_buffers[entry].skb = skb;
  6205. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6206. would_hit_hwbug = 0;
  6207. if (tg3_flag(tp, 5701_DMA_BUG))
  6208. would_hit_hwbug = 1;
  6209. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6210. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6211. mss, vlan)) {
  6212. would_hit_hwbug = 1;
  6213. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6214. u32 tmp_mss = mss;
  6215. if (!tg3_flag(tp, HW_TSO_1) &&
  6216. !tg3_flag(tp, HW_TSO_2) &&
  6217. !tg3_flag(tp, HW_TSO_3))
  6218. tmp_mss = 0;
  6219. /* Now loop through additional data
  6220. * fragments, and queue them.
  6221. */
  6222. last = skb_shinfo(skb)->nr_frags - 1;
  6223. for (i = 0; i <= last; i++) {
  6224. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6225. len = skb_frag_size(frag);
  6226. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6227. len, DMA_TO_DEVICE);
  6228. tnapi->tx_buffers[entry].skb = NULL;
  6229. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6230. mapping);
  6231. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6232. goto dma_error;
  6233. if (!budget ||
  6234. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6235. len, base_flags |
  6236. ((i == last) ? TXD_FLAG_END : 0),
  6237. tmp_mss, vlan)) {
  6238. would_hit_hwbug = 1;
  6239. break;
  6240. }
  6241. }
  6242. }
  6243. if (would_hit_hwbug) {
  6244. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6245. /* If the workaround fails due to memory/mapping
  6246. * failure, silently drop this packet.
  6247. */
  6248. entry = tnapi->tx_prod;
  6249. budget = tg3_tx_avail(tnapi);
  6250. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6251. base_flags, mss, vlan))
  6252. goto drop_nofree;
  6253. }
  6254. skb_tx_timestamp(skb);
  6255. netdev_tx_sent_queue(txq, skb->len);
  6256. /* Sync BD data before updating mailbox */
  6257. wmb();
  6258. /* Packets are ready, update Tx producer idx local and on card. */
  6259. tw32_tx_mbox(tnapi->prodmbox, entry);
  6260. tnapi->tx_prod = entry;
  6261. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6262. netif_tx_stop_queue(txq);
  6263. /* netif_tx_stop_queue() must be done before checking
  6264. * checking tx index in tg3_tx_avail() below, because in
  6265. * tg3_tx(), we update tx index before checking for
  6266. * netif_tx_queue_stopped().
  6267. */
  6268. smp_mb();
  6269. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6270. netif_tx_wake_queue(txq);
  6271. }
  6272. mmiowb();
  6273. return NETDEV_TX_OK;
  6274. dma_error:
  6275. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6276. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6277. drop:
  6278. dev_kfree_skb(skb);
  6279. drop_nofree:
  6280. tp->tx_dropped++;
  6281. return NETDEV_TX_OK;
  6282. }
  6283. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6284. {
  6285. if (enable) {
  6286. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6287. MAC_MODE_PORT_MODE_MASK);
  6288. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6289. if (!tg3_flag(tp, 5705_PLUS))
  6290. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6291. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6292. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6293. else
  6294. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6295. } else {
  6296. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6297. if (tg3_flag(tp, 5705_PLUS) ||
  6298. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6299. tg3_asic_rev(tp) == ASIC_REV_5700)
  6300. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6301. }
  6302. tw32(MAC_MODE, tp->mac_mode);
  6303. udelay(40);
  6304. }
  6305. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6306. {
  6307. u32 val, bmcr, mac_mode, ptest = 0;
  6308. tg3_phy_toggle_apd(tp, false);
  6309. tg3_phy_toggle_automdix(tp, 0);
  6310. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6311. return -EIO;
  6312. bmcr = BMCR_FULLDPLX;
  6313. switch (speed) {
  6314. case SPEED_10:
  6315. break;
  6316. case SPEED_100:
  6317. bmcr |= BMCR_SPEED100;
  6318. break;
  6319. case SPEED_1000:
  6320. default:
  6321. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6322. speed = SPEED_100;
  6323. bmcr |= BMCR_SPEED100;
  6324. } else {
  6325. speed = SPEED_1000;
  6326. bmcr |= BMCR_SPEED1000;
  6327. }
  6328. }
  6329. if (extlpbk) {
  6330. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6331. tg3_readphy(tp, MII_CTRL1000, &val);
  6332. val |= CTL1000_AS_MASTER |
  6333. CTL1000_ENABLE_MASTER;
  6334. tg3_writephy(tp, MII_CTRL1000, val);
  6335. } else {
  6336. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6337. MII_TG3_FET_PTEST_TRIM_2;
  6338. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6339. }
  6340. } else
  6341. bmcr |= BMCR_LOOPBACK;
  6342. tg3_writephy(tp, MII_BMCR, bmcr);
  6343. /* The write needs to be flushed for the FETs */
  6344. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6345. tg3_readphy(tp, MII_BMCR, &bmcr);
  6346. udelay(40);
  6347. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6348. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6349. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6350. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6351. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6352. /* The write needs to be flushed for the AC131 */
  6353. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6354. }
  6355. /* Reset to prevent losing 1st rx packet intermittently */
  6356. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6357. tg3_flag(tp, 5780_CLASS)) {
  6358. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6359. udelay(10);
  6360. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6361. }
  6362. mac_mode = tp->mac_mode &
  6363. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6364. if (speed == SPEED_1000)
  6365. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6366. else
  6367. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6368. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6369. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6370. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6371. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6372. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6373. mac_mode |= MAC_MODE_LINK_POLARITY;
  6374. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6375. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6376. }
  6377. tw32(MAC_MODE, mac_mode);
  6378. udelay(40);
  6379. return 0;
  6380. }
  6381. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6382. {
  6383. struct tg3 *tp = netdev_priv(dev);
  6384. if (features & NETIF_F_LOOPBACK) {
  6385. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6386. return;
  6387. spin_lock_bh(&tp->lock);
  6388. tg3_mac_loopback(tp, true);
  6389. netif_carrier_on(tp->dev);
  6390. spin_unlock_bh(&tp->lock);
  6391. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6392. } else {
  6393. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6394. return;
  6395. spin_lock_bh(&tp->lock);
  6396. tg3_mac_loopback(tp, false);
  6397. /* Force link status check */
  6398. tg3_setup_phy(tp, 1);
  6399. spin_unlock_bh(&tp->lock);
  6400. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6401. }
  6402. }
  6403. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6404. netdev_features_t features)
  6405. {
  6406. struct tg3 *tp = netdev_priv(dev);
  6407. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6408. features &= ~NETIF_F_ALL_TSO;
  6409. return features;
  6410. }
  6411. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6412. {
  6413. netdev_features_t changed = dev->features ^ features;
  6414. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6415. tg3_set_loopback(dev, features);
  6416. return 0;
  6417. }
  6418. static void tg3_rx_prodring_free(struct tg3 *tp,
  6419. struct tg3_rx_prodring_set *tpr)
  6420. {
  6421. int i;
  6422. if (tpr != &tp->napi[0].prodring) {
  6423. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6424. i = (i + 1) & tp->rx_std_ring_mask)
  6425. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6426. tp->rx_pkt_map_sz);
  6427. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6428. for (i = tpr->rx_jmb_cons_idx;
  6429. i != tpr->rx_jmb_prod_idx;
  6430. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6431. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6432. TG3_RX_JMB_MAP_SZ);
  6433. }
  6434. }
  6435. return;
  6436. }
  6437. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6438. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6439. tp->rx_pkt_map_sz);
  6440. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6441. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6442. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6443. TG3_RX_JMB_MAP_SZ);
  6444. }
  6445. }
  6446. /* Initialize rx rings for packet processing.
  6447. *
  6448. * The chip has been shut down and the driver detached from
  6449. * the networking, so no interrupts or new tx packets will
  6450. * end up in the driver. tp->{tx,}lock are held and thus
  6451. * we may not sleep.
  6452. */
  6453. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6454. struct tg3_rx_prodring_set *tpr)
  6455. {
  6456. u32 i, rx_pkt_dma_sz;
  6457. tpr->rx_std_cons_idx = 0;
  6458. tpr->rx_std_prod_idx = 0;
  6459. tpr->rx_jmb_cons_idx = 0;
  6460. tpr->rx_jmb_prod_idx = 0;
  6461. if (tpr != &tp->napi[0].prodring) {
  6462. memset(&tpr->rx_std_buffers[0], 0,
  6463. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6464. if (tpr->rx_jmb_buffers)
  6465. memset(&tpr->rx_jmb_buffers[0], 0,
  6466. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6467. goto done;
  6468. }
  6469. /* Zero out all descriptors. */
  6470. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6471. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6472. if (tg3_flag(tp, 5780_CLASS) &&
  6473. tp->dev->mtu > ETH_DATA_LEN)
  6474. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6475. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6476. /* Initialize invariants of the rings, we only set this
  6477. * stuff once. This works because the card does not
  6478. * write into the rx buffer posting rings.
  6479. */
  6480. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6481. struct tg3_rx_buffer_desc *rxd;
  6482. rxd = &tpr->rx_std[i];
  6483. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6484. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6485. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6486. (i << RXD_OPAQUE_INDEX_SHIFT));
  6487. }
  6488. /* Now allocate fresh SKBs for each rx ring. */
  6489. for (i = 0; i < tp->rx_pending; i++) {
  6490. unsigned int frag_size;
  6491. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6492. &frag_size) < 0) {
  6493. netdev_warn(tp->dev,
  6494. "Using a smaller RX standard ring. Only "
  6495. "%d out of %d buffers were allocated "
  6496. "successfully\n", i, tp->rx_pending);
  6497. if (i == 0)
  6498. goto initfail;
  6499. tp->rx_pending = i;
  6500. break;
  6501. }
  6502. }
  6503. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6504. goto done;
  6505. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6506. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6507. goto done;
  6508. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6509. struct tg3_rx_buffer_desc *rxd;
  6510. rxd = &tpr->rx_jmb[i].std;
  6511. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6512. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6513. RXD_FLAG_JUMBO;
  6514. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6515. (i << RXD_OPAQUE_INDEX_SHIFT));
  6516. }
  6517. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6518. unsigned int frag_size;
  6519. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6520. &frag_size) < 0) {
  6521. netdev_warn(tp->dev,
  6522. "Using a smaller RX jumbo ring. Only %d "
  6523. "out of %d buffers were allocated "
  6524. "successfully\n", i, tp->rx_jumbo_pending);
  6525. if (i == 0)
  6526. goto initfail;
  6527. tp->rx_jumbo_pending = i;
  6528. break;
  6529. }
  6530. }
  6531. done:
  6532. return 0;
  6533. initfail:
  6534. tg3_rx_prodring_free(tp, tpr);
  6535. return -ENOMEM;
  6536. }
  6537. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6538. struct tg3_rx_prodring_set *tpr)
  6539. {
  6540. kfree(tpr->rx_std_buffers);
  6541. tpr->rx_std_buffers = NULL;
  6542. kfree(tpr->rx_jmb_buffers);
  6543. tpr->rx_jmb_buffers = NULL;
  6544. if (tpr->rx_std) {
  6545. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6546. tpr->rx_std, tpr->rx_std_mapping);
  6547. tpr->rx_std = NULL;
  6548. }
  6549. if (tpr->rx_jmb) {
  6550. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6551. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6552. tpr->rx_jmb = NULL;
  6553. }
  6554. }
  6555. static int tg3_rx_prodring_init(struct tg3 *tp,
  6556. struct tg3_rx_prodring_set *tpr)
  6557. {
  6558. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6559. GFP_KERNEL);
  6560. if (!tpr->rx_std_buffers)
  6561. return -ENOMEM;
  6562. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6563. TG3_RX_STD_RING_BYTES(tp),
  6564. &tpr->rx_std_mapping,
  6565. GFP_KERNEL);
  6566. if (!tpr->rx_std)
  6567. goto err_out;
  6568. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6569. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6570. GFP_KERNEL);
  6571. if (!tpr->rx_jmb_buffers)
  6572. goto err_out;
  6573. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6574. TG3_RX_JMB_RING_BYTES(tp),
  6575. &tpr->rx_jmb_mapping,
  6576. GFP_KERNEL);
  6577. if (!tpr->rx_jmb)
  6578. goto err_out;
  6579. }
  6580. return 0;
  6581. err_out:
  6582. tg3_rx_prodring_fini(tp, tpr);
  6583. return -ENOMEM;
  6584. }
  6585. /* Free up pending packets in all rx/tx rings.
  6586. *
  6587. * The chip has been shut down and the driver detached from
  6588. * the networking, so no interrupts or new tx packets will
  6589. * end up in the driver. tp->{tx,}lock is not held and we are not
  6590. * in an interrupt context and thus may sleep.
  6591. */
  6592. static void tg3_free_rings(struct tg3 *tp)
  6593. {
  6594. int i, j;
  6595. for (j = 0; j < tp->irq_cnt; j++) {
  6596. struct tg3_napi *tnapi = &tp->napi[j];
  6597. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6598. if (!tnapi->tx_buffers)
  6599. continue;
  6600. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6601. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6602. if (!skb)
  6603. continue;
  6604. tg3_tx_skb_unmap(tnapi, i,
  6605. skb_shinfo(skb)->nr_frags - 1);
  6606. dev_kfree_skb_any(skb);
  6607. }
  6608. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6609. }
  6610. }
  6611. /* Initialize tx/rx rings for packet processing.
  6612. *
  6613. * The chip has been shut down and the driver detached from
  6614. * the networking, so no interrupts or new tx packets will
  6615. * end up in the driver. tp->{tx,}lock are held and thus
  6616. * we may not sleep.
  6617. */
  6618. static int tg3_init_rings(struct tg3 *tp)
  6619. {
  6620. int i;
  6621. /* Free up all the SKBs. */
  6622. tg3_free_rings(tp);
  6623. for (i = 0; i < tp->irq_cnt; i++) {
  6624. struct tg3_napi *tnapi = &tp->napi[i];
  6625. tnapi->last_tag = 0;
  6626. tnapi->last_irq_tag = 0;
  6627. tnapi->hw_status->status = 0;
  6628. tnapi->hw_status->status_tag = 0;
  6629. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6630. tnapi->tx_prod = 0;
  6631. tnapi->tx_cons = 0;
  6632. if (tnapi->tx_ring)
  6633. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6634. tnapi->rx_rcb_ptr = 0;
  6635. if (tnapi->rx_rcb)
  6636. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6637. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6638. tg3_free_rings(tp);
  6639. return -ENOMEM;
  6640. }
  6641. }
  6642. return 0;
  6643. }
  6644. static void tg3_mem_tx_release(struct tg3 *tp)
  6645. {
  6646. int i;
  6647. for (i = 0; i < tp->irq_max; i++) {
  6648. struct tg3_napi *tnapi = &tp->napi[i];
  6649. if (tnapi->tx_ring) {
  6650. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6651. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6652. tnapi->tx_ring = NULL;
  6653. }
  6654. kfree(tnapi->tx_buffers);
  6655. tnapi->tx_buffers = NULL;
  6656. }
  6657. }
  6658. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6659. {
  6660. int i;
  6661. struct tg3_napi *tnapi = &tp->napi[0];
  6662. /* If multivector TSS is enabled, vector 0 does not handle
  6663. * tx interrupts. Don't allocate any resources for it.
  6664. */
  6665. if (tg3_flag(tp, ENABLE_TSS))
  6666. tnapi++;
  6667. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6668. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6669. TG3_TX_RING_SIZE, GFP_KERNEL);
  6670. if (!tnapi->tx_buffers)
  6671. goto err_out;
  6672. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6673. TG3_TX_RING_BYTES,
  6674. &tnapi->tx_desc_mapping,
  6675. GFP_KERNEL);
  6676. if (!tnapi->tx_ring)
  6677. goto err_out;
  6678. }
  6679. return 0;
  6680. err_out:
  6681. tg3_mem_tx_release(tp);
  6682. return -ENOMEM;
  6683. }
  6684. static void tg3_mem_rx_release(struct tg3 *tp)
  6685. {
  6686. int i;
  6687. for (i = 0; i < tp->irq_max; i++) {
  6688. struct tg3_napi *tnapi = &tp->napi[i];
  6689. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6690. if (!tnapi->rx_rcb)
  6691. continue;
  6692. dma_free_coherent(&tp->pdev->dev,
  6693. TG3_RX_RCB_RING_BYTES(tp),
  6694. tnapi->rx_rcb,
  6695. tnapi->rx_rcb_mapping);
  6696. tnapi->rx_rcb = NULL;
  6697. }
  6698. }
  6699. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6700. {
  6701. unsigned int i, limit;
  6702. limit = tp->rxq_cnt;
  6703. /* If RSS is enabled, we need a (dummy) producer ring
  6704. * set on vector zero. This is the true hw prodring.
  6705. */
  6706. if (tg3_flag(tp, ENABLE_RSS))
  6707. limit++;
  6708. for (i = 0; i < limit; i++) {
  6709. struct tg3_napi *tnapi = &tp->napi[i];
  6710. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6711. goto err_out;
  6712. /* If multivector RSS is enabled, vector 0
  6713. * does not handle rx or tx interrupts.
  6714. * Don't allocate any resources for it.
  6715. */
  6716. if (!i && tg3_flag(tp, ENABLE_RSS))
  6717. continue;
  6718. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6719. TG3_RX_RCB_RING_BYTES(tp),
  6720. &tnapi->rx_rcb_mapping,
  6721. GFP_KERNEL | __GFP_ZERO);
  6722. if (!tnapi->rx_rcb)
  6723. goto err_out;
  6724. }
  6725. return 0;
  6726. err_out:
  6727. tg3_mem_rx_release(tp);
  6728. return -ENOMEM;
  6729. }
  6730. /*
  6731. * Must not be invoked with interrupt sources disabled and
  6732. * the hardware shutdown down.
  6733. */
  6734. static void tg3_free_consistent(struct tg3 *tp)
  6735. {
  6736. int i;
  6737. for (i = 0; i < tp->irq_cnt; i++) {
  6738. struct tg3_napi *tnapi = &tp->napi[i];
  6739. if (tnapi->hw_status) {
  6740. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6741. tnapi->hw_status,
  6742. tnapi->status_mapping);
  6743. tnapi->hw_status = NULL;
  6744. }
  6745. }
  6746. tg3_mem_rx_release(tp);
  6747. tg3_mem_tx_release(tp);
  6748. if (tp->hw_stats) {
  6749. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6750. tp->hw_stats, tp->stats_mapping);
  6751. tp->hw_stats = NULL;
  6752. }
  6753. }
  6754. /*
  6755. * Must not be invoked with interrupt sources disabled and
  6756. * the hardware shutdown down. Can sleep.
  6757. */
  6758. static int tg3_alloc_consistent(struct tg3 *tp)
  6759. {
  6760. int i;
  6761. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6762. sizeof(struct tg3_hw_stats),
  6763. &tp->stats_mapping,
  6764. GFP_KERNEL | __GFP_ZERO);
  6765. if (!tp->hw_stats)
  6766. goto err_out;
  6767. for (i = 0; i < tp->irq_cnt; i++) {
  6768. struct tg3_napi *tnapi = &tp->napi[i];
  6769. struct tg3_hw_status *sblk;
  6770. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6771. TG3_HW_STATUS_SIZE,
  6772. &tnapi->status_mapping,
  6773. GFP_KERNEL | __GFP_ZERO);
  6774. if (!tnapi->hw_status)
  6775. goto err_out;
  6776. sblk = tnapi->hw_status;
  6777. if (tg3_flag(tp, ENABLE_RSS)) {
  6778. u16 *prodptr = NULL;
  6779. /*
  6780. * When RSS is enabled, the status block format changes
  6781. * slightly. The "rx_jumbo_consumer", "reserved",
  6782. * and "rx_mini_consumer" members get mapped to the
  6783. * other three rx return ring producer indexes.
  6784. */
  6785. switch (i) {
  6786. case 1:
  6787. prodptr = &sblk->idx[0].rx_producer;
  6788. break;
  6789. case 2:
  6790. prodptr = &sblk->rx_jumbo_consumer;
  6791. break;
  6792. case 3:
  6793. prodptr = &sblk->reserved;
  6794. break;
  6795. case 4:
  6796. prodptr = &sblk->rx_mini_consumer;
  6797. break;
  6798. }
  6799. tnapi->rx_rcb_prod_idx = prodptr;
  6800. } else {
  6801. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6802. }
  6803. }
  6804. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6805. goto err_out;
  6806. return 0;
  6807. err_out:
  6808. tg3_free_consistent(tp);
  6809. return -ENOMEM;
  6810. }
  6811. #define MAX_WAIT_CNT 1000
  6812. /* To stop a block, clear the enable bit and poll till it
  6813. * clears. tp->lock is held.
  6814. */
  6815. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6816. {
  6817. unsigned int i;
  6818. u32 val;
  6819. if (tg3_flag(tp, 5705_PLUS)) {
  6820. switch (ofs) {
  6821. case RCVLSC_MODE:
  6822. case DMAC_MODE:
  6823. case MBFREE_MODE:
  6824. case BUFMGR_MODE:
  6825. case MEMARB_MODE:
  6826. /* We can't enable/disable these bits of the
  6827. * 5705/5750, just say success.
  6828. */
  6829. return 0;
  6830. default:
  6831. break;
  6832. }
  6833. }
  6834. val = tr32(ofs);
  6835. val &= ~enable_bit;
  6836. tw32_f(ofs, val);
  6837. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6838. udelay(100);
  6839. val = tr32(ofs);
  6840. if ((val & enable_bit) == 0)
  6841. break;
  6842. }
  6843. if (i == MAX_WAIT_CNT && !silent) {
  6844. dev_err(&tp->pdev->dev,
  6845. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6846. ofs, enable_bit);
  6847. return -ENODEV;
  6848. }
  6849. return 0;
  6850. }
  6851. /* tp->lock is held. */
  6852. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6853. {
  6854. int i, err;
  6855. tg3_disable_ints(tp);
  6856. tp->rx_mode &= ~RX_MODE_ENABLE;
  6857. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6858. udelay(10);
  6859. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6860. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6861. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6862. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6863. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6864. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6865. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6866. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6867. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6868. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6869. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6870. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6871. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6872. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6873. tw32_f(MAC_MODE, tp->mac_mode);
  6874. udelay(40);
  6875. tp->tx_mode &= ~TX_MODE_ENABLE;
  6876. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6877. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6878. udelay(100);
  6879. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6880. break;
  6881. }
  6882. if (i >= MAX_WAIT_CNT) {
  6883. dev_err(&tp->pdev->dev,
  6884. "%s timed out, TX_MODE_ENABLE will not clear "
  6885. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6886. err |= -ENODEV;
  6887. }
  6888. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6889. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6890. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6891. tw32(FTQ_RESET, 0xffffffff);
  6892. tw32(FTQ_RESET, 0x00000000);
  6893. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6894. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6895. for (i = 0; i < tp->irq_cnt; i++) {
  6896. struct tg3_napi *tnapi = &tp->napi[i];
  6897. if (tnapi->hw_status)
  6898. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6899. }
  6900. return err;
  6901. }
  6902. /* Save PCI command register before chip reset */
  6903. static void tg3_save_pci_state(struct tg3 *tp)
  6904. {
  6905. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6906. }
  6907. /* Restore PCI state after chip reset */
  6908. static void tg3_restore_pci_state(struct tg3 *tp)
  6909. {
  6910. u32 val;
  6911. /* Re-enable indirect register accesses. */
  6912. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6913. tp->misc_host_ctrl);
  6914. /* Set MAX PCI retry to zero. */
  6915. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6916. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  6917. tg3_flag(tp, PCIX_MODE))
  6918. val |= PCISTATE_RETRY_SAME_DMA;
  6919. /* Allow reads and writes to the APE register and memory space. */
  6920. if (tg3_flag(tp, ENABLE_APE))
  6921. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6922. PCISTATE_ALLOW_APE_SHMEM_WR |
  6923. PCISTATE_ALLOW_APE_PSPACE_WR;
  6924. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6925. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6926. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6927. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6928. tp->pci_cacheline_sz);
  6929. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6930. tp->pci_lat_timer);
  6931. }
  6932. /* Make sure PCI-X relaxed ordering bit is clear. */
  6933. if (tg3_flag(tp, PCIX_MODE)) {
  6934. u16 pcix_cmd;
  6935. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6936. &pcix_cmd);
  6937. pcix_cmd &= ~PCI_X_CMD_ERO;
  6938. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6939. pcix_cmd);
  6940. }
  6941. if (tg3_flag(tp, 5780_CLASS)) {
  6942. /* Chip reset on 5780 will reset MSI enable bit,
  6943. * so need to restore it.
  6944. */
  6945. if (tg3_flag(tp, USING_MSI)) {
  6946. u16 ctrl;
  6947. pci_read_config_word(tp->pdev,
  6948. tp->msi_cap + PCI_MSI_FLAGS,
  6949. &ctrl);
  6950. pci_write_config_word(tp->pdev,
  6951. tp->msi_cap + PCI_MSI_FLAGS,
  6952. ctrl | PCI_MSI_FLAGS_ENABLE);
  6953. val = tr32(MSGINT_MODE);
  6954. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6955. }
  6956. }
  6957. }
  6958. /* tp->lock is held. */
  6959. static int tg3_chip_reset(struct tg3 *tp)
  6960. {
  6961. u32 val;
  6962. void (*write_op)(struct tg3 *, u32, u32);
  6963. int i, err;
  6964. tg3_nvram_lock(tp);
  6965. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6966. /* No matching tg3_nvram_unlock() after this because
  6967. * chip reset below will undo the nvram lock.
  6968. */
  6969. tp->nvram_lock_cnt = 0;
  6970. /* GRC_MISC_CFG core clock reset will clear the memory
  6971. * enable bit in PCI register 4 and the MSI enable bit
  6972. * on some chips, so we save relevant registers here.
  6973. */
  6974. tg3_save_pci_state(tp);
  6975. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  6976. tg3_flag(tp, 5755_PLUS))
  6977. tw32(GRC_FASTBOOT_PC, 0);
  6978. /*
  6979. * We must avoid the readl() that normally takes place.
  6980. * It locks machines, causes machine checks, and other
  6981. * fun things. So, temporarily disable the 5701
  6982. * hardware workaround, while we do the reset.
  6983. */
  6984. write_op = tp->write32;
  6985. if (write_op == tg3_write_flush_reg32)
  6986. tp->write32 = tg3_write32;
  6987. /* Prevent the irq handler from reading or writing PCI registers
  6988. * during chip reset when the memory enable bit in the PCI command
  6989. * register may be cleared. The chip does not generate interrupt
  6990. * at this time, but the irq handler may still be called due to irq
  6991. * sharing or irqpoll.
  6992. */
  6993. tg3_flag_set(tp, CHIP_RESETTING);
  6994. for (i = 0; i < tp->irq_cnt; i++) {
  6995. struct tg3_napi *tnapi = &tp->napi[i];
  6996. if (tnapi->hw_status) {
  6997. tnapi->hw_status->status = 0;
  6998. tnapi->hw_status->status_tag = 0;
  6999. }
  7000. tnapi->last_tag = 0;
  7001. tnapi->last_irq_tag = 0;
  7002. }
  7003. smp_mb();
  7004. for (i = 0; i < tp->irq_cnt; i++)
  7005. synchronize_irq(tp->napi[i].irq_vec);
  7006. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7007. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7008. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7009. }
  7010. /* do the reset */
  7011. val = GRC_MISC_CFG_CORECLK_RESET;
  7012. if (tg3_flag(tp, PCI_EXPRESS)) {
  7013. /* Force PCIe 1.0a mode */
  7014. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7015. !tg3_flag(tp, 57765_PLUS) &&
  7016. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7017. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7018. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7019. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7020. tw32(GRC_MISC_CFG, (1 << 29));
  7021. val |= (1 << 29);
  7022. }
  7023. }
  7024. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7025. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7026. tw32(GRC_VCPU_EXT_CTRL,
  7027. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7028. }
  7029. /* Manage gphy power for all CPMU absent PCIe devices. */
  7030. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7031. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7032. tw32(GRC_MISC_CFG, val);
  7033. /* restore 5701 hardware bug workaround write method */
  7034. tp->write32 = write_op;
  7035. /* Unfortunately, we have to delay before the PCI read back.
  7036. * Some 575X chips even will not respond to a PCI cfg access
  7037. * when the reset command is given to the chip.
  7038. *
  7039. * How do these hardware designers expect things to work
  7040. * properly if the PCI write is posted for a long period
  7041. * of time? It is always necessary to have some method by
  7042. * which a register read back can occur to push the write
  7043. * out which does the reset.
  7044. *
  7045. * For most tg3 variants the trick below was working.
  7046. * Ho hum...
  7047. */
  7048. udelay(120);
  7049. /* Flush PCI posted writes. The normal MMIO registers
  7050. * are inaccessible at this time so this is the only
  7051. * way to make this reliably (actually, this is no longer
  7052. * the case, see above). I tried to use indirect
  7053. * register read/write but this upset some 5701 variants.
  7054. */
  7055. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7056. udelay(120);
  7057. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7058. u16 val16;
  7059. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7060. int j;
  7061. u32 cfg_val;
  7062. /* Wait for link training to complete. */
  7063. for (j = 0; j < 5000; j++)
  7064. udelay(100);
  7065. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7066. pci_write_config_dword(tp->pdev, 0xc4,
  7067. cfg_val | (1 << 15));
  7068. }
  7069. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7070. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7071. /*
  7072. * Older PCIe devices only support the 128 byte
  7073. * MPS setting. Enforce the restriction.
  7074. */
  7075. if (!tg3_flag(tp, CPMU_PRESENT))
  7076. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7077. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7078. /* Clear error status */
  7079. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7080. PCI_EXP_DEVSTA_CED |
  7081. PCI_EXP_DEVSTA_NFED |
  7082. PCI_EXP_DEVSTA_FED |
  7083. PCI_EXP_DEVSTA_URD);
  7084. }
  7085. tg3_restore_pci_state(tp);
  7086. tg3_flag_clear(tp, CHIP_RESETTING);
  7087. tg3_flag_clear(tp, ERROR_PROCESSED);
  7088. val = 0;
  7089. if (tg3_flag(tp, 5780_CLASS))
  7090. val = tr32(MEMARB_MODE);
  7091. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7092. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7093. tg3_stop_fw(tp);
  7094. tw32(0x5000, 0x400);
  7095. }
  7096. if (tg3_flag(tp, IS_SSB_CORE)) {
  7097. /*
  7098. * BCM4785: In order to avoid repercussions from using
  7099. * potentially defective internal ROM, stop the Rx RISC CPU,
  7100. * which is not required.
  7101. */
  7102. tg3_stop_fw(tp);
  7103. tg3_halt_cpu(tp, RX_CPU_BASE);
  7104. }
  7105. tw32(GRC_MODE, tp->grc_mode);
  7106. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7107. val = tr32(0xc4);
  7108. tw32(0xc4, val | (1 << 15));
  7109. }
  7110. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7111. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7112. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7113. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7114. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7115. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7116. }
  7117. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7118. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7119. val = tp->mac_mode;
  7120. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7121. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7122. val = tp->mac_mode;
  7123. } else
  7124. val = 0;
  7125. tw32_f(MAC_MODE, val);
  7126. udelay(40);
  7127. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7128. err = tg3_poll_fw(tp);
  7129. if (err)
  7130. return err;
  7131. tg3_mdio_start(tp);
  7132. if (tg3_flag(tp, PCI_EXPRESS) &&
  7133. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7134. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7135. !tg3_flag(tp, 57765_PLUS)) {
  7136. val = tr32(0x7c00);
  7137. tw32(0x7c00, val | (1 << 25));
  7138. }
  7139. if (tg3_asic_rev(tp) == ASIC_REV_5720) {
  7140. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7141. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7142. }
  7143. /* Reprobe ASF enable state. */
  7144. tg3_flag_clear(tp, ENABLE_ASF);
  7145. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7146. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7147. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7148. u32 nic_cfg;
  7149. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7150. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7151. tg3_flag_set(tp, ENABLE_ASF);
  7152. tp->last_event_jiffies = jiffies;
  7153. if (tg3_flag(tp, 5750_PLUS))
  7154. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7155. }
  7156. }
  7157. return 0;
  7158. }
  7159. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7160. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7161. /* tp->lock is held. */
  7162. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  7163. {
  7164. int err;
  7165. tg3_stop_fw(tp);
  7166. tg3_write_sig_pre_reset(tp, kind);
  7167. tg3_abort_hw(tp, silent);
  7168. err = tg3_chip_reset(tp);
  7169. __tg3_set_mac_addr(tp, 0);
  7170. tg3_write_sig_legacy(tp, kind);
  7171. tg3_write_sig_post_reset(tp, kind);
  7172. if (tp->hw_stats) {
  7173. /* Save the stats across chip resets... */
  7174. tg3_get_nstats(tp, &tp->net_stats_prev);
  7175. tg3_get_estats(tp, &tp->estats_prev);
  7176. /* And make sure the next sample is new data */
  7177. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7178. }
  7179. if (err)
  7180. return err;
  7181. return 0;
  7182. }
  7183. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7184. {
  7185. struct tg3 *tp = netdev_priv(dev);
  7186. struct sockaddr *addr = p;
  7187. int err = 0, skip_mac_1 = 0;
  7188. if (!is_valid_ether_addr(addr->sa_data))
  7189. return -EADDRNOTAVAIL;
  7190. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7191. if (!netif_running(dev))
  7192. return 0;
  7193. if (tg3_flag(tp, ENABLE_ASF)) {
  7194. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7195. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7196. addr0_low = tr32(MAC_ADDR_0_LOW);
  7197. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7198. addr1_low = tr32(MAC_ADDR_1_LOW);
  7199. /* Skip MAC addr 1 if ASF is using it. */
  7200. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7201. !(addr1_high == 0 && addr1_low == 0))
  7202. skip_mac_1 = 1;
  7203. }
  7204. spin_lock_bh(&tp->lock);
  7205. __tg3_set_mac_addr(tp, skip_mac_1);
  7206. spin_unlock_bh(&tp->lock);
  7207. return err;
  7208. }
  7209. /* tp->lock is held. */
  7210. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7211. dma_addr_t mapping, u32 maxlen_flags,
  7212. u32 nic_addr)
  7213. {
  7214. tg3_write_mem(tp,
  7215. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7216. ((u64) mapping >> 32));
  7217. tg3_write_mem(tp,
  7218. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7219. ((u64) mapping & 0xffffffff));
  7220. tg3_write_mem(tp,
  7221. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7222. maxlen_flags);
  7223. if (!tg3_flag(tp, 5705_PLUS))
  7224. tg3_write_mem(tp,
  7225. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7226. nic_addr);
  7227. }
  7228. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7229. {
  7230. int i = 0;
  7231. if (!tg3_flag(tp, ENABLE_TSS)) {
  7232. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7233. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7234. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7235. } else {
  7236. tw32(HOSTCC_TXCOL_TICKS, 0);
  7237. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7238. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7239. for (; i < tp->txq_cnt; i++) {
  7240. u32 reg;
  7241. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7242. tw32(reg, ec->tx_coalesce_usecs);
  7243. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7244. tw32(reg, ec->tx_max_coalesced_frames);
  7245. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7246. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7247. }
  7248. }
  7249. for (; i < tp->irq_max - 1; i++) {
  7250. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7251. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7252. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7253. }
  7254. }
  7255. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7256. {
  7257. int i = 0;
  7258. u32 limit = tp->rxq_cnt;
  7259. if (!tg3_flag(tp, ENABLE_RSS)) {
  7260. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7261. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7262. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7263. limit--;
  7264. } else {
  7265. tw32(HOSTCC_RXCOL_TICKS, 0);
  7266. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7267. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7268. }
  7269. for (; i < limit; i++) {
  7270. u32 reg;
  7271. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7272. tw32(reg, ec->rx_coalesce_usecs);
  7273. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7274. tw32(reg, ec->rx_max_coalesced_frames);
  7275. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7276. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7277. }
  7278. for (; i < tp->irq_max - 1; i++) {
  7279. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7280. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7281. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7282. }
  7283. }
  7284. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7285. {
  7286. tg3_coal_tx_init(tp, ec);
  7287. tg3_coal_rx_init(tp, ec);
  7288. if (!tg3_flag(tp, 5705_PLUS)) {
  7289. u32 val = ec->stats_block_coalesce_usecs;
  7290. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7291. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7292. if (!tp->link_up)
  7293. val = 0;
  7294. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7295. }
  7296. }
  7297. /* tp->lock is held. */
  7298. static void tg3_rings_reset(struct tg3 *tp)
  7299. {
  7300. int i;
  7301. u32 stblk, txrcb, rxrcb, limit;
  7302. struct tg3_napi *tnapi = &tp->napi[0];
  7303. /* Disable all transmit rings but the first. */
  7304. if (!tg3_flag(tp, 5705_PLUS))
  7305. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7306. else if (tg3_flag(tp, 5717_PLUS))
  7307. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7308. else if (tg3_flag(tp, 57765_CLASS) ||
  7309. tg3_asic_rev(tp) == ASIC_REV_5762)
  7310. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7311. else
  7312. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7313. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7314. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7315. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7316. BDINFO_FLAGS_DISABLED);
  7317. /* Disable all receive return rings but the first. */
  7318. if (tg3_flag(tp, 5717_PLUS))
  7319. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7320. else if (!tg3_flag(tp, 5705_PLUS))
  7321. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7322. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7323. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7324. tg3_flag(tp, 57765_CLASS))
  7325. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7326. else
  7327. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7328. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7329. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7330. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7331. BDINFO_FLAGS_DISABLED);
  7332. /* Disable interrupts */
  7333. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7334. tp->napi[0].chk_msi_cnt = 0;
  7335. tp->napi[0].last_rx_cons = 0;
  7336. tp->napi[0].last_tx_cons = 0;
  7337. /* Zero mailbox registers. */
  7338. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7339. for (i = 1; i < tp->irq_max; i++) {
  7340. tp->napi[i].tx_prod = 0;
  7341. tp->napi[i].tx_cons = 0;
  7342. if (tg3_flag(tp, ENABLE_TSS))
  7343. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7344. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7345. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7346. tp->napi[i].chk_msi_cnt = 0;
  7347. tp->napi[i].last_rx_cons = 0;
  7348. tp->napi[i].last_tx_cons = 0;
  7349. }
  7350. if (!tg3_flag(tp, ENABLE_TSS))
  7351. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7352. } else {
  7353. tp->napi[0].tx_prod = 0;
  7354. tp->napi[0].tx_cons = 0;
  7355. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7356. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7357. }
  7358. /* Make sure the NIC-based send BD rings are disabled. */
  7359. if (!tg3_flag(tp, 5705_PLUS)) {
  7360. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7361. for (i = 0; i < 16; i++)
  7362. tw32_tx_mbox(mbox + i * 8, 0);
  7363. }
  7364. txrcb = NIC_SRAM_SEND_RCB;
  7365. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7366. /* Clear status block in ram. */
  7367. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7368. /* Set status block DMA address */
  7369. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7370. ((u64) tnapi->status_mapping >> 32));
  7371. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7372. ((u64) tnapi->status_mapping & 0xffffffff));
  7373. if (tnapi->tx_ring) {
  7374. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7375. (TG3_TX_RING_SIZE <<
  7376. BDINFO_FLAGS_MAXLEN_SHIFT),
  7377. NIC_SRAM_TX_BUFFER_DESC);
  7378. txrcb += TG3_BDINFO_SIZE;
  7379. }
  7380. if (tnapi->rx_rcb) {
  7381. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7382. (tp->rx_ret_ring_mask + 1) <<
  7383. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7384. rxrcb += TG3_BDINFO_SIZE;
  7385. }
  7386. stblk = HOSTCC_STATBLCK_RING1;
  7387. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7388. u64 mapping = (u64)tnapi->status_mapping;
  7389. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7390. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7391. /* Clear status block in ram. */
  7392. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7393. if (tnapi->tx_ring) {
  7394. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7395. (TG3_TX_RING_SIZE <<
  7396. BDINFO_FLAGS_MAXLEN_SHIFT),
  7397. NIC_SRAM_TX_BUFFER_DESC);
  7398. txrcb += TG3_BDINFO_SIZE;
  7399. }
  7400. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7401. ((tp->rx_ret_ring_mask + 1) <<
  7402. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7403. stblk += 8;
  7404. rxrcb += TG3_BDINFO_SIZE;
  7405. }
  7406. }
  7407. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7408. {
  7409. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7410. if (!tg3_flag(tp, 5750_PLUS) ||
  7411. tg3_flag(tp, 5780_CLASS) ||
  7412. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7413. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7414. tg3_flag(tp, 57765_PLUS))
  7415. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7416. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7417. tg3_asic_rev(tp) == ASIC_REV_5787)
  7418. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7419. else
  7420. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7421. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7422. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7423. val = min(nic_rep_thresh, host_rep_thresh);
  7424. tw32(RCVBDI_STD_THRESH, val);
  7425. if (tg3_flag(tp, 57765_PLUS))
  7426. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7427. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7428. return;
  7429. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7430. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7431. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7432. tw32(RCVBDI_JUMBO_THRESH, val);
  7433. if (tg3_flag(tp, 57765_PLUS))
  7434. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7435. }
  7436. static inline u32 calc_crc(unsigned char *buf, int len)
  7437. {
  7438. u32 reg;
  7439. u32 tmp;
  7440. int j, k;
  7441. reg = 0xffffffff;
  7442. for (j = 0; j < len; j++) {
  7443. reg ^= buf[j];
  7444. for (k = 0; k < 8; k++) {
  7445. tmp = reg & 0x01;
  7446. reg >>= 1;
  7447. if (tmp)
  7448. reg ^= 0xedb88320;
  7449. }
  7450. }
  7451. return ~reg;
  7452. }
  7453. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7454. {
  7455. /* accept or reject all multicast frames */
  7456. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7457. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7458. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7459. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7460. }
  7461. static void __tg3_set_rx_mode(struct net_device *dev)
  7462. {
  7463. struct tg3 *tp = netdev_priv(dev);
  7464. u32 rx_mode;
  7465. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7466. RX_MODE_KEEP_VLAN_TAG);
  7467. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7468. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7469. * flag clear.
  7470. */
  7471. if (!tg3_flag(tp, ENABLE_ASF))
  7472. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7473. #endif
  7474. if (dev->flags & IFF_PROMISC) {
  7475. /* Promiscuous mode. */
  7476. rx_mode |= RX_MODE_PROMISC;
  7477. } else if (dev->flags & IFF_ALLMULTI) {
  7478. /* Accept all multicast. */
  7479. tg3_set_multi(tp, 1);
  7480. } else if (netdev_mc_empty(dev)) {
  7481. /* Reject all multicast. */
  7482. tg3_set_multi(tp, 0);
  7483. } else {
  7484. /* Accept one or more multicast(s). */
  7485. struct netdev_hw_addr *ha;
  7486. u32 mc_filter[4] = { 0, };
  7487. u32 regidx;
  7488. u32 bit;
  7489. u32 crc;
  7490. netdev_for_each_mc_addr(ha, dev) {
  7491. crc = calc_crc(ha->addr, ETH_ALEN);
  7492. bit = ~crc & 0x7f;
  7493. regidx = (bit & 0x60) >> 5;
  7494. bit &= 0x1f;
  7495. mc_filter[regidx] |= (1 << bit);
  7496. }
  7497. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7498. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7499. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7500. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7501. }
  7502. if (rx_mode != tp->rx_mode) {
  7503. tp->rx_mode = rx_mode;
  7504. tw32_f(MAC_RX_MODE, rx_mode);
  7505. udelay(10);
  7506. }
  7507. }
  7508. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7509. {
  7510. int i;
  7511. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7512. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7513. }
  7514. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7515. {
  7516. int i;
  7517. if (!tg3_flag(tp, SUPPORT_MSIX))
  7518. return;
  7519. if (tp->rxq_cnt == 1) {
  7520. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7521. return;
  7522. }
  7523. /* Validate table against current IRQ count */
  7524. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7525. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7526. break;
  7527. }
  7528. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7529. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7530. }
  7531. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7532. {
  7533. int i = 0;
  7534. u32 reg = MAC_RSS_INDIR_TBL_0;
  7535. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7536. u32 val = tp->rss_ind_tbl[i];
  7537. i++;
  7538. for (; i % 8; i++) {
  7539. val <<= 4;
  7540. val |= tp->rss_ind_tbl[i];
  7541. }
  7542. tw32(reg, val);
  7543. reg += 4;
  7544. }
  7545. }
  7546. /* tp->lock is held. */
  7547. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7548. {
  7549. u32 val, rdmac_mode;
  7550. int i, err, limit;
  7551. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7552. tg3_disable_ints(tp);
  7553. tg3_stop_fw(tp);
  7554. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7555. if (tg3_flag(tp, INIT_COMPLETE))
  7556. tg3_abort_hw(tp, 1);
  7557. /* Enable MAC control of LPI */
  7558. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7559. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7560. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  7561. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7562. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  7563. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  7564. tw32_f(TG3_CPMU_EEE_CTRL,
  7565. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7566. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7567. TG3_CPMU_EEEMD_LPI_IN_TX |
  7568. TG3_CPMU_EEEMD_LPI_IN_RX |
  7569. TG3_CPMU_EEEMD_EEE_ENABLE;
  7570. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  7571. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7572. if (tg3_flag(tp, ENABLE_APE))
  7573. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7574. tw32_f(TG3_CPMU_EEE_MODE, val);
  7575. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7576. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7577. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7578. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7579. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7580. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7581. }
  7582. if (reset_phy)
  7583. tg3_phy_reset(tp);
  7584. err = tg3_chip_reset(tp);
  7585. if (err)
  7586. return err;
  7587. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7588. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  7589. val = tr32(TG3_CPMU_CTRL);
  7590. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7591. tw32(TG3_CPMU_CTRL, val);
  7592. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7593. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7594. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7595. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7596. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7597. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7598. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7599. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7600. val = tr32(TG3_CPMU_HST_ACC);
  7601. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7602. val |= CPMU_HST_ACC_MACCLK_6_25;
  7603. tw32(TG3_CPMU_HST_ACC, val);
  7604. }
  7605. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7606. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7607. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7608. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7609. tw32(PCIE_PWR_MGMT_THRESH, val);
  7610. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7611. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7612. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7613. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7614. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7615. }
  7616. if (tg3_flag(tp, L1PLLPD_EN)) {
  7617. u32 grc_mode = tr32(GRC_MODE);
  7618. /* Access the lower 1K of PL PCIE block registers. */
  7619. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7620. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7621. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7622. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7623. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7624. tw32(GRC_MODE, grc_mode);
  7625. }
  7626. if (tg3_flag(tp, 57765_CLASS)) {
  7627. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  7628. u32 grc_mode = tr32(GRC_MODE);
  7629. /* Access the lower 1K of PL PCIE block registers. */
  7630. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7631. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7632. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7633. TG3_PCIE_PL_LO_PHYCTL5);
  7634. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7635. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7636. tw32(GRC_MODE, grc_mode);
  7637. }
  7638. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  7639. u32 grc_mode;
  7640. /* Fix transmit hangs */
  7641. val = tr32(TG3_CPMU_PADRNG_CTL);
  7642. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  7643. tw32(TG3_CPMU_PADRNG_CTL, val);
  7644. grc_mode = tr32(GRC_MODE);
  7645. /* Access the lower 1K of DL PCIE block registers. */
  7646. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7647. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7648. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7649. TG3_PCIE_DL_LO_FTSMAX);
  7650. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7651. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7652. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7653. tw32(GRC_MODE, grc_mode);
  7654. }
  7655. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7656. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7657. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7658. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7659. }
  7660. /* This works around an issue with Athlon chipsets on
  7661. * B3 tigon3 silicon. This bit has no effect on any
  7662. * other revision. But do not set this on PCI Express
  7663. * chips and don't even touch the clocks if the CPMU is present.
  7664. */
  7665. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7666. if (!tg3_flag(tp, PCI_EXPRESS))
  7667. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7668. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7669. }
  7670. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7671. tg3_flag(tp, PCIX_MODE)) {
  7672. val = tr32(TG3PCI_PCISTATE);
  7673. val |= PCISTATE_RETRY_SAME_DMA;
  7674. tw32(TG3PCI_PCISTATE, val);
  7675. }
  7676. if (tg3_flag(tp, ENABLE_APE)) {
  7677. /* Allow reads and writes to the
  7678. * APE register and memory space.
  7679. */
  7680. val = tr32(TG3PCI_PCISTATE);
  7681. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7682. PCISTATE_ALLOW_APE_SHMEM_WR |
  7683. PCISTATE_ALLOW_APE_PSPACE_WR;
  7684. tw32(TG3PCI_PCISTATE, val);
  7685. }
  7686. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  7687. /* Enable some hw fixes. */
  7688. val = tr32(TG3PCI_MSI_DATA);
  7689. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7690. tw32(TG3PCI_MSI_DATA, val);
  7691. }
  7692. /* Descriptor ring init may make accesses to the
  7693. * NIC SRAM area to setup the TX descriptors, so we
  7694. * can only do this after the hardware has been
  7695. * successfully reset.
  7696. */
  7697. err = tg3_init_rings(tp);
  7698. if (err)
  7699. return err;
  7700. if (tg3_flag(tp, 57765_PLUS)) {
  7701. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7702. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7703. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  7704. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7705. if (!tg3_flag(tp, 57765_CLASS) &&
  7706. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  7707. tg3_asic_rev(tp) != ASIC_REV_5762)
  7708. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7709. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7710. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  7711. tg3_asic_rev(tp) != ASIC_REV_5761) {
  7712. /* This value is determined during the probe time DMA
  7713. * engine test, tg3_test_dma.
  7714. */
  7715. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7716. }
  7717. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7718. GRC_MODE_4X_NIC_SEND_RINGS |
  7719. GRC_MODE_NO_TX_PHDR_CSUM |
  7720. GRC_MODE_NO_RX_PHDR_CSUM);
  7721. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7722. /* Pseudo-header checksum is done by hardware logic and not
  7723. * the offload processers, so make the chip do the pseudo-
  7724. * header checksums on receive. For transmit it is more
  7725. * convenient to do the pseudo-header checksum in software
  7726. * as Linux does that on transmit for us in all cases.
  7727. */
  7728. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7729. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7730. if (tp->rxptpctl)
  7731. tw32(TG3_RX_PTP_CTL,
  7732. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7733. if (tg3_flag(tp, PTP_CAPABLE))
  7734. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7735. tw32(GRC_MODE, tp->grc_mode | val);
  7736. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7737. val = tr32(GRC_MISC_CFG);
  7738. val &= ~0xff;
  7739. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7740. tw32(GRC_MISC_CFG, val);
  7741. /* Initialize MBUF/DESC pool. */
  7742. if (tg3_flag(tp, 5750_PLUS)) {
  7743. /* Do nothing. */
  7744. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  7745. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7746. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  7747. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7748. else
  7749. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7750. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7751. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7752. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7753. int fw_len;
  7754. fw_len = tp->fw_len;
  7755. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7756. tw32(BUFMGR_MB_POOL_ADDR,
  7757. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7758. tw32(BUFMGR_MB_POOL_SIZE,
  7759. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7760. }
  7761. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7762. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7763. tp->bufmgr_config.mbuf_read_dma_low_water);
  7764. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7765. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7766. tw32(BUFMGR_MB_HIGH_WATER,
  7767. tp->bufmgr_config.mbuf_high_water);
  7768. } else {
  7769. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7770. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7771. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7772. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7773. tw32(BUFMGR_MB_HIGH_WATER,
  7774. tp->bufmgr_config.mbuf_high_water_jumbo);
  7775. }
  7776. tw32(BUFMGR_DMA_LOW_WATER,
  7777. tp->bufmgr_config.dma_low_water);
  7778. tw32(BUFMGR_DMA_HIGH_WATER,
  7779. tp->bufmgr_config.dma_high_water);
  7780. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7781. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  7782. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7783. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  7784. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7785. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  7786. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7787. tw32(BUFMGR_MODE, val);
  7788. for (i = 0; i < 2000; i++) {
  7789. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7790. break;
  7791. udelay(10);
  7792. }
  7793. if (i >= 2000) {
  7794. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7795. return -ENODEV;
  7796. }
  7797. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  7798. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7799. tg3_setup_rxbd_thresholds(tp);
  7800. /* Initialize TG3_BDINFO's at:
  7801. * RCVDBDI_STD_BD: standard eth size rx ring
  7802. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7803. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7804. *
  7805. * like so:
  7806. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7807. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7808. * ring attribute flags
  7809. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7810. *
  7811. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7812. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7813. *
  7814. * The size of each ring is fixed in the firmware, but the location is
  7815. * configurable.
  7816. */
  7817. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7818. ((u64) tpr->rx_std_mapping >> 32));
  7819. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7820. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7821. if (!tg3_flag(tp, 5717_PLUS))
  7822. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7823. NIC_SRAM_RX_BUFFER_DESC);
  7824. /* Disable the mini ring */
  7825. if (!tg3_flag(tp, 5705_PLUS))
  7826. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7827. BDINFO_FLAGS_DISABLED);
  7828. /* Program the jumbo buffer descriptor ring control
  7829. * blocks on those devices that have them.
  7830. */
  7831. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7832. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7833. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7834. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7835. ((u64) tpr->rx_jmb_mapping >> 32));
  7836. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7837. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7838. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7839. BDINFO_FLAGS_MAXLEN_SHIFT;
  7840. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7841. val | BDINFO_FLAGS_USE_EXT_RECV);
  7842. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7843. tg3_flag(tp, 57765_CLASS) ||
  7844. tg3_asic_rev(tp) == ASIC_REV_5762)
  7845. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7846. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7847. } else {
  7848. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7849. BDINFO_FLAGS_DISABLED);
  7850. }
  7851. if (tg3_flag(tp, 57765_PLUS)) {
  7852. val = TG3_RX_STD_RING_SIZE(tp);
  7853. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7854. val |= (TG3_RX_STD_DMA_SZ << 2);
  7855. } else
  7856. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7857. } else
  7858. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7859. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7860. tpr->rx_std_prod_idx = tp->rx_pending;
  7861. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7862. tpr->rx_jmb_prod_idx =
  7863. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7864. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7865. tg3_rings_reset(tp);
  7866. /* Initialize MAC address and backoff seed. */
  7867. __tg3_set_mac_addr(tp, 0);
  7868. /* MTU + ethernet header + FCS + optional VLAN tag */
  7869. tw32(MAC_RX_MTU_SIZE,
  7870. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7871. /* The slot time is changed by tg3_setup_phy if we
  7872. * run at gigabit with half duplex.
  7873. */
  7874. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7875. (6 << TX_LENGTHS_IPG_SHIFT) |
  7876. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7877. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7878. tg3_asic_rev(tp) == ASIC_REV_5762)
  7879. val |= tr32(MAC_TX_LENGTHS) &
  7880. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7881. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7882. tw32(MAC_TX_LENGTHS, val);
  7883. /* Receive rules. */
  7884. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7885. tw32(RCVLPC_CONFIG, 0x0181);
  7886. /* Calculate RDMAC_MODE setting early, we need it to determine
  7887. * the RCVLPC_STATE_ENABLE mask.
  7888. */
  7889. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7890. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7891. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7892. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7893. RDMAC_MODE_LNGREAD_ENAB);
  7894. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  7895. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7896. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  7897. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7898. tg3_asic_rev(tp) == ASIC_REV_57780)
  7899. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7900. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7901. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7902. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  7903. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  7904. if (tg3_flag(tp, TSO_CAPABLE) &&
  7905. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7906. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7907. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7908. !tg3_flag(tp, IS_5788)) {
  7909. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7910. }
  7911. }
  7912. if (tg3_flag(tp, PCI_EXPRESS))
  7913. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7914. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  7915. tp->dma_limit = 0;
  7916. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7917. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  7918. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  7919. }
  7920. }
  7921. if (tg3_flag(tp, HW_TSO_1) ||
  7922. tg3_flag(tp, HW_TSO_2) ||
  7923. tg3_flag(tp, HW_TSO_3))
  7924. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7925. if (tg3_flag(tp, 57765_PLUS) ||
  7926. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7927. tg3_asic_rev(tp) == ASIC_REV_57780)
  7928. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7929. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7930. tg3_asic_rev(tp) == ASIC_REV_5762)
  7931. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7932. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  7933. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  7934. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  7935. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  7936. tg3_flag(tp, 57765_PLUS)) {
  7937. u32 tgtreg;
  7938. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  7939. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  7940. else
  7941. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  7942. val = tr32(tgtreg);
  7943. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  7944. tg3_asic_rev(tp) == ASIC_REV_5762) {
  7945. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7946. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7947. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7948. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7949. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7950. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7951. }
  7952. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7953. }
  7954. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  7955. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  7956. tg3_asic_rev(tp) == ASIC_REV_5762) {
  7957. u32 tgtreg;
  7958. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  7959. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  7960. else
  7961. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  7962. val = tr32(tgtreg);
  7963. tw32(tgtreg, val |
  7964. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7965. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7966. }
  7967. /* Receive/send statistics. */
  7968. if (tg3_flag(tp, 5750_PLUS)) {
  7969. val = tr32(RCVLPC_STATS_ENABLE);
  7970. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7971. tw32(RCVLPC_STATS_ENABLE, val);
  7972. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7973. tg3_flag(tp, TSO_CAPABLE)) {
  7974. val = tr32(RCVLPC_STATS_ENABLE);
  7975. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7976. tw32(RCVLPC_STATS_ENABLE, val);
  7977. } else {
  7978. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7979. }
  7980. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7981. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7982. tw32(SNDDATAI_STATSCTRL,
  7983. (SNDDATAI_SCTRL_ENABLE |
  7984. SNDDATAI_SCTRL_FASTUPD));
  7985. /* Setup host coalescing engine. */
  7986. tw32(HOSTCC_MODE, 0);
  7987. for (i = 0; i < 2000; i++) {
  7988. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7989. break;
  7990. udelay(10);
  7991. }
  7992. __tg3_set_coalesce(tp, &tp->coal);
  7993. if (!tg3_flag(tp, 5705_PLUS)) {
  7994. /* Status/statistics block address. See tg3_timer,
  7995. * the tg3_periodic_fetch_stats call there, and
  7996. * tg3_get_stats to see how this works for 5705/5750 chips.
  7997. */
  7998. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7999. ((u64) tp->stats_mapping >> 32));
  8000. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8001. ((u64) tp->stats_mapping & 0xffffffff));
  8002. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8003. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8004. /* Clear statistics and status block memory areas */
  8005. for (i = NIC_SRAM_STATS_BLK;
  8006. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8007. i += sizeof(u32)) {
  8008. tg3_write_mem(tp, i, 0);
  8009. udelay(40);
  8010. }
  8011. }
  8012. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8013. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8014. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8015. if (!tg3_flag(tp, 5705_PLUS))
  8016. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8017. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8018. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8019. /* reset to prevent losing 1st rx packet intermittently */
  8020. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8021. udelay(10);
  8022. }
  8023. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8024. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8025. MAC_MODE_FHDE_ENABLE;
  8026. if (tg3_flag(tp, ENABLE_APE))
  8027. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8028. if (!tg3_flag(tp, 5705_PLUS) &&
  8029. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8030. tg3_asic_rev(tp) != ASIC_REV_5700)
  8031. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8032. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8033. udelay(40);
  8034. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8035. * If TG3_FLAG_IS_NIC is zero, we should read the
  8036. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8037. * whether used as inputs or outputs, are set by boot code after
  8038. * reset.
  8039. */
  8040. if (!tg3_flag(tp, IS_NIC)) {
  8041. u32 gpio_mask;
  8042. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8043. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8044. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8045. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8046. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8047. GRC_LCLCTRL_GPIO_OUTPUT3;
  8048. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8049. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8050. tp->grc_local_ctrl &= ~gpio_mask;
  8051. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8052. /* GPIO1 must be driven high for eeprom write protect */
  8053. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8054. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8055. GRC_LCLCTRL_GPIO_OUTPUT1);
  8056. }
  8057. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8058. udelay(100);
  8059. if (tg3_flag(tp, USING_MSIX)) {
  8060. val = tr32(MSGINT_MODE);
  8061. val |= MSGINT_MODE_ENABLE;
  8062. if (tp->irq_cnt > 1)
  8063. val |= MSGINT_MODE_MULTIVEC_EN;
  8064. if (!tg3_flag(tp, 1SHOT_MSI))
  8065. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8066. tw32(MSGINT_MODE, val);
  8067. }
  8068. if (!tg3_flag(tp, 5705_PLUS)) {
  8069. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8070. udelay(40);
  8071. }
  8072. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8073. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8074. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8075. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8076. WDMAC_MODE_LNGREAD_ENAB);
  8077. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8078. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8079. if (tg3_flag(tp, TSO_CAPABLE) &&
  8080. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8081. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8082. /* nothing */
  8083. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8084. !tg3_flag(tp, IS_5788)) {
  8085. val |= WDMAC_MODE_RX_ACCEL;
  8086. }
  8087. }
  8088. /* Enable host coalescing bug fix */
  8089. if (tg3_flag(tp, 5755_PLUS))
  8090. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8091. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8092. val |= WDMAC_MODE_BURST_ALL_DATA;
  8093. tw32_f(WDMAC_MODE, val);
  8094. udelay(40);
  8095. if (tg3_flag(tp, PCIX_MODE)) {
  8096. u16 pcix_cmd;
  8097. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8098. &pcix_cmd);
  8099. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8100. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8101. pcix_cmd |= PCI_X_CMD_READ_2K;
  8102. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8103. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8104. pcix_cmd |= PCI_X_CMD_READ_2K;
  8105. }
  8106. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8107. pcix_cmd);
  8108. }
  8109. tw32_f(RDMAC_MODE, rdmac_mode);
  8110. udelay(40);
  8111. if (tg3_asic_rev(tp) == ASIC_REV_5719) {
  8112. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8113. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8114. break;
  8115. }
  8116. if (i < TG3_NUM_RDMA_CHANNELS) {
  8117. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8118. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8119. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8120. tg3_flag_set(tp, 5719_RDMA_BUG);
  8121. }
  8122. }
  8123. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8124. if (!tg3_flag(tp, 5705_PLUS))
  8125. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8126. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8127. tw32(SNDDATAC_MODE,
  8128. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8129. else
  8130. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8131. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8132. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8133. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8134. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8135. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8136. tw32(RCVDBDI_MODE, val);
  8137. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8138. if (tg3_flag(tp, HW_TSO_1) ||
  8139. tg3_flag(tp, HW_TSO_2) ||
  8140. tg3_flag(tp, HW_TSO_3))
  8141. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8142. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8143. if (tg3_flag(tp, ENABLE_TSS))
  8144. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8145. tw32(SNDBDI_MODE, val);
  8146. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8147. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8148. err = tg3_load_5701_a0_firmware_fix(tp);
  8149. if (err)
  8150. return err;
  8151. }
  8152. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8153. /* Ignore any errors for the firmware download. If download
  8154. * fails, the device will operate with EEE disabled
  8155. */
  8156. tg3_load_57766_firmware(tp);
  8157. }
  8158. if (tg3_flag(tp, TSO_CAPABLE)) {
  8159. err = tg3_load_tso_firmware(tp);
  8160. if (err)
  8161. return err;
  8162. }
  8163. tp->tx_mode = TX_MODE_ENABLE;
  8164. if (tg3_flag(tp, 5755_PLUS) ||
  8165. tg3_asic_rev(tp) == ASIC_REV_5906)
  8166. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8167. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8168. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8169. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8170. tp->tx_mode &= ~val;
  8171. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8172. }
  8173. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8174. udelay(100);
  8175. if (tg3_flag(tp, ENABLE_RSS)) {
  8176. tg3_rss_write_indir_tbl(tp);
  8177. /* Setup the "secret" hash key. */
  8178. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  8179. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8180. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8181. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8182. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8183. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8184. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8185. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8186. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8187. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8188. }
  8189. tp->rx_mode = RX_MODE_ENABLE;
  8190. if (tg3_flag(tp, 5755_PLUS))
  8191. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8192. if (tg3_flag(tp, ENABLE_RSS))
  8193. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8194. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8195. RX_MODE_RSS_IPV6_HASH_EN |
  8196. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8197. RX_MODE_RSS_IPV4_HASH_EN |
  8198. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8199. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8200. udelay(10);
  8201. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8202. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8203. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8204. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8205. udelay(10);
  8206. }
  8207. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8208. udelay(10);
  8209. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8210. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8211. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8212. /* Set drive transmission level to 1.2V */
  8213. /* only if the signal pre-emphasis bit is not set */
  8214. val = tr32(MAC_SERDES_CFG);
  8215. val &= 0xfffff000;
  8216. val |= 0x880;
  8217. tw32(MAC_SERDES_CFG, val);
  8218. }
  8219. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8220. tw32(MAC_SERDES_CFG, 0x616000);
  8221. }
  8222. /* Prevent chip from dropping frames when flow control
  8223. * is enabled.
  8224. */
  8225. if (tg3_flag(tp, 57765_CLASS))
  8226. val = 1;
  8227. else
  8228. val = 2;
  8229. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8230. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8231. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8232. /* Use hardware link auto-negotiation */
  8233. tg3_flag_set(tp, HW_AUTONEG);
  8234. }
  8235. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8236. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8237. u32 tmp;
  8238. tmp = tr32(SERDES_RX_CTRL);
  8239. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8240. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8241. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8242. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8243. }
  8244. if (!tg3_flag(tp, USE_PHYLIB)) {
  8245. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8246. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8247. err = tg3_setup_phy(tp, 0);
  8248. if (err)
  8249. return err;
  8250. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8251. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8252. u32 tmp;
  8253. /* Clear CRC stats. */
  8254. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8255. tg3_writephy(tp, MII_TG3_TEST1,
  8256. tmp | MII_TG3_TEST1_CRC_EN);
  8257. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8258. }
  8259. }
  8260. }
  8261. __tg3_set_rx_mode(tp->dev);
  8262. /* Initialize receive rules. */
  8263. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8264. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8265. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8266. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8267. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8268. limit = 8;
  8269. else
  8270. limit = 16;
  8271. if (tg3_flag(tp, ENABLE_ASF))
  8272. limit -= 4;
  8273. switch (limit) {
  8274. case 16:
  8275. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8276. case 15:
  8277. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8278. case 14:
  8279. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8280. case 13:
  8281. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8282. case 12:
  8283. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8284. case 11:
  8285. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8286. case 10:
  8287. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8288. case 9:
  8289. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8290. case 8:
  8291. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8292. case 7:
  8293. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8294. case 6:
  8295. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8296. case 5:
  8297. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8298. case 4:
  8299. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8300. case 3:
  8301. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8302. case 2:
  8303. case 1:
  8304. default:
  8305. break;
  8306. }
  8307. if (tg3_flag(tp, ENABLE_APE))
  8308. /* Write our heartbeat update interval to APE. */
  8309. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8310. APE_HOST_HEARTBEAT_INT_DISABLE);
  8311. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8312. return 0;
  8313. }
  8314. /* Called at device open time to get the chip ready for
  8315. * packet processing. Invoked with tp->lock held.
  8316. */
  8317. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  8318. {
  8319. tg3_switch_clocks(tp);
  8320. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8321. return tg3_reset_hw(tp, reset_phy);
  8322. }
  8323. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8324. {
  8325. int i;
  8326. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8327. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8328. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8329. off += len;
  8330. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8331. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8332. memset(ocir, 0, TG3_OCIR_LEN);
  8333. }
  8334. }
  8335. /* sysfs attributes for hwmon */
  8336. static ssize_t tg3_show_temp(struct device *dev,
  8337. struct device_attribute *devattr, char *buf)
  8338. {
  8339. struct pci_dev *pdev = to_pci_dev(dev);
  8340. struct net_device *netdev = pci_get_drvdata(pdev);
  8341. struct tg3 *tp = netdev_priv(netdev);
  8342. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8343. u32 temperature;
  8344. spin_lock_bh(&tp->lock);
  8345. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8346. sizeof(temperature));
  8347. spin_unlock_bh(&tp->lock);
  8348. return sprintf(buf, "%u\n", temperature);
  8349. }
  8350. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8351. TG3_TEMP_SENSOR_OFFSET);
  8352. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8353. TG3_TEMP_CAUTION_OFFSET);
  8354. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8355. TG3_TEMP_MAX_OFFSET);
  8356. static struct attribute *tg3_attributes[] = {
  8357. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8358. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8359. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8360. NULL
  8361. };
  8362. static const struct attribute_group tg3_group = {
  8363. .attrs = tg3_attributes,
  8364. };
  8365. static void tg3_hwmon_close(struct tg3 *tp)
  8366. {
  8367. if (tp->hwmon_dev) {
  8368. hwmon_device_unregister(tp->hwmon_dev);
  8369. tp->hwmon_dev = NULL;
  8370. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8371. }
  8372. }
  8373. static void tg3_hwmon_open(struct tg3 *tp)
  8374. {
  8375. int i, err;
  8376. u32 size = 0;
  8377. struct pci_dev *pdev = tp->pdev;
  8378. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8379. tg3_sd_scan_scratchpad(tp, ocirs);
  8380. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8381. if (!ocirs[i].src_data_length)
  8382. continue;
  8383. size += ocirs[i].src_hdr_length;
  8384. size += ocirs[i].src_data_length;
  8385. }
  8386. if (!size)
  8387. return;
  8388. /* Register hwmon sysfs hooks */
  8389. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8390. if (err) {
  8391. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8392. return;
  8393. }
  8394. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8395. if (IS_ERR(tp->hwmon_dev)) {
  8396. tp->hwmon_dev = NULL;
  8397. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8398. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8399. }
  8400. }
  8401. #define TG3_STAT_ADD32(PSTAT, REG) \
  8402. do { u32 __val = tr32(REG); \
  8403. (PSTAT)->low += __val; \
  8404. if ((PSTAT)->low < __val) \
  8405. (PSTAT)->high += 1; \
  8406. } while (0)
  8407. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8408. {
  8409. struct tg3_hw_stats *sp = tp->hw_stats;
  8410. if (!tp->link_up)
  8411. return;
  8412. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8413. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8414. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8415. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8416. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8417. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8418. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8419. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8420. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8421. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8422. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8423. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8424. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8425. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8426. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8427. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8428. u32 val;
  8429. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8430. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8431. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8432. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8433. }
  8434. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8435. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8436. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8437. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8438. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8439. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8440. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8441. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8442. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8443. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8444. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8445. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8446. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8447. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8448. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8449. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8450. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8451. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8452. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8453. } else {
  8454. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8455. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8456. if (val) {
  8457. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8458. sp->rx_discards.low += val;
  8459. if (sp->rx_discards.low < val)
  8460. sp->rx_discards.high += 1;
  8461. }
  8462. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8463. }
  8464. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8465. }
  8466. static void tg3_chk_missed_msi(struct tg3 *tp)
  8467. {
  8468. u32 i;
  8469. for (i = 0; i < tp->irq_cnt; i++) {
  8470. struct tg3_napi *tnapi = &tp->napi[i];
  8471. if (tg3_has_work(tnapi)) {
  8472. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8473. tnapi->last_tx_cons == tnapi->tx_cons) {
  8474. if (tnapi->chk_msi_cnt < 1) {
  8475. tnapi->chk_msi_cnt++;
  8476. return;
  8477. }
  8478. tg3_msi(0, tnapi);
  8479. }
  8480. }
  8481. tnapi->chk_msi_cnt = 0;
  8482. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8483. tnapi->last_tx_cons = tnapi->tx_cons;
  8484. }
  8485. }
  8486. static void tg3_timer(unsigned long __opaque)
  8487. {
  8488. struct tg3 *tp = (struct tg3 *) __opaque;
  8489. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8490. goto restart_timer;
  8491. spin_lock(&tp->lock);
  8492. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8493. tg3_flag(tp, 57765_CLASS))
  8494. tg3_chk_missed_msi(tp);
  8495. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  8496. /* BCM4785: Flush posted writes from GbE to host memory. */
  8497. tr32(HOSTCC_MODE);
  8498. }
  8499. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8500. /* All of this garbage is because when using non-tagged
  8501. * IRQ status the mailbox/status_block protocol the chip
  8502. * uses with the cpu is race prone.
  8503. */
  8504. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8505. tw32(GRC_LOCAL_CTRL,
  8506. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8507. } else {
  8508. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8509. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8510. }
  8511. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8512. spin_unlock(&tp->lock);
  8513. tg3_reset_task_schedule(tp);
  8514. goto restart_timer;
  8515. }
  8516. }
  8517. /* This part only runs once per second. */
  8518. if (!--tp->timer_counter) {
  8519. if (tg3_flag(tp, 5705_PLUS))
  8520. tg3_periodic_fetch_stats(tp);
  8521. if (tp->setlpicnt && !--tp->setlpicnt)
  8522. tg3_phy_eee_enable(tp);
  8523. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8524. u32 mac_stat;
  8525. int phy_event;
  8526. mac_stat = tr32(MAC_STATUS);
  8527. phy_event = 0;
  8528. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8529. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8530. phy_event = 1;
  8531. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8532. phy_event = 1;
  8533. if (phy_event)
  8534. tg3_setup_phy(tp, 0);
  8535. } else if (tg3_flag(tp, POLL_SERDES)) {
  8536. u32 mac_stat = tr32(MAC_STATUS);
  8537. int need_setup = 0;
  8538. if (tp->link_up &&
  8539. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8540. need_setup = 1;
  8541. }
  8542. if (!tp->link_up &&
  8543. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8544. MAC_STATUS_SIGNAL_DET))) {
  8545. need_setup = 1;
  8546. }
  8547. if (need_setup) {
  8548. if (!tp->serdes_counter) {
  8549. tw32_f(MAC_MODE,
  8550. (tp->mac_mode &
  8551. ~MAC_MODE_PORT_MODE_MASK));
  8552. udelay(40);
  8553. tw32_f(MAC_MODE, tp->mac_mode);
  8554. udelay(40);
  8555. }
  8556. tg3_setup_phy(tp, 0);
  8557. }
  8558. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8559. tg3_flag(tp, 5780_CLASS)) {
  8560. tg3_serdes_parallel_detect(tp);
  8561. }
  8562. tp->timer_counter = tp->timer_multiplier;
  8563. }
  8564. /* Heartbeat is only sent once every 2 seconds.
  8565. *
  8566. * The heartbeat is to tell the ASF firmware that the host
  8567. * driver is still alive. In the event that the OS crashes,
  8568. * ASF needs to reset the hardware to free up the FIFO space
  8569. * that may be filled with rx packets destined for the host.
  8570. * If the FIFO is full, ASF will no longer function properly.
  8571. *
  8572. * Unintended resets have been reported on real time kernels
  8573. * where the timer doesn't run on time. Netpoll will also have
  8574. * same problem.
  8575. *
  8576. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8577. * to check the ring condition when the heartbeat is expiring
  8578. * before doing the reset. This will prevent most unintended
  8579. * resets.
  8580. */
  8581. if (!--tp->asf_counter) {
  8582. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8583. tg3_wait_for_event_ack(tp);
  8584. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8585. FWCMD_NICDRV_ALIVE3);
  8586. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8587. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8588. TG3_FW_UPDATE_TIMEOUT_SEC);
  8589. tg3_generate_fw_event(tp);
  8590. }
  8591. tp->asf_counter = tp->asf_multiplier;
  8592. }
  8593. spin_unlock(&tp->lock);
  8594. restart_timer:
  8595. tp->timer.expires = jiffies + tp->timer_offset;
  8596. add_timer(&tp->timer);
  8597. }
  8598. static void tg3_timer_init(struct tg3 *tp)
  8599. {
  8600. if (tg3_flag(tp, TAGGED_STATUS) &&
  8601. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8602. !tg3_flag(tp, 57765_CLASS))
  8603. tp->timer_offset = HZ;
  8604. else
  8605. tp->timer_offset = HZ / 10;
  8606. BUG_ON(tp->timer_offset > HZ);
  8607. tp->timer_multiplier = (HZ / tp->timer_offset);
  8608. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8609. TG3_FW_UPDATE_FREQ_SEC;
  8610. init_timer(&tp->timer);
  8611. tp->timer.data = (unsigned long) tp;
  8612. tp->timer.function = tg3_timer;
  8613. }
  8614. static void tg3_timer_start(struct tg3 *tp)
  8615. {
  8616. tp->asf_counter = tp->asf_multiplier;
  8617. tp->timer_counter = tp->timer_multiplier;
  8618. tp->timer.expires = jiffies + tp->timer_offset;
  8619. add_timer(&tp->timer);
  8620. }
  8621. static void tg3_timer_stop(struct tg3 *tp)
  8622. {
  8623. del_timer_sync(&tp->timer);
  8624. }
  8625. /* Restart hardware after configuration changes, self-test, etc.
  8626. * Invoked with tp->lock held.
  8627. */
  8628. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8629. __releases(tp->lock)
  8630. __acquires(tp->lock)
  8631. {
  8632. int err;
  8633. err = tg3_init_hw(tp, reset_phy);
  8634. if (err) {
  8635. netdev_err(tp->dev,
  8636. "Failed to re-initialize device, aborting\n");
  8637. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8638. tg3_full_unlock(tp);
  8639. tg3_timer_stop(tp);
  8640. tp->irq_sync = 0;
  8641. tg3_napi_enable(tp);
  8642. dev_close(tp->dev);
  8643. tg3_full_lock(tp, 0);
  8644. }
  8645. return err;
  8646. }
  8647. static void tg3_reset_task(struct work_struct *work)
  8648. {
  8649. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8650. int err;
  8651. tg3_full_lock(tp, 0);
  8652. if (!netif_running(tp->dev)) {
  8653. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8654. tg3_full_unlock(tp);
  8655. return;
  8656. }
  8657. tg3_full_unlock(tp);
  8658. tg3_phy_stop(tp);
  8659. tg3_netif_stop(tp);
  8660. tg3_full_lock(tp, 1);
  8661. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8662. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8663. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8664. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8665. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8666. }
  8667. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8668. err = tg3_init_hw(tp, 1);
  8669. if (err)
  8670. goto out;
  8671. tg3_netif_start(tp);
  8672. out:
  8673. tg3_full_unlock(tp);
  8674. if (!err)
  8675. tg3_phy_start(tp);
  8676. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8677. }
  8678. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8679. {
  8680. irq_handler_t fn;
  8681. unsigned long flags;
  8682. char *name;
  8683. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8684. if (tp->irq_cnt == 1)
  8685. name = tp->dev->name;
  8686. else {
  8687. name = &tnapi->irq_lbl[0];
  8688. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8689. name[IFNAMSIZ-1] = 0;
  8690. }
  8691. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8692. fn = tg3_msi;
  8693. if (tg3_flag(tp, 1SHOT_MSI))
  8694. fn = tg3_msi_1shot;
  8695. flags = 0;
  8696. } else {
  8697. fn = tg3_interrupt;
  8698. if (tg3_flag(tp, TAGGED_STATUS))
  8699. fn = tg3_interrupt_tagged;
  8700. flags = IRQF_SHARED;
  8701. }
  8702. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8703. }
  8704. static int tg3_test_interrupt(struct tg3 *tp)
  8705. {
  8706. struct tg3_napi *tnapi = &tp->napi[0];
  8707. struct net_device *dev = tp->dev;
  8708. int err, i, intr_ok = 0;
  8709. u32 val;
  8710. if (!netif_running(dev))
  8711. return -ENODEV;
  8712. tg3_disable_ints(tp);
  8713. free_irq(tnapi->irq_vec, tnapi);
  8714. /*
  8715. * Turn off MSI one shot mode. Otherwise this test has no
  8716. * observable way to know whether the interrupt was delivered.
  8717. */
  8718. if (tg3_flag(tp, 57765_PLUS)) {
  8719. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8720. tw32(MSGINT_MODE, val);
  8721. }
  8722. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8723. IRQF_SHARED, dev->name, tnapi);
  8724. if (err)
  8725. return err;
  8726. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8727. tg3_enable_ints(tp);
  8728. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8729. tnapi->coal_now);
  8730. for (i = 0; i < 5; i++) {
  8731. u32 int_mbox, misc_host_ctrl;
  8732. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8733. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8734. if ((int_mbox != 0) ||
  8735. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8736. intr_ok = 1;
  8737. break;
  8738. }
  8739. if (tg3_flag(tp, 57765_PLUS) &&
  8740. tnapi->hw_status->status_tag != tnapi->last_tag)
  8741. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8742. msleep(10);
  8743. }
  8744. tg3_disable_ints(tp);
  8745. free_irq(tnapi->irq_vec, tnapi);
  8746. err = tg3_request_irq(tp, 0);
  8747. if (err)
  8748. return err;
  8749. if (intr_ok) {
  8750. /* Reenable MSI one shot mode. */
  8751. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8752. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8753. tw32(MSGINT_MODE, val);
  8754. }
  8755. return 0;
  8756. }
  8757. return -EIO;
  8758. }
  8759. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8760. * successfully restored
  8761. */
  8762. static int tg3_test_msi(struct tg3 *tp)
  8763. {
  8764. int err;
  8765. u16 pci_cmd;
  8766. if (!tg3_flag(tp, USING_MSI))
  8767. return 0;
  8768. /* Turn off SERR reporting in case MSI terminates with Master
  8769. * Abort.
  8770. */
  8771. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8772. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8773. pci_cmd & ~PCI_COMMAND_SERR);
  8774. err = tg3_test_interrupt(tp);
  8775. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8776. if (!err)
  8777. return 0;
  8778. /* other failures */
  8779. if (err != -EIO)
  8780. return err;
  8781. /* MSI test failed, go back to INTx mode */
  8782. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8783. "to INTx mode. Please report this failure to the PCI "
  8784. "maintainer and include system chipset information\n");
  8785. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8786. pci_disable_msi(tp->pdev);
  8787. tg3_flag_clear(tp, USING_MSI);
  8788. tp->napi[0].irq_vec = tp->pdev->irq;
  8789. err = tg3_request_irq(tp, 0);
  8790. if (err)
  8791. return err;
  8792. /* Need to reset the chip because the MSI cycle may have terminated
  8793. * with Master Abort.
  8794. */
  8795. tg3_full_lock(tp, 1);
  8796. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8797. err = tg3_init_hw(tp, 1);
  8798. tg3_full_unlock(tp);
  8799. if (err)
  8800. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8801. return err;
  8802. }
  8803. static int tg3_request_firmware(struct tg3 *tp)
  8804. {
  8805. const struct tg3_firmware_hdr *fw_hdr;
  8806. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8807. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8808. tp->fw_needed);
  8809. return -ENOENT;
  8810. }
  8811. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  8812. /* Firmware blob starts with version numbers, followed by
  8813. * start address and _full_ length including BSS sections
  8814. * (which must be longer than the actual data, of course
  8815. */
  8816. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  8817. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  8818. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8819. tp->fw_len, tp->fw_needed);
  8820. release_firmware(tp->fw);
  8821. tp->fw = NULL;
  8822. return -EINVAL;
  8823. }
  8824. /* We no longer need firmware; we have it. */
  8825. tp->fw_needed = NULL;
  8826. return 0;
  8827. }
  8828. static u32 tg3_irq_count(struct tg3 *tp)
  8829. {
  8830. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8831. if (irq_cnt > 1) {
  8832. /* We want as many rx rings enabled as there are cpus.
  8833. * In multiqueue MSI-X mode, the first MSI-X vector
  8834. * only deals with link interrupts, etc, so we add
  8835. * one to the number of vectors we are requesting.
  8836. */
  8837. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8838. }
  8839. return irq_cnt;
  8840. }
  8841. static bool tg3_enable_msix(struct tg3 *tp)
  8842. {
  8843. int i, rc;
  8844. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8845. tp->txq_cnt = tp->txq_req;
  8846. tp->rxq_cnt = tp->rxq_req;
  8847. if (!tp->rxq_cnt)
  8848. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8849. if (tp->rxq_cnt > tp->rxq_max)
  8850. tp->rxq_cnt = tp->rxq_max;
  8851. /* Disable multiple TX rings by default. Simple round-robin hardware
  8852. * scheduling of the TX rings can cause starvation of rings with
  8853. * small packets when other rings have TSO or jumbo packets.
  8854. */
  8855. if (!tp->txq_req)
  8856. tp->txq_cnt = 1;
  8857. tp->irq_cnt = tg3_irq_count(tp);
  8858. for (i = 0; i < tp->irq_max; i++) {
  8859. msix_ent[i].entry = i;
  8860. msix_ent[i].vector = 0;
  8861. }
  8862. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8863. if (rc < 0) {
  8864. return false;
  8865. } else if (rc != 0) {
  8866. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8867. return false;
  8868. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8869. tp->irq_cnt, rc);
  8870. tp->irq_cnt = rc;
  8871. tp->rxq_cnt = max(rc - 1, 1);
  8872. if (tp->txq_cnt)
  8873. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8874. }
  8875. for (i = 0; i < tp->irq_max; i++)
  8876. tp->napi[i].irq_vec = msix_ent[i].vector;
  8877. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8878. pci_disable_msix(tp->pdev);
  8879. return false;
  8880. }
  8881. if (tp->irq_cnt == 1)
  8882. return true;
  8883. tg3_flag_set(tp, ENABLE_RSS);
  8884. if (tp->txq_cnt > 1)
  8885. tg3_flag_set(tp, ENABLE_TSS);
  8886. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8887. return true;
  8888. }
  8889. static void tg3_ints_init(struct tg3 *tp)
  8890. {
  8891. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8892. !tg3_flag(tp, TAGGED_STATUS)) {
  8893. /* All MSI supporting chips should support tagged
  8894. * status. Assert that this is the case.
  8895. */
  8896. netdev_warn(tp->dev,
  8897. "MSI without TAGGED_STATUS? Not using MSI\n");
  8898. goto defcfg;
  8899. }
  8900. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8901. tg3_flag_set(tp, USING_MSIX);
  8902. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8903. tg3_flag_set(tp, USING_MSI);
  8904. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8905. u32 msi_mode = tr32(MSGINT_MODE);
  8906. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8907. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8908. if (!tg3_flag(tp, 1SHOT_MSI))
  8909. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8910. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8911. }
  8912. defcfg:
  8913. if (!tg3_flag(tp, USING_MSIX)) {
  8914. tp->irq_cnt = 1;
  8915. tp->napi[0].irq_vec = tp->pdev->irq;
  8916. }
  8917. if (tp->irq_cnt == 1) {
  8918. tp->txq_cnt = 1;
  8919. tp->rxq_cnt = 1;
  8920. netif_set_real_num_tx_queues(tp->dev, 1);
  8921. netif_set_real_num_rx_queues(tp->dev, 1);
  8922. }
  8923. }
  8924. static void tg3_ints_fini(struct tg3 *tp)
  8925. {
  8926. if (tg3_flag(tp, USING_MSIX))
  8927. pci_disable_msix(tp->pdev);
  8928. else if (tg3_flag(tp, USING_MSI))
  8929. pci_disable_msi(tp->pdev);
  8930. tg3_flag_clear(tp, USING_MSI);
  8931. tg3_flag_clear(tp, USING_MSIX);
  8932. tg3_flag_clear(tp, ENABLE_RSS);
  8933. tg3_flag_clear(tp, ENABLE_TSS);
  8934. }
  8935. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  8936. bool init)
  8937. {
  8938. struct net_device *dev = tp->dev;
  8939. int i, err;
  8940. /*
  8941. * Setup interrupts first so we know how
  8942. * many NAPI resources to allocate
  8943. */
  8944. tg3_ints_init(tp);
  8945. tg3_rss_check_indir_tbl(tp);
  8946. /* The placement of this call is tied
  8947. * to the setup and use of Host TX descriptors.
  8948. */
  8949. err = tg3_alloc_consistent(tp);
  8950. if (err)
  8951. goto err_out1;
  8952. tg3_napi_init(tp);
  8953. tg3_napi_enable(tp);
  8954. for (i = 0; i < tp->irq_cnt; i++) {
  8955. struct tg3_napi *tnapi = &tp->napi[i];
  8956. err = tg3_request_irq(tp, i);
  8957. if (err) {
  8958. for (i--; i >= 0; i--) {
  8959. tnapi = &tp->napi[i];
  8960. free_irq(tnapi->irq_vec, tnapi);
  8961. }
  8962. goto err_out2;
  8963. }
  8964. }
  8965. tg3_full_lock(tp, 0);
  8966. err = tg3_init_hw(tp, reset_phy);
  8967. if (err) {
  8968. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8969. tg3_free_rings(tp);
  8970. }
  8971. tg3_full_unlock(tp);
  8972. if (err)
  8973. goto err_out3;
  8974. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8975. err = tg3_test_msi(tp);
  8976. if (err) {
  8977. tg3_full_lock(tp, 0);
  8978. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8979. tg3_free_rings(tp);
  8980. tg3_full_unlock(tp);
  8981. goto err_out2;
  8982. }
  8983. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8984. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8985. tw32(PCIE_TRANSACTION_CFG,
  8986. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8987. }
  8988. }
  8989. tg3_phy_start(tp);
  8990. tg3_hwmon_open(tp);
  8991. tg3_full_lock(tp, 0);
  8992. tg3_timer_start(tp);
  8993. tg3_flag_set(tp, INIT_COMPLETE);
  8994. tg3_enable_ints(tp);
  8995. if (init)
  8996. tg3_ptp_init(tp);
  8997. else
  8998. tg3_ptp_resume(tp);
  8999. tg3_full_unlock(tp);
  9000. netif_tx_start_all_queues(dev);
  9001. /*
  9002. * Reset loopback feature if it was turned on while the device was down
  9003. * make sure that it's installed properly now.
  9004. */
  9005. if (dev->features & NETIF_F_LOOPBACK)
  9006. tg3_set_loopback(dev, dev->features);
  9007. return 0;
  9008. err_out3:
  9009. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9010. struct tg3_napi *tnapi = &tp->napi[i];
  9011. free_irq(tnapi->irq_vec, tnapi);
  9012. }
  9013. err_out2:
  9014. tg3_napi_disable(tp);
  9015. tg3_napi_fini(tp);
  9016. tg3_free_consistent(tp);
  9017. err_out1:
  9018. tg3_ints_fini(tp);
  9019. return err;
  9020. }
  9021. static void tg3_stop(struct tg3 *tp)
  9022. {
  9023. int i;
  9024. tg3_reset_task_cancel(tp);
  9025. tg3_netif_stop(tp);
  9026. tg3_timer_stop(tp);
  9027. tg3_hwmon_close(tp);
  9028. tg3_phy_stop(tp);
  9029. tg3_full_lock(tp, 1);
  9030. tg3_disable_ints(tp);
  9031. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9032. tg3_free_rings(tp);
  9033. tg3_flag_clear(tp, INIT_COMPLETE);
  9034. tg3_full_unlock(tp);
  9035. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9036. struct tg3_napi *tnapi = &tp->napi[i];
  9037. free_irq(tnapi->irq_vec, tnapi);
  9038. }
  9039. tg3_ints_fini(tp);
  9040. tg3_napi_fini(tp);
  9041. tg3_free_consistent(tp);
  9042. }
  9043. static int tg3_open(struct net_device *dev)
  9044. {
  9045. struct tg3 *tp = netdev_priv(dev);
  9046. int err;
  9047. if (tp->fw_needed) {
  9048. err = tg3_request_firmware(tp);
  9049. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9050. if (err) {
  9051. netdev_warn(tp->dev, "EEE capability disabled\n");
  9052. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9053. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9054. netdev_warn(tp->dev, "EEE capability restored\n");
  9055. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9056. }
  9057. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9058. if (err)
  9059. return err;
  9060. } else if (err) {
  9061. netdev_warn(tp->dev, "TSO capability disabled\n");
  9062. tg3_flag_clear(tp, TSO_CAPABLE);
  9063. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9064. netdev_notice(tp->dev, "TSO capability restored\n");
  9065. tg3_flag_set(tp, TSO_CAPABLE);
  9066. }
  9067. }
  9068. tg3_carrier_off(tp);
  9069. err = tg3_power_up(tp);
  9070. if (err)
  9071. return err;
  9072. tg3_full_lock(tp, 0);
  9073. tg3_disable_ints(tp);
  9074. tg3_flag_clear(tp, INIT_COMPLETE);
  9075. tg3_full_unlock(tp);
  9076. err = tg3_start(tp, true, true, true);
  9077. if (err) {
  9078. tg3_frob_aux_power(tp, false);
  9079. pci_set_power_state(tp->pdev, PCI_D3hot);
  9080. }
  9081. if (tg3_flag(tp, PTP_CAPABLE)) {
  9082. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  9083. &tp->pdev->dev);
  9084. if (IS_ERR(tp->ptp_clock))
  9085. tp->ptp_clock = NULL;
  9086. }
  9087. return err;
  9088. }
  9089. static int tg3_close(struct net_device *dev)
  9090. {
  9091. struct tg3 *tp = netdev_priv(dev);
  9092. tg3_ptp_fini(tp);
  9093. tg3_stop(tp);
  9094. /* Clear stats across close / open calls */
  9095. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  9096. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  9097. tg3_power_down(tp);
  9098. tg3_carrier_off(tp);
  9099. return 0;
  9100. }
  9101. static inline u64 get_stat64(tg3_stat64_t *val)
  9102. {
  9103. return ((u64)val->high << 32) | ((u64)val->low);
  9104. }
  9105. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9106. {
  9107. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9108. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9109. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9110. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9111. u32 val;
  9112. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9113. tg3_writephy(tp, MII_TG3_TEST1,
  9114. val | MII_TG3_TEST1_CRC_EN);
  9115. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9116. } else
  9117. val = 0;
  9118. tp->phy_crc_errors += val;
  9119. return tp->phy_crc_errors;
  9120. }
  9121. return get_stat64(&hw_stats->rx_fcs_errors);
  9122. }
  9123. #define ESTAT_ADD(member) \
  9124. estats->member = old_estats->member + \
  9125. get_stat64(&hw_stats->member)
  9126. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9127. {
  9128. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9129. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9130. ESTAT_ADD(rx_octets);
  9131. ESTAT_ADD(rx_fragments);
  9132. ESTAT_ADD(rx_ucast_packets);
  9133. ESTAT_ADD(rx_mcast_packets);
  9134. ESTAT_ADD(rx_bcast_packets);
  9135. ESTAT_ADD(rx_fcs_errors);
  9136. ESTAT_ADD(rx_align_errors);
  9137. ESTAT_ADD(rx_xon_pause_rcvd);
  9138. ESTAT_ADD(rx_xoff_pause_rcvd);
  9139. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9140. ESTAT_ADD(rx_xoff_entered);
  9141. ESTAT_ADD(rx_frame_too_long_errors);
  9142. ESTAT_ADD(rx_jabbers);
  9143. ESTAT_ADD(rx_undersize_packets);
  9144. ESTAT_ADD(rx_in_length_errors);
  9145. ESTAT_ADD(rx_out_length_errors);
  9146. ESTAT_ADD(rx_64_or_less_octet_packets);
  9147. ESTAT_ADD(rx_65_to_127_octet_packets);
  9148. ESTAT_ADD(rx_128_to_255_octet_packets);
  9149. ESTAT_ADD(rx_256_to_511_octet_packets);
  9150. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9151. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9152. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9153. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9154. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9155. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9156. ESTAT_ADD(tx_octets);
  9157. ESTAT_ADD(tx_collisions);
  9158. ESTAT_ADD(tx_xon_sent);
  9159. ESTAT_ADD(tx_xoff_sent);
  9160. ESTAT_ADD(tx_flow_control);
  9161. ESTAT_ADD(tx_mac_errors);
  9162. ESTAT_ADD(tx_single_collisions);
  9163. ESTAT_ADD(tx_mult_collisions);
  9164. ESTAT_ADD(tx_deferred);
  9165. ESTAT_ADD(tx_excessive_collisions);
  9166. ESTAT_ADD(tx_late_collisions);
  9167. ESTAT_ADD(tx_collide_2times);
  9168. ESTAT_ADD(tx_collide_3times);
  9169. ESTAT_ADD(tx_collide_4times);
  9170. ESTAT_ADD(tx_collide_5times);
  9171. ESTAT_ADD(tx_collide_6times);
  9172. ESTAT_ADD(tx_collide_7times);
  9173. ESTAT_ADD(tx_collide_8times);
  9174. ESTAT_ADD(tx_collide_9times);
  9175. ESTAT_ADD(tx_collide_10times);
  9176. ESTAT_ADD(tx_collide_11times);
  9177. ESTAT_ADD(tx_collide_12times);
  9178. ESTAT_ADD(tx_collide_13times);
  9179. ESTAT_ADD(tx_collide_14times);
  9180. ESTAT_ADD(tx_collide_15times);
  9181. ESTAT_ADD(tx_ucast_packets);
  9182. ESTAT_ADD(tx_mcast_packets);
  9183. ESTAT_ADD(tx_bcast_packets);
  9184. ESTAT_ADD(tx_carrier_sense_errors);
  9185. ESTAT_ADD(tx_discards);
  9186. ESTAT_ADD(tx_errors);
  9187. ESTAT_ADD(dma_writeq_full);
  9188. ESTAT_ADD(dma_write_prioq_full);
  9189. ESTAT_ADD(rxbds_empty);
  9190. ESTAT_ADD(rx_discards);
  9191. ESTAT_ADD(rx_errors);
  9192. ESTAT_ADD(rx_threshold_hit);
  9193. ESTAT_ADD(dma_readq_full);
  9194. ESTAT_ADD(dma_read_prioq_full);
  9195. ESTAT_ADD(tx_comp_queue_full);
  9196. ESTAT_ADD(ring_set_send_prod_index);
  9197. ESTAT_ADD(ring_status_update);
  9198. ESTAT_ADD(nic_irqs);
  9199. ESTAT_ADD(nic_avoided_irqs);
  9200. ESTAT_ADD(nic_tx_threshold_hit);
  9201. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9202. }
  9203. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9204. {
  9205. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9206. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9207. stats->rx_packets = old_stats->rx_packets +
  9208. get_stat64(&hw_stats->rx_ucast_packets) +
  9209. get_stat64(&hw_stats->rx_mcast_packets) +
  9210. get_stat64(&hw_stats->rx_bcast_packets);
  9211. stats->tx_packets = old_stats->tx_packets +
  9212. get_stat64(&hw_stats->tx_ucast_packets) +
  9213. get_stat64(&hw_stats->tx_mcast_packets) +
  9214. get_stat64(&hw_stats->tx_bcast_packets);
  9215. stats->rx_bytes = old_stats->rx_bytes +
  9216. get_stat64(&hw_stats->rx_octets);
  9217. stats->tx_bytes = old_stats->tx_bytes +
  9218. get_stat64(&hw_stats->tx_octets);
  9219. stats->rx_errors = old_stats->rx_errors +
  9220. get_stat64(&hw_stats->rx_errors);
  9221. stats->tx_errors = old_stats->tx_errors +
  9222. get_stat64(&hw_stats->tx_errors) +
  9223. get_stat64(&hw_stats->tx_mac_errors) +
  9224. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9225. get_stat64(&hw_stats->tx_discards);
  9226. stats->multicast = old_stats->multicast +
  9227. get_stat64(&hw_stats->rx_mcast_packets);
  9228. stats->collisions = old_stats->collisions +
  9229. get_stat64(&hw_stats->tx_collisions);
  9230. stats->rx_length_errors = old_stats->rx_length_errors +
  9231. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9232. get_stat64(&hw_stats->rx_undersize_packets);
  9233. stats->rx_over_errors = old_stats->rx_over_errors +
  9234. get_stat64(&hw_stats->rxbds_empty);
  9235. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9236. get_stat64(&hw_stats->rx_align_errors);
  9237. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9238. get_stat64(&hw_stats->tx_discards);
  9239. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9240. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9241. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9242. tg3_calc_crc_errors(tp);
  9243. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9244. get_stat64(&hw_stats->rx_discards);
  9245. stats->rx_dropped = tp->rx_dropped;
  9246. stats->tx_dropped = tp->tx_dropped;
  9247. }
  9248. static int tg3_get_regs_len(struct net_device *dev)
  9249. {
  9250. return TG3_REG_BLK_SIZE;
  9251. }
  9252. static void tg3_get_regs(struct net_device *dev,
  9253. struct ethtool_regs *regs, void *_p)
  9254. {
  9255. struct tg3 *tp = netdev_priv(dev);
  9256. regs->version = 0;
  9257. memset(_p, 0, TG3_REG_BLK_SIZE);
  9258. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9259. return;
  9260. tg3_full_lock(tp, 0);
  9261. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9262. tg3_full_unlock(tp);
  9263. }
  9264. static int tg3_get_eeprom_len(struct net_device *dev)
  9265. {
  9266. struct tg3 *tp = netdev_priv(dev);
  9267. return tp->nvram_size;
  9268. }
  9269. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9270. {
  9271. struct tg3 *tp = netdev_priv(dev);
  9272. int ret;
  9273. u8 *pd;
  9274. u32 i, offset, len, b_offset, b_count;
  9275. __be32 val;
  9276. if (tg3_flag(tp, NO_NVRAM))
  9277. return -EINVAL;
  9278. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9279. return -EAGAIN;
  9280. offset = eeprom->offset;
  9281. len = eeprom->len;
  9282. eeprom->len = 0;
  9283. eeprom->magic = TG3_EEPROM_MAGIC;
  9284. if (offset & 3) {
  9285. /* adjustments to start on required 4 byte boundary */
  9286. b_offset = offset & 3;
  9287. b_count = 4 - b_offset;
  9288. if (b_count > len) {
  9289. /* i.e. offset=1 len=2 */
  9290. b_count = len;
  9291. }
  9292. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9293. if (ret)
  9294. return ret;
  9295. memcpy(data, ((char *)&val) + b_offset, b_count);
  9296. len -= b_count;
  9297. offset += b_count;
  9298. eeprom->len += b_count;
  9299. }
  9300. /* read bytes up to the last 4 byte boundary */
  9301. pd = &data[eeprom->len];
  9302. for (i = 0; i < (len - (len & 3)); i += 4) {
  9303. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9304. if (ret) {
  9305. eeprom->len += i;
  9306. return ret;
  9307. }
  9308. memcpy(pd + i, &val, 4);
  9309. }
  9310. eeprom->len += i;
  9311. if (len & 3) {
  9312. /* read last bytes not ending on 4 byte boundary */
  9313. pd = &data[eeprom->len];
  9314. b_count = len & 3;
  9315. b_offset = offset + len - b_count;
  9316. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9317. if (ret)
  9318. return ret;
  9319. memcpy(pd, &val, b_count);
  9320. eeprom->len += b_count;
  9321. }
  9322. return 0;
  9323. }
  9324. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9325. {
  9326. struct tg3 *tp = netdev_priv(dev);
  9327. int ret;
  9328. u32 offset, len, b_offset, odd_len;
  9329. u8 *buf;
  9330. __be32 start, end;
  9331. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9332. return -EAGAIN;
  9333. if (tg3_flag(tp, NO_NVRAM) ||
  9334. eeprom->magic != TG3_EEPROM_MAGIC)
  9335. return -EINVAL;
  9336. offset = eeprom->offset;
  9337. len = eeprom->len;
  9338. if ((b_offset = (offset & 3))) {
  9339. /* adjustments to start on required 4 byte boundary */
  9340. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9341. if (ret)
  9342. return ret;
  9343. len += b_offset;
  9344. offset &= ~3;
  9345. if (len < 4)
  9346. len = 4;
  9347. }
  9348. odd_len = 0;
  9349. if (len & 3) {
  9350. /* adjustments to end on required 4 byte boundary */
  9351. odd_len = 1;
  9352. len = (len + 3) & ~3;
  9353. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9354. if (ret)
  9355. return ret;
  9356. }
  9357. buf = data;
  9358. if (b_offset || odd_len) {
  9359. buf = kmalloc(len, GFP_KERNEL);
  9360. if (!buf)
  9361. return -ENOMEM;
  9362. if (b_offset)
  9363. memcpy(buf, &start, 4);
  9364. if (odd_len)
  9365. memcpy(buf+len-4, &end, 4);
  9366. memcpy(buf + b_offset, data, eeprom->len);
  9367. }
  9368. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9369. if (buf != data)
  9370. kfree(buf);
  9371. return ret;
  9372. }
  9373. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9374. {
  9375. struct tg3 *tp = netdev_priv(dev);
  9376. if (tg3_flag(tp, USE_PHYLIB)) {
  9377. struct phy_device *phydev;
  9378. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9379. return -EAGAIN;
  9380. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9381. return phy_ethtool_gset(phydev, cmd);
  9382. }
  9383. cmd->supported = (SUPPORTED_Autoneg);
  9384. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9385. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9386. SUPPORTED_1000baseT_Full);
  9387. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9388. cmd->supported |= (SUPPORTED_100baseT_Half |
  9389. SUPPORTED_100baseT_Full |
  9390. SUPPORTED_10baseT_Half |
  9391. SUPPORTED_10baseT_Full |
  9392. SUPPORTED_TP);
  9393. cmd->port = PORT_TP;
  9394. } else {
  9395. cmd->supported |= SUPPORTED_FIBRE;
  9396. cmd->port = PORT_FIBRE;
  9397. }
  9398. cmd->advertising = tp->link_config.advertising;
  9399. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9400. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9401. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9402. cmd->advertising |= ADVERTISED_Pause;
  9403. } else {
  9404. cmd->advertising |= ADVERTISED_Pause |
  9405. ADVERTISED_Asym_Pause;
  9406. }
  9407. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9408. cmd->advertising |= ADVERTISED_Asym_Pause;
  9409. }
  9410. }
  9411. if (netif_running(dev) && tp->link_up) {
  9412. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9413. cmd->duplex = tp->link_config.active_duplex;
  9414. cmd->lp_advertising = tp->link_config.rmt_adv;
  9415. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9416. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9417. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9418. else
  9419. cmd->eth_tp_mdix = ETH_TP_MDI;
  9420. }
  9421. } else {
  9422. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9423. cmd->duplex = DUPLEX_UNKNOWN;
  9424. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9425. }
  9426. cmd->phy_address = tp->phy_addr;
  9427. cmd->transceiver = XCVR_INTERNAL;
  9428. cmd->autoneg = tp->link_config.autoneg;
  9429. cmd->maxtxpkt = 0;
  9430. cmd->maxrxpkt = 0;
  9431. return 0;
  9432. }
  9433. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9434. {
  9435. struct tg3 *tp = netdev_priv(dev);
  9436. u32 speed = ethtool_cmd_speed(cmd);
  9437. if (tg3_flag(tp, USE_PHYLIB)) {
  9438. struct phy_device *phydev;
  9439. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9440. return -EAGAIN;
  9441. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9442. return phy_ethtool_sset(phydev, cmd);
  9443. }
  9444. if (cmd->autoneg != AUTONEG_ENABLE &&
  9445. cmd->autoneg != AUTONEG_DISABLE)
  9446. return -EINVAL;
  9447. if (cmd->autoneg == AUTONEG_DISABLE &&
  9448. cmd->duplex != DUPLEX_FULL &&
  9449. cmd->duplex != DUPLEX_HALF)
  9450. return -EINVAL;
  9451. if (cmd->autoneg == AUTONEG_ENABLE) {
  9452. u32 mask = ADVERTISED_Autoneg |
  9453. ADVERTISED_Pause |
  9454. ADVERTISED_Asym_Pause;
  9455. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9456. mask |= ADVERTISED_1000baseT_Half |
  9457. ADVERTISED_1000baseT_Full;
  9458. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9459. mask |= ADVERTISED_100baseT_Half |
  9460. ADVERTISED_100baseT_Full |
  9461. ADVERTISED_10baseT_Half |
  9462. ADVERTISED_10baseT_Full |
  9463. ADVERTISED_TP;
  9464. else
  9465. mask |= ADVERTISED_FIBRE;
  9466. if (cmd->advertising & ~mask)
  9467. return -EINVAL;
  9468. mask &= (ADVERTISED_1000baseT_Half |
  9469. ADVERTISED_1000baseT_Full |
  9470. ADVERTISED_100baseT_Half |
  9471. ADVERTISED_100baseT_Full |
  9472. ADVERTISED_10baseT_Half |
  9473. ADVERTISED_10baseT_Full);
  9474. cmd->advertising &= mask;
  9475. } else {
  9476. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9477. if (speed != SPEED_1000)
  9478. return -EINVAL;
  9479. if (cmd->duplex != DUPLEX_FULL)
  9480. return -EINVAL;
  9481. } else {
  9482. if (speed != SPEED_100 &&
  9483. speed != SPEED_10)
  9484. return -EINVAL;
  9485. }
  9486. }
  9487. tg3_full_lock(tp, 0);
  9488. tp->link_config.autoneg = cmd->autoneg;
  9489. if (cmd->autoneg == AUTONEG_ENABLE) {
  9490. tp->link_config.advertising = (cmd->advertising |
  9491. ADVERTISED_Autoneg);
  9492. tp->link_config.speed = SPEED_UNKNOWN;
  9493. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9494. } else {
  9495. tp->link_config.advertising = 0;
  9496. tp->link_config.speed = speed;
  9497. tp->link_config.duplex = cmd->duplex;
  9498. }
  9499. if (netif_running(dev))
  9500. tg3_setup_phy(tp, 1);
  9501. tg3_full_unlock(tp);
  9502. return 0;
  9503. }
  9504. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9505. {
  9506. struct tg3 *tp = netdev_priv(dev);
  9507. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9508. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9509. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9510. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9511. }
  9512. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9513. {
  9514. struct tg3 *tp = netdev_priv(dev);
  9515. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9516. wol->supported = WAKE_MAGIC;
  9517. else
  9518. wol->supported = 0;
  9519. wol->wolopts = 0;
  9520. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9521. wol->wolopts = WAKE_MAGIC;
  9522. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9523. }
  9524. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9525. {
  9526. struct tg3 *tp = netdev_priv(dev);
  9527. struct device *dp = &tp->pdev->dev;
  9528. if (wol->wolopts & ~WAKE_MAGIC)
  9529. return -EINVAL;
  9530. if ((wol->wolopts & WAKE_MAGIC) &&
  9531. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9532. return -EINVAL;
  9533. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9534. spin_lock_bh(&tp->lock);
  9535. if (device_may_wakeup(dp))
  9536. tg3_flag_set(tp, WOL_ENABLE);
  9537. else
  9538. tg3_flag_clear(tp, WOL_ENABLE);
  9539. spin_unlock_bh(&tp->lock);
  9540. return 0;
  9541. }
  9542. static u32 tg3_get_msglevel(struct net_device *dev)
  9543. {
  9544. struct tg3 *tp = netdev_priv(dev);
  9545. return tp->msg_enable;
  9546. }
  9547. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9548. {
  9549. struct tg3 *tp = netdev_priv(dev);
  9550. tp->msg_enable = value;
  9551. }
  9552. static int tg3_nway_reset(struct net_device *dev)
  9553. {
  9554. struct tg3 *tp = netdev_priv(dev);
  9555. int r;
  9556. if (!netif_running(dev))
  9557. return -EAGAIN;
  9558. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9559. return -EINVAL;
  9560. if (tg3_flag(tp, USE_PHYLIB)) {
  9561. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9562. return -EAGAIN;
  9563. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9564. } else {
  9565. u32 bmcr;
  9566. spin_lock_bh(&tp->lock);
  9567. r = -EINVAL;
  9568. tg3_readphy(tp, MII_BMCR, &bmcr);
  9569. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9570. ((bmcr & BMCR_ANENABLE) ||
  9571. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9572. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9573. BMCR_ANENABLE);
  9574. r = 0;
  9575. }
  9576. spin_unlock_bh(&tp->lock);
  9577. }
  9578. return r;
  9579. }
  9580. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9581. {
  9582. struct tg3 *tp = netdev_priv(dev);
  9583. ering->rx_max_pending = tp->rx_std_ring_mask;
  9584. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9585. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9586. else
  9587. ering->rx_jumbo_max_pending = 0;
  9588. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9589. ering->rx_pending = tp->rx_pending;
  9590. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9591. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9592. else
  9593. ering->rx_jumbo_pending = 0;
  9594. ering->tx_pending = tp->napi[0].tx_pending;
  9595. }
  9596. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9597. {
  9598. struct tg3 *tp = netdev_priv(dev);
  9599. int i, irq_sync = 0, err = 0;
  9600. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9601. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9602. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9603. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9604. (tg3_flag(tp, TSO_BUG) &&
  9605. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9606. return -EINVAL;
  9607. if (netif_running(dev)) {
  9608. tg3_phy_stop(tp);
  9609. tg3_netif_stop(tp);
  9610. irq_sync = 1;
  9611. }
  9612. tg3_full_lock(tp, irq_sync);
  9613. tp->rx_pending = ering->rx_pending;
  9614. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9615. tp->rx_pending > 63)
  9616. tp->rx_pending = 63;
  9617. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9618. for (i = 0; i < tp->irq_max; i++)
  9619. tp->napi[i].tx_pending = ering->tx_pending;
  9620. if (netif_running(dev)) {
  9621. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9622. err = tg3_restart_hw(tp, 1);
  9623. if (!err)
  9624. tg3_netif_start(tp);
  9625. }
  9626. tg3_full_unlock(tp);
  9627. if (irq_sync && !err)
  9628. tg3_phy_start(tp);
  9629. return err;
  9630. }
  9631. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9632. {
  9633. struct tg3 *tp = netdev_priv(dev);
  9634. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9635. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9636. epause->rx_pause = 1;
  9637. else
  9638. epause->rx_pause = 0;
  9639. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9640. epause->tx_pause = 1;
  9641. else
  9642. epause->tx_pause = 0;
  9643. }
  9644. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9645. {
  9646. struct tg3 *tp = netdev_priv(dev);
  9647. int err = 0;
  9648. if (tg3_flag(tp, USE_PHYLIB)) {
  9649. u32 newadv;
  9650. struct phy_device *phydev;
  9651. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9652. if (!(phydev->supported & SUPPORTED_Pause) ||
  9653. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9654. (epause->rx_pause != epause->tx_pause)))
  9655. return -EINVAL;
  9656. tp->link_config.flowctrl = 0;
  9657. if (epause->rx_pause) {
  9658. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9659. if (epause->tx_pause) {
  9660. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9661. newadv = ADVERTISED_Pause;
  9662. } else
  9663. newadv = ADVERTISED_Pause |
  9664. ADVERTISED_Asym_Pause;
  9665. } else if (epause->tx_pause) {
  9666. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9667. newadv = ADVERTISED_Asym_Pause;
  9668. } else
  9669. newadv = 0;
  9670. if (epause->autoneg)
  9671. tg3_flag_set(tp, PAUSE_AUTONEG);
  9672. else
  9673. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9674. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9675. u32 oldadv = phydev->advertising &
  9676. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9677. if (oldadv != newadv) {
  9678. phydev->advertising &=
  9679. ~(ADVERTISED_Pause |
  9680. ADVERTISED_Asym_Pause);
  9681. phydev->advertising |= newadv;
  9682. if (phydev->autoneg) {
  9683. /*
  9684. * Always renegotiate the link to
  9685. * inform our link partner of our
  9686. * flow control settings, even if the
  9687. * flow control is forced. Let
  9688. * tg3_adjust_link() do the final
  9689. * flow control setup.
  9690. */
  9691. return phy_start_aneg(phydev);
  9692. }
  9693. }
  9694. if (!epause->autoneg)
  9695. tg3_setup_flow_control(tp, 0, 0);
  9696. } else {
  9697. tp->link_config.advertising &=
  9698. ~(ADVERTISED_Pause |
  9699. ADVERTISED_Asym_Pause);
  9700. tp->link_config.advertising |= newadv;
  9701. }
  9702. } else {
  9703. int irq_sync = 0;
  9704. if (netif_running(dev)) {
  9705. tg3_netif_stop(tp);
  9706. irq_sync = 1;
  9707. }
  9708. tg3_full_lock(tp, irq_sync);
  9709. if (epause->autoneg)
  9710. tg3_flag_set(tp, PAUSE_AUTONEG);
  9711. else
  9712. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9713. if (epause->rx_pause)
  9714. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9715. else
  9716. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9717. if (epause->tx_pause)
  9718. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9719. else
  9720. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9721. if (netif_running(dev)) {
  9722. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9723. err = tg3_restart_hw(tp, 1);
  9724. if (!err)
  9725. tg3_netif_start(tp);
  9726. }
  9727. tg3_full_unlock(tp);
  9728. }
  9729. return err;
  9730. }
  9731. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9732. {
  9733. switch (sset) {
  9734. case ETH_SS_TEST:
  9735. return TG3_NUM_TEST;
  9736. case ETH_SS_STATS:
  9737. return TG3_NUM_STATS;
  9738. default:
  9739. return -EOPNOTSUPP;
  9740. }
  9741. }
  9742. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9743. u32 *rules __always_unused)
  9744. {
  9745. struct tg3 *tp = netdev_priv(dev);
  9746. if (!tg3_flag(tp, SUPPORT_MSIX))
  9747. return -EOPNOTSUPP;
  9748. switch (info->cmd) {
  9749. case ETHTOOL_GRXRINGS:
  9750. if (netif_running(tp->dev))
  9751. info->data = tp->rxq_cnt;
  9752. else {
  9753. info->data = num_online_cpus();
  9754. if (info->data > TG3_RSS_MAX_NUM_QS)
  9755. info->data = TG3_RSS_MAX_NUM_QS;
  9756. }
  9757. /* The first interrupt vector only
  9758. * handles link interrupts.
  9759. */
  9760. info->data -= 1;
  9761. return 0;
  9762. default:
  9763. return -EOPNOTSUPP;
  9764. }
  9765. }
  9766. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9767. {
  9768. u32 size = 0;
  9769. struct tg3 *tp = netdev_priv(dev);
  9770. if (tg3_flag(tp, SUPPORT_MSIX))
  9771. size = TG3_RSS_INDIR_TBL_SIZE;
  9772. return size;
  9773. }
  9774. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9775. {
  9776. struct tg3 *tp = netdev_priv(dev);
  9777. int i;
  9778. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9779. indir[i] = tp->rss_ind_tbl[i];
  9780. return 0;
  9781. }
  9782. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9783. {
  9784. struct tg3 *tp = netdev_priv(dev);
  9785. size_t i;
  9786. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9787. tp->rss_ind_tbl[i] = indir[i];
  9788. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9789. return 0;
  9790. /* It is legal to write the indirection
  9791. * table while the device is running.
  9792. */
  9793. tg3_full_lock(tp, 0);
  9794. tg3_rss_write_indir_tbl(tp);
  9795. tg3_full_unlock(tp);
  9796. return 0;
  9797. }
  9798. static void tg3_get_channels(struct net_device *dev,
  9799. struct ethtool_channels *channel)
  9800. {
  9801. struct tg3 *tp = netdev_priv(dev);
  9802. u32 deflt_qs = netif_get_num_default_rss_queues();
  9803. channel->max_rx = tp->rxq_max;
  9804. channel->max_tx = tp->txq_max;
  9805. if (netif_running(dev)) {
  9806. channel->rx_count = tp->rxq_cnt;
  9807. channel->tx_count = tp->txq_cnt;
  9808. } else {
  9809. if (tp->rxq_req)
  9810. channel->rx_count = tp->rxq_req;
  9811. else
  9812. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9813. if (tp->txq_req)
  9814. channel->tx_count = tp->txq_req;
  9815. else
  9816. channel->tx_count = min(deflt_qs, tp->txq_max);
  9817. }
  9818. }
  9819. static int tg3_set_channels(struct net_device *dev,
  9820. struct ethtool_channels *channel)
  9821. {
  9822. struct tg3 *tp = netdev_priv(dev);
  9823. if (!tg3_flag(tp, SUPPORT_MSIX))
  9824. return -EOPNOTSUPP;
  9825. if (channel->rx_count > tp->rxq_max ||
  9826. channel->tx_count > tp->txq_max)
  9827. return -EINVAL;
  9828. tp->rxq_req = channel->rx_count;
  9829. tp->txq_req = channel->tx_count;
  9830. if (!netif_running(dev))
  9831. return 0;
  9832. tg3_stop(tp);
  9833. tg3_carrier_off(tp);
  9834. tg3_start(tp, true, false, false);
  9835. return 0;
  9836. }
  9837. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9838. {
  9839. switch (stringset) {
  9840. case ETH_SS_STATS:
  9841. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9842. break;
  9843. case ETH_SS_TEST:
  9844. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9845. break;
  9846. default:
  9847. WARN_ON(1); /* we need a WARN() */
  9848. break;
  9849. }
  9850. }
  9851. static int tg3_set_phys_id(struct net_device *dev,
  9852. enum ethtool_phys_id_state state)
  9853. {
  9854. struct tg3 *tp = netdev_priv(dev);
  9855. if (!netif_running(tp->dev))
  9856. return -EAGAIN;
  9857. switch (state) {
  9858. case ETHTOOL_ID_ACTIVE:
  9859. return 1; /* cycle on/off once per second */
  9860. case ETHTOOL_ID_ON:
  9861. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9862. LED_CTRL_1000MBPS_ON |
  9863. LED_CTRL_100MBPS_ON |
  9864. LED_CTRL_10MBPS_ON |
  9865. LED_CTRL_TRAFFIC_OVERRIDE |
  9866. LED_CTRL_TRAFFIC_BLINK |
  9867. LED_CTRL_TRAFFIC_LED);
  9868. break;
  9869. case ETHTOOL_ID_OFF:
  9870. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9871. LED_CTRL_TRAFFIC_OVERRIDE);
  9872. break;
  9873. case ETHTOOL_ID_INACTIVE:
  9874. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9875. break;
  9876. }
  9877. return 0;
  9878. }
  9879. static void tg3_get_ethtool_stats(struct net_device *dev,
  9880. struct ethtool_stats *estats, u64 *tmp_stats)
  9881. {
  9882. struct tg3 *tp = netdev_priv(dev);
  9883. if (tp->hw_stats)
  9884. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9885. else
  9886. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9887. }
  9888. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9889. {
  9890. int i;
  9891. __be32 *buf;
  9892. u32 offset = 0, len = 0;
  9893. u32 magic, val;
  9894. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9895. return NULL;
  9896. if (magic == TG3_EEPROM_MAGIC) {
  9897. for (offset = TG3_NVM_DIR_START;
  9898. offset < TG3_NVM_DIR_END;
  9899. offset += TG3_NVM_DIRENT_SIZE) {
  9900. if (tg3_nvram_read(tp, offset, &val))
  9901. return NULL;
  9902. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9903. TG3_NVM_DIRTYPE_EXTVPD)
  9904. break;
  9905. }
  9906. if (offset != TG3_NVM_DIR_END) {
  9907. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9908. if (tg3_nvram_read(tp, offset + 4, &offset))
  9909. return NULL;
  9910. offset = tg3_nvram_logical_addr(tp, offset);
  9911. }
  9912. }
  9913. if (!offset || !len) {
  9914. offset = TG3_NVM_VPD_OFF;
  9915. len = TG3_NVM_VPD_LEN;
  9916. }
  9917. buf = kmalloc(len, GFP_KERNEL);
  9918. if (buf == NULL)
  9919. return NULL;
  9920. if (magic == TG3_EEPROM_MAGIC) {
  9921. for (i = 0; i < len; i += 4) {
  9922. /* The data is in little-endian format in NVRAM.
  9923. * Use the big-endian read routines to preserve
  9924. * the byte order as it exists in NVRAM.
  9925. */
  9926. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9927. goto error;
  9928. }
  9929. } else {
  9930. u8 *ptr;
  9931. ssize_t cnt;
  9932. unsigned int pos = 0;
  9933. ptr = (u8 *)&buf[0];
  9934. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9935. cnt = pci_read_vpd(tp->pdev, pos,
  9936. len - pos, ptr);
  9937. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9938. cnt = 0;
  9939. else if (cnt < 0)
  9940. goto error;
  9941. }
  9942. if (pos != len)
  9943. goto error;
  9944. }
  9945. *vpdlen = len;
  9946. return buf;
  9947. error:
  9948. kfree(buf);
  9949. return NULL;
  9950. }
  9951. #define NVRAM_TEST_SIZE 0x100
  9952. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9953. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9954. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9955. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9956. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9957. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9958. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9959. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9960. static int tg3_test_nvram(struct tg3 *tp)
  9961. {
  9962. u32 csum, magic, len;
  9963. __be32 *buf;
  9964. int i, j, k, err = 0, size;
  9965. if (tg3_flag(tp, NO_NVRAM))
  9966. return 0;
  9967. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9968. return -EIO;
  9969. if (magic == TG3_EEPROM_MAGIC)
  9970. size = NVRAM_TEST_SIZE;
  9971. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9972. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9973. TG3_EEPROM_SB_FORMAT_1) {
  9974. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9975. case TG3_EEPROM_SB_REVISION_0:
  9976. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9977. break;
  9978. case TG3_EEPROM_SB_REVISION_2:
  9979. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9980. break;
  9981. case TG3_EEPROM_SB_REVISION_3:
  9982. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9983. break;
  9984. case TG3_EEPROM_SB_REVISION_4:
  9985. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9986. break;
  9987. case TG3_EEPROM_SB_REVISION_5:
  9988. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9989. break;
  9990. case TG3_EEPROM_SB_REVISION_6:
  9991. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9992. break;
  9993. default:
  9994. return -EIO;
  9995. }
  9996. } else
  9997. return 0;
  9998. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9999. size = NVRAM_SELFBOOT_HW_SIZE;
  10000. else
  10001. return -EIO;
  10002. buf = kmalloc(size, GFP_KERNEL);
  10003. if (buf == NULL)
  10004. return -ENOMEM;
  10005. err = -EIO;
  10006. for (i = 0, j = 0; i < size; i += 4, j++) {
  10007. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10008. if (err)
  10009. break;
  10010. }
  10011. if (i < size)
  10012. goto out;
  10013. /* Selfboot format */
  10014. magic = be32_to_cpu(buf[0]);
  10015. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10016. TG3_EEPROM_MAGIC_FW) {
  10017. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10018. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10019. TG3_EEPROM_SB_REVISION_2) {
  10020. /* For rev 2, the csum doesn't include the MBA. */
  10021. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10022. csum8 += buf8[i];
  10023. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10024. csum8 += buf8[i];
  10025. } else {
  10026. for (i = 0; i < size; i++)
  10027. csum8 += buf8[i];
  10028. }
  10029. if (csum8 == 0) {
  10030. err = 0;
  10031. goto out;
  10032. }
  10033. err = -EIO;
  10034. goto out;
  10035. }
  10036. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10037. TG3_EEPROM_MAGIC_HW) {
  10038. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10039. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10040. u8 *buf8 = (u8 *) buf;
  10041. /* Separate the parity bits and the data bytes. */
  10042. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10043. if ((i == 0) || (i == 8)) {
  10044. int l;
  10045. u8 msk;
  10046. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10047. parity[k++] = buf8[i] & msk;
  10048. i++;
  10049. } else if (i == 16) {
  10050. int l;
  10051. u8 msk;
  10052. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10053. parity[k++] = buf8[i] & msk;
  10054. i++;
  10055. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10056. parity[k++] = buf8[i] & msk;
  10057. i++;
  10058. }
  10059. data[j++] = buf8[i];
  10060. }
  10061. err = -EIO;
  10062. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10063. u8 hw8 = hweight8(data[i]);
  10064. if ((hw8 & 0x1) && parity[i])
  10065. goto out;
  10066. else if (!(hw8 & 0x1) && !parity[i])
  10067. goto out;
  10068. }
  10069. err = 0;
  10070. goto out;
  10071. }
  10072. err = -EIO;
  10073. /* Bootstrap checksum at offset 0x10 */
  10074. csum = calc_crc((unsigned char *) buf, 0x10);
  10075. if (csum != le32_to_cpu(buf[0x10/4]))
  10076. goto out;
  10077. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10078. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10079. if (csum != le32_to_cpu(buf[0xfc/4]))
  10080. goto out;
  10081. kfree(buf);
  10082. buf = tg3_vpd_readblock(tp, &len);
  10083. if (!buf)
  10084. return -ENOMEM;
  10085. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10086. if (i > 0) {
  10087. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10088. if (j < 0)
  10089. goto out;
  10090. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10091. goto out;
  10092. i += PCI_VPD_LRDT_TAG_SIZE;
  10093. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10094. PCI_VPD_RO_KEYWORD_CHKSUM);
  10095. if (j > 0) {
  10096. u8 csum8 = 0;
  10097. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10098. for (i = 0; i <= j; i++)
  10099. csum8 += ((u8 *)buf)[i];
  10100. if (csum8)
  10101. goto out;
  10102. }
  10103. }
  10104. err = 0;
  10105. out:
  10106. kfree(buf);
  10107. return err;
  10108. }
  10109. #define TG3_SERDES_TIMEOUT_SEC 2
  10110. #define TG3_COPPER_TIMEOUT_SEC 6
  10111. static int tg3_test_link(struct tg3 *tp)
  10112. {
  10113. int i, max;
  10114. if (!netif_running(tp->dev))
  10115. return -ENODEV;
  10116. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10117. max = TG3_SERDES_TIMEOUT_SEC;
  10118. else
  10119. max = TG3_COPPER_TIMEOUT_SEC;
  10120. for (i = 0; i < max; i++) {
  10121. if (tp->link_up)
  10122. return 0;
  10123. if (msleep_interruptible(1000))
  10124. break;
  10125. }
  10126. return -EIO;
  10127. }
  10128. /* Only test the commonly used registers */
  10129. static int tg3_test_registers(struct tg3 *tp)
  10130. {
  10131. int i, is_5705, is_5750;
  10132. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10133. static struct {
  10134. u16 offset;
  10135. u16 flags;
  10136. #define TG3_FL_5705 0x1
  10137. #define TG3_FL_NOT_5705 0x2
  10138. #define TG3_FL_NOT_5788 0x4
  10139. #define TG3_FL_NOT_5750 0x8
  10140. u32 read_mask;
  10141. u32 write_mask;
  10142. } reg_tbl[] = {
  10143. /* MAC Control Registers */
  10144. { MAC_MODE, TG3_FL_NOT_5705,
  10145. 0x00000000, 0x00ef6f8c },
  10146. { MAC_MODE, TG3_FL_5705,
  10147. 0x00000000, 0x01ef6b8c },
  10148. { MAC_STATUS, TG3_FL_NOT_5705,
  10149. 0x03800107, 0x00000000 },
  10150. { MAC_STATUS, TG3_FL_5705,
  10151. 0x03800100, 0x00000000 },
  10152. { MAC_ADDR_0_HIGH, 0x0000,
  10153. 0x00000000, 0x0000ffff },
  10154. { MAC_ADDR_0_LOW, 0x0000,
  10155. 0x00000000, 0xffffffff },
  10156. { MAC_RX_MTU_SIZE, 0x0000,
  10157. 0x00000000, 0x0000ffff },
  10158. { MAC_TX_MODE, 0x0000,
  10159. 0x00000000, 0x00000070 },
  10160. { MAC_TX_LENGTHS, 0x0000,
  10161. 0x00000000, 0x00003fff },
  10162. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10163. 0x00000000, 0x000007fc },
  10164. { MAC_RX_MODE, TG3_FL_5705,
  10165. 0x00000000, 0x000007dc },
  10166. { MAC_HASH_REG_0, 0x0000,
  10167. 0x00000000, 0xffffffff },
  10168. { MAC_HASH_REG_1, 0x0000,
  10169. 0x00000000, 0xffffffff },
  10170. { MAC_HASH_REG_2, 0x0000,
  10171. 0x00000000, 0xffffffff },
  10172. { MAC_HASH_REG_3, 0x0000,
  10173. 0x00000000, 0xffffffff },
  10174. /* Receive Data and Receive BD Initiator Control Registers. */
  10175. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10176. 0x00000000, 0xffffffff },
  10177. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10178. 0x00000000, 0xffffffff },
  10179. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10180. 0x00000000, 0x00000003 },
  10181. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10182. 0x00000000, 0xffffffff },
  10183. { RCVDBDI_STD_BD+0, 0x0000,
  10184. 0x00000000, 0xffffffff },
  10185. { RCVDBDI_STD_BD+4, 0x0000,
  10186. 0x00000000, 0xffffffff },
  10187. { RCVDBDI_STD_BD+8, 0x0000,
  10188. 0x00000000, 0xffff0002 },
  10189. { RCVDBDI_STD_BD+0xc, 0x0000,
  10190. 0x00000000, 0xffffffff },
  10191. /* Receive BD Initiator Control Registers. */
  10192. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10193. 0x00000000, 0xffffffff },
  10194. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10195. 0x00000000, 0x000003ff },
  10196. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10197. 0x00000000, 0xffffffff },
  10198. /* Host Coalescing Control Registers. */
  10199. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10200. 0x00000000, 0x00000004 },
  10201. { HOSTCC_MODE, TG3_FL_5705,
  10202. 0x00000000, 0x000000f6 },
  10203. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10204. 0x00000000, 0xffffffff },
  10205. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10206. 0x00000000, 0x000003ff },
  10207. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10208. 0x00000000, 0xffffffff },
  10209. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10210. 0x00000000, 0x000003ff },
  10211. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10212. 0x00000000, 0xffffffff },
  10213. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10214. 0x00000000, 0x000000ff },
  10215. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10216. 0x00000000, 0xffffffff },
  10217. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10218. 0x00000000, 0x000000ff },
  10219. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10220. 0x00000000, 0xffffffff },
  10221. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10222. 0x00000000, 0xffffffff },
  10223. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10224. 0x00000000, 0xffffffff },
  10225. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10226. 0x00000000, 0x000000ff },
  10227. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10228. 0x00000000, 0xffffffff },
  10229. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10230. 0x00000000, 0x000000ff },
  10231. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10232. 0x00000000, 0xffffffff },
  10233. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10234. 0x00000000, 0xffffffff },
  10235. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10236. 0x00000000, 0xffffffff },
  10237. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10238. 0x00000000, 0xffffffff },
  10239. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10240. 0x00000000, 0xffffffff },
  10241. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10242. 0xffffffff, 0x00000000 },
  10243. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10244. 0xffffffff, 0x00000000 },
  10245. /* Buffer Manager Control Registers. */
  10246. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10247. 0x00000000, 0x007fff80 },
  10248. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10249. 0x00000000, 0x007fffff },
  10250. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10251. 0x00000000, 0x0000003f },
  10252. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10253. 0x00000000, 0x000001ff },
  10254. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10255. 0x00000000, 0x000001ff },
  10256. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10257. 0xffffffff, 0x00000000 },
  10258. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10259. 0xffffffff, 0x00000000 },
  10260. /* Mailbox Registers */
  10261. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10262. 0x00000000, 0x000001ff },
  10263. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10264. 0x00000000, 0x000001ff },
  10265. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10266. 0x00000000, 0x000007ff },
  10267. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10268. 0x00000000, 0x000001ff },
  10269. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10270. };
  10271. is_5705 = is_5750 = 0;
  10272. if (tg3_flag(tp, 5705_PLUS)) {
  10273. is_5705 = 1;
  10274. if (tg3_flag(tp, 5750_PLUS))
  10275. is_5750 = 1;
  10276. }
  10277. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10278. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10279. continue;
  10280. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10281. continue;
  10282. if (tg3_flag(tp, IS_5788) &&
  10283. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10284. continue;
  10285. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10286. continue;
  10287. offset = (u32) reg_tbl[i].offset;
  10288. read_mask = reg_tbl[i].read_mask;
  10289. write_mask = reg_tbl[i].write_mask;
  10290. /* Save the original register content */
  10291. save_val = tr32(offset);
  10292. /* Determine the read-only value. */
  10293. read_val = save_val & read_mask;
  10294. /* Write zero to the register, then make sure the read-only bits
  10295. * are not changed and the read/write bits are all zeros.
  10296. */
  10297. tw32(offset, 0);
  10298. val = tr32(offset);
  10299. /* Test the read-only and read/write bits. */
  10300. if (((val & read_mask) != read_val) || (val & write_mask))
  10301. goto out;
  10302. /* Write ones to all the bits defined by RdMask and WrMask, then
  10303. * make sure the read-only bits are not changed and the
  10304. * read/write bits are all ones.
  10305. */
  10306. tw32(offset, read_mask | write_mask);
  10307. val = tr32(offset);
  10308. /* Test the read-only bits. */
  10309. if ((val & read_mask) != read_val)
  10310. goto out;
  10311. /* Test the read/write bits. */
  10312. if ((val & write_mask) != write_mask)
  10313. goto out;
  10314. tw32(offset, save_val);
  10315. }
  10316. return 0;
  10317. out:
  10318. if (netif_msg_hw(tp))
  10319. netdev_err(tp->dev,
  10320. "Register test failed at offset %x\n", offset);
  10321. tw32(offset, save_val);
  10322. return -EIO;
  10323. }
  10324. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10325. {
  10326. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10327. int i;
  10328. u32 j;
  10329. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10330. for (j = 0; j < len; j += 4) {
  10331. u32 val;
  10332. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10333. tg3_read_mem(tp, offset + j, &val);
  10334. if (val != test_pattern[i])
  10335. return -EIO;
  10336. }
  10337. }
  10338. return 0;
  10339. }
  10340. static int tg3_test_memory(struct tg3 *tp)
  10341. {
  10342. static struct mem_entry {
  10343. u32 offset;
  10344. u32 len;
  10345. } mem_tbl_570x[] = {
  10346. { 0x00000000, 0x00b50},
  10347. { 0x00002000, 0x1c000},
  10348. { 0xffffffff, 0x00000}
  10349. }, mem_tbl_5705[] = {
  10350. { 0x00000100, 0x0000c},
  10351. { 0x00000200, 0x00008},
  10352. { 0x00004000, 0x00800},
  10353. { 0x00006000, 0x01000},
  10354. { 0x00008000, 0x02000},
  10355. { 0x00010000, 0x0e000},
  10356. { 0xffffffff, 0x00000}
  10357. }, mem_tbl_5755[] = {
  10358. { 0x00000200, 0x00008},
  10359. { 0x00004000, 0x00800},
  10360. { 0x00006000, 0x00800},
  10361. { 0x00008000, 0x02000},
  10362. { 0x00010000, 0x0c000},
  10363. { 0xffffffff, 0x00000}
  10364. }, mem_tbl_5906[] = {
  10365. { 0x00000200, 0x00008},
  10366. { 0x00004000, 0x00400},
  10367. { 0x00006000, 0x00400},
  10368. { 0x00008000, 0x01000},
  10369. { 0x00010000, 0x01000},
  10370. { 0xffffffff, 0x00000}
  10371. }, mem_tbl_5717[] = {
  10372. { 0x00000200, 0x00008},
  10373. { 0x00010000, 0x0a000},
  10374. { 0x00020000, 0x13c00},
  10375. { 0xffffffff, 0x00000}
  10376. }, mem_tbl_57765[] = {
  10377. { 0x00000200, 0x00008},
  10378. { 0x00004000, 0x00800},
  10379. { 0x00006000, 0x09800},
  10380. { 0x00010000, 0x0a000},
  10381. { 0xffffffff, 0x00000}
  10382. };
  10383. struct mem_entry *mem_tbl;
  10384. int err = 0;
  10385. int i;
  10386. if (tg3_flag(tp, 5717_PLUS))
  10387. mem_tbl = mem_tbl_5717;
  10388. else if (tg3_flag(tp, 57765_CLASS) ||
  10389. tg3_asic_rev(tp) == ASIC_REV_5762)
  10390. mem_tbl = mem_tbl_57765;
  10391. else if (tg3_flag(tp, 5755_PLUS))
  10392. mem_tbl = mem_tbl_5755;
  10393. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10394. mem_tbl = mem_tbl_5906;
  10395. else if (tg3_flag(tp, 5705_PLUS))
  10396. mem_tbl = mem_tbl_5705;
  10397. else
  10398. mem_tbl = mem_tbl_570x;
  10399. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10400. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10401. if (err)
  10402. break;
  10403. }
  10404. return err;
  10405. }
  10406. #define TG3_TSO_MSS 500
  10407. #define TG3_TSO_IP_HDR_LEN 20
  10408. #define TG3_TSO_TCP_HDR_LEN 20
  10409. #define TG3_TSO_TCP_OPT_LEN 12
  10410. static const u8 tg3_tso_header[] = {
  10411. 0x08, 0x00,
  10412. 0x45, 0x00, 0x00, 0x00,
  10413. 0x00, 0x00, 0x40, 0x00,
  10414. 0x40, 0x06, 0x00, 0x00,
  10415. 0x0a, 0x00, 0x00, 0x01,
  10416. 0x0a, 0x00, 0x00, 0x02,
  10417. 0x0d, 0x00, 0xe0, 0x00,
  10418. 0x00, 0x00, 0x01, 0x00,
  10419. 0x00, 0x00, 0x02, 0x00,
  10420. 0x80, 0x10, 0x10, 0x00,
  10421. 0x14, 0x09, 0x00, 0x00,
  10422. 0x01, 0x01, 0x08, 0x0a,
  10423. 0x11, 0x11, 0x11, 0x11,
  10424. 0x11, 0x11, 0x11, 0x11,
  10425. };
  10426. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10427. {
  10428. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10429. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10430. u32 budget;
  10431. struct sk_buff *skb;
  10432. u8 *tx_data, *rx_data;
  10433. dma_addr_t map;
  10434. int num_pkts, tx_len, rx_len, i, err;
  10435. struct tg3_rx_buffer_desc *desc;
  10436. struct tg3_napi *tnapi, *rnapi;
  10437. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10438. tnapi = &tp->napi[0];
  10439. rnapi = &tp->napi[0];
  10440. if (tp->irq_cnt > 1) {
  10441. if (tg3_flag(tp, ENABLE_RSS))
  10442. rnapi = &tp->napi[1];
  10443. if (tg3_flag(tp, ENABLE_TSS))
  10444. tnapi = &tp->napi[1];
  10445. }
  10446. coal_now = tnapi->coal_now | rnapi->coal_now;
  10447. err = -EIO;
  10448. tx_len = pktsz;
  10449. skb = netdev_alloc_skb(tp->dev, tx_len);
  10450. if (!skb)
  10451. return -ENOMEM;
  10452. tx_data = skb_put(skb, tx_len);
  10453. memcpy(tx_data, tp->dev->dev_addr, 6);
  10454. memset(tx_data + 6, 0x0, 8);
  10455. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10456. if (tso_loopback) {
  10457. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10458. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10459. TG3_TSO_TCP_OPT_LEN;
  10460. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10461. sizeof(tg3_tso_header));
  10462. mss = TG3_TSO_MSS;
  10463. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10464. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10465. /* Set the total length field in the IP header */
  10466. iph->tot_len = htons((u16)(mss + hdr_len));
  10467. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10468. TXD_FLAG_CPU_POST_DMA);
  10469. if (tg3_flag(tp, HW_TSO_1) ||
  10470. tg3_flag(tp, HW_TSO_2) ||
  10471. tg3_flag(tp, HW_TSO_3)) {
  10472. struct tcphdr *th;
  10473. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10474. th = (struct tcphdr *)&tx_data[val];
  10475. th->check = 0;
  10476. } else
  10477. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10478. if (tg3_flag(tp, HW_TSO_3)) {
  10479. mss |= (hdr_len & 0xc) << 12;
  10480. if (hdr_len & 0x10)
  10481. base_flags |= 0x00000010;
  10482. base_flags |= (hdr_len & 0x3e0) << 5;
  10483. } else if (tg3_flag(tp, HW_TSO_2))
  10484. mss |= hdr_len << 9;
  10485. else if (tg3_flag(tp, HW_TSO_1) ||
  10486. tg3_asic_rev(tp) == ASIC_REV_5705) {
  10487. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10488. } else {
  10489. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10490. }
  10491. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10492. } else {
  10493. num_pkts = 1;
  10494. data_off = ETH_HLEN;
  10495. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10496. tx_len > VLAN_ETH_FRAME_LEN)
  10497. base_flags |= TXD_FLAG_JMB_PKT;
  10498. }
  10499. for (i = data_off; i < tx_len; i++)
  10500. tx_data[i] = (u8) (i & 0xff);
  10501. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10502. if (pci_dma_mapping_error(tp->pdev, map)) {
  10503. dev_kfree_skb(skb);
  10504. return -EIO;
  10505. }
  10506. val = tnapi->tx_prod;
  10507. tnapi->tx_buffers[val].skb = skb;
  10508. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10509. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10510. rnapi->coal_now);
  10511. udelay(10);
  10512. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10513. budget = tg3_tx_avail(tnapi);
  10514. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10515. base_flags | TXD_FLAG_END, mss, 0)) {
  10516. tnapi->tx_buffers[val].skb = NULL;
  10517. dev_kfree_skb(skb);
  10518. return -EIO;
  10519. }
  10520. tnapi->tx_prod++;
  10521. /* Sync BD data before updating mailbox */
  10522. wmb();
  10523. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10524. tr32_mailbox(tnapi->prodmbox);
  10525. udelay(10);
  10526. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10527. for (i = 0; i < 35; i++) {
  10528. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10529. coal_now);
  10530. udelay(10);
  10531. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10532. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10533. if ((tx_idx == tnapi->tx_prod) &&
  10534. (rx_idx == (rx_start_idx + num_pkts)))
  10535. break;
  10536. }
  10537. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10538. dev_kfree_skb(skb);
  10539. if (tx_idx != tnapi->tx_prod)
  10540. goto out;
  10541. if (rx_idx != rx_start_idx + num_pkts)
  10542. goto out;
  10543. val = data_off;
  10544. while (rx_idx != rx_start_idx) {
  10545. desc = &rnapi->rx_rcb[rx_start_idx++];
  10546. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10547. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10548. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10549. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10550. goto out;
  10551. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10552. - ETH_FCS_LEN;
  10553. if (!tso_loopback) {
  10554. if (rx_len != tx_len)
  10555. goto out;
  10556. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10557. if (opaque_key != RXD_OPAQUE_RING_STD)
  10558. goto out;
  10559. } else {
  10560. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10561. goto out;
  10562. }
  10563. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10564. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10565. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10566. goto out;
  10567. }
  10568. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10569. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10570. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10571. mapping);
  10572. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10573. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10574. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10575. mapping);
  10576. } else
  10577. goto out;
  10578. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10579. PCI_DMA_FROMDEVICE);
  10580. rx_data += TG3_RX_OFFSET(tp);
  10581. for (i = data_off; i < rx_len; i++, val++) {
  10582. if (*(rx_data + i) != (u8) (val & 0xff))
  10583. goto out;
  10584. }
  10585. }
  10586. err = 0;
  10587. /* tg3_free_rings will unmap and free the rx_data */
  10588. out:
  10589. return err;
  10590. }
  10591. #define TG3_STD_LOOPBACK_FAILED 1
  10592. #define TG3_JMB_LOOPBACK_FAILED 2
  10593. #define TG3_TSO_LOOPBACK_FAILED 4
  10594. #define TG3_LOOPBACK_FAILED \
  10595. (TG3_STD_LOOPBACK_FAILED | \
  10596. TG3_JMB_LOOPBACK_FAILED | \
  10597. TG3_TSO_LOOPBACK_FAILED)
  10598. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10599. {
  10600. int err = -EIO;
  10601. u32 eee_cap;
  10602. u32 jmb_pkt_sz = 9000;
  10603. if (tp->dma_limit)
  10604. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10605. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10606. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10607. if (!netif_running(tp->dev)) {
  10608. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10609. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10610. if (do_extlpbk)
  10611. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10612. goto done;
  10613. }
  10614. err = tg3_reset_hw(tp, 1);
  10615. if (err) {
  10616. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10617. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10618. if (do_extlpbk)
  10619. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10620. goto done;
  10621. }
  10622. if (tg3_flag(tp, ENABLE_RSS)) {
  10623. int i;
  10624. /* Reroute all rx packets to the 1st queue */
  10625. for (i = MAC_RSS_INDIR_TBL_0;
  10626. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10627. tw32(i, 0x0);
  10628. }
  10629. /* HW errata - mac loopback fails in some cases on 5780.
  10630. * Normal traffic and PHY loopback are not affected by
  10631. * errata. Also, the MAC loopback test is deprecated for
  10632. * all newer ASIC revisions.
  10633. */
  10634. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  10635. !tg3_flag(tp, CPMU_PRESENT)) {
  10636. tg3_mac_loopback(tp, true);
  10637. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10638. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10639. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10640. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10641. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10642. tg3_mac_loopback(tp, false);
  10643. }
  10644. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10645. !tg3_flag(tp, USE_PHYLIB)) {
  10646. int i;
  10647. tg3_phy_lpbk_set(tp, 0, false);
  10648. /* Wait for link */
  10649. for (i = 0; i < 100; i++) {
  10650. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10651. break;
  10652. mdelay(1);
  10653. }
  10654. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10655. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10656. if (tg3_flag(tp, TSO_CAPABLE) &&
  10657. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10658. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10659. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10660. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10661. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10662. if (do_extlpbk) {
  10663. tg3_phy_lpbk_set(tp, 0, true);
  10664. /* All link indications report up, but the hardware
  10665. * isn't really ready for about 20 msec. Double it
  10666. * to be sure.
  10667. */
  10668. mdelay(40);
  10669. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10670. data[TG3_EXT_LOOPB_TEST] |=
  10671. TG3_STD_LOOPBACK_FAILED;
  10672. if (tg3_flag(tp, TSO_CAPABLE) &&
  10673. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10674. data[TG3_EXT_LOOPB_TEST] |=
  10675. TG3_TSO_LOOPBACK_FAILED;
  10676. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10677. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10678. data[TG3_EXT_LOOPB_TEST] |=
  10679. TG3_JMB_LOOPBACK_FAILED;
  10680. }
  10681. /* Re-enable gphy autopowerdown. */
  10682. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10683. tg3_phy_toggle_apd(tp, true);
  10684. }
  10685. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10686. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10687. done:
  10688. tp->phy_flags |= eee_cap;
  10689. return err;
  10690. }
  10691. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10692. u64 *data)
  10693. {
  10694. struct tg3 *tp = netdev_priv(dev);
  10695. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10696. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10697. tg3_power_up(tp)) {
  10698. etest->flags |= ETH_TEST_FL_FAILED;
  10699. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10700. return;
  10701. }
  10702. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10703. if (tg3_test_nvram(tp) != 0) {
  10704. etest->flags |= ETH_TEST_FL_FAILED;
  10705. data[TG3_NVRAM_TEST] = 1;
  10706. }
  10707. if (!doextlpbk && tg3_test_link(tp)) {
  10708. etest->flags |= ETH_TEST_FL_FAILED;
  10709. data[TG3_LINK_TEST] = 1;
  10710. }
  10711. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10712. int err, err2 = 0, irq_sync = 0;
  10713. if (netif_running(dev)) {
  10714. tg3_phy_stop(tp);
  10715. tg3_netif_stop(tp);
  10716. irq_sync = 1;
  10717. }
  10718. tg3_full_lock(tp, irq_sync);
  10719. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10720. err = tg3_nvram_lock(tp);
  10721. tg3_halt_cpu(tp, RX_CPU_BASE);
  10722. if (!tg3_flag(tp, 5705_PLUS))
  10723. tg3_halt_cpu(tp, TX_CPU_BASE);
  10724. if (!err)
  10725. tg3_nvram_unlock(tp);
  10726. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10727. tg3_phy_reset(tp);
  10728. if (tg3_test_registers(tp) != 0) {
  10729. etest->flags |= ETH_TEST_FL_FAILED;
  10730. data[TG3_REGISTER_TEST] = 1;
  10731. }
  10732. if (tg3_test_memory(tp) != 0) {
  10733. etest->flags |= ETH_TEST_FL_FAILED;
  10734. data[TG3_MEMORY_TEST] = 1;
  10735. }
  10736. if (doextlpbk)
  10737. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10738. if (tg3_test_loopback(tp, data, doextlpbk))
  10739. etest->flags |= ETH_TEST_FL_FAILED;
  10740. tg3_full_unlock(tp);
  10741. if (tg3_test_interrupt(tp) != 0) {
  10742. etest->flags |= ETH_TEST_FL_FAILED;
  10743. data[TG3_INTERRUPT_TEST] = 1;
  10744. }
  10745. tg3_full_lock(tp, 0);
  10746. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10747. if (netif_running(dev)) {
  10748. tg3_flag_set(tp, INIT_COMPLETE);
  10749. err2 = tg3_restart_hw(tp, 1);
  10750. if (!err2)
  10751. tg3_netif_start(tp);
  10752. }
  10753. tg3_full_unlock(tp);
  10754. if (irq_sync && !err2)
  10755. tg3_phy_start(tp);
  10756. }
  10757. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10758. tg3_power_down(tp);
  10759. }
  10760. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10761. struct ifreq *ifr, int cmd)
  10762. {
  10763. struct tg3 *tp = netdev_priv(dev);
  10764. struct hwtstamp_config stmpconf;
  10765. if (!tg3_flag(tp, PTP_CAPABLE))
  10766. return -EINVAL;
  10767. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10768. return -EFAULT;
  10769. if (stmpconf.flags)
  10770. return -EINVAL;
  10771. switch (stmpconf.tx_type) {
  10772. case HWTSTAMP_TX_ON:
  10773. tg3_flag_set(tp, TX_TSTAMP_EN);
  10774. break;
  10775. case HWTSTAMP_TX_OFF:
  10776. tg3_flag_clear(tp, TX_TSTAMP_EN);
  10777. break;
  10778. default:
  10779. return -ERANGE;
  10780. }
  10781. switch (stmpconf.rx_filter) {
  10782. case HWTSTAMP_FILTER_NONE:
  10783. tp->rxptpctl = 0;
  10784. break;
  10785. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  10786. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10787. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  10788. break;
  10789. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  10790. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10791. TG3_RX_PTP_CTL_SYNC_EVNT;
  10792. break;
  10793. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  10794. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10795. TG3_RX_PTP_CTL_DELAY_REQ;
  10796. break;
  10797. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  10798. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10799. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10800. break;
  10801. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  10802. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10803. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10804. break;
  10805. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  10806. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10807. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10808. break;
  10809. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  10810. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10811. TG3_RX_PTP_CTL_SYNC_EVNT;
  10812. break;
  10813. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  10814. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10815. TG3_RX_PTP_CTL_SYNC_EVNT;
  10816. break;
  10817. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  10818. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10819. TG3_RX_PTP_CTL_SYNC_EVNT;
  10820. break;
  10821. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  10822. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10823. TG3_RX_PTP_CTL_DELAY_REQ;
  10824. break;
  10825. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  10826. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10827. TG3_RX_PTP_CTL_DELAY_REQ;
  10828. break;
  10829. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  10830. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10831. TG3_RX_PTP_CTL_DELAY_REQ;
  10832. break;
  10833. default:
  10834. return -ERANGE;
  10835. }
  10836. if (netif_running(dev) && tp->rxptpctl)
  10837. tw32(TG3_RX_PTP_CTL,
  10838. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  10839. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  10840. -EFAULT : 0;
  10841. }
  10842. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10843. {
  10844. struct mii_ioctl_data *data = if_mii(ifr);
  10845. struct tg3 *tp = netdev_priv(dev);
  10846. int err;
  10847. if (tg3_flag(tp, USE_PHYLIB)) {
  10848. struct phy_device *phydev;
  10849. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10850. return -EAGAIN;
  10851. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10852. return phy_mii_ioctl(phydev, ifr, cmd);
  10853. }
  10854. switch (cmd) {
  10855. case SIOCGMIIPHY:
  10856. data->phy_id = tp->phy_addr;
  10857. /* fallthru */
  10858. case SIOCGMIIREG: {
  10859. u32 mii_regval;
  10860. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10861. break; /* We have no PHY */
  10862. if (!netif_running(dev))
  10863. return -EAGAIN;
  10864. spin_lock_bh(&tp->lock);
  10865. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  10866. data->reg_num & 0x1f, &mii_regval);
  10867. spin_unlock_bh(&tp->lock);
  10868. data->val_out = mii_regval;
  10869. return err;
  10870. }
  10871. case SIOCSMIIREG:
  10872. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10873. break; /* We have no PHY */
  10874. if (!netif_running(dev))
  10875. return -EAGAIN;
  10876. spin_lock_bh(&tp->lock);
  10877. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  10878. data->reg_num & 0x1f, data->val_in);
  10879. spin_unlock_bh(&tp->lock);
  10880. return err;
  10881. case SIOCSHWTSTAMP:
  10882. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  10883. default:
  10884. /* do nothing */
  10885. break;
  10886. }
  10887. return -EOPNOTSUPP;
  10888. }
  10889. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10890. {
  10891. struct tg3 *tp = netdev_priv(dev);
  10892. memcpy(ec, &tp->coal, sizeof(*ec));
  10893. return 0;
  10894. }
  10895. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10896. {
  10897. struct tg3 *tp = netdev_priv(dev);
  10898. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10899. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10900. if (!tg3_flag(tp, 5705_PLUS)) {
  10901. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10902. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10903. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10904. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10905. }
  10906. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10907. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10908. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10909. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10910. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10911. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10912. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10913. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10914. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10915. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10916. return -EINVAL;
  10917. /* No rx interrupts will be generated if both are zero */
  10918. if ((ec->rx_coalesce_usecs == 0) &&
  10919. (ec->rx_max_coalesced_frames == 0))
  10920. return -EINVAL;
  10921. /* No tx interrupts will be generated if both are zero */
  10922. if ((ec->tx_coalesce_usecs == 0) &&
  10923. (ec->tx_max_coalesced_frames == 0))
  10924. return -EINVAL;
  10925. /* Only copy relevant parameters, ignore all others. */
  10926. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10927. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10928. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10929. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10930. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10931. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10932. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10933. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10934. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10935. if (netif_running(dev)) {
  10936. tg3_full_lock(tp, 0);
  10937. __tg3_set_coalesce(tp, &tp->coal);
  10938. tg3_full_unlock(tp);
  10939. }
  10940. return 0;
  10941. }
  10942. static const struct ethtool_ops tg3_ethtool_ops = {
  10943. .get_settings = tg3_get_settings,
  10944. .set_settings = tg3_set_settings,
  10945. .get_drvinfo = tg3_get_drvinfo,
  10946. .get_regs_len = tg3_get_regs_len,
  10947. .get_regs = tg3_get_regs,
  10948. .get_wol = tg3_get_wol,
  10949. .set_wol = tg3_set_wol,
  10950. .get_msglevel = tg3_get_msglevel,
  10951. .set_msglevel = tg3_set_msglevel,
  10952. .nway_reset = tg3_nway_reset,
  10953. .get_link = ethtool_op_get_link,
  10954. .get_eeprom_len = tg3_get_eeprom_len,
  10955. .get_eeprom = tg3_get_eeprom,
  10956. .set_eeprom = tg3_set_eeprom,
  10957. .get_ringparam = tg3_get_ringparam,
  10958. .set_ringparam = tg3_set_ringparam,
  10959. .get_pauseparam = tg3_get_pauseparam,
  10960. .set_pauseparam = tg3_set_pauseparam,
  10961. .self_test = tg3_self_test,
  10962. .get_strings = tg3_get_strings,
  10963. .set_phys_id = tg3_set_phys_id,
  10964. .get_ethtool_stats = tg3_get_ethtool_stats,
  10965. .get_coalesce = tg3_get_coalesce,
  10966. .set_coalesce = tg3_set_coalesce,
  10967. .get_sset_count = tg3_get_sset_count,
  10968. .get_rxnfc = tg3_get_rxnfc,
  10969. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10970. .get_rxfh_indir = tg3_get_rxfh_indir,
  10971. .set_rxfh_indir = tg3_set_rxfh_indir,
  10972. .get_channels = tg3_get_channels,
  10973. .set_channels = tg3_set_channels,
  10974. .get_ts_info = tg3_get_ts_info,
  10975. };
  10976. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10977. struct rtnl_link_stats64 *stats)
  10978. {
  10979. struct tg3 *tp = netdev_priv(dev);
  10980. spin_lock_bh(&tp->lock);
  10981. if (!tp->hw_stats) {
  10982. spin_unlock_bh(&tp->lock);
  10983. return &tp->net_stats_prev;
  10984. }
  10985. tg3_get_nstats(tp, stats);
  10986. spin_unlock_bh(&tp->lock);
  10987. return stats;
  10988. }
  10989. static void tg3_set_rx_mode(struct net_device *dev)
  10990. {
  10991. struct tg3 *tp = netdev_priv(dev);
  10992. if (!netif_running(dev))
  10993. return;
  10994. tg3_full_lock(tp, 0);
  10995. __tg3_set_rx_mode(dev);
  10996. tg3_full_unlock(tp);
  10997. }
  10998. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10999. int new_mtu)
  11000. {
  11001. dev->mtu = new_mtu;
  11002. if (new_mtu > ETH_DATA_LEN) {
  11003. if (tg3_flag(tp, 5780_CLASS)) {
  11004. netdev_update_features(dev);
  11005. tg3_flag_clear(tp, TSO_CAPABLE);
  11006. } else {
  11007. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11008. }
  11009. } else {
  11010. if (tg3_flag(tp, 5780_CLASS)) {
  11011. tg3_flag_set(tp, TSO_CAPABLE);
  11012. netdev_update_features(dev);
  11013. }
  11014. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11015. }
  11016. }
  11017. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11018. {
  11019. struct tg3 *tp = netdev_priv(dev);
  11020. int err, reset_phy = 0;
  11021. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  11022. return -EINVAL;
  11023. if (!netif_running(dev)) {
  11024. /* We'll just catch it later when the
  11025. * device is up'd.
  11026. */
  11027. tg3_set_mtu(dev, tp, new_mtu);
  11028. return 0;
  11029. }
  11030. tg3_phy_stop(tp);
  11031. tg3_netif_stop(tp);
  11032. tg3_full_lock(tp, 1);
  11033. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11034. tg3_set_mtu(dev, tp, new_mtu);
  11035. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11036. * breaks all requests to 256 bytes.
  11037. */
  11038. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11039. reset_phy = 1;
  11040. err = tg3_restart_hw(tp, reset_phy);
  11041. if (!err)
  11042. tg3_netif_start(tp);
  11043. tg3_full_unlock(tp);
  11044. if (!err)
  11045. tg3_phy_start(tp);
  11046. return err;
  11047. }
  11048. static const struct net_device_ops tg3_netdev_ops = {
  11049. .ndo_open = tg3_open,
  11050. .ndo_stop = tg3_close,
  11051. .ndo_start_xmit = tg3_start_xmit,
  11052. .ndo_get_stats64 = tg3_get_stats64,
  11053. .ndo_validate_addr = eth_validate_addr,
  11054. .ndo_set_rx_mode = tg3_set_rx_mode,
  11055. .ndo_set_mac_address = tg3_set_mac_addr,
  11056. .ndo_do_ioctl = tg3_ioctl,
  11057. .ndo_tx_timeout = tg3_tx_timeout,
  11058. .ndo_change_mtu = tg3_change_mtu,
  11059. .ndo_fix_features = tg3_fix_features,
  11060. .ndo_set_features = tg3_set_features,
  11061. #ifdef CONFIG_NET_POLL_CONTROLLER
  11062. .ndo_poll_controller = tg3_poll_controller,
  11063. #endif
  11064. };
  11065. static void tg3_get_eeprom_size(struct tg3 *tp)
  11066. {
  11067. u32 cursize, val, magic;
  11068. tp->nvram_size = EEPROM_CHIP_SIZE;
  11069. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11070. return;
  11071. if ((magic != TG3_EEPROM_MAGIC) &&
  11072. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11073. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11074. return;
  11075. /*
  11076. * Size the chip by reading offsets at increasing powers of two.
  11077. * When we encounter our validation signature, we know the addressing
  11078. * has wrapped around, and thus have our chip size.
  11079. */
  11080. cursize = 0x10;
  11081. while (cursize < tp->nvram_size) {
  11082. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11083. return;
  11084. if (val == magic)
  11085. break;
  11086. cursize <<= 1;
  11087. }
  11088. tp->nvram_size = cursize;
  11089. }
  11090. static void tg3_get_nvram_size(struct tg3 *tp)
  11091. {
  11092. u32 val;
  11093. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11094. return;
  11095. /* Selfboot format */
  11096. if (val != TG3_EEPROM_MAGIC) {
  11097. tg3_get_eeprom_size(tp);
  11098. return;
  11099. }
  11100. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11101. if (val != 0) {
  11102. /* This is confusing. We want to operate on the
  11103. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11104. * call will read from NVRAM and byteswap the data
  11105. * according to the byteswapping settings for all
  11106. * other register accesses. This ensures the data we
  11107. * want will always reside in the lower 16-bits.
  11108. * However, the data in NVRAM is in LE format, which
  11109. * means the data from the NVRAM read will always be
  11110. * opposite the endianness of the CPU. The 16-bit
  11111. * byteswap then brings the data to CPU endianness.
  11112. */
  11113. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11114. return;
  11115. }
  11116. }
  11117. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11118. }
  11119. static void tg3_get_nvram_info(struct tg3 *tp)
  11120. {
  11121. u32 nvcfg1;
  11122. nvcfg1 = tr32(NVRAM_CFG1);
  11123. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11124. tg3_flag_set(tp, FLASH);
  11125. } else {
  11126. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11127. tw32(NVRAM_CFG1, nvcfg1);
  11128. }
  11129. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11130. tg3_flag(tp, 5780_CLASS)) {
  11131. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11132. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11133. tp->nvram_jedecnum = JEDEC_ATMEL;
  11134. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11135. tg3_flag_set(tp, NVRAM_BUFFERED);
  11136. break;
  11137. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11138. tp->nvram_jedecnum = JEDEC_ATMEL;
  11139. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11140. break;
  11141. case FLASH_VENDOR_ATMEL_EEPROM:
  11142. tp->nvram_jedecnum = JEDEC_ATMEL;
  11143. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11144. tg3_flag_set(tp, NVRAM_BUFFERED);
  11145. break;
  11146. case FLASH_VENDOR_ST:
  11147. tp->nvram_jedecnum = JEDEC_ST;
  11148. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11149. tg3_flag_set(tp, NVRAM_BUFFERED);
  11150. break;
  11151. case FLASH_VENDOR_SAIFUN:
  11152. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11153. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11154. break;
  11155. case FLASH_VENDOR_SST_SMALL:
  11156. case FLASH_VENDOR_SST_LARGE:
  11157. tp->nvram_jedecnum = JEDEC_SST;
  11158. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11159. break;
  11160. }
  11161. } else {
  11162. tp->nvram_jedecnum = JEDEC_ATMEL;
  11163. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11164. tg3_flag_set(tp, NVRAM_BUFFERED);
  11165. }
  11166. }
  11167. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11168. {
  11169. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11170. case FLASH_5752PAGE_SIZE_256:
  11171. tp->nvram_pagesize = 256;
  11172. break;
  11173. case FLASH_5752PAGE_SIZE_512:
  11174. tp->nvram_pagesize = 512;
  11175. break;
  11176. case FLASH_5752PAGE_SIZE_1K:
  11177. tp->nvram_pagesize = 1024;
  11178. break;
  11179. case FLASH_5752PAGE_SIZE_2K:
  11180. tp->nvram_pagesize = 2048;
  11181. break;
  11182. case FLASH_5752PAGE_SIZE_4K:
  11183. tp->nvram_pagesize = 4096;
  11184. break;
  11185. case FLASH_5752PAGE_SIZE_264:
  11186. tp->nvram_pagesize = 264;
  11187. break;
  11188. case FLASH_5752PAGE_SIZE_528:
  11189. tp->nvram_pagesize = 528;
  11190. break;
  11191. }
  11192. }
  11193. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11194. {
  11195. u32 nvcfg1;
  11196. nvcfg1 = tr32(NVRAM_CFG1);
  11197. /* NVRAM protection for TPM */
  11198. if (nvcfg1 & (1 << 27))
  11199. tg3_flag_set(tp, PROTECTED_NVRAM);
  11200. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11201. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11202. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11203. tp->nvram_jedecnum = JEDEC_ATMEL;
  11204. tg3_flag_set(tp, NVRAM_BUFFERED);
  11205. break;
  11206. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11207. tp->nvram_jedecnum = JEDEC_ATMEL;
  11208. tg3_flag_set(tp, NVRAM_BUFFERED);
  11209. tg3_flag_set(tp, FLASH);
  11210. break;
  11211. case FLASH_5752VENDOR_ST_M45PE10:
  11212. case FLASH_5752VENDOR_ST_M45PE20:
  11213. case FLASH_5752VENDOR_ST_M45PE40:
  11214. tp->nvram_jedecnum = JEDEC_ST;
  11215. tg3_flag_set(tp, NVRAM_BUFFERED);
  11216. tg3_flag_set(tp, FLASH);
  11217. break;
  11218. }
  11219. if (tg3_flag(tp, FLASH)) {
  11220. tg3_nvram_get_pagesize(tp, nvcfg1);
  11221. } else {
  11222. /* For eeprom, set pagesize to maximum eeprom size */
  11223. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11224. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11225. tw32(NVRAM_CFG1, nvcfg1);
  11226. }
  11227. }
  11228. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11229. {
  11230. u32 nvcfg1, protect = 0;
  11231. nvcfg1 = tr32(NVRAM_CFG1);
  11232. /* NVRAM protection for TPM */
  11233. if (nvcfg1 & (1 << 27)) {
  11234. tg3_flag_set(tp, PROTECTED_NVRAM);
  11235. protect = 1;
  11236. }
  11237. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11238. switch (nvcfg1) {
  11239. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11240. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11241. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11242. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11243. tp->nvram_jedecnum = JEDEC_ATMEL;
  11244. tg3_flag_set(tp, NVRAM_BUFFERED);
  11245. tg3_flag_set(tp, FLASH);
  11246. tp->nvram_pagesize = 264;
  11247. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11248. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11249. tp->nvram_size = (protect ? 0x3e200 :
  11250. TG3_NVRAM_SIZE_512KB);
  11251. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11252. tp->nvram_size = (protect ? 0x1f200 :
  11253. TG3_NVRAM_SIZE_256KB);
  11254. else
  11255. tp->nvram_size = (protect ? 0x1f200 :
  11256. TG3_NVRAM_SIZE_128KB);
  11257. break;
  11258. case FLASH_5752VENDOR_ST_M45PE10:
  11259. case FLASH_5752VENDOR_ST_M45PE20:
  11260. case FLASH_5752VENDOR_ST_M45PE40:
  11261. tp->nvram_jedecnum = JEDEC_ST;
  11262. tg3_flag_set(tp, NVRAM_BUFFERED);
  11263. tg3_flag_set(tp, FLASH);
  11264. tp->nvram_pagesize = 256;
  11265. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11266. tp->nvram_size = (protect ?
  11267. TG3_NVRAM_SIZE_64KB :
  11268. TG3_NVRAM_SIZE_128KB);
  11269. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11270. tp->nvram_size = (protect ?
  11271. TG3_NVRAM_SIZE_64KB :
  11272. TG3_NVRAM_SIZE_256KB);
  11273. else
  11274. tp->nvram_size = (protect ?
  11275. TG3_NVRAM_SIZE_128KB :
  11276. TG3_NVRAM_SIZE_512KB);
  11277. break;
  11278. }
  11279. }
  11280. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11281. {
  11282. u32 nvcfg1;
  11283. nvcfg1 = tr32(NVRAM_CFG1);
  11284. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11285. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11286. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11287. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11288. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11289. tp->nvram_jedecnum = JEDEC_ATMEL;
  11290. tg3_flag_set(tp, NVRAM_BUFFERED);
  11291. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11292. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11293. tw32(NVRAM_CFG1, nvcfg1);
  11294. break;
  11295. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11296. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11297. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11298. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11299. tp->nvram_jedecnum = JEDEC_ATMEL;
  11300. tg3_flag_set(tp, NVRAM_BUFFERED);
  11301. tg3_flag_set(tp, FLASH);
  11302. tp->nvram_pagesize = 264;
  11303. break;
  11304. case FLASH_5752VENDOR_ST_M45PE10:
  11305. case FLASH_5752VENDOR_ST_M45PE20:
  11306. case FLASH_5752VENDOR_ST_M45PE40:
  11307. tp->nvram_jedecnum = JEDEC_ST;
  11308. tg3_flag_set(tp, NVRAM_BUFFERED);
  11309. tg3_flag_set(tp, FLASH);
  11310. tp->nvram_pagesize = 256;
  11311. break;
  11312. }
  11313. }
  11314. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11315. {
  11316. u32 nvcfg1, protect = 0;
  11317. nvcfg1 = tr32(NVRAM_CFG1);
  11318. /* NVRAM protection for TPM */
  11319. if (nvcfg1 & (1 << 27)) {
  11320. tg3_flag_set(tp, PROTECTED_NVRAM);
  11321. protect = 1;
  11322. }
  11323. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11324. switch (nvcfg1) {
  11325. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11326. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11327. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11328. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11329. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11330. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11331. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11332. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11333. tp->nvram_jedecnum = JEDEC_ATMEL;
  11334. tg3_flag_set(tp, NVRAM_BUFFERED);
  11335. tg3_flag_set(tp, FLASH);
  11336. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11337. tp->nvram_pagesize = 256;
  11338. break;
  11339. case FLASH_5761VENDOR_ST_A_M45PE20:
  11340. case FLASH_5761VENDOR_ST_A_M45PE40:
  11341. case FLASH_5761VENDOR_ST_A_M45PE80:
  11342. case FLASH_5761VENDOR_ST_A_M45PE16:
  11343. case FLASH_5761VENDOR_ST_M_M45PE20:
  11344. case FLASH_5761VENDOR_ST_M_M45PE40:
  11345. case FLASH_5761VENDOR_ST_M_M45PE80:
  11346. case FLASH_5761VENDOR_ST_M_M45PE16:
  11347. tp->nvram_jedecnum = JEDEC_ST;
  11348. tg3_flag_set(tp, NVRAM_BUFFERED);
  11349. tg3_flag_set(tp, FLASH);
  11350. tp->nvram_pagesize = 256;
  11351. break;
  11352. }
  11353. if (protect) {
  11354. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11355. } else {
  11356. switch (nvcfg1) {
  11357. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11358. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11359. case FLASH_5761VENDOR_ST_A_M45PE16:
  11360. case FLASH_5761VENDOR_ST_M_M45PE16:
  11361. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11362. break;
  11363. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11364. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11365. case FLASH_5761VENDOR_ST_A_M45PE80:
  11366. case FLASH_5761VENDOR_ST_M_M45PE80:
  11367. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11368. break;
  11369. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11370. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11371. case FLASH_5761VENDOR_ST_A_M45PE40:
  11372. case FLASH_5761VENDOR_ST_M_M45PE40:
  11373. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11374. break;
  11375. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11376. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11377. case FLASH_5761VENDOR_ST_A_M45PE20:
  11378. case FLASH_5761VENDOR_ST_M_M45PE20:
  11379. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11380. break;
  11381. }
  11382. }
  11383. }
  11384. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11385. {
  11386. tp->nvram_jedecnum = JEDEC_ATMEL;
  11387. tg3_flag_set(tp, NVRAM_BUFFERED);
  11388. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11389. }
  11390. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11391. {
  11392. u32 nvcfg1;
  11393. nvcfg1 = tr32(NVRAM_CFG1);
  11394. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11395. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11396. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11397. tp->nvram_jedecnum = JEDEC_ATMEL;
  11398. tg3_flag_set(tp, NVRAM_BUFFERED);
  11399. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11400. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11401. tw32(NVRAM_CFG1, nvcfg1);
  11402. return;
  11403. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11404. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11405. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11406. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11407. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11408. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11409. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11410. tp->nvram_jedecnum = JEDEC_ATMEL;
  11411. tg3_flag_set(tp, NVRAM_BUFFERED);
  11412. tg3_flag_set(tp, FLASH);
  11413. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11414. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11415. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11416. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11417. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11418. break;
  11419. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11420. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11421. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11422. break;
  11423. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11424. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11425. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11426. break;
  11427. }
  11428. break;
  11429. case FLASH_5752VENDOR_ST_M45PE10:
  11430. case FLASH_5752VENDOR_ST_M45PE20:
  11431. case FLASH_5752VENDOR_ST_M45PE40:
  11432. tp->nvram_jedecnum = JEDEC_ST;
  11433. tg3_flag_set(tp, NVRAM_BUFFERED);
  11434. tg3_flag_set(tp, FLASH);
  11435. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11436. case FLASH_5752VENDOR_ST_M45PE10:
  11437. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11438. break;
  11439. case FLASH_5752VENDOR_ST_M45PE20:
  11440. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11441. break;
  11442. case FLASH_5752VENDOR_ST_M45PE40:
  11443. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11444. break;
  11445. }
  11446. break;
  11447. default:
  11448. tg3_flag_set(tp, NO_NVRAM);
  11449. return;
  11450. }
  11451. tg3_nvram_get_pagesize(tp, nvcfg1);
  11452. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11453. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11454. }
  11455. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11456. {
  11457. u32 nvcfg1;
  11458. nvcfg1 = tr32(NVRAM_CFG1);
  11459. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11460. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11461. case FLASH_5717VENDOR_MICRO_EEPROM:
  11462. tp->nvram_jedecnum = JEDEC_ATMEL;
  11463. tg3_flag_set(tp, NVRAM_BUFFERED);
  11464. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11465. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11466. tw32(NVRAM_CFG1, nvcfg1);
  11467. return;
  11468. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11469. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11470. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11471. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11472. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11473. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11474. case FLASH_5717VENDOR_ATMEL_45USPT:
  11475. tp->nvram_jedecnum = JEDEC_ATMEL;
  11476. tg3_flag_set(tp, NVRAM_BUFFERED);
  11477. tg3_flag_set(tp, FLASH);
  11478. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11479. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11480. /* Detect size with tg3_nvram_get_size() */
  11481. break;
  11482. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11483. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11484. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11485. break;
  11486. default:
  11487. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11488. break;
  11489. }
  11490. break;
  11491. case FLASH_5717VENDOR_ST_M_M25PE10:
  11492. case FLASH_5717VENDOR_ST_A_M25PE10:
  11493. case FLASH_5717VENDOR_ST_M_M45PE10:
  11494. case FLASH_5717VENDOR_ST_A_M45PE10:
  11495. case FLASH_5717VENDOR_ST_M_M25PE20:
  11496. case FLASH_5717VENDOR_ST_A_M25PE20:
  11497. case FLASH_5717VENDOR_ST_M_M45PE20:
  11498. case FLASH_5717VENDOR_ST_A_M45PE20:
  11499. case FLASH_5717VENDOR_ST_25USPT:
  11500. case FLASH_5717VENDOR_ST_45USPT:
  11501. tp->nvram_jedecnum = JEDEC_ST;
  11502. tg3_flag_set(tp, NVRAM_BUFFERED);
  11503. tg3_flag_set(tp, FLASH);
  11504. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11505. case FLASH_5717VENDOR_ST_M_M25PE20:
  11506. case FLASH_5717VENDOR_ST_M_M45PE20:
  11507. /* Detect size with tg3_nvram_get_size() */
  11508. break;
  11509. case FLASH_5717VENDOR_ST_A_M25PE20:
  11510. case FLASH_5717VENDOR_ST_A_M45PE20:
  11511. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11512. break;
  11513. default:
  11514. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11515. break;
  11516. }
  11517. break;
  11518. default:
  11519. tg3_flag_set(tp, NO_NVRAM);
  11520. return;
  11521. }
  11522. tg3_nvram_get_pagesize(tp, nvcfg1);
  11523. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11524. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11525. }
  11526. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11527. {
  11528. u32 nvcfg1, nvmpinstrp;
  11529. nvcfg1 = tr32(NVRAM_CFG1);
  11530. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11531. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11532. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11533. tg3_flag_set(tp, NO_NVRAM);
  11534. return;
  11535. }
  11536. switch (nvmpinstrp) {
  11537. case FLASH_5762_EEPROM_HD:
  11538. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11539. break;
  11540. case FLASH_5762_EEPROM_LD:
  11541. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11542. break;
  11543. }
  11544. }
  11545. switch (nvmpinstrp) {
  11546. case FLASH_5720_EEPROM_HD:
  11547. case FLASH_5720_EEPROM_LD:
  11548. tp->nvram_jedecnum = JEDEC_ATMEL;
  11549. tg3_flag_set(tp, NVRAM_BUFFERED);
  11550. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11551. tw32(NVRAM_CFG1, nvcfg1);
  11552. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11553. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11554. else
  11555. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11556. return;
  11557. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11558. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11559. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11560. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11561. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11562. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11563. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11564. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11565. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11566. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11567. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11568. case FLASH_5720VENDOR_ATMEL_45USPT:
  11569. tp->nvram_jedecnum = JEDEC_ATMEL;
  11570. tg3_flag_set(tp, NVRAM_BUFFERED);
  11571. tg3_flag_set(tp, FLASH);
  11572. switch (nvmpinstrp) {
  11573. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11574. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11575. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11576. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11577. break;
  11578. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11579. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11580. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11581. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11582. break;
  11583. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11584. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11585. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11586. break;
  11587. default:
  11588. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11589. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11590. break;
  11591. }
  11592. break;
  11593. case FLASH_5720VENDOR_M_ST_M25PE10:
  11594. case FLASH_5720VENDOR_M_ST_M45PE10:
  11595. case FLASH_5720VENDOR_A_ST_M25PE10:
  11596. case FLASH_5720VENDOR_A_ST_M45PE10:
  11597. case FLASH_5720VENDOR_M_ST_M25PE20:
  11598. case FLASH_5720VENDOR_M_ST_M45PE20:
  11599. case FLASH_5720VENDOR_A_ST_M25PE20:
  11600. case FLASH_5720VENDOR_A_ST_M45PE20:
  11601. case FLASH_5720VENDOR_M_ST_M25PE40:
  11602. case FLASH_5720VENDOR_M_ST_M45PE40:
  11603. case FLASH_5720VENDOR_A_ST_M25PE40:
  11604. case FLASH_5720VENDOR_A_ST_M45PE40:
  11605. case FLASH_5720VENDOR_M_ST_M25PE80:
  11606. case FLASH_5720VENDOR_M_ST_M45PE80:
  11607. case FLASH_5720VENDOR_A_ST_M25PE80:
  11608. case FLASH_5720VENDOR_A_ST_M45PE80:
  11609. case FLASH_5720VENDOR_ST_25USPT:
  11610. case FLASH_5720VENDOR_ST_45USPT:
  11611. tp->nvram_jedecnum = JEDEC_ST;
  11612. tg3_flag_set(tp, NVRAM_BUFFERED);
  11613. tg3_flag_set(tp, FLASH);
  11614. switch (nvmpinstrp) {
  11615. case FLASH_5720VENDOR_M_ST_M25PE20:
  11616. case FLASH_5720VENDOR_M_ST_M45PE20:
  11617. case FLASH_5720VENDOR_A_ST_M25PE20:
  11618. case FLASH_5720VENDOR_A_ST_M45PE20:
  11619. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11620. break;
  11621. case FLASH_5720VENDOR_M_ST_M25PE40:
  11622. case FLASH_5720VENDOR_M_ST_M45PE40:
  11623. case FLASH_5720VENDOR_A_ST_M25PE40:
  11624. case FLASH_5720VENDOR_A_ST_M45PE40:
  11625. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11626. break;
  11627. case FLASH_5720VENDOR_M_ST_M25PE80:
  11628. case FLASH_5720VENDOR_M_ST_M45PE80:
  11629. case FLASH_5720VENDOR_A_ST_M25PE80:
  11630. case FLASH_5720VENDOR_A_ST_M45PE80:
  11631. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11632. break;
  11633. default:
  11634. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  11635. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11636. break;
  11637. }
  11638. break;
  11639. default:
  11640. tg3_flag_set(tp, NO_NVRAM);
  11641. return;
  11642. }
  11643. tg3_nvram_get_pagesize(tp, nvcfg1);
  11644. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11645. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11646. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  11647. u32 val;
  11648. if (tg3_nvram_read(tp, 0, &val))
  11649. return;
  11650. if (val != TG3_EEPROM_MAGIC &&
  11651. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  11652. tg3_flag_set(tp, NO_NVRAM);
  11653. }
  11654. }
  11655. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11656. static void tg3_nvram_init(struct tg3 *tp)
  11657. {
  11658. if (tg3_flag(tp, IS_SSB_CORE)) {
  11659. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  11660. tg3_flag_clear(tp, NVRAM);
  11661. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11662. tg3_flag_set(tp, NO_NVRAM);
  11663. return;
  11664. }
  11665. tw32_f(GRC_EEPROM_ADDR,
  11666. (EEPROM_ADDR_FSM_RESET |
  11667. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11668. EEPROM_ADDR_CLKPERD_SHIFT)));
  11669. msleep(1);
  11670. /* Enable seeprom accesses. */
  11671. tw32_f(GRC_LOCAL_CTRL,
  11672. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11673. udelay(100);
  11674. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11675. tg3_asic_rev(tp) != ASIC_REV_5701) {
  11676. tg3_flag_set(tp, NVRAM);
  11677. if (tg3_nvram_lock(tp)) {
  11678. netdev_warn(tp->dev,
  11679. "Cannot get nvram lock, %s failed\n",
  11680. __func__);
  11681. return;
  11682. }
  11683. tg3_enable_nvram_access(tp);
  11684. tp->nvram_size = 0;
  11685. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  11686. tg3_get_5752_nvram_info(tp);
  11687. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  11688. tg3_get_5755_nvram_info(tp);
  11689. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  11690. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  11691. tg3_asic_rev(tp) == ASIC_REV_5785)
  11692. tg3_get_5787_nvram_info(tp);
  11693. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  11694. tg3_get_5761_nvram_info(tp);
  11695. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  11696. tg3_get_5906_nvram_info(tp);
  11697. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  11698. tg3_flag(tp, 57765_CLASS))
  11699. tg3_get_57780_nvram_info(tp);
  11700. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  11701. tg3_asic_rev(tp) == ASIC_REV_5719)
  11702. tg3_get_5717_nvram_info(tp);
  11703. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  11704. tg3_asic_rev(tp) == ASIC_REV_5762)
  11705. tg3_get_5720_nvram_info(tp);
  11706. else
  11707. tg3_get_nvram_info(tp);
  11708. if (tp->nvram_size == 0)
  11709. tg3_get_nvram_size(tp);
  11710. tg3_disable_nvram_access(tp);
  11711. tg3_nvram_unlock(tp);
  11712. } else {
  11713. tg3_flag_clear(tp, NVRAM);
  11714. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11715. tg3_get_eeprom_size(tp);
  11716. }
  11717. }
  11718. struct subsys_tbl_ent {
  11719. u16 subsys_vendor, subsys_devid;
  11720. u32 phy_id;
  11721. };
  11722. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11723. /* Broadcom boards. */
  11724. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11725. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11726. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11727. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11728. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11729. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11730. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11731. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11732. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11733. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11734. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11735. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11736. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11737. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11738. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11739. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11740. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11741. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11742. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11743. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11744. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11745. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11746. /* 3com boards. */
  11747. { TG3PCI_SUBVENDOR_ID_3COM,
  11748. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11749. { TG3PCI_SUBVENDOR_ID_3COM,
  11750. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11751. { TG3PCI_SUBVENDOR_ID_3COM,
  11752. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11753. { TG3PCI_SUBVENDOR_ID_3COM,
  11754. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11755. { TG3PCI_SUBVENDOR_ID_3COM,
  11756. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11757. /* DELL boards. */
  11758. { TG3PCI_SUBVENDOR_ID_DELL,
  11759. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11760. { TG3PCI_SUBVENDOR_ID_DELL,
  11761. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11762. { TG3PCI_SUBVENDOR_ID_DELL,
  11763. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11764. { TG3PCI_SUBVENDOR_ID_DELL,
  11765. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11766. /* Compaq boards. */
  11767. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11768. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11769. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11770. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11771. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11772. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11773. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11774. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11775. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11776. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11777. /* IBM boards. */
  11778. { TG3PCI_SUBVENDOR_ID_IBM,
  11779. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11780. };
  11781. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  11782. {
  11783. int i;
  11784. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11785. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11786. tp->pdev->subsystem_vendor) &&
  11787. (subsys_id_to_phy_id[i].subsys_devid ==
  11788. tp->pdev->subsystem_device))
  11789. return &subsys_id_to_phy_id[i];
  11790. }
  11791. return NULL;
  11792. }
  11793. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11794. {
  11795. u32 val;
  11796. tp->phy_id = TG3_PHY_ID_INVALID;
  11797. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11798. /* Assume an onboard device and WOL capable by default. */
  11799. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11800. tg3_flag_set(tp, WOL_CAP);
  11801. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  11802. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11803. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11804. tg3_flag_set(tp, IS_NIC);
  11805. }
  11806. val = tr32(VCPU_CFGSHDW);
  11807. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11808. tg3_flag_set(tp, ASPM_WORKAROUND);
  11809. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11810. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11811. tg3_flag_set(tp, WOL_ENABLE);
  11812. device_set_wakeup_enable(&tp->pdev->dev, true);
  11813. }
  11814. goto done;
  11815. }
  11816. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11817. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11818. u32 nic_cfg, led_cfg;
  11819. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11820. int eeprom_phy_serdes = 0;
  11821. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11822. tp->nic_sram_data_cfg = nic_cfg;
  11823. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11824. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11825. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  11826. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  11827. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  11828. (ver > 0) && (ver < 0x100))
  11829. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11830. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  11831. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11832. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11833. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11834. eeprom_phy_serdes = 1;
  11835. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11836. if (nic_phy_id != 0) {
  11837. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11838. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11839. eeprom_phy_id = (id1 >> 16) << 10;
  11840. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11841. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11842. } else
  11843. eeprom_phy_id = 0;
  11844. tp->phy_id = eeprom_phy_id;
  11845. if (eeprom_phy_serdes) {
  11846. if (!tg3_flag(tp, 5705_PLUS))
  11847. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11848. else
  11849. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11850. }
  11851. if (tg3_flag(tp, 5750_PLUS))
  11852. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11853. SHASTA_EXT_LED_MODE_MASK);
  11854. else
  11855. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11856. switch (led_cfg) {
  11857. default:
  11858. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11859. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11860. break;
  11861. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11862. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11863. break;
  11864. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11865. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11866. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11867. * read on some older 5700/5701 bootcode.
  11868. */
  11869. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  11870. tg3_asic_rev(tp) == ASIC_REV_5701)
  11871. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11872. break;
  11873. case SHASTA_EXT_LED_SHARED:
  11874. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11875. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  11876. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  11877. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11878. LED_CTRL_MODE_PHY_2);
  11879. break;
  11880. case SHASTA_EXT_LED_MAC:
  11881. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11882. break;
  11883. case SHASTA_EXT_LED_COMBO:
  11884. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11885. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  11886. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11887. LED_CTRL_MODE_PHY_2);
  11888. break;
  11889. }
  11890. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  11891. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  11892. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11893. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11894. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  11895. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11896. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11897. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11898. if ((tp->pdev->subsystem_vendor ==
  11899. PCI_VENDOR_ID_ARIMA) &&
  11900. (tp->pdev->subsystem_device == 0x205a ||
  11901. tp->pdev->subsystem_device == 0x2063))
  11902. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11903. } else {
  11904. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11905. tg3_flag_set(tp, IS_NIC);
  11906. }
  11907. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11908. tg3_flag_set(tp, ENABLE_ASF);
  11909. if (tg3_flag(tp, 5750_PLUS))
  11910. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11911. }
  11912. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11913. tg3_flag(tp, 5750_PLUS))
  11914. tg3_flag_set(tp, ENABLE_APE);
  11915. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11916. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11917. tg3_flag_clear(tp, WOL_CAP);
  11918. if (tg3_flag(tp, WOL_CAP) &&
  11919. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11920. tg3_flag_set(tp, WOL_ENABLE);
  11921. device_set_wakeup_enable(&tp->pdev->dev, true);
  11922. }
  11923. if (cfg2 & (1 << 17))
  11924. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11925. /* serdes signal pre-emphasis in register 0x590 set by */
  11926. /* bootcode if bit 18 is set */
  11927. if (cfg2 & (1 << 18))
  11928. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11929. if ((tg3_flag(tp, 57765_PLUS) ||
  11930. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  11931. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  11932. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11933. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11934. if (tg3_flag(tp, PCI_EXPRESS) &&
  11935. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  11936. !tg3_flag(tp, 57765_PLUS)) {
  11937. u32 cfg3;
  11938. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11939. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11940. tg3_flag_set(tp, ASPM_WORKAROUND);
  11941. }
  11942. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11943. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11944. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11945. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11946. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11947. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11948. }
  11949. done:
  11950. if (tg3_flag(tp, WOL_CAP))
  11951. device_set_wakeup_enable(&tp->pdev->dev,
  11952. tg3_flag(tp, WOL_ENABLE));
  11953. else
  11954. device_set_wakeup_capable(&tp->pdev->dev, false);
  11955. }
  11956. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  11957. {
  11958. int i, err;
  11959. u32 val2, off = offset * 8;
  11960. err = tg3_nvram_lock(tp);
  11961. if (err)
  11962. return err;
  11963. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  11964. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  11965. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  11966. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  11967. udelay(10);
  11968. for (i = 0; i < 100; i++) {
  11969. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  11970. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  11971. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  11972. break;
  11973. }
  11974. udelay(10);
  11975. }
  11976. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  11977. tg3_nvram_unlock(tp);
  11978. if (val2 & APE_OTP_STATUS_CMD_DONE)
  11979. return 0;
  11980. return -EBUSY;
  11981. }
  11982. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11983. {
  11984. int i;
  11985. u32 val;
  11986. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11987. tw32(OTP_CTRL, cmd);
  11988. /* Wait for up to 1 ms for command to execute. */
  11989. for (i = 0; i < 100; i++) {
  11990. val = tr32(OTP_STATUS);
  11991. if (val & OTP_STATUS_CMD_DONE)
  11992. break;
  11993. udelay(10);
  11994. }
  11995. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11996. }
  11997. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11998. * configuration is a 32-bit value that straddles the alignment boundary.
  11999. * We do two 32-bit reads and then shift and merge the results.
  12000. */
  12001. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12002. {
  12003. u32 bhalf_otp, thalf_otp;
  12004. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12005. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12006. return 0;
  12007. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12008. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12009. return 0;
  12010. thalf_otp = tr32(OTP_READ_DATA);
  12011. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12012. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12013. return 0;
  12014. bhalf_otp = tr32(OTP_READ_DATA);
  12015. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12016. }
  12017. static void tg3_phy_init_link_config(struct tg3 *tp)
  12018. {
  12019. u32 adv = ADVERTISED_Autoneg;
  12020. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12021. adv |= ADVERTISED_1000baseT_Half |
  12022. ADVERTISED_1000baseT_Full;
  12023. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12024. adv |= ADVERTISED_100baseT_Half |
  12025. ADVERTISED_100baseT_Full |
  12026. ADVERTISED_10baseT_Half |
  12027. ADVERTISED_10baseT_Full |
  12028. ADVERTISED_TP;
  12029. else
  12030. adv |= ADVERTISED_FIBRE;
  12031. tp->link_config.advertising = adv;
  12032. tp->link_config.speed = SPEED_UNKNOWN;
  12033. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12034. tp->link_config.autoneg = AUTONEG_ENABLE;
  12035. tp->link_config.active_speed = SPEED_UNKNOWN;
  12036. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12037. tp->old_link = -1;
  12038. }
  12039. static int tg3_phy_probe(struct tg3 *tp)
  12040. {
  12041. u32 hw_phy_id_1, hw_phy_id_2;
  12042. u32 hw_phy_id, hw_phy_id_masked;
  12043. int err;
  12044. /* flow control autonegotiation is default behavior */
  12045. tg3_flag_set(tp, PAUSE_AUTONEG);
  12046. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12047. if (tg3_flag(tp, ENABLE_APE)) {
  12048. switch (tp->pci_fn) {
  12049. case 0:
  12050. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12051. break;
  12052. case 1:
  12053. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12054. break;
  12055. case 2:
  12056. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12057. break;
  12058. case 3:
  12059. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12060. break;
  12061. }
  12062. }
  12063. if (tg3_flag(tp, USE_PHYLIB))
  12064. return tg3_phy_init(tp);
  12065. /* Reading the PHY ID register can conflict with ASF
  12066. * firmware access to the PHY hardware.
  12067. */
  12068. err = 0;
  12069. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12070. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12071. } else {
  12072. /* Now read the physical PHY_ID from the chip and verify
  12073. * that it is sane. If it doesn't look good, we fall back
  12074. * to either the hard-coded table based PHY_ID and failing
  12075. * that the value found in the eeprom area.
  12076. */
  12077. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12078. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12079. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12080. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12081. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12082. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12083. }
  12084. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12085. tp->phy_id = hw_phy_id;
  12086. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12087. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12088. else
  12089. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12090. } else {
  12091. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12092. /* Do nothing, phy ID already set up in
  12093. * tg3_get_eeprom_hw_cfg().
  12094. */
  12095. } else {
  12096. struct subsys_tbl_ent *p;
  12097. /* No eeprom signature? Try the hardcoded
  12098. * subsys device table.
  12099. */
  12100. p = tg3_lookup_by_subsys(tp);
  12101. if (p) {
  12102. tp->phy_id = p->phy_id;
  12103. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12104. /* For now we saw the IDs 0xbc050cd0,
  12105. * 0xbc050f80 and 0xbc050c30 on devices
  12106. * connected to an BCM4785 and there are
  12107. * probably more. Just assume that the phy is
  12108. * supported when it is connected to a SSB core
  12109. * for now.
  12110. */
  12111. return -ENODEV;
  12112. }
  12113. if (!tp->phy_id ||
  12114. tp->phy_id == TG3_PHY_ID_BCM8002)
  12115. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12116. }
  12117. }
  12118. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12119. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12120. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12121. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12122. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12123. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12124. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12125. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12126. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0)))
  12127. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12128. tg3_phy_init_link_config(tp);
  12129. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12130. !tg3_flag(tp, ENABLE_APE) &&
  12131. !tg3_flag(tp, ENABLE_ASF)) {
  12132. u32 bmsr, dummy;
  12133. tg3_readphy(tp, MII_BMSR, &bmsr);
  12134. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12135. (bmsr & BMSR_LSTATUS))
  12136. goto skip_phy_reset;
  12137. err = tg3_phy_reset(tp);
  12138. if (err)
  12139. return err;
  12140. tg3_phy_set_wirespeed(tp);
  12141. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12142. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12143. tp->link_config.flowctrl);
  12144. tg3_writephy(tp, MII_BMCR,
  12145. BMCR_ANENABLE | BMCR_ANRESTART);
  12146. }
  12147. }
  12148. skip_phy_reset:
  12149. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12150. err = tg3_init_5401phy_dsp(tp);
  12151. if (err)
  12152. return err;
  12153. err = tg3_init_5401phy_dsp(tp);
  12154. }
  12155. return err;
  12156. }
  12157. static void tg3_read_vpd(struct tg3 *tp)
  12158. {
  12159. u8 *vpd_data;
  12160. unsigned int block_end, rosize, len;
  12161. u32 vpdlen;
  12162. int j, i = 0;
  12163. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12164. if (!vpd_data)
  12165. goto out_no_vpd;
  12166. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12167. if (i < 0)
  12168. goto out_not_found;
  12169. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12170. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12171. i += PCI_VPD_LRDT_TAG_SIZE;
  12172. if (block_end > vpdlen)
  12173. goto out_not_found;
  12174. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12175. PCI_VPD_RO_KEYWORD_MFR_ID);
  12176. if (j > 0) {
  12177. len = pci_vpd_info_field_size(&vpd_data[j]);
  12178. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12179. if (j + len > block_end || len != 4 ||
  12180. memcmp(&vpd_data[j], "1028", 4))
  12181. goto partno;
  12182. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12183. PCI_VPD_RO_KEYWORD_VENDOR0);
  12184. if (j < 0)
  12185. goto partno;
  12186. len = pci_vpd_info_field_size(&vpd_data[j]);
  12187. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12188. if (j + len > block_end)
  12189. goto partno;
  12190. memcpy(tp->fw_ver, &vpd_data[j], len);
  12191. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  12192. }
  12193. partno:
  12194. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12195. PCI_VPD_RO_KEYWORD_PARTNO);
  12196. if (i < 0)
  12197. goto out_not_found;
  12198. len = pci_vpd_info_field_size(&vpd_data[i]);
  12199. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12200. if (len > TG3_BPN_SIZE ||
  12201. (len + i) > vpdlen)
  12202. goto out_not_found;
  12203. memcpy(tp->board_part_number, &vpd_data[i], len);
  12204. out_not_found:
  12205. kfree(vpd_data);
  12206. if (tp->board_part_number[0])
  12207. return;
  12208. out_no_vpd:
  12209. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12210. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12211. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12212. strcpy(tp->board_part_number, "BCM5717");
  12213. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12214. strcpy(tp->board_part_number, "BCM5718");
  12215. else
  12216. goto nomatch;
  12217. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12218. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12219. strcpy(tp->board_part_number, "BCM57780");
  12220. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12221. strcpy(tp->board_part_number, "BCM57760");
  12222. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12223. strcpy(tp->board_part_number, "BCM57790");
  12224. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12225. strcpy(tp->board_part_number, "BCM57788");
  12226. else
  12227. goto nomatch;
  12228. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12229. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12230. strcpy(tp->board_part_number, "BCM57761");
  12231. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12232. strcpy(tp->board_part_number, "BCM57765");
  12233. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12234. strcpy(tp->board_part_number, "BCM57781");
  12235. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12236. strcpy(tp->board_part_number, "BCM57785");
  12237. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12238. strcpy(tp->board_part_number, "BCM57791");
  12239. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12240. strcpy(tp->board_part_number, "BCM57795");
  12241. else
  12242. goto nomatch;
  12243. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12244. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12245. strcpy(tp->board_part_number, "BCM57762");
  12246. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12247. strcpy(tp->board_part_number, "BCM57766");
  12248. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12249. strcpy(tp->board_part_number, "BCM57782");
  12250. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12251. strcpy(tp->board_part_number, "BCM57786");
  12252. else
  12253. goto nomatch;
  12254. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12255. strcpy(tp->board_part_number, "BCM95906");
  12256. } else {
  12257. nomatch:
  12258. strcpy(tp->board_part_number, "none");
  12259. }
  12260. }
  12261. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12262. {
  12263. u32 val;
  12264. if (tg3_nvram_read(tp, offset, &val) ||
  12265. (val & 0xfc000000) != 0x0c000000 ||
  12266. tg3_nvram_read(tp, offset + 4, &val) ||
  12267. val != 0)
  12268. return 0;
  12269. return 1;
  12270. }
  12271. static void tg3_read_bc_ver(struct tg3 *tp)
  12272. {
  12273. u32 val, offset, start, ver_offset;
  12274. int i, dst_off;
  12275. bool newver = false;
  12276. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12277. tg3_nvram_read(tp, 0x4, &start))
  12278. return;
  12279. offset = tg3_nvram_logical_addr(tp, offset);
  12280. if (tg3_nvram_read(tp, offset, &val))
  12281. return;
  12282. if ((val & 0xfc000000) == 0x0c000000) {
  12283. if (tg3_nvram_read(tp, offset + 4, &val))
  12284. return;
  12285. if (val == 0)
  12286. newver = true;
  12287. }
  12288. dst_off = strlen(tp->fw_ver);
  12289. if (newver) {
  12290. if (TG3_VER_SIZE - dst_off < 16 ||
  12291. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12292. return;
  12293. offset = offset + ver_offset - start;
  12294. for (i = 0; i < 16; i += 4) {
  12295. __be32 v;
  12296. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12297. return;
  12298. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12299. }
  12300. } else {
  12301. u32 major, minor;
  12302. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12303. return;
  12304. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12305. TG3_NVM_BCVER_MAJSFT;
  12306. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12307. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12308. "v%d.%02d", major, minor);
  12309. }
  12310. }
  12311. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12312. {
  12313. u32 val, major, minor;
  12314. /* Use native endian representation */
  12315. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12316. return;
  12317. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12318. TG3_NVM_HWSB_CFG1_MAJSFT;
  12319. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12320. TG3_NVM_HWSB_CFG1_MINSFT;
  12321. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12322. }
  12323. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12324. {
  12325. u32 offset, major, minor, build;
  12326. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12327. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12328. return;
  12329. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12330. case TG3_EEPROM_SB_REVISION_0:
  12331. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12332. break;
  12333. case TG3_EEPROM_SB_REVISION_2:
  12334. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12335. break;
  12336. case TG3_EEPROM_SB_REVISION_3:
  12337. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12338. break;
  12339. case TG3_EEPROM_SB_REVISION_4:
  12340. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12341. break;
  12342. case TG3_EEPROM_SB_REVISION_5:
  12343. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12344. break;
  12345. case TG3_EEPROM_SB_REVISION_6:
  12346. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12347. break;
  12348. default:
  12349. return;
  12350. }
  12351. if (tg3_nvram_read(tp, offset, &val))
  12352. return;
  12353. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12354. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12355. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12356. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12357. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12358. if (minor > 99 || build > 26)
  12359. return;
  12360. offset = strlen(tp->fw_ver);
  12361. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12362. " v%d.%02d", major, minor);
  12363. if (build > 0) {
  12364. offset = strlen(tp->fw_ver);
  12365. if (offset < TG3_VER_SIZE - 1)
  12366. tp->fw_ver[offset] = 'a' + build - 1;
  12367. }
  12368. }
  12369. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12370. {
  12371. u32 val, offset, start;
  12372. int i, vlen;
  12373. for (offset = TG3_NVM_DIR_START;
  12374. offset < TG3_NVM_DIR_END;
  12375. offset += TG3_NVM_DIRENT_SIZE) {
  12376. if (tg3_nvram_read(tp, offset, &val))
  12377. return;
  12378. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12379. break;
  12380. }
  12381. if (offset == TG3_NVM_DIR_END)
  12382. return;
  12383. if (!tg3_flag(tp, 5705_PLUS))
  12384. start = 0x08000000;
  12385. else if (tg3_nvram_read(tp, offset - 4, &start))
  12386. return;
  12387. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12388. !tg3_fw_img_is_valid(tp, offset) ||
  12389. tg3_nvram_read(tp, offset + 8, &val))
  12390. return;
  12391. offset += val - start;
  12392. vlen = strlen(tp->fw_ver);
  12393. tp->fw_ver[vlen++] = ',';
  12394. tp->fw_ver[vlen++] = ' ';
  12395. for (i = 0; i < 4; i++) {
  12396. __be32 v;
  12397. if (tg3_nvram_read_be32(tp, offset, &v))
  12398. return;
  12399. offset += sizeof(v);
  12400. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12401. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12402. break;
  12403. }
  12404. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12405. vlen += sizeof(v);
  12406. }
  12407. }
  12408. static void tg3_probe_ncsi(struct tg3 *tp)
  12409. {
  12410. u32 apedata;
  12411. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12412. if (apedata != APE_SEG_SIG_MAGIC)
  12413. return;
  12414. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12415. if (!(apedata & APE_FW_STATUS_READY))
  12416. return;
  12417. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12418. tg3_flag_set(tp, APE_HAS_NCSI);
  12419. }
  12420. static void tg3_read_dash_ver(struct tg3 *tp)
  12421. {
  12422. int vlen;
  12423. u32 apedata;
  12424. char *fwtype;
  12425. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12426. if (tg3_flag(tp, APE_HAS_NCSI))
  12427. fwtype = "NCSI";
  12428. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12429. fwtype = "SMASH";
  12430. else
  12431. fwtype = "DASH";
  12432. vlen = strlen(tp->fw_ver);
  12433. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12434. fwtype,
  12435. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12436. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12437. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12438. (apedata & APE_FW_VERSION_BLDMSK));
  12439. }
  12440. static void tg3_read_otp_ver(struct tg3 *tp)
  12441. {
  12442. u32 val, val2;
  12443. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12444. return;
  12445. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12446. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12447. TG3_OTP_MAGIC0_VALID(val)) {
  12448. u64 val64 = (u64) val << 32 | val2;
  12449. u32 ver = 0;
  12450. int i, vlen;
  12451. for (i = 0; i < 7; i++) {
  12452. if ((val64 & 0xff) == 0)
  12453. break;
  12454. ver = val64 & 0xff;
  12455. val64 >>= 8;
  12456. }
  12457. vlen = strlen(tp->fw_ver);
  12458. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12459. }
  12460. }
  12461. static void tg3_read_fw_ver(struct tg3 *tp)
  12462. {
  12463. u32 val;
  12464. bool vpd_vers = false;
  12465. if (tp->fw_ver[0] != 0)
  12466. vpd_vers = true;
  12467. if (tg3_flag(tp, NO_NVRAM)) {
  12468. strcat(tp->fw_ver, "sb");
  12469. tg3_read_otp_ver(tp);
  12470. return;
  12471. }
  12472. if (tg3_nvram_read(tp, 0, &val))
  12473. return;
  12474. if (val == TG3_EEPROM_MAGIC)
  12475. tg3_read_bc_ver(tp);
  12476. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12477. tg3_read_sb_ver(tp, val);
  12478. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12479. tg3_read_hwsb_ver(tp);
  12480. if (tg3_flag(tp, ENABLE_ASF)) {
  12481. if (tg3_flag(tp, ENABLE_APE)) {
  12482. tg3_probe_ncsi(tp);
  12483. if (!vpd_vers)
  12484. tg3_read_dash_ver(tp);
  12485. } else if (!vpd_vers) {
  12486. tg3_read_mgmtfw_ver(tp);
  12487. }
  12488. }
  12489. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12490. }
  12491. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12492. {
  12493. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12494. return TG3_RX_RET_MAX_SIZE_5717;
  12495. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12496. return TG3_RX_RET_MAX_SIZE_5700;
  12497. else
  12498. return TG3_RX_RET_MAX_SIZE_5705;
  12499. }
  12500. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12501. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12502. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12503. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12504. { },
  12505. };
  12506. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12507. {
  12508. struct pci_dev *peer;
  12509. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12510. for (func = 0; func < 8; func++) {
  12511. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12512. if (peer && peer != tp->pdev)
  12513. break;
  12514. pci_dev_put(peer);
  12515. }
  12516. /* 5704 can be configured in single-port mode, set peer to
  12517. * tp->pdev in that case.
  12518. */
  12519. if (!peer) {
  12520. peer = tp->pdev;
  12521. return peer;
  12522. }
  12523. /*
  12524. * We don't need to keep the refcount elevated; there's no way
  12525. * to remove one half of this device without removing the other
  12526. */
  12527. pci_dev_put(peer);
  12528. return peer;
  12529. }
  12530. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12531. {
  12532. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12533. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  12534. u32 reg;
  12535. /* All devices that use the alternate
  12536. * ASIC REV location have a CPMU.
  12537. */
  12538. tg3_flag_set(tp, CPMU_PRESENT);
  12539. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12540. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12541. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12542. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12543. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12544. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12545. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12546. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  12547. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12548. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12549. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12550. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12551. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12552. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12553. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12554. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12555. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12556. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12557. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12558. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12559. else
  12560. reg = TG3PCI_PRODID_ASICREV;
  12561. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12562. }
  12563. /* Wrong chip ID in 5752 A0. This code can be removed later
  12564. * as A0 is not in production.
  12565. */
  12566. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  12567. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12568. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  12569. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12570. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12571. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12572. tg3_asic_rev(tp) == ASIC_REV_5720)
  12573. tg3_flag_set(tp, 5717_PLUS);
  12574. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  12575. tg3_asic_rev(tp) == ASIC_REV_57766)
  12576. tg3_flag_set(tp, 57765_CLASS);
  12577. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  12578. tg3_asic_rev(tp) == ASIC_REV_5762)
  12579. tg3_flag_set(tp, 57765_PLUS);
  12580. /* Intentionally exclude ASIC_REV_5906 */
  12581. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  12582. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12583. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12584. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12585. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  12586. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12587. tg3_flag(tp, 57765_PLUS))
  12588. tg3_flag_set(tp, 5755_PLUS);
  12589. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  12590. tg3_asic_rev(tp) == ASIC_REV_5714)
  12591. tg3_flag_set(tp, 5780_CLASS);
  12592. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  12593. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  12594. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  12595. tg3_flag(tp, 5755_PLUS) ||
  12596. tg3_flag(tp, 5780_CLASS))
  12597. tg3_flag_set(tp, 5750_PLUS);
  12598. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  12599. tg3_flag(tp, 5750_PLUS))
  12600. tg3_flag_set(tp, 5705_PLUS);
  12601. }
  12602. static bool tg3_10_100_only_device(struct tg3 *tp,
  12603. const struct pci_device_id *ent)
  12604. {
  12605. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12606. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12607. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12608. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12609. return true;
  12610. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12611. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  12612. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12613. return true;
  12614. } else {
  12615. return true;
  12616. }
  12617. }
  12618. return false;
  12619. }
  12620. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12621. {
  12622. u32 misc_ctrl_reg;
  12623. u32 pci_state_reg, grc_misc_cfg;
  12624. u32 val;
  12625. u16 pci_cmd;
  12626. int err;
  12627. /* Force memory write invalidate off. If we leave it on,
  12628. * then on 5700_BX chips we have to enable a workaround.
  12629. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12630. * to match the cacheline size. The Broadcom driver have this
  12631. * workaround but turns MWI off all the times so never uses
  12632. * it. This seems to suggest that the workaround is insufficient.
  12633. */
  12634. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12635. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12636. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12637. /* Important! -- Make sure register accesses are byteswapped
  12638. * correctly. Also, for those chips that require it, make
  12639. * sure that indirect register accesses are enabled before
  12640. * the first operation.
  12641. */
  12642. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12643. &misc_ctrl_reg);
  12644. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12645. MISC_HOST_CTRL_CHIPREV);
  12646. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12647. tp->misc_host_ctrl);
  12648. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12649. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12650. * we need to disable memory and use config. cycles
  12651. * only to access all registers. The 5702/03 chips
  12652. * can mistakenly decode the special cycles from the
  12653. * ICH chipsets as memory write cycles, causing corruption
  12654. * of register and memory space. Only certain ICH bridges
  12655. * will drive special cycles with non-zero data during the
  12656. * address phase which can fall within the 5703's address
  12657. * range. This is not an ICH bug as the PCI spec allows
  12658. * non-zero address during special cycles. However, only
  12659. * these ICH bridges are known to drive non-zero addresses
  12660. * during special cycles.
  12661. *
  12662. * Since special cycles do not cross PCI bridges, we only
  12663. * enable this workaround if the 5703 is on the secondary
  12664. * bus of these ICH bridges.
  12665. */
  12666. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  12667. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  12668. static struct tg3_dev_id {
  12669. u32 vendor;
  12670. u32 device;
  12671. u32 rev;
  12672. } ich_chipsets[] = {
  12673. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12674. PCI_ANY_ID },
  12675. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12676. PCI_ANY_ID },
  12677. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12678. 0xa },
  12679. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12680. PCI_ANY_ID },
  12681. { },
  12682. };
  12683. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12684. struct pci_dev *bridge = NULL;
  12685. while (pci_id->vendor != 0) {
  12686. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12687. bridge);
  12688. if (!bridge) {
  12689. pci_id++;
  12690. continue;
  12691. }
  12692. if (pci_id->rev != PCI_ANY_ID) {
  12693. if (bridge->revision > pci_id->rev)
  12694. continue;
  12695. }
  12696. if (bridge->subordinate &&
  12697. (bridge->subordinate->number ==
  12698. tp->pdev->bus->number)) {
  12699. tg3_flag_set(tp, ICH_WORKAROUND);
  12700. pci_dev_put(bridge);
  12701. break;
  12702. }
  12703. }
  12704. }
  12705. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  12706. static struct tg3_dev_id {
  12707. u32 vendor;
  12708. u32 device;
  12709. } bridge_chipsets[] = {
  12710. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12711. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12712. { },
  12713. };
  12714. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12715. struct pci_dev *bridge = NULL;
  12716. while (pci_id->vendor != 0) {
  12717. bridge = pci_get_device(pci_id->vendor,
  12718. pci_id->device,
  12719. bridge);
  12720. if (!bridge) {
  12721. pci_id++;
  12722. continue;
  12723. }
  12724. if (bridge->subordinate &&
  12725. (bridge->subordinate->number <=
  12726. tp->pdev->bus->number) &&
  12727. (bridge->subordinate->busn_res.end >=
  12728. tp->pdev->bus->number)) {
  12729. tg3_flag_set(tp, 5701_DMA_BUG);
  12730. pci_dev_put(bridge);
  12731. break;
  12732. }
  12733. }
  12734. }
  12735. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12736. * DMA addresses > 40-bit. This bridge may have other additional
  12737. * 57xx devices behind it in some 4-port NIC designs for example.
  12738. * Any tg3 device found behind the bridge will also need the 40-bit
  12739. * DMA workaround.
  12740. */
  12741. if (tg3_flag(tp, 5780_CLASS)) {
  12742. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12743. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12744. } else {
  12745. struct pci_dev *bridge = NULL;
  12746. do {
  12747. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12748. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12749. bridge);
  12750. if (bridge && bridge->subordinate &&
  12751. (bridge->subordinate->number <=
  12752. tp->pdev->bus->number) &&
  12753. (bridge->subordinate->busn_res.end >=
  12754. tp->pdev->bus->number)) {
  12755. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12756. pci_dev_put(bridge);
  12757. break;
  12758. }
  12759. } while (bridge);
  12760. }
  12761. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  12762. tg3_asic_rev(tp) == ASIC_REV_5714)
  12763. tp->pdev_peer = tg3_find_peer(tp);
  12764. /* Determine TSO capabilities */
  12765. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  12766. ; /* Do nothing. HW bug. */
  12767. else if (tg3_flag(tp, 57765_PLUS))
  12768. tg3_flag_set(tp, HW_TSO_3);
  12769. else if (tg3_flag(tp, 5755_PLUS) ||
  12770. tg3_asic_rev(tp) == ASIC_REV_5906)
  12771. tg3_flag_set(tp, HW_TSO_2);
  12772. else if (tg3_flag(tp, 5750_PLUS)) {
  12773. tg3_flag_set(tp, HW_TSO_1);
  12774. tg3_flag_set(tp, TSO_BUG);
  12775. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  12776. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  12777. tg3_flag_clear(tp, TSO_BUG);
  12778. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12779. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12780. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  12781. tg3_flag_set(tp, FW_TSO);
  12782. tg3_flag_set(tp, TSO_BUG);
  12783. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  12784. tp->fw_needed = FIRMWARE_TG3TSO5;
  12785. else
  12786. tp->fw_needed = FIRMWARE_TG3TSO;
  12787. }
  12788. /* Selectively allow TSO based on operating conditions */
  12789. if (tg3_flag(tp, HW_TSO_1) ||
  12790. tg3_flag(tp, HW_TSO_2) ||
  12791. tg3_flag(tp, HW_TSO_3) ||
  12792. tg3_flag(tp, FW_TSO)) {
  12793. /* For firmware TSO, assume ASF is disabled.
  12794. * We'll disable TSO later if we discover ASF
  12795. * is enabled in tg3_get_eeprom_hw_cfg().
  12796. */
  12797. tg3_flag_set(tp, TSO_CAPABLE);
  12798. } else {
  12799. tg3_flag_clear(tp, TSO_CAPABLE);
  12800. tg3_flag_clear(tp, TSO_BUG);
  12801. tp->fw_needed = NULL;
  12802. }
  12803. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  12804. tp->fw_needed = FIRMWARE_TG3;
  12805. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  12806. tp->fw_needed = FIRMWARE_TG357766;
  12807. tp->irq_max = 1;
  12808. if (tg3_flag(tp, 5750_PLUS)) {
  12809. tg3_flag_set(tp, SUPPORT_MSI);
  12810. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  12811. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  12812. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  12813. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  12814. tp->pdev_peer == tp->pdev))
  12815. tg3_flag_clear(tp, SUPPORT_MSI);
  12816. if (tg3_flag(tp, 5755_PLUS) ||
  12817. tg3_asic_rev(tp) == ASIC_REV_5906) {
  12818. tg3_flag_set(tp, 1SHOT_MSI);
  12819. }
  12820. if (tg3_flag(tp, 57765_PLUS)) {
  12821. tg3_flag_set(tp, SUPPORT_MSIX);
  12822. tp->irq_max = TG3_IRQ_MAX_VECS;
  12823. }
  12824. }
  12825. tp->txq_max = 1;
  12826. tp->rxq_max = 1;
  12827. if (tp->irq_max > 1) {
  12828. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12829. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12830. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12831. tg3_asic_rev(tp) == ASIC_REV_5720)
  12832. tp->txq_max = tp->irq_max - 1;
  12833. }
  12834. if (tg3_flag(tp, 5755_PLUS) ||
  12835. tg3_asic_rev(tp) == ASIC_REV_5906)
  12836. tg3_flag_set(tp, SHORT_DMA_BUG);
  12837. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  12838. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12839. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12840. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12841. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12842. tg3_asic_rev(tp) == ASIC_REV_5762)
  12843. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12844. if (tg3_flag(tp, 57765_PLUS) &&
  12845. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  12846. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12847. if (!tg3_flag(tp, 5705_PLUS) ||
  12848. tg3_flag(tp, 5780_CLASS) ||
  12849. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12850. tg3_flag_set(tp, JUMBO_CAPABLE);
  12851. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12852. &pci_state_reg);
  12853. if (pci_is_pcie(tp->pdev)) {
  12854. u16 lnkctl;
  12855. tg3_flag_set(tp, PCI_EXPRESS);
  12856. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12857. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12858. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12859. tg3_flag_clear(tp, HW_TSO_2);
  12860. tg3_flag_clear(tp, TSO_CAPABLE);
  12861. }
  12862. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12863. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  12864. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  12865. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  12866. tg3_flag_set(tp, CLKREQ_BUG);
  12867. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  12868. tg3_flag_set(tp, L1PLLPD_EN);
  12869. }
  12870. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  12871. /* BCM5785 devices are effectively PCIe devices, and should
  12872. * follow PCIe codepaths, but do not have a PCIe capabilities
  12873. * section.
  12874. */
  12875. tg3_flag_set(tp, PCI_EXPRESS);
  12876. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12877. tg3_flag(tp, 5780_CLASS)) {
  12878. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12879. if (!tp->pcix_cap) {
  12880. dev_err(&tp->pdev->dev,
  12881. "Cannot find PCI-X capability, aborting\n");
  12882. return -EIO;
  12883. }
  12884. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12885. tg3_flag_set(tp, PCIX_MODE);
  12886. }
  12887. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12888. * reordering to the mailbox registers done by the host
  12889. * controller can cause major troubles. We read back from
  12890. * every mailbox register write to force the writes to be
  12891. * posted to the chip in order.
  12892. */
  12893. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12894. !tg3_flag(tp, PCI_EXPRESS))
  12895. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12896. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12897. &tp->pci_cacheline_sz);
  12898. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12899. &tp->pci_lat_timer);
  12900. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  12901. tp->pci_lat_timer < 64) {
  12902. tp->pci_lat_timer = 64;
  12903. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12904. tp->pci_lat_timer);
  12905. }
  12906. /* Important! -- It is critical that the PCI-X hw workaround
  12907. * situation is decided before the first MMIO register access.
  12908. */
  12909. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  12910. /* 5700 BX chips need to have their TX producer index
  12911. * mailboxes written twice to workaround a bug.
  12912. */
  12913. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12914. /* If we are in PCI-X mode, enable register write workaround.
  12915. *
  12916. * The workaround is to use indirect register accesses
  12917. * for all chip writes not to mailbox registers.
  12918. */
  12919. if (tg3_flag(tp, PCIX_MODE)) {
  12920. u32 pm_reg;
  12921. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12922. /* The chip can have it's power management PCI config
  12923. * space registers clobbered due to this bug.
  12924. * So explicitly force the chip into D0 here.
  12925. */
  12926. pci_read_config_dword(tp->pdev,
  12927. tp->pm_cap + PCI_PM_CTRL,
  12928. &pm_reg);
  12929. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12930. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12931. pci_write_config_dword(tp->pdev,
  12932. tp->pm_cap + PCI_PM_CTRL,
  12933. pm_reg);
  12934. /* Also, force SERR#/PERR# in PCI command. */
  12935. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12936. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12937. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12938. }
  12939. }
  12940. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12941. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12942. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12943. tg3_flag_set(tp, PCI_32BIT);
  12944. /* Chip-specific fixup from Broadcom driver */
  12945. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  12946. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12947. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12948. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12949. }
  12950. /* Default fast path register access methods */
  12951. tp->read32 = tg3_read32;
  12952. tp->write32 = tg3_write32;
  12953. tp->read32_mbox = tg3_read32;
  12954. tp->write32_mbox = tg3_write32;
  12955. tp->write32_tx_mbox = tg3_write32;
  12956. tp->write32_rx_mbox = tg3_write32;
  12957. /* Various workaround register access methods */
  12958. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12959. tp->write32 = tg3_write_indirect_reg32;
  12960. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  12961. (tg3_flag(tp, PCI_EXPRESS) &&
  12962. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  12963. /*
  12964. * Back to back register writes can cause problems on these
  12965. * chips, the workaround is to read back all reg writes
  12966. * except those to mailbox regs.
  12967. *
  12968. * See tg3_write_indirect_reg32().
  12969. */
  12970. tp->write32 = tg3_write_flush_reg32;
  12971. }
  12972. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12973. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12974. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12975. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12976. }
  12977. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12978. tp->read32 = tg3_read_indirect_reg32;
  12979. tp->write32 = tg3_write_indirect_reg32;
  12980. tp->read32_mbox = tg3_read_indirect_mbox;
  12981. tp->write32_mbox = tg3_write_indirect_mbox;
  12982. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12983. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12984. iounmap(tp->regs);
  12985. tp->regs = NULL;
  12986. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12987. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12988. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12989. }
  12990. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12991. tp->read32_mbox = tg3_read32_mbox_5906;
  12992. tp->write32_mbox = tg3_write32_mbox_5906;
  12993. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12994. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12995. }
  12996. if (tp->write32 == tg3_write_indirect_reg32 ||
  12997. (tg3_flag(tp, PCIX_MODE) &&
  12998. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12999. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13000. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13001. /* The memory arbiter has to be enabled in order for SRAM accesses
  13002. * to succeed. Normally on powerup the tg3 chip firmware will make
  13003. * sure it is enabled, but other entities such as system netboot
  13004. * code might disable it.
  13005. */
  13006. val = tr32(MEMARB_MODE);
  13007. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13008. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13009. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13010. tg3_flag(tp, 5780_CLASS)) {
  13011. if (tg3_flag(tp, PCIX_MODE)) {
  13012. pci_read_config_dword(tp->pdev,
  13013. tp->pcix_cap + PCI_X_STATUS,
  13014. &val);
  13015. tp->pci_fn = val & 0x7;
  13016. }
  13017. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13018. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13019. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13020. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13021. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13022. val = tr32(TG3_CPMU_STATUS);
  13023. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13024. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13025. else
  13026. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13027. TG3_CPMU_STATUS_FSHFT_5719;
  13028. }
  13029. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13030. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13031. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13032. }
  13033. /* Get eeprom hw config before calling tg3_set_power_state().
  13034. * In particular, the TG3_FLAG_IS_NIC flag must be
  13035. * determined before calling tg3_set_power_state() so that
  13036. * we know whether or not to switch out of Vaux power.
  13037. * When the flag is set, it means that GPIO1 is used for eeprom
  13038. * write protect and also implies that it is a LOM where GPIOs
  13039. * are not used to switch power.
  13040. */
  13041. tg3_get_eeprom_hw_cfg(tp);
  13042. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13043. tg3_flag_clear(tp, TSO_CAPABLE);
  13044. tg3_flag_clear(tp, TSO_BUG);
  13045. tp->fw_needed = NULL;
  13046. }
  13047. if (tg3_flag(tp, ENABLE_APE)) {
  13048. /* Allow reads and writes to the
  13049. * APE register and memory space.
  13050. */
  13051. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13052. PCISTATE_ALLOW_APE_SHMEM_WR |
  13053. PCISTATE_ALLOW_APE_PSPACE_WR;
  13054. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13055. pci_state_reg);
  13056. tg3_ape_lock_init(tp);
  13057. }
  13058. /* Set up tp->grc_local_ctrl before calling
  13059. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13060. * will bring 5700's external PHY out of reset.
  13061. * It is also used as eeprom write protect on LOMs.
  13062. */
  13063. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13064. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13065. tg3_flag(tp, EEPROM_WRITE_PROT))
  13066. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13067. GRC_LCLCTRL_GPIO_OUTPUT1);
  13068. /* Unused GPIO3 must be driven as output on 5752 because there
  13069. * are no pull-up resistors on unused GPIO pins.
  13070. */
  13071. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13072. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13073. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13074. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13075. tg3_flag(tp, 57765_CLASS))
  13076. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13077. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13078. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13079. /* Turn off the debug UART. */
  13080. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13081. if (tg3_flag(tp, IS_NIC))
  13082. /* Keep VMain power. */
  13083. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13084. GRC_LCLCTRL_GPIO_OUTPUT0;
  13085. }
  13086. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13087. tp->grc_local_ctrl |=
  13088. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13089. /* Switch out of Vaux if it is a NIC */
  13090. tg3_pwrsrc_switch_to_vmain(tp);
  13091. /* Derive initial jumbo mode from MTU assigned in
  13092. * ether_setup() via the alloc_etherdev() call
  13093. */
  13094. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13095. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13096. /* Determine WakeOnLan speed to use. */
  13097. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13098. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13099. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13100. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13101. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13102. } else {
  13103. tg3_flag_set(tp, WOL_SPEED_100MB);
  13104. }
  13105. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13106. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13107. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13108. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13109. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13110. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13111. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13112. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13113. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13114. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13115. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13116. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13117. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13118. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13119. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13120. if (tg3_flag(tp, 5705_PLUS) &&
  13121. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13122. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13123. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13124. !tg3_flag(tp, 57765_PLUS)) {
  13125. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13126. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13127. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13128. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13129. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13130. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13131. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13132. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13133. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13134. } else
  13135. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13136. }
  13137. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13138. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13139. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13140. if (tp->phy_otp == 0)
  13141. tp->phy_otp = TG3_OTP_DEFAULT;
  13142. }
  13143. if (tg3_flag(tp, CPMU_PRESENT))
  13144. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13145. else
  13146. tp->mi_mode = MAC_MI_MODE_BASE;
  13147. tp->coalesce_mode = 0;
  13148. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13149. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13150. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13151. /* Set these bits to enable statistics workaround. */
  13152. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13153. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13154. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13155. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13156. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13157. }
  13158. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13159. tg3_asic_rev(tp) == ASIC_REV_57780)
  13160. tg3_flag_set(tp, USE_PHYLIB);
  13161. err = tg3_mdio_init(tp);
  13162. if (err)
  13163. return err;
  13164. /* Initialize data/descriptor byte/word swapping. */
  13165. val = tr32(GRC_MODE);
  13166. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13167. tg3_asic_rev(tp) == ASIC_REV_5762)
  13168. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13169. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13170. GRC_MODE_B2HRX_ENABLE |
  13171. GRC_MODE_HTX2B_ENABLE |
  13172. GRC_MODE_HOST_STACKUP);
  13173. else
  13174. val &= GRC_MODE_HOST_STACKUP;
  13175. tw32(GRC_MODE, val | tp->grc_mode);
  13176. tg3_switch_clocks(tp);
  13177. /* Clear this out for sanity. */
  13178. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13179. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13180. &pci_state_reg);
  13181. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13182. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13183. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13184. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13185. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13186. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13187. void __iomem *sram_base;
  13188. /* Write some dummy words into the SRAM status block
  13189. * area, see if it reads back correctly. If the return
  13190. * value is bad, force enable the PCIX workaround.
  13191. */
  13192. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13193. writel(0x00000000, sram_base);
  13194. writel(0x00000000, sram_base + 4);
  13195. writel(0xffffffff, sram_base + 4);
  13196. if (readl(sram_base) != 0x00000000)
  13197. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13198. }
  13199. }
  13200. udelay(50);
  13201. tg3_nvram_init(tp);
  13202. /* If the device has an NVRAM, no need to load patch firmware */
  13203. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13204. !tg3_flag(tp, NO_NVRAM))
  13205. tp->fw_needed = NULL;
  13206. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13207. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13208. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13209. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13210. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13211. tg3_flag_set(tp, IS_5788);
  13212. if (!tg3_flag(tp, IS_5788) &&
  13213. tg3_asic_rev(tp) != ASIC_REV_5700)
  13214. tg3_flag_set(tp, TAGGED_STATUS);
  13215. if (tg3_flag(tp, TAGGED_STATUS)) {
  13216. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13217. HOSTCC_MODE_CLRTICK_TXBD);
  13218. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13219. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13220. tp->misc_host_ctrl);
  13221. }
  13222. /* Preserve the APE MAC_MODE bits */
  13223. if (tg3_flag(tp, ENABLE_APE))
  13224. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13225. else
  13226. tp->mac_mode = 0;
  13227. if (tg3_10_100_only_device(tp, ent))
  13228. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13229. err = tg3_phy_probe(tp);
  13230. if (err) {
  13231. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13232. /* ... but do not return immediately ... */
  13233. tg3_mdio_fini(tp);
  13234. }
  13235. tg3_read_vpd(tp);
  13236. tg3_read_fw_ver(tp);
  13237. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13238. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13239. } else {
  13240. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13241. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13242. else
  13243. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13244. }
  13245. /* 5700 {AX,BX} chips have a broken status block link
  13246. * change bit implementation, so we must use the
  13247. * status register in those cases.
  13248. */
  13249. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13250. tg3_flag_set(tp, USE_LINKCHG_REG);
  13251. else
  13252. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13253. /* The led_ctrl is set during tg3_phy_probe, here we might
  13254. * have to force the link status polling mechanism based
  13255. * upon subsystem IDs.
  13256. */
  13257. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13258. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13259. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13260. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13261. tg3_flag_set(tp, USE_LINKCHG_REG);
  13262. }
  13263. /* For all SERDES we poll the MAC status register. */
  13264. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13265. tg3_flag_set(tp, POLL_SERDES);
  13266. else
  13267. tg3_flag_clear(tp, POLL_SERDES);
  13268. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13269. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13270. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13271. tg3_flag(tp, PCIX_MODE)) {
  13272. tp->rx_offset = NET_SKB_PAD;
  13273. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13274. tp->rx_copy_thresh = ~(u16)0;
  13275. #endif
  13276. }
  13277. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13278. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13279. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13280. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13281. /* Increment the rx prod index on the rx std ring by at most
  13282. * 8 for these chips to workaround hw errata.
  13283. */
  13284. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13285. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13286. tg3_asic_rev(tp) == ASIC_REV_5755)
  13287. tp->rx_std_max_post = 8;
  13288. if (tg3_flag(tp, ASPM_WORKAROUND))
  13289. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13290. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13291. return err;
  13292. }
  13293. #ifdef CONFIG_SPARC
  13294. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13295. {
  13296. struct net_device *dev = tp->dev;
  13297. struct pci_dev *pdev = tp->pdev;
  13298. struct device_node *dp = pci_device_to_OF_node(pdev);
  13299. const unsigned char *addr;
  13300. int len;
  13301. addr = of_get_property(dp, "local-mac-address", &len);
  13302. if (addr && len == 6) {
  13303. memcpy(dev->dev_addr, addr, 6);
  13304. return 0;
  13305. }
  13306. return -ENODEV;
  13307. }
  13308. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13309. {
  13310. struct net_device *dev = tp->dev;
  13311. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13312. return 0;
  13313. }
  13314. #endif
  13315. static int tg3_get_device_address(struct tg3 *tp)
  13316. {
  13317. struct net_device *dev = tp->dev;
  13318. u32 hi, lo, mac_offset;
  13319. int addr_ok = 0;
  13320. int err;
  13321. #ifdef CONFIG_SPARC
  13322. if (!tg3_get_macaddr_sparc(tp))
  13323. return 0;
  13324. #endif
  13325. if (tg3_flag(tp, IS_SSB_CORE)) {
  13326. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  13327. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  13328. return 0;
  13329. }
  13330. mac_offset = 0x7c;
  13331. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13332. tg3_flag(tp, 5780_CLASS)) {
  13333. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13334. mac_offset = 0xcc;
  13335. if (tg3_nvram_lock(tp))
  13336. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13337. else
  13338. tg3_nvram_unlock(tp);
  13339. } else if (tg3_flag(tp, 5717_PLUS)) {
  13340. if (tp->pci_fn & 1)
  13341. mac_offset = 0xcc;
  13342. if (tp->pci_fn > 1)
  13343. mac_offset += 0x18c;
  13344. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13345. mac_offset = 0x10;
  13346. /* First try to get it from MAC address mailbox. */
  13347. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13348. if ((hi >> 16) == 0x484b) {
  13349. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13350. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13351. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13352. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13353. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13354. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13355. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13356. /* Some old bootcode may report a 0 MAC address in SRAM */
  13357. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13358. }
  13359. if (!addr_ok) {
  13360. /* Next, try NVRAM. */
  13361. if (!tg3_flag(tp, NO_NVRAM) &&
  13362. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13363. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13364. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13365. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13366. }
  13367. /* Finally just fetch it out of the MAC control regs. */
  13368. else {
  13369. hi = tr32(MAC_ADDR_0_HIGH);
  13370. lo = tr32(MAC_ADDR_0_LOW);
  13371. dev->dev_addr[5] = lo & 0xff;
  13372. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13373. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13374. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13375. dev->dev_addr[1] = hi & 0xff;
  13376. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13377. }
  13378. }
  13379. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13380. #ifdef CONFIG_SPARC
  13381. if (!tg3_get_default_macaddr_sparc(tp))
  13382. return 0;
  13383. #endif
  13384. return -EINVAL;
  13385. }
  13386. return 0;
  13387. }
  13388. #define BOUNDARY_SINGLE_CACHELINE 1
  13389. #define BOUNDARY_MULTI_CACHELINE 2
  13390. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13391. {
  13392. int cacheline_size;
  13393. u8 byte;
  13394. int goal;
  13395. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13396. if (byte == 0)
  13397. cacheline_size = 1024;
  13398. else
  13399. cacheline_size = (int) byte * 4;
  13400. /* On 5703 and later chips, the boundary bits have no
  13401. * effect.
  13402. */
  13403. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13404. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13405. !tg3_flag(tp, PCI_EXPRESS))
  13406. goto out;
  13407. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13408. goal = BOUNDARY_MULTI_CACHELINE;
  13409. #else
  13410. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13411. goal = BOUNDARY_SINGLE_CACHELINE;
  13412. #else
  13413. goal = 0;
  13414. #endif
  13415. #endif
  13416. if (tg3_flag(tp, 57765_PLUS)) {
  13417. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13418. goto out;
  13419. }
  13420. if (!goal)
  13421. goto out;
  13422. /* PCI controllers on most RISC systems tend to disconnect
  13423. * when a device tries to burst across a cache-line boundary.
  13424. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13425. *
  13426. * Unfortunately, for PCI-E there are only limited
  13427. * write-side controls for this, and thus for reads
  13428. * we will still get the disconnects. We'll also waste
  13429. * these PCI cycles for both read and write for chips
  13430. * other than 5700 and 5701 which do not implement the
  13431. * boundary bits.
  13432. */
  13433. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13434. switch (cacheline_size) {
  13435. case 16:
  13436. case 32:
  13437. case 64:
  13438. case 128:
  13439. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13440. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13441. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13442. } else {
  13443. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13444. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13445. }
  13446. break;
  13447. case 256:
  13448. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13449. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13450. break;
  13451. default:
  13452. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13453. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13454. break;
  13455. }
  13456. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13457. switch (cacheline_size) {
  13458. case 16:
  13459. case 32:
  13460. case 64:
  13461. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13462. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13463. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13464. break;
  13465. }
  13466. /* fallthrough */
  13467. case 128:
  13468. default:
  13469. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13470. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13471. break;
  13472. }
  13473. } else {
  13474. switch (cacheline_size) {
  13475. case 16:
  13476. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13477. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13478. DMA_RWCTRL_WRITE_BNDRY_16);
  13479. break;
  13480. }
  13481. /* fallthrough */
  13482. case 32:
  13483. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13484. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13485. DMA_RWCTRL_WRITE_BNDRY_32);
  13486. break;
  13487. }
  13488. /* fallthrough */
  13489. case 64:
  13490. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13491. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13492. DMA_RWCTRL_WRITE_BNDRY_64);
  13493. break;
  13494. }
  13495. /* fallthrough */
  13496. case 128:
  13497. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13498. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13499. DMA_RWCTRL_WRITE_BNDRY_128);
  13500. break;
  13501. }
  13502. /* fallthrough */
  13503. case 256:
  13504. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13505. DMA_RWCTRL_WRITE_BNDRY_256);
  13506. break;
  13507. case 512:
  13508. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13509. DMA_RWCTRL_WRITE_BNDRY_512);
  13510. break;
  13511. case 1024:
  13512. default:
  13513. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13514. DMA_RWCTRL_WRITE_BNDRY_1024);
  13515. break;
  13516. }
  13517. }
  13518. out:
  13519. return val;
  13520. }
  13521. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13522. int size, int to_device)
  13523. {
  13524. struct tg3_internal_buffer_desc test_desc;
  13525. u32 sram_dma_descs;
  13526. int i, ret;
  13527. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13528. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13529. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13530. tw32(RDMAC_STATUS, 0);
  13531. tw32(WDMAC_STATUS, 0);
  13532. tw32(BUFMGR_MODE, 0);
  13533. tw32(FTQ_RESET, 0);
  13534. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13535. test_desc.addr_lo = buf_dma & 0xffffffff;
  13536. test_desc.nic_mbuf = 0x00002100;
  13537. test_desc.len = size;
  13538. /*
  13539. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13540. * the *second* time the tg3 driver was getting loaded after an
  13541. * initial scan.
  13542. *
  13543. * Broadcom tells me:
  13544. * ...the DMA engine is connected to the GRC block and a DMA
  13545. * reset may affect the GRC block in some unpredictable way...
  13546. * The behavior of resets to individual blocks has not been tested.
  13547. *
  13548. * Broadcom noted the GRC reset will also reset all sub-components.
  13549. */
  13550. if (to_device) {
  13551. test_desc.cqid_sqid = (13 << 8) | 2;
  13552. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13553. udelay(40);
  13554. } else {
  13555. test_desc.cqid_sqid = (16 << 8) | 7;
  13556. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13557. udelay(40);
  13558. }
  13559. test_desc.flags = 0x00000005;
  13560. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13561. u32 val;
  13562. val = *(((u32 *)&test_desc) + i);
  13563. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13564. sram_dma_descs + (i * sizeof(u32)));
  13565. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13566. }
  13567. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13568. if (to_device)
  13569. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13570. else
  13571. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13572. ret = -ENODEV;
  13573. for (i = 0; i < 40; i++) {
  13574. u32 val;
  13575. if (to_device)
  13576. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13577. else
  13578. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13579. if ((val & 0xffff) == sram_dma_descs) {
  13580. ret = 0;
  13581. break;
  13582. }
  13583. udelay(100);
  13584. }
  13585. return ret;
  13586. }
  13587. #define TEST_BUFFER_SIZE 0x2000
  13588. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13589. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13590. { },
  13591. };
  13592. static int tg3_test_dma(struct tg3 *tp)
  13593. {
  13594. dma_addr_t buf_dma;
  13595. u32 *buf, saved_dma_rwctrl;
  13596. int ret = 0;
  13597. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13598. &buf_dma, GFP_KERNEL);
  13599. if (!buf) {
  13600. ret = -ENOMEM;
  13601. goto out_nofree;
  13602. }
  13603. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13604. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13605. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13606. if (tg3_flag(tp, 57765_PLUS))
  13607. goto out;
  13608. if (tg3_flag(tp, PCI_EXPRESS)) {
  13609. /* DMA read watermark not used on PCIE */
  13610. tp->dma_rwctrl |= 0x00180000;
  13611. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13612. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13613. tg3_asic_rev(tp) == ASIC_REV_5750)
  13614. tp->dma_rwctrl |= 0x003f0000;
  13615. else
  13616. tp->dma_rwctrl |= 0x003f000f;
  13617. } else {
  13618. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13619. tg3_asic_rev(tp) == ASIC_REV_5704) {
  13620. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13621. u32 read_water = 0x7;
  13622. /* If the 5704 is behind the EPB bridge, we can
  13623. * do the less restrictive ONE_DMA workaround for
  13624. * better performance.
  13625. */
  13626. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13627. tg3_asic_rev(tp) == ASIC_REV_5704)
  13628. tp->dma_rwctrl |= 0x8000;
  13629. else if (ccval == 0x6 || ccval == 0x7)
  13630. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13631. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  13632. read_water = 4;
  13633. /* Set bit 23 to enable PCIX hw bug fix */
  13634. tp->dma_rwctrl |=
  13635. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13636. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13637. (1 << 23);
  13638. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  13639. /* 5780 always in PCIX mode */
  13640. tp->dma_rwctrl |= 0x00144000;
  13641. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  13642. /* 5714 always in PCIX mode */
  13643. tp->dma_rwctrl |= 0x00148000;
  13644. } else {
  13645. tp->dma_rwctrl |= 0x001b000f;
  13646. }
  13647. }
  13648. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  13649. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13650. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  13651. tg3_asic_rev(tp) == ASIC_REV_5704)
  13652. tp->dma_rwctrl &= 0xfffffff0;
  13653. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13654. tg3_asic_rev(tp) == ASIC_REV_5701) {
  13655. /* Remove this if it causes problems for some boards. */
  13656. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13657. /* On 5700/5701 chips, we need to set this bit.
  13658. * Otherwise the chip will issue cacheline transactions
  13659. * to streamable DMA memory with not all the byte
  13660. * enables turned on. This is an error on several
  13661. * RISC PCI controllers, in particular sparc64.
  13662. *
  13663. * On 5703/5704 chips, this bit has been reassigned
  13664. * a different meaning. In particular, it is used
  13665. * on those chips to enable a PCI-X workaround.
  13666. */
  13667. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13668. }
  13669. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13670. #if 0
  13671. /* Unneeded, already done by tg3_get_invariants. */
  13672. tg3_switch_clocks(tp);
  13673. #endif
  13674. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13675. tg3_asic_rev(tp) != ASIC_REV_5701)
  13676. goto out;
  13677. /* It is best to perform DMA test with maximum write burst size
  13678. * to expose the 5700/5701 write DMA bug.
  13679. */
  13680. saved_dma_rwctrl = tp->dma_rwctrl;
  13681. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13682. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13683. while (1) {
  13684. u32 *p = buf, i;
  13685. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13686. p[i] = i;
  13687. /* Send the buffer to the chip. */
  13688. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13689. if (ret) {
  13690. dev_err(&tp->pdev->dev,
  13691. "%s: Buffer write failed. err = %d\n",
  13692. __func__, ret);
  13693. break;
  13694. }
  13695. #if 0
  13696. /* validate data reached card RAM correctly. */
  13697. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13698. u32 val;
  13699. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13700. if (le32_to_cpu(val) != p[i]) {
  13701. dev_err(&tp->pdev->dev,
  13702. "%s: Buffer corrupted on device! "
  13703. "(%d != %d)\n", __func__, val, i);
  13704. /* ret = -ENODEV here? */
  13705. }
  13706. p[i] = 0;
  13707. }
  13708. #endif
  13709. /* Now read it back. */
  13710. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13711. if (ret) {
  13712. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13713. "err = %d\n", __func__, ret);
  13714. break;
  13715. }
  13716. /* Verify it. */
  13717. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13718. if (p[i] == i)
  13719. continue;
  13720. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13721. DMA_RWCTRL_WRITE_BNDRY_16) {
  13722. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13723. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13724. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13725. break;
  13726. } else {
  13727. dev_err(&tp->pdev->dev,
  13728. "%s: Buffer corrupted on read back! "
  13729. "(%d != %d)\n", __func__, p[i], i);
  13730. ret = -ENODEV;
  13731. goto out;
  13732. }
  13733. }
  13734. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13735. /* Success. */
  13736. ret = 0;
  13737. break;
  13738. }
  13739. }
  13740. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13741. DMA_RWCTRL_WRITE_BNDRY_16) {
  13742. /* DMA test passed without adjusting DMA boundary,
  13743. * now look for chipsets that are known to expose the
  13744. * DMA bug without failing the test.
  13745. */
  13746. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13747. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13748. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13749. } else {
  13750. /* Safe to use the calculated DMA boundary. */
  13751. tp->dma_rwctrl = saved_dma_rwctrl;
  13752. }
  13753. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13754. }
  13755. out:
  13756. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13757. out_nofree:
  13758. return ret;
  13759. }
  13760. static void tg3_init_bufmgr_config(struct tg3 *tp)
  13761. {
  13762. if (tg3_flag(tp, 57765_PLUS)) {
  13763. tp->bufmgr_config.mbuf_read_dma_low_water =
  13764. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13765. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13766. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13767. tp->bufmgr_config.mbuf_high_water =
  13768. DEFAULT_MB_HIGH_WATER_57765;
  13769. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13770. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13771. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13772. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13773. tp->bufmgr_config.mbuf_high_water_jumbo =
  13774. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13775. } else if (tg3_flag(tp, 5705_PLUS)) {
  13776. tp->bufmgr_config.mbuf_read_dma_low_water =
  13777. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13778. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13779. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13780. tp->bufmgr_config.mbuf_high_water =
  13781. DEFAULT_MB_HIGH_WATER_5705;
  13782. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13783. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13784. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13785. tp->bufmgr_config.mbuf_high_water =
  13786. DEFAULT_MB_HIGH_WATER_5906;
  13787. }
  13788. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13789. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13790. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13791. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13792. tp->bufmgr_config.mbuf_high_water_jumbo =
  13793. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13794. } else {
  13795. tp->bufmgr_config.mbuf_read_dma_low_water =
  13796. DEFAULT_MB_RDMA_LOW_WATER;
  13797. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13798. DEFAULT_MB_MACRX_LOW_WATER;
  13799. tp->bufmgr_config.mbuf_high_water =
  13800. DEFAULT_MB_HIGH_WATER;
  13801. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13802. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13803. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13804. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13805. tp->bufmgr_config.mbuf_high_water_jumbo =
  13806. DEFAULT_MB_HIGH_WATER_JUMBO;
  13807. }
  13808. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13809. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13810. }
  13811. static char *tg3_phy_string(struct tg3 *tp)
  13812. {
  13813. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13814. case TG3_PHY_ID_BCM5400: return "5400";
  13815. case TG3_PHY_ID_BCM5401: return "5401";
  13816. case TG3_PHY_ID_BCM5411: return "5411";
  13817. case TG3_PHY_ID_BCM5701: return "5701";
  13818. case TG3_PHY_ID_BCM5703: return "5703";
  13819. case TG3_PHY_ID_BCM5704: return "5704";
  13820. case TG3_PHY_ID_BCM5705: return "5705";
  13821. case TG3_PHY_ID_BCM5750: return "5750";
  13822. case TG3_PHY_ID_BCM5752: return "5752";
  13823. case TG3_PHY_ID_BCM5714: return "5714";
  13824. case TG3_PHY_ID_BCM5780: return "5780";
  13825. case TG3_PHY_ID_BCM5755: return "5755";
  13826. case TG3_PHY_ID_BCM5787: return "5787";
  13827. case TG3_PHY_ID_BCM5784: return "5784";
  13828. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13829. case TG3_PHY_ID_BCM5906: return "5906";
  13830. case TG3_PHY_ID_BCM5761: return "5761";
  13831. case TG3_PHY_ID_BCM5718C: return "5718C";
  13832. case TG3_PHY_ID_BCM5718S: return "5718S";
  13833. case TG3_PHY_ID_BCM57765: return "57765";
  13834. case TG3_PHY_ID_BCM5719C: return "5719C";
  13835. case TG3_PHY_ID_BCM5720C: return "5720C";
  13836. case TG3_PHY_ID_BCM5762: return "5762C";
  13837. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13838. case 0: return "serdes";
  13839. default: return "unknown";
  13840. }
  13841. }
  13842. static char *tg3_bus_string(struct tg3 *tp, char *str)
  13843. {
  13844. if (tg3_flag(tp, PCI_EXPRESS)) {
  13845. strcpy(str, "PCI Express");
  13846. return str;
  13847. } else if (tg3_flag(tp, PCIX_MODE)) {
  13848. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13849. strcpy(str, "PCIX:");
  13850. if ((clock_ctrl == 7) ||
  13851. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13852. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13853. strcat(str, "133MHz");
  13854. else if (clock_ctrl == 0)
  13855. strcat(str, "33MHz");
  13856. else if (clock_ctrl == 2)
  13857. strcat(str, "50MHz");
  13858. else if (clock_ctrl == 4)
  13859. strcat(str, "66MHz");
  13860. else if (clock_ctrl == 6)
  13861. strcat(str, "100MHz");
  13862. } else {
  13863. strcpy(str, "PCI:");
  13864. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13865. strcat(str, "66MHz");
  13866. else
  13867. strcat(str, "33MHz");
  13868. }
  13869. if (tg3_flag(tp, PCI_32BIT))
  13870. strcat(str, ":32-bit");
  13871. else
  13872. strcat(str, ":64-bit");
  13873. return str;
  13874. }
  13875. static void tg3_init_coal(struct tg3 *tp)
  13876. {
  13877. struct ethtool_coalesce *ec = &tp->coal;
  13878. memset(ec, 0, sizeof(*ec));
  13879. ec->cmd = ETHTOOL_GCOALESCE;
  13880. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13881. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13882. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13883. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13884. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13885. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13886. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13887. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13888. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13889. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13890. HOSTCC_MODE_CLRTICK_TXBD)) {
  13891. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13892. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13893. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13894. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13895. }
  13896. if (tg3_flag(tp, 5705_PLUS)) {
  13897. ec->rx_coalesce_usecs_irq = 0;
  13898. ec->tx_coalesce_usecs_irq = 0;
  13899. ec->stats_block_coalesce_usecs = 0;
  13900. }
  13901. }
  13902. static int tg3_init_one(struct pci_dev *pdev,
  13903. const struct pci_device_id *ent)
  13904. {
  13905. struct net_device *dev;
  13906. struct tg3 *tp;
  13907. int i, err, pm_cap;
  13908. u32 sndmbx, rcvmbx, intmbx;
  13909. char str[40];
  13910. u64 dma_mask, persist_dma_mask;
  13911. netdev_features_t features = 0;
  13912. printk_once(KERN_INFO "%s\n", version);
  13913. err = pci_enable_device(pdev);
  13914. if (err) {
  13915. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13916. return err;
  13917. }
  13918. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13919. if (err) {
  13920. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13921. goto err_out_disable_pdev;
  13922. }
  13923. pci_set_master(pdev);
  13924. /* Find power-management capability. */
  13925. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13926. if (pm_cap == 0) {
  13927. dev_err(&pdev->dev,
  13928. "Cannot find Power Management capability, aborting\n");
  13929. err = -EIO;
  13930. goto err_out_free_res;
  13931. }
  13932. err = pci_set_power_state(pdev, PCI_D0);
  13933. if (err) {
  13934. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13935. goto err_out_free_res;
  13936. }
  13937. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13938. if (!dev) {
  13939. err = -ENOMEM;
  13940. goto err_out_power_down;
  13941. }
  13942. SET_NETDEV_DEV(dev, &pdev->dev);
  13943. tp = netdev_priv(dev);
  13944. tp->pdev = pdev;
  13945. tp->dev = dev;
  13946. tp->pm_cap = pm_cap;
  13947. tp->rx_mode = TG3_DEF_RX_MODE;
  13948. tp->tx_mode = TG3_DEF_TX_MODE;
  13949. tp->irq_sync = 1;
  13950. if (tg3_debug > 0)
  13951. tp->msg_enable = tg3_debug;
  13952. else
  13953. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13954. if (pdev_is_ssb_gige_core(pdev)) {
  13955. tg3_flag_set(tp, IS_SSB_CORE);
  13956. if (ssb_gige_must_flush_posted_writes(pdev))
  13957. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  13958. if (ssb_gige_one_dma_at_once(pdev))
  13959. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  13960. if (ssb_gige_have_roboswitch(pdev))
  13961. tg3_flag_set(tp, ROBOSWITCH);
  13962. if (ssb_gige_is_rgmii(pdev))
  13963. tg3_flag_set(tp, RGMII_MODE);
  13964. }
  13965. /* The word/byte swap controls here control register access byte
  13966. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13967. * setting below.
  13968. */
  13969. tp->misc_host_ctrl =
  13970. MISC_HOST_CTRL_MASK_PCI_INT |
  13971. MISC_HOST_CTRL_WORD_SWAP |
  13972. MISC_HOST_CTRL_INDIR_ACCESS |
  13973. MISC_HOST_CTRL_PCISTATE_RW;
  13974. /* The NONFRM (non-frame) byte/word swap controls take effect
  13975. * on descriptor entries, anything which isn't packet data.
  13976. *
  13977. * The StrongARM chips on the board (one for tx, one for rx)
  13978. * are running in big-endian mode.
  13979. */
  13980. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13981. GRC_MODE_WSWAP_NONFRM_DATA);
  13982. #ifdef __BIG_ENDIAN
  13983. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13984. #endif
  13985. spin_lock_init(&tp->lock);
  13986. spin_lock_init(&tp->indirect_lock);
  13987. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13988. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13989. if (!tp->regs) {
  13990. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13991. err = -ENOMEM;
  13992. goto err_out_free_dev;
  13993. }
  13994. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13995. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13996. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13997. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13998. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13999. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14000. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14001. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14002. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14003. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14004. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14005. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  14006. tg3_flag_set(tp, ENABLE_APE);
  14007. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14008. if (!tp->aperegs) {
  14009. dev_err(&pdev->dev,
  14010. "Cannot map APE registers, aborting\n");
  14011. err = -ENOMEM;
  14012. goto err_out_iounmap;
  14013. }
  14014. }
  14015. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14016. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14017. dev->ethtool_ops = &tg3_ethtool_ops;
  14018. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14019. dev->netdev_ops = &tg3_netdev_ops;
  14020. dev->irq = pdev->irq;
  14021. err = tg3_get_invariants(tp, ent);
  14022. if (err) {
  14023. dev_err(&pdev->dev,
  14024. "Problem fetching invariants of chip, aborting\n");
  14025. goto err_out_apeunmap;
  14026. }
  14027. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14028. * device behind the EPB cannot support DMA addresses > 40-bit.
  14029. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14030. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14031. * do DMA address check in tg3_start_xmit().
  14032. */
  14033. if (tg3_flag(tp, IS_5788))
  14034. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14035. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14036. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14037. #ifdef CONFIG_HIGHMEM
  14038. dma_mask = DMA_BIT_MASK(64);
  14039. #endif
  14040. } else
  14041. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14042. /* Configure DMA attributes. */
  14043. if (dma_mask > DMA_BIT_MASK(32)) {
  14044. err = pci_set_dma_mask(pdev, dma_mask);
  14045. if (!err) {
  14046. features |= NETIF_F_HIGHDMA;
  14047. err = pci_set_consistent_dma_mask(pdev,
  14048. persist_dma_mask);
  14049. if (err < 0) {
  14050. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14051. "DMA for consistent allocations\n");
  14052. goto err_out_apeunmap;
  14053. }
  14054. }
  14055. }
  14056. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14057. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14058. if (err) {
  14059. dev_err(&pdev->dev,
  14060. "No usable DMA configuration, aborting\n");
  14061. goto err_out_apeunmap;
  14062. }
  14063. }
  14064. tg3_init_bufmgr_config(tp);
  14065. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  14066. /* 5700 B0 chips do not support checksumming correctly due
  14067. * to hardware bugs.
  14068. */
  14069. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14070. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14071. if (tg3_flag(tp, 5755_PLUS))
  14072. features |= NETIF_F_IPV6_CSUM;
  14073. }
  14074. /* TSO is on by default on chips that support hardware TSO.
  14075. * Firmware TSO on older chips gives lower performance, so it
  14076. * is off by default, but can be enabled using ethtool.
  14077. */
  14078. if ((tg3_flag(tp, HW_TSO_1) ||
  14079. tg3_flag(tp, HW_TSO_2) ||
  14080. tg3_flag(tp, HW_TSO_3)) &&
  14081. (features & NETIF_F_IP_CSUM))
  14082. features |= NETIF_F_TSO;
  14083. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14084. if (features & NETIF_F_IPV6_CSUM)
  14085. features |= NETIF_F_TSO6;
  14086. if (tg3_flag(tp, HW_TSO_3) ||
  14087. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14088. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14089. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14090. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14091. tg3_asic_rev(tp) == ASIC_REV_57780)
  14092. features |= NETIF_F_TSO_ECN;
  14093. }
  14094. dev->features |= features;
  14095. dev->vlan_features |= features;
  14096. /*
  14097. * Add loopback capability only for a subset of devices that support
  14098. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14099. * loopback for the remaining devices.
  14100. */
  14101. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14102. !tg3_flag(tp, CPMU_PRESENT))
  14103. /* Add the loopback capability */
  14104. features |= NETIF_F_LOOPBACK;
  14105. dev->hw_features |= features;
  14106. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14107. !tg3_flag(tp, TSO_CAPABLE) &&
  14108. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14109. tg3_flag_set(tp, MAX_RXPEND_64);
  14110. tp->rx_pending = 63;
  14111. }
  14112. err = tg3_get_device_address(tp);
  14113. if (err) {
  14114. dev_err(&pdev->dev,
  14115. "Could not obtain valid ethernet address, aborting\n");
  14116. goto err_out_apeunmap;
  14117. }
  14118. /*
  14119. * Reset chip in case UNDI or EFI driver did not shutdown
  14120. * DMA self test will enable WDMAC and we'll see (spurious)
  14121. * pending DMA on the PCI bus at that point.
  14122. */
  14123. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14124. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14125. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14126. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14127. }
  14128. err = tg3_test_dma(tp);
  14129. if (err) {
  14130. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14131. goto err_out_apeunmap;
  14132. }
  14133. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14134. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14135. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14136. for (i = 0; i < tp->irq_max; i++) {
  14137. struct tg3_napi *tnapi = &tp->napi[i];
  14138. tnapi->tp = tp;
  14139. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14140. tnapi->int_mbox = intmbx;
  14141. if (i <= 4)
  14142. intmbx += 0x8;
  14143. else
  14144. intmbx += 0x4;
  14145. tnapi->consmbox = rcvmbx;
  14146. tnapi->prodmbox = sndmbx;
  14147. if (i)
  14148. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14149. else
  14150. tnapi->coal_now = HOSTCC_MODE_NOW;
  14151. if (!tg3_flag(tp, SUPPORT_MSIX))
  14152. break;
  14153. /*
  14154. * If we support MSIX, we'll be using RSS. If we're using
  14155. * RSS, the first vector only handles link interrupts and the
  14156. * remaining vectors handle rx and tx interrupts. Reuse the
  14157. * mailbox values for the next iteration. The values we setup
  14158. * above are still useful for the single vectored mode.
  14159. */
  14160. if (!i)
  14161. continue;
  14162. rcvmbx += 0x8;
  14163. if (sndmbx & 0x4)
  14164. sndmbx -= 0x4;
  14165. else
  14166. sndmbx += 0xc;
  14167. }
  14168. tg3_init_coal(tp);
  14169. pci_set_drvdata(pdev, dev);
  14170. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14171. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14172. tg3_asic_rev(tp) == ASIC_REV_5762)
  14173. tg3_flag_set(tp, PTP_CAPABLE);
  14174. if (tg3_flag(tp, 5717_PLUS)) {
  14175. /* Resume a low-power mode */
  14176. tg3_frob_aux_power(tp, false);
  14177. }
  14178. tg3_timer_init(tp);
  14179. tg3_carrier_off(tp);
  14180. err = register_netdev(dev);
  14181. if (err) {
  14182. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14183. goto err_out_apeunmap;
  14184. }
  14185. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14186. tp->board_part_number,
  14187. tg3_chip_rev_id(tp),
  14188. tg3_bus_string(tp, str),
  14189. dev->dev_addr);
  14190. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  14191. struct phy_device *phydev;
  14192. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  14193. netdev_info(dev,
  14194. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  14195. phydev->drv->name, dev_name(&phydev->dev));
  14196. } else {
  14197. char *ethtype;
  14198. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14199. ethtype = "10/100Base-TX";
  14200. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14201. ethtype = "1000Base-SX";
  14202. else
  14203. ethtype = "10/100/1000Base-T";
  14204. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14205. "(WireSpeed[%d], EEE[%d])\n",
  14206. tg3_phy_string(tp), ethtype,
  14207. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14208. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14209. }
  14210. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14211. (dev->features & NETIF_F_RXCSUM) != 0,
  14212. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14213. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14214. tg3_flag(tp, ENABLE_ASF) != 0,
  14215. tg3_flag(tp, TSO_CAPABLE) != 0);
  14216. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14217. tp->dma_rwctrl,
  14218. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14219. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14220. pci_save_state(pdev);
  14221. return 0;
  14222. err_out_apeunmap:
  14223. if (tp->aperegs) {
  14224. iounmap(tp->aperegs);
  14225. tp->aperegs = NULL;
  14226. }
  14227. err_out_iounmap:
  14228. if (tp->regs) {
  14229. iounmap(tp->regs);
  14230. tp->regs = NULL;
  14231. }
  14232. err_out_free_dev:
  14233. free_netdev(dev);
  14234. err_out_power_down:
  14235. pci_set_power_state(pdev, PCI_D3hot);
  14236. err_out_free_res:
  14237. pci_release_regions(pdev);
  14238. err_out_disable_pdev:
  14239. pci_disable_device(pdev);
  14240. pci_set_drvdata(pdev, NULL);
  14241. return err;
  14242. }
  14243. static void tg3_remove_one(struct pci_dev *pdev)
  14244. {
  14245. struct net_device *dev = pci_get_drvdata(pdev);
  14246. if (dev) {
  14247. struct tg3 *tp = netdev_priv(dev);
  14248. release_firmware(tp->fw);
  14249. tg3_reset_task_cancel(tp);
  14250. if (tg3_flag(tp, USE_PHYLIB)) {
  14251. tg3_phy_fini(tp);
  14252. tg3_mdio_fini(tp);
  14253. }
  14254. unregister_netdev(dev);
  14255. if (tp->aperegs) {
  14256. iounmap(tp->aperegs);
  14257. tp->aperegs = NULL;
  14258. }
  14259. if (tp->regs) {
  14260. iounmap(tp->regs);
  14261. tp->regs = NULL;
  14262. }
  14263. free_netdev(dev);
  14264. pci_release_regions(pdev);
  14265. pci_disable_device(pdev);
  14266. pci_set_drvdata(pdev, NULL);
  14267. }
  14268. }
  14269. #ifdef CONFIG_PM_SLEEP
  14270. static int tg3_suspend(struct device *device)
  14271. {
  14272. struct pci_dev *pdev = to_pci_dev(device);
  14273. struct net_device *dev = pci_get_drvdata(pdev);
  14274. struct tg3 *tp = netdev_priv(dev);
  14275. int err;
  14276. if (!netif_running(dev))
  14277. return 0;
  14278. tg3_reset_task_cancel(tp);
  14279. tg3_phy_stop(tp);
  14280. tg3_netif_stop(tp);
  14281. tg3_timer_stop(tp);
  14282. tg3_full_lock(tp, 1);
  14283. tg3_disable_ints(tp);
  14284. tg3_full_unlock(tp);
  14285. netif_device_detach(dev);
  14286. tg3_full_lock(tp, 0);
  14287. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14288. tg3_flag_clear(tp, INIT_COMPLETE);
  14289. tg3_full_unlock(tp);
  14290. err = tg3_power_down_prepare(tp);
  14291. if (err) {
  14292. int err2;
  14293. tg3_full_lock(tp, 0);
  14294. tg3_flag_set(tp, INIT_COMPLETE);
  14295. err2 = tg3_restart_hw(tp, 1);
  14296. if (err2)
  14297. goto out;
  14298. tg3_timer_start(tp);
  14299. netif_device_attach(dev);
  14300. tg3_netif_start(tp);
  14301. out:
  14302. tg3_full_unlock(tp);
  14303. if (!err2)
  14304. tg3_phy_start(tp);
  14305. }
  14306. return err;
  14307. }
  14308. static int tg3_resume(struct device *device)
  14309. {
  14310. struct pci_dev *pdev = to_pci_dev(device);
  14311. struct net_device *dev = pci_get_drvdata(pdev);
  14312. struct tg3 *tp = netdev_priv(dev);
  14313. int err;
  14314. if (!netif_running(dev))
  14315. return 0;
  14316. netif_device_attach(dev);
  14317. tg3_full_lock(tp, 0);
  14318. tg3_flag_set(tp, INIT_COMPLETE);
  14319. err = tg3_restart_hw(tp, 1);
  14320. if (err)
  14321. goto out;
  14322. tg3_timer_start(tp);
  14323. tg3_netif_start(tp);
  14324. out:
  14325. tg3_full_unlock(tp);
  14326. if (!err)
  14327. tg3_phy_start(tp);
  14328. return err;
  14329. }
  14330. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14331. #define TG3_PM_OPS (&tg3_pm_ops)
  14332. #else
  14333. #define TG3_PM_OPS NULL
  14334. #endif /* CONFIG_PM_SLEEP */
  14335. /**
  14336. * tg3_io_error_detected - called when PCI error is detected
  14337. * @pdev: Pointer to PCI device
  14338. * @state: The current pci connection state
  14339. *
  14340. * This function is called after a PCI bus error affecting
  14341. * this device has been detected.
  14342. */
  14343. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14344. pci_channel_state_t state)
  14345. {
  14346. struct net_device *netdev = pci_get_drvdata(pdev);
  14347. struct tg3 *tp = netdev_priv(netdev);
  14348. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14349. netdev_info(netdev, "PCI I/O error detected\n");
  14350. rtnl_lock();
  14351. if (!netif_running(netdev))
  14352. goto done;
  14353. tg3_phy_stop(tp);
  14354. tg3_netif_stop(tp);
  14355. tg3_timer_stop(tp);
  14356. /* Want to make sure that the reset task doesn't run */
  14357. tg3_reset_task_cancel(tp);
  14358. netif_device_detach(netdev);
  14359. /* Clean up software state, even if MMIO is blocked */
  14360. tg3_full_lock(tp, 0);
  14361. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14362. tg3_full_unlock(tp);
  14363. done:
  14364. if (state == pci_channel_io_perm_failure)
  14365. err = PCI_ERS_RESULT_DISCONNECT;
  14366. else
  14367. pci_disable_device(pdev);
  14368. rtnl_unlock();
  14369. return err;
  14370. }
  14371. /**
  14372. * tg3_io_slot_reset - called after the pci bus has been reset.
  14373. * @pdev: Pointer to PCI device
  14374. *
  14375. * Restart the card from scratch, as if from a cold-boot.
  14376. * At this point, the card has exprienced a hard reset,
  14377. * followed by fixups by BIOS, and has its config space
  14378. * set up identically to what it was at cold boot.
  14379. */
  14380. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14381. {
  14382. struct net_device *netdev = pci_get_drvdata(pdev);
  14383. struct tg3 *tp = netdev_priv(netdev);
  14384. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14385. int err;
  14386. rtnl_lock();
  14387. if (pci_enable_device(pdev)) {
  14388. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14389. goto done;
  14390. }
  14391. pci_set_master(pdev);
  14392. pci_restore_state(pdev);
  14393. pci_save_state(pdev);
  14394. if (!netif_running(netdev)) {
  14395. rc = PCI_ERS_RESULT_RECOVERED;
  14396. goto done;
  14397. }
  14398. err = tg3_power_up(tp);
  14399. if (err)
  14400. goto done;
  14401. rc = PCI_ERS_RESULT_RECOVERED;
  14402. done:
  14403. rtnl_unlock();
  14404. return rc;
  14405. }
  14406. /**
  14407. * tg3_io_resume - called when traffic can start flowing again.
  14408. * @pdev: Pointer to PCI device
  14409. *
  14410. * This callback is called when the error recovery driver tells
  14411. * us that its OK to resume normal operation.
  14412. */
  14413. static void tg3_io_resume(struct pci_dev *pdev)
  14414. {
  14415. struct net_device *netdev = pci_get_drvdata(pdev);
  14416. struct tg3 *tp = netdev_priv(netdev);
  14417. int err;
  14418. rtnl_lock();
  14419. if (!netif_running(netdev))
  14420. goto done;
  14421. tg3_full_lock(tp, 0);
  14422. tg3_flag_set(tp, INIT_COMPLETE);
  14423. err = tg3_restart_hw(tp, 1);
  14424. if (err) {
  14425. tg3_full_unlock(tp);
  14426. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14427. goto done;
  14428. }
  14429. netif_device_attach(netdev);
  14430. tg3_timer_start(tp);
  14431. tg3_netif_start(tp);
  14432. tg3_full_unlock(tp);
  14433. tg3_phy_start(tp);
  14434. done:
  14435. rtnl_unlock();
  14436. }
  14437. static const struct pci_error_handlers tg3_err_handler = {
  14438. .error_detected = tg3_io_error_detected,
  14439. .slot_reset = tg3_io_slot_reset,
  14440. .resume = tg3_io_resume
  14441. };
  14442. static struct pci_driver tg3_driver = {
  14443. .name = DRV_MODULE_NAME,
  14444. .id_table = tg3_pci_tbl,
  14445. .probe = tg3_init_one,
  14446. .remove = tg3_remove_one,
  14447. .err_handler = &tg3_err_handler,
  14448. .driver.pm = TG3_PM_OPS,
  14449. };
  14450. static int __init tg3_init(void)
  14451. {
  14452. return pci_register_driver(&tg3_driver);
  14453. }
  14454. static void __exit tg3_cleanup(void)
  14455. {
  14456. pci_unregister_driver(&tg3_driver);
  14457. }
  14458. module_init(tg3_init);
  14459. module_exit(tg3_cleanup);