head.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /*
  2. * Low-level CPU initialisation
  3. * Based on arch/arm/kernel/head.S
  4. *
  5. * Copyright (C) 1994-2002 Russell King
  6. * Copyright (C) 2003-2012 ARM Ltd.
  7. * Authors: Catalin Marinas <catalin.marinas@arm.com>
  8. * Will Deacon <will.deacon@arm.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #include <linux/linkage.h>
  23. #include <linux/init.h>
  24. #include <asm/assembler.h>
  25. #include <asm/ptrace.h>
  26. #include <asm/asm-offsets.h>
  27. #include <asm/memory.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/pgtable-hwdef.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/page.h>
  32. /*
  33. * swapper_pg_dir is the virtual address of the initial page table. We place
  34. * the page tables 3 * PAGE_SIZE below KERNEL_RAM_VADDR. The idmap_pg_dir has
  35. * 2 pages and is placed below swapper_pg_dir.
  36. */
  37. #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
  38. #if (KERNEL_RAM_VADDR & 0xfffff) != 0x80000
  39. #error KERNEL_RAM_VADDR must start at 0xXXX80000
  40. #endif
  41. #define SWAPPER_DIR_SIZE (3 * PAGE_SIZE)
  42. #define IDMAP_DIR_SIZE (2 * PAGE_SIZE)
  43. .globl swapper_pg_dir
  44. .equ swapper_pg_dir, KERNEL_RAM_VADDR - SWAPPER_DIR_SIZE
  45. .globl idmap_pg_dir
  46. .equ idmap_pg_dir, swapper_pg_dir - IDMAP_DIR_SIZE
  47. .macro pgtbl, ttb0, ttb1, phys
  48. add \ttb1, \phys, #TEXT_OFFSET - SWAPPER_DIR_SIZE
  49. sub \ttb0, \ttb1, #IDMAP_DIR_SIZE
  50. .endm
  51. #ifdef CONFIG_ARM64_64K_PAGES
  52. #define BLOCK_SHIFT PAGE_SHIFT
  53. #define BLOCK_SIZE PAGE_SIZE
  54. #else
  55. #define BLOCK_SHIFT SECTION_SHIFT
  56. #define BLOCK_SIZE SECTION_SIZE
  57. #endif
  58. #define KERNEL_START KERNEL_RAM_VADDR
  59. #define KERNEL_END _end
  60. /*
  61. * Initial memory map attributes.
  62. */
  63. #ifndef CONFIG_SMP
  64. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF
  65. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF
  66. #else
  67. #define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
  68. #define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
  69. #endif
  70. #ifdef CONFIG_ARM64_64K_PAGES
  71. #define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
  72. #define IO_MMUFLAGS PTE_ATTRINDX(MT_DEVICE_nGnRE) | PTE_XN | PTE_FLAGS
  73. #else
  74. #define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
  75. #define IO_MMUFLAGS PMD_ATTRINDX(MT_DEVICE_nGnRE) | PMD_SECT_XN | PMD_FLAGS
  76. #endif
  77. /*
  78. * Kernel startup entry point.
  79. * ---------------------------
  80. *
  81. * The requirements are:
  82. * MMU = off, D-cache = off, I-cache = on or off,
  83. * x0 = physical address to the FDT blob.
  84. *
  85. * This code is mostly position independent so you call this at
  86. * __pa(PAGE_OFFSET + TEXT_OFFSET).
  87. *
  88. * Note that the callee-saved registers are used for storing variables
  89. * that are useful before the MMU is enabled. The allocations are described
  90. * in the entry routines.
  91. */
  92. __HEAD
  93. /*
  94. * DO NOT MODIFY. Image header expected by Linux boot-loaders.
  95. */
  96. b stext // branch to kernel start, magic
  97. .long 0 // reserved
  98. .quad TEXT_OFFSET // Image load offset from start of RAM
  99. .quad 0 // reserved
  100. .quad 0 // reserved
  101. ENTRY(stext)
  102. mov x21, x0 // x21=FDT
  103. bl el2_setup // Drop to EL1
  104. mrs x22, midr_el1 // x22=cpuid
  105. mov x0, x22
  106. bl lookup_processor_type
  107. mov x23, x0 // x23=current cpu_table
  108. cbz x23, __error_p // invalid processor (x23=0)?
  109. bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
  110. bl __vet_fdt
  111. bl __create_page_tables // x25=TTBR0, x26=TTBR1
  112. /*
  113. * The following calls CPU specific code in a position independent
  114. * manner. See arch/arm64/mm/proc.S for details. x23 = base of
  115. * cpu_info structure selected by lookup_processor_type above.
  116. * On return, the CPU will be ready for the MMU to be turned on and
  117. * the TCR will have been set.
  118. */
  119. ldr x27, __switch_data // address to jump to after
  120. // MMU has been enabled
  121. adr lr, __enable_mmu // return (PIC) address
  122. ldr x12, [x23, #CPU_INFO_SETUP]
  123. add x12, x12, x28 // __virt_to_phys
  124. br x12 // initialise processor
  125. ENDPROC(stext)
  126. /*
  127. * If we're fortunate enough to boot at EL2, ensure that the world is
  128. * sane before dropping to EL1.
  129. */
  130. ENTRY(el2_setup)
  131. mrs x0, CurrentEL
  132. cmp x0, #PSR_MODE_EL2t
  133. ccmp x0, #PSR_MODE_EL2h, #0x4, ne
  134. b.eq 1f
  135. ret
  136. /* Hyp configuration. */
  137. 1: mov x0, #(1 << 31) // 64-bit EL1
  138. msr hcr_el2, x0
  139. /* Generic timers. */
  140. mrs x0, cnthctl_el2
  141. orr x0, x0, #3 // Enable EL1 physical timers
  142. msr cnthctl_el2, x0
  143. msr cntvoff_el2, xzr // Clear virtual offset
  144. /* Populate ID registers. */
  145. mrs x0, midr_el1
  146. mrs x1, mpidr_el1
  147. msr vpidr_el2, x0
  148. msr vmpidr_el2, x1
  149. /* sctlr_el1 */
  150. mov x0, #0x0800 // Set/clear RES{1,0} bits
  151. movk x0, #0x30d0, lsl #16
  152. msr sctlr_el1, x0
  153. /* Coprocessor traps. */
  154. mov x0, #0x33ff
  155. msr cptr_el2, x0 // Disable copro. traps to EL2
  156. #ifdef CONFIG_COMPAT
  157. msr hstr_el2, xzr // Disable CP15 traps to EL2
  158. #endif
  159. /* spsr */
  160. mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
  161. PSR_MODE_EL1h)
  162. msr spsr_el2, x0
  163. msr elr_el2, lr
  164. eret
  165. ENDPROC(el2_setup)
  166. .align 3
  167. 2: .quad .
  168. .quad PAGE_OFFSET
  169. #ifdef CONFIG_SMP
  170. .pushsection .smp.pen.text, "ax"
  171. .align 3
  172. 1: .quad .
  173. .quad secondary_holding_pen_release
  174. /*
  175. * This provides a "holding pen" for platforms to hold all secondary
  176. * cores are held until we're ready for them to initialise.
  177. */
  178. ENTRY(secondary_holding_pen)
  179. bl el2_setup // Drop to EL1
  180. mrs x0, mpidr_el1
  181. and x0, x0, #15 // CPU number
  182. adr x1, 1b
  183. ldp x2, x3, [x1]
  184. sub x1, x1, x2
  185. add x3, x3, x1
  186. pen: ldr x4, [x3]
  187. cmp x4, x0
  188. b.eq secondary_startup
  189. wfe
  190. b pen
  191. ENDPROC(secondary_holding_pen)
  192. .popsection
  193. ENTRY(secondary_startup)
  194. /*
  195. * Common entry point for secondary CPUs.
  196. */
  197. mrs x22, midr_el1 // x22=cpuid
  198. mov x0, x22
  199. bl lookup_processor_type
  200. mov x23, x0 // x23=current cpu_table
  201. cbz x23, __error_p // invalid processor (x23=0)?
  202. bl __calc_phys_offset // x24=phys offset
  203. pgtbl x25, x26, x24 // x25=TTBR0, x26=TTBR1
  204. ldr x12, [x23, #CPU_INFO_SETUP]
  205. add x12, x12, x28 // __virt_to_phys
  206. blr x12 // initialise processor
  207. ldr x21, =secondary_data
  208. ldr x27, =__secondary_switched // address to jump to after enabling the MMU
  209. b __enable_mmu
  210. ENDPROC(secondary_startup)
  211. ENTRY(__secondary_switched)
  212. ldr x0, [x21] // get secondary_data.stack
  213. mov sp, x0
  214. mov x29, #0
  215. b secondary_start_kernel
  216. ENDPROC(__secondary_switched)
  217. #endif /* CONFIG_SMP */
  218. /*
  219. * Setup common bits before finally enabling the MMU. Essentially this is just
  220. * loading the page table pointer and vector base registers.
  221. *
  222. * On entry to this code, x0 must contain the SCTLR_EL1 value for turning on
  223. * the MMU.
  224. */
  225. __enable_mmu:
  226. ldr x5, =vectors
  227. msr vbar_el1, x5
  228. msr ttbr0_el1, x25 // load TTBR0
  229. msr ttbr1_el1, x26 // load TTBR1
  230. isb
  231. b __turn_mmu_on
  232. ENDPROC(__enable_mmu)
  233. /*
  234. * Enable the MMU. This completely changes the structure of the visible memory
  235. * space. You will not be able to trace execution through this.
  236. *
  237. * x0 = system control register
  238. * x27 = *virtual* address to jump to upon completion
  239. *
  240. * other registers depend on the function called upon completion
  241. */
  242. .align 6
  243. __turn_mmu_on:
  244. msr sctlr_el1, x0
  245. isb
  246. br x27
  247. ENDPROC(__turn_mmu_on)
  248. /*
  249. * Calculate the start of physical memory.
  250. */
  251. __calc_phys_offset:
  252. adr x0, 1f
  253. ldp x1, x2, [x0]
  254. sub x28, x0, x1 // x28 = PHYS_OFFSET - PAGE_OFFSET
  255. add x24, x2, x28 // x24 = PHYS_OFFSET
  256. ret
  257. ENDPROC(__calc_phys_offset)
  258. .align 3
  259. 1: .quad .
  260. .quad PAGE_OFFSET
  261. /*
  262. * Macro to populate the PGD for the corresponding block entry in the next
  263. * level (tbl) for the given virtual address.
  264. *
  265. * Preserves: pgd, tbl, virt
  266. * Corrupts: tmp1, tmp2
  267. */
  268. .macro create_pgd_entry, pgd, tbl, virt, tmp1, tmp2
  269. lsr \tmp1, \virt, #PGDIR_SHIFT
  270. and \tmp1, \tmp1, #PTRS_PER_PGD - 1 // PGD index
  271. orr \tmp2, \tbl, #3 // PGD entry table type
  272. str \tmp2, [\pgd, \tmp1, lsl #3]
  273. .endm
  274. /*
  275. * Macro to populate block entries in the page table for the start..end
  276. * virtual range (inclusive).
  277. *
  278. * Preserves: tbl, flags
  279. * Corrupts: phys, start, end, pstate
  280. */
  281. .macro create_block_map, tbl, flags, phys, start, end, idmap=0
  282. lsr \phys, \phys, #BLOCK_SHIFT
  283. .if \idmap
  284. and \start, \phys, #PTRS_PER_PTE - 1 // table index
  285. .else
  286. lsr \start, \start, #BLOCK_SHIFT
  287. and \start, \start, #PTRS_PER_PTE - 1 // table index
  288. .endif
  289. orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
  290. .ifnc \start,\end
  291. lsr \end, \end, #BLOCK_SHIFT
  292. and \end, \end, #PTRS_PER_PTE - 1 // table end index
  293. .endif
  294. 9999: str \phys, [\tbl, \start, lsl #3] // store the entry
  295. .ifnc \start,\end
  296. add \start, \start, #1 // next entry
  297. add \phys, \phys, #BLOCK_SIZE // next block
  298. cmp \start, \end
  299. b.ls 9999b
  300. .endif
  301. .endm
  302. /*
  303. * Setup the initial page tables. We only setup the barest amount which is
  304. * required to get the kernel running. The following sections are required:
  305. * - identity mapping to enable the MMU (low address, TTBR0)
  306. * - first few MB of the kernel linear mapping to jump to once the MMU has
  307. * been enabled, including the FDT blob (TTBR1)
  308. */
  309. __create_page_tables:
  310. pgtbl x25, x26, x24 // idmap_pg_dir and swapper_pg_dir addresses
  311. /*
  312. * Clear the idmap and swapper page tables.
  313. */
  314. mov x0, x25
  315. add x6, x26, #SWAPPER_DIR_SIZE
  316. 1: stp xzr, xzr, [x0], #16
  317. stp xzr, xzr, [x0], #16
  318. stp xzr, xzr, [x0], #16
  319. stp xzr, xzr, [x0], #16
  320. cmp x0, x6
  321. b.lo 1b
  322. ldr x7, =MM_MMUFLAGS
  323. /*
  324. * Create the identity mapping.
  325. */
  326. add x0, x25, #PAGE_SIZE // section table address
  327. adr x3, __turn_mmu_on // virtual/physical address
  328. create_pgd_entry x25, x0, x3, x5, x6
  329. create_block_map x0, x7, x3, x5, x5, idmap=1
  330. /*
  331. * Map the kernel image (starting with PHYS_OFFSET).
  332. */
  333. add x0, x26, #PAGE_SIZE // section table address
  334. mov x5, #PAGE_OFFSET
  335. create_pgd_entry x26, x0, x5, x3, x6
  336. ldr x6, =KERNEL_END - 1
  337. mov x3, x24 // phys offset
  338. create_block_map x0, x7, x3, x5, x6
  339. /*
  340. * Map the FDT blob (maximum 2MB; must be within 512MB of
  341. * PHYS_OFFSET).
  342. */
  343. mov x3, x21 // FDT phys address
  344. and x3, x3, #~((1 << 21) - 1) // 2MB aligned
  345. mov x6, #PAGE_OFFSET
  346. sub x5, x3, x24 // subtract PHYS_OFFSET
  347. tst x5, #~((1 << 29) - 1) // within 512MB?
  348. csel x21, xzr, x21, ne // zero the FDT pointer
  349. b.ne 1f
  350. add x5, x5, x6 // __va(FDT blob)
  351. add x6, x5, #1 << 21 // 2MB for the FDT blob
  352. sub x6, x6, #1 // inclusive range
  353. create_block_map x0, x7, x3, x5, x6
  354. 1:
  355. ret
  356. ENDPROC(__create_page_tables)
  357. .ltorg
  358. .align 3
  359. .type __switch_data, %object
  360. __switch_data:
  361. .quad __mmap_switched
  362. .quad __data_loc // x4
  363. .quad _data // x5
  364. .quad __bss_start // x6
  365. .quad _end // x7
  366. .quad processor_id // x4
  367. .quad __fdt_pointer // x5
  368. .quad memstart_addr // x6
  369. .quad init_thread_union + THREAD_START_SP // sp
  370. /*
  371. * The following fragment of code is executed with the MMU on in MMU mode, and
  372. * uses absolute addresses; this is not position independent.
  373. */
  374. __mmap_switched:
  375. adr x3, __switch_data + 8
  376. ldp x4, x5, [x3], #16
  377. ldp x6, x7, [x3], #16
  378. cmp x4, x5 // Copy data segment if needed
  379. 1: ccmp x5, x6, #4, ne
  380. b.eq 2f
  381. ldr x16, [x4], #8
  382. str x16, [x5], #8
  383. b 1b
  384. 2:
  385. 1: cmp x6, x7
  386. b.hs 2f
  387. str xzr, [x6], #8 // Clear BSS
  388. b 1b
  389. 2:
  390. ldp x4, x5, [x3], #16
  391. ldr x6, [x3], #8
  392. ldr x16, [x3]
  393. mov sp, x16
  394. str x22, [x4] // Save processor ID
  395. str x21, [x5] // Save FDT pointer
  396. str x24, [x6] // Save PHYS_OFFSET
  397. mov x29, #0
  398. b start_kernel
  399. ENDPROC(__mmap_switched)
  400. /*
  401. * Exception handling. Something went wrong and we can't proceed. We ought to
  402. * tell the user, but since we don't have any guarantee that we're even
  403. * running on the right architecture, we do virtually nothing.
  404. */
  405. __error_p:
  406. ENDPROC(__error_p)
  407. __error:
  408. 1: nop
  409. b 1b
  410. ENDPROC(__error)
  411. /*
  412. * This function gets the processor ID in w0 and searches the cpu_table[] for
  413. * a match. It returns a pointer to the struct cpu_info it found. The
  414. * cpu_table[] must end with an empty (all zeros) structure.
  415. *
  416. * This routine can be called via C code and it needs to work with the MMU
  417. * both disabled and enabled (the offset is calculated automatically).
  418. */
  419. ENTRY(lookup_processor_type)
  420. adr x1, __lookup_processor_type_data
  421. ldp x2, x3, [x1]
  422. sub x1, x1, x2 // get offset between VA and PA
  423. add x3, x3, x1 // convert VA to PA
  424. 1:
  425. ldp w5, w6, [x3] // load cpu_id_val and cpu_id_mask
  426. cbz w5, 2f // end of list?
  427. and w6, w6, w0
  428. cmp w5, w6
  429. b.eq 3f
  430. add x3, x3, #CPU_INFO_SZ
  431. b 1b
  432. 2:
  433. mov x3, #0 // unknown processor
  434. 3:
  435. mov x0, x3
  436. ret
  437. ENDPROC(lookup_processor_type)
  438. .align 3
  439. .type __lookup_processor_type_data, %object
  440. __lookup_processor_type_data:
  441. .quad .
  442. .quad cpu_table
  443. .size __lookup_processor_type_data, . - __lookup_processor_type_data
  444. /*
  445. * Determine validity of the x21 FDT pointer.
  446. * The dtb must be 8-byte aligned and live in the first 512M of memory.
  447. */
  448. __vet_fdt:
  449. tst x21, #0x7
  450. b.ne 1f
  451. cmp x21, x24
  452. b.lt 1f
  453. mov x0, #(1 << 29)
  454. add x0, x0, x24
  455. cmp x21, x0
  456. b.ge 1f
  457. ret
  458. 1:
  459. mov x21, #0
  460. ret
  461. ENDPROC(__vet_fdt)