emulate.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. /* Misc flags */
  82. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  83. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  84. #define Undefined (1<<25) /* No Such Instruction */
  85. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  86. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  87. #define No64 (1<<28)
  88. /* Source 2 operand type */
  89. #define Src2None (0<<29)
  90. #define Src2CL (1<<29)
  91. #define Src2ImmByte (2<<29)
  92. #define Src2One (3<<29)
  93. #define Src2Mask (7<<29)
  94. #define X2(x...) x, x
  95. #define X3(x...) X2(x), x
  96. #define X4(x...) X2(x), X2(x)
  97. #define X5(x...) X4(x), x
  98. #define X6(x...) X4(x), X2(x)
  99. #define X7(x...) X4(x), X3(x)
  100. #define X8(x...) X4(x), X4(x)
  101. #define X16(x...) X8(x), X8(x)
  102. struct opcode {
  103. u32 flags;
  104. union {
  105. int (*execute)(struct x86_emulate_ctxt *ctxt);
  106. struct opcode *group;
  107. struct group_dual *gdual;
  108. } u;
  109. };
  110. struct group_dual {
  111. struct opcode mod012[8];
  112. struct opcode mod3[8];
  113. };
  114. /* EFLAGS bit definitions. */
  115. #define EFLG_ID (1<<21)
  116. #define EFLG_VIP (1<<20)
  117. #define EFLG_VIF (1<<19)
  118. #define EFLG_AC (1<<18)
  119. #define EFLG_VM (1<<17)
  120. #define EFLG_RF (1<<16)
  121. #define EFLG_IOPL (3<<12)
  122. #define EFLG_NT (1<<14)
  123. #define EFLG_OF (1<<11)
  124. #define EFLG_DF (1<<10)
  125. #define EFLG_IF (1<<9)
  126. #define EFLG_TF (1<<8)
  127. #define EFLG_SF (1<<7)
  128. #define EFLG_ZF (1<<6)
  129. #define EFLG_AF (1<<4)
  130. #define EFLG_PF (1<<2)
  131. #define EFLG_CF (1<<0)
  132. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  133. #define EFLG_RESERVED_ONE_MASK 2
  134. /*
  135. * Instruction emulation:
  136. * Most instructions are emulated directly via a fragment of inline assembly
  137. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  138. * any modified flags.
  139. */
  140. #if defined(CONFIG_X86_64)
  141. #define _LO32 "k" /* force 32-bit operand */
  142. #define _STK "%%rsp" /* stack pointer */
  143. #elif defined(__i386__)
  144. #define _LO32 "" /* force 32-bit operand */
  145. #define _STK "%%esp" /* stack pointer */
  146. #endif
  147. /*
  148. * These EFLAGS bits are restored from saved value during emulation, and
  149. * any changes are written back to the saved value after emulation.
  150. */
  151. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  152. /* Before executing instruction: restore necessary bits in EFLAGS. */
  153. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  154. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  155. "movl %"_sav",%"_LO32 _tmp"; " \
  156. "push %"_tmp"; " \
  157. "push %"_tmp"; " \
  158. "movl %"_msk",%"_LO32 _tmp"; " \
  159. "andl %"_LO32 _tmp",("_STK"); " \
  160. "pushf; " \
  161. "notl %"_LO32 _tmp"; " \
  162. "andl %"_LO32 _tmp",("_STK"); " \
  163. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  164. "pop %"_tmp"; " \
  165. "orl %"_LO32 _tmp",("_STK"); " \
  166. "popf; " \
  167. "pop %"_sav"; "
  168. /* After executing instruction: write-back necessary bits in EFLAGS. */
  169. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  170. /* _sav |= EFLAGS & _msk; */ \
  171. "pushf; " \
  172. "pop %"_tmp"; " \
  173. "andl %"_msk",%"_LO32 _tmp"; " \
  174. "orl %"_LO32 _tmp",%"_sav"; "
  175. #ifdef CONFIG_X86_64
  176. #define ON64(x) x
  177. #else
  178. #define ON64(x)
  179. #endif
  180. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  181. do { \
  182. __asm__ __volatile__ ( \
  183. _PRE_EFLAGS("0", "4", "2") \
  184. _op _suffix " %"_x"3,%1; " \
  185. _POST_EFLAGS("0", "4", "2") \
  186. : "=m" (_eflags), "=m" ((_dst).val), \
  187. "=&r" (_tmp) \
  188. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  189. } while (0)
  190. /* Raw emulation: instruction has two explicit operands. */
  191. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  192. do { \
  193. unsigned long _tmp; \
  194. \
  195. switch ((_dst).bytes) { \
  196. case 2: \
  197. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  198. break; \
  199. case 4: \
  200. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  201. break; \
  202. case 8: \
  203. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  204. break; \
  205. } \
  206. } while (0)
  207. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  208. do { \
  209. unsigned long _tmp; \
  210. switch ((_dst).bytes) { \
  211. case 1: \
  212. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  213. break; \
  214. default: \
  215. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  216. _wx, _wy, _lx, _ly, _qx, _qy); \
  217. break; \
  218. } \
  219. } while (0)
  220. /* Source operand is byte-sized and may be restricted to just %cl. */
  221. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  222. __emulate_2op(_op, _src, _dst, _eflags, \
  223. "b", "c", "b", "c", "b", "c", "b", "c")
  224. /* Source operand is byte, word, long or quad sized. */
  225. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  226. __emulate_2op(_op, _src, _dst, _eflags, \
  227. "b", "q", "w", "r", _LO32, "r", "", "r")
  228. /* Source operand is word, long or quad sized. */
  229. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  230. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  231. "w", "r", _LO32, "r", "", "r")
  232. /* Instruction has three operands and one operand is stored in ECX register */
  233. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  234. do { \
  235. unsigned long _tmp; \
  236. _type _clv = (_cl).val; \
  237. _type _srcv = (_src).val; \
  238. _type _dstv = (_dst).val; \
  239. \
  240. __asm__ __volatile__ ( \
  241. _PRE_EFLAGS("0", "5", "2") \
  242. _op _suffix " %4,%1 \n" \
  243. _POST_EFLAGS("0", "5", "2") \
  244. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  245. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  246. ); \
  247. \
  248. (_cl).val = (unsigned long) _clv; \
  249. (_src).val = (unsigned long) _srcv; \
  250. (_dst).val = (unsigned long) _dstv; \
  251. } while (0)
  252. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  253. do { \
  254. switch ((_dst).bytes) { \
  255. case 2: \
  256. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  257. "w", unsigned short); \
  258. break; \
  259. case 4: \
  260. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  261. "l", unsigned int); \
  262. break; \
  263. case 8: \
  264. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  265. "q", unsigned long)); \
  266. break; \
  267. } \
  268. } while (0)
  269. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  270. do { \
  271. unsigned long _tmp; \
  272. \
  273. __asm__ __volatile__ ( \
  274. _PRE_EFLAGS("0", "3", "2") \
  275. _op _suffix " %1; " \
  276. _POST_EFLAGS("0", "3", "2") \
  277. : "=m" (_eflags), "+m" ((_dst).val), \
  278. "=&r" (_tmp) \
  279. : "i" (EFLAGS_MASK)); \
  280. } while (0)
  281. /* Instruction has only one explicit operand (no source operand). */
  282. #define emulate_1op(_op, _dst, _eflags) \
  283. do { \
  284. switch ((_dst).bytes) { \
  285. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  286. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  287. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  288. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  289. } \
  290. } while (0)
  291. /* Fetch next part of the instruction being emulated. */
  292. #define insn_fetch(_type, _size, _eip) \
  293. ({ unsigned long _x; \
  294. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  295. if (rc != X86EMUL_CONTINUE) \
  296. goto done; \
  297. (_eip) += (_size); \
  298. (_type)_x; \
  299. })
  300. #define insn_fetch_arr(_arr, _size, _eip) \
  301. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  302. if (rc != X86EMUL_CONTINUE) \
  303. goto done; \
  304. (_eip) += (_size); \
  305. })
  306. static inline unsigned long ad_mask(struct decode_cache *c)
  307. {
  308. return (1UL << (c->ad_bytes << 3)) - 1;
  309. }
  310. /* Access/update address held in a register, based on addressing mode. */
  311. static inline unsigned long
  312. address_mask(struct decode_cache *c, unsigned long reg)
  313. {
  314. if (c->ad_bytes == sizeof(unsigned long))
  315. return reg;
  316. else
  317. return reg & ad_mask(c);
  318. }
  319. static inline unsigned long
  320. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  321. {
  322. return base + address_mask(c, reg);
  323. }
  324. static inline void
  325. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  326. {
  327. if (c->ad_bytes == sizeof(unsigned long))
  328. *reg += inc;
  329. else
  330. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  331. }
  332. static inline void jmp_rel(struct decode_cache *c, int rel)
  333. {
  334. register_address_increment(c, &c->eip, rel);
  335. }
  336. static void set_seg_override(struct decode_cache *c, int seg)
  337. {
  338. c->has_seg_override = true;
  339. c->seg_override = seg;
  340. }
  341. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  342. struct x86_emulate_ops *ops, int seg)
  343. {
  344. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  345. return 0;
  346. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  347. }
  348. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  349. struct x86_emulate_ops *ops,
  350. struct decode_cache *c)
  351. {
  352. if (!c->has_seg_override)
  353. return 0;
  354. return seg_base(ctxt, ops, c->seg_override);
  355. }
  356. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  357. struct x86_emulate_ops *ops)
  358. {
  359. return seg_base(ctxt, ops, VCPU_SREG_ES);
  360. }
  361. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  362. struct x86_emulate_ops *ops)
  363. {
  364. return seg_base(ctxt, ops, VCPU_SREG_SS);
  365. }
  366. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  367. u32 error, bool valid)
  368. {
  369. ctxt->exception = vec;
  370. ctxt->error_code = error;
  371. ctxt->error_code_valid = valid;
  372. ctxt->restart = false;
  373. }
  374. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  375. {
  376. emulate_exception(ctxt, GP_VECTOR, err, true);
  377. }
  378. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  379. int err)
  380. {
  381. ctxt->cr2 = addr;
  382. emulate_exception(ctxt, PF_VECTOR, err, true);
  383. }
  384. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  385. {
  386. emulate_exception(ctxt, UD_VECTOR, 0, false);
  387. }
  388. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  389. {
  390. emulate_exception(ctxt, TS_VECTOR, err, true);
  391. }
  392. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  393. struct x86_emulate_ops *ops,
  394. unsigned long eip, u8 *dest)
  395. {
  396. struct fetch_cache *fc = &ctxt->decode.fetch;
  397. int rc;
  398. int size, cur_size;
  399. if (eip == fc->end) {
  400. cur_size = fc->end - fc->start;
  401. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  402. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  403. size, ctxt->vcpu, NULL);
  404. if (rc != X86EMUL_CONTINUE)
  405. return rc;
  406. fc->end += size;
  407. }
  408. *dest = fc->data[eip - fc->start];
  409. return X86EMUL_CONTINUE;
  410. }
  411. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  412. struct x86_emulate_ops *ops,
  413. unsigned long eip, void *dest, unsigned size)
  414. {
  415. int rc;
  416. /* x86 instructions are limited to 15 bytes. */
  417. if (eip + size - ctxt->eip > 15)
  418. return X86EMUL_UNHANDLEABLE;
  419. while (size--) {
  420. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  421. if (rc != X86EMUL_CONTINUE)
  422. return rc;
  423. }
  424. return X86EMUL_CONTINUE;
  425. }
  426. /*
  427. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  428. * pointer into the block that addresses the relevant register.
  429. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  430. */
  431. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  432. int highbyte_regs)
  433. {
  434. void *p;
  435. p = &regs[modrm_reg];
  436. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  437. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  438. return p;
  439. }
  440. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  441. struct x86_emulate_ops *ops,
  442. ulong addr,
  443. u16 *size, unsigned long *address, int op_bytes)
  444. {
  445. int rc;
  446. if (op_bytes == 2)
  447. op_bytes = 3;
  448. *address = 0;
  449. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  450. if (rc != X86EMUL_CONTINUE)
  451. return rc;
  452. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  453. return rc;
  454. }
  455. static int test_cc(unsigned int condition, unsigned int flags)
  456. {
  457. int rc = 0;
  458. switch ((condition & 15) >> 1) {
  459. case 0: /* o */
  460. rc |= (flags & EFLG_OF);
  461. break;
  462. case 1: /* b/c/nae */
  463. rc |= (flags & EFLG_CF);
  464. break;
  465. case 2: /* z/e */
  466. rc |= (flags & EFLG_ZF);
  467. break;
  468. case 3: /* be/na */
  469. rc |= (flags & (EFLG_CF|EFLG_ZF));
  470. break;
  471. case 4: /* s */
  472. rc |= (flags & EFLG_SF);
  473. break;
  474. case 5: /* p/pe */
  475. rc |= (flags & EFLG_PF);
  476. break;
  477. case 7: /* le/ng */
  478. rc |= (flags & EFLG_ZF);
  479. /* fall through */
  480. case 6: /* l/nge */
  481. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  482. break;
  483. }
  484. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  485. return (!!rc ^ (condition & 1));
  486. }
  487. static void fetch_register_operand(struct operand *op)
  488. {
  489. switch (op->bytes) {
  490. case 1:
  491. op->val = *(u8 *)op->addr.reg;
  492. break;
  493. case 2:
  494. op->val = *(u16 *)op->addr.reg;
  495. break;
  496. case 4:
  497. op->val = *(u32 *)op->addr.reg;
  498. break;
  499. case 8:
  500. op->val = *(u64 *)op->addr.reg;
  501. break;
  502. }
  503. }
  504. static void decode_register_operand(struct operand *op,
  505. struct decode_cache *c,
  506. int inhibit_bytereg)
  507. {
  508. unsigned reg = c->modrm_reg;
  509. int highbyte_regs = c->rex_prefix == 0;
  510. if (!(c->d & ModRM))
  511. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  512. op->type = OP_REG;
  513. if ((c->d & ByteOp) && !inhibit_bytereg) {
  514. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  515. op->bytes = 1;
  516. } else {
  517. op->addr.reg = decode_register(reg, c->regs, 0);
  518. op->bytes = c->op_bytes;
  519. }
  520. fetch_register_operand(op);
  521. op->orig_val = op->val;
  522. }
  523. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  524. struct x86_emulate_ops *ops)
  525. {
  526. struct decode_cache *c = &ctxt->decode;
  527. u8 sib;
  528. int index_reg = 0, base_reg = 0, scale;
  529. int rc = X86EMUL_CONTINUE;
  530. if (c->rex_prefix) {
  531. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  532. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  533. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  534. }
  535. c->modrm = insn_fetch(u8, 1, c->eip);
  536. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  537. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  538. c->modrm_rm |= (c->modrm & 0x07);
  539. c->modrm_ea = 0;
  540. c->modrm_seg = VCPU_SREG_DS;
  541. if (c->modrm_mod == 3) {
  542. c->modrm_ptr = decode_register(c->modrm_rm,
  543. c->regs, c->d & ByteOp);
  544. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  545. return rc;
  546. }
  547. if (c->ad_bytes == 2) {
  548. unsigned bx = c->regs[VCPU_REGS_RBX];
  549. unsigned bp = c->regs[VCPU_REGS_RBP];
  550. unsigned si = c->regs[VCPU_REGS_RSI];
  551. unsigned di = c->regs[VCPU_REGS_RDI];
  552. /* 16-bit ModR/M decode. */
  553. switch (c->modrm_mod) {
  554. case 0:
  555. if (c->modrm_rm == 6)
  556. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  557. break;
  558. case 1:
  559. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  560. break;
  561. case 2:
  562. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  563. break;
  564. }
  565. switch (c->modrm_rm) {
  566. case 0:
  567. c->modrm_ea += bx + si;
  568. break;
  569. case 1:
  570. c->modrm_ea += bx + di;
  571. break;
  572. case 2:
  573. c->modrm_ea += bp + si;
  574. break;
  575. case 3:
  576. c->modrm_ea += bp + di;
  577. break;
  578. case 4:
  579. c->modrm_ea += si;
  580. break;
  581. case 5:
  582. c->modrm_ea += di;
  583. break;
  584. case 6:
  585. if (c->modrm_mod != 0)
  586. c->modrm_ea += bp;
  587. break;
  588. case 7:
  589. c->modrm_ea += bx;
  590. break;
  591. }
  592. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  593. (c->modrm_rm == 6 && c->modrm_mod != 0))
  594. c->modrm_seg = VCPU_SREG_SS;
  595. c->modrm_ea = (u16)c->modrm_ea;
  596. } else {
  597. /* 32/64-bit ModR/M decode. */
  598. if ((c->modrm_rm & 7) == 4) {
  599. sib = insn_fetch(u8, 1, c->eip);
  600. index_reg |= (sib >> 3) & 7;
  601. base_reg |= sib & 7;
  602. scale = sib >> 6;
  603. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  604. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  605. else
  606. c->modrm_ea += c->regs[base_reg];
  607. if (index_reg != 4)
  608. c->modrm_ea += c->regs[index_reg] << scale;
  609. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  610. if (ctxt->mode == X86EMUL_MODE_PROT64)
  611. c->rip_relative = 1;
  612. } else
  613. c->modrm_ea += c->regs[c->modrm_rm];
  614. switch (c->modrm_mod) {
  615. case 0:
  616. if (c->modrm_rm == 5)
  617. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  618. break;
  619. case 1:
  620. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  621. break;
  622. case 2:
  623. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  624. break;
  625. }
  626. }
  627. done:
  628. return rc;
  629. }
  630. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  631. struct x86_emulate_ops *ops)
  632. {
  633. struct decode_cache *c = &ctxt->decode;
  634. int rc = X86EMUL_CONTINUE;
  635. switch (c->ad_bytes) {
  636. case 2:
  637. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  638. break;
  639. case 4:
  640. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  641. break;
  642. case 8:
  643. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  644. break;
  645. }
  646. done:
  647. return rc;
  648. }
  649. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  650. struct x86_emulate_ops *ops,
  651. unsigned long addr, void *dest, unsigned size)
  652. {
  653. int rc;
  654. struct read_cache *mc = &ctxt->decode.mem_read;
  655. u32 err;
  656. while (size) {
  657. int n = min(size, 8u);
  658. size -= n;
  659. if (mc->pos < mc->end)
  660. goto read_cached;
  661. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  662. ctxt->vcpu);
  663. if (rc == X86EMUL_PROPAGATE_FAULT)
  664. emulate_pf(ctxt, addr, err);
  665. if (rc != X86EMUL_CONTINUE)
  666. return rc;
  667. mc->end += n;
  668. read_cached:
  669. memcpy(dest, mc->data + mc->pos, n);
  670. mc->pos += n;
  671. dest += n;
  672. addr += n;
  673. }
  674. return X86EMUL_CONTINUE;
  675. }
  676. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  677. struct x86_emulate_ops *ops,
  678. unsigned int size, unsigned short port,
  679. void *dest)
  680. {
  681. struct read_cache *rc = &ctxt->decode.io_read;
  682. if (rc->pos == rc->end) { /* refill pio read ahead */
  683. struct decode_cache *c = &ctxt->decode;
  684. unsigned int in_page, n;
  685. unsigned int count = c->rep_prefix ?
  686. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  687. in_page = (ctxt->eflags & EFLG_DF) ?
  688. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  689. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  690. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  691. count);
  692. if (n == 0)
  693. n = 1;
  694. rc->pos = rc->end = 0;
  695. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  696. return 0;
  697. rc->end = n * size;
  698. }
  699. memcpy(dest, rc->data + rc->pos, size);
  700. rc->pos += size;
  701. return 1;
  702. }
  703. static u32 desc_limit_scaled(struct desc_struct *desc)
  704. {
  705. u32 limit = get_desc_limit(desc);
  706. return desc->g ? (limit << 12) | 0xfff : limit;
  707. }
  708. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  709. struct x86_emulate_ops *ops,
  710. u16 selector, struct desc_ptr *dt)
  711. {
  712. if (selector & 1 << 2) {
  713. struct desc_struct desc;
  714. memset (dt, 0, sizeof *dt);
  715. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  716. return;
  717. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  718. dt->address = get_desc_base(&desc);
  719. } else
  720. ops->get_gdt(dt, ctxt->vcpu);
  721. }
  722. /* allowed just for 8 bytes segments */
  723. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  724. struct x86_emulate_ops *ops,
  725. u16 selector, struct desc_struct *desc)
  726. {
  727. struct desc_ptr dt;
  728. u16 index = selector >> 3;
  729. int ret;
  730. u32 err;
  731. ulong addr;
  732. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  733. if (dt.size < index * 8 + 7) {
  734. emulate_gp(ctxt, selector & 0xfffc);
  735. return X86EMUL_PROPAGATE_FAULT;
  736. }
  737. addr = dt.address + index * 8;
  738. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  739. if (ret == X86EMUL_PROPAGATE_FAULT)
  740. emulate_pf(ctxt, addr, err);
  741. return ret;
  742. }
  743. /* allowed just for 8 bytes segments */
  744. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  745. struct x86_emulate_ops *ops,
  746. u16 selector, struct desc_struct *desc)
  747. {
  748. struct desc_ptr dt;
  749. u16 index = selector >> 3;
  750. u32 err;
  751. ulong addr;
  752. int ret;
  753. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  754. if (dt.size < index * 8 + 7) {
  755. emulate_gp(ctxt, selector & 0xfffc);
  756. return X86EMUL_PROPAGATE_FAULT;
  757. }
  758. addr = dt.address + index * 8;
  759. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  760. if (ret == X86EMUL_PROPAGATE_FAULT)
  761. emulate_pf(ctxt, addr, err);
  762. return ret;
  763. }
  764. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  765. struct x86_emulate_ops *ops,
  766. u16 selector, int seg)
  767. {
  768. struct desc_struct seg_desc;
  769. u8 dpl, rpl, cpl;
  770. unsigned err_vec = GP_VECTOR;
  771. u32 err_code = 0;
  772. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  773. int ret;
  774. memset(&seg_desc, 0, sizeof seg_desc);
  775. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  776. || ctxt->mode == X86EMUL_MODE_REAL) {
  777. /* set real mode segment descriptor */
  778. set_desc_base(&seg_desc, selector << 4);
  779. set_desc_limit(&seg_desc, 0xffff);
  780. seg_desc.type = 3;
  781. seg_desc.p = 1;
  782. seg_desc.s = 1;
  783. goto load;
  784. }
  785. /* NULL selector is not valid for TR, CS and SS */
  786. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  787. && null_selector)
  788. goto exception;
  789. /* TR should be in GDT only */
  790. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  791. goto exception;
  792. if (null_selector) /* for NULL selector skip all following checks */
  793. goto load;
  794. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  795. if (ret != X86EMUL_CONTINUE)
  796. return ret;
  797. err_code = selector & 0xfffc;
  798. err_vec = GP_VECTOR;
  799. /* can't load system descriptor into segment selecor */
  800. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  801. goto exception;
  802. if (!seg_desc.p) {
  803. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  804. goto exception;
  805. }
  806. rpl = selector & 3;
  807. dpl = seg_desc.dpl;
  808. cpl = ops->cpl(ctxt->vcpu);
  809. switch (seg) {
  810. case VCPU_SREG_SS:
  811. /*
  812. * segment is not a writable data segment or segment
  813. * selector's RPL != CPL or segment selector's RPL != CPL
  814. */
  815. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  816. goto exception;
  817. break;
  818. case VCPU_SREG_CS:
  819. if (!(seg_desc.type & 8))
  820. goto exception;
  821. if (seg_desc.type & 4) {
  822. /* conforming */
  823. if (dpl > cpl)
  824. goto exception;
  825. } else {
  826. /* nonconforming */
  827. if (rpl > cpl || dpl != cpl)
  828. goto exception;
  829. }
  830. /* CS(RPL) <- CPL */
  831. selector = (selector & 0xfffc) | cpl;
  832. break;
  833. case VCPU_SREG_TR:
  834. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  835. goto exception;
  836. break;
  837. case VCPU_SREG_LDTR:
  838. if (seg_desc.s || seg_desc.type != 2)
  839. goto exception;
  840. break;
  841. default: /* DS, ES, FS, or GS */
  842. /*
  843. * segment is not a data or readable code segment or
  844. * ((segment is a data or nonconforming code segment)
  845. * and (both RPL and CPL > DPL))
  846. */
  847. if ((seg_desc.type & 0xa) == 0x8 ||
  848. (((seg_desc.type & 0xc) != 0xc) &&
  849. (rpl > dpl && cpl > dpl)))
  850. goto exception;
  851. break;
  852. }
  853. if (seg_desc.s) {
  854. /* mark segment as accessed */
  855. seg_desc.type |= 1;
  856. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  857. if (ret != X86EMUL_CONTINUE)
  858. return ret;
  859. }
  860. load:
  861. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  862. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  863. return X86EMUL_CONTINUE;
  864. exception:
  865. emulate_exception(ctxt, err_vec, err_code, true);
  866. return X86EMUL_PROPAGATE_FAULT;
  867. }
  868. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  869. struct x86_emulate_ops *ops)
  870. {
  871. int rc;
  872. struct decode_cache *c = &ctxt->decode;
  873. u32 err;
  874. switch (c->dst.type) {
  875. case OP_REG:
  876. /* The 4-byte case *is* correct:
  877. * in 64-bit mode we zero-extend.
  878. */
  879. switch (c->dst.bytes) {
  880. case 1:
  881. *(u8 *)c->dst.addr.reg = (u8)c->dst.val;
  882. break;
  883. case 2:
  884. *(u16 *)c->dst.addr.reg = (u16)c->dst.val;
  885. break;
  886. case 4:
  887. *c->dst.addr.reg = (u32)c->dst.val;
  888. break; /* 64b: zero-ext */
  889. case 8:
  890. *c->dst.addr.reg = c->dst.val;
  891. break;
  892. }
  893. break;
  894. case OP_MEM:
  895. if (c->lock_prefix)
  896. rc = ops->cmpxchg_emulated(
  897. c->dst.addr.mem,
  898. &c->dst.orig_val,
  899. &c->dst.val,
  900. c->dst.bytes,
  901. &err,
  902. ctxt->vcpu);
  903. else
  904. rc = ops->write_emulated(
  905. c->dst.addr.mem,
  906. &c->dst.val,
  907. c->dst.bytes,
  908. &err,
  909. ctxt->vcpu);
  910. if (rc == X86EMUL_PROPAGATE_FAULT)
  911. emulate_pf(ctxt, c->dst.addr.mem, err);
  912. if (rc != X86EMUL_CONTINUE)
  913. return rc;
  914. break;
  915. case OP_NONE:
  916. /* no writeback */
  917. break;
  918. default:
  919. break;
  920. }
  921. return X86EMUL_CONTINUE;
  922. }
  923. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  924. struct x86_emulate_ops *ops)
  925. {
  926. struct decode_cache *c = &ctxt->decode;
  927. c->dst.type = OP_MEM;
  928. c->dst.bytes = c->op_bytes;
  929. c->dst.val = c->src.val;
  930. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  931. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  932. c->regs[VCPU_REGS_RSP]);
  933. }
  934. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  935. struct x86_emulate_ops *ops,
  936. void *dest, int len)
  937. {
  938. struct decode_cache *c = &ctxt->decode;
  939. int rc;
  940. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  941. c->regs[VCPU_REGS_RSP]),
  942. dest, len);
  943. if (rc != X86EMUL_CONTINUE)
  944. return rc;
  945. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  946. return rc;
  947. }
  948. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  949. struct x86_emulate_ops *ops,
  950. void *dest, int len)
  951. {
  952. int rc;
  953. unsigned long val, change_mask;
  954. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  955. int cpl = ops->cpl(ctxt->vcpu);
  956. rc = emulate_pop(ctxt, ops, &val, len);
  957. if (rc != X86EMUL_CONTINUE)
  958. return rc;
  959. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  960. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  961. switch(ctxt->mode) {
  962. case X86EMUL_MODE_PROT64:
  963. case X86EMUL_MODE_PROT32:
  964. case X86EMUL_MODE_PROT16:
  965. if (cpl == 0)
  966. change_mask |= EFLG_IOPL;
  967. if (cpl <= iopl)
  968. change_mask |= EFLG_IF;
  969. break;
  970. case X86EMUL_MODE_VM86:
  971. if (iopl < 3) {
  972. emulate_gp(ctxt, 0);
  973. return X86EMUL_PROPAGATE_FAULT;
  974. }
  975. change_mask |= EFLG_IF;
  976. break;
  977. default: /* real mode */
  978. change_mask |= (EFLG_IOPL | EFLG_IF);
  979. break;
  980. }
  981. *(unsigned long *)dest =
  982. (ctxt->eflags & ~change_mask) | (val & change_mask);
  983. return rc;
  984. }
  985. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  986. struct x86_emulate_ops *ops, int seg)
  987. {
  988. struct decode_cache *c = &ctxt->decode;
  989. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  990. emulate_push(ctxt, ops);
  991. }
  992. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  993. struct x86_emulate_ops *ops, int seg)
  994. {
  995. struct decode_cache *c = &ctxt->decode;
  996. unsigned long selector;
  997. int rc;
  998. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  999. if (rc != X86EMUL_CONTINUE)
  1000. return rc;
  1001. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1002. return rc;
  1003. }
  1004. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1005. struct x86_emulate_ops *ops)
  1006. {
  1007. struct decode_cache *c = &ctxt->decode;
  1008. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1009. int rc = X86EMUL_CONTINUE;
  1010. int reg = VCPU_REGS_RAX;
  1011. while (reg <= VCPU_REGS_RDI) {
  1012. (reg == VCPU_REGS_RSP) ?
  1013. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1014. emulate_push(ctxt, ops);
  1015. rc = writeback(ctxt, ops);
  1016. if (rc != X86EMUL_CONTINUE)
  1017. return rc;
  1018. ++reg;
  1019. }
  1020. /* Disable writeback. */
  1021. c->dst.type = OP_NONE;
  1022. return rc;
  1023. }
  1024. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1025. struct x86_emulate_ops *ops)
  1026. {
  1027. struct decode_cache *c = &ctxt->decode;
  1028. int rc = X86EMUL_CONTINUE;
  1029. int reg = VCPU_REGS_RDI;
  1030. while (reg >= VCPU_REGS_RAX) {
  1031. if (reg == VCPU_REGS_RSP) {
  1032. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1033. c->op_bytes);
  1034. --reg;
  1035. }
  1036. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1037. if (rc != X86EMUL_CONTINUE)
  1038. break;
  1039. --reg;
  1040. }
  1041. return rc;
  1042. }
  1043. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1044. struct x86_emulate_ops *ops)
  1045. {
  1046. struct decode_cache *c = &ctxt->decode;
  1047. int rc = X86EMUL_CONTINUE;
  1048. unsigned long temp_eip = 0;
  1049. unsigned long temp_eflags = 0;
  1050. unsigned long cs = 0;
  1051. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1052. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1053. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1054. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1055. /* TODO: Add stack limit check */
  1056. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1057. if (rc != X86EMUL_CONTINUE)
  1058. return rc;
  1059. if (temp_eip & ~0xffff) {
  1060. emulate_gp(ctxt, 0);
  1061. return X86EMUL_PROPAGATE_FAULT;
  1062. }
  1063. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1064. if (rc != X86EMUL_CONTINUE)
  1065. return rc;
  1066. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1067. if (rc != X86EMUL_CONTINUE)
  1068. return rc;
  1069. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1070. if (rc != X86EMUL_CONTINUE)
  1071. return rc;
  1072. c->eip = temp_eip;
  1073. if (c->op_bytes == 4)
  1074. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1075. else if (c->op_bytes == 2) {
  1076. ctxt->eflags &= ~0xffff;
  1077. ctxt->eflags |= temp_eflags;
  1078. }
  1079. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1080. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1081. return rc;
  1082. }
  1083. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1084. struct x86_emulate_ops* ops)
  1085. {
  1086. switch(ctxt->mode) {
  1087. case X86EMUL_MODE_REAL:
  1088. return emulate_iret_real(ctxt, ops);
  1089. case X86EMUL_MODE_VM86:
  1090. case X86EMUL_MODE_PROT16:
  1091. case X86EMUL_MODE_PROT32:
  1092. case X86EMUL_MODE_PROT64:
  1093. default:
  1094. /* iret from protected mode unimplemented yet */
  1095. return X86EMUL_UNHANDLEABLE;
  1096. }
  1097. }
  1098. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1099. struct x86_emulate_ops *ops)
  1100. {
  1101. struct decode_cache *c = &ctxt->decode;
  1102. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1103. }
  1104. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1105. {
  1106. struct decode_cache *c = &ctxt->decode;
  1107. switch (c->modrm_reg) {
  1108. case 0: /* rol */
  1109. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1110. break;
  1111. case 1: /* ror */
  1112. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1113. break;
  1114. case 2: /* rcl */
  1115. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1116. break;
  1117. case 3: /* rcr */
  1118. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1119. break;
  1120. case 4: /* sal/shl */
  1121. case 6: /* sal/shl */
  1122. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1123. break;
  1124. case 5: /* shr */
  1125. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1126. break;
  1127. case 7: /* sar */
  1128. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1129. break;
  1130. }
  1131. }
  1132. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1133. struct x86_emulate_ops *ops)
  1134. {
  1135. struct decode_cache *c = &ctxt->decode;
  1136. switch (c->modrm_reg) {
  1137. case 0 ... 1: /* test */
  1138. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1139. break;
  1140. case 2: /* not */
  1141. c->dst.val = ~c->dst.val;
  1142. break;
  1143. case 3: /* neg */
  1144. emulate_1op("neg", c->dst, ctxt->eflags);
  1145. break;
  1146. default:
  1147. return 0;
  1148. }
  1149. return 1;
  1150. }
  1151. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1152. struct x86_emulate_ops *ops)
  1153. {
  1154. struct decode_cache *c = &ctxt->decode;
  1155. switch (c->modrm_reg) {
  1156. case 0: /* inc */
  1157. emulate_1op("inc", c->dst, ctxt->eflags);
  1158. break;
  1159. case 1: /* dec */
  1160. emulate_1op("dec", c->dst, ctxt->eflags);
  1161. break;
  1162. case 2: /* call near abs */ {
  1163. long int old_eip;
  1164. old_eip = c->eip;
  1165. c->eip = c->src.val;
  1166. c->src.val = old_eip;
  1167. emulate_push(ctxt, ops);
  1168. break;
  1169. }
  1170. case 4: /* jmp abs */
  1171. c->eip = c->src.val;
  1172. break;
  1173. case 6: /* push */
  1174. emulate_push(ctxt, ops);
  1175. break;
  1176. }
  1177. return X86EMUL_CONTINUE;
  1178. }
  1179. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1180. struct x86_emulate_ops *ops)
  1181. {
  1182. struct decode_cache *c = &ctxt->decode;
  1183. u64 old = c->dst.orig_val64;
  1184. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1185. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1186. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1187. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1188. ctxt->eflags &= ~EFLG_ZF;
  1189. } else {
  1190. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1191. (u32) c->regs[VCPU_REGS_RBX];
  1192. ctxt->eflags |= EFLG_ZF;
  1193. }
  1194. return X86EMUL_CONTINUE;
  1195. }
  1196. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1197. struct x86_emulate_ops *ops)
  1198. {
  1199. struct decode_cache *c = &ctxt->decode;
  1200. int rc;
  1201. unsigned long cs;
  1202. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1203. if (rc != X86EMUL_CONTINUE)
  1204. return rc;
  1205. if (c->op_bytes == 4)
  1206. c->eip = (u32)c->eip;
  1207. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1208. if (rc != X86EMUL_CONTINUE)
  1209. return rc;
  1210. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1211. return rc;
  1212. }
  1213. static inline void
  1214. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1215. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1216. struct desc_struct *ss)
  1217. {
  1218. memset(cs, 0, sizeof(struct desc_struct));
  1219. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1220. memset(ss, 0, sizeof(struct desc_struct));
  1221. cs->l = 0; /* will be adjusted later */
  1222. set_desc_base(cs, 0); /* flat segment */
  1223. cs->g = 1; /* 4kb granularity */
  1224. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1225. cs->type = 0x0b; /* Read, Execute, Accessed */
  1226. cs->s = 1;
  1227. cs->dpl = 0; /* will be adjusted later */
  1228. cs->p = 1;
  1229. cs->d = 1;
  1230. set_desc_base(ss, 0); /* flat segment */
  1231. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1232. ss->g = 1; /* 4kb granularity */
  1233. ss->s = 1;
  1234. ss->type = 0x03; /* Read/Write, Accessed */
  1235. ss->d = 1; /* 32bit stack segment */
  1236. ss->dpl = 0;
  1237. ss->p = 1;
  1238. }
  1239. static int
  1240. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1241. {
  1242. struct decode_cache *c = &ctxt->decode;
  1243. struct desc_struct cs, ss;
  1244. u64 msr_data;
  1245. u16 cs_sel, ss_sel;
  1246. /* syscall is not available in real mode */
  1247. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1248. ctxt->mode == X86EMUL_MODE_VM86) {
  1249. emulate_ud(ctxt);
  1250. return X86EMUL_PROPAGATE_FAULT;
  1251. }
  1252. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1253. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1254. msr_data >>= 32;
  1255. cs_sel = (u16)(msr_data & 0xfffc);
  1256. ss_sel = (u16)(msr_data + 8);
  1257. if (is_long_mode(ctxt->vcpu)) {
  1258. cs.d = 0;
  1259. cs.l = 1;
  1260. }
  1261. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1262. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1263. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1264. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1265. c->regs[VCPU_REGS_RCX] = c->eip;
  1266. if (is_long_mode(ctxt->vcpu)) {
  1267. #ifdef CONFIG_X86_64
  1268. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1269. ops->get_msr(ctxt->vcpu,
  1270. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1271. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1272. c->eip = msr_data;
  1273. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1274. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1275. #endif
  1276. } else {
  1277. /* legacy mode */
  1278. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1279. c->eip = (u32)msr_data;
  1280. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1281. }
  1282. return X86EMUL_CONTINUE;
  1283. }
  1284. static int
  1285. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1286. {
  1287. struct decode_cache *c = &ctxt->decode;
  1288. struct desc_struct cs, ss;
  1289. u64 msr_data;
  1290. u16 cs_sel, ss_sel;
  1291. /* inject #GP if in real mode */
  1292. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1293. emulate_gp(ctxt, 0);
  1294. return X86EMUL_PROPAGATE_FAULT;
  1295. }
  1296. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1297. * Therefore, we inject an #UD.
  1298. */
  1299. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1300. emulate_ud(ctxt);
  1301. return X86EMUL_PROPAGATE_FAULT;
  1302. }
  1303. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1304. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1305. switch (ctxt->mode) {
  1306. case X86EMUL_MODE_PROT32:
  1307. if ((msr_data & 0xfffc) == 0x0) {
  1308. emulate_gp(ctxt, 0);
  1309. return X86EMUL_PROPAGATE_FAULT;
  1310. }
  1311. break;
  1312. case X86EMUL_MODE_PROT64:
  1313. if (msr_data == 0x0) {
  1314. emulate_gp(ctxt, 0);
  1315. return X86EMUL_PROPAGATE_FAULT;
  1316. }
  1317. break;
  1318. }
  1319. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1320. cs_sel = (u16)msr_data;
  1321. cs_sel &= ~SELECTOR_RPL_MASK;
  1322. ss_sel = cs_sel + 8;
  1323. ss_sel &= ~SELECTOR_RPL_MASK;
  1324. if (ctxt->mode == X86EMUL_MODE_PROT64
  1325. || is_long_mode(ctxt->vcpu)) {
  1326. cs.d = 0;
  1327. cs.l = 1;
  1328. }
  1329. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1330. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1331. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1332. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1333. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1334. c->eip = msr_data;
  1335. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1336. c->regs[VCPU_REGS_RSP] = msr_data;
  1337. return X86EMUL_CONTINUE;
  1338. }
  1339. static int
  1340. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1341. {
  1342. struct decode_cache *c = &ctxt->decode;
  1343. struct desc_struct cs, ss;
  1344. u64 msr_data;
  1345. int usermode;
  1346. u16 cs_sel, ss_sel;
  1347. /* inject #GP if in real mode or Virtual 8086 mode */
  1348. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1349. ctxt->mode == X86EMUL_MODE_VM86) {
  1350. emulate_gp(ctxt, 0);
  1351. return X86EMUL_PROPAGATE_FAULT;
  1352. }
  1353. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1354. if ((c->rex_prefix & 0x8) != 0x0)
  1355. usermode = X86EMUL_MODE_PROT64;
  1356. else
  1357. usermode = X86EMUL_MODE_PROT32;
  1358. cs.dpl = 3;
  1359. ss.dpl = 3;
  1360. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1361. switch (usermode) {
  1362. case X86EMUL_MODE_PROT32:
  1363. cs_sel = (u16)(msr_data + 16);
  1364. if ((msr_data & 0xfffc) == 0x0) {
  1365. emulate_gp(ctxt, 0);
  1366. return X86EMUL_PROPAGATE_FAULT;
  1367. }
  1368. ss_sel = (u16)(msr_data + 24);
  1369. break;
  1370. case X86EMUL_MODE_PROT64:
  1371. cs_sel = (u16)(msr_data + 32);
  1372. if (msr_data == 0x0) {
  1373. emulate_gp(ctxt, 0);
  1374. return X86EMUL_PROPAGATE_FAULT;
  1375. }
  1376. ss_sel = cs_sel + 8;
  1377. cs.d = 0;
  1378. cs.l = 1;
  1379. break;
  1380. }
  1381. cs_sel |= SELECTOR_RPL_MASK;
  1382. ss_sel |= SELECTOR_RPL_MASK;
  1383. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1384. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1385. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1386. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1387. c->eip = c->regs[VCPU_REGS_RDX];
  1388. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1389. return X86EMUL_CONTINUE;
  1390. }
  1391. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1392. struct x86_emulate_ops *ops)
  1393. {
  1394. int iopl;
  1395. if (ctxt->mode == X86EMUL_MODE_REAL)
  1396. return false;
  1397. if (ctxt->mode == X86EMUL_MODE_VM86)
  1398. return true;
  1399. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1400. return ops->cpl(ctxt->vcpu) > iopl;
  1401. }
  1402. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1403. struct x86_emulate_ops *ops,
  1404. u16 port, u16 len)
  1405. {
  1406. struct desc_struct tr_seg;
  1407. int r;
  1408. u16 io_bitmap_ptr;
  1409. u8 perm, bit_idx = port & 0x7;
  1410. unsigned mask = (1 << len) - 1;
  1411. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1412. if (!tr_seg.p)
  1413. return false;
  1414. if (desc_limit_scaled(&tr_seg) < 103)
  1415. return false;
  1416. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1417. ctxt->vcpu, NULL);
  1418. if (r != X86EMUL_CONTINUE)
  1419. return false;
  1420. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1421. return false;
  1422. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1423. &perm, 1, ctxt->vcpu, NULL);
  1424. if (r != X86EMUL_CONTINUE)
  1425. return false;
  1426. if ((perm >> bit_idx) & mask)
  1427. return false;
  1428. return true;
  1429. }
  1430. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1431. struct x86_emulate_ops *ops,
  1432. u16 port, u16 len)
  1433. {
  1434. if (ctxt->perm_ok)
  1435. return true;
  1436. if (emulator_bad_iopl(ctxt, ops))
  1437. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1438. return false;
  1439. ctxt->perm_ok = true;
  1440. return true;
  1441. }
  1442. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1443. struct x86_emulate_ops *ops,
  1444. struct tss_segment_16 *tss)
  1445. {
  1446. struct decode_cache *c = &ctxt->decode;
  1447. tss->ip = c->eip;
  1448. tss->flag = ctxt->eflags;
  1449. tss->ax = c->regs[VCPU_REGS_RAX];
  1450. tss->cx = c->regs[VCPU_REGS_RCX];
  1451. tss->dx = c->regs[VCPU_REGS_RDX];
  1452. tss->bx = c->regs[VCPU_REGS_RBX];
  1453. tss->sp = c->regs[VCPU_REGS_RSP];
  1454. tss->bp = c->regs[VCPU_REGS_RBP];
  1455. tss->si = c->regs[VCPU_REGS_RSI];
  1456. tss->di = c->regs[VCPU_REGS_RDI];
  1457. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1458. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1459. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1460. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1461. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1462. }
  1463. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1464. struct x86_emulate_ops *ops,
  1465. struct tss_segment_16 *tss)
  1466. {
  1467. struct decode_cache *c = &ctxt->decode;
  1468. int ret;
  1469. c->eip = tss->ip;
  1470. ctxt->eflags = tss->flag | 2;
  1471. c->regs[VCPU_REGS_RAX] = tss->ax;
  1472. c->regs[VCPU_REGS_RCX] = tss->cx;
  1473. c->regs[VCPU_REGS_RDX] = tss->dx;
  1474. c->regs[VCPU_REGS_RBX] = tss->bx;
  1475. c->regs[VCPU_REGS_RSP] = tss->sp;
  1476. c->regs[VCPU_REGS_RBP] = tss->bp;
  1477. c->regs[VCPU_REGS_RSI] = tss->si;
  1478. c->regs[VCPU_REGS_RDI] = tss->di;
  1479. /*
  1480. * SDM says that segment selectors are loaded before segment
  1481. * descriptors
  1482. */
  1483. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1484. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1485. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1486. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1487. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1488. /*
  1489. * Now load segment descriptors. If fault happenes at this stage
  1490. * it is handled in a context of new task
  1491. */
  1492. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1493. if (ret != X86EMUL_CONTINUE)
  1494. return ret;
  1495. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1496. if (ret != X86EMUL_CONTINUE)
  1497. return ret;
  1498. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1499. if (ret != X86EMUL_CONTINUE)
  1500. return ret;
  1501. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1502. if (ret != X86EMUL_CONTINUE)
  1503. return ret;
  1504. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1505. if (ret != X86EMUL_CONTINUE)
  1506. return ret;
  1507. return X86EMUL_CONTINUE;
  1508. }
  1509. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1510. struct x86_emulate_ops *ops,
  1511. u16 tss_selector, u16 old_tss_sel,
  1512. ulong old_tss_base, struct desc_struct *new_desc)
  1513. {
  1514. struct tss_segment_16 tss_seg;
  1515. int ret;
  1516. u32 err, new_tss_base = get_desc_base(new_desc);
  1517. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1518. &err);
  1519. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1520. /* FIXME: need to provide precise fault address */
  1521. emulate_pf(ctxt, old_tss_base, err);
  1522. return ret;
  1523. }
  1524. save_state_to_tss16(ctxt, ops, &tss_seg);
  1525. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1526. &err);
  1527. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1528. /* FIXME: need to provide precise fault address */
  1529. emulate_pf(ctxt, old_tss_base, err);
  1530. return ret;
  1531. }
  1532. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1533. &err);
  1534. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1535. /* FIXME: need to provide precise fault address */
  1536. emulate_pf(ctxt, new_tss_base, err);
  1537. return ret;
  1538. }
  1539. if (old_tss_sel != 0xffff) {
  1540. tss_seg.prev_task_link = old_tss_sel;
  1541. ret = ops->write_std(new_tss_base,
  1542. &tss_seg.prev_task_link,
  1543. sizeof tss_seg.prev_task_link,
  1544. ctxt->vcpu, &err);
  1545. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1546. /* FIXME: need to provide precise fault address */
  1547. emulate_pf(ctxt, new_tss_base, err);
  1548. return ret;
  1549. }
  1550. }
  1551. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1552. }
  1553. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1554. struct x86_emulate_ops *ops,
  1555. struct tss_segment_32 *tss)
  1556. {
  1557. struct decode_cache *c = &ctxt->decode;
  1558. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1559. tss->eip = c->eip;
  1560. tss->eflags = ctxt->eflags;
  1561. tss->eax = c->regs[VCPU_REGS_RAX];
  1562. tss->ecx = c->regs[VCPU_REGS_RCX];
  1563. tss->edx = c->regs[VCPU_REGS_RDX];
  1564. tss->ebx = c->regs[VCPU_REGS_RBX];
  1565. tss->esp = c->regs[VCPU_REGS_RSP];
  1566. tss->ebp = c->regs[VCPU_REGS_RBP];
  1567. tss->esi = c->regs[VCPU_REGS_RSI];
  1568. tss->edi = c->regs[VCPU_REGS_RDI];
  1569. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1570. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1571. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1572. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1573. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1574. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1575. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1576. }
  1577. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1578. struct x86_emulate_ops *ops,
  1579. struct tss_segment_32 *tss)
  1580. {
  1581. struct decode_cache *c = &ctxt->decode;
  1582. int ret;
  1583. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1584. emulate_gp(ctxt, 0);
  1585. return X86EMUL_PROPAGATE_FAULT;
  1586. }
  1587. c->eip = tss->eip;
  1588. ctxt->eflags = tss->eflags | 2;
  1589. c->regs[VCPU_REGS_RAX] = tss->eax;
  1590. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1591. c->regs[VCPU_REGS_RDX] = tss->edx;
  1592. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1593. c->regs[VCPU_REGS_RSP] = tss->esp;
  1594. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1595. c->regs[VCPU_REGS_RSI] = tss->esi;
  1596. c->regs[VCPU_REGS_RDI] = tss->edi;
  1597. /*
  1598. * SDM says that segment selectors are loaded before segment
  1599. * descriptors
  1600. */
  1601. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1602. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1603. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1604. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1605. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1606. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1607. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1608. /*
  1609. * Now load segment descriptors. If fault happenes at this stage
  1610. * it is handled in a context of new task
  1611. */
  1612. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1613. if (ret != X86EMUL_CONTINUE)
  1614. return ret;
  1615. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1616. if (ret != X86EMUL_CONTINUE)
  1617. return ret;
  1618. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1619. if (ret != X86EMUL_CONTINUE)
  1620. return ret;
  1621. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1622. if (ret != X86EMUL_CONTINUE)
  1623. return ret;
  1624. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1625. if (ret != X86EMUL_CONTINUE)
  1626. return ret;
  1627. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1628. if (ret != X86EMUL_CONTINUE)
  1629. return ret;
  1630. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1631. if (ret != X86EMUL_CONTINUE)
  1632. return ret;
  1633. return X86EMUL_CONTINUE;
  1634. }
  1635. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1636. struct x86_emulate_ops *ops,
  1637. u16 tss_selector, u16 old_tss_sel,
  1638. ulong old_tss_base, struct desc_struct *new_desc)
  1639. {
  1640. struct tss_segment_32 tss_seg;
  1641. int ret;
  1642. u32 err, new_tss_base = get_desc_base(new_desc);
  1643. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1644. &err);
  1645. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1646. /* FIXME: need to provide precise fault address */
  1647. emulate_pf(ctxt, old_tss_base, err);
  1648. return ret;
  1649. }
  1650. save_state_to_tss32(ctxt, ops, &tss_seg);
  1651. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1652. &err);
  1653. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1654. /* FIXME: need to provide precise fault address */
  1655. emulate_pf(ctxt, old_tss_base, err);
  1656. return ret;
  1657. }
  1658. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1659. &err);
  1660. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1661. /* FIXME: need to provide precise fault address */
  1662. emulate_pf(ctxt, new_tss_base, err);
  1663. return ret;
  1664. }
  1665. if (old_tss_sel != 0xffff) {
  1666. tss_seg.prev_task_link = old_tss_sel;
  1667. ret = ops->write_std(new_tss_base,
  1668. &tss_seg.prev_task_link,
  1669. sizeof tss_seg.prev_task_link,
  1670. ctxt->vcpu, &err);
  1671. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1672. /* FIXME: need to provide precise fault address */
  1673. emulate_pf(ctxt, new_tss_base, err);
  1674. return ret;
  1675. }
  1676. }
  1677. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1678. }
  1679. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1680. struct x86_emulate_ops *ops,
  1681. u16 tss_selector, int reason,
  1682. bool has_error_code, u32 error_code)
  1683. {
  1684. struct desc_struct curr_tss_desc, next_tss_desc;
  1685. int ret;
  1686. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1687. ulong old_tss_base =
  1688. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1689. u32 desc_limit;
  1690. /* FIXME: old_tss_base == ~0 ? */
  1691. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1692. if (ret != X86EMUL_CONTINUE)
  1693. return ret;
  1694. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1695. if (ret != X86EMUL_CONTINUE)
  1696. return ret;
  1697. /* FIXME: check that next_tss_desc is tss */
  1698. if (reason != TASK_SWITCH_IRET) {
  1699. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1700. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1701. emulate_gp(ctxt, 0);
  1702. return X86EMUL_PROPAGATE_FAULT;
  1703. }
  1704. }
  1705. desc_limit = desc_limit_scaled(&next_tss_desc);
  1706. if (!next_tss_desc.p ||
  1707. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1708. desc_limit < 0x2b)) {
  1709. emulate_ts(ctxt, tss_selector & 0xfffc);
  1710. return X86EMUL_PROPAGATE_FAULT;
  1711. }
  1712. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1713. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1714. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1715. &curr_tss_desc);
  1716. }
  1717. if (reason == TASK_SWITCH_IRET)
  1718. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1719. /* set back link to prev task only if NT bit is set in eflags
  1720. note that old_tss_sel is not used afetr this point */
  1721. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1722. old_tss_sel = 0xffff;
  1723. if (next_tss_desc.type & 8)
  1724. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1725. old_tss_base, &next_tss_desc);
  1726. else
  1727. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1728. old_tss_base, &next_tss_desc);
  1729. if (ret != X86EMUL_CONTINUE)
  1730. return ret;
  1731. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1732. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1733. if (reason != TASK_SWITCH_IRET) {
  1734. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1735. write_segment_descriptor(ctxt, ops, tss_selector,
  1736. &next_tss_desc);
  1737. }
  1738. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1739. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1740. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1741. if (has_error_code) {
  1742. struct decode_cache *c = &ctxt->decode;
  1743. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1744. c->lock_prefix = 0;
  1745. c->src.val = (unsigned long) error_code;
  1746. emulate_push(ctxt, ops);
  1747. }
  1748. return ret;
  1749. }
  1750. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1751. u16 tss_selector, int reason,
  1752. bool has_error_code, u32 error_code)
  1753. {
  1754. struct x86_emulate_ops *ops = ctxt->ops;
  1755. struct decode_cache *c = &ctxt->decode;
  1756. int rc;
  1757. c->eip = ctxt->eip;
  1758. c->dst.type = OP_NONE;
  1759. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1760. has_error_code, error_code);
  1761. if (rc == X86EMUL_CONTINUE) {
  1762. rc = writeback(ctxt, ops);
  1763. if (rc == X86EMUL_CONTINUE)
  1764. ctxt->eip = c->eip;
  1765. }
  1766. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1767. }
  1768. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1769. int reg, struct operand *op)
  1770. {
  1771. struct decode_cache *c = &ctxt->decode;
  1772. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1773. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1774. op->addr.mem = register_address(c, base, c->regs[reg]);
  1775. }
  1776. static int em_push(struct x86_emulate_ctxt *ctxt)
  1777. {
  1778. emulate_push(ctxt, ctxt->ops);
  1779. return X86EMUL_CONTINUE;
  1780. }
  1781. #define D(_y) { .flags = (_y) }
  1782. #define N D(0)
  1783. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  1784. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  1785. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  1786. static struct opcode group1[] = {
  1787. X7(D(Lock)), N
  1788. };
  1789. static struct opcode group1A[] = {
  1790. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  1791. };
  1792. static struct opcode group3[] = {
  1793. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  1794. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1795. X4(D(Undefined)),
  1796. };
  1797. static struct opcode group4[] = {
  1798. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  1799. N, N, N, N, N, N,
  1800. };
  1801. static struct opcode group5[] = {
  1802. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  1803. D(SrcMem | ModRM | Stack), N,
  1804. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  1805. D(SrcMem | ModRM | Stack), N,
  1806. };
  1807. static struct group_dual group7 = { {
  1808. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  1809. D(SrcNone | ModRM | DstMem | Mov), N,
  1810. D(SrcMem16 | ModRM | Mov | Priv),
  1811. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  1812. }, {
  1813. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  1814. D(SrcNone | ModRM | DstMem | Mov), N,
  1815. D(SrcMem16 | ModRM | Mov | Priv), N,
  1816. } };
  1817. static struct opcode group8[] = {
  1818. N, N, N, N,
  1819. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  1820. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  1821. };
  1822. static struct group_dual group9 = { {
  1823. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  1824. }, {
  1825. N, N, N, N, N, N, N, N,
  1826. } };
  1827. static struct opcode opcode_table[256] = {
  1828. /* 0x00 - 0x07 */
  1829. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1830. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1831. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1832. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1833. /* 0x08 - 0x0F */
  1834. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1835. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1836. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1837. D(ImplicitOps | Stack | No64), N,
  1838. /* 0x10 - 0x17 */
  1839. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1840. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1841. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1842. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1843. /* 0x18 - 0x1F */
  1844. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1845. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1846. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1847. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1848. /* 0x20 - 0x27 */
  1849. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1850. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1851. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1852. /* 0x28 - 0x2F */
  1853. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1854. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1855. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1856. /* 0x30 - 0x37 */
  1857. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1858. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1859. D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
  1860. /* 0x38 - 0x3F */
  1861. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1862. D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  1863. D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
  1864. N, N,
  1865. /* 0x40 - 0x4F */
  1866. X16(D(DstReg)),
  1867. /* 0x50 - 0x57 */
  1868. X8(I(SrcReg | Stack, em_push)),
  1869. /* 0x58 - 0x5F */
  1870. X8(D(DstReg | Stack)),
  1871. /* 0x60 - 0x67 */
  1872. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  1873. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  1874. N, N, N, N,
  1875. /* 0x68 - 0x6F */
  1876. I(SrcImm | Mov | Stack, em_push), N,
  1877. I(SrcImmByte | Mov | Stack, em_push), N,
  1878. D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
  1879. D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  1880. /* 0x70 - 0x7F */
  1881. X16(D(SrcImmByte)),
  1882. /* 0x80 - 0x87 */
  1883. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  1884. G(DstMem | SrcImm | ModRM | Group, group1),
  1885. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  1886. G(DstMem | SrcImmByte | ModRM | Group, group1),
  1887. D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
  1888. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1889. /* 0x88 - 0x8F */
  1890. D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
  1891. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
  1892. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  1893. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  1894. /* 0x90 - 0x97 */
  1895. X8(D(SrcAcc | DstReg)),
  1896. /* 0x98 - 0x9F */
  1897. N, N, D(SrcImmFAddr | No64), N,
  1898. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  1899. /* 0xA0 - 0xA7 */
  1900. D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
  1901. D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
  1902. D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
  1903. D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
  1904. /* 0xA8 - 0xAF */
  1905. D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
  1906. D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
  1907. D(ByteOp | DstDI | String), D(DstDI | String),
  1908. /* 0xB0 - 0xB7 */
  1909. X8(D(ByteOp | DstReg | SrcImm | Mov)),
  1910. /* 0xB8 - 0xBF */
  1911. X8(D(DstReg | SrcImm | Mov)),
  1912. /* 0xC0 - 0xC7 */
  1913. D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
  1914. N, D(ImplicitOps | Stack), N, N,
  1915. D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
  1916. /* 0xC8 - 0xCF */
  1917. N, N, N, D(ImplicitOps | Stack),
  1918. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  1919. /* 0xD0 - 0xD7 */
  1920. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1921. D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
  1922. N, N, N, N,
  1923. /* 0xD8 - 0xDF */
  1924. N, N, N, N, N, N, N, N,
  1925. /* 0xE0 - 0xE7 */
  1926. N, N, N, N,
  1927. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1928. D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
  1929. /* 0xE8 - 0xEF */
  1930. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  1931. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  1932. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1933. D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
  1934. /* 0xF0 - 0xF7 */
  1935. N, N, N, N,
  1936. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  1937. /* 0xF8 - 0xFF */
  1938. D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
  1939. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  1940. };
  1941. static struct opcode twobyte_table[256] = {
  1942. /* 0x00 - 0x0F */
  1943. N, GD(0, &group7), N, N,
  1944. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  1945. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  1946. N, D(ImplicitOps | ModRM), N, N,
  1947. /* 0x10 - 0x1F */
  1948. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  1949. /* 0x20 - 0x2F */
  1950. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  1951. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  1952. N, N, N, N,
  1953. N, N, N, N, N, N, N, N,
  1954. /* 0x30 - 0x3F */
  1955. D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
  1956. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  1957. N, N, N, N, N, N, N, N,
  1958. /* 0x40 - 0x4F */
  1959. X16(D(DstReg | SrcMem | ModRM | Mov)),
  1960. /* 0x50 - 0x5F */
  1961. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1962. /* 0x60 - 0x6F */
  1963. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1964. /* 0x70 - 0x7F */
  1965. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1966. /* 0x80 - 0x8F */
  1967. X16(D(SrcImm)),
  1968. /* 0x90 - 0x9F */
  1969. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1970. /* 0xA0 - 0xA7 */
  1971. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1972. N, D(DstMem | SrcReg | ModRM | BitOp),
  1973. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1974. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  1975. /* 0xA8 - 0xAF */
  1976. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  1977. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1978. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  1979. D(DstMem | SrcReg | Src2CL | ModRM),
  1980. D(ModRM), N,
  1981. /* 0xB0 - 0xB7 */
  1982. D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
  1983. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1984. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1985. D(DstReg | SrcMem16 | ModRM | Mov),
  1986. /* 0xB8 - 0xBF */
  1987. N, N,
  1988. G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  1989. N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
  1990. D(DstReg | SrcMem16 | ModRM | Mov),
  1991. /* 0xC0 - 0xCF */
  1992. N, N, N, D(DstMem | SrcReg | ModRM | Mov),
  1993. N, N, N, GD(0, &group9),
  1994. N, N, N, N, N, N, N, N,
  1995. /* 0xD0 - 0xDF */
  1996. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1997. /* 0xE0 - 0xEF */
  1998. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  1999. /* 0xF0 - 0xFF */
  2000. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2001. };
  2002. #undef D
  2003. #undef N
  2004. #undef G
  2005. #undef GD
  2006. #undef I
  2007. int
  2008. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2009. {
  2010. struct x86_emulate_ops *ops = ctxt->ops;
  2011. struct decode_cache *c = &ctxt->decode;
  2012. int rc = X86EMUL_CONTINUE;
  2013. int mode = ctxt->mode;
  2014. int def_op_bytes, def_ad_bytes, dual, goffset;
  2015. struct opcode opcode, *g_mod012, *g_mod3;
  2016. /* we cannot decode insn before we complete previous rep insn */
  2017. WARN_ON(ctxt->restart);
  2018. c->eip = ctxt->eip;
  2019. c->fetch.start = c->fetch.end = c->eip;
  2020. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2021. switch (mode) {
  2022. case X86EMUL_MODE_REAL:
  2023. case X86EMUL_MODE_VM86:
  2024. case X86EMUL_MODE_PROT16:
  2025. def_op_bytes = def_ad_bytes = 2;
  2026. break;
  2027. case X86EMUL_MODE_PROT32:
  2028. def_op_bytes = def_ad_bytes = 4;
  2029. break;
  2030. #ifdef CONFIG_X86_64
  2031. case X86EMUL_MODE_PROT64:
  2032. def_op_bytes = 4;
  2033. def_ad_bytes = 8;
  2034. break;
  2035. #endif
  2036. default:
  2037. return -1;
  2038. }
  2039. c->op_bytes = def_op_bytes;
  2040. c->ad_bytes = def_ad_bytes;
  2041. /* Legacy prefixes. */
  2042. for (;;) {
  2043. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2044. case 0x66: /* operand-size override */
  2045. /* switch between 2/4 bytes */
  2046. c->op_bytes = def_op_bytes ^ 6;
  2047. break;
  2048. case 0x67: /* address-size override */
  2049. if (mode == X86EMUL_MODE_PROT64)
  2050. /* switch between 4/8 bytes */
  2051. c->ad_bytes = def_ad_bytes ^ 12;
  2052. else
  2053. /* switch between 2/4 bytes */
  2054. c->ad_bytes = def_ad_bytes ^ 6;
  2055. break;
  2056. case 0x26: /* ES override */
  2057. case 0x2e: /* CS override */
  2058. case 0x36: /* SS override */
  2059. case 0x3e: /* DS override */
  2060. set_seg_override(c, (c->b >> 3) & 3);
  2061. break;
  2062. case 0x64: /* FS override */
  2063. case 0x65: /* GS override */
  2064. set_seg_override(c, c->b & 7);
  2065. break;
  2066. case 0x40 ... 0x4f: /* REX */
  2067. if (mode != X86EMUL_MODE_PROT64)
  2068. goto done_prefixes;
  2069. c->rex_prefix = c->b;
  2070. continue;
  2071. case 0xf0: /* LOCK */
  2072. c->lock_prefix = 1;
  2073. break;
  2074. case 0xf2: /* REPNE/REPNZ */
  2075. c->rep_prefix = REPNE_PREFIX;
  2076. break;
  2077. case 0xf3: /* REP/REPE/REPZ */
  2078. c->rep_prefix = REPE_PREFIX;
  2079. break;
  2080. default:
  2081. goto done_prefixes;
  2082. }
  2083. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2084. c->rex_prefix = 0;
  2085. }
  2086. done_prefixes:
  2087. /* REX prefix. */
  2088. if (c->rex_prefix & 8)
  2089. c->op_bytes = 8; /* REX.W */
  2090. /* Opcode byte(s). */
  2091. opcode = opcode_table[c->b];
  2092. if (opcode.flags == 0) {
  2093. /* Two-byte opcode? */
  2094. if (c->b == 0x0f) {
  2095. c->twobyte = 1;
  2096. c->b = insn_fetch(u8, 1, c->eip);
  2097. opcode = twobyte_table[c->b];
  2098. }
  2099. }
  2100. c->d = opcode.flags;
  2101. if (c->d & Group) {
  2102. dual = c->d & GroupDual;
  2103. c->modrm = insn_fetch(u8, 1, c->eip);
  2104. --c->eip;
  2105. if (c->d & GroupDual) {
  2106. g_mod012 = opcode.u.gdual->mod012;
  2107. g_mod3 = opcode.u.gdual->mod3;
  2108. } else
  2109. g_mod012 = g_mod3 = opcode.u.group;
  2110. c->d &= ~(Group | GroupDual);
  2111. goffset = (c->modrm >> 3) & 7;
  2112. if ((c->modrm >> 6) == 3)
  2113. opcode = g_mod3[goffset];
  2114. else
  2115. opcode = g_mod012[goffset];
  2116. c->d |= opcode.flags;
  2117. }
  2118. c->execute = opcode.u.execute;
  2119. /* Unrecognised? */
  2120. if (c->d == 0 || (c->d & Undefined)) {
  2121. DPRINTF("Cannot emulate %02x\n", c->b);
  2122. return -1;
  2123. }
  2124. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2125. c->op_bytes = 8;
  2126. if (c->d & Op3264) {
  2127. if (mode == X86EMUL_MODE_PROT64)
  2128. c->op_bytes = 8;
  2129. else
  2130. c->op_bytes = 4;
  2131. }
  2132. /* ModRM and SIB bytes. */
  2133. if (c->d & ModRM) {
  2134. rc = decode_modrm(ctxt, ops);
  2135. if (!c->has_seg_override)
  2136. set_seg_override(c, c->modrm_seg);
  2137. } else if (c->d & MemAbs)
  2138. rc = decode_abs(ctxt, ops);
  2139. if (rc != X86EMUL_CONTINUE)
  2140. goto done;
  2141. if (!c->has_seg_override)
  2142. set_seg_override(c, VCPU_SREG_DS);
  2143. if (!(!c->twobyte && c->b == 0x8d))
  2144. c->modrm_ea += seg_override_base(ctxt, ops, c);
  2145. if (c->ad_bytes != 8)
  2146. c->modrm_ea = (u32)c->modrm_ea;
  2147. if (c->rip_relative)
  2148. c->modrm_ea += c->eip;
  2149. /*
  2150. * Decode and fetch the source operand: register, memory
  2151. * or immediate.
  2152. */
  2153. switch (c->d & SrcMask) {
  2154. case SrcNone:
  2155. break;
  2156. case SrcReg:
  2157. decode_register_operand(&c->src, c, 0);
  2158. break;
  2159. case SrcMem16:
  2160. c->src.bytes = 2;
  2161. goto srcmem_common;
  2162. case SrcMem32:
  2163. c->src.bytes = 4;
  2164. goto srcmem_common;
  2165. case SrcMem:
  2166. c->src.bytes = (c->d & ByteOp) ? 1 :
  2167. c->op_bytes;
  2168. /* Don't fetch the address for invlpg: it could be unmapped. */
  2169. if (c->d & NoAccess)
  2170. break;
  2171. srcmem_common:
  2172. /*
  2173. * For instructions with a ModR/M byte, switch to register
  2174. * access if Mod = 3.
  2175. */
  2176. if ((c->d & ModRM) && c->modrm_mod == 3) {
  2177. c->src.type = OP_REG;
  2178. c->src.val = c->modrm_val;
  2179. c->src.addr.reg = c->modrm_ptr;
  2180. break;
  2181. }
  2182. c->src.type = OP_MEM;
  2183. c->src.addr.mem = c->modrm_ea;
  2184. c->src.val = 0;
  2185. break;
  2186. case SrcImm:
  2187. case SrcImmU:
  2188. c->src.type = OP_IMM;
  2189. c->src.addr.mem = c->eip;
  2190. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2191. if (c->src.bytes == 8)
  2192. c->src.bytes = 4;
  2193. /* NB. Immediates are sign-extended as necessary. */
  2194. switch (c->src.bytes) {
  2195. case 1:
  2196. c->src.val = insn_fetch(s8, 1, c->eip);
  2197. break;
  2198. case 2:
  2199. c->src.val = insn_fetch(s16, 2, c->eip);
  2200. break;
  2201. case 4:
  2202. c->src.val = insn_fetch(s32, 4, c->eip);
  2203. break;
  2204. }
  2205. if ((c->d & SrcMask) == SrcImmU) {
  2206. switch (c->src.bytes) {
  2207. case 1:
  2208. c->src.val &= 0xff;
  2209. break;
  2210. case 2:
  2211. c->src.val &= 0xffff;
  2212. break;
  2213. case 4:
  2214. c->src.val &= 0xffffffff;
  2215. break;
  2216. }
  2217. }
  2218. break;
  2219. case SrcImmByte:
  2220. case SrcImmUByte:
  2221. c->src.type = OP_IMM;
  2222. c->src.addr.mem = c->eip;
  2223. c->src.bytes = 1;
  2224. if ((c->d & SrcMask) == SrcImmByte)
  2225. c->src.val = insn_fetch(s8, 1, c->eip);
  2226. else
  2227. c->src.val = insn_fetch(u8, 1, c->eip);
  2228. break;
  2229. case SrcAcc:
  2230. c->src.type = OP_REG;
  2231. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2232. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2233. fetch_register_operand(&c->src);
  2234. break;
  2235. case SrcOne:
  2236. c->src.bytes = 1;
  2237. c->src.val = 1;
  2238. break;
  2239. case SrcSI:
  2240. c->src.type = OP_MEM;
  2241. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2242. c->src.addr.mem =
  2243. register_address(c, seg_override_base(ctxt, ops, c),
  2244. c->regs[VCPU_REGS_RSI]);
  2245. c->src.val = 0;
  2246. break;
  2247. case SrcImmFAddr:
  2248. c->src.type = OP_IMM;
  2249. c->src.addr.mem = c->eip;
  2250. c->src.bytes = c->op_bytes + 2;
  2251. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2252. break;
  2253. case SrcMemFAddr:
  2254. c->src.type = OP_MEM;
  2255. c->src.addr.mem = c->modrm_ea;
  2256. c->src.bytes = c->op_bytes + 2;
  2257. break;
  2258. }
  2259. /*
  2260. * Decode and fetch the second source operand: register, memory
  2261. * or immediate.
  2262. */
  2263. switch (c->d & Src2Mask) {
  2264. case Src2None:
  2265. break;
  2266. case Src2CL:
  2267. c->src2.bytes = 1;
  2268. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2269. break;
  2270. case Src2ImmByte:
  2271. c->src2.type = OP_IMM;
  2272. c->src2.addr.mem = c->eip;
  2273. c->src2.bytes = 1;
  2274. c->src2.val = insn_fetch(u8, 1, c->eip);
  2275. break;
  2276. case Src2One:
  2277. c->src2.bytes = 1;
  2278. c->src2.val = 1;
  2279. break;
  2280. }
  2281. /* Decode and fetch the destination operand: register or memory. */
  2282. switch (c->d & DstMask) {
  2283. case ImplicitOps:
  2284. /* Special instructions do their own operand decoding. */
  2285. return 0;
  2286. case DstReg:
  2287. decode_register_operand(&c->dst, c,
  2288. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2289. break;
  2290. case DstMem:
  2291. case DstMem64:
  2292. if ((c->d & ModRM) && c->modrm_mod == 3) {
  2293. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2294. c->dst.type = OP_REG;
  2295. c->dst.val = c->dst.orig_val = c->modrm_val;
  2296. c->dst.addr.reg = c->modrm_ptr;
  2297. break;
  2298. }
  2299. c->dst.type = OP_MEM;
  2300. c->dst.addr.mem = c->modrm_ea;
  2301. if ((c->d & DstMask) == DstMem64)
  2302. c->dst.bytes = 8;
  2303. else
  2304. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2305. c->dst.val = 0;
  2306. if (c->d & BitOp) {
  2307. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  2308. c->dst.addr.mem = c->dst.addr.mem +
  2309. (c->src.val & mask) / 8;
  2310. }
  2311. break;
  2312. case DstAcc:
  2313. c->dst.type = OP_REG;
  2314. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2315. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2316. fetch_register_operand(&c->dst);
  2317. c->dst.orig_val = c->dst.val;
  2318. break;
  2319. case DstDI:
  2320. c->dst.type = OP_MEM;
  2321. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2322. c->dst.addr.mem =
  2323. register_address(c, es_base(ctxt, ops),
  2324. c->regs[VCPU_REGS_RDI]);
  2325. c->dst.val = 0;
  2326. break;
  2327. }
  2328. done:
  2329. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2330. }
  2331. int
  2332. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2333. {
  2334. struct x86_emulate_ops *ops = ctxt->ops;
  2335. u64 msr_data;
  2336. struct decode_cache *c = &ctxt->decode;
  2337. int rc = X86EMUL_CONTINUE;
  2338. int saved_dst_type = c->dst.type;
  2339. ctxt->decode.mem_read.pos = 0;
  2340. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2341. emulate_ud(ctxt);
  2342. goto done;
  2343. }
  2344. /* LOCK prefix is allowed only with some instructions */
  2345. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2346. emulate_ud(ctxt);
  2347. goto done;
  2348. }
  2349. /* Privileged instruction can be executed only in CPL=0 */
  2350. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2351. emulate_gp(ctxt, 0);
  2352. goto done;
  2353. }
  2354. if (c->rep_prefix && (c->d & String)) {
  2355. ctxt->restart = true;
  2356. /* All REP prefixes have the same first termination condition */
  2357. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2358. string_done:
  2359. ctxt->restart = false;
  2360. ctxt->eip = c->eip;
  2361. goto done;
  2362. }
  2363. /* The second termination condition only applies for REPE
  2364. * and REPNE. Test if the repeat string operation prefix is
  2365. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2366. * corresponding termination condition according to:
  2367. * - if REPE/REPZ and ZF = 0 then done
  2368. * - if REPNE/REPNZ and ZF = 1 then done
  2369. */
  2370. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2371. (c->b == 0xae) || (c->b == 0xaf)) {
  2372. if ((c->rep_prefix == REPE_PREFIX) &&
  2373. ((ctxt->eflags & EFLG_ZF) == 0))
  2374. goto string_done;
  2375. if ((c->rep_prefix == REPNE_PREFIX) &&
  2376. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2377. goto string_done;
  2378. }
  2379. c->eip = ctxt->eip;
  2380. }
  2381. if (c->src.type == OP_MEM) {
  2382. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2383. c->src.valptr, c->src.bytes);
  2384. if (rc != X86EMUL_CONTINUE)
  2385. goto done;
  2386. c->src.orig_val64 = c->src.val64;
  2387. }
  2388. if (c->src2.type == OP_MEM) {
  2389. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2390. &c->src2.val, c->src2.bytes);
  2391. if (rc != X86EMUL_CONTINUE)
  2392. goto done;
  2393. }
  2394. if ((c->d & DstMask) == ImplicitOps)
  2395. goto special_insn;
  2396. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2397. /* optimisation - avoid slow emulated read if Mov */
  2398. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2399. &c->dst.val, c->dst.bytes);
  2400. if (rc != X86EMUL_CONTINUE)
  2401. goto done;
  2402. }
  2403. c->dst.orig_val = c->dst.val;
  2404. special_insn:
  2405. if (c->execute) {
  2406. rc = c->execute(ctxt);
  2407. if (rc != X86EMUL_CONTINUE)
  2408. goto done;
  2409. goto writeback;
  2410. }
  2411. if (c->twobyte)
  2412. goto twobyte_insn;
  2413. switch (c->b) {
  2414. case 0x00 ... 0x05:
  2415. add: /* add */
  2416. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2417. break;
  2418. case 0x06: /* push es */
  2419. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2420. break;
  2421. case 0x07: /* pop es */
  2422. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2423. if (rc != X86EMUL_CONTINUE)
  2424. goto done;
  2425. break;
  2426. case 0x08 ... 0x0d:
  2427. or: /* or */
  2428. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2429. break;
  2430. case 0x0e: /* push cs */
  2431. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2432. break;
  2433. case 0x10 ... 0x15:
  2434. adc: /* adc */
  2435. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2436. break;
  2437. case 0x16: /* push ss */
  2438. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2439. break;
  2440. case 0x17: /* pop ss */
  2441. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2442. if (rc != X86EMUL_CONTINUE)
  2443. goto done;
  2444. break;
  2445. case 0x18 ... 0x1d:
  2446. sbb: /* sbb */
  2447. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2448. break;
  2449. case 0x1e: /* push ds */
  2450. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2451. break;
  2452. case 0x1f: /* pop ds */
  2453. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2454. if (rc != X86EMUL_CONTINUE)
  2455. goto done;
  2456. break;
  2457. case 0x20 ... 0x25:
  2458. and: /* and */
  2459. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2460. break;
  2461. case 0x28 ... 0x2d:
  2462. sub: /* sub */
  2463. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2464. break;
  2465. case 0x30 ... 0x35:
  2466. xor: /* xor */
  2467. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2468. break;
  2469. case 0x38 ... 0x3d:
  2470. cmp: /* cmp */
  2471. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2472. break;
  2473. case 0x40 ... 0x47: /* inc r16/r32 */
  2474. emulate_1op("inc", c->dst, ctxt->eflags);
  2475. break;
  2476. case 0x48 ... 0x4f: /* dec r16/r32 */
  2477. emulate_1op("dec", c->dst, ctxt->eflags);
  2478. break;
  2479. case 0x58 ... 0x5f: /* pop reg */
  2480. pop_instruction:
  2481. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2482. if (rc != X86EMUL_CONTINUE)
  2483. goto done;
  2484. break;
  2485. case 0x60: /* pusha */
  2486. rc = emulate_pusha(ctxt, ops);
  2487. if (rc != X86EMUL_CONTINUE)
  2488. goto done;
  2489. break;
  2490. case 0x61: /* popa */
  2491. rc = emulate_popa(ctxt, ops);
  2492. if (rc != X86EMUL_CONTINUE)
  2493. goto done;
  2494. break;
  2495. case 0x63: /* movsxd */
  2496. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2497. goto cannot_emulate;
  2498. c->dst.val = (s32) c->src.val;
  2499. break;
  2500. case 0x6c: /* insb */
  2501. case 0x6d: /* insw/insd */
  2502. c->dst.bytes = min(c->dst.bytes, 4u);
  2503. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2504. c->dst.bytes)) {
  2505. emulate_gp(ctxt, 0);
  2506. goto done;
  2507. }
  2508. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2509. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2510. goto done; /* IO is needed, skip writeback */
  2511. break;
  2512. case 0x6e: /* outsb */
  2513. case 0x6f: /* outsw/outsd */
  2514. c->src.bytes = min(c->src.bytes, 4u);
  2515. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2516. c->src.bytes)) {
  2517. emulate_gp(ctxt, 0);
  2518. goto done;
  2519. }
  2520. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2521. &c->src.val, 1, ctxt->vcpu);
  2522. c->dst.type = OP_NONE; /* nothing to writeback */
  2523. break;
  2524. case 0x70 ... 0x7f: /* jcc (short) */
  2525. if (test_cc(c->b, ctxt->eflags))
  2526. jmp_rel(c, c->src.val);
  2527. break;
  2528. case 0x80 ... 0x83: /* Grp1 */
  2529. switch (c->modrm_reg) {
  2530. case 0:
  2531. goto add;
  2532. case 1:
  2533. goto or;
  2534. case 2:
  2535. goto adc;
  2536. case 3:
  2537. goto sbb;
  2538. case 4:
  2539. goto and;
  2540. case 5:
  2541. goto sub;
  2542. case 6:
  2543. goto xor;
  2544. case 7:
  2545. goto cmp;
  2546. }
  2547. break;
  2548. case 0x84 ... 0x85:
  2549. test:
  2550. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2551. break;
  2552. case 0x86 ... 0x87: /* xchg */
  2553. xchg:
  2554. /* Write back the register source. */
  2555. switch (c->dst.bytes) {
  2556. case 1:
  2557. *(u8 *) c->src.addr.reg = (u8) c->dst.val;
  2558. break;
  2559. case 2:
  2560. *(u16 *) c->src.addr.reg = (u16) c->dst.val;
  2561. break;
  2562. case 4:
  2563. *c->src.addr.reg = (u32) c->dst.val;
  2564. break; /* 64b reg: zero-extend */
  2565. case 8:
  2566. *c->src.addr.reg = c->dst.val;
  2567. break;
  2568. }
  2569. /*
  2570. * Write back the memory destination with implicit LOCK
  2571. * prefix.
  2572. */
  2573. c->dst.val = c->src.val;
  2574. c->lock_prefix = 1;
  2575. break;
  2576. case 0x88 ... 0x8b: /* mov */
  2577. goto mov;
  2578. case 0x8c: /* mov r/m, sreg */
  2579. if (c->modrm_reg > VCPU_SREG_GS) {
  2580. emulate_ud(ctxt);
  2581. goto done;
  2582. }
  2583. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2584. break;
  2585. case 0x8d: /* lea r16/r32, m */
  2586. c->dst.val = c->src.addr.mem;
  2587. break;
  2588. case 0x8e: { /* mov seg, r/m16 */
  2589. uint16_t sel;
  2590. sel = c->src.val;
  2591. if (c->modrm_reg == VCPU_SREG_CS ||
  2592. c->modrm_reg > VCPU_SREG_GS) {
  2593. emulate_ud(ctxt);
  2594. goto done;
  2595. }
  2596. if (c->modrm_reg == VCPU_SREG_SS)
  2597. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2598. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2599. c->dst.type = OP_NONE; /* Disable writeback. */
  2600. break;
  2601. }
  2602. case 0x8f: /* pop (sole member of Grp1a) */
  2603. rc = emulate_grp1a(ctxt, ops);
  2604. if (rc != X86EMUL_CONTINUE)
  2605. goto done;
  2606. break;
  2607. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2608. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2609. goto done;
  2610. goto xchg;
  2611. case 0x9c: /* pushf */
  2612. c->src.val = (unsigned long) ctxt->eflags;
  2613. emulate_push(ctxt, ops);
  2614. break;
  2615. case 0x9d: /* popf */
  2616. c->dst.type = OP_REG;
  2617. c->dst.addr.reg = &ctxt->eflags;
  2618. c->dst.bytes = c->op_bytes;
  2619. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2620. if (rc != X86EMUL_CONTINUE)
  2621. goto done;
  2622. break;
  2623. case 0xa0 ... 0xa3: /* mov */
  2624. case 0xa4 ... 0xa5: /* movs */
  2625. goto mov;
  2626. case 0xa6 ... 0xa7: /* cmps */
  2627. c->dst.type = OP_NONE; /* Disable writeback. */
  2628. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.addr.mem, c->dst.addr.mem);
  2629. goto cmp;
  2630. case 0xa8 ... 0xa9: /* test ax, imm */
  2631. goto test;
  2632. case 0xaa ... 0xab: /* stos */
  2633. c->dst.val = c->regs[VCPU_REGS_RAX];
  2634. break;
  2635. case 0xac ... 0xad: /* lods */
  2636. goto mov;
  2637. case 0xae ... 0xaf: /* scas */
  2638. DPRINTF("Urk! I don't handle SCAS.\n");
  2639. goto cannot_emulate;
  2640. case 0xb0 ... 0xbf: /* mov r, imm */
  2641. goto mov;
  2642. case 0xc0 ... 0xc1:
  2643. emulate_grp2(ctxt);
  2644. break;
  2645. case 0xc3: /* ret */
  2646. c->dst.type = OP_REG;
  2647. c->dst.addr.reg = &c->eip;
  2648. c->dst.bytes = c->op_bytes;
  2649. goto pop_instruction;
  2650. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2651. mov:
  2652. c->dst.val = c->src.val;
  2653. break;
  2654. case 0xcb: /* ret far */
  2655. rc = emulate_ret_far(ctxt, ops);
  2656. if (rc != X86EMUL_CONTINUE)
  2657. goto done;
  2658. break;
  2659. case 0xcf: /* iret */
  2660. rc = emulate_iret(ctxt, ops);
  2661. if (rc != X86EMUL_CONTINUE)
  2662. goto done;
  2663. break;
  2664. case 0xd0 ... 0xd1: /* Grp2 */
  2665. c->src.val = 1;
  2666. emulate_grp2(ctxt);
  2667. break;
  2668. case 0xd2 ... 0xd3: /* Grp2 */
  2669. c->src.val = c->regs[VCPU_REGS_RCX];
  2670. emulate_grp2(ctxt);
  2671. break;
  2672. case 0xe4: /* inb */
  2673. case 0xe5: /* in */
  2674. goto do_io_in;
  2675. case 0xe6: /* outb */
  2676. case 0xe7: /* out */
  2677. goto do_io_out;
  2678. case 0xe8: /* call (near) */ {
  2679. long int rel = c->src.val;
  2680. c->src.val = (unsigned long) c->eip;
  2681. jmp_rel(c, rel);
  2682. emulate_push(ctxt, ops);
  2683. break;
  2684. }
  2685. case 0xe9: /* jmp rel */
  2686. goto jmp;
  2687. case 0xea: { /* jmp far */
  2688. unsigned short sel;
  2689. jump_far:
  2690. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2691. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2692. goto done;
  2693. c->eip = 0;
  2694. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2695. break;
  2696. }
  2697. case 0xeb:
  2698. jmp: /* jmp rel short */
  2699. jmp_rel(c, c->src.val);
  2700. c->dst.type = OP_NONE; /* Disable writeback. */
  2701. break;
  2702. case 0xec: /* in al,dx */
  2703. case 0xed: /* in (e/r)ax,dx */
  2704. c->src.val = c->regs[VCPU_REGS_RDX];
  2705. do_io_in:
  2706. c->dst.bytes = min(c->dst.bytes, 4u);
  2707. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2708. emulate_gp(ctxt, 0);
  2709. goto done;
  2710. }
  2711. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2712. &c->dst.val))
  2713. goto done; /* IO is needed */
  2714. break;
  2715. case 0xee: /* out dx,al */
  2716. case 0xef: /* out dx,(e/r)ax */
  2717. c->src.val = c->regs[VCPU_REGS_RDX];
  2718. do_io_out:
  2719. c->dst.bytes = min(c->dst.bytes, 4u);
  2720. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2721. emulate_gp(ctxt, 0);
  2722. goto done;
  2723. }
  2724. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2725. ctxt->vcpu);
  2726. c->dst.type = OP_NONE; /* Disable writeback. */
  2727. break;
  2728. case 0xf4: /* hlt */
  2729. ctxt->vcpu->arch.halt_request = 1;
  2730. break;
  2731. case 0xf5: /* cmc */
  2732. /* complement carry flag from eflags reg */
  2733. ctxt->eflags ^= EFLG_CF;
  2734. c->dst.type = OP_NONE; /* Disable writeback. */
  2735. break;
  2736. case 0xf6 ... 0xf7: /* Grp3 */
  2737. if (!emulate_grp3(ctxt, ops))
  2738. goto cannot_emulate;
  2739. break;
  2740. case 0xf8: /* clc */
  2741. ctxt->eflags &= ~EFLG_CF;
  2742. c->dst.type = OP_NONE; /* Disable writeback. */
  2743. break;
  2744. case 0xfa: /* cli */
  2745. if (emulator_bad_iopl(ctxt, ops)) {
  2746. emulate_gp(ctxt, 0);
  2747. goto done;
  2748. } else {
  2749. ctxt->eflags &= ~X86_EFLAGS_IF;
  2750. c->dst.type = OP_NONE; /* Disable writeback. */
  2751. }
  2752. break;
  2753. case 0xfb: /* sti */
  2754. if (emulator_bad_iopl(ctxt, ops)) {
  2755. emulate_gp(ctxt, 0);
  2756. goto done;
  2757. } else {
  2758. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2759. ctxt->eflags |= X86_EFLAGS_IF;
  2760. c->dst.type = OP_NONE; /* Disable writeback. */
  2761. }
  2762. break;
  2763. case 0xfc: /* cld */
  2764. ctxt->eflags &= ~EFLG_DF;
  2765. c->dst.type = OP_NONE; /* Disable writeback. */
  2766. break;
  2767. case 0xfd: /* std */
  2768. ctxt->eflags |= EFLG_DF;
  2769. c->dst.type = OP_NONE; /* Disable writeback. */
  2770. break;
  2771. case 0xfe: /* Grp4 */
  2772. grp45:
  2773. rc = emulate_grp45(ctxt, ops);
  2774. if (rc != X86EMUL_CONTINUE)
  2775. goto done;
  2776. break;
  2777. case 0xff: /* Grp5 */
  2778. if (c->modrm_reg == 5)
  2779. goto jump_far;
  2780. goto grp45;
  2781. default:
  2782. goto cannot_emulate;
  2783. }
  2784. writeback:
  2785. rc = writeback(ctxt, ops);
  2786. if (rc != X86EMUL_CONTINUE)
  2787. goto done;
  2788. /*
  2789. * restore dst type in case the decoding will be reused
  2790. * (happens for string instruction )
  2791. */
  2792. c->dst.type = saved_dst_type;
  2793. if ((c->d & SrcMask) == SrcSI)
  2794. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2795. VCPU_REGS_RSI, &c->src);
  2796. if ((c->d & DstMask) == DstDI)
  2797. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2798. &c->dst);
  2799. if (c->rep_prefix && (c->d & String)) {
  2800. struct read_cache *rc = &ctxt->decode.io_read;
  2801. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2802. /*
  2803. * Re-enter guest when pio read ahead buffer is empty or,
  2804. * if it is not used, after each 1024 iteration.
  2805. */
  2806. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2807. (rc->end != 0 && rc->end == rc->pos))
  2808. ctxt->restart = false;
  2809. }
  2810. /*
  2811. * reset read cache here in case string instruction is restared
  2812. * without decoding
  2813. */
  2814. ctxt->decode.mem_read.end = 0;
  2815. ctxt->eip = c->eip;
  2816. done:
  2817. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2818. twobyte_insn:
  2819. switch (c->b) {
  2820. case 0x01: /* lgdt, lidt, lmsw */
  2821. switch (c->modrm_reg) {
  2822. u16 size;
  2823. unsigned long address;
  2824. case 0: /* vmcall */
  2825. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2826. goto cannot_emulate;
  2827. rc = kvm_fix_hypercall(ctxt->vcpu);
  2828. if (rc != X86EMUL_CONTINUE)
  2829. goto done;
  2830. /* Let the processor re-execute the fixed hypercall */
  2831. c->eip = ctxt->eip;
  2832. /* Disable writeback. */
  2833. c->dst.type = OP_NONE;
  2834. break;
  2835. case 2: /* lgdt */
  2836. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2837. &size, &address, c->op_bytes);
  2838. if (rc != X86EMUL_CONTINUE)
  2839. goto done;
  2840. realmode_lgdt(ctxt->vcpu, size, address);
  2841. /* Disable writeback. */
  2842. c->dst.type = OP_NONE;
  2843. break;
  2844. case 3: /* lidt/vmmcall */
  2845. if (c->modrm_mod == 3) {
  2846. switch (c->modrm_rm) {
  2847. case 1:
  2848. rc = kvm_fix_hypercall(ctxt->vcpu);
  2849. if (rc != X86EMUL_CONTINUE)
  2850. goto done;
  2851. break;
  2852. default:
  2853. goto cannot_emulate;
  2854. }
  2855. } else {
  2856. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  2857. &size, &address,
  2858. c->op_bytes);
  2859. if (rc != X86EMUL_CONTINUE)
  2860. goto done;
  2861. realmode_lidt(ctxt->vcpu, size, address);
  2862. }
  2863. /* Disable writeback. */
  2864. c->dst.type = OP_NONE;
  2865. break;
  2866. case 4: /* smsw */
  2867. c->dst.bytes = 2;
  2868. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2869. break;
  2870. case 6: /* lmsw */
  2871. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  2872. (c->src.val & 0x0f), ctxt->vcpu);
  2873. c->dst.type = OP_NONE;
  2874. break;
  2875. case 5: /* not defined */
  2876. emulate_ud(ctxt);
  2877. goto done;
  2878. case 7: /* invlpg*/
  2879. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  2880. /* Disable writeback. */
  2881. c->dst.type = OP_NONE;
  2882. break;
  2883. default:
  2884. goto cannot_emulate;
  2885. }
  2886. break;
  2887. case 0x05: /* syscall */
  2888. rc = emulate_syscall(ctxt, ops);
  2889. if (rc != X86EMUL_CONTINUE)
  2890. goto done;
  2891. else
  2892. goto writeback;
  2893. break;
  2894. case 0x06:
  2895. emulate_clts(ctxt->vcpu);
  2896. c->dst.type = OP_NONE;
  2897. break;
  2898. case 0x09: /* wbinvd */
  2899. kvm_emulate_wbinvd(ctxt->vcpu);
  2900. c->dst.type = OP_NONE;
  2901. break;
  2902. case 0x08: /* invd */
  2903. case 0x0d: /* GrpP (prefetch) */
  2904. case 0x18: /* Grp16 (prefetch/nop) */
  2905. c->dst.type = OP_NONE;
  2906. break;
  2907. case 0x20: /* mov cr, reg */
  2908. switch (c->modrm_reg) {
  2909. case 1:
  2910. case 5 ... 7:
  2911. case 9 ... 15:
  2912. emulate_ud(ctxt);
  2913. goto done;
  2914. }
  2915. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2916. break;
  2917. case 0x21: /* mov from dr to reg */
  2918. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2919. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2920. emulate_ud(ctxt);
  2921. goto done;
  2922. }
  2923. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  2924. break;
  2925. case 0x22: /* mov reg, cr */
  2926. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  2927. emulate_gp(ctxt, 0);
  2928. goto done;
  2929. }
  2930. c->dst.type = OP_NONE;
  2931. break;
  2932. case 0x23: /* mov from reg to dr */
  2933. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2934. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2935. emulate_ud(ctxt);
  2936. goto done;
  2937. }
  2938. if (ops->set_dr(c->modrm_reg, c->src.val &
  2939. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2940. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2941. /* #UD condition is already handled by the code above */
  2942. emulate_gp(ctxt, 0);
  2943. goto done;
  2944. }
  2945. c->dst.type = OP_NONE; /* no writeback */
  2946. break;
  2947. case 0x30:
  2948. /* wrmsr */
  2949. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2950. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2951. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2952. emulate_gp(ctxt, 0);
  2953. goto done;
  2954. }
  2955. rc = X86EMUL_CONTINUE;
  2956. c->dst.type = OP_NONE;
  2957. break;
  2958. case 0x32:
  2959. /* rdmsr */
  2960. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2961. emulate_gp(ctxt, 0);
  2962. goto done;
  2963. } else {
  2964. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2965. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2966. }
  2967. rc = X86EMUL_CONTINUE;
  2968. c->dst.type = OP_NONE;
  2969. break;
  2970. case 0x34: /* sysenter */
  2971. rc = emulate_sysenter(ctxt, ops);
  2972. if (rc != X86EMUL_CONTINUE)
  2973. goto done;
  2974. else
  2975. goto writeback;
  2976. break;
  2977. case 0x35: /* sysexit */
  2978. rc = emulate_sysexit(ctxt, ops);
  2979. if (rc != X86EMUL_CONTINUE)
  2980. goto done;
  2981. else
  2982. goto writeback;
  2983. break;
  2984. case 0x40 ... 0x4f: /* cmov */
  2985. c->dst.val = c->dst.orig_val = c->src.val;
  2986. if (!test_cc(c->b, ctxt->eflags))
  2987. c->dst.type = OP_NONE; /* no writeback */
  2988. break;
  2989. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2990. if (test_cc(c->b, ctxt->eflags))
  2991. jmp_rel(c, c->src.val);
  2992. c->dst.type = OP_NONE;
  2993. break;
  2994. case 0xa0: /* push fs */
  2995. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2996. break;
  2997. case 0xa1: /* pop fs */
  2998. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2999. if (rc != X86EMUL_CONTINUE)
  3000. goto done;
  3001. break;
  3002. case 0xa3:
  3003. bt: /* bt */
  3004. c->dst.type = OP_NONE;
  3005. /* only subword offset */
  3006. c->src.val &= (c->dst.bytes << 3) - 1;
  3007. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3008. break;
  3009. case 0xa4: /* shld imm8, r, r/m */
  3010. case 0xa5: /* shld cl, r, r/m */
  3011. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3012. break;
  3013. case 0xa8: /* push gs */
  3014. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3015. break;
  3016. case 0xa9: /* pop gs */
  3017. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3018. if (rc != X86EMUL_CONTINUE)
  3019. goto done;
  3020. break;
  3021. case 0xab:
  3022. bts: /* bts */
  3023. /* only subword offset */
  3024. c->src.val &= (c->dst.bytes << 3) - 1;
  3025. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3026. break;
  3027. case 0xac: /* shrd imm8, r, r/m */
  3028. case 0xad: /* shrd cl, r, r/m */
  3029. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3030. break;
  3031. case 0xae: /* clflush */
  3032. break;
  3033. case 0xb0 ... 0xb1: /* cmpxchg */
  3034. /*
  3035. * Save real source value, then compare EAX against
  3036. * destination.
  3037. */
  3038. c->src.orig_val = c->src.val;
  3039. c->src.val = c->regs[VCPU_REGS_RAX];
  3040. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3041. if (ctxt->eflags & EFLG_ZF) {
  3042. /* Success: write back to memory. */
  3043. c->dst.val = c->src.orig_val;
  3044. } else {
  3045. /* Failure: write the value we saw to EAX. */
  3046. c->dst.type = OP_REG;
  3047. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3048. }
  3049. break;
  3050. case 0xb3:
  3051. btr: /* btr */
  3052. /* only subword offset */
  3053. c->src.val &= (c->dst.bytes << 3) - 1;
  3054. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3055. break;
  3056. case 0xb6 ... 0xb7: /* movzx */
  3057. c->dst.bytes = c->op_bytes;
  3058. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3059. : (u16) c->src.val;
  3060. break;
  3061. case 0xba: /* Grp8 */
  3062. switch (c->modrm_reg & 3) {
  3063. case 0:
  3064. goto bt;
  3065. case 1:
  3066. goto bts;
  3067. case 2:
  3068. goto btr;
  3069. case 3:
  3070. goto btc;
  3071. }
  3072. break;
  3073. case 0xbb:
  3074. btc: /* btc */
  3075. /* only subword offset */
  3076. c->src.val &= (c->dst.bytes << 3) - 1;
  3077. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3078. break;
  3079. case 0xbe ... 0xbf: /* movsx */
  3080. c->dst.bytes = c->op_bytes;
  3081. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3082. (s16) c->src.val;
  3083. break;
  3084. case 0xc3: /* movnti */
  3085. c->dst.bytes = c->op_bytes;
  3086. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3087. (u64) c->src.val;
  3088. break;
  3089. case 0xc7: /* Grp9 (cmpxchg8b) */
  3090. rc = emulate_grp9(ctxt, ops);
  3091. if (rc != X86EMUL_CONTINUE)
  3092. goto done;
  3093. break;
  3094. default:
  3095. goto cannot_emulate;
  3096. }
  3097. goto writeback;
  3098. cannot_emulate:
  3099. DPRINTF("Cannot emulate %02x\n", c->b);
  3100. return -1;
  3101. }