ar9003_eeprom.c 146 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145
  1. /*
  2. * Copyright (c) 2010-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <asm/unaligned.h>
  17. #include "hw.h"
  18. #include "ar9003_phy.h"
  19. #include "ar9003_eeprom.h"
  20. #define COMP_HDR_LEN 4
  21. #define COMP_CKSUM_LEN 2
  22. #define LE16(x) __constant_cpu_to_le16(x)
  23. #define LE32(x) __constant_cpu_to_le32(x)
  24. /* Local defines to distinguish between extension and control CTL's */
  25. #define EXT_ADDITIVE (0x8000)
  26. #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
  27. #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
  28. #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
  29. #define SUB_NUM_CTL_MODES_AT_5G_40 2 /* excluding HT40, EXT-OFDM */
  30. #define SUB_NUM_CTL_MODES_AT_2G_40 3 /* excluding HT40, EXT-OFDM, EXT-CCK */
  31. #define CTL(_tpower, _flag) ((_tpower) | ((_flag) << 6))
  32. #define EEPROM_DATA_LEN_9485 1088
  33. static int ar9003_hw_power_interpolate(int32_t x,
  34. int32_t *px, int32_t *py, u_int16_t np);
  35. static const struct ar9300_eeprom ar9300_default = {
  36. .eepromVersion = 2,
  37. .templateVersion = 2,
  38. .macAddr = {0, 2, 3, 4, 5, 6},
  39. .custData = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  40. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  41. .baseEepHeader = {
  42. .regDmn = { LE16(0), LE16(0x1f) },
  43. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  44. .opCapFlags = {
  45. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  46. .eepMisc = 0,
  47. },
  48. .rfSilent = 0,
  49. .blueToothOptions = 0,
  50. .deviceCap = 0,
  51. .deviceType = 5, /* takes lower byte in eeprom location */
  52. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  53. .params_for_tuning_caps = {0, 0},
  54. .featureEnable = 0x0c,
  55. /*
  56. * bit0 - enable tx temp comp - disabled
  57. * bit1 - enable tx volt comp - disabled
  58. * bit2 - enable fastClock - enabled
  59. * bit3 - enable doubling - enabled
  60. * bit4 - enable internal regulator - disabled
  61. * bit5 - enable pa predistortion - disabled
  62. */
  63. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  64. .eepromWriteEnableGpio = 3,
  65. .wlanDisableGpio = 0,
  66. .wlanLedGpio = 8,
  67. .rxBandSelectGpio = 0xff,
  68. .txrxgain = 0,
  69. .swreg = 0,
  70. },
  71. .modalHeader2G = {
  72. /* ar9300_modal_eep_header 2g */
  73. /* 4 idle,t1,t2,b(4 bits per setting) */
  74. .antCtrlCommon = LE32(0x110),
  75. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  76. .antCtrlCommon2 = LE32(0x22222),
  77. /*
  78. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  79. * rx1, rx12, b (2 bits each)
  80. */
  81. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  82. /*
  83. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  84. * for ar9280 (0xa20c/b20c 5:0)
  85. */
  86. .xatten1DB = {0, 0, 0},
  87. /*
  88. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  89. * for ar9280 (0xa20c/b20c 16:12
  90. */
  91. .xatten1Margin = {0, 0, 0},
  92. .tempSlope = 36,
  93. .voltSlope = 0,
  94. /*
  95. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  96. * channels in usual fbin coding format
  97. */
  98. .spurChans = {0, 0, 0, 0, 0},
  99. /*
  100. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  101. * if the register is per chain
  102. */
  103. .noiseFloorThreshCh = {-1, 0, 0},
  104. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  105. .quick_drop = 0,
  106. .xpaBiasLvl = 0,
  107. .txFrameToDataStart = 0x0e,
  108. .txFrameToPaOn = 0x0e,
  109. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  110. .antennaGain = 0,
  111. .switchSettling = 0x2c,
  112. .adcDesiredSize = -30,
  113. .txEndToXpaOff = 0,
  114. .txEndToRxOn = 0x2,
  115. .txFrameToXpaOn = 0xe,
  116. .thresh62 = 28,
  117. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  118. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  119. .futureModal = {
  120. 0, 0, 0, 0, 0, 0, 0, 0,
  121. },
  122. },
  123. .base_ext1 = {
  124. .ant_div_control = 0,
  125. .future = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}
  126. },
  127. .calFreqPier2G = {
  128. FREQ2FBIN(2412, 1),
  129. FREQ2FBIN(2437, 1),
  130. FREQ2FBIN(2472, 1),
  131. },
  132. /* ar9300_cal_data_per_freq_op_loop 2g */
  133. .calPierData2G = {
  134. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  135. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  136. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  137. },
  138. .calTarget_freqbin_Cck = {
  139. FREQ2FBIN(2412, 1),
  140. FREQ2FBIN(2484, 1),
  141. },
  142. .calTarget_freqbin_2G = {
  143. FREQ2FBIN(2412, 1),
  144. FREQ2FBIN(2437, 1),
  145. FREQ2FBIN(2472, 1)
  146. },
  147. .calTarget_freqbin_2GHT20 = {
  148. FREQ2FBIN(2412, 1),
  149. FREQ2FBIN(2437, 1),
  150. FREQ2FBIN(2472, 1)
  151. },
  152. .calTarget_freqbin_2GHT40 = {
  153. FREQ2FBIN(2412, 1),
  154. FREQ2FBIN(2437, 1),
  155. FREQ2FBIN(2472, 1)
  156. },
  157. .calTargetPowerCck = {
  158. /* 1L-5L,5S,11L,11S */
  159. { {36, 36, 36, 36} },
  160. { {36, 36, 36, 36} },
  161. },
  162. .calTargetPower2G = {
  163. /* 6-24,36,48,54 */
  164. { {32, 32, 28, 24} },
  165. { {32, 32, 28, 24} },
  166. { {32, 32, 28, 24} },
  167. },
  168. .calTargetPower2GHT20 = {
  169. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  170. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  171. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  172. },
  173. .calTargetPower2GHT40 = {
  174. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  175. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  176. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  177. },
  178. .ctlIndex_2G = {
  179. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  180. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  181. },
  182. .ctl_freqbin_2G = {
  183. {
  184. FREQ2FBIN(2412, 1),
  185. FREQ2FBIN(2417, 1),
  186. FREQ2FBIN(2457, 1),
  187. FREQ2FBIN(2462, 1)
  188. },
  189. {
  190. FREQ2FBIN(2412, 1),
  191. FREQ2FBIN(2417, 1),
  192. FREQ2FBIN(2462, 1),
  193. 0xFF,
  194. },
  195. {
  196. FREQ2FBIN(2412, 1),
  197. FREQ2FBIN(2417, 1),
  198. FREQ2FBIN(2462, 1),
  199. 0xFF,
  200. },
  201. {
  202. FREQ2FBIN(2422, 1),
  203. FREQ2FBIN(2427, 1),
  204. FREQ2FBIN(2447, 1),
  205. FREQ2FBIN(2452, 1)
  206. },
  207. {
  208. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  209. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  210. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  211. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  212. },
  213. {
  214. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  215. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  216. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  217. 0,
  218. },
  219. {
  220. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  221. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  222. FREQ2FBIN(2472, 1),
  223. 0,
  224. },
  225. {
  226. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  227. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  228. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  229. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  230. },
  231. {
  232. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  233. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  234. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  235. },
  236. {
  237. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  238. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  239. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  240. 0
  241. },
  242. {
  243. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  244. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  245. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  246. 0
  247. },
  248. {
  249. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  250. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  251. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  252. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  253. }
  254. },
  255. .ctlPowerData_2G = {
  256. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  257. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  258. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  259. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  260. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  261. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  262. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  263. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  264. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  265. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  266. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  267. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  268. },
  269. .modalHeader5G = {
  270. /* 4 idle,t1,t2,b (4 bits per setting) */
  271. .antCtrlCommon = LE32(0x110),
  272. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  273. .antCtrlCommon2 = LE32(0x22222),
  274. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  275. .antCtrlChain = {
  276. LE16(0x000), LE16(0x000), LE16(0x000),
  277. },
  278. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  279. .xatten1DB = {0, 0, 0},
  280. /*
  281. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  282. * for merlin (0xa20c/b20c 16:12
  283. */
  284. .xatten1Margin = {0, 0, 0},
  285. .tempSlope = 68,
  286. .voltSlope = 0,
  287. /* spurChans spur channels in usual fbin coding format */
  288. .spurChans = {0, 0, 0, 0, 0},
  289. /* noiseFloorThreshCh Check if the register is per chain */
  290. .noiseFloorThreshCh = {-1, 0, 0},
  291. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  292. .quick_drop = 0,
  293. .xpaBiasLvl = 0,
  294. .txFrameToDataStart = 0x0e,
  295. .txFrameToPaOn = 0x0e,
  296. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  297. .antennaGain = 0,
  298. .switchSettling = 0x2d,
  299. .adcDesiredSize = -30,
  300. .txEndToXpaOff = 0,
  301. .txEndToRxOn = 0x2,
  302. .txFrameToXpaOn = 0xe,
  303. .thresh62 = 28,
  304. .papdRateMaskHt20 = LE32(0x0c80c080),
  305. .papdRateMaskHt40 = LE32(0x0080c080),
  306. .futureModal = {
  307. 0, 0, 0, 0, 0, 0, 0, 0,
  308. },
  309. },
  310. .base_ext2 = {
  311. .tempSlopeLow = 0,
  312. .tempSlopeHigh = 0,
  313. .xatten1DBLow = {0, 0, 0},
  314. .xatten1MarginLow = {0, 0, 0},
  315. .xatten1DBHigh = {0, 0, 0},
  316. .xatten1MarginHigh = {0, 0, 0}
  317. },
  318. .calFreqPier5G = {
  319. FREQ2FBIN(5180, 0),
  320. FREQ2FBIN(5220, 0),
  321. FREQ2FBIN(5320, 0),
  322. FREQ2FBIN(5400, 0),
  323. FREQ2FBIN(5500, 0),
  324. FREQ2FBIN(5600, 0),
  325. FREQ2FBIN(5725, 0),
  326. FREQ2FBIN(5825, 0)
  327. },
  328. .calPierData5G = {
  329. {
  330. {0, 0, 0, 0, 0},
  331. {0, 0, 0, 0, 0},
  332. {0, 0, 0, 0, 0},
  333. {0, 0, 0, 0, 0},
  334. {0, 0, 0, 0, 0},
  335. {0, 0, 0, 0, 0},
  336. {0, 0, 0, 0, 0},
  337. {0, 0, 0, 0, 0},
  338. },
  339. {
  340. {0, 0, 0, 0, 0},
  341. {0, 0, 0, 0, 0},
  342. {0, 0, 0, 0, 0},
  343. {0, 0, 0, 0, 0},
  344. {0, 0, 0, 0, 0},
  345. {0, 0, 0, 0, 0},
  346. {0, 0, 0, 0, 0},
  347. {0, 0, 0, 0, 0},
  348. },
  349. {
  350. {0, 0, 0, 0, 0},
  351. {0, 0, 0, 0, 0},
  352. {0, 0, 0, 0, 0},
  353. {0, 0, 0, 0, 0},
  354. {0, 0, 0, 0, 0},
  355. {0, 0, 0, 0, 0},
  356. {0, 0, 0, 0, 0},
  357. {0, 0, 0, 0, 0},
  358. },
  359. },
  360. .calTarget_freqbin_5G = {
  361. FREQ2FBIN(5180, 0),
  362. FREQ2FBIN(5220, 0),
  363. FREQ2FBIN(5320, 0),
  364. FREQ2FBIN(5400, 0),
  365. FREQ2FBIN(5500, 0),
  366. FREQ2FBIN(5600, 0),
  367. FREQ2FBIN(5725, 0),
  368. FREQ2FBIN(5825, 0)
  369. },
  370. .calTarget_freqbin_5GHT20 = {
  371. FREQ2FBIN(5180, 0),
  372. FREQ2FBIN(5240, 0),
  373. FREQ2FBIN(5320, 0),
  374. FREQ2FBIN(5500, 0),
  375. FREQ2FBIN(5700, 0),
  376. FREQ2FBIN(5745, 0),
  377. FREQ2FBIN(5725, 0),
  378. FREQ2FBIN(5825, 0)
  379. },
  380. .calTarget_freqbin_5GHT40 = {
  381. FREQ2FBIN(5180, 0),
  382. FREQ2FBIN(5240, 0),
  383. FREQ2FBIN(5320, 0),
  384. FREQ2FBIN(5500, 0),
  385. FREQ2FBIN(5700, 0),
  386. FREQ2FBIN(5745, 0),
  387. FREQ2FBIN(5725, 0),
  388. FREQ2FBIN(5825, 0)
  389. },
  390. .calTargetPower5G = {
  391. /* 6-24,36,48,54 */
  392. { {20, 20, 20, 10} },
  393. { {20, 20, 20, 10} },
  394. { {20, 20, 20, 10} },
  395. { {20, 20, 20, 10} },
  396. { {20, 20, 20, 10} },
  397. { {20, 20, 20, 10} },
  398. { {20, 20, 20, 10} },
  399. { {20, 20, 20, 10} },
  400. },
  401. .calTargetPower5GHT20 = {
  402. /*
  403. * 0_8_16,1-3_9-11_17-19,
  404. * 4,5,6,7,12,13,14,15,20,21,22,23
  405. */
  406. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  407. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  408. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  409. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  410. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  411. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  412. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  413. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  414. },
  415. .calTargetPower5GHT40 = {
  416. /*
  417. * 0_8_16,1-3_9-11_17-19,
  418. * 4,5,6,7,12,13,14,15,20,21,22,23
  419. */
  420. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  421. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  422. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  423. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  424. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  425. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  426. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  427. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  428. },
  429. .ctlIndex_5G = {
  430. 0x10, 0x16, 0x18, 0x40, 0x46,
  431. 0x48, 0x30, 0x36, 0x38
  432. },
  433. .ctl_freqbin_5G = {
  434. {
  435. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  436. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  437. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  438. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  439. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  440. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  441. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  442. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  443. },
  444. {
  445. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  446. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  447. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  448. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  449. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  450. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  451. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  452. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  453. },
  454. {
  455. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  456. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  457. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  458. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  459. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  460. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  461. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  462. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  463. },
  464. {
  465. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  466. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  467. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  468. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  469. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  470. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  471. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  472. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  473. },
  474. {
  475. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  476. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  477. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  478. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  479. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  480. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  481. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  482. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  483. },
  484. {
  485. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  486. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  487. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  488. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  489. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  490. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  491. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  492. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  493. },
  494. {
  495. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  496. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  497. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  498. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  499. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  500. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  501. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  502. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  503. },
  504. {
  505. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  506. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  507. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  508. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  509. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  510. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  511. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  512. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  513. },
  514. {
  515. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  516. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  517. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  518. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  519. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  520. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  521. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  522. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  523. }
  524. },
  525. .ctlPowerData_5G = {
  526. {
  527. {
  528. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  529. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  530. }
  531. },
  532. {
  533. {
  534. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  535. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  536. }
  537. },
  538. {
  539. {
  540. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  541. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  542. }
  543. },
  544. {
  545. {
  546. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  547. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  548. }
  549. },
  550. {
  551. {
  552. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  553. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  554. }
  555. },
  556. {
  557. {
  558. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  559. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  560. }
  561. },
  562. {
  563. {
  564. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  565. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  566. }
  567. },
  568. {
  569. {
  570. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  571. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  572. }
  573. },
  574. {
  575. {
  576. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  577. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  578. }
  579. },
  580. }
  581. };
  582. static const struct ar9300_eeprom ar9300_x113 = {
  583. .eepromVersion = 2,
  584. .templateVersion = 6,
  585. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  586. .custData = {"x113-023-f0000"},
  587. .baseEepHeader = {
  588. .regDmn = { LE16(0), LE16(0x1f) },
  589. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  590. .opCapFlags = {
  591. .opFlags = AR5416_OPFLAGS_11A,
  592. .eepMisc = 0,
  593. },
  594. .rfSilent = 0,
  595. .blueToothOptions = 0,
  596. .deviceCap = 0,
  597. .deviceType = 5, /* takes lower byte in eeprom location */
  598. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  599. .params_for_tuning_caps = {0, 0},
  600. .featureEnable = 0x0d,
  601. /*
  602. * bit0 - enable tx temp comp - disabled
  603. * bit1 - enable tx volt comp - disabled
  604. * bit2 - enable fastClock - enabled
  605. * bit3 - enable doubling - enabled
  606. * bit4 - enable internal regulator - disabled
  607. * bit5 - enable pa predistortion - disabled
  608. */
  609. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  610. .eepromWriteEnableGpio = 6,
  611. .wlanDisableGpio = 0,
  612. .wlanLedGpio = 8,
  613. .rxBandSelectGpio = 0xff,
  614. .txrxgain = 0x21,
  615. .swreg = 0,
  616. },
  617. .modalHeader2G = {
  618. /* ar9300_modal_eep_header 2g */
  619. /* 4 idle,t1,t2,b(4 bits per setting) */
  620. .antCtrlCommon = LE32(0x110),
  621. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  622. .antCtrlCommon2 = LE32(0x44444),
  623. /*
  624. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  625. * rx1, rx12, b (2 bits each)
  626. */
  627. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  628. /*
  629. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  630. * for ar9280 (0xa20c/b20c 5:0)
  631. */
  632. .xatten1DB = {0, 0, 0},
  633. /*
  634. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  635. * for ar9280 (0xa20c/b20c 16:12
  636. */
  637. .xatten1Margin = {0, 0, 0},
  638. .tempSlope = 25,
  639. .voltSlope = 0,
  640. /*
  641. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  642. * channels in usual fbin coding format
  643. */
  644. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  645. /*
  646. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  647. * if the register is per chain
  648. */
  649. .noiseFloorThreshCh = {-1, 0, 0},
  650. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  651. .quick_drop = 0,
  652. .xpaBiasLvl = 0,
  653. .txFrameToDataStart = 0x0e,
  654. .txFrameToPaOn = 0x0e,
  655. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  656. .antennaGain = 0,
  657. .switchSettling = 0x2c,
  658. .adcDesiredSize = -30,
  659. .txEndToXpaOff = 0,
  660. .txEndToRxOn = 0x2,
  661. .txFrameToXpaOn = 0xe,
  662. .thresh62 = 28,
  663. .papdRateMaskHt20 = LE32(0x0c80c080),
  664. .papdRateMaskHt40 = LE32(0x0080c080),
  665. .futureModal = {
  666. 0, 0, 0, 0, 0, 0, 0, 0,
  667. },
  668. },
  669. .base_ext1 = {
  670. .ant_div_control = 0,
  671. .future = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}
  672. },
  673. .calFreqPier2G = {
  674. FREQ2FBIN(2412, 1),
  675. FREQ2FBIN(2437, 1),
  676. FREQ2FBIN(2472, 1),
  677. },
  678. /* ar9300_cal_data_per_freq_op_loop 2g */
  679. .calPierData2G = {
  680. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  681. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  682. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  683. },
  684. .calTarget_freqbin_Cck = {
  685. FREQ2FBIN(2412, 1),
  686. FREQ2FBIN(2472, 1),
  687. },
  688. .calTarget_freqbin_2G = {
  689. FREQ2FBIN(2412, 1),
  690. FREQ2FBIN(2437, 1),
  691. FREQ2FBIN(2472, 1)
  692. },
  693. .calTarget_freqbin_2GHT20 = {
  694. FREQ2FBIN(2412, 1),
  695. FREQ2FBIN(2437, 1),
  696. FREQ2FBIN(2472, 1)
  697. },
  698. .calTarget_freqbin_2GHT40 = {
  699. FREQ2FBIN(2412, 1),
  700. FREQ2FBIN(2437, 1),
  701. FREQ2FBIN(2472, 1)
  702. },
  703. .calTargetPowerCck = {
  704. /* 1L-5L,5S,11L,11S */
  705. { {34, 34, 34, 34} },
  706. { {34, 34, 34, 34} },
  707. },
  708. .calTargetPower2G = {
  709. /* 6-24,36,48,54 */
  710. { {34, 34, 32, 32} },
  711. { {34, 34, 32, 32} },
  712. { {34, 34, 32, 32} },
  713. },
  714. .calTargetPower2GHT20 = {
  715. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  716. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  717. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  718. },
  719. .calTargetPower2GHT40 = {
  720. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  721. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  722. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  723. },
  724. .ctlIndex_2G = {
  725. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  726. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  727. },
  728. .ctl_freqbin_2G = {
  729. {
  730. FREQ2FBIN(2412, 1),
  731. FREQ2FBIN(2417, 1),
  732. FREQ2FBIN(2457, 1),
  733. FREQ2FBIN(2462, 1)
  734. },
  735. {
  736. FREQ2FBIN(2412, 1),
  737. FREQ2FBIN(2417, 1),
  738. FREQ2FBIN(2462, 1),
  739. 0xFF,
  740. },
  741. {
  742. FREQ2FBIN(2412, 1),
  743. FREQ2FBIN(2417, 1),
  744. FREQ2FBIN(2462, 1),
  745. 0xFF,
  746. },
  747. {
  748. FREQ2FBIN(2422, 1),
  749. FREQ2FBIN(2427, 1),
  750. FREQ2FBIN(2447, 1),
  751. FREQ2FBIN(2452, 1)
  752. },
  753. {
  754. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  755. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  756. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  757. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  758. },
  759. {
  760. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  761. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  762. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  763. 0,
  764. },
  765. {
  766. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  767. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  768. FREQ2FBIN(2472, 1),
  769. 0,
  770. },
  771. {
  772. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  773. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  774. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  775. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  776. },
  777. {
  778. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  779. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  780. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  781. },
  782. {
  783. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  784. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  785. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  786. 0
  787. },
  788. {
  789. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  790. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  791. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  792. 0
  793. },
  794. {
  795. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  796. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  797. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  798. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  799. }
  800. },
  801. .ctlPowerData_2G = {
  802. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  803. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  804. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  805. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  806. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  807. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  808. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  809. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  810. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  811. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  812. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  813. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  814. },
  815. .modalHeader5G = {
  816. /* 4 idle,t1,t2,b (4 bits per setting) */
  817. .antCtrlCommon = LE32(0x220),
  818. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  819. .antCtrlCommon2 = LE32(0x11111),
  820. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  821. .antCtrlChain = {
  822. LE16(0x150), LE16(0x150), LE16(0x150),
  823. },
  824. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  825. .xatten1DB = {0, 0, 0},
  826. /*
  827. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  828. * for merlin (0xa20c/b20c 16:12
  829. */
  830. .xatten1Margin = {0, 0, 0},
  831. .tempSlope = 68,
  832. .voltSlope = 0,
  833. /* spurChans spur channels in usual fbin coding format */
  834. .spurChans = {FREQ2FBIN(5500, 0), 0, 0, 0, 0},
  835. /* noiseFloorThreshCh Check if the register is per chain */
  836. .noiseFloorThreshCh = {-1, 0, 0},
  837. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  838. .quick_drop = 0,
  839. .xpaBiasLvl = 0xf,
  840. .txFrameToDataStart = 0x0e,
  841. .txFrameToPaOn = 0x0e,
  842. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  843. .antennaGain = 0,
  844. .switchSettling = 0x2d,
  845. .adcDesiredSize = -30,
  846. .txEndToXpaOff = 0,
  847. .txEndToRxOn = 0x2,
  848. .txFrameToXpaOn = 0xe,
  849. .thresh62 = 28,
  850. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  851. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  852. .futureModal = {
  853. 0, 0, 0, 0, 0, 0, 0, 0,
  854. },
  855. },
  856. .base_ext2 = {
  857. .tempSlopeLow = 72,
  858. .tempSlopeHigh = 105,
  859. .xatten1DBLow = {0, 0, 0},
  860. .xatten1MarginLow = {0, 0, 0},
  861. .xatten1DBHigh = {0, 0, 0},
  862. .xatten1MarginHigh = {0, 0, 0}
  863. },
  864. .calFreqPier5G = {
  865. FREQ2FBIN(5180, 0),
  866. FREQ2FBIN(5240, 0),
  867. FREQ2FBIN(5320, 0),
  868. FREQ2FBIN(5400, 0),
  869. FREQ2FBIN(5500, 0),
  870. FREQ2FBIN(5600, 0),
  871. FREQ2FBIN(5745, 0),
  872. FREQ2FBIN(5785, 0)
  873. },
  874. .calPierData5G = {
  875. {
  876. {0, 0, 0, 0, 0},
  877. {0, 0, 0, 0, 0},
  878. {0, 0, 0, 0, 0},
  879. {0, 0, 0, 0, 0},
  880. {0, 0, 0, 0, 0},
  881. {0, 0, 0, 0, 0},
  882. {0, 0, 0, 0, 0},
  883. {0, 0, 0, 0, 0},
  884. },
  885. {
  886. {0, 0, 0, 0, 0},
  887. {0, 0, 0, 0, 0},
  888. {0, 0, 0, 0, 0},
  889. {0, 0, 0, 0, 0},
  890. {0, 0, 0, 0, 0},
  891. {0, 0, 0, 0, 0},
  892. {0, 0, 0, 0, 0},
  893. {0, 0, 0, 0, 0},
  894. },
  895. {
  896. {0, 0, 0, 0, 0},
  897. {0, 0, 0, 0, 0},
  898. {0, 0, 0, 0, 0},
  899. {0, 0, 0, 0, 0},
  900. {0, 0, 0, 0, 0},
  901. {0, 0, 0, 0, 0},
  902. {0, 0, 0, 0, 0},
  903. {0, 0, 0, 0, 0},
  904. },
  905. },
  906. .calTarget_freqbin_5G = {
  907. FREQ2FBIN(5180, 0),
  908. FREQ2FBIN(5220, 0),
  909. FREQ2FBIN(5320, 0),
  910. FREQ2FBIN(5400, 0),
  911. FREQ2FBIN(5500, 0),
  912. FREQ2FBIN(5600, 0),
  913. FREQ2FBIN(5745, 0),
  914. FREQ2FBIN(5785, 0)
  915. },
  916. .calTarget_freqbin_5GHT20 = {
  917. FREQ2FBIN(5180, 0),
  918. FREQ2FBIN(5240, 0),
  919. FREQ2FBIN(5320, 0),
  920. FREQ2FBIN(5400, 0),
  921. FREQ2FBIN(5500, 0),
  922. FREQ2FBIN(5700, 0),
  923. FREQ2FBIN(5745, 0),
  924. FREQ2FBIN(5825, 0)
  925. },
  926. .calTarget_freqbin_5GHT40 = {
  927. FREQ2FBIN(5190, 0),
  928. FREQ2FBIN(5230, 0),
  929. FREQ2FBIN(5320, 0),
  930. FREQ2FBIN(5410, 0),
  931. FREQ2FBIN(5510, 0),
  932. FREQ2FBIN(5670, 0),
  933. FREQ2FBIN(5755, 0),
  934. FREQ2FBIN(5825, 0)
  935. },
  936. .calTargetPower5G = {
  937. /* 6-24,36,48,54 */
  938. { {42, 40, 40, 34} },
  939. { {42, 40, 40, 34} },
  940. { {42, 40, 40, 34} },
  941. { {42, 40, 40, 34} },
  942. { {42, 40, 40, 34} },
  943. { {42, 40, 40, 34} },
  944. { {42, 40, 40, 34} },
  945. { {42, 40, 40, 34} },
  946. },
  947. .calTargetPower5GHT20 = {
  948. /*
  949. * 0_8_16,1-3_9-11_17-19,
  950. * 4,5,6,7,12,13,14,15,20,21,22,23
  951. */
  952. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  953. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  954. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  955. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  956. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  957. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  958. { {38, 38, 38, 38, 32, 28, 38, 38, 32, 28, 38, 38, 32, 26} },
  959. { {36, 36, 36, 36, 32, 28, 36, 36, 32, 28, 36, 36, 32, 26} },
  960. },
  961. .calTargetPower5GHT40 = {
  962. /*
  963. * 0_8_16,1-3_9-11_17-19,
  964. * 4,5,6,7,12,13,14,15,20,21,22,23
  965. */
  966. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  967. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  968. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  969. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  970. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  971. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  972. { {36, 36, 36, 36, 30, 26, 36, 36, 30, 26, 36, 36, 30, 24} },
  973. { {34, 34, 34, 34, 30, 26, 34, 34, 30, 26, 34, 34, 30, 24} },
  974. },
  975. .ctlIndex_5G = {
  976. 0x10, 0x16, 0x18, 0x40, 0x46,
  977. 0x48, 0x30, 0x36, 0x38
  978. },
  979. .ctl_freqbin_5G = {
  980. {
  981. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  982. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  983. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  984. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  985. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  986. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  987. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  988. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  989. },
  990. {
  991. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  992. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  993. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  994. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  995. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  996. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  997. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  998. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  999. },
  1000. {
  1001. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1002. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1003. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1004. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  1005. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  1006. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  1007. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  1008. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  1009. },
  1010. {
  1011. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1012. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1013. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  1014. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  1015. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1016. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1017. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  1018. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  1019. },
  1020. {
  1021. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1022. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1023. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  1024. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  1025. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  1026. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  1027. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  1028. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  1029. },
  1030. {
  1031. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1032. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  1033. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  1034. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1035. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  1036. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1037. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  1038. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  1039. },
  1040. {
  1041. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1042. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1043. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  1044. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  1045. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1046. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  1047. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  1048. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  1049. },
  1050. {
  1051. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1052. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1053. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  1054. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1055. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  1056. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1057. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1058. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1059. },
  1060. {
  1061. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1062. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1063. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1064. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1065. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  1066. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1067. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  1068. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  1069. }
  1070. },
  1071. .ctlPowerData_5G = {
  1072. {
  1073. {
  1074. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1075. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1076. }
  1077. },
  1078. {
  1079. {
  1080. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1081. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1082. }
  1083. },
  1084. {
  1085. {
  1086. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1087. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1088. }
  1089. },
  1090. {
  1091. {
  1092. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1093. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1094. }
  1095. },
  1096. {
  1097. {
  1098. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1099. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1100. }
  1101. },
  1102. {
  1103. {
  1104. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1105. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1106. }
  1107. },
  1108. {
  1109. {
  1110. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1111. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1112. }
  1113. },
  1114. {
  1115. {
  1116. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1117. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1118. }
  1119. },
  1120. {
  1121. {
  1122. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  1123. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1124. }
  1125. },
  1126. }
  1127. };
  1128. static const struct ar9300_eeprom ar9300_h112 = {
  1129. .eepromVersion = 2,
  1130. .templateVersion = 3,
  1131. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  1132. .custData = {"h112-241-f0000"},
  1133. .baseEepHeader = {
  1134. .regDmn = { LE16(0), LE16(0x1f) },
  1135. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  1136. .opCapFlags = {
  1137. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  1138. .eepMisc = 0,
  1139. },
  1140. .rfSilent = 0,
  1141. .blueToothOptions = 0,
  1142. .deviceCap = 0,
  1143. .deviceType = 5, /* takes lower byte in eeprom location */
  1144. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  1145. .params_for_tuning_caps = {0, 0},
  1146. .featureEnable = 0x0d,
  1147. /*
  1148. * bit0 - enable tx temp comp - disabled
  1149. * bit1 - enable tx volt comp - disabled
  1150. * bit2 - enable fastClock - enabled
  1151. * bit3 - enable doubling - enabled
  1152. * bit4 - enable internal regulator - disabled
  1153. * bit5 - enable pa predistortion - disabled
  1154. */
  1155. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  1156. .eepromWriteEnableGpio = 6,
  1157. .wlanDisableGpio = 0,
  1158. .wlanLedGpio = 8,
  1159. .rxBandSelectGpio = 0xff,
  1160. .txrxgain = 0x10,
  1161. .swreg = 0,
  1162. },
  1163. .modalHeader2G = {
  1164. /* ar9300_modal_eep_header 2g */
  1165. /* 4 idle,t1,t2,b(4 bits per setting) */
  1166. .antCtrlCommon = LE32(0x110),
  1167. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  1168. .antCtrlCommon2 = LE32(0x44444),
  1169. /*
  1170. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  1171. * rx1, rx12, b (2 bits each)
  1172. */
  1173. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  1174. /*
  1175. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  1176. * for ar9280 (0xa20c/b20c 5:0)
  1177. */
  1178. .xatten1DB = {0, 0, 0},
  1179. /*
  1180. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  1181. * for ar9280 (0xa20c/b20c 16:12
  1182. */
  1183. .xatten1Margin = {0, 0, 0},
  1184. .tempSlope = 25,
  1185. .voltSlope = 0,
  1186. /*
  1187. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  1188. * channels in usual fbin coding format
  1189. */
  1190. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  1191. /*
  1192. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  1193. * if the register is per chain
  1194. */
  1195. .noiseFloorThreshCh = {-1, 0, 0},
  1196. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1197. .quick_drop = 0,
  1198. .xpaBiasLvl = 0,
  1199. .txFrameToDataStart = 0x0e,
  1200. .txFrameToPaOn = 0x0e,
  1201. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1202. .antennaGain = 0,
  1203. .switchSettling = 0x2c,
  1204. .adcDesiredSize = -30,
  1205. .txEndToXpaOff = 0,
  1206. .txEndToRxOn = 0x2,
  1207. .txFrameToXpaOn = 0xe,
  1208. .thresh62 = 28,
  1209. .papdRateMaskHt20 = LE32(0x0c80c080),
  1210. .papdRateMaskHt40 = LE32(0x0080c080),
  1211. .futureModal = {
  1212. 0, 0, 0, 0, 0, 0, 0, 0,
  1213. },
  1214. },
  1215. .base_ext1 = {
  1216. .ant_div_control = 0,
  1217. .future = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}
  1218. },
  1219. .calFreqPier2G = {
  1220. FREQ2FBIN(2412, 1),
  1221. FREQ2FBIN(2437, 1),
  1222. FREQ2FBIN(2462, 1),
  1223. },
  1224. /* ar9300_cal_data_per_freq_op_loop 2g */
  1225. .calPierData2G = {
  1226. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1227. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1228. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1229. },
  1230. .calTarget_freqbin_Cck = {
  1231. FREQ2FBIN(2412, 1),
  1232. FREQ2FBIN(2472, 1),
  1233. },
  1234. .calTarget_freqbin_2G = {
  1235. FREQ2FBIN(2412, 1),
  1236. FREQ2FBIN(2437, 1),
  1237. FREQ2FBIN(2472, 1)
  1238. },
  1239. .calTarget_freqbin_2GHT20 = {
  1240. FREQ2FBIN(2412, 1),
  1241. FREQ2FBIN(2437, 1),
  1242. FREQ2FBIN(2472, 1)
  1243. },
  1244. .calTarget_freqbin_2GHT40 = {
  1245. FREQ2FBIN(2412, 1),
  1246. FREQ2FBIN(2437, 1),
  1247. FREQ2FBIN(2472, 1)
  1248. },
  1249. .calTargetPowerCck = {
  1250. /* 1L-5L,5S,11L,11S */
  1251. { {34, 34, 34, 34} },
  1252. { {34, 34, 34, 34} },
  1253. },
  1254. .calTargetPower2G = {
  1255. /* 6-24,36,48,54 */
  1256. { {34, 34, 32, 32} },
  1257. { {34, 34, 32, 32} },
  1258. { {34, 34, 32, 32} },
  1259. },
  1260. .calTargetPower2GHT20 = {
  1261. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1262. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1263. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1264. },
  1265. .calTargetPower2GHT40 = {
  1266. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1267. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1268. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1269. },
  1270. .ctlIndex_2G = {
  1271. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  1272. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  1273. },
  1274. .ctl_freqbin_2G = {
  1275. {
  1276. FREQ2FBIN(2412, 1),
  1277. FREQ2FBIN(2417, 1),
  1278. FREQ2FBIN(2457, 1),
  1279. FREQ2FBIN(2462, 1)
  1280. },
  1281. {
  1282. FREQ2FBIN(2412, 1),
  1283. FREQ2FBIN(2417, 1),
  1284. FREQ2FBIN(2462, 1),
  1285. 0xFF,
  1286. },
  1287. {
  1288. FREQ2FBIN(2412, 1),
  1289. FREQ2FBIN(2417, 1),
  1290. FREQ2FBIN(2462, 1),
  1291. 0xFF,
  1292. },
  1293. {
  1294. FREQ2FBIN(2422, 1),
  1295. FREQ2FBIN(2427, 1),
  1296. FREQ2FBIN(2447, 1),
  1297. FREQ2FBIN(2452, 1)
  1298. },
  1299. {
  1300. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1301. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1302. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1303. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  1304. },
  1305. {
  1306. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1307. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1308. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1309. 0,
  1310. },
  1311. {
  1312. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1313. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1314. FREQ2FBIN(2472, 1),
  1315. 0,
  1316. },
  1317. {
  1318. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  1319. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  1320. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  1321. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  1322. },
  1323. {
  1324. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1325. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1326. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1327. },
  1328. {
  1329. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1330. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1331. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1332. 0
  1333. },
  1334. {
  1335. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1336. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1337. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1338. 0
  1339. },
  1340. {
  1341. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  1342. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  1343. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  1344. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  1345. }
  1346. },
  1347. .ctlPowerData_2G = {
  1348. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1349. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1350. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  1351. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  1352. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1353. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1354. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  1355. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1356. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1357. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1358. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1359. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1360. },
  1361. .modalHeader5G = {
  1362. /* 4 idle,t1,t2,b (4 bits per setting) */
  1363. .antCtrlCommon = LE32(0x220),
  1364. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  1365. .antCtrlCommon2 = LE32(0x44444),
  1366. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  1367. .antCtrlChain = {
  1368. LE16(0x150), LE16(0x150), LE16(0x150),
  1369. },
  1370. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  1371. .xatten1DB = {0, 0, 0},
  1372. /*
  1373. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  1374. * for merlin (0xa20c/b20c 16:12
  1375. */
  1376. .xatten1Margin = {0, 0, 0},
  1377. .tempSlope = 45,
  1378. .voltSlope = 0,
  1379. /* spurChans spur channels in usual fbin coding format */
  1380. .spurChans = {0, 0, 0, 0, 0},
  1381. /* noiseFloorThreshCh Check if the register is per chain */
  1382. .noiseFloorThreshCh = {-1, 0, 0},
  1383. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1384. .quick_drop = 0,
  1385. .xpaBiasLvl = 0,
  1386. .txFrameToDataStart = 0x0e,
  1387. .txFrameToPaOn = 0x0e,
  1388. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1389. .antennaGain = 0,
  1390. .switchSettling = 0x2d,
  1391. .adcDesiredSize = -30,
  1392. .txEndToXpaOff = 0,
  1393. .txEndToRxOn = 0x2,
  1394. .txFrameToXpaOn = 0xe,
  1395. .thresh62 = 28,
  1396. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  1397. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  1398. .futureModal = {
  1399. 0, 0, 0, 0, 0, 0, 0, 0,
  1400. },
  1401. },
  1402. .base_ext2 = {
  1403. .tempSlopeLow = 40,
  1404. .tempSlopeHigh = 50,
  1405. .xatten1DBLow = {0, 0, 0},
  1406. .xatten1MarginLow = {0, 0, 0},
  1407. .xatten1DBHigh = {0, 0, 0},
  1408. .xatten1MarginHigh = {0, 0, 0}
  1409. },
  1410. .calFreqPier5G = {
  1411. FREQ2FBIN(5180, 0),
  1412. FREQ2FBIN(5220, 0),
  1413. FREQ2FBIN(5320, 0),
  1414. FREQ2FBIN(5400, 0),
  1415. FREQ2FBIN(5500, 0),
  1416. FREQ2FBIN(5600, 0),
  1417. FREQ2FBIN(5700, 0),
  1418. FREQ2FBIN(5785, 0)
  1419. },
  1420. .calPierData5G = {
  1421. {
  1422. {0, 0, 0, 0, 0},
  1423. {0, 0, 0, 0, 0},
  1424. {0, 0, 0, 0, 0},
  1425. {0, 0, 0, 0, 0},
  1426. {0, 0, 0, 0, 0},
  1427. {0, 0, 0, 0, 0},
  1428. {0, 0, 0, 0, 0},
  1429. {0, 0, 0, 0, 0},
  1430. },
  1431. {
  1432. {0, 0, 0, 0, 0},
  1433. {0, 0, 0, 0, 0},
  1434. {0, 0, 0, 0, 0},
  1435. {0, 0, 0, 0, 0},
  1436. {0, 0, 0, 0, 0},
  1437. {0, 0, 0, 0, 0},
  1438. {0, 0, 0, 0, 0},
  1439. {0, 0, 0, 0, 0},
  1440. },
  1441. {
  1442. {0, 0, 0, 0, 0},
  1443. {0, 0, 0, 0, 0},
  1444. {0, 0, 0, 0, 0},
  1445. {0, 0, 0, 0, 0},
  1446. {0, 0, 0, 0, 0},
  1447. {0, 0, 0, 0, 0},
  1448. {0, 0, 0, 0, 0},
  1449. {0, 0, 0, 0, 0},
  1450. },
  1451. },
  1452. .calTarget_freqbin_5G = {
  1453. FREQ2FBIN(5180, 0),
  1454. FREQ2FBIN(5240, 0),
  1455. FREQ2FBIN(5320, 0),
  1456. FREQ2FBIN(5400, 0),
  1457. FREQ2FBIN(5500, 0),
  1458. FREQ2FBIN(5600, 0),
  1459. FREQ2FBIN(5700, 0),
  1460. FREQ2FBIN(5825, 0)
  1461. },
  1462. .calTarget_freqbin_5GHT20 = {
  1463. FREQ2FBIN(5180, 0),
  1464. FREQ2FBIN(5240, 0),
  1465. FREQ2FBIN(5320, 0),
  1466. FREQ2FBIN(5400, 0),
  1467. FREQ2FBIN(5500, 0),
  1468. FREQ2FBIN(5700, 0),
  1469. FREQ2FBIN(5745, 0),
  1470. FREQ2FBIN(5825, 0)
  1471. },
  1472. .calTarget_freqbin_5GHT40 = {
  1473. FREQ2FBIN(5180, 0),
  1474. FREQ2FBIN(5240, 0),
  1475. FREQ2FBIN(5320, 0),
  1476. FREQ2FBIN(5400, 0),
  1477. FREQ2FBIN(5500, 0),
  1478. FREQ2FBIN(5700, 0),
  1479. FREQ2FBIN(5745, 0),
  1480. FREQ2FBIN(5825, 0)
  1481. },
  1482. .calTargetPower5G = {
  1483. /* 6-24,36,48,54 */
  1484. { {30, 30, 28, 24} },
  1485. { {30, 30, 28, 24} },
  1486. { {30, 30, 28, 24} },
  1487. { {30, 30, 28, 24} },
  1488. { {30, 30, 28, 24} },
  1489. { {30, 30, 28, 24} },
  1490. { {30, 30, 28, 24} },
  1491. { {30, 30, 28, 24} },
  1492. },
  1493. .calTargetPower5GHT20 = {
  1494. /*
  1495. * 0_8_16,1-3_9-11_17-19,
  1496. * 4,5,6,7,12,13,14,15,20,21,22,23
  1497. */
  1498. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 20, 20, 20, 16} },
  1499. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 20, 20, 20, 16} },
  1500. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 18, 18, 18, 16} },
  1501. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 18, 18, 18, 16} },
  1502. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 16, 16, 16, 14} },
  1503. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 16, 16, 16, 14} },
  1504. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 14, 14, 14, 12} },
  1505. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 14, 14, 14, 12} },
  1506. },
  1507. .calTargetPower5GHT40 = {
  1508. /*
  1509. * 0_8_16,1-3_9-11_17-19,
  1510. * 4,5,6,7,12,13,14,15,20,21,22,23
  1511. */
  1512. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 18, 18, 18, 14} },
  1513. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 18, 18, 18, 14} },
  1514. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 16, 16, 16, 12} },
  1515. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 16, 16, 16, 12} },
  1516. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 14, 14, 14, 10} },
  1517. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 14, 14, 14, 10} },
  1518. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 12, 12, 12, 8} },
  1519. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 12, 12, 12, 8} },
  1520. },
  1521. .ctlIndex_5G = {
  1522. 0x10, 0x16, 0x18, 0x40, 0x46,
  1523. 0x48, 0x30, 0x36, 0x38
  1524. },
  1525. .ctl_freqbin_5G = {
  1526. {
  1527. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1528. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1529. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1530. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1531. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  1532. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1533. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1534. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1535. },
  1536. {
  1537. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1538. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1539. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1540. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1541. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  1542. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1543. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1544. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1545. },
  1546. {
  1547. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1548. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1549. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1550. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  1551. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  1552. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  1553. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  1554. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  1555. },
  1556. {
  1557. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1558. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1559. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  1560. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  1561. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1562. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1563. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  1564. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  1565. },
  1566. {
  1567. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1568. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1569. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  1570. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  1571. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  1572. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  1573. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  1574. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  1575. },
  1576. {
  1577. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1578. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  1579. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  1580. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1581. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  1582. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1583. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  1584. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  1585. },
  1586. {
  1587. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1588. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1589. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  1590. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  1591. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1592. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  1593. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  1594. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  1595. },
  1596. {
  1597. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1598. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1599. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  1600. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1601. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  1602. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1603. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1604. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1605. },
  1606. {
  1607. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1608. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1609. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1610. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1611. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  1612. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1613. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  1614. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  1615. }
  1616. },
  1617. .ctlPowerData_5G = {
  1618. {
  1619. {
  1620. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1621. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1622. }
  1623. },
  1624. {
  1625. {
  1626. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1627. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1628. }
  1629. },
  1630. {
  1631. {
  1632. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1633. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1634. }
  1635. },
  1636. {
  1637. {
  1638. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1639. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1640. }
  1641. },
  1642. {
  1643. {
  1644. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1645. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1646. }
  1647. },
  1648. {
  1649. {
  1650. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1651. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1652. }
  1653. },
  1654. {
  1655. {
  1656. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1657. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1658. }
  1659. },
  1660. {
  1661. {
  1662. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1663. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1664. }
  1665. },
  1666. {
  1667. {
  1668. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  1669. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1670. }
  1671. },
  1672. }
  1673. };
  1674. static const struct ar9300_eeprom ar9300_x112 = {
  1675. .eepromVersion = 2,
  1676. .templateVersion = 5,
  1677. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  1678. .custData = {"x112-041-f0000"},
  1679. .baseEepHeader = {
  1680. .regDmn = { LE16(0), LE16(0x1f) },
  1681. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  1682. .opCapFlags = {
  1683. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  1684. .eepMisc = 0,
  1685. },
  1686. .rfSilent = 0,
  1687. .blueToothOptions = 0,
  1688. .deviceCap = 0,
  1689. .deviceType = 5, /* takes lower byte in eeprom location */
  1690. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  1691. .params_for_tuning_caps = {0, 0},
  1692. .featureEnable = 0x0d,
  1693. /*
  1694. * bit0 - enable tx temp comp - disabled
  1695. * bit1 - enable tx volt comp - disabled
  1696. * bit2 - enable fastclock - enabled
  1697. * bit3 - enable doubling - enabled
  1698. * bit4 - enable internal regulator - disabled
  1699. * bit5 - enable pa predistortion - disabled
  1700. */
  1701. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  1702. .eepromWriteEnableGpio = 6,
  1703. .wlanDisableGpio = 0,
  1704. .wlanLedGpio = 8,
  1705. .rxBandSelectGpio = 0xff,
  1706. .txrxgain = 0x0,
  1707. .swreg = 0,
  1708. },
  1709. .modalHeader2G = {
  1710. /* ar9300_modal_eep_header 2g */
  1711. /* 4 idle,t1,t2,b(4 bits per setting) */
  1712. .antCtrlCommon = LE32(0x110),
  1713. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  1714. .antCtrlCommon2 = LE32(0x22222),
  1715. /*
  1716. * antCtrlChain[ar9300_max_chains]; 6 idle, t, r,
  1717. * rx1, rx12, b (2 bits each)
  1718. */
  1719. .antCtrlChain = { LE16(0x10), LE16(0x10), LE16(0x10) },
  1720. /*
  1721. * xatten1DB[AR9300_max_chains]; 3 xatten1_db
  1722. * for ar9280 (0xa20c/b20c 5:0)
  1723. */
  1724. .xatten1DB = {0x1b, 0x1b, 0x1b},
  1725. /*
  1726. * xatten1Margin[ar9300_max_chains]; 3 xatten1_margin
  1727. * for ar9280 (0xa20c/b20c 16:12
  1728. */
  1729. .xatten1Margin = {0x15, 0x15, 0x15},
  1730. .tempSlope = 50,
  1731. .voltSlope = 0,
  1732. /*
  1733. * spurChans[OSPrey_eeprom_modal_sPURS]; spur
  1734. * channels in usual fbin coding format
  1735. */
  1736. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  1737. /*
  1738. * noiseFloorThreshch[ar9300_max_cHAINS]; 3 Check
  1739. * if the register is per chain
  1740. */
  1741. .noiseFloorThreshCh = {-1, 0, 0},
  1742. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1743. .quick_drop = 0,
  1744. .xpaBiasLvl = 0,
  1745. .txFrameToDataStart = 0x0e,
  1746. .txFrameToPaOn = 0x0e,
  1747. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1748. .antennaGain = 0,
  1749. .switchSettling = 0x2c,
  1750. .adcDesiredSize = -30,
  1751. .txEndToXpaOff = 0,
  1752. .txEndToRxOn = 0x2,
  1753. .txFrameToXpaOn = 0xe,
  1754. .thresh62 = 28,
  1755. .papdRateMaskHt20 = LE32(0x0c80c080),
  1756. .papdRateMaskHt40 = LE32(0x0080c080),
  1757. .futureModal = {
  1758. 0, 0, 0, 0, 0, 0, 0, 0,
  1759. },
  1760. },
  1761. .base_ext1 = {
  1762. .ant_div_control = 0,
  1763. .future = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}
  1764. },
  1765. .calFreqPier2G = {
  1766. FREQ2FBIN(2412, 1),
  1767. FREQ2FBIN(2437, 1),
  1768. FREQ2FBIN(2472, 1),
  1769. },
  1770. /* ar9300_cal_data_per_freq_op_loop 2g */
  1771. .calPierData2G = {
  1772. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1773. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1774. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1775. },
  1776. .calTarget_freqbin_Cck = {
  1777. FREQ2FBIN(2412, 1),
  1778. FREQ2FBIN(2472, 1),
  1779. },
  1780. .calTarget_freqbin_2G = {
  1781. FREQ2FBIN(2412, 1),
  1782. FREQ2FBIN(2437, 1),
  1783. FREQ2FBIN(2472, 1)
  1784. },
  1785. .calTarget_freqbin_2GHT20 = {
  1786. FREQ2FBIN(2412, 1),
  1787. FREQ2FBIN(2437, 1),
  1788. FREQ2FBIN(2472, 1)
  1789. },
  1790. .calTarget_freqbin_2GHT40 = {
  1791. FREQ2FBIN(2412, 1),
  1792. FREQ2FBIN(2437, 1),
  1793. FREQ2FBIN(2472, 1)
  1794. },
  1795. .calTargetPowerCck = {
  1796. /* 1L-5L,5S,11L,11s */
  1797. { {38, 38, 38, 38} },
  1798. { {38, 38, 38, 38} },
  1799. },
  1800. .calTargetPower2G = {
  1801. /* 6-24,36,48,54 */
  1802. { {38, 38, 36, 34} },
  1803. { {38, 38, 36, 34} },
  1804. { {38, 38, 34, 32} },
  1805. },
  1806. .calTargetPower2GHT20 = {
  1807. { {36, 36, 36, 36, 36, 34, 34, 32, 30, 28, 28, 28, 28, 26} },
  1808. { {36, 36, 36, 36, 36, 34, 36, 34, 32, 30, 30, 30, 28, 26} },
  1809. { {36, 36, 36, 36, 36, 34, 34, 32, 30, 28, 28, 28, 28, 26} },
  1810. },
  1811. .calTargetPower2GHT40 = {
  1812. { {36, 36, 36, 36, 34, 32, 32, 30, 28, 26, 26, 26, 26, 24} },
  1813. { {36, 36, 36, 36, 34, 32, 34, 32, 30, 28, 28, 28, 28, 24} },
  1814. { {36, 36, 36, 36, 34, 32, 32, 30, 28, 26, 26, 26, 26, 24} },
  1815. },
  1816. .ctlIndex_2G = {
  1817. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  1818. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  1819. },
  1820. .ctl_freqbin_2G = {
  1821. {
  1822. FREQ2FBIN(2412, 1),
  1823. FREQ2FBIN(2417, 1),
  1824. FREQ2FBIN(2457, 1),
  1825. FREQ2FBIN(2462, 1)
  1826. },
  1827. {
  1828. FREQ2FBIN(2412, 1),
  1829. FREQ2FBIN(2417, 1),
  1830. FREQ2FBIN(2462, 1),
  1831. 0xFF,
  1832. },
  1833. {
  1834. FREQ2FBIN(2412, 1),
  1835. FREQ2FBIN(2417, 1),
  1836. FREQ2FBIN(2462, 1),
  1837. 0xFF,
  1838. },
  1839. {
  1840. FREQ2FBIN(2422, 1),
  1841. FREQ2FBIN(2427, 1),
  1842. FREQ2FBIN(2447, 1),
  1843. FREQ2FBIN(2452, 1)
  1844. },
  1845. {
  1846. /* Data[4].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1847. /* Data[4].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1848. /* Data[4].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1849. /* Data[4].ctledges[3].bchannel */ FREQ2FBIN(2484, 1),
  1850. },
  1851. {
  1852. /* Data[5].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1853. /* Data[5].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1854. /* Data[5].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1855. 0,
  1856. },
  1857. {
  1858. /* Data[6].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1859. /* Data[6].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1860. FREQ2FBIN(2472, 1),
  1861. 0,
  1862. },
  1863. {
  1864. /* Data[7].ctledges[0].bchannel */ FREQ2FBIN(2422, 1),
  1865. /* Data[7].ctledges[1].bchannel */ FREQ2FBIN(2427, 1),
  1866. /* Data[7].ctledges[2].bchannel */ FREQ2FBIN(2447, 1),
  1867. /* Data[7].ctledges[3].bchannel */ FREQ2FBIN(2462, 1),
  1868. },
  1869. {
  1870. /* Data[8].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1871. /* Data[8].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1872. /* Data[8].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1873. },
  1874. {
  1875. /* Data[9].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1876. /* Data[9].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1877. /* Data[9].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1878. 0
  1879. },
  1880. {
  1881. /* Data[10].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1882. /* Data[10].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1883. /* Data[10].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1884. 0
  1885. },
  1886. {
  1887. /* Data[11].ctledges[0].bchannel */ FREQ2FBIN(2422, 1),
  1888. /* Data[11].ctledges[1].bchannel */ FREQ2FBIN(2427, 1),
  1889. /* Data[11].ctledges[2].bchannel */ FREQ2FBIN(2447, 1),
  1890. /* Data[11].ctledges[3].bchannel */ FREQ2FBIN(2462, 1),
  1891. }
  1892. },
  1893. .ctlPowerData_2G = {
  1894. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1895. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1896. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  1897. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  1898. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1899. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1900. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  1901. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1902. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1903. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1904. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1905. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1906. },
  1907. .modalHeader5G = {
  1908. /* 4 idle,t1,t2,b (4 bits per setting) */
  1909. .antCtrlCommon = LE32(0x110),
  1910. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  1911. .antCtrlCommon2 = LE32(0x22222),
  1912. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  1913. .antCtrlChain = {
  1914. LE16(0x0), LE16(0x0), LE16(0x0),
  1915. },
  1916. /* xatten1DB 3 xatten1_db for ar9280 (0xa20c/b20c 5:0) */
  1917. .xatten1DB = {0x13, 0x19, 0x17},
  1918. /*
  1919. * xatten1Margin[ar9300_max_chains]; 3 xatten1_margin
  1920. * for merlin (0xa20c/b20c 16:12
  1921. */
  1922. .xatten1Margin = {0x19, 0x19, 0x19},
  1923. .tempSlope = 70,
  1924. .voltSlope = 15,
  1925. /* spurChans spur channels in usual fbin coding format */
  1926. .spurChans = {0, 0, 0, 0, 0},
  1927. /* noiseFloorThreshch check if the register is per chain */
  1928. .noiseFloorThreshCh = {-1, 0, 0},
  1929. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  1930. .quick_drop = 0,
  1931. .xpaBiasLvl = 0,
  1932. .txFrameToDataStart = 0x0e,
  1933. .txFrameToPaOn = 0x0e,
  1934. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1935. .antennaGain = 0,
  1936. .switchSettling = 0x2d,
  1937. .adcDesiredSize = -30,
  1938. .txEndToXpaOff = 0,
  1939. .txEndToRxOn = 0x2,
  1940. .txFrameToXpaOn = 0xe,
  1941. .thresh62 = 28,
  1942. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  1943. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  1944. .futureModal = {
  1945. 0, 0, 0, 0, 0, 0, 0, 0,
  1946. },
  1947. },
  1948. .base_ext2 = {
  1949. .tempSlopeLow = 72,
  1950. .tempSlopeHigh = 105,
  1951. .xatten1DBLow = {0x10, 0x14, 0x10},
  1952. .xatten1MarginLow = {0x19, 0x19 , 0x19},
  1953. .xatten1DBHigh = {0x1d, 0x20, 0x24},
  1954. .xatten1MarginHigh = {0x10, 0x10, 0x10}
  1955. },
  1956. .calFreqPier5G = {
  1957. FREQ2FBIN(5180, 0),
  1958. FREQ2FBIN(5220, 0),
  1959. FREQ2FBIN(5320, 0),
  1960. FREQ2FBIN(5400, 0),
  1961. FREQ2FBIN(5500, 0),
  1962. FREQ2FBIN(5600, 0),
  1963. FREQ2FBIN(5700, 0),
  1964. FREQ2FBIN(5785, 0)
  1965. },
  1966. .calPierData5G = {
  1967. {
  1968. {0, 0, 0, 0, 0},
  1969. {0, 0, 0, 0, 0},
  1970. {0, 0, 0, 0, 0},
  1971. {0, 0, 0, 0, 0},
  1972. {0, 0, 0, 0, 0},
  1973. {0, 0, 0, 0, 0},
  1974. {0, 0, 0, 0, 0},
  1975. {0, 0, 0, 0, 0},
  1976. },
  1977. {
  1978. {0, 0, 0, 0, 0},
  1979. {0, 0, 0, 0, 0},
  1980. {0, 0, 0, 0, 0},
  1981. {0, 0, 0, 0, 0},
  1982. {0, 0, 0, 0, 0},
  1983. {0, 0, 0, 0, 0},
  1984. {0, 0, 0, 0, 0},
  1985. {0, 0, 0, 0, 0},
  1986. },
  1987. {
  1988. {0, 0, 0, 0, 0},
  1989. {0, 0, 0, 0, 0},
  1990. {0, 0, 0, 0, 0},
  1991. {0, 0, 0, 0, 0},
  1992. {0, 0, 0, 0, 0},
  1993. {0, 0, 0, 0, 0},
  1994. {0, 0, 0, 0, 0},
  1995. {0, 0, 0, 0, 0},
  1996. },
  1997. },
  1998. .calTarget_freqbin_5G = {
  1999. FREQ2FBIN(5180, 0),
  2000. FREQ2FBIN(5220, 0),
  2001. FREQ2FBIN(5320, 0),
  2002. FREQ2FBIN(5400, 0),
  2003. FREQ2FBIN(5500, 0),
  2004. FREQ2FBIN(5600, 0),
  2005. FREQ2FBIN(5725, 0),
  2006. FREQ2FBIN(5825, 0)
  2007. },
  2008. .calTarget_freqbin_5GHT20 = {
  2009. FREQ2FBIN(5180, 0),
  2010. FREQ2FBIN(5220, 0),
  2011. FREQ2FBIN(5320, 0),
  2012. FREQ2FBIN(5400, 0),
  2013. FREQ2FBIN(5500, 0),
  2014. FREQ2FBIN(5600, 0),
  2015. FREQ2FBIN(5725, 0),
  2016. FREQ2FBIN(5825, 0)
  2017. },
  2018. .calTarget_freqbin_5GHT40 = {
  2019. FREQ2FBIN(5180, 0),
  2020. FREQ2FBIN(5220, 0),
  2021. FREQ2FBIN(5320, 0),
  2022. FREQ2FBIN(5400, 0),
  2023. FREQ2FBIN(5500, 0),
  2024. FREQ2FBIN(5600, 0),
  2025. FREQ2FBIN(5725, 0),
  2026. FREQ2FBIN(5825, 0)
  2027. },
  2028. .calTargetPower5G = {
  2029. /* 6-24,36,48,54 */
  2030. { {32, 32, 28, 26} },
  2031. { {32, 32, 28, 26} },
  2032. { {32, 32, 28, 26} },
  2033. { {32, 32, 26, 24} },
  2034. { {32, 32, 26, 24} },
  2035. { {32, 32, 24, 22} },
  2036. { {30, 30, 24, 22} },
  2037. { {30, 30, 24, 22} },
  2038. },
  2039. .calTargetPower5GHT20 = {
  2040. /*
  2041. * 0_8_16,1-3_9-11_17-19,
  2042. * 4,5,6,7,12,13,14,15,20,21,22,23
  2043. */
  2044. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2045. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2046. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2047. { {32, 32, 32, 32, 28, 26, 32, 26, 24, 22, 22, 22, 20, 20} },
  2048. { {32, 32, 32, 32, 28, 26, 32, 26, 24, 22, 20, 18, 16, 16} },
  2049. { {32, 32, 32, 32, 28, 26, 32, 24, 20, 16, 18, 16, 14, 14} },
  2050. { {30, 30, 30, 30, 28, 26, 30, 24, 20, 16, 18, 16, 14, 14} },
  2051. { {30, 30, 30, 30, 28, 26, 30, 24, 20, 16, 18, 16, 14, 14} },
  2052. },
  2053. .calTargetPower5GHT40 = {
  2054. /*
  2055. * 0_8_16,1-3_9-11_17-19,
  2056. * 4,5,6,7,12,13,14,15,20,21,22,23
  2057. */
  2058. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2059. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2060. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2061. { {32, 32, 32, 30, 28, 26, 30, 26, 24, 22, 22, 22, 20, 20} },
  2062. { {32, 32, 32, 30, 28, 26, 30, 26, 24, 22, 20, 18, 16, 16} },
  2063. { {32, 32, 32, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2064. { {30, 30, 30, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2065. { {30, 30, 30, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2066. },
  2067. .ctlIndex_5G = {
  2068. 0x10, 0x16, 0x18, 0x40, 0x46,
  2069. 0x48, 0x30, 0x36, 0x38
  2070. },
  2071. .ctl_freqbin_5G = {
  2072. {
  2073. /* Data[0].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2074. /* Data[0].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2075. /* Data[0].ctledges[2].bchannel */ FREQ2FBIN(5280, 0),
  2076. /* Data[0].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2077. /* Data[0].ctledges[4].bchannel */ FREQ2FBIN(5600, 0),
  2078. /* Data[0].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2079. /* Data[0].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2080. /* Data[0].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2081. },
  2082. {
  2083. /* Data[1].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2084. /* Data[1].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2085. /* Data[1].ctledges[2].bchannel */ FREQ2FBIN(5280, 0),
  2086. /* Data[1].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2087. /* Data[1].ctledges[4].bchannel */ FREQ2FBIN(5520, 0),
  2088. /* Data[1].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2089. /* Data[1].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2090. /* Data[1].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2091. },
  2092. {
  2093. /* Data[2].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2094. /* Data[2].ctledges[1].bchannel */ FREQ2FBIN(5230, 0),
  2095. /* Data[2].ctledges[2].bchannel */ FREQ2FBIN(5270, 0),
  2096. /* Data[2].ctledges[3].bchannel */ FREQ2FBIN(5310, 0),
  2097. /* Data[2].ctledges[4].bchannel */ FREQ2FBIN(5510, 0),
  2098. /* Data[2].ctledges[5].bchannel */ FREQ2FBIN(5550, 0),
  2099. /* Data[2].ctledges[6].bchannel */ FREQ2FBIN(5670, 0),
  2100. /* Data[2].ctledges[7].bchannel */ FREQ2FBIN(5755, 0)
  2101. },
  2102. {
  2103. /* Data[3].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2104. /* Data[3].ctledges[1].bchannel */ FREQ2FBIN(5200, 0),
  2105. /* Data[3].ctledges[2].bchannel */ FREQ2FBIN(5260, 0),
  2106. /* Data[3].ctledges[3].bchannel */ FREQ2FBIN(5320, 0),
  2107. /* Data[3].ctledges[4].bchannel */ FREQ2FBIN(5500, 0),
  2108. /* Data[3].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2109. /* Data[3].ctledges[6].bchannel */ 0xFF,
  2110. /* Data[3].ctledges[7].bchannel */ 0xFF,
  2111. },
  2112. {
  2113. /* Data[4].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2114. /* Data[4].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2115. /* Data[4].ctledges[2].bchannel */ FREQ2FBIN(5500, 0),
  2116. /* Data[4].ctledges[3].bchannel */ FREQ2FBIN(5700, 0),
  2117. /* Data[4].ctledges[4].bchannel */ 0xFF,
  2118. /* Data[4].ctledges[5].bchannel */ 0xFF,
  2119. /* Data[4].ctledges[6].bchannel */ 0xFF,
  2120. /* Data[4].ctledges[7].bchannel */ 0xFF,
  2121. },
  2122. {
  2123. /* Data[5].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2124. /* Data[5].ctledges[1].bchannel */ FREQ2FBIN(5270, 0),
  2125. /* Data[5].ctledges[2].bchannel */ FREQ2FBIN(5310, 0),
  2126. /* Data[5].ctledges[3].bchannel */ FREQ2FBIN(5510, 0),
  2127. /* Data[5].ctledges[4].bchannel */ FREQ2FBIN(5590, 0),
  2128. /* Data[5].ctledges[5].bchannel */ FREQ2FBIN(5670, 0),
  2129. /* Data[5].ctledges[6].bchannel */ 0xFF,
  2130. /* Data[5].ctledges[7].bchannel */ 0xFF
  2131. },
  2132. {
  2133. /* Data[6].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2134. /* Data[6].ctledges[1].bchannel */ FREQ2FBIN(5200, 0),
  2135. /* Data[6].ctledges[2].bchannel */ FREQ2FBIN(5220, 0),
  2136. /* Data[6].ctledges[3].bchannel */ FREQ2FBIN(5260, 0),
  2137. /* Data[6].ctledges[4].bchannel */ FREQ2FBIN(5500, 0),
  2138. /* Data[6].ctledges[5].bchannel */ FREQ2FBIN(5600, 0),
  2139. /* Data[6].ctledges[6].bchannel */ FREQ2FBIN(5700, 0),
  2140. /* Data[6].ctledges[7].bchannel */ FREQ2FBIN(5745, 0)
  2141. },
  2142. {
  2143. /* Data[7].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2144. /* Data[7].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2145. /* Data[7].ctledges[2].bchannel */ FREQ2FBIN(5320, 0),
  2146. /* Data[7].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2147. /* Data[7].ctledges[4].bchannel */ FREQ2FBIN(5560, 0),
  2148. /* Data[7].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2149. /* Data[7].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2150. /* Data[7].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2151. },
  2152. {
  2153. /* Data[8].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2154. /* Data[8].ctledges[1].bchannel */ FREQ2FBIN(5230, 0),
  2155. /* Data[8].ctledges[2].bchannel */ FREQ2FBIN(5270, 0),
  2156. /* Data[8].ctledges[3].bchannel */ FREQ2FBIN(5510, 0),
  2157. /* Data[8].ctledges[4].bchannel */ FREQ2FBIN(5550, 0),
  2158. /* Data[8].ctledges[5].bchannel */ FREQ2FBIN(5670, 0),
  2159. /* Data[8].ctledges[6].bchannel */ FREQ2FBIN(5755, 0),
  2160. /* Data[8].ctledges[7].bchannel */ FREQ2FBIN(5795, 0)
  2161. }
  2162. },
  2163. .ctlPowerData_5G = {
  2164. {
  2165. {
  2166. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2167. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2168. }
  2169. },
  2170. {
  2171. {
  2172. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2173. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2174. }
  2175. },
  2176. {
  2177. {
  2178. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2179. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2180. }
  2181. },
  2182. {
  2183. {
  2184. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2185. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2186. }
  2187. },
  2188. {
  2189. {
  2190. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2191. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2192. }
  2193. },
  2194. {
  2195. {
  2196. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2197. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2198. }
  2199. },
  2200. {
  2201. {
  2202. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2203. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2204. }
  2205. },
  2206. {
  2207. {
  2208. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2209. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2210. }
  2211. },
  2212. {
  2213. {
  2214. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  2215. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2216. }
  2217. },
  2218. }
  2219. };
  2220. static const struct ar9300_eeprom ar9300_h116 = {
  2221. .eepromVersion = 2,
  2222. .templateVersion = 4,
  2223. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  2224. .custData = {"h116-041-f0000"},
  2225. .baseEepHeader = {
  2226. .regDmn = { LE16(0), LE16(0x1f) },
  2227. .txrxMask = 0x33, /* 4 bits tx and 4 bits rx */
  2228. .opCapFlags = {
  2229. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  2230. .eepMisc = 0,
  2231. },
  2232. .rfSilent = 0,
  2233. .blueToothOptions = 0,
  2234. .deviceCap = 0,
  2235. .deviceType = 5, /* takes lower byte in eeprom location */
  2236. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  2237. .params_for_tuning_caps = {0, 0},
  2238. .featureEnable = 0x0d,
  2239. /*
  2240. * bit0 - enable tx temp comp - disabled
  2241. * bit1 - enable tx volt comp - disabled
  2242. * bit2 - enable fastClock - enabled
  2243. * bit3 - enable doubling - enabled
  2244. * bit4 - enable internal regulator - disabled
  2245. * bit5 - enable pa predistortion - disabled
  2246. */
  2247. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  2248. .eepromWriteEnableGpio = 6,
  2249. .wlanDisableGpio = 0,
  2250. .wlanLedGpio = 8,
  2251. .rxBandSelectGpio = 0xff,
  2252. .txrxgain = 0x10,
  2253. .swreg = 0,
  2254. },
  2255. .modalHeader2G = {
  2256. /* ar9300_modal_eep_header 2g */
  2257. /* 4 idle,t1,t2,b(4 bits per setting) */
  2258. .antCtrlCommon = LE32(0x110),
  2259. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  2260. .antCtrlCommon2 = LE32(0x44444),
  2261. /*
  2262. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  2263. * rx1, rx12, b (2 bits each)
  2264. */
  2265. .antCtrlChain = { LE16(0x10), LE16(0x10), LE16(0x10) },
  2266. /*
  2267. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  2268. * for ar9280 (0xa20c/b20c 5:0)
  2269. */
  2270. .xatten1DB = {0x1f, 0x1f, 0x1f},
  2271. /*
  2272. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  2273. * for ar9280 (0xa20c/b20c 16:12
  2274. */
  2275. .xatten1Margin = {0x12, 0x12, 0x12},
  2276. .tempSlope = 25,
  2277. .voltSlope = 0,
  2278. /*
  2279. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  2280. * channels in usual fbin coding format
  2281. */
  2282. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  2283. /*
  2284. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  2285. * if the register is per chain
  2286. */
  2287. .noiseFloorThreshCh = {-1, 0, 0},
  2288. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  2289. .quick_drop = 0,
  2290. .xpaBiasLvl = 0,
  2291. .txFrameToDataStart = 0x0e,
  2292. .txFrameToPaOn = 0x0e,
  2293. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  2294. .antennaGain = 0,
  2295. .switchSettling = 0x2c,
  2296. .adcDesiredSize = -30,
  2297. .txEndToXpaOff = 0,
  2298. .txEndToRxOn = 0x2,
  2299. .txFrameToXpaOn = 0xe,
  2300. .thresh62 = 28,
  2301. .papdRateMaskHt20 = LE32(0x0c80C080),
  2302. .papdRateMaskHt40 = LE32(0x0080C080),
  2303. .futureModal = {
  2304. 0, 0, 0, 0, 0, 0, 0, 0,
  2305. },
  2306. },
  2307. .base_ext1 = {
  2308. .ant_div_control = 0,
  2309. .future = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}
  2310. },
  2311. .calFreqPier2G = {
  2312. FREQ2FBIN(2412, 1),
  2313. FREQ2FBIN(2437, 1),
  2314. FREQ2FBIN(2462, 1),
  2315. },
  2316. /* ar9300_cal_data_per_freq_op_loop 2g */
  2317. .calPierData2G = {
  2318. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2319. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2320. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2321. },
  2322. .calTarget_freqbin_Cck = {
  2323. FREQ2FBIN(2412, 1),
  2324. FREQ2FBIN(2472, 1),
  2325. },
  2326. .calTarget_freqbin_2G = {
  2327. FREQ2FBIN(2412, 1),
  2328. FREQ2FBIN(2437, 1),
  2329. FREQ2FBIN(2472, 1)
  2330. },
  2331. .calTarget_freqbin_2GHT20 = {
  2332. FREQ2FBIN(2412, 1),
  2333. FREQ2FBIN(2437, 1),
  2334. FREQ2FBIN(2472, 1)
  2335. },
  2336. .calTarget_freqbin_2GHT40 = {
  2337. FREQ2FBIN(2412, 1),
  2338. FREQ2FBIN(2437, 1),
  2339. FREQ2FBIN(2472, 1)
  2340. },
  2341. .calTargetPowerCck = {
  2342. /* 1L-5L,5S,11L,11S */
  2343. { {34, 34, 34, 34} },
  2344. { {34, 34, 34, 34} },
  2345. },
  2346. .calTargetPower2G = {
  2347. /* 6-24,36,48,54 */
  2348. { {34, 34, 32, 32} },
  2349. { {34, 34, 32, 32} },
  2350. { {34, 34, 32, 32} },
  2351. },
  2352. .calTargetPower2GHT20 = {
  2353. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2354. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2355. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2356. },
  2357. .calTargetPower2GHT40 = {
  2358. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2359. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2360. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2361. },
  2362. .ctlIndex_2G = {
  2363. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  2364. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  2365. },
  2366. .ctl_freqbin_2G = {
  2367. {
  2368. FREQ2FBIN(2412, 1),
  2369. FREQ2FBIN(2417, 1),
  2370. FREQ2FBIN(2457, 1),
  2371. FREQ2FBIN(2462, 1)
  2372. },
  2373. {
  2374. FREQ2FBIN(2412, 1),
  2375. FREQ2FBIN(2417, 1),
  2376. FREQ2FBIN(2462, 1),
  2377. 0xFF,
  2378. },
  2379. {
  2380. FREQ2FBIN(2412, 1),
  2381. FREQ2FBIN(2417, 1),
  2382. FREQ2FBIN(2462, 1),
  2383. 0xFF,
  2384. },
  2385. {
  2386. FREQ2FBIN(2422, 1),
  2387. FREQ2FBIN(2427, 1),
  2388. FREQ2FBIN(2447, 1),
  2389. FREQ2FBIN(2452, 1)
  2390. },
  2391. {
  2392. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2393. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2394. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2395. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  2396. },
  2397. {
  2398. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2399. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2400. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2401. 0,
  2402. },
  2403. {
  2404. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2405. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2406. FREQ2FBIN(2472, 1),
  2407. 0,
  2408. },
  2409. {
  2410. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  2411. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  2412. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  2413. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  2414. },
  2415. {
  2416. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2417. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2418. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2419. },
  2420. {
  2421. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2422. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2423. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2424. 0
  2425. },
  2426. {
  2427. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2428. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2429. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2430. 0
  2431. },
  2432. {
  2433. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  2434. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  2435. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  2436. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  2437. }
  2438. },
  2439. .ctlPowerData_2G = {
  2440. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2441. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2442. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  2443. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0) } },
  2444. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2445. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2446. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  2447. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2448. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2449. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2450. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  2451. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  2452. },
  2453. .modalHeader5G = {
  2454. /* 4 idle,t1,t2,b (4 bits per setting) */
  2455. .antCtrlCommon = LE32(0x220),
  2456. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  2457. .antCtrlCommon2 = LE32(0x44444),
  2458. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  2459. .antCtrlChain = {
  2460. LE16(0x150), LE16(0x150), LE16(0x150),
  2461. },
  2462. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  2463. .xatten1DB = {0x19, 0x19, 0x19},
  2464. /*
  2465. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  2466. * for merlin (0xa20c/b20c 16:12
  2467. */
  2468. .xatten1Margin = {0x14, 0x14, 0x14},
  2469. .tempSlope = 70,
  2470. .voltSlope = 0,
  2471. /* spurChans spur channels in usual fbin coding format */
  2472. .spurChans = {0, 0, 0, 0, 0},
  2473. /* noiseFloorThreshCh Check if the register is per chain */
  2474. .noiseFloorThreshCh = {-1, 0, 0},
  2475. .reserved = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  2476. .quick_drop = 0,
  2477. .xpaBiasLvl = 0,
  2478. .txFrameToDataStart = 0x0e,
  2479. .txFrameToPaOn = 0x0e,
  2480. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  2481. .antennaGain = 0,
  2482. .switchSettling = 0x2d,
  2483. .adcDesiredSize = -30,
  2484. .txEndToXpaOff = 0,
  2485. .txEndToRxOn = 0x2,
  2486. .txFrameToXpaOn = 0xe,
  2487. .thresh62 = 28,
  2488. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  2489. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  2490. .futureModal = {
  2491. 0, 0, 0, 0, 0, 0, 0, 0,
  2492. },
  2493. },
  2494. .base_ext2 = {
  2495. .tempSlopeLow = 35,
  2496. .tempSlopeHigh = 50,
  2497. .xatten1DBLow = {0, 0, 0},
  2498. .xatten1MarginLow = {0, 0, 0},
  2499. .xatten1DBHigh = {0, 0, 0},
  2500. .xatten1MarginHigh = {0, 0, 0}
  2501. },
  2502. .calFreqPier5G = {
  2503. FREQ2FBIN(5160, 0),
  2504. FREQ2FBIN(5220, 0),
  2505. FREQ2FBIN(5320, 0),
  2506. FREQ2FBIN(5400, 0),
  2507. FREQ2FBIN(5500, 0),
  2508. FREQ2FBIN(5600, 0),
  2509. FREQ2FBIN(5700, 0),
  2510. FREQ2FBIN(5785, 0)
  2511. },
  2512. .calPierData5G = {
  2513. {
  2514. {0, 0, 0, 0, 0},
  2515. {0, 0, 0, 0, 0},
  2516. {0, 0, 0, 0, 0},
  2517. {0, 0, 0, 0, 0},
  2518. {0, 0, 0, 0, 0},
  2519. {0, 0, 0, 0, 0},
  2520. {0, 0, 0, 0, 0},
  2521. {0, 0, 0, 0, 0},
  2522. },
  2523. {
  2524. {0, 0, 0, 0, 0},
  2525. {0, 0, 0, 0, 0},
  2526. {0, 0, 0, 0, 0},
  2527. {0, 0, 0, 0, 0},
  2528. {0, 0, 0, 0, 0},
  2529. {0, 0, 0, 0, 0},
  2530. {0, 0, 0, 0, 0},
  2531. {0, 0, 0, 0, 0},
  2532. },
  2533. {
  2534. {0, 0, 0, 0, 0},
  2535. {0, 0, 0, 0, 0},
  2536. {0, 0, 0, 0, 0},
  2537. {0, 0, 0, 0, 0},
  2538. {0, 0, 0, 0, 0},
  2539. {0, 0, 0, 0, 0},
  2540. {0, 0, 0, 0, 0},
  2541. {0, 0, 0, 0, 0},
  2542. },
  2543. },
  2544. .calTarget_freqbin_5G = {
  2545. FREQ2FBIN(5180, 0),
  2546. FREQ2FBIN(5240, 0),
  2547. FREQ2FBIN(5320, 0),
  2548. FREQ2FBIN(5400, 0),
  2549. FREQ2FBIN(5500, 0),
  2550. FREQ2FBIN(5600, 0),
  2551. FREQ2FBIN(5700, 0),
  2552. FREQ2FBIN(5825, 0)
  2553. },
  2554. .calTarget_freqbin_5GHT20 = {
  2555. FREQ2FBIN(5180, 0),
  2556. FREQ2FBIN(5240, 0),
  2557. FREQ2FBIN(5320, 0),
  2558. FREQ2FBIN(5400, 0),
  2559. FREQ2FBIN(5500, 0),
  2560. FREQ2FBIN(5700, 0),
  2561. FREQ2FBIN(5745, 0),
  2562. FREQ2FBIN(5825, 0)
  2563. },
  2564. .calTarget_freqbin_5GHT40 = {
  2565. FREQ2FBIN(5180, 0),
  2566. FREQ2FBIN(5240, 0),
  2567. FREQ2FBIN(5320, 0),
  2568. FREQ2FBIN(5400, 0),
  2569. FREQ2FBIN(5500, 0),
  2570. FREQ2FBIN(5700, 0),
  2571. FREQ2FBIN(5745, 0),
  2572. FREQ2FBIN(5825, 0)
  2573. },
  2574. .calTargetPower5G = {
  2575. /* 6-24,36,48,54 */
  2576. { {30, 30, 28, 24} },
  2577. { {30, 30, 28, 24} },
  2578. { {30, 30, 28, 24} },
  2579. { {30, 30, 28, 24} },
  2580. { {30, 30, 28, 24} },
  2581. { {30, 30, 28, 24} },
  2582. { {30, 30, 28, 24} },
  2583. { {30, 30, 28, 24} },
  2584. },
  2585. .calTargetPower5GHT20 = {
  2586. /*
  2587. * 0_8_16,1-3_9-11_17-19,
  2588. * 4,5,6,7,12,13,14,15,20,21,22,23
  2589. */
  2590. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 0, 0, 0, 0} },
  2591. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 0, 0, 0, 0} },
  2592. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 0, 0, 0, 0} },
  2593. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 0, 0, 0, 0} },
  2594. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 0, 0, 0, 0} },
  2595. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 0, 0, 0, 0} },
  2596. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 0, 0, 0, 0} },
  2597. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 0, 0, 0, 0} },
  2598. },
  2599. .calTargetPower5GHT40 = {
  2600. /*
  2601. * 0_8_16,1-3_9-11_17-19,
  2602. * 4,5,6,7,12,13,14,15,20,21,22,23
  2603. */
  2604. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 0, 0, 0, 0} },
  2605. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 0, 0, 0, 0} },
  2606. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 0, 0, 0, 0} },
  2607. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 0, 0, 0, 0} },
  2608. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 0, 0, 0, 0} },
  2609. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 0, 0, 0, 0} },
  2610. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 0, 0, 0, 0} },
  2611. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 0, 0, 0, 0} },
  2612. },
  2613. .ctlIndex_5G = {
  2614. 0x10, 0x16, 0x18, 0x40, 0x46,
  2615. 0x48, 0x30, 0x36, 0x38
  2616. },
  2617. .ctl_freqbin_5G = {
  2618. {
  2619. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2620. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2621. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  2622. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2623. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  2624. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2625. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2626. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2627. },
  2628. {
  2629. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2630. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2631. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  2632. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2633. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  2634. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2635. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2636. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2637. },
  2638. {
  2639. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2640. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  2641. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  2642. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  2643. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  2644. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  2645. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  2646. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  2647. },
  2648. {
  2649. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2650. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  2651. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  2652. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  2653. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  2654. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2655. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  2656. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  2657. },
  2658. {
  2659. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2660. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2661. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  2662. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  2663. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  2664. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  2665. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  2666. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  2667. },
  2668. {
  2669. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2670. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  2671. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  2672. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  2673. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  2674. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  2675. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  2676. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  2677. },
  2678. {
  2679. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2680. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  2681. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  2682. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  2683. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  2684. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  2685. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  2686. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  2687. },
  2688. {
  2689. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2690. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2691. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  2692. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2693. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  2694. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2695. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2696. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2697. },
  2698. {
  2699. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2700. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  2701. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  2702. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  2703. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  2704. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  2705. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  2706. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  2707. }
  2708. },
  2709. .ctlPowerData_5G = {
  2710. {
  2711. {
  2712. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2713. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2714. }
  2715. },
  2716. {
  2717. {
  2718. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2719. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2720. }
  2721. },
  2722. {
  2723. {
  2724. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2725. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2726. }
  2727. },
  2728. {
  2729. {
  2730. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2731. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2732. }
  2733. },
  2734. {
  2735. {
  2736. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2737. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2738. }
  2739. },
  2740. {
  2741. {
  2742. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2743. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2744. }
  2745. },
  2746. {
  2747. {
  2748. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2749. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2750. }
  2751. },
  2752. {
  2753. {
  2754. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2755. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2756. }
  2757. },
  2758. {
  2759. {
  2760. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  2761. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2762. }
  2763. },
  2764. }
  2765. };
  2766. static const struct ar9300_eeprom *ar9300_eep_templates[] = {
  2767. &ar9300_default,
  2768. &ar9300_x112,
  2769. &ar9300_h116,
  2770. &ar9300_h112,
  2771. &ar9300_x113,
  2772. };
  2773. static const struct ar9300_eeprom *ar9003_eeprom_struct_find_by_id(int id)
  2774. {
  2775. #define N_LOOP (sizeof(ar9300_eep_templates) / sizeof(ar9300_eep_templates[0]))
  2776. int it;
  2777. for (it = 0; it < N_LOOP; it++)
  2778. if (ar9300_eep_templates[it]->templateVersion == id)
  2779. return ar9300_eep_templates[it];
  2780. return NULL;
  2781. #undef N_LOOP
  2782. }
  2783. static int ath9k_hw_ar9300_check_eeprom(struct ath_hw *ah)
  2784. {
  2785. return 0;
  2786. }
  2787. static int interpolate(int x, int xa, int xb, int ya, int yb)
  2788. {
  2789. int bf, factor, plus;
  2790. bf = 2 * (yb - ya) * (x - xa) / (xb - xa);
  2791. factor = bf / 2;
  2792. plus = bf % 2;
  2793. return ya + factor + plus;
  2794. }
  2795. static u32 ath9k_hw_ar9300_get_eeprom(struct ath_hw *ah,
  2796. enum eeprom_param param)
  2797. {
  2798. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  2799. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  2800. switch (param) {
  2801. case EEP_MAC_LSW:
  2802. return get_unaligned_be16(eep->macAddr);
  2803. case EEP_MAC_MID:
  2804. return get_unaligned_be16(eep->macAddr + 2);
  2805. case EEP_MAC_MSW:
  2806. return get_unaligned_be16(eep->macAddr + 4);
  2807. case EEP_REG_0:
  2808. return le16_to_cpu(pBase->regDmn[0]);
  2809. case EEP_OP_CAP:
  2810. return pBase->deviceCap;
  2811. case EEP_OP_MODE:
  2812. return pBase->opCapFlags.opFlags;
  2813. case EEP_RF_SILENT:
  2814. return pBase->rfSilent;
  2815. case EEP_TX_MASK:
  2816. return (pBase->txrxMask >> 4) & 0xf;
  2817. case EEP_RX_MASK:
  2818. return pBase->txrxMask & 0xf;
  2819. case EEP_DRIVE_STRENGTH:
  2820. #define AR9300_EEP_BASE_DRIV_STRENGTH 0x1
  2821. return pBase->miscConfiguration & AR9300_EEP_BASE_DRIV_STRENGTH;
  2822. case EEP_INTERNAL_REGULATOR:
  2823. /* Bit 4 is internal regulator flag */
  2824. return (pBase->featureEnable & 0x10) >> 4;
  2825. case EEP_SWREG:
  2826. return le32_to_cpu(pBase->swreg);
  2827. case EEP_PAPRD:
  2828. return !!(pBase->featureEnable & BIT(5));
  2829. case EEP_CHAIN_MASK_REDUCE:
  2830. return (pBase->miscConfiguration >> 0x3) & 0x1;
  2831. case EEP_ANT_DIV_CTL1:
  2832. return eep->base_ext1.ant_div_control;
  2833. case EEP_ANTENNA_GAIN_5G:
  2834. return eep->modalHeader5G.antennaGain;
  2835. case EEP_ANTENNA_GAIN_2G:
  2836. return eep->modalHeader2G.antennaGain;
  2837. case EEP_QUICK_DROP:
  2838. return pBase->miscConfiguration & BIT(1);
  2839. default:
  2840. return 0;
  2841. }
  2842. }
  2843. static bool ar9300_eeprom_read_byte(struct ath_common *common, int address,
  2844. u8 *buffer)
  2845. {
  2846. u16 val;
  2847. if (unlikely(!ath9k_hw_nvram_read(common, address / 2, &val)))
  2848. return false;
  2849. *buffer = (val >> (8 * (address % 2))) & 0xff;
  2850. return true;
  2851. }
  2852. static bool ar9300_eeprom_read_word(struct ath_common *common, int address,
  2853. u8 *buffer)
  2854. {
  2855. u16 val;
  2856. if (unlikely(!ath9k_hw_nvram_read(common, address / 2, &val)))
  2857. return false;
  2858. buffer[0] = val >> 8;
  2859. buffer[1] = val & 0xff;
  2860. return true;
  2861. }
  2862. static bool ar9300_read_eeprom(struct ath_hw *ah, int address, u8 *buffer,
  2863. int count)
  2864. {
  2865. struct ath_common *common = ath9k_hw_common(ah);
  2866. int i;
  2867. if ((address < 0) || ((address + count) / 2 > AR9300_EEPROM_SIZE - 1)) {
  2868. ath_dbg(common, EEPROM, "eeprom address not in range\n");
  2869. return false;
  2870. }
  2871. /*
  2872. * Since we're reading the bytes in reverse order from a little-endian
  2873. * word stream, an even address means we only use the lower half of
  2874. * the 16-bit word at that address
  2875. */
  2876. if (address % 2 == 0) {
  2877. if (!ar9300_eeprom_read_byte(common, address--, buffer++))
  2878. goto error;
  2879. count--;
  2880. }
  2881. for (i = 0; i < count / 2; i++) {
  2882. if (!ar9300_eeprom_read_word(common, address, buffer))
  2883. goto error;
  2884. address -= 2;
  2885. buffer += 2;
  2886. }
  2887. if (count % 2)
  2888. if (!ar9300_eeprom_read_byte(common, address, buffer))
  2889. goto error;
  2890. return true;
  2891. error:
  2892. ath_dbg(common, EEPROM, "unable to read eeprom region at offset %d\n",
  2893. address);
  2894. return false;
  2895. }
  2896. static bool ar9300_otp_read_word(struct ath_hw *ah, int addr, u32 *data)
  2897. {
  2898. REG_READ(ah, AR9300_OTP_BASE + (4 * addr));
  2899. if (!ath9k_hw_wait(ah, AR9300_OTP_STATUS, AR9300_OTP_STATUS_TYPE,
  2900. AR9300_OTP_STATUS_VALID, 1000))
  2901. return false;
  2902. *data = REG_READ(ah, AR9300_OTP_READ_DATA);
  2903. return true;
  2904. }
  2905. static bool ar9300_read_otp(struct ath_hw *ah, int address, u8 *buffer,
  2906. int count)
  2907. {
  2908. u32 data;
  2909. int i;
  2910. for (i = 0; i < count; i++) {
  2911. int offset = 8 * ((address - i) % 4);
  2912. if (!ar9300_otp_read_word(ah, (address - i) / 4, &data))
  2913. return false;
  2914. buffer[i] = (data >> offset) & 0xff;
  2915. }
  2916. return true;
  2917. }
  2918. static void ar9300_comp_hdr_unpack(u8 *best, int *code, int *reference,
  2919. int *length, int *major, int *minor)
  2920. {
  2921. unsigned long value[4];
  2922. value[0] = best[0];
  2923. value[1] = best[1];
  2924. value[2] = best[2];
  2925. value[3] = best[3];
  2926. *code = ((value[0] >> 5) & 0x0007);
  2927. *reference = (value[0] & 0x001f) | ((value[1] >> 2) & 0x0020);
  2928. *length = ((value[1] << 4) & 0x07f0) | ((value[2] >> 4) & 0x000f);
  2929. *major = (value[2] & 0x000f);
  2930. *minor = (value[3] & 0x00ff);
  2931. }
  2932. static u16 ar9300_comp_cksum(u8 *data, int dsize)
  2933. {
  2934. int it, checksum = 0;
  2935. for (it = 0; it < dsize; it++) {
  2936. checksum += data[it];
  2937. checksum &= 0xffff;
  2938. }
  2939. return checksum;
  2940. }
  2941. static bool ar9300_uncompress_block(struct ath_hw *ah,
  2942. u8 *mptr,
  2943. int mdataSize,
  2944. u8 *block,
  2945. int size)
  2946. {
  2947. int it;
  2948. int spot;
  2949. int offset;
  2950. int length;
  2951. struct ath_common *common = ath9k_hw_common(ah);
  2952. spot = 0;
  2953. for (it = 0; it < size; it += (length+2)) {
  2954. offset = block[it];
  2955. offset &= 0xff;
  2956. spot += offset;
  2957. length = block[it+1];
  2958. length &= 0xff;
  2959. if (length > 0 && spot >= 0 && spot+length <= mdataSize) {
  2960. ath_dbg(common, EEPROM,
  2961. "Restore at %d: spot=%d offset=%d length=%d\n",
  2962. it, spot, offset, length);
  2963. memcpy(&mptr[spot], &block[it+2], length);
  2964. spot += length;
  2965. } else if (length > 0) {
  2966. ath_dbg(common, EEPROM,
  2967. "Bad restore at %d: spot=%d offset=%d length=%d\n",
  2968. it, spot, offset, length);
  2969. return false;
  2970. }
  2971. }
  2972. return true;
  2973. }
  2974. static int ar9300_compress_decision(struct ath_hw *ah,
  2975. int it,
  2976. int code,
  2977. int reference,
  2978. u8 *mptr,
  2979. u8 *word, int length, int mdata_size)
  2980. {
  2981. struct ath_common *common = ath9k_hw_common(ah);
  2982. const struct ar9300_eeprom *eep = NULL;
  2983. switch (code) {
  2984. case _CompressNone:
  2985. if (length != mdata_size) {
  2986. ath_dbg(common, EEPROM,
  2987. "EEPROM structure size mismatch memory=%d eeprom=%d\n",
  2988. mdata_size, length);
  2989. return -1;
  2990. }
  2991. memcpy(mptr, (u8 *) (word + COMP_HDR_LEN), length);
  2992. ath_dbg(common, EEPROM,
  2993. "restored eeprom %d: uncompressed, length %d\n",
  2994. it, length);
  2995. break;
  2996. case _CompressBlock:
  2997. if (reference == 0) {
  2998. } else {
  2999. eep = ar9003_eeprom_struct_find_by_id(reference);
  3000. if (eep == NULL) {
  3001. ath_dbg(common, EEPROM,
  3002. "can't find reference eeprom struct %d\n",
  3003. reference);
  3004. return -1;
  3005. }
  3006. memcpy(mptr, eep, mdata_size);
  3007. }
  3008. ath_dbg(common, EEPROM,
  3009. "restore eeprom %d: block, reference %d, length %d\n",
  3010. it, reference, length);
  3011. ar9300_uncompress_block(ah, mptr, mdata_size,
  3012. (u8 *) (word + COMP_HDR_LEN), length);
  3013. break;
  3014. default:
  3015. ath_dbg(common, EEPROM, "unknown compression code %d\n", code);
  3016. return -1;
  3017. }
  3018. return 0;
  3019. }
  3020. typedef bool (*eeprom_read_op)(struct ath_hw *ah, int address, u8 *buffer,
  3021. int count);
  3022. static bool ar9300_check_header(void *data)
  3023. {
  3024. u32 *word = data;
  3025. return !(*word == 0 || *word == ~0);
  3026. }
  3027. static bool ar9300_check_eeprom_header(struct ath_hw *ah, eeprom_read_op read,
  3028. int base_addr)
  3029. {
  3030. u8 header[4];
  3031. if (!read(ah, base_addr, header, 4))
  3032. return false;
  3033. return ar9300_check_header(header);
  3034. }
  3035. static int ar9300_eeprom_restore_flash(struct ath_hw *ah, u8 *mptr,
  3036. int mdata_size)
  3037. {
  3038. struct ath_common *common = ath9k_hw_common(ah);
  3039. u16 *data = (u16 *) mptr;
  3040. int i;
  3041. for (i = 0; i < mdata_size / 2; i++, data++)
  3042. ath9k_hw_nvram_read(common, i, data);
  3043. return 0;
  3044. }
  3045. /*
  3046. * Read the configuration data from the eeprom.
  3047. * The data can be put in any specified memory buffer.
  3048. *
  3049. * Returns -1 on error.
  3050. * Returns address of next memory location on success.
  3051. */
  3052. static int ar9300_eeprom_restore_internal(struct ath_hw *ah,
  3053. u8 *mptr, int mdata_size)
  3054. {
  3055. #define MDEFAULT 15
  3056. #define MSTATE 100
  3057. int cptr;
  3058. u8 *word;
  3059. int code;
  3060. int reference, length, major, minor;
  3061. int osize;
  3062. int it;
  3063. u16 checksum, mchecksum;
  3064. struct ath_common *common = ath9k_hw_common(ah);
  3065. eeprom_read_op read;
  3066. if (ath9k_hw_use_flash(ah))
  3067. return ar9300_eeprom_restore_flash(ah, mptr, mdata_size);
  3068. word = kzalloc(2048, GFP_KERNEL);
  3069. if (!word)
  3070. return -ENOMEM;
  3071. memcpy(mptr, &ar9300_default, mdata_size);
  3072. read = ar9300_read_eeprom;
  3073. if (AR_SREV_9485(ah))
  3074. cptr = AR9300_BASE_ADDR_4K;
  3075. else if (AR_SREV_9330(ah))
  3076. cptr = AR9300_BASE_ADDR_512;
  3077. else
  3078. cptr = AR9300_BASE_ADDR;
  3079. ath_dbg(common, EEPROM, "Trying EEPROM access at Address 0x%04x\n",
  3080. cptr);
  3081. if (ar9300_check_eeprom_header(ah, read, cptr))
  3082. goto found;
  3083. cptr = AR9300_BASE_ADDR_512;
  3084. ath_dbg(common, EEPROM, "Trying EEPROM access at Address 0x%04x\n",
  3085. cptr);
  3086. if (ar9300_check_eeprom_header(ah, read, cptr))
  3087. goto found;
  3088. read = ar9300_read_otp;
  3089. cptr = AR9300_BASE_ADDR;
  3090. ath_dbg(common, EEPROM, "Trying OTP access at Address 0x%04x\n", cptr);
  3091. if (ar9300_check_eeprom_header(ah, read, cptr))
  3092. goto found;
  3093. cptr = AR9300_BASE_ADDR_512;
  3094. ath_dbg(common, EEPROM, "Trying OTP access at Address 0x%04x\n", cptr);
  3095. if (ar9300_check_eeprom_header(ah, read, cptr))
  3096. goto found;
  3097. goto fail;
  3098. found:
  3099. ath_dbg(common, EEPROM, "Found valid EEPROM data\n");
  3100. for (it = 0; it < MSTATE; it++) {
  3101. if (!read(ah, cptr, word, COMP_HDR_LEN))
  3102. goto fail;
  3103. if (!ar9300_check_header(word))
  3104. break;
  3105. ar9300_comp_hdr_unpack(word, &code, &reference,
  3106. &length, &major, &minor);
  3107. ath_dbg(common, EEPROM,
  3108. "Found block at %x: code=%d ref=%d length=%d major=%d minor=%d\n",
  3109. cptr, code, reference, length, major, minor);
  3110. if ((!AR_SREV_9485(ah) && length >= 1024) ||
  3111. (AR_SREV_9485(ah) && length > EEPROM_DATA_LEN_9485)) {
  3112. ath_dbg(common, EEPROM, "Skipping bad header\n");
  3113. cptr -= COMP_HDR_LEN;
  3114. continue;
  3115. }
  3116. osize = length;
  3117. read(ah, cptr, word, COMP_HDR_LEN + osize + COMP_CKSUM_LEN);
  3118. checksum = ar9300_comp_cksum(&word[COMP_HDR_LEN], length);
  3119. mchecksum = get_unaligned_le16(&word[COMP_HDR_LEN + osize]);
  3120. ath_dbg(common, EEPROM, "checksum %x %x\n",
  3121. checksum, mchecksum);
  3122. if (checksum == mchecksum) {
  3123. ar9300_compress_decision(ah, it, code, reference, mptr,
  3124. word, length, mdata_size);
  3125. } else {
  3126. ath_dbg(common, EEPROM,
  3127. "skipping block with bad checksum\n");
  3128. }
  3129. cptr -= (COMP_HDR_LEN + osize + COMP_CKSUM_LEN);
  3130. }
  3131. kfree(word);
  3132. return cptr;
  3133. fail:
  3134. kfree(word);
  3135. return -1;
  3136. }
  3137. /*
  3138. * Restore the configuration structure by reading the eeprom.
  3139. * This function destroys any existing in-memory structure
  3140. * content.
  3141. */
  3142. static bool ath9k_hw_ar9300_fill_eeprom(struct ath_hw *ah)
  3143. {
  3144. u8 *mptr = (u8 *) &ah->eeprom.ar9300_eep;
  3145. if (ar9300_eeprom_restore_internal(ah, mptr,
  3146. sizeof(struct ar9300_eeprom)) < 0)
  3147. return false;
  3148. return true;
  3149. }
  3150. #if defined(CONFIG_ATH9K_DEBUGFS) || defined(CONFIG_ATH9K_HTC_DEBUGFS)
  3151. static u32 ar9003_dump_modal_eeprom(char *buf, u32 len, u32 size,
  3152. struct ar9300_modal_eep_header *modal_hdr)
  3153. {
  3154. PR_EEP("Chain0 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[0]));
  3155. PR_EEP("Chain1 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[1]));
  3156. PR_EEP("Chain2 Ant. Control", le16_to_cpu(modal_hdr->antCtrlChain[2]));
  3157. PR_EEP("Ant. Common Control", le32_to_cpu(modal_hdr->antCtrlCommon));
  3158. PR_EEP("Ant. Common Control2", le32_to_cpu(modal_hdr->antCtrlCommon2));
  3159. PR_EEP("Ant. Gain", modal_hdr->antennaGain);
  3160. PR_EEP("Switch Settle", modal_hdr->switchSettling);
  3161. PR_EEP("Chain0 xatten1DB", modal_hdr->xatten1DB[0]);
  3162. PR_EEP("Chain1 xatten1DB", modal_hdr->xatten1DB[1]);
  3163. PR_EEP("Chain2 xatten1DB", modal_hdr->xatten1DB[2]);
  3164. PR_EEP("Chain0 xatten1Margin", modal_hdr->xatten1Margin[0]);
  3165. PR_EEP("Chain1 xatten1Margin", modal_hdr->xatten1Margin[1]);
  3166. PR_EEP("Chain2 xatten1Margin", modal_hdr->xatten1Margin[2]);
  3167. PR_EEP("Temp Slope", modal_hdr->tempSlope);
  3168. PR_EEP("Volt Slope", modal_hdr->voltSlope);
  3169. PR_EEP("spur Channels0", modal_hdr->spurChans[0]);
  3170. PR_EEP("spur Channels1", modal_hdr->spurChans[1]);
  3171. PR_EEP("spur Channels2", modal_hdr->spurChans[2]);
  3172. PR_EEP("spur Channels3", modal_hdr->spurChans[3]);
  3173. PR_EEP("spur Channels4", modal_hdr->spurChans[4]);
  3174. PR_EEP("Chain0 NF Threshold", modal_hdr->noiseFloorThreshCh[0]);
  3175. PR_EEP("Chain1 NF Threshold", modal_hdr->noiseFloorThreshCh[1]);
  3176. PR_EEP("Chain2 NF Threshold", modal_hdr->noiseFloorThreshCh[2]);
  3177. PR_EEP("Quick Drop", modal_hdr->quick_drop);
  3178. PR_EEP("txEndToXpaOff", modal_hdr->txEndToXpaOff);
  3179. PR_EEP("xPA Bias Level", modal_hdr->xpaBiasLvl);
  3180. PR_EEP("txFrameToDataStart", modal_hdr->txFrameToDataStart);
  3181. PR_EEP("txFrameToPaOn", modal_hdr->txFrameToPaOn);
  3182. PR_EEP("txFrameToXpaOn", modal_hdr->txFrameToXpaOn);
  3183. PR_EEP("txClip", modal_hdr->txClip);
  3184. PR_EEP("ADC Desired size", modal_hdr->adcDesiredSize);
  3185. return len;
  3186. }
  3187. static u32 ath9k_hw_ar9003_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
  3188. u8 *buf, u32 len, u32 size)
  3189. {
  3190. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3191. struct ar9300_base_eep_hdr *pBase;
  3192. if (!dump_base_hdr) {
  3193. len += snprintf(buf + len, size - len,
  3194. "%20s :\n", "2GHz modal Header");
  3195. len = ar9003_dump_modal_eeprom(buf, len, size,
  3196. &eep->modalHeader2G);
  3197. len += snprintf(buf + len, size - len,
  3198. "%20s :\n", "5GHz modal Header");
  3199. len = ar9003_dump_modal_eeprom(buf, len, size,
  3200. &eep->modalHeader5G);
  3201. goto out;
  3202. }
  3203. pBase = &eep->baseEepHeader;
  3204. PR_EEP("EEPROM Version", ah->eeprom.ar9300_eep.eepromVersion);
  3205. PR_EEP("RegDomain1", le16_to_cpu(pBase->regDmn[0]));
  3206. PR_EEP("RegDomain2", le16_to_cpu(pBase->regDmn[1]));
  3207. PR_EEP("TX Mask", (pBase->txrxMask >> 4));
  3208. PR_EEP("RX Mask", (pBase->txrxMask & 0x0f));
  3209. PR_EEP("Allow 5GHz", !!(pBase->opCapFlags.opFlags &
  3210. AR5416_OPFLAGS_11A));
  3211. PR_EEP("Allow 2GHz", !!(pBase->opCapFlags.opFlags &
  3212. AR5416_OPFLAGS_11G));
  3213. PR_EEP("Disable 2GHz HT20", !!(pBase->opCapFlags.opFlags &
  3214. AR5416_OPFLAGS_N_2G_HT20));
  3215. PR_EEP("Disable 2GHz HT40", !!(pBase->opCapFlags.opFlags &
  3216. AR5416_OPFLAGS_N_2G_HT40));
  3217. PR_EEP("Disable 5Ghz HT20", !!(pBase->opCapFlags.opFlags &
  3218. AR5416_OPFLAGS_N_5G_HT20));
  3219. PR_EEP("Disable 5Ghz HT40", !!(pBase->opCapFlags.opFlags &
  3220. AR5416_OPFLAGS_N_5G_HT40));
  3221. PR_EEP("Big Endian", !!(pBase->opCapFlags.eepMisc & 0x01));
  3222. PR_EEP("RF Silent", pBase->rfSilent);
  3223. PR_EEP("BT option", pBase->blueToothOptions);
  3224. PR_EEP("Device Cap", pBase->deviceCap);
  3225. PR_EEP("Device Type", pBase->deviceType);
  3226. PR_EEP("Power Table Offset", pBase->pwrTableOffset);
  3227. PR_EEP("Tuning Caps1", pBase->params_for_tuning_caps[0]);
  3228. PR_EEP("Tuning Caps2", pBase->params_for_tuning_caps[1]);
  3229. PR_EEP("Enable Tx Temp Comp", !!(pBase->featureEnable & BIT(0)));
  3230. PR_EEP("Enable Tx Volt Comp", !!(pBase->featureEnable & BIT(1)));
  3231. PR_EEP("Enable fast clock", !!(pBase->featureEnable & BIT(2)));
  3232. PR_EEP("Enable doubling", !!(pBase->featureEnable & BIT(3)));
  3233. PR_EEP("Internal regulator", !!(pBase->featureEnable & BIT(4)));
  3234. PR_EEP("Enable Paprd", !!(pBase->featureEnable & BIT(5)));
  3235. PR_EEP("Driver Strength", !!(pBase->miscConfiguration & BIT(0)));
  3236. PR_EEP("Quick Drop", !!(pBase->miscConfiguration & BIT(1)));
  3237. PR_EEP("Chain mask Reduce", (pBase->miscConfiguration >> 0x3) & 0x1);
  3238. PR_EEP("Write enable Gpio", pBase->eepromWriteEnableGpio);
  3239. PR_EEP("WLAN Disable Gpio", pBase->wlanDisableGpio);
  3240. PR_EEP("WLAN LED Gpio", pBase->wlanLedGpio);
  3241. PR_EEP("Rx Band Select Gpio", pBase->rxBandSelectGpio);
  3242. PR_EEP("Tx Gain", pBase->txrxgain >> 4);
  3243. PR_EEP("Rx Gain", pBase->txrxgain & 0xf);
  3244. PR_EEP("SW Reg", le32_to_cpu(pBase->swreg));
  3245. len += snprintf(buf + len, size - len, "%20s : %pM\n", "MacAddress",
  3246. ah->eeprom.ar9300_eep.macAddr);
  3247. out:
  3248. if (len > size)
  3249. len = size;
  3250. return len;
  3251. }
  3252. #else
  3253. static u32 ath9k_hw_ar9003_dump_eeprom(struct ath_hw *ah, bool dump_base_hdr,
  3254. u8 *buf, u32 len, u32 size)
  3255. {
  3256. return 0;
  3257. }
  3258. #endif
  3259. /* XXX: review hardware docs */
  3260. static int ath9k_hw_ar9300_get_eeprom_ver(struct ath_hw *ah)
  3261. {
  3262. return ah->eeprom.ar9300_eep.eepromVersion;
  3263. }
  3264. /* XXX: could be read from the eepromVersion, not sure yet */
  3265. static int ath9k_hw_ar9300_get_eeprom_rev(struct ath_hw *ah)
  3266. {
  3267. return 0;
  3268. }
  3269. static s32 ar9003_hw_xpa_bias_level_get(struct ath_hw *ah, bool is2ghz)
  3270. {
  3271. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3272. if (is2ghz)
  3273. return eep->modalHeader2G.xpaBiasLvl;
  3274. else
  3275. return eep->modalHeader5G.xpaBiasLvl;
  3276. }
  3277. static void ar9003_hw_xpa_bias_level_apply(struct ath_hw *ah, bool is2ghz)
  3278. {
  3279. int bias = ar9003_hw_xpa_bias_level_get(ah, is2ghz);
  3280. if (AR_SREV_9485(ah) || AR_SREV_9330(ah) || AR_SREV_9340(ah))
  3281. REG_RMW_FIELD(ah, AR_CH0_TOP2, AR_CH0_TOP2_XPABIASLVL, bias);
  3282. else if (AR_SREV_9462(ah) || AR_SREV_9550(ah))
  3283. REG_RMW_FIELD(ah, AR_CH0_TOP, AR_CH0_TOP_XPABIASLVL, bias);
  3284. else {
  3285. REG_RMW_FIELD(ah, AR_CH0_TOP, AR_CH0_TOP_XPABIASLVL, bias);
  3286. REG_RMW_FIELD(ah, AR_CH0_THERM,
  3287. AR_CH0_THERM_XPABIASLVL_MSB,
  3288. bias >> 2);
  3289. REG_RMW_FIELD(ah, AR_CH0_THERM,
  3290. AR_CH0_THERM_XPASHORT2GND, 1);
  3291. }
  3292. }
  3293. static u16 ar9003_switch_com_spdt_get(struct ath_hw *ah, bool is_2ghz)
  3294. {
  3295. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3296. __le16 val;
  3297. if (is_2ghz)
  3298. val = eep->modalHeader2G.switchcomspdt;
  3299. else
  3300. val = eep->modalHeader5G.switchcomspdt;
  3301. return le16_to_cpu(val);
  3302. }
  3303. static u32 ar9003_hw_ant_ctrl_common_get(struct ath_hw *ah, bool is2ghz)
  3304. {
  3305. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3306. __le32 val;
  3307. if (is2ghz)
  3308. val = eep->modalHeader2G.antCtrlCommon;
  3309. else
  3310. val = eep->modalHeader5G.antCtrlCommon;
  3311. return le32_to_cpu(val);
  3312. }
  3313. static u32 ar9003_hw_ant_ctrl_common_2_get(struct ath_hw *ah, bool is2ghz)
  3314. {
  3315. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3316. __le32 val;
  3317. if (is2ghz)
  3318. val = eep->modalHeader2G.antCtrlCommon2;
  3319. else
  3320. val = eep->modalHeader5G.antCtrlCommon2;
  3321. return le32_to_cpu(val);
  3322. }
  3323. static u16 ar9003_hw_ant_ctrl_chain_get(struct ath_hw *ah,
  3324. int chain,
  3325. bool is2ghz)
  3326. {
  3327. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3328. __le16 val = 0;
  3329. if (chain >= 0 && chain < AR9300_MAX_CHAINS) {
  3330. if (is2ghz)
  3331. val = eep->modalHeader2G.antCtrlChain[chain];
  3332. else
  3333. val = eep->modalHeader5G.antCtrlChain[chain];
  3334. }
  3335. return le16_to_cpu(val);
  3336. }
  3337. static void ar9003_hw_ant_ctrl_apply(struct ath_hw *ah, bool is2ghz)
  3338. {
  3339. int chain;
  3340. u32 regval;
  3341. u32 ant_div_ctl1;
  3342. static const u32 switch_chain_reg[AR9300_MAX_CHAINS] = {
  3343. AR_PHY_SWITCH_CHAIN_0,
  3344. AR_PHY_SWITCH_CHAIN_1,
  3345. AR_PHY_SWITCH_CHAIN_2,
  3346. };
  3347. u32 value = ar9003_hw_ant_ctrl_common_get(ah, is2ghz);
  3348. if (AR_SREV_9462(ah)) {
  3349. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
  3350. AR_SWITCH_TABLE_COM_AR9462_ALL, value);
  3351. } else if (AR_SREV_9550(ah)) {
  3352. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
  3353. AR_SWITCH_TABLE_COM_AR9550_ALL, value);
  3354. } else
  3355. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM,
  3356. AR_SWITCH_TABLE_COM_ALL, value);
  3357. /*
  3358. * AR9462 defines new switch table for BT/WLAN,
  3359. * here's new field name in XXX.ref for both 2G and 5G.
  3360. * Register: [GLB_CONTROL] GLB_CONTROL (@0x20044)
  3361. * 15:12 R/W SWITCH_TABLE_COM_SPDT_WLAN_RX
  3362. * SWITCH_TABLE_COM_SPDT_WLAN_RX
  3363. *
  3364. * 11:8 R/W SWITCH_TABLE_COM_SPDT_WLAN_TX
  3365. * SWITCH_TABLE_COM_SPDT_WLAN_TX
  3366. *
  3367. * 7:4 R/W SWITCH_TABLE_COM_SPDT_WLAN_IDLE
  3368. * SWITCH_TABLE_COM_SPDT_WLAN_IDLE
  3369. */
  3370. if (AR_SREV_9462_20_OR_LATER(ah)) {
  3371. value = ar9003_switch_com_spdt_get(ah, is2ghz);
  3372. REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL,
  3373. AR_SWITCH_TABLE_COM_SPDT_ALL, value);
  3374. REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, AR_BTCOEX_CTRL_SPDT_ENABLE);
  3375. }
  3376. value = ar9003_hw_ant_ctrl_common_2_get(ah, is2ghz);
  3377. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM_2, AR_SWITCH_TABLE_COM2_ALL, value);
  3378. for (chain = 0; chain < AR9300_MAX_CHAINS; chain++) {
  3379. if ((ah->rxchainmask & BIT(chain)) ||
  3380. (ah->txchainmask & BIT(chain))) {
  3381. value = ar9003_hw_ant_ctrl_chain_get(ah, chain,
  3382. is2ghz);
  3383. REG_RMW_FIELD(ah, switch_chain_reg[chain],
  3384. AR_SWITCH_TABLE_ALL, value);
  3385. }
  3386. }
  3387. if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
  3388. value = ath9k_hw_ar9300_get_eeprom(ah, EEP_ANT_DIV_CTL1);
  3389. /*
  3390. * main_lnaconf, alt_lnaconf, main_tb, alt_tb
  3391. * are the fields present
  3392. */
  3393. regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
  3394. regval &= (~AR_ANT_DIV_CTRL_ALL);
  3395. regval |= (value & 0x3f) << AR_ANT_DIV_CTRL_ALL_S;
  3396. /* enable_lnadiv */
  3397. regval &= (~AR_PHY_9485_ANT_DIV_LNADIV);
  3398. regval |= ((value >> 6) & 0x1) <<
  3399. AR_PHY_9485_ANT_DIV_LNADIV_S;
  3400. REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
  3401. /*enable fast_div */
  3402. regval = REG_READ(ah, AR_PHY_CCK_DETECT);
  3403. regval &= (~AR_FAST_DIV_ENABLE);
  3404. regval |= ((value >> 7) & 0x1) <<
  3405. AR_FAST_DIV_ENABLE_S;
  3406. REG_WRITE(ah, AR_PHY_CCK_DETECT, regval);
  3407. ant_div_ctl1 =
  3408. ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
  3409. /* check whether antenna diversity is enabled */
  3410. if ((ant_div_ctl1 >> 0x6) == 0x3) {
  3411. regval = REG_READ(ah, AR_PHY_MC_GAIN_CTRL);
  3412. /*
  3413. * clear bits 25-30 main_lnaconf, alt_lnaconf,
  3414. * main_tb, alt_tb
  3415. */
  3416. regval &= (~(AR_PHY_9485_ANT_DIV_MAIN_LNACONF |
  3417. AR_PHY_9485_ANT_DIV_ALT_LNACONF |
  3418. AR_PHY_9485_ANT_DIV_ALT_GAINTB |
  3419. AR_PHY_9485_ANT_DIV_MAIN_GAINTB));
  3420. /* by default use LNA1 for the main antenna */
  3421. regval |= (AR_PHY_9485_ANT_DIV_LNA1 <<
  3422. AR_PHY_9485_ANT_DIV_MAIN_LNACONF_S);
  3423. regval |= (AR_PHY_9485_ANT_DIV_LNA2 <<
  3424. AR_PHY_9485_ANT_DIV_ALT_LNACONF_S);
  3425. REG_WRITE(ah, AR_PHY_MC_GAIN_CTRL, regval);
  3426. }
  3427. }
  3428. }
  3429. static void ar9003_hw_drive_strength_apply(struct ath_hw *ah)
  3430. {
  3431. int drive_strength;
  3432. unsigned long reg;
  3433. drive_strength = ath9k_hw_ar9300_get_eeprom(ah, EEP_DRIVE_STRENGTH);
  3434. if (!drive_strength)
  3435. return;
  3436. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS1);
  3437. reg &= ~0x00ffffc0;
  3438. reg |= 0x5 << 21;
  3439. reg |= 0x5 << 18;
  3440. reg |= 0x5 << 15;
  3441. reg |= 0x5 << 12;
  3442. reg |= 0x5 << 9;
  3443. reg |= 0x5 << 6;
  3444. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS1, reg);
  3445. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS2);
  3446. reg &= ~0xffffffe0;
  3447. reg |= 0x5 << 29;
  3448. reg |= 0x5 << 26;
  3449. reg |= 0x5 << 23;
  3450. reg |= 0x5 << 20;
  3451. reg |= 0x5 << 17;
  3452. reg |= 0x5 << 14;
  3453. reg |= 0x5 << 11;
  3454. reg |= 0x5 << 8;
  3455. reg |= 0x5 << 5;
  3456. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS2, reg);
  3457. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS4);
  3458. reg &= ~0xff800000;
  3459. reg |= 0x5 << 29;
  3460. reg |= 0x5 << 26;
  3461. reg |= 0x5 << 23;
  3462. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS4, reg);
  3463. }
  3464. static u16 ar9003_hw_atten_chain_get(struct ath_hw *ah, int chain,
  3465. struct ath9k_channel *chan)
  3466. {
  3467. int f[3], t[3];
  3468. u16 value;
  3469. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3470. if (chain >= 0 && chain < 3) {
  3471. if (IS_CHAN_2GHZ(chan))
  3472. return eep->modalHeader2G.xatten1DB[chain];
  3473. else if (eep->base_ext2.xatten1DBLow[chain] != 0) {
  3474. t[0] = eep->base_ext2.xatten1DBLow[chain];
  3475. f[0] = 5180;
  3476. t[1] = eep->modalHeader5G.xatten1DB[chain];
  3477. f[1] = 5500;
  3478. t[2] = eep->base_ext2.xatten1DBHigh[chain];
  3479. f[2] = 5785;
  3480. value = ar9003_hw_power_interpolate((s32) chan->channel,
  3481. f, t, 3);
  3482. return value;
  3483. } else
  3484. return eep->modalHeader5G.xatten1DB[chain];
  3485. }
  3486. return 0;
  3487. }
  3488. static u16 ar9003_hw_atten_chain_get_margin(struct ath_hw *ah, int chain,
  3489. struct ath9k_channel *chan)
  3490. {
  3491. int f[3], t[3];
  3492. u16 value;
  3493. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3494. if (chain >= 0 && chain < 3) {
  3495. if (IS_CHAN_2GHZ(chan))
  3496. return eep->modalHeader2G.xatten1Margin[chain];
  3497. else if (eep->base_ext2.xatten1MarginLow[chain] != 0) {
  3498. t[0] = eep->base_ext2.xatten1MarginLow[chain];
  3499. f[0] = 5180;
  3500. t[1] = eep->modalHeader5G.xatten1Margin[chain];
  3501. f[1] = 5500;
  3502. t[2] = eep->base_ext2.xatten1MarginHigh[chain];
  3503. f[2] = 5785;
  3504. value = ar9003_hw_power_interpolate((s32) chan->channel,
  3505. f, t, 3);
  3506. return value;
  3507. } else
  3508. return eep->modalHeader5G.xatten1Margin[chain];
  3509. }
  3510. return 0;
  3511. }
  3512. static void ar9003_hw_atten_apply(struct ath_hw *ah, struct ath9k_channel *chan)
  3513. {
  3514. int i;
  3515. u16 value;
  3516. unsigned long ext_atten_reg[3] = {AR_PHY_EXT_ATTEN_CTL_0,
  3517. AR_PHY_EXT_ATTEN_CTL_1,
  3518. AR_PHY_EXT_ATTEN_CTL_2,
  3519. };
  3520. /* Test value. if 0 then attenuation is unused. Don't load anything. */
  3521. for (i = 0; i < 3; i++) {
  3522. if (ah->txchainmask & BIT(i)) {
  3523. value = ar9003_hw_atten_chain_get(ah, i, chan);
  3524. REG_RMW_FIELD(ah, ext_atten_reg[i],
  3525. AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB, value);
  3526. value = ar9003_hw_atten_chain_get_margin(ah, i, chan);
  3527. REG_RMW_FIELD(ah, ext_atten_reg[i],
  3528. AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN,
  3529. value);
  3530. }
  3531. }
  3532. }
  3533. static bool is_pmu_set(struct ath_hw *ah, u32 pmu_reg, int pmu_set)
  3534. {
  3535. int timeout = 100;
  3536. while (pmu_set != REG_READ(ah, pmu_reg)) {
  3537. if (timeout-- == 0)
  3538. return false;
  3539. REG_WRITE(ah, pmu_reg, pmu_set);
  3540. udelay(10);
  3541. }
  3542. return true;
  3543. }
  3544. void ar9003_hw_internal_regulator_apply(struct ath_hw *ah)
  3545. {
  3546. int internal_regulator =
  3547. ath9k_hw_ar9300_get_eeprom(ah, EEP_INTERNAL_REGULATOR);
  3548. u32 reg_val;
  3549. if (internal_regulator) {
  3550. if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
  3551. int reg_pmu_set;
  3552. reg_pmu_set = REG_READ(ah, AR_PHY_PMU2) & ~AR_PHY_PMU2_PGM;
  3553. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3554. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3555. return;
  3556. if (AR_SREV_9330(ah)) {
  3557. if (ah->is_clk_25mhz) {
  3558. reg_pmu_set = (3 << 1) | (8 << 4) |
  3559. (3 << 8) | (1 << 14) |
  3560. (6 << 17) | (1 << 20) |
  3561. (3 << 24);
  3562. } else {
  3563. reg_pmu_set = (4 << 1) | (7 << 4) |
  3564. (3 << 8) | (1 << 14) |
  3565. (6 << 17) | (1 << 20) |
  3566. (3 << 24);
  3567. }
  3568. } else {
  3569. reg_pmu_set = (5 << 1) | (7 << 4) |
  3570. (2 << 8) | (2 << 14) |
  3571. (6 << 17) | (1 << 20) |
  3572. (3 << 24) | (1 << 28);
  3573. }
  3574. REG_WRITE(ah, AR_PHY_PMU1, reg_pmu_set);
  3575. if (!is_pmu_set(ah, AR_PHY_PMU1, reg_pmu_set))
  3576. return;
  3577. reg_pmu_set = (REG_READ(ah, AR_PHY_PMU2) & ~0xFFC00000)
  3578. | (4 << 26);
  3579. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3580. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3581. return;
  3582. reg_pmu_set = (REG_READ(ah, AR_PHY_PMU2) & ~0x00200000)
  3583. | (1 << 21);
  3584. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3585. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3586. return;
  3587. } else if (AR_SREV_9462(ah)) {
  3588. reg_val = ath9k_hw_ar9300_get_eeprom(ah, EEP_SWREG);
  3589. REG_WRITE(ah, AR_PHY_PMU1, reg_val);
  3590. } else {
  3591. /* Internal regulator is ON. Write swreg register. */
  3592. reg_val = ath9k_hw_ar9300_get_eeprom(ah, EEP_SWREG);
  3593. REG_WRITE(ah, AR_RTC_REG_CONTROL1,
  3594. REG_READ(ah, AR_RTC_REG_CONTROL1) &
  3595. (~AR_RTC_REG_CONTROL1_SWREG_PROGRAM));
  3596. REG_WRITE(ah, AR_RTC_REG_CONTROL0, reg_val);
  3597. /* Set REG_CONTROL1.SWREG_PROGRAM */
  3598. REG_WRITE(ah, AR_RTC_REG_CONTROL1,
  3599. REG_READ(ah,
  3600. AR_RTC_REG_CONTROL1) |
  3601. AR_RTC_REG_CONTROL1_SWREG_PROGRAM);
  3602. }
  3603. } else {
  3604. if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
  3605. REG_RMW_FIELD(ah, AR_PHY_PMU2, AR_PHY_PMU2_PGM, 0);
  3606. while (REG_READ_FIELD(ah, AR_PHY_PMU2,
  3607. AR_PHY_PMU2_PGM))
  3608. udelay(10);
  3609. REG_RMW_FIELD(ah, AR_PHY_PMU1, AR_PHY_PMU1_PWD, 0x1);
  3610. while (!REG_READ_FIELD(ah, AR_PHY_PMU1,
  3611. AR_PHY_PMU1_PWD))
  3612. udelay(10);
  3613. REG_RMW_FIELD(ah, AR_PHY_PMU2, AR_PHY_PMU2_PGM, 0x1);
  3614. while (!REG_READ_FIELD(ah, AR_PHY_PMU2,
  3615. AR_PHY_PMU2_PGM))
  3616. udelay(10);
  3617. } else if (AR_SREV_9462(ah))
  3618. REG_RMW_FIELD(ah, AR_PHY_PMU1, AR_PHY_PMU1_PWD, 0x1);
  3619. else {
  3620. reg_val = REG_READ(ah, AR_RTC_SLEEP_CLK) |
  3621. AR_RTC_FORCE_SWREG_PRD;
  3622. REG_WRITE(ah, AR_RTC_SLEEP_CLK, reg_val);
  3623. }
  3624. }
  3625. }
  3626. static void ar9003_hw_apply_tuning_caps(struct ath_hw *ah)
  3627. {
  3628. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3629. u8 tuning_caps_param = eep->baseEepHeader.params_for_tuning_caps[0];
  3630. if (eep->baseEepHeader.featureEnable & 0x40) {
  3631. tuning_caps_param &= 0x7f;
  3632. REG_RMW_FIELD(ah, AR_CH0_XTAL, AR_CH0_XTAL_CAPINDAC,
  3633. tuning_caps_param);
  3634. REG_RMW_FIELD(ah, AR_CH0_XTAL, AR_CH0_XTAL_CAPOUTDAC,
  3635. tuning_caps_param);
  3636. }
  3637. }
  3638. static void ar9003_hw_quick_drop_apply(struct ath_hw *ah, u16 freq)
  3639. {
  3640. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3641. int quick_drop = ath9k_hw_ar9300_get_eeprom(ah, EEP_QUICK_DROP);
  3642. s32 t[3], f[3] = {5180, 5500, 5785};
  3643. if (!quick_drop)
  3644. return;
  3645. if (freq < 4000)
  3646. quick_drop = eep->modalHeader2G.quick_drop;
  3647. else {
  3648. t[0] = eep->base_ext1.quick_drop_low;
  3649. t[1] = eep->modalHeader5G.quick_drop;
  3650. t[2] = eep->base_ext1.quick_drop_high;
  3651. quick_drop = ar9003_hw_power_interpolate(freq, f, t, 3);
  3652. }
  3653. REG_RMW_FIELD(ah, AR_PHY_AGC, AR_PHY_AGC_QUICK_DROP, quick_drop);
  3654. }
  3655. static void ar9003_hw_txend_to_xpa_off_apply(struct ath_hw *ah, u16 freq)
  3656. {
  3657. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3658. u32 value;
  3659. value = (freq < 4000) ? eep->modalHeader2G.txEndToXpaOff :
  3660. eep->modalHeader5G.txEndToXpaOff;
  3661. REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
  3662. AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF, value);
  3663. REG_RMW_FIELD(ah, AR_PHY_XPA_TIMING_CTL,
  3664. AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF, value);
  3665. }
  3666. static void ath9k_hw_ar9300_set_board_values(struct ath_hw *ah,
  3667. struct ath9k_channel *chan)
  3668. {
  3669. ar9003_hw_xpa_bias_level_apply(ah, IS_CHAN_2GHZ(chan));
  3670. ar9003_hw_ant_ctrl_apply(ah, IS_CHAN_2GHZ(chan));
  3671. ar9003_hw_drive_strength_apply(ah);
  3672. ar9003_hw_atten_apply(ah, chan);
  3673. ar9003_hw_quick_drop_apply(ah, chan->channel);
  3674. if (!AR_SREV_9330(ah) && !AR_SREV_9340(ah) && !AR_SREV_9550(ah))
  3675. ar9003_hw_internal_regulator_apply(ah);
  3676. if (AR_SREV_9485(ah) || AR_SREV_9330(ah) || AR_SREV_9340(ah))
  3677. ar9003_hw_apply_tuning_caps(ah);
  3678. ar9003_hw_txend_to_xpa_off_apply(ah, chan->channel);
  3679. }
  3680. static void ath9k_hw_ar9300_set_addac(struct ath_hw *ah,
  3681. struct ath9k_channel *chan)
  3682. {
  3683. }
  3684. /*
  3685. * Returns the interpolated y value corresponding to the specified x value
  3686. * from the np ordered pairs of data (px,py).
  3687. * The pairs do not have to be in any order.
  3688. * If the specified x value is less than any of the px,
  3689. * the returned y value is equal to the py for the lowest px.
  3690. * If the specified x value is greater than any of the px,
  3691. * the returned y value is equal to the py for the highest px.
  3692. */
  3693. static int ar9003_hw_power_interpolate(int32_t x,
  3694. int32_t *px, int32_t *py, u_int16_t np)
  3695. {
  3696. int ip = 0;
  3697. int lx = 0, ly = 0, lhave = 0;
  3698. int hx = 0, hy = 0, hhave = 0;
  3699. int dx = 0;
  3700. int y = 0;
  3701. lhave = 0;
  3702. hhave = 0;
  3703. /* identify best lower and higher x calibration measurement */
  3704. for (ip = 0; ip < np; ip++) {
  3705. dx = x - px[ip];
  3706. /* this measurement is higher than our desired x */
  3707. if (dx <= 0) {
  3708. if (!hhave || dx > (x - hx)) {
  3709. /* new best higher x measurement */
  3710. hx = px[ip];
  3711. hy = py[ip];
  3712. hhave = 1;
  3713. }
  3714. }
  3715. /* this measurement is lower than our desired x */
  3716. if (dx >= 0) {
  3717. if (!lhave || dx < (x - lx)) {
  3718. /* new best lower x measurement */
  3719. lx = px[ip];
  3720. ly = py[ip];
  3721. lhave = 1;
  3722. }
  3723. }
  3724. }
  3725. /* the low x is good */
  3726. if (lhave) {
  3727. /* so is the high x */
  3728. if (hhave) {
  3729. /* they're the same, so just pick one */
  3730. if (hx == lx)
  3731. y = ly;
  3732. else /* interpolate */
  3733. y = interpolate(x, lx, hx, ly, hy);
  3734. } else /* only low is good, use it */
  3735. y = ly;
  3736. } else if (hhave) /* only high is good, use it */
  3737. y = hy;
  3738. else /* nothing is good,this should never happen unless np=0, ???? */
  3739. y = -(1 << 30);
  3740. return y;
  3741. }
  3742. static u8 ar9003_hw_eeprom_get_tgt_pwr(struct ath_hw *ah,
  3743. u16 rateIndex, u16 freq, bool is2GHz)
  3744. {
  3745. u16 numPiers, i;
  3746. s32 targetPowerArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3747. s32 freqArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3748. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3749. struct cal_tgt_pow_legacy *pEepromTargetPwr;
  3750. u8 *pFreqBin;
  3751. if (is2GHz) {
  3752. numPiers = AR9300_NUM_2G_20_TARGET_POWERS;
  3753. pEepromTargetPwr = eep->calTargetPower2G;
  3754. pFreqBin = eep->calTarget_freqbin_2G;
  3755. } else {
  3756. numPiers = AR9300_NUM_5G_20_TARGET_POWERS;
  3757. pEepromTargetPwr = eep->calTargetPower5G;
  3758. pFreqBin = eep->calTarget_freqbin_5G;
  3759. }
  3760. /*
  3761. * create array of channels and targetpower from
  3762. * targetpower piers stored on eeprom
  3763. */
  3764. for (i = 0; i < numPiers; i++) {
  3765. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
  3766. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3767. }
  3768. /* interpolate to get target power for given frequency */
  3769. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3770. freqArray,
  3771. targetPowerArray, numPiers);
  3772. }
  3773. static u8 ar9003_hw_eeprom_get_ht20_tgt_pwr(struct ath_hw *ah,
  3774. u16 rateIndex,
  3775. u16 freq, bool is2GHz)
  3776. {
  3777. u16 numPiers, i;
  3778. s32 targetPowerArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3779. s32 freqArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3780. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3781. struct cal_tgt_pow_ht *pEepromTargetPwr;
  3782. u8 *pFreqBin;
  3783. if (is2GHz) {
  3784. numPiers = AR9300_NUM_2G_20_TARGET_POWERS;
  3785. pEepromTargetPwr = eep->calTargetPower2GHT20;
  3786. pFreqBin = eep->calTarget_freqbin_2GHT20;
  3787. } else {
  3788. numPiers = AR9300_NUM_5G_20_TARGET_POWERS;
  3789. pEepromTargetPwr = eep->calTargetPower5GHT20;
  3790. pFreqBin = eep->calTarget_freqbin_5GHT20;
  3791. }
  3792. /*
  3793. * create array of channels and targetpower
  3794. * from targetpower piers stored on eeprom
  3795. */
  3796. for (i = 0; i < numPiers; i++) {
  3797. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
  3798. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3799. }
  3800. /* interpolate to get target power for given frequency */
  3801. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3802. freqArray,
  3803. targetPowerArray, numPiers);
  3804. }
  3805. static u8 ar9003_hw_eeprom_get_ht40_tgt_pwr(struct ath_hw *ah,
  3806. u16 rateIndex,
  3807. u16 freq, bool is2GHz)
  3808. {
  3809. u16 numPiers, i;
  3810. s32 targetPowerArray[AR9300_NUM_5G_40_TARGET_POWERS];
  3811. s32 freqArray[AR9300_NUM_5G_40_TARGET_POWERS];
  3812. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3813. struct cal_tgt_pow_ht *pEepromTargetPwr;
  3814. u8 *pFreqBin;
  3815. if (is2GHz) {
  3816. numPiers = AR9300_NUM_2G_40_TARGET_POWERS;
  3817. pEepromTargetPwr = eep->calTargetPower2GHT40;
  3818. pFreqBin = eep->calTarget_freqbin_2GHT40;
  3819. } else {
  3820. numPiers = AR9300_NUM_5G_40_TARGET_POWERS;
  3821. pEepromTargetPwr = eep->calTargetPower5GHT40;
  3822. pFreqBin = eep->calTarget_freqbin_5GHT40;
  3823. }
  3824. /*
  3825. * create array of channels and targetpower from
  3826. * targetpower piers stored on eeprom
  3827. */
  3828. for (i = 0; i < numPiers; i++) {
  3829. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], is2GHz);
  3830. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3831. }
  3832. /* interpolate to get target power for given frequency */
  3833. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3834. freqArray,
  3835. targetPowerArray, numPiers);
  3836. }
  3837. static u8 ar9003_hw_eeprom_get_cck_tgt_pwr(struct ath_hw *ah,
  3838. u16 rateIndex, u16 freq)
  3839. {
  3840. u16 numPiers = AR9300_NUM_2G_CCK_TARGET_POWERS, i;
  3841. s32 targetPowerArray[AR9300_NUM_2G_CCK_TARGET_POWERS];
  3842. s32 freqArray[AR9300_NUM_2G_CCK_TARGET_POWERS];
  3843. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3844. struct cal_tgt_pow_legacy *pEepromTargetPwr = eep->calTargetPowerCck;
  3845. u8 *pFreqBin = eep->calTarget_freqbin_Cck;
  3846. /*
  3847. * create array of channels and targetpower from
  3848. * targetpower piers stored on eeprom
  3849. */
  3850. for (i = 0; i < numPiers; i++) {
  3851. freqArray[i] = ath9k_hw_fbin2freq(pFreqBin[i], 1);
  3852. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3853. }
  3854. /* interpolate to get target power for given frequency */
  3855. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3856. freqArray,
  3857. targetPowerArray, numPiers);
  3858. }
  3859. /* Set tx power registers to array of values passed in */
  3860. static int ar9003_hw_tx_power_regwrite(struct ath_hw *ah, u8 * pPwrArray)
  3861. {
  3862. #define POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
  3863. /* make sure forced gain is not set */
  3864. REG_WRITE(ah, AR_PHY_TX_FORCED_GAIN, 0);
  3865. /* Write the OFDM power per rate set */
  3866. /* 6 (LSB), 9, 12, 18 (MSB) */
  3867. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(0),
  3868. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 24) |
  3869. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 16) |
  3870. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 8) |
  3871. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 0));
  3872. /* 24 (LSB), 36, 48, 54 (MSB) */
  3873. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(1),
  3874. POW_SM(pPwrArray[ALL_TARGET_LEGACY_54], 24) |
  3875. POW_SM(pPwrArray[ALL_TARGET_LEGACY_48], 16) |
  3876. POW_SM(pPwrArray[ALL_TARGET_LEGACY_36], 8) |
  3877. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 0));
  3878. /* Write the CCK power per rate set */
  3879. /* 1L (LSB), reserved, 2L, 2S (MSB) */
  3880. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(2),
  3881. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 24) |
  3882. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 16) |
  3883. /* POW_SM(txPowerTimes2, 8) | this is reserved for AR9003 */
  3884. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0));
  3885. /* 5.5L (LSB), 5.5S, 11L, 11S (MSB) */
  3886. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(3),
  3887. POW_SM(pPwrArray[ALL_TARGET_LEGACY_11S], 24) |
  3888. POW_SM(pPwrArray[ALL_TARGET_LEGACY_11L], 16) |
  3889. POW_SM(pPwrArray[ALL_TARGET_LEGACY_5S], 8) |
  3890. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0)
  3891. );
  3892. /* Write the power for duplicated frames - HT40 */
  3893. /* dup40_cck (LSB), dup40_ofdm, ext20_cck, ext20_ofdm (MSB) */
  3894. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(8),
  3895. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 24) |
  3896. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 16) |
  3897. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 8) |
  3898. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0)
  3899. );
  3900. /* Write the HT20 power per rate set */
  3901. /* 0/8/16 (LSB), 1-3/9-11/17-19, 4, 5 (MSB) */
  3902. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(4),
  3903. POW_SM(pPwrArray[ALL_TARGET_HT20_5], 24) |
  3904. POW_SM(pPwrArray[ALL_TARGET_HT20_4], 16) |
  3905. POW_SM(pPwrArray[ALL_TARGET_HT20_1_3_9_11_17_19], 8) |
  3906. POW_SM(pPwrArray[ALL_TARGET_HT20_0_8_16], 0)
  3907. );
  3908. /* 6 (LSB), 7, 12, 13 (MSB) */
  3909. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(5),
  3910. POW_SM(pPwrArray[ALL_TARGET_HT20_13], 24) |
  3911. POW_SM(pPwrArray[ALL_TARGET_HT20_12], 16) |
  3912. POW_SM(pPwrArray[ALL_TARGET_HT20_7], 8) |
  3913. POW_SM(pPwrArray[ALL_TARGET_HT20_6], 0)
  3914. );
  3915. /* 14 (LSB), 15, 20, 21 */
  3916. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(9),
  3917. POW_SM(pPwrArray[ALL_TARGET_HT20_21], 24) |
  3918. POW_SM(pPwrArray[ALL_TARGET_HT20_20], 16) |
  3919. POW_SM(pPwrArray[ALL_TARGET_HT20_15], 8) |
  3920. POW_SM(pPwrArray[ALL_TARGET_HT20_14], 0)
  3921. );
  3922. /* Mixed HT20 and HT40 rates */
  3923. /* HT20 22 (LSB), HT20 23, HT40 22, HT40 23 (MSB) */
  3924. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(10),
  3925. POW_SM(pPwrArray[ALL_TARGET_HT40_23], 24) |
  3926. POW_SM(pPwrArray[ALL_TARGET_HT40_22], 16) |
  3927. POW_SM(pPwrArray[ALL_TARGET_HT20_23], 8) |
  3928. POW_SM(pPwrArray[ALL_TARGET_HT20_22], 0)
  3929. );
  3930. /*
  3931. * Write the HT40 power per rate set
  3932. * correct PAR difference between HT40 and HT20/LEGACY
  3933. * 0/8/16 (LSB), 1-3/9-11/17-19, 4, 5 (MSB)
  3934. */
  3935. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(6),
  3936. POW_SM(pPwrArray[ALL_TARGET_HT40_5], 24) |
  3937. POW_SM(pPwrArray[ALL_TARGET_HT40_4], 16) |
  3938. POW_SM(pPwrArray[ALL_TARGET_HT40_1_3_9_11_17_19], 8) |
  3939. POW_SM(pPwrArray[ALL_TARGET_HT40_0_8_16], 0)
  3940. );
  3941. /* 6 (LSB), 7, 12, 13 (MSB) */
  3942. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(7),
  3943. POW_SM(pPwrArray[ALL_TARGET_HT40_13], 24) |
  3944. POW_SM(pPwrArray[ALL_TARGET_HT40_12], 16) |
  3945. POW_SM(pPwrArray[ALL_TARGET_HT40_7], 8) |
  3946. POW_SM(pPwrArray[ALL_TARGET_HT40_6], 0)
  3947. );
  3948. /* 14 (LSB), 15, 20, 21 */
  3949. REG_WRITE(ah, AR_PHY_POWER_TX_RATE(11),
  3950. POW_SM(pPwrArray[ALL_TARGET_HT40_21], 24) |
  3951. POW_SM(pPwrArray[ALL_TARGET_HT40_20], 16) |
  3952. POW_SM(pPwrArray[ALL_TARGET_HT40_15], 8) |
  3953. POW_SM(pPwrArray[ALL_TARGET_HT40_14], 0)
  3954. );
  3955. return 0;
  3956. #undef POW_SM
  3957. }
  3958. static void ar9003_hw_get_legacy_target_powers(struct ath_hw *ah, u16 freq,
  3959. u8 *targetPowerValT2,
  3960. bool is2GHz)
  3961. {
  3962. targetPowerValT2[ALL_TARGET_LEGACY_6_24] =
  3963. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_6_24, freq,
  3964. is2GHz);
  3965. targetPowerValT2[ALL_TARGET_LEGACY_36] =
  3966. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_36, freq,
  3967. is2GHz);
  3968. targetPowerValT2[ALL_TARGET_LEGACY_48] =
  3969. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_48, freq,
  3970. is2GHz);
  3971. targetPowerValT2[ALL_TARGET_LEGACY_54] =
  3972. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_54, freq,
  3973. is2GHz);
  3974. }
  3975. static void ar9003_hw_get_cck_target_powers(struct ath_hw *ah, u16 freq,
  3976. u8 *targetPowerValT2)
  3977. {
  3978. targetPowerValT2[ALL_TARGET_LEGACY_1L_5L] =
  3979. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_1L_5L,
  3980. freq);
  3981. targetPowerValT2[ALL_TARGET_LEGACY_5S] =
  3982. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_5S, freq);
  3983. targetPowerValT2[ALL_TARGET_LEGACY_11L] =
  3984. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_11L, freq);
  3985. targetPowerValT2[ALL_TARGET_LEGACY_11S] =
  3986. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_11S, freq);
  3987. }
  3988. static void ar9003_hw_get_ht20_target_powers(struct ath_hw *ah, u16 freq,
  3989. u8 *targetPowerValT2, bool is2GHz)
  3990. {
  3991. targetPowerValT2[ALL_TARGET_HT20_0_8_16] =
  3992. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_0_8_16, freq,
  3993. is2GHz);
  3994. targetPowerValT2[ALL_TARGET_HT20_1_3_9_11_17_19] =
  3995. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_1_3_9_11_17_19,
  3996. freq, is2GHz);
  3997. targetPowerValT2[ALL_TARGET_HT20_4] =
  3998. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_4, freq,
  3999. is2GHz);
  4000. targetPowerValT2[ALL_TARGET_HT20_5] =
  4001. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_5, freq,
  4002. is2GHz);
  4003. targetPowerValT2[ALL_TARGET_HT20_6] =
  4004. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_6, freq,
  4005. is2GHz);
  4006. targetPowerValT2[ALL_TARGET_HT20_7] =
  4007. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_7, freq,
  4008. is2GHz);
  4009. targetPowerValT2[ALL_TARGET_HT20_12] =
  4010. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_12, freq,
  4011. is2GHz);
  4012. targetPowerValT2[ALL_TARGET_HT20_13] =
  4013. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_13, freq,
  4014. is2GHz);
  4015. targetPowerValT2[ALL_TARGET_HT20_14] =
  4016. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_14, freq,
  4017. is2GHz);
  4018. targetPowerValT2[ALL_TARGET_HT20_15] =
  4019. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_15, freq,
  4020. is2GHz);
  4021. targetPowerValT2[ALL_TARGET_HT20_20] =
  4022. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_20, freq,
  4023. is2GHz);
  4024. targetPowerValT2[ALL_TARGET_HT20_21] =
  4025. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_21, freq,
  4026. is2GHz);
  4027. targetPowerValT2[ALL_TARGET_HT20_22] =
  4028. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_22, freq,
  4029. is2GHz);
  4030. targetPowerValT2[ALL_TARGET_HT20_23] =
  4031. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_23, freq,
  4032. is2GHz);
  4033. }
  4034. static void ar9003_hw_get_ht40_target_powers(struct ath_hw *ah,
  4035. u16 freq,
  4036. u8 *targetPowerValT2,
  4037. bool is2GHz)
  4038. {
  4039. /* XXX: hard code for now, need to get from eeprom struct */
  4040. u8 ht40PowerIncForPdadc = 0;
  4041. targetPowerValT2[ALL_TARGET_HT40_0_8_16] =
  4042. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_0_8_16, freq,
  4043. is2GHz) + ht40PowerIncForPdadc;
  4044. targetPowerValT2[ALL_TARGET_HT40_1_3_9_11_17_19] =
  4045. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_1_3_9_11_17_19,
  4046. freq,
  4047. is2GHz) + ht40PowerIncForPdadc;
  4048. targetPowerValT2[ALL_TARGET_HT40_4] =
  4049. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_4, freq,
  4050. is2GHz) + ht40PowerIncForPdadc;
  4051. targetPowerValT2[ALL_TARGET_HT40_5] =
  4052. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_5, freq,
  4053. is2GHz) + ht40PowerIncForPdadc;
  4054. targetPowerValT2[ALL_TARGET_HT40_6] =
  4055. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_6, freq,
  4056. is2GHz) + ht40PowerIncForPdadc;
  4057. targetPowerValT2[ALL_TARGET_HT40_7] =
  4058. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_7, freq,
  4059. is2GHz) + ht40PowerIncForPdadc;
  4060. targetPowerValT2[ALL_TARGET_HT40_12] =
  4061. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_12, freq,
  4062. is2GHz) + ht40PowerIncForPdadc;
  4063. targetPowerValT2[ALL_TARGET_HT40_13] =
  4064. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_13, freq,
  4065. is2GHz) + ht40PowerIncForPdadc;
  4066. targetPowerValT2[ALL_TARGET_HT40_14] =
  4067. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_14, freq,
  4068. is2GHz) + ht40PowerIncForPdadc;
  4069. targetPowerValT2[ALL_TARGET_HT40_15] =
  4070. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_15, freq,
  4071. is2GHz) + ht40PowerIncForPdadc;
  4072. targetPowerValT2[ALL_TARGET_HT40_20] =
  4073. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_20, freq,
  4074. is2GHz) + ht40PowerIncForPdadc;
  4075. targetPowerValT2[ALL_TARGET_HT40_21] =
  4076. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_21, freq,
  4077. is2GHz) + ht40PowerIncForPdadc;
  4078. targetPowerValT2[ALL_TARGET_HT40_22] =
  4079. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_22, freq,
  4080. is2GHz) + ht40PowerIncForPdadc;
  4081. targetPowerValT2[ALL_TARGET_HT40_23] =
  4082. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_23, freq,
  4083. is2GHz) + ht40PowerIncForPdadc;
  4084. }
  4085. static void ar9003_hw_get_target_power_eeprom(struct ath_hw *ah,
  4086. struct ath9k_channel *chan,
  4087. u8 *targetPowerValT2)
  4088. {
  4089. bool is2GHz = IS_CHAN_2GHZ(chan);
  4090. unsigned int i = 0;
  4091. struct ath_common *common = ath9k_hw_common(ah);
  4092. u16 freq = chan->channel;
  4093. if (is2GHz)
  4094. ar9003_hw_get_cck_target_powers(ah, freq, targetPowerValT2);
  4095. ar9003_hw_get_legacy_target_powers(ah, freq, targetPowerValT2, is2GHz);
  4096. ar9003_hw_get_ht20_target_powers(ah, freq, targetPowerValT2, is2GHz);
  4097. if (IS_CHAN_HT40(chan))
  4098. ar9003_hw_get_ht40_target_powers(ah, freq, targetPowerValT2,
  4099. is2GHz);
  4100. for (i = 0; i < ar9300RateSize; i++) {
  4101. ath_dbg(common, EEPROM, "TPC[%02d] 0x%08x\n",
  4102. i, targetPowerValT2[i]);
  4103. }
  4104. }
  4105. static int ar9003_hw_cal_pier_get(struct ath_hw *ah,
  4106. int mode,
  4107. int ipier,
  4108. int ichain,
  4109. int *pfrequency,
  4110. int *pcorrection,
  4111. int *ptemperature, int *pvoltage)
  4112. {
  4113. u8 *pCalPier;
  4114. struct ar9300_cal_data_per_freq_op_loop *pCalPierStruct;
  4115. int is2GHz;
  4116. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4117. struct ath_common *common = ath9k_hw_common(ah);
  4118. if (ichain >= AR9300_MAX_CHAINS) {
  4119. ath_dbg(common, EEPROM,
  4120. "Invalid chain index, must be less than %d\n",
  4121. AR9300_MAX_CHAINS);
  4122. return -1;
  4123. }
  4124. if (mode) { /* 5GHz */
  4125. if (ipier >= AR9300_NUM_5G_CAL_PIERS) {
  4126. ath_dbg(common, EEPROM,
  4127. "Invalid 5GHz cal pier index, must be less than %d\n",
  4128. AR9300_NUM_5G_CAL_PIERS);
  4129. return -1;
  4130. }
  4131. pCalPier = &(eep->calFreqPier5G[ipier]);
  4132. pCalPierStruct = &(eep->calPierData5G[ichain][ipier]);
  4133. is2GHz = 0;
  4134. } else {
  4135. if (ipier >= AR9300_NUM_2G_CAL_PIERS) {
  4136. ath_dbg(common, EEPROM,
  4137. "Invalid 2GHz cal pier index, must be less than %d\n",
  4138. AR9300_NUM_2G_CAL_PIERS);
  4139. return -1;
  4140. }
  4141. pCalPier = &(eep->calFreqPier2G[ipier]);
  4142. pCalPierStruct = &(eep->calPierData2G[ichain][ipier]);
  4143. is2GHz = 1;
  4144. }
  4145. *pfrequency = ath9k_hw_fbin2freq(*pCalPier, is2GHz);
  4146. *pcorrection = pCalPierStruct->refPower;
  4147. *ptemperature = pCalPierStruct->tempMeas;
  4148. *pvoltage = pCalPierStruct->voltMeas;
  4149. return 0;
  4150. }
  4151. static int ar9003_hw_power_control_override(struct ath_hw *ah,
  4152. int frequency,
  4153. int *correction,
  4154. int *voltage, int *temperature)
  4155. {
  4156. int tempSlope = 0;
  4157. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4158. int f[3], t[3];
  4159. REG_RMW(ah, AR_PHY_TPC_11_B0,
  4160. (correction[0] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  4161. AR_PHY_TPC_OLPC_GAIN_DELTA);
  4162. if (ah->caps.tx_chainmask & BIT(1))
  4163. REG_RMW(ah, AR_PHY_TPC_11_B1,
  4164. (correction[1] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  4165. AR_PHY_TPC_OLPC_GAIN_DELTA);
  4166. if (ah->caps.tx_chainmask & BIT(2))
  4167. REG_RMW(ah, AR_PHY_TPC_11_B2,
  4168. (correction[2] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  4169. AR_PHY_TPC_OLPC_GAIN_DELTA);
  4170. /* enable open loop power control on chip */
  4171. REG_RMW(ah, AR_PHY_TPC_6_B0,
  4172. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  4173. AR_PHY_TPC_6_ERROR_EST_MODE);
  4174. if (ah->caps.tx_chainmask & BIT(1))
  4175. REG_RMW(ah, AR_PHY_TPC_6_B1,
  4176. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  4177. AR_PHY_TPC_6_ERROR_EST_MODE);
  4178. if (ah->caps.tx_chainmask & BIT(2))
  4179. REG_RMW(ah, AR_PHY_TPC_6_B2,
  4180. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  4181. AR_PHY_TPC_6_ERROR_EST_MODE);
  4182. /*
  4183. * enable temperature compensation
  4184. * Need to use register names
  4185. */
  4186. if (frequency < 4000)
  4187. tempSlope = eep->modalHeader2G.tempSlope;
  4188. else if (eep->base_ext2.tempSlopeLow != 0) {
  4189. t[0] = eep->base_ext2.tempSlopeLow;
  4190. f[0] = 5180;
  4191. t[1] = eep->modalHeader5G.tempSlope;
  4192. f[1] = 5500;
  4193. t[2] = eep->base_ext2.tempSlopeHigh;
  4194. f[2] = 5785;
  4195. tempSlope = ar9003_hw_power_interpolate((s32) frequency,
  4196. f, t, 3);
  4197. } else
  4198. tempSlope = eep->modalHeader5G.tempSlope;
  4199. REG_RMW_FIELD(ah, AR_PHY_TPC_19, AR_PHY_TPC_19_ALPHA_THERM, tempSlope);
  4200. if (AR_SREV_9462_20(ah))
  4201. REG_RMW_FIELD(ah, AR_PHY_TPC_19_B1,
  4202. AR_PHY_TPC_19_B1_ALPHA_THERM, tempSlope);
  4203. REG_RMW_FIELD(ah, AR_PHY_TPC_18, AR_PHY_TPC_18_THERM_CAL_VALUE,
  4204. temperature[0]);
  4205. return 0;
  4206. }
  4207. /* Apply the recorded correction values. */
  4208. static int ar9003_hw_calibration_apply(struct ath_hw *ah, int frequency)
  4209. {
  4210. int ichain, ipier, npier;
  4211. int mode;
  4212. int lfrequency[AR9300_MAX_CHAINS],
  4213. lcorrection[AR9300_MAX_CHAINS],
  4214. ltemperature[AR9300_MAX_CHAINS], lvoltage[AR9300_MAX_CHAINS];
  4215. int hfrequency[AR9300_MAX_CHAINS],
  4216. hcorrection[AR9300_MAX_CHAINS],
  4217. htemperature[AR9300_MAX_CHAINS], hvoltage[AR9300_MAX_CHAINS];
  4218. int fdiff;
  4219. int correction[AR9300_MAX_CHAINS],
  4220. voltage[AR9300_MAX_CHAINS], temperature[AR9300_MAX_CHAINS];
  4221. int pfrequency, pcorrection, ptemperature, pvoltage;
  4222. struct ath_common *common = ath9k_hw_common(ah);
  4223. mode = (frequency >= 4000);
  4224. if (mode)
  4225. npier = AR9300_NUM_5G_CAL_PIERS;
  4226. else
  4227. npier = AR9300_NUM_2G_CAL_PIERS;
  4228. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  4229. lfrequency[ichain] = 0;
  4230. hfrequency[ichain] = 100000;
  4231. }
  4232. /* identify best lower and higher frequency calibration measurement */
  4233. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  4234. for (ipier = 0; ipier < npier; ipier++) {
  4235. if (!ar9003_hw_cal_pier_get(ah, mode, ipier, ichain,
  4236. &pfrequency, &pcorrection,
  4237. &ptemperature, &pvoltage)) {
  4238. fdiff = frequency - pfrequency;
  4239. /*
  4240. * this measurement is higher than
  4241. * our desired frequency
  4242. */
  4243. if (fdiff <= 0) {
  4244. if (hfrequency[ichain] <= 0 ||
  4245. hfrequency[ichain] >= 100000 ||
  4246. fdiff >
  4247. (frequency - hfrequency[ichain])) {
  4248. /*
  4249. * new best higher
  4250. * frequency measurement
  4251. */
  4252. hfrequency[ichain] = pfrequency;
  4253. hcorrection[ichain] =
  4254. pcorrection;
  4255. htemperature[ichain] =
  4256. ptemperature;
  4257. hvoltage[ichain] = pvoltage;
  4258. }
  4259. }
  4260. if (fdiff >= 0) {
  4261. if (lfrequency[ichain] <= 0
  4262. || fdiff <
  4263. (frequency - lfrequency[ichain])) {
  4264. /*
  4265. * new best lower
  4266. * frequency measurement
  4267. */
  4268. lfrequency[ichain] = pfrequency;
  4269. lcorrection[ichain] =
  4270. pcorrection;
  4271. ltemperature[ichain] =
  4272. ptemperature;
  4273. lvoltage[ichain] = pvoltage;
  4274. }
  4275. }
  4276. }
  4277. }
  4278. }
  4279. /* interpolate */
  4280. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  4281. ath_dbg(common, EEPROM, "ch=%d f=%d low=%d %d h=%d %d\n",
  4282. ichain, frequency, lfrequency[ichain],
  4283. lcorrection[ichain], hfrequency[ichain],
  4284. hcorrection[ichain]);
  4285. /* they're the same, so just pick one */
  4286. if (hfrequency[ichain] == lfrequency[ichain]) {
  4287. correction[ichain] = lcorrection[ichain];
  4288. voltage[ichain] = lvoltage[ichain];
  4289. temperature[ichain] = ltemperature[ichain];
  4290. }
  4291. /* the low frequency is good */
  4292. else if (frequency - lfrequency[ichain] < 1000) {
  4293. /* so is the high frequency, interpolate */
  4294. if (hfrequency[ichain] - frequency < 1000) {
  4295. correction[ichain] = interpolate(frequency,
  4296. lfrequency[ichain],
  4297. hfrequency[ichain],
  4298. lcorrection[ichain],
  4299. hcorrection[ichain]);
  4300. temperature[ichain] = interpolate(frequency,
  4301. lfrequency[ichain],
  4302. hfrequency[ichain],
  4303. ltemperature[ichain],
  4304. htemperature[ichain]);
  4305. voltage[ichain] = interpolate(frequency,
  4306. lfrequency[ichain],
  4307. hfrequency[ichain],
  4308. lvoltage[ichain],
  4309. hvoltage[ichain]);
  4310. }
  4311. /* only low is good, use it */
  4312. else {
  4313. correction[ichain] = lcorrection[ichain];
  4314. temperature[ichain] = ltemperature[ichain];
  4315. voltage[ichain] = lvoltage[ichain];
  4316. }
  4317. }
  4318. /* only high is good, use it */
  4319. else if (hfrequency[ichain] - frequency < 1000) {
  4320. correction[ichain] = hcorrection[ichain];
  4321. temperature[ichain] = htemperature[ichain];
  4322. voltage[ichain] = hvoltage[ichain];
  4323. } else { /* nothing is good, presume 0???? */
  4324. correction[ichain] = 0;
  4325. temperature[ichain] = 0;
  4326. voltage[ichain] = 0;
  4327. }
  4328. }
  4329. ar9003_hw_power_control_override(ah, frequency, correction, voltage,
  4330. temperature);
  4331. ath_dbg(common, EEPROM,
  4332. "for frequency=%d, calibration correction = %d %d %d\n",
  4333. frequency, correction[0], correction[1], correction[2]);
  4334. return 0;
  4335. }
  4336. static u16 ar9003_hw_get_direct_edge_power(struct ar9300_eeprom *eep,
  4337. int idx,
  4338. int edge,
  4339. bool is2GHz)
  4340. {
  4341. struct cal_ctl_data_2g *ctl_2g = eep->ctlPowerData_2G;
  4342. struct cal_ctl_data_5g *ctl_5g = eep->ctlPowerData_5G;
  4343. if (is2GHz)
  4344. return CTL_EDGE_TPOWER(ctl_2g[idx].ctlEdges[edge]);
  4345. else
  4346. return CTL_EDGE_TPOWER(ctl_5g[idx].ctlEdges[edge]);
  4347. }
  4348. static u16 ar9003_hw_get_indirect_edge_power(struct ar9300_eeprom *eep,
  4349. int idx,
  4350. unsigned int edge,
  4351. u16 freq,
  4352. bool is2GHz)
  4353. {
  4354. struct cal_ctl_data_2g *ctl_2g = eep->ctlPowerData_2G;
  4355. struct cal_ctl_data_5g *ctl_5g = eep->ctlPowerData_5G;
  4356. u8 *ctl_freqbin = is2GHz ?
  4357. &eep->ctl_freqbin_2G[idx][0] :
  4358. &eep->ctl_freqbin_5G[idx][0];
  4359. if (is2GHz) {
  4360. if (ath9k_hw_fbin2freq(ctl_freqbin[edge - 1], 1) < freq &&
  4361. CTL_EDGE_FLAGS(ctl_2g[idx].ctlEdges[edge - 1]))
  4362. return CTL_EDGE_TPOWER(ctl_2g[idx].ctlEdges[edge - 1]);
  4363. } else {
  4364. if (ath9k_hw_fbin2freq(ctl_freqbin[edge - 1], 0) < freq &&
  4365. CTL_EDGE_FLAGS(ctl_5g[idx].ctlEdges[edge - 1]))
  4366. return CTL_EDGE_TPOWER(ctl_5g[idx].ctlEdges[edge - 1]);
  4367. }
  4368. return MAX_RATE_POWER;
  4369. }
  4370. /*
  4371. * Find the maximum conformance test limit for the given channel and CTL info
  4372. */
  4373. static u16 ar9003_hw_get_max_edge_power(struct ar9300_eeprom *eep,
  4374. u16 freq, int idx, bool is2GHz)
  4375. {
  4376. u16 twiceMaxEdgePower = MAX_RATE_POWER;
  4377. u8 *ctl_freqbin = is2GHz ?
  4378. &eep->ctl_freqbin_2G[idx][0] :
  4379. &eep->ctl_freqbin_5G[idx][0];
  4380. u16 num_edges = is2GHz ?
  4381. AR9300_NUM_BAND_EDGES_2G : AR9300_NUM_BAND_EDGES_5G;
  4382. unsigned int edge;
  4383. /* Get the edge power */
  4384. for (edge = 0;
  4385. (edge < num_edges) && (ctl_freqbin[edge] != AR5416_BCHAN_UNUSED);
  4386. edge++) {
  4387. /*
  4388. * If there's an exact channel match or an inband flag set
  4389. * on the lower channel use the given rdEdgePower
  4390. */
  4391. if (freq == ath9k_hw_fbin2freq(ctl_freqbin[edge], is2GHz)) {
  4392. twiceMaxEdgePower =
  4393. ar9003_hw_get_direct_edge_power(eep, idx,
  4394. edge, is2GHz);
  4395. break;
  4396. } else if ((edge > 0) &&
  4397. (freq < ath9k_hw_fbin2freq(ctl_freqbin[edge],
  4398. is2GHz))) {
  4399. twiceMaxEdgePower =
  4400. ar9003_hw_get_indirect_edge_power(eep, idx,
  4401. edge, freq,
  4402. is2GHz);
  4403. /*
  4404. * Leave loop - no more affecting edges possible in
  4405. * this monotonic increasing list
  4406. */
  4407. break;
  4408. }
  4409. }
  4410. return twiceMaxEdgePower;
  4411. }
  4412. static void ar9003_hw_set_power_per_rate_table(struct ath_hw *ah,
  4413. struct ath9k_channel *chan,
  4414. u8 *pPwrArray, u16 cfgCtl,
  4415. u8 antenna_reduction,
  4416. u16 powerLimit)
  4417. {
  4418. struct ath_common *common = ath9k_hw_common(ah);
  4419. struct ar9300_eeprom *pEepData = &ah->eeprom.ar9300_eep;
  4420. u16 twiceMaxEdgePower;
  4421. int i;
  4422. u16 scaledPower = 0, minCtlPower;
  4423. static const u16 ctlModesFor11a[] = {
  4424. CTL_11A, CTL_5GHT20, CTL_11A_EXT, CTL_5GHT40
  4425. };
  4426. static const u16 ctlModesFor11g[] = {
  4427. CTL_11B, CTL_11G, CTL_2GHT20, CTL_11B_EXT,
  4428. CTL_11G_EXT, CTL_2GHT40
  4429. };
  4430. u16 numCtlModes;
  4431. const u16 *pCtlMode;
  4432. u16 ctlMode, freq;
  4433. struct chan_centers centers;
  4434. u8 *ctlIndex;
  4435. u8 ctlNum;
  4436. u16 twiceMinEdgePower;
  4437. bool is2ghz = IS_CHAN_2GHZ(chan);
  4438. ath9k_hw_get_channel_centers(ah, chan, &centers);
  4439. scaledPower = ath9k_hw_get_scaled_power(ah, powerLimit,
  4440. antenna_reduction);
  4441. if (is2ghz) {
  4442. /* Setup for CTL modes */
  4443. /* CTL_11B, CTL_11G, CTL_2GHT20 */
  4444. numCtlModes =
  4445. ARRAY_SIZE(ctlModesFor11g) -
  4446. SUB_NUM_CTL_MODES_AT_2G_40;
  4447. pCtlMode = ctlModesFor11g;
  4448. if (IS_CHAN_HT40(chan))
  4449. /* All 2G CTL's */
  4450. numCtlModes = ARRAY_SIZE(ctlModesFor11g);
  4451. } else {
  4452. /* Setup for CTL modes */
  4453. /* CTL_11A, CTL_5GHT20 */
  4454. numCtlModes = ARRAY_SIZE(ctlModesFor11a) -
  4455. SUB_NUM_CTL_MODES_AT_5G_40;
  4456. pCtlMode = ctlModesFor11a;
  4457. if (IS_CHAN_HT40(chan))
  4458. /* All 5G CTL's */
  4459. numCtlModes = ARRAY_SIZE(ctlModesFor11a);
  4460. }
  4461. /*
  4462. * For MIMO, need to apply regulatory caps individually across
  4463. * dynamically running modes: CCK, OFDM, HT20, HT40
  4464. *
  4465. * The outer loop walks through each possible applicable runtime mode.
  4466. * The inner loop walks through each ctlIndex entry in EEPROM.
  4467. * The ctl value is encoded as [7:4] == test group, [3:0] == test mode.
  4468. */
  4469. for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
  4470. bool isHt40CtlMode = (pCtlMode[ctlMode] == CTL_5GHT40) ||
  4471. (pCtlMode[ctlMode] == CTL_2GHT40);
  4472. if (isHt40CtlMode)
  4473. freq = centers.synth_center;
  4474. else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
  4475. freq = centers.ext_center;
  4476. else
  4477. freq = centers.ctl_center;
  4478. ath_dbg(common, REGULATORY,
  4479. "LOOP-Mode ctlMode %d < %d, isHt40CtlMode %d, EXT_ADDITIVE %d\n",
  4480. ctlMode, numCtlModes, isHt40CtlMode,
  4481. (pCtlMode[ctlMode] & EXT_ADDITIVE));
  4482. /* walk through each CTL index stored in EEPROM */
  4483. if (is2ghz) {
  4484. ctlIndex = pEepData->ctlIndex_2G;
  4485. ctlNum = AR9300_NUM_CTLS_2G;
  4486. } else {
  4487. ctlIndex = pEepData->ctlIndex_5G;
  4488. ctlNum = AR9300_NUM_CTLS_5G;
  4489. }
  4490. twiceMaxEdgePower = MAX_RATE_POWER;
  4491. for (i = 0; (i < ctlNum) && ctlIndex[i]; i++) {
  4492. ath_dbg(common, REGULATORY,
  4493. "LOOP-Ctlidx %d: cfgCtl 0x%2.2x pCtlMode 0x%2.2x ctlIndex 0x%2.2x chan %d\n",
  4494. i, cfgCtl, pCtlMode[ctlMode], ctlIndex[i],
  4495. chan->channel);
  4496. /*
  4497. * compare test group from regulatory
  4498. * channel list with test mode from pCtlMode
  4499. * list
  4500. */
  4501. if ((((cfgCtl & ~CTL_MODE_M) |
  4502. (pCtlMode[ctlMode] & CTL_MODE_M)) ==
  4503. ctlIndex[i]) ||
  4504. (((cfgCtl & ~CTL_MODE_M) |
  4505. (pCtlMode[ctlMode] & CTL_MODE_M)) ==
  4506. ((ctlIndex[i] & CTL_MODE_M) |
  4507. SD_NO_CTL))) {
  4508. twiceMinEdgePower =
  4509. ar9003_hw_get_max_edge_power(pEepData,
  4510. freq, i,
  4511. is2ghz);
  4512. if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL)
  4513. /*
  4514. * Find the minimum of all CTL
  4515. * edge powers that apply to
  4516. * this channel
  4517. */
  4518. twiceMaxEdgePower =
  4519. min(twiceMaxEdgePower,
  4520. twiceMinEdgePower);
  4521. else {
  4522. /* specific */
  4523. twiceMaxEdgePower =
  4524. twiceMinEdgePower;
  4525. break;
  4526. }
  4527. }
  4528. }
  4529. minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
  4530. ath_dbg(common, REGULATORY,
  4531. "SEL-Min ctlMode %d pCtlMode %d 2xMaxEdge %d sP %d minCtlPwr %d\n",
  4532. ctlMode, pCtlMode[ctlMode], twiceMaxEdgePower,
  4533. scaledPower, minCtlPower);
  4534. /* Apply ctl mode to correct target power set */
  4535. switch (pCtlMode[ctlMode]) {
  4536. case CTL_11B:
  4537. for (i = ALL_TARGET_LEGACY_1L_5L;
  4538. i <= ALL_TARGET_LEGACY_11S; i++)
  4539. pPwrArray[i] =
  4540. (u8)min((u16)pPwrArray[i],
  4541. minCtlPower);
  4542. break;
  4543. case CTL_11A:
  4544. case CTL_11G:
  4545. for (i = ALL_TARGET_LEGACY_6_24;
  4546. i <= ALL_TARGET_LEGACY_54; i++)
  4547. pPwrArray[i] =
  4548. (u8)min((u16)pPwrArray[i],
  4549. minCtlPower);
  4550. break;
  4551. case CTL_5GHT20:
  4552. case CTL_2GHT20:
  4553. for (i = ALL_TARGET_HT20_0_8_16;
  4554. i <= ALL_TARGET_HT20_21; i++)
  4555. pPwrArray[i] =
  4556. (u8)min((u16)pPwrArray[i],
  4557. minCtlPower);
  4558. pPwrArray[ALL_TARGET_HT20_22] =
  4559. (u8)min((u16)pPwrArray[ALL_TARGET_HT20_22],
  4560. minCtlPower);
  4561. pPwrArray[ALL_TARGET_HT20_23] =
  4562. (u8)min((u16)pPwrArray[ALL_TARGET_HT20_23],
  4563. minCtlPower);
  4564. break;
  4565. case CTL_5GHT40:
  4566. case CTL_2GHT40:
  4567. for (i = ALL_TARGET_HT40_0_8_16;
  4568. i <= ALL_TARGET_HT40_23; i++)
  4569. pPwrArray[i] =
  4570. (u8)min((u16)pPwrArray[i],
  4571. minCtlPower);
  4572. break;
  4573. default:
  4574. break;
  4575. }
  4576. } /* end ctl mode checking */
  4577. }
  4578. static inline u8 mcsidx_to_tgtpwridx(unsigned int mcs_idx, u8 base_pwridx)
  4579. {
  4580. u8 mod_idx = mcs_idx % 8;
  4581. if (mod_idx <= 3)
  4582. return mod_idx ? (base_pwridx + 1) : base_pwridx;
  4583. else
  4584. return base_pwridx + 4 * (mcs_idx / 8) + mod_idx - 2;
  4585. }
  4586. static void ath9k_hw_ar9300_set_txpower(struct ath_hw *ah,
  4587. struct ath9k_channel *chan, u16 cfgCtl,
  4588. u8 twiceAntennaReduction,
  4589. u8 powerLimit, bool test)
  4590. {
  4591. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  4592. struct ath_common *common = ath9k_hw_common(ah);
  4593. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4594. struct ar9300_modal_eep_header *modal_hdr;
  4595. u8 targetPowerValT2[ar9300RateSize];
  4596. u8 target_power_val_t2_eep[ar9300RateSize];
  4597. unsigned int i = 0, paprd_scale_factor = 0;
  4598. u8 pwr_idx, min_pwridx = 0;
  4599. memset(targetPowerValT2, 0 , sizeof(targetPowerValT2));
  4600. /*
  4601. * Get target powers from EEPROM - our baseline for TX Power
  4602. */
  4603. ar9003_hw_get_target_power_eeprom(ah, chan, targetPowerValT2);
  4604. if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD)) {
  4605. if (IS_CHAN_2GHZ(chan))
  4606. modal_hdr = &eep->modalHeader2G;
  4607. else
  4608. modal_hdr = &eep->modalHeader5G;
  4609. ah->paprd_ratemask =
  4610. le32_to_cpu(modal_hdr->papdRateMaskHt20) &
  4611. AR9300_PAPRD_RATE_MASK;
  4612. ah->paprd_ratemask_ht40 =
  4613. le32_to_cpu(modal_hdr->papdRateMaskHt40) &
  4614. AR9300_PAPRD_RATE_MASK;
  4615. paprd_scale_factor = ar9003_get_paprd_scale_factor(ah, chan);
  4616. min_pwridx = IS_CHAN_HT40(chan) ? ALL_TARGET_HT40_0_8_16 :
  4617. ALL_TARGET_HT20_0_8_16;
  4618. if (!ah->paprd_table_write_done) {
  4619. memcpy(target_power_val_t2_eep, targetPowerValT2,
  4620. sizeof(targetPowerValT2));
  4621. for (i = 0; i < 24; i++) {
  4622. pwr_idx = mcsidx_to_tgtpwridx(i, min_pwridx);
  4623. if (ah->paprd_ratemask & (1 << i)) {
  4624. if (targetPowerValT2[pwr_idx] &&
  4625. targetPowerValT2[pwr_idx] ==
  4626. target_power_val_t2_eep[pwr_idx])
  4627. targetPowerValT2[pwr_idx] -=
  4628. paprd_scale_factor;
  4629. }
  4630. }
  4631. }
  4632. memcpy(target_power_val_t2_eep, targetPowerValT2,
  4633. sizeof(targetPowerValT2));
  4634. }
  4635. ar9003_hw_set_power_per_rate_table(ah, chan,
  4636. targetPowerValT2, cfgCtl,
  4637. twiceAntennaReduction,
  4638. powerLimit);
  4639. if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD)) {
  4640. for (i = 0; i < ar9300RateSize; i++) {
  4641. if ((ah->paprd_ratemask & (1 << i)) &&
  4642. (abs(targetPowerValT2[i] -
  4643. target_power_val_t2_eep[i]) >
  4644. paprd_scale_factor)) {
  4645. ah->paprd_ratemask &= ~(1 << i);
  4646. ath_dbg(common, EEPROM,
  4647. "paprd disabled for mcs %d\n", i);
  4648. }
  4649. }
  4650. }
  4651. regulatory->max_power_level = 0;
  4652. for (i = 0; i < ar9300RateSize; i++) {
  4653. if (targetPowerValT2[i] > regulatory->max_power_level)
  4654. regulatory->max_power_level = targetPowerValT2[i];
  4655. }
  4656. ath9k_hw_update_regulatory_maxpower(ah);
  4657. if (test)
  4658. return;
  4659. for (i = 0; i < ar9300RateSize; i++) {
  4660. ath_dbg(common, EEPROM, "TPC[%02d] 0x%08x\n",
  4661. i, targetPowerValT2[i]);
  4662. }
  4663. /* Write target power array to registers */
  4664. ar9003_hw_tx_power_regwrite(ah, targetPowerValT2);
  4665. ar9003_hw_calibration_apply(ah, chan->channel);
  4666. if (IS_CHAN_2GHZ(chan)) {
  4667. if (IS_CHAN_HT40(chan))
  4668. i = ALL_TARGET_HT40_0_8_16;
  4669. else
  4670. i = ALL_TARGET_HT20_0_8_16;
  4671. } else {
  4672. if (IS_CHAN_HT40(chan))
  4673. i = ALL_TARGET_HT40_7;
  4674. else
  4675. i = ALL_TARGET_HT20_7;
  4676. }
  4677. ah->paprd_target_power = targetPowerValT2[i];
  4678. }
  4679. static u16 ath9k_hw_ar9300_get_spur_channel(struct ath_hw *ah,
  4680. u16 i, bool is2GHz)
  4681. {
  4682. return AR_NO_SPUR;
  4683. }
  4684. s32 ar9003_hw_get_tx_gain_idx(struct ath_hw *ah)
  4685. {
  4686. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4687. return (eep->baseEepHeader.txrxgain >> 4) & 0xf; /* bits 7:4 */
  4688. }
  4689. s32 ar9003_hw_get_rx_gain_idx(struct ath_hw *ah)
  4690. {
  4691. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4692. return (eep->baseEepHeader.txrxgain) & 0xf; /* bits 3:0 */
  4693. }
  4694. u8 *ar9003_get_spur_chan_ptr(struct ath_hw *ah, bool is_2ghz)
  4695. {
  4696. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4697. if (is_2ghz)
  4698. return eep->modalHeader2G.spurChans;
  4699. else
  4700. return eep->modalHeader5G.spurChans;
  4701. }
  4702. unsigned int ar9003_get_paprd_scale_factor(struct ath_hw *ah,
  4703. struct ath9k_channel *chan)
  4704. {
  4705. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4706. if (IS_CHAN_2GHZ(chan))
  4707. return MS(le32_to_cpu(eep->modalHeader2G.papdRateMaskHt20),
  4708. AR9300_PAPRD_SCALE_1);
  4709. else {
  4710. if (chan->channel >= 5700)
  4711. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt20),
  4712. AR9300_PAPRD_SCALE_1);
  4713. else if (chan->channel >= 5400)
  4714. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt40),
  4715. AR9300_PAPRD_SCALE_2);
  4716. else
  4717. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt40),
  4718. AR9300_PAPRD_SCALE_1);
  4719. }
  4720. }
  4721. const struct eeprom_ops eep_ar9300_ops = {
  4722. .check_eeprom = ath9k_hw_ar9300_check_eeprom,
  4723. .get_eeprom = ath9k_hw_ar9300_get_eeprom,
  4724. .fill_eeprom = ath9k_hw_ar9300_fill_eeprom,
  4725. .dump_eeprom = ath9k_hw_ar9003_dump_eeprom,
  4726. .get_eeprom_ver = ath9k_hw_ar9300_get_eeprom_ver,
  4727. .get_eeprom_rev = ath9k_hw_ar9300_get_eeprom_rev,
  4728. .set_board_values = ath9k_hw_ar9300_set_board_values,
  4729. .set_addac = ath9k_hw_ar9300_set_addac,
  4730. .set_txpower = ath9k_hw_ar9300_set_txpower,
  4731. .get_spur_channel = ath9k_hw_ar9300_get_spur_channel
  4732. };