system.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * include/asm-s390/system.h
  3. *
  4. * S390 version
  5. * Copyright (C) 1999 IBM Deutschland Entwicklung GmbH, IBM Corporation
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. *
  8. * Derived from "include/asm-i386/system.h"
  9. */
  10. #ifndef __ASM_SYSTEM_H
  11. #define __ASM_SYSTEM_H
  12. #include <linux/config.h>
  13. #include <linux/kernel.h>
  14. #include <asm/types.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/setup.h>
  17. #ifdef __KERNEL__
  18. struct task_struct;
  19. extern struct task_struct *__switch_to(void *, void *);
  20. #ifdef __s390x__
  21. #define __FLAG_SHIFT 56
  22. #else /* ! __s390x__ */
  23. #define __FLAG_SHIFT 24
  24. #endif /* ! __s390x__ */
  25. static inline void save_fp_regs(s390_fp_regs *fpregs)
  26. {
  27. asm volatile (
  28. " std 0,8(%1)\n"
  29. " std 2,24(%1)\n"
  30. " std 4,40(%1)\n"
  31. " std 6,56(%1)"
  32. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory" );
  33. if (!MACHINE_HAS_IEEE)
  34. return;
  35. asm volatile(
  36. " stfpc 0(%1)\n"
  37. " std 1,16(%1)\n"
  38. " std 3,32(%1)\n"
  39. " std 5,48(%1)\n"
  40. " std 7,64(%1)\n"
  41. " std 8,72(%1)\n"
  42. " std 9,80(%1)\n"
  43. " std 10,88(%1)\n"
  44. " std 11,96(%1)\n"
  45. " std 12,104(%1)\n"
  46. " std 13,112(%1)\n"
  47. " std 14,120(%1)\n"
  48. " std 15,128(%1)\n"
  49. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory" );
  50. }
  51. static inline void restore_fp_regs(s390_fp_regs *fpregs)
  52. {
  53. asm volatile (
  54. " ld 0,8(%0)\n"
  55. " ld 2,24(%0)\n"
  56. " ld 4,40(%0)\n"
  57. " ld 6,56(%0)"
  58. : : "a" (fpregs), "m" (*fpregs) );
  59. if (!MACHINE_HAS_IEEE)
  60. return;
  61. asm volatile(
  62. " lfpc 0(%0)\n"
  63. " ld 1,16(%0)\n"
  64. " ld 3,32(%0)\n"
  65. " ld 5,48(%0)\n"
  66. " ld 7,64(%0)\n"
  67. " ld 8,72(%0)\n"
  68. " ld 9,80(%0)\n"
  69. " ld 10,88(%0)\n"
  70. " ld 11,96(%0)\n"
  71. " ld 12,104(%0)\n"
  72. " ld 13,112(%0)\n"
  73. " ld 14,120(%0)\n"
  74. " ld 15,128(%0)\n"
  75. : : "a" (fpregs), "m" (*fpregs) );
  76. }
  77. static inline void save_access_regs(unsigned int *acrs)
  78. {
  79. asm volatile ("stam 0,15,0(%0)" : : "a" (acrs) : "memory" );
  80. }
  81. static inline void restore_access_regs(unsigned int *acrs)
  82. {
  83. asm volatile ("lam 0,15,0(%0)" : : "a" (acrs) );
  84. }
  85. #define switch_to(prev,next,last) do { \
  86. if (prev == next) \
  87. break; \
  88. save_fp_regs(&prev->thread.fp_regs); \
  89. restore_fp_regs(&next->thread.fp_regs); \
  90. save_access_regs(&prev->thread.acrs[0]); \
  91. restore_access_regs(&next->thread.acrs[0]); \
  92. prev = __switch_to(prev,next); \
  93. } while (0)
  94. #define prepare_arch_switch(rq, next) do { } while(0)
  95. #define task_running(rq, p) ((rq)->curr == (p))
  96. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  97. extern void account_user_vtime(struct task_struct *);
  98. extern void account_system_vtime(struct task_struct *);
  99. #define finish_arch_switch(rq, prev) do { \
  100. set_fs(current->thread.mm_segment); \
  101. spin_unlock(&(rq)->lock); \
  102. account_system_vtime(prev); \
  103. local_irq_enable(); \
  104. } while (0)
  105. #else
  106. #define finish_arch_switch(rq, prev) do { \
  107. set_fs(current->thread.mm_segment); \
  108. spin_unlock_irq(&(rq)->lock); \
  109. } while (0)
  110. #endif
  111. #define nop() __asm__ __volatile__ ("nop")
  112. #define xchg(ptr,x) \
  113. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(void *)(ptr),sizeof(*(ptr))))
  114. static inline unsigned long __xchg(unsigned long x, void * ptr, int size)
  115. {
  116. unsigned long addr, old;
  117. int shift;
  118. switch (size) {
  119. case 1:
  120. addr = (unsigned long) ptr;
  121. shift = (3 ^ (addr & 3)) << 3;
  122. addr ^= addr & 3;
  123. asm volatile(
  124. " l %0,0(%4)\n"
  125. "0: lr 0,%0\n"
  126. " nr 0,%3\n"
  127. " or 0,%2\n"
  128. " cs %0,0,0(%4)\n"
  129. " jl 0b\n"
  130. : "=&d" (old), "=m" (*(int *) addr)
  131. : "d" (x << shift), "d" (~(255 << shift)), "a" (addr),
  132. "m" (*(int *) addr) : "memory", "cc", "0" );
  133. x = old >> shift;
  134. break;
  135. case 2:
  136. addr = (unsigned long) ptr;
  137. shift = (2 ^ (addr & 2)) << 3;
  138. addr ^= addr & 2;
  139. asm volatile(
  140. " l %0,0(%4)\n"
  141. "0: lr 0,%0\n"
  142. " nr 0,%3\n"
  143. " or 0,%2\n"
  144. " cs %0,0,0(%4)\n"
  145. " jl 0b\n"
  146. : "=&d" (old), "=m" (*(int *) addr)
  147. : "d" (x << shift), "d" (~(65535 << shift)), "a" (addr),
  148. "m" (*(int *) addr) : "memory", "cc", "0" );
  149. x = old >> shift;
  150. break;
  151. case 4:
  152. asm volatile (
  153. " l %0,0(%3)\n"
  154. "0: cs %0,%2,0(%3)\n"
  155. " jl 0b\n"
  156. : "=&d" (old), "=m" (*(int *) ptr)
  157. : "d" (x), "a" (ptr), "m" (*(int *) ptr)
  158. : "memory", "cc" );
  159. x = old;
  160. break;
  161. #ifdef __s390x__
  162. case 8:
  163. asm volatile (
  164. " lg %0,0(%3)\n"
  165. "0: csg %0,%2,0(%3)\n"
  166. " jl 0b\n"
  167. : "=&d" (old), "=m" (*(long *) ptr)
  168. : "d" (x), "a" (ptr), "m" (*(long *) ptr)
  169. : "memory", "cc" );
  170. x = old;
  171. break;
  172. #endif /* __s390x__ */
  173. }
  174. return x;
  175. }
  176. /*
  177. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  178. * store NEW in MEM. Return the initial value in MEM. Success is
  179. * indicated by comparing RETURN with OLD.
  180. */
  181. #define __HAVE_ARCH_CMPXCHG 1
  182. #define cmpxchg(ptr,o,n)\
  183. ((__typeof__(*(ptr)))__cmpxchg((ptr),(unsigned long)(o),\
  184. (unsigned long)(n),sizeof(*(ptr))))
  185. static inline unsigned long
  186. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  187. {
  188. unsigned long addr, prev, tmp;
  189. int shift;
  190. switch (size) {
  191. case 1:
  192. addr = (unsigned long) ptr;
  193. shift = (3 ^ (addr & 3)) << 3;
  194. addr ^= addr & 3;
  195. asm volatile(
  196. " l %0,0(%4)\n"
  197. "0: nr %0,%5\n"
  198. " lr %1,%0\n"
  199. " or %0,%2\n"
  200. " or %1,%3\n"
  201. " cs %0,%1,0(%4)\n"
  202. " jnl 1f\n"
  203. " xr %1,%0\n"
  204. " nr %1,%5\n"
  205. " jnz 0b\n"
  206. "1:"
  207. : "=&d" (prev), "=&d" (tmp)
  208. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  209. "d" (~(255 << shift))
  210. : "memory", "cc" );
  211. return prev >> shift;
  212. case 2:
  213. addr = (unsigned long) ptr;
  214. shift = (2 ^ (addr & 2)) << 3;
  215. addr ^= addr & 2;
  216. asm volatile(
  217. " l %0,0(%4)\n"
  218. "0: nr %0,%5\n"
  219. " lr %1,%0\n"
  220. " or %0,%2\n"
  221. " or %1,%3\n"
  222. " cs %0,%1,0(%4)\n"
  223. " jnl 1f\n"
  224. " xr %1,%0\n"
  225. " nr %1,%5\n"
  226. " jnz 0b\n"
  227. "1:"
  228. : "=&d" (prev), "=&d" (tmp)
  229. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  230. "d" (~(65535 << shift))
  231. : "memory", "cc" );
  232. return prev >> shift;
  233. case 4:
  234. asm volatile (
  235. " cs %0,%2,0(%3)\n"
  236. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  237. : "memory", "cc" );
  238. return prev;
  239. #ifdef __s390x__
  240. case 8:
  241. asm volatile (
  242. " csg %0,%2,0(%3)\n"
  243. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  244. : "memory", "cc" );
  245. return prev;
  246. #endif /* __s390x__ */
  247. }
  248. return old;
  249. }
  250. /*
  251. * Force strict CPU ordering.
  252. * And yes, this is required on UP too when we're talking
  253. * to devices.
  254. *
  255. * This is very similar to the ppc eieio/sync instruction in that is
  256. * does a checkpoint syncronisation & makes sure that
  257. * all memory ops have completed wrt other CPU's ( see 7-15 POP DJB ).
  258. */
  259. #define eieio() __asm__ __volatile__ ( "bcr 15,0" : : : "memory" )
  260. # define SYNC_OTHER_CORES(x) eieio()
  261. #define mb() eieio()
  262. #define rmb() eieio()
  263. #define wmb() eieio()
  264. #define read_barrier_depends() do { } while(0)
  265. #define smp_mb() mb()
  266. #define smp_rmb() rmb()
  267. #define smp_wmb() wmb()
  268. #define smp_read_barrier_depends() read_barrier_depends()
  269. #define smp_mb__before_clear_bit() smp_mb()
  270. #define smp_mb__after_clear_bit() smp_mb()
  271. #define set_mb(var, value) do { var = value; mb(); } while (0)
  272. #define set_wmb(var, value) do { var = value; wmb(); } while (0)
  273. /* interrupt control.. */
  274. #define local_irq_enable() ({ \
  275. unsigned long __dummy; \
  276. __asm__ __volatile__ ( \
  277. "stosm 0(%1),0x03" \
  278. : "=m" (__dummy) : "a" (&__dummy) : "memory" ); \
  279. })
  280. #define local_irq_disable() ({ \
  281. unsigned long __flags; \
  282. __asm__ __volatile__ ( \
  283. "stnsm 0(%1),0xfc" : "=m" (__flags) : "a" (&__flags) ); \
  284. __flags; \
  285. })
  286. #define local_save_flags(x) \
  287. __asm__ __volatile__("stosm 0(%1),0" : "=m" (x) : "a" (&x), "m" (x) )
  288. #define local_irq_restore(x) \
  289. __asm__ __volatile__("ssm 0(%0)" : : "a" (&x), "m" (x) : "memory")
  290. #define irqs_disabled() \
  291. ({ \
  292. unsigned long flags; \
  293. local_save_flags(flags); \
  294. !((flags >> __FLAG_SHIFT) & 3); \
  295. })
  296. #ifdef __s390x__
  297. #define __load_psw(psw) \
  298. __asm__ __volatile__("lpswe 0(%0)" : : "a" (&psw), "m" (psw) : "cc" );
  299. #define __ctl_load(array, low, high) ({ \
  300. typedef struct { char _[sizeof(array)]; } addrtype; \
  301. __asm__ __volatile__ ( \
  302. " bras 1,0f\n" \
  303. " lctlg 0,0,0(%0)\n" \
  304. "0: ex %1,0(1)" \
  305. : : "a" (&array), "a" (((low)<<4)+(high)), \
  306. "m" (*(addrtype *)(array)) : "1" ); \
  307. })
  308. #define __ctl_store(array, low, high) ({ \
  309. typedef struct { char _[sizeof(array)]; } addrtype; \
  310. __asm__ __volatile__ ( \
  311. " bras 1,0f\n" \
  312. " stctg 0,0,0(%1)\n" \
  313. "0: ex %2,0(1)" \
  314. : "=m" (*(addrtype *)(array)) \
  315. : "a" (&array), "a" (((low)<<4)+(high)) : "1" ); \
  316. })
  317. #define __ctl_set_bit(cr, bit) ({ \
  318. __u8 __dummy[24]; \
  319. __asm__ __volatile__ ( \
  320. " bras 1,0f\n" /* skip indirect insns */ \
  321. " stctg 0,0,0(%1)\n" \
  322. " lctlg 0,0,0(%1)\n" \
  323. "0: ex %2,0(1)\n" /* execute stctl */ \
  324. " lg 0,0(%1)\n" \
  325. " ogr 0,%3\n" /* set the bit */ \
  326. " stg 0,0(%1)\n" \
  327. "1: ex %2,6(1)" /* execute lctl */ \
  328. : "=m" (__dummy) \
  329. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  330. "a" (cr*17), "a" (1L<<(bit)) \
  331. : "cc", "0", "1" ); \
  332. })
  333. #define __ctl_clear_bit(cr, bit) ({ \
  334. __u8 __dummy[16]; \
  335. __asm__ __volatile__ ( \
  336. " bras 1,0f\n" /* skip indirect insns */ \
  337. " stctg 0,0,0(%1)\n" \
  338. " lctlg 0,0,0(%1)\n" \
  339. "0: ex %2,0(1)\n" /* execute stctl */ \
  340. " lg 0,0(%1)\n" \
  341. " ngr 0,%3\n" /* set the bit */ \
  342. " stg 0,0(%1)\n" \
  343. "1: ex %2,6(1)" /* execute lctl */ \
  344. : "=m" (__dummy) \
  345. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  346. "a" (cr*17), "a" (~(1L<<(bit))) \
  347. : "cc", "0", "1" ); \
  348. })
  349. #else /* __s390x__ */
  350. #define __load_psw(psw) \
  351. __asm__ __volatile__("lpsw 0(%0)" : : "a" (&psw) : "cc" );
  352. #define __ctl_load(array, low, high) ({ \
  353. typedef struct { char _[sizeof(array)]; } addrtype; \
  354. __asm__ __volatile__ ( \
  355. " bras 1,0f\n" \
  356. " lctl 0,0,0(%0)\n" \
  357. "0: ex %1,0(1)" \
  358. : : "a" (&array), "a" (((low)<<4)+(high)), \
  359. "m" (*(addrtype *)(array)) : "1" ); \
  360. })
  361. #define __ctl_store(array, low, high) ({ \
  362. typedef struct { char _[sizeof(array)]; } addrtype; \
  363. __asm__ __volatile__ ( \
  364. " bras 1,0f\n" \
  365. " stctl 0,0,0(%1)\n" \
  366. "0: ex %2,0(1)" \
  367. : "=m" (*(addrtype *)(array)) \
  368. : "a" (&array), "a" (((low)<<4)+(high)): "1" ); \
  369. })
  370. #define __ctl_set_bit(cr, bit) ({ \
  371. __u8 __dummy[16]; \
  372. __asm__ __volatile__ ( \
  373. " bras 1,0f\n" /* skip indirect insns */ \
  374. " stctl 0,0,0(%1)\n" \
  375. " lctl 0,0,0(%1)\n" \
  376. "0: ex %2,0(1)\n" /* execute stctl */ \
  377. " l 0,0(%1)\n" \
  378. " or 0,%3\n" /* set the bit */ \
  379. " st 0,0(%1)\n" \
  380. "1: ex %2,4(1)" /* execute lctl */ \
  381. : "=m" (__dummy) \
  382. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  383. "a" (cr*17), "a" (1<<(bit)) \
  384. : "cc", "0", "1" ); \
  385. })
  386. #define __ctl_clear_bit(cr, bit) ({ \
  387. __u8 __dummy[16]; \
  388. __asm__ __volatile__ ( \
  389. " bras 1,0f\n" /* skip indirect insns */ \
  390. " stctl 0,0,0(%1)\n" \
  391. " lctl 0,0,0(%1)\n" \
  392. "0: ex %2,0(1)\n" /* execute stctl */ \
  393. " l 0,0(%1)\n" \
  394. " nr 0,%3\n" /* set the bit */ \
  395. " st 0,0(%1)\n" \
  396. "1: ex %2,4(1)" /* execute lctl */ \
  397. : "=m" (__dummy) \
  398. : "a" ((((unsigned long) &__dummy) + 7) & ~7UL), \
  399. "a" (cr*17), "a" (~(1<<(bit))) \
  400. : "cc", "0", "1" ); \
  401. })
  402. #endif /* __s390x__ */
  403. /* For spinlocks etc */
  404. #define local_irq_save(x) ((x) = local_irq_disable())
  405. #ifdef CONFIG_SMP
  406. extern void smp_ctl_set_bit(int cr, int bit);
  407. extern void smp_ctl_clear_bit(int cr, int bit);
  408. #define ctl_set_bit(cr, bit) smp_ctl_set_bit(cr, bit)
  409. #define ctl_clear_bit(cr, bit) smp_ctl_clear_bit(cr, bit)
  410. #else
  411. #define ctl_set_bit(cr, bit) __ctl_set_bit(cr, bit)
  412. #define ctl_clear_bit(cr, bit) __ctl_clear_bit(cr, bit)
  413. #endif /* CONFIG_SMP */
  414. extern void (*_machine_restart)(char *command);
  415. extern void (*_machine_halt)(void);
  416. extern void (*_machine_power_off)(void);
  417. #define arch_align_stack(x) (x)
  418. #endif /* __KERNEL__ */
  419. #endif