setup-bus.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552
  1. /*
  2. * drivers/pci/setup-bus.c
  3. *
  4. * Extruded from code written by
  5. * Dave Rusling (david.rusling@reo.mts.dec.com)
  6. * David Mosberger (davidm@cs.arizona.edu)
  7. * David Miller (davem@redhat.com)
  8. *
  9. * Support routines for initializing a PCI subsystem.
  10. */
  11. /*
  12. * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  13. * PCI-PCI bridges cleanup, sorted resource allocation.
  14. * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
  15. * Converted to allocation in 3 passes, which gives
  16. * tighter packing. Prefetchable range support.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/errno.h>
  23. #include <linux/ioport.h>
  24. #include <linux/cache.h>
  25. #include <linux/slab.h>
  26. #define DEBUG_CONFIG 1
  27. #if DEBUG_CONFIG
  28. #define DBG(x...) printk(x)
  29. #else
  30. #define DBG(x...)
  31. #endif
  32. #define ROUND_UP(x, a) (((x) + (a) - 1) & ~((a) - 1))
  33. /*
  34. * FIXME: IO should be max 256 bytes. However, since we may
  35. * have a P2P bridge below a cardbus bridge, we need 4K.
  36. */
  37. #define CARDBUS_IO_SIZE (4096)
  38. #define CARDBUS_MEM_SIZE (32*1024*1024)
  39. static void __devinit
  40. pbus_assign_resources_sorted(struct pci_bus *bus)
  41. {
  42. struct pci_dev *dev;
  43. struct resource *res;
  44. struct resource_list head, *list, *tmp;
  45. int idx;
  46. bus->bridge_ctl &= ~PCI_BRIDGE_CTL_VGA;
  47. head.next = NULL;
  48. list_for_each_entry(dev, &bus->devices, bus_list) {
  49. u16 class = dev->class >> 8;
  50. /* Don't touch classless devices and host bridges. */
  51. if (class == PCI_CLASS_NOT_DEFINED ||
  52. class == PCI_CLASS_BRIDGE_HOST)
  53. continue;
  54. if (class == PCI_CLASS_DISPLAY_VGA ||
  55. class == PCI_CLASS_NOT_DEFINED_VGA)
  56. bus->bridge_ctl |= PCI_BRIDGE_CTL_VGA;
  57. pdev_sort_resources(dev, &head);
  58. }
  59. for (list = head.next; list;) {
  60. res = list->res;
  61. idx = res - &list->dev->resource[0];
  62. pci_assign_resource(list->dev, idx);
  63. tmp = list;
  64. list = list->next;
  65. kfree(tmp);
  66. }
  67. }
  68. static void __devinit
  69. pci_setup_cardbus(struct pci_bus *bus)
  70. {
  71. struct pci_dev *bridge = bus->self;
  72. struct pci_bus_region region;
  73. printk("PCI: Bus %d, cardbus bridge: %s\n",
  74. bus->number, pci_name(bridge));
  75. pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
  76. if (bus->resource[0]->flags & IORESOURCE_IO) {
  77. /*
  78. * The IO resource is allocated a range twice as large as it
  79. * would normally need. This allows us to set both IO regs.
  80. */
  81. printk(" IO window: %08lx-%08lx\n",
  82. region.start, region.end);
  83. pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
  84. region.start);
  85. pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
  86. region.end);
  87. }
  88. pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
  89. if (bus->resource[1]->flags & IORESOURCE_IO) {
  90. printk(" IO window: %08lx-%08lx\n",
  91. region.start, region.end);
  92. pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
  93. region.start);
  94. pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
  95. region.end);
  96. }
  97. pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
  98. if (bus->resource[2]->flags & IORESOURCE_MEM) {
  99. printk(" PREFETCH window: %08lx-%08lx\n",
  100. region.start, region.end);
  101. pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
  102. region.start);
  103. pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
  104. region.end);
  105. }
  106. pcibios_resource_to_bus(bridge, &region, bus->resource[3]);
  107. if (bus->resource[3]->flags & IORESOURCE_MEM) {
  108. printk(" MEM window: %08lx-%08lx\n",
  109. region.start, region.end);
  110. pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
  111. region.start);
  112. pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
  113. region.end);
  114. }
  115. }
  116. /* Initialize bridges with base/limit values we have collected.
  117. PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
  118. requires that if there is no I/O ports or memory behind the
  119. bridge, corresponding range must be turned off by writing base
  120. value greater than limit to the bridge's base/limit registers.
  121. Note: care must be taken when updating I/O base/limit registers
  122. of bridges which support 32-bit I/O. This update requires two
  123. config space writes, so it's quite possible that an I/O window of
  124. the bridge will have some undesirable address (e.g. 0) after the
  125. first write. Ditto 64-bit prefetchable MMIO. */
  126. static void __devinit
  127. pci_setup_bridge(struct pci_bus *bus)
  128. {
  129. struct pci_dev *bridge = bus->self;
  130. struct pci_bus_region region;
  131. u32 l, io_upper16;
  132. DBG(KERN_INFO "PCI: Bridge: %s\n", pci_name(bridge));
  133. /* Set up the top and bottom of the PCI I/O segment for this bus. */
  134. pcibios_resource_to_bus(bridge, &region, bus->resource[0]);
  135. if (bus->resource[0]->flags & IORESOURCE_IO) {
  136. pci_read_config_dword(bridge, PCI_IO_BASE, &l);
  137. l &= 0xffff0000;
  138. l |= (region.start >> 8) & 0x00f0;
  139. l |= region.end & 0xf000;
  140. /* Set up upper 16 bits of I/O base/limit. */
  141. io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
  142. DBG(KERN_INFO " IO window: %04lx-%04lx\n",
  143. region.start, region.end);
  144. }
  145. else {
  146. /* Clear upper 16 bits of I/O base/limit. */
  147. io_upper16 = 0;
  148. l = 0x00f0;
  149. DBG(KERN_INFO " IO window: disabled.\n");
  150. }
  151. /* Temporarily disable the I/O range before updating PCI_IO_BASE. */
  152. pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
  153. /* Update lower 16 bits of I/O base/limit. */
  154. pci_write_config_dword(bridge, PCI_IO_BASE, l);
  155. /* Update upper 16 bits of I/O base/limit. */
  156. pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
  157. /* Set up the top and bottom of the PCI Memory segment
  158. for this bus. */
  159. pcibios_resource_to_bus(bridge, &region, bus->resource[1]);
  160. if (bus->resource[1]->flags & IORESOURCE_MEM) {
  161. l = (region.start >> 16) & 0xfff0;
  162. l |= region.end & 0xfff00000;
  163. DBG(KERN_INFO " MEM window: %08lx-%08lx\n",
  164. region.start, region.end);
  165. }
  166. else {
  167. l = 0x0000fff0;
  168. DBG(KERN_INFO " MEM window: disabled.\n");
  169. }
  170. pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
  171. /* Clear out the upper 32 bits of PREF limit.
  172. If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
  173. disables PREF range, which is ok. */
  174. pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
  175. /* Set up PREF base/limit. */
  176. pcibios_resource_to_bus(bridge, &region, bus->resource[2]);
  177. if (bus->resource[2]->flags & IORESOURCE_PREFETCH) {
  178. l = (region.start >> 16) & 0xfff0;
  179. l |= region.end & 0xfff00000;
  180. DBG(KERN_INFO " PREFETCH window: %08lx-%08lx\n",
  181. region.start, region.end);
  182. }
  183. else {
  184. l = 0x0000fff0;
  185. DBG(KERN_INFO " PREFETCH window: disabled.\n");
  186. }
  187. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
  188. /* Clear out the upper 32 bits of PREF base. */
  189. pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, 0);
  190. pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
  191. }
  192. /* Check whether the bridge supports optional I/O and
  193. prefetchable memory ranges. If not, the respective
  194. base/limit registers must be read-only and read as 0. */
  195. static void __devinit
  196. pci_bridge_check_ranges(struct pci_bus *bus)
  197. {
  198. u16 io;
  199. u32 pmem;
  200. struct pci_dev *bridge = bus->self;
  201. struct resource *b_res;
  202. b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
  203. b_res[1].flags |= IORESOURCE_MEM;
  204. pci_read_config_word(bridge, PCI_IO_BASE, &io);
  205. if (!io) {
  206. pci_write_config_word(bridge, PCI_IO_BASE, 0xf0f0);
  207. pci_read_config_word(bridge, PCI_IO_BASE, &io);
  208. pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
  209. }
  210. if (io)
  211. b_res[0].flags |= IORESOURCE_IO;
  212. /* DECchip 21050 pass 2 errata: the bridge may miss an address
  213. disconnect boundary by one PCI data phase.
  214. Workaround: do not use prefetching on this device. */
  215. if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
  216. return;
  217. pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
  218. if (!pmem) {
  219. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
  220. 0xfff0fff0);
  221. pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
  222. pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
  223. }
  224. if (pmem)
  225. b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  226. }
  227. /* Helper function for sizing routines: find first available
  228. bus resource of a given type. Note: we intentionally skip
  229. the bus resources which have already been assigned (that is,
  230. have non-NULL parent resource). */
  231. static struct resource * __devinit
  232. find_free_bus_resource(struct pci_bus *bus, unsigned long type)
  233. {
  234. int i;
  235. struct resource *r;
  236. unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
  237. IORESOURCE_PREFETCH;
  238. for (i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
  239. r = bus->resource[i];
  240. if (r && (r->flags & type_mask) == type && !r->parent)
  241. return r;
  242. }
  243. return NULL;
  244. }
  245. /* Sizing the IO windows of the PCI-PCI bridge is trivial,
  246. since these windows have 4K granularity and the IO ranges
  247. of non-bridge PCI devices are limited to 256 bytes.
  248. We must be careful with the ISA aliasing though. */
  249. static void __devinit
  250. pbus_size_io(struct pci_bus *bus)
  251. {
  252. struct pci_dev *dev;
  253. struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO);
  254. unsigned long size = 0, size1 = 0;
  255. if (!b_res)
  256. return;
  257. list_for_each_entry(dev, &bus->devices, bus_list) {
  258. int i;
  259. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  260. struct resource *r = &dev->resource[i];
  261. unsigned long r_size;
  262. if (r->parent || !(r->flags & IORESOURCE_IO))
  263. continue;
  264. r_size = r->end - r->start + 1;
  265. if (r_size < 0x400)
  266. /* Might be re-aligned for ISA */
  267. size += r_size;
  268. else
  269. size1 += r_size;
  270. }
  271. }
  272. /* To be fixed in 2.5: we should have sort of HAVE_ISA
  273. flag in the struct pci_bus. */
  274. #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
  275. size = (size & 0xff) + ((size & ~0xffUL) << 2);
  276. #endif
  277. size = ROUND_UP(size + size1, 4096);
  278. if (!size) {
  279. b_res->flags = 0;
  280. return;
  281. }
  282. /* Alignment of the IO window is always 4K */
  283. b_res->start = 4096;
  284. b_res->end = b_res->start + size - 1;
  285. }
  286. /* Calculate the size of the bus and minimal alignment which
  287. guarantees that all child resources fit in this size. */
  288. static int __devinit
  289. pbus_size_mem(struct pci_bus *bus, unsigned long mask, unsigned long type)
  290. {
  291. struct pci_dev *dev;
  292. unsigned long min_align, align, size;
  293. unsigned long aligns[12]; /* Alignments from 1Mb to 2Gb */
  294. int order, max_order;
  295. struct resource *b_res = find_free_bus_resource(bus, type);
  296. if (!b_res)
  297. return 0;
  298. memset(aligns, 0, sizeof(aligns));
  299. max_order = 0;
  300. size = 0;
  301. list_for_each_entry(dev, &bus->devices, bus_list) {
  302. int i;
  303. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  304. struct resource *r = &dev->resource[i];
  305. unsigned long r_size;
  306. if (r->parent || (r->flags & mask) != type)
  307. continue;
  308. r_size = r->end - r->start + 1;
  309. /* For bridges size != alignment */
  310. align = (i < PCI_BRIDGE_RESOURCES) ? r_size : r->start;
  311. order = __ffs(align) - 20;
  312. if (order > 11) {
  313. printk(KERN_WARNING "PCI: region %s/%d "
  314. "too large: %lx-%lx\n",
  315. pci_name(dev), i, r->start, r->end);
  316. r->flags = 0;
  317. continue;
  318. }
  319. size += r_size;
  320. if (order < 0)
  321. order = 0;
  322. /* Exclude ranges with size > align from
  323. calculation of the alignment. */
  324. if (r_size == align)
  325. aligns[order] += align;
  326. if (order > max_order)
  327. max_order = order;
  328. }
  329. }
  330. align = 0;
  331. min_align = 0;
  332. for (order = 0; order <= max_order; order++) {
  333. unsigned long align1 = 1UL << (order + 20);
  334. if (!align)
  335. min_align = align1;
  336. else if (ROUND_UP(align + min_align, min_align) < align1)
  337. min_align = align1 >> 1;
  338. align += aligns[order];
  339. }
  340. size = ROUND_UP(size, min_align);
  341. if (!size) {
  342. b_res->flags = 0;
  343. return 1;
  344. }
  345. b_res->start = min_align;
  346. b_res->end = size + min_align - 1;
  347. return 1;
  348. }
  349. static void __devinit
  350. pci_bus_size_cardbus(struct pci_bus *bus)
  351. {
  352. struct pci_dev *bridge = bus->self;
  353. struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
  354. u16 ctrl;
  355. /*
  356. * Reserve some resources for CardBus. We reserve
  357. * a fixed amount of bus space for CardBus bridges.
  358. */
  359. b_res[0].start = CARDBUS_IO_SIZE;
  360. b_res[0].end = b_res[0].start + CARDBUS_IO_SIZE - 1;
  361. b_res[0].flags |= IORESOURCE_IO;
  362. b_res[1].start = CARDBUS_IO_SIZE;
  363. b_res[1].end = b_res[1].start + CARDBUS_IO_SIZE - 1;
  364. b_res[1].flags |= IORESOURCE_IO;
  365. /*
  366. * Check whether prefetchable memory is supported
  367. * by this bridge.
  368. */
  369. pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
  370. if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
  371. ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
  372. pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
  373. pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
  374. }
  375. /*
  376. * If we have prefetchable memory support, allocate
  377. * two regions. Otherwise, allocate one region of
  378. * twice the size.
  379. */
  380. if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
  381. b_res[2].start = CARDBUS_MEM_SIZE;
  382. b_res[2].end = b_res[2].start + CARDBUS_MEM_SIZE - 1;
  383. b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
  384. b_res[3].start = CARDBUS_MEM_SIZE;
  385. b_res[3].end = b_res[3].start + CARDBUS_MEM_SIZE - 1;
  386. b_res[3].flags |= IORESOURCE_MEM;
  387. } else {
  388. b_res[3].start = CARDBUS_MEM_SIZE * 2;
  389. b_res[3].end = b_res[3].start + CARDBUS_MEM_SIZE * 2 - 1;
  390. b_res[3].flags |= IORESOURCE_MEM;
  391. }
  392. }
  393. void __devinit
  394. pci_bus_size_bridges(struct pci_bus *bus)
  395. {
  396. struct pci_dev *dev;
  397. unsigned long mask, prefmask;
  398. list_for_each_entry(dev, &bus->devices, bus_list) {
  399. struct pci_bus *b = dev->subordinate;
  400. if (!b)
  401. continue;
  402. switch (dev->class >> 8) {
  403. case PCI_CLASS_BRIDGE_CARDBUS:
  404. pci_bus_size_cardbus(b);
  405. break;
  406. case PCI_CLASS_BRIDGE_PCI:
  407. default:
  408. pci_bus_size_bridges(b);
  409. break;
  410. }
  411. }
  412. /* The root bus? */
  413. if (!bus->self)
  414. return;
  415. switch (bus->self->class >> 8) {
  416. case PCI_CLASS_BRIDGE_CARDBUS:
  417. /* don't size cardbuses yet. */
  418. break;
  419. case PCI_CLASS_BRIDGE_PCI:
  420. pci_bridge_check_ranges(bus);
  421. default:
  422. pbus_size_io(bus);
  423. /* If the bridge supports prefetchable range, size it
  424. separately. If it doesn't, or its prefetchable window
  425. has already been allocated by arch code, try
  426. non-prefetchable range for both types of PCI memory
  427. resources. */
  428. mask = IORESOURCE_MEM;
  429. prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
  430. if (pbus_size_mem(bus, prefmask, prefmask))
  431. mask = prefmask; /* Success, size non-prefetch only. */
  432. pbus_size_mem(bus, mask, IORESOURCE_MEM);
  433. break;
  434. }
  435. }
  436. EXPORT_SYMBOL(pci_bus_size_bridges);
  437. void __devinit
  438. pci_bus_assign_resources(struct pci_bus *bus)
  439. {
  440. struct pci_bus *b;
  441. struct pci_dev *dev;
  442. pbus_assign_resources_sorted(bus);
  443. if (bus->bridge_ctl & PCI_BRIDGE_CTL_VGA) {
  444. /* Propagate presence of the VGA to upstream bridges */
  445. for (b = bus; b->parent; b = b->parent) {
  446. b->bridge_ctl |= PCI_BRIDGE_CTL_VGA;
  447. }
  448. }
  449. list_for_each_entry(dev, &bus->devices, bus_list) {
  450. b = dev->subordinate;
  451. if (!b)
  452. continue;
  453. pci_bus_assign_resources(b);
  454. switch (dev->class >> 8) {
  455. case PCI_CLASS_BRIDGE_PCI:
  456. pci_setup_bridge(b);
  457. break;
  458. case PCI_CLASS_BRIDGE_CARDBUS:
  459. pci_setup_cardbus(b);
  460. break;
  461. default:
  462. printk(KERN_INFO "PCI: not setting up bridge %s "
  463. "for bus %d\n", pci_name(dev), b->number);
  464. break;
  465. }
  466. }
  467. }
  468. EXPORT_SYMBOL(pci_bus_assign_resources);
  469. void __init
  470. pci_assign_unassigned_resources(void)
  471. {
  472. struct pci_bus *bus;
  473. /* Depth first, calculate sizes and alignments of all
  474. subordinate buses. */
  475. list_for_each_entry(bus, &pci_root_buses, node) {
  476. pci_bus_size_bridges(bus);
  477. }
  478. /* Depth last, allocate resources and update the hardware. */
  479. list_for_each_entry(bus, &pci_root_buses, node) {
  480. pci_bus_assign_resources(bus);
  481. pci_enable_bridges(bus);
  482. }
  483. }