msi.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * Copyright (C) 2003-2004 Intel
  3. * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
  4. */
  5. #ifndef MSI_H
  6. #define MSI_H
  7. #include <asm/msi.h>
  8. /*
  9. * Assume the maximum number of hot plug slots supported by the system is about
  10. * ten. The worstcase is that each of these slots is hot-added with a device,
  11. * which has two MSI/MSI-X capable functions. To avoid any MSI-X driver, which
  12. * attempts to request all available vectors, NR_HP_RESERVED_VECTORS is defined
  13. * as below to ensure at least one message is assigned to each detected MSI/
  14. * MSI-X device function.
  15. */
  16. #define NR_HP_RESERVED_VECTORS 20
  17. extern int vector_irq[NR_VECTORS];
  18. extern cpumask_t pending_irq_balance_cpumask[NR_IRQS];
  19. extern void (*interrupt[NR_IRQS])(void);
  20. extern int pci_vector_resources(int last, int nr_released);
  21. #ifdef CONFIG_SMP
  22. #define set_msi_irq_affinity set_msi_affinity
  23. #else
  24. #define set_msi_irq_affinity NULL
  25. #endif
  26. #ifndef CONFIG_IRQBALANCE
  27. static inline void move_msi(int vector) {}
  28. #endif
  29. /*
  30. * MSI-X Address Register
  31. */
  32. #define PCI_MSIX_FLAGS_QSIZE 0x7FF
  33. #define PCI_MSIX_FLAGS_ENABLE (1 << 15)
  34. #define PCI_MSIX_FLAGS_BIRMASK (7 << 0)
  35. #define PCI_MSIX_FLAGS_BITMASK (1 << 0)
  36. #define PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET 0
  37. #define PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET 4
  38. #define PCI_MSIX_ENTRY_DATA_OFFSET 8
  39. #define PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET 12
  40. #define PCI_MSIX_ENTRY_SIZE 16
  41. #define msi_control_reg(base) (base + PCI_MSI_FLAGS)
  42. #define msi_lower_address_reg(base) (base + PCI_MSI_ADDRESS_LO)
  43. #define msi_upper_address_reg(base) (base + PCI_MSI_ADDRESS_HI)
  44. #define msi_data_reg(base, is64bit) \
  45. ( (is64bit == 1) ? base+PCI_MSI_DATA_64 : base+PCI_MSI_DATA_32 )
  46. #define msi_mask_bits_reg(base, is64bit) \
  47. ( (is64bit == 1) ? base+PCI_MSI_MASK_BIT : base+PCI_MSI_MASK_BIT-4)
  48. #define msi_disable(control) control &= ~PCI_MSI_FLAGS_ENABLE
  49. #define multi_msi_capable(control) \
  50. (1 << ((control & PCI_MSI_FLAGS_QMASK) >> 1))
  51. #define multi_msi_enable(control, num) \
  52. control |= (((num >> 1) << 4) & PCI_MSI_FLAGS_QSIZE);
  53. #define is_64bit_address(control) (control & PCI_MSI_FLAGS_64BIT)
  54. #define is_mask_bit_support(control) (control & PCI_MSI_FLAGS_MASKBIT)
  55. #define msi_enable(control, num) multi_msi_enable(control, num); \
  56. control |= PCI_MSI_FLAGS_ENABLE
  57. #define msix_control_reg msi_control_reg
  58. #define msix_table_offset_reg(base) (base + 0x04)
  59. #define msix_pba_offset_reg(base) (base + 0x08)
  60. #define msix_enable(control) control |= PCI_MSIX_FLAGS_ENABLE
  61. #define msix_disable(control) control &= ~PCI_MSIX_FLAGS_ENABLE
  62. #define msix_table_size(control) ((control & PCI_MSIX_FLAGS_QSIZE)+1)
  63. #define multi_msix_capable msix_table_size
  64. #define msix_unmask(address) (address & ~PCI_MSIX_FLAGS_BITMASK)
  65. #define msix_mask(address) (address | PCI_MSIX_FLAGS_BITMASK)
  66. #define msix_is_pending(address) (address & PCI_MSIX_FLAGS_PENDMASK)
  67. /*
  68. * MSI Defined Data Structures
  69. */
  70. #define MSI_ADDRESS_HEADER 0xfee
  71. #define MSI_ADDRESS_HEADER_SHIFT 12
  72. #define MSI_ADDRESS_HEADER_MASK 0xfff000
  73. #define MSI_ADDRESS_DEST_ID_MASK 0xfff0000f
  74. #define MSI_TARGET_CPU_MASK 0xff
  75. #define MSI_DELIVERY_MODE 0
  76. #define MSI_LEVEL_MODE 1 /* Edge always assert */
  77. #define MSI_TRIGGER_MODE 0 /* MSI is edge sensitive */
  78. #define MSI_PHYSICAL_MODE 0
  79. #define MSI_LOGICAL_MODE 1
  80. #define MSI_REDIRECTION_HINT_MODE 0
  81. struct msg_data {
  82. #if defined(__LITTLE_ENDIAN_BITFIELD)
  83. __u32 vector : 8;
  84. __u32 delivery_mode : 3; /* 000b: FIXED | 001b: lowest prior */
  85. __u32 reserved_1 : 3;
  86. __u32 level : 1; /* 0: deassert | 1: assert */
  87. __u32 trigger : 1; /* 0: edge | 1: level */
  88. __u32 reserved_2 : 16;
  89. #elif defined(__BIG_ENDIAN_BITFIELD)
  90. __u32 reserved_2 : 16;
  91. __u32 trigger : 1; /* 0: edge | 1: level */
  92. __u32 level : 1; /* 0: deassert | 1: assert */
  93. __u32 reserved_1 : 3;
  94. __u32 delivery_mode : 3; /* 000b: FIXED | 001b: lowest prior */
  95. __u32 vector : 8;
  96. #else
  97. #error "Bitfield endianness not defined! Check your byteorder.h"
  98. #endif
  99. } __attribute__ ((packed));
  100. struct msg_address {
  101. union {
  102. struct {
  103. #if defined(__LITTLE_ENDIAN_BITFIELD)
  104. __u32 reserved_1 : 2;
  105. __u32 dest_mode : 1; /*0:physic | 1:logic */
  106. __u32 redirection_hint: 1; /*0: dedicated CPU
  107. 1: lowest priority */
  108. __u32 reserved_2 : 4;
  109. __u32 dest_id : 24; /* Destination ID */
  110. #elif defined(__BIG_ENDIAN_BITFIELD)
  111. __u32 dest_id : 24; /* Destination ID */
  112. __u32 reserved_2 : 4;
  113. __u32 redirection_hint: 1; /*0: dedicated CPU
  114. 1: lowest priority */
  115. __u32 dest_mode : 1; /*0:physic | 1:logic */
  116. __u32 reserved_1 : 2;
  117. #else
  118. #error "Bitfield endianness not defined! Check your byteorder.h"
  119. #endif
  120. }u;
  121. __u32 value;
  122. }lo_address;
  123. __u32 hi_address;
  124. } __attribute__ ((packed));
  125. struct msi_desc {
  126. struct {
  127. __u8 type : 5; /* {0: unused, 5h:MSI, 11h:MSI-X} */
  128. __u8 maskbit : 1; /* mask-pending bit supported ? */
  129. __u8 state : 1; /* {0: free, 1: busy} */
  130. __u8 reserved: 1; /* reserved */
  131. __u8 entry_nr; /* specific enabled entry */
  132. __u8 default_vector; /* default pre-assigned vector */
  133. __u8 current_cpu; /* current destination cpu */
  134. }msi_attrib;
  135. struct {
  136. __u16 head;
  137. __u16 tail;
  138. }link;
  139. void __iomem *mask_base;
  140. struct pci_dev *dev;
  141. };
  142. #endif /* MSI_H */